blob: 91666f07e60aecf403f1e130015dd3c0fe0cdb74 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +100054#include <asm/spu.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61#ifdef DEBUG
62#define DBG(fmt...) udbg_printf(fmt)
63#else
64#define DBG(fmt...)
65#endif
66
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110067#ifdef DEBUG_LOW
68#define DBG_LOW(fmt...) udbg_printf(fmt)
69#else
70#define DBG_LOW(fmt...)
71#endif
72
73#define KB (1024)
74#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070075#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110076
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/*
78 * Note: pte --> Linux PTE
79 * HPTE --> PowerPC Hashed Page Table Entry
80 *
81 * Execution context:
82 * htab_initialize is called with the MMU off (of course), but
83 * the kernel has been copied down to zero so it can directly
84 * reference global data. At this point it is very difficult
85 * to print debug info.
86 *
87 */
88
89#ifdef CONFIG_U3_DART
90extern unsigned long dart_tablebase;
91#endif /* CONFIG_U3_DART */
92
Paul Mackerras799d6042005-11-10 13:37:51 +110093static unsigned long _SDR1;
94struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
95
David Gibson8e561e72007-06-13 14:52:56 +100096struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110097unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -070098unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +000099EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100100int mmu_linear_psize = MMU_PAGE_4K;
101int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000102int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000103#ifdef CONFIG_SPARSEMEM_VMEMMAP
104int mmu_vmemmap_psize = MMU_PAGE_4K;
105#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000106int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000107int mmu_kernel_ssize = MMU_SEGSIZE_256M;
108int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100109u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000110EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000111#ifdef CONFIG_PPC_64K_PAGES
112int mmu_ci_restrictions;
113#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000114#ifdef CONFIG_DEBUG_PAGEALLOC
115static u8 *linear_map_hash_slots;
116static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000117static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000118#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100120/* There are definitions of page sizes arrays to be used when none
121 * is provided by the firmware.
122 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* Pre-POWER4 CPUs (4k pages only)
125 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000126static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100127 [MMU_PAGE_4K] = {
128 .shift = 12,
129 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000130 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 .avpnm = 0,
132 .tlbiel = 0,
133 },
134};
135
136/* POWER4, GPUL, POWER5
137 *
138 * Support for 16Mb large pages
139 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000140static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100141 [MMU_PAGE_4K] = {
142 .shift = 12,
143 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000144 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 .avpnm = 0,
146 .tlbiel = 1,
147 },
148 [MMU_PAGE_16M] = {
149 .shift = 24,
150 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000151 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
152 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100153 .avpnm = 0x1UL,
154 .tlbiel = 0,
155 },
156};
157
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000158static unsigned long htab_convert_pte_flags(unsigned long pteflags)
159{
160 unsigned long rflags = pteflags & 0x1fa;
161
162 /* _PAGE_EXEC -> NOEXEC */
163 if ((pteflags & _PAGE_EXEC) == 0)
164 rflags |= HPTE_R_N;
165
166 /* PP bits. PAGE_USER is already PP bit 0x2, so we only
167 * need to add in 0x1 if it's a read-only user page
168 */
169 if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
170 (pteflags & _PAGE_DIRTY)))
171 rflags |= 1;
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530172 /*
173 * Always add "C" bit for perf. Memory coherence is always enabled
174 */
175 return rflags | HPTE_R_C | HPTE_R_M;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000176}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100177
178int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000179 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000180 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100182 unsigned long vaddr, paddr;
183 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100184 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100186 shift = mmu_psize_defs[psize].shift;
187 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000189 prot = htab_convert_pte_flags(prot);
190
191 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
192 vstart, vend, pstart, prot, psize, ssize);
193
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100194 for (vaddr = vstart, paddr = pstart; vaddr < vend;
195 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000196 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000197 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000198 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000199 unsigned long tprot = prot;
200
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000201 /*
202 * If we hit a bad address return error.
203 */
204 if (!vsid)
205 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000206 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000207 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000208 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530210 /*
211 * If relocatable, check if it overlaps interrupt vectors that
212 * are copied down to real 0. For relocatable kernel
213 * (e.g. kdump case) we copy interrupt vectors down to real
214 * address 0. Mark that region as executable. This is
215 * because on p8 system with relocation on exception feature
216 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
217 * in order to execute the interrupt handlers in virtual
218 * mode the vector region need to be marked as executable.
219 */
220 if ((PHYSICAL_START > MEMORY_START) &&
221 overlaps_interrupt_vector_text(vaddr, vaddr + step))
222 tprot &= ~HPTE_R_N;
223
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000224 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
226
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000227 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000228 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000229 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000230
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100231 if (ret < 0)
232 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000233#ifdef CONFIG_DEBUG_PAGEALLOC
234 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
235 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
236#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100238 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
Stephen Rothwellae86f002008-03-27 16:08:57 +1100241#ifdef CONFIG_MEMORY_HOTPLUG
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100242static int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100243 int psize, int ssize)
244{
245 unsigned long vaddr;
246 unsigned int step, shift;
247
248 shift = mmu_psize_defs[psize].shift;
249 step = 1 << shift;
250
251 if (!ppc_md.hpte_removebolted) {
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100252 printk(KERN_WARNING "Platform doesn't implement "
253 "hpte_removebolted\n");
254 return -EINVAL;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100255 }
256
257 for (vaddr = vstart; vaddr < vend; vaddr += step)
258 ppc_md.hpte_removebolted(vaddr, psize, ssize);
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100259
260 return 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100261}
Stephen Rothwellae86f002008-03-27 16:08:57 +1100262#endif /* CONFIG_MEMORY_HOTPLUG */
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100263
Paul Mackerras1189be62007-10-11 20:37:10 +1000264static int __init htab_dt_scan_seg_sizes(unsigned long node,
265 const char *uname, int depth,
266 void *data)
267{
268 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
Anton Blanchard12f04f22013-09-23 12:04:36 +1000269 __be32 *prop;
Paul Mackerras1189be62007-10-11 20:37:10 +1000270 unsigned long size = 0;
271
272 /* We are scanning "cpu" nodes only */
273 if (type == NULL || strcmp(type, "cpu") != 0)
274 return 0;
275
Anton Blanchard12f04f22013-09-23 12:04:36 +1000276 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000277 if (prop == NULL)
278 return 0;
279 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000280 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000281 DBG("1T segment support detected\n");
Matt Evans44ae3ab2011-04-06 19:48:50 +0000282 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000283 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000284 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000285 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000286 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000287 return 0;
288}
289
290static void __init htab_init_seg_sizes(void)
291{
292 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
293}
294
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000295static int __init get_idx_from_shift(unsigned int shift)
296{
297 int idx = -1;
298
299 switch (shift) {
300 case 0xc:
301 idx = MMU_PAGE_4K;
302 break;
303 case 0x10:
304 idx = MMU_PAGE_64K;
305 break;
306 case 0x14:
307 idx = MMU_PAGE_1M;
308 break;
309 case 0x18:
310 idx = MMU_PAGE_16M;
311 break;
312 case 0x22:
313 idx = MMU_PAGE_16G;
314 break;
315 }
316 return idx;
317}
318
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100319static int __init htab_dt_scan_page_sizes(unsigned long node,
320 const char *uname, int depth,
321 void *data)
322{
323 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
Anton Blanchard12f04f22013-09-23 12:04:36 +1000324 __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100325 unsigned long size = 0;
326
327 /* We are scanning "cpu" nodes only */
328 if (type == NULL || strcmp(type, "cpu") != 0)
329 return 0;
330
Anton Blanchard12f04f22013-09-23 12:04:36 +1000331 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100332 if (prop != NULL) {
Aneesh Kumar K.V3dc4fec2013-04-28 09:37:38 +0000333 pr_info("Page sizes from device-tree:\n");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100334 size /= 4;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000335 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100336 while(size > 0) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000337 unsigned int base_shift = be32_to_cpu(prop[0]);
338 unsigned int slbenc = be32_to_cpu(prop[1]);
339 unsigned int lpnum = be32_to_cpu(prop[2]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100340 struct mmu_psize_def *def;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000341 int idx, base_idx;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100342
343 size -= 3; prop += 3;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000344 base_idx = get_idx_from_shift(base_shift);
345 if (base_idx < 0) {
346 /*
347 * skip the pte encoding also
348 */
349 prop += lpnum * 2; size -= lpnum * 2;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100350 continue;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000351 }
352 def = &mmu_psize_defs[base_idx];
353 if (base_idx == MMU_PAGE_16M)
354 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
355
356 def->shift = base_shift;
357 if (base_shift <= 23)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100358 def->avpnm = 0;
359 else
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000360 def->avpnm = (1 << (base_shift - 23)) - 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100361 def->sllp = slbenc;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000362 /*
363 * We don't know for sure what's up with tlbiel, so
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100364 * for now we only set it for 4K and 64K pages
365 */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000366 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100367 def->tlbiel = 1;
368 else
369 def->tlbiel = 0;
370
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000371 while (size > 0 && lpnum) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000372 unsigned int shift = be32_to_cpu(prop[0]);
373 int penc = be32_to_cpu(prop[1]);
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000374
375 prop += 2; size -= 2;
376 lpnum--;
377
378 idx = get_idx_from_shift(shift);
379 if (idx < 0)
380 continue;
381
382 if (penc == -1)
383 pr_err("Invalid penc for base_shift=%d "
384 "shift=%d\n", base_shift, shift);
385
386 def->penc[idx] = penc;
Aneesh Kumar K.V3dc4fec2013-04-28 09:37:38 +0000387 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
388 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
389 base_shift, shift, def->sllp,
390 def->avpnm, def->tlbiel, def->penc[idx]);
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000391 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100392 }
393 return 1;
394 }
395 return 0;
396}
397
Tony Breedse16a9c02008-07-31 13:51:42 +1000398#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700399/* Scan for 16G memory blocks that have been set aside for huge pages
400 * and reserve those blocks for 16G huge pages.
401 */
402static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
403 const char *uname, int depth,
404 void *data) {
405 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
Anton Blanchard12f04f22013-09-23 12:04:36 +1000406 __be64 *addr_prop;
407 __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700408 unsigned int expected_pages;
409 long unsigned int phys_addr;
410 long unsigned int block_size;
411
412 /* We are scanning "memory" nodes only */
413 if (type == NULL || strcmp(type, "memory") != 0)
414 return 0;
415
416 /* This property is the log base 2 of the number of virtual pages that
417 * will represent this memory block. */
418 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
419 if (page_count_prop == NULL)
420 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000421 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700422 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
423 if (addr_prop == NULL)
424 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000425 phys_addr = be64_to_cpu(addr_prop[0]);
426 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700427 if (block_size != (16 * GB))
428 return 0;
429 printk(KERN_INFO "Huge page(16GB) memory: "
430 "addr = 0x%lX size = 0x%lX pages = %d\n",
431 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000432 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
433 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000434 add_gpage(phys_addr, block_size, expected_pages);
435 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700436 return 0;
437}
Tony Breedse16a9c02008-07-31 13:51:42 +1000438#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700439
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000440static void mmu_psize_set_default_penc(void)
441{
442 int bpsize, apsize;
443 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
444 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
445 mmu_psize_defs[bpsize].penc[apsize] = -1;
446}
447
Alexander Graf9048e642014-04-01 15:46:05 +0200448#ifdef CONFIG_PPC_64K_PAGES
449
450static bool might_have_hea(void)
451{
452 /*
453 * The HEA ethernet adapter requires awareness of the
454 * GX bus. Without that awareness we can easily assume
455 * we will never see an HEA ethernet device.
456 */
457#ifdef CONFIG_IBMEBUS
458 return !cpu_has_feature(CPU_FTR_ARCH_207S);
459#else
460 return false;
461#endif
462}
463
464#endif /* #ifdef CONFIG_PPC_64K_PAGES */
465
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100466static void __init htab_init_page_sizes(void)
467{
468 int rc;
469
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000470 /* se the invalid penc to -1 */
471 mmu_psize_set_default_penc();
472
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100473 /* Default to 4K pages only */
474 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
475 sizeof(mmu_psize_defaults_old));
476
477 /*
478 * Try to find the available page sizes in the device-tree
479 */
480 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
481 if (rc != 0) /* Found */
482 goto found;
483
484 /*
485 * Not in the device-tree, let's fallback on known size
486 * list for 16M capable GP & GR
487 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000488 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100489 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
490 sizeof(mmu_psize_defaults_gp));
491 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000492#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100493 /*
494 * Pick a size for the linear mapping. Currently, we only support
495 * 16M, 1M and 4K which is the default
496 */
497 if (mmu_psize_defs[MMU_PAGE_16M].shift)
498 mmu_linear_psize = MMU_PAGE_16M;
499 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
500 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000501#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100502
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000503#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100504 /*
505 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000506 * 64K for user mappings and vmalloc if supported by the processor.
507 * We only use 64k for ioremap if the processor
508 * (and firmware) support cache-inhibited large pages.
509 * If not, we use 4k and set mmu_ci_restrictions so that
510 * hash_page knows to switch processes that use cache-inhibited
511 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100512 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000513 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100514 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000515 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000516 if (mmu_linear_psize == MMU_PAGE_4K)
517 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000518 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100519 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200520 * When running on pSeries using 64k pages for ioremap
521 * would stop us accessing the HEA ethernet. So if we
522 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100523 */
Alexander Graf9048e642014-04-01 15:46:05 +0200524 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100525 mmu_io_psize = MMU_PAGE_64K;
526 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000527 mmu_ci_restrictions = 1;
528 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000529#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100530
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000531#ifdef CONFIG_SPARSEMEM_VMEMMAP
532 /* We try to use 16M pages for vmemmap if that is supported
533 * and we have at least 1G of RAM at boot
534 */
535 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000536 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000537 mmu_vmemmap_psize = MMU_PAGE_16M;
538 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
539 mmu_vmemmap_psize = MMU_PAGE_64K;
540 else
541 mmu_vmemmap_psize = MMU_PAGE_4K;
542#endif /* CONFIG_SPARSEMEM_VMEMMAP */
543
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000544 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000545 "virtual = %d, io = %d"
546#ifdef CONFIG_SPARSEMEM_VMEMMAP
547 ", vmemmap = %d"
548#endif
549 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100550 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000551 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000552 mmu_psize_defs[mmu_io_psize].shift
553#ifdef CONFIG_SPARSEMEM_VMEMMAP
554 ,mmu_psize_defs[mmu_vmemmap_psize].shift
555#endif
556 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100557
558#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700559 /* Reserve 16G huge page memory sections for huge pages */
560 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100561#endif /* CONFIG_HUGETLB_PAGE */
562}
563
564static int __init htab_dt_scan_pftsize(unsigned long node,
565 const char *uname, int depth,
566 void *data)
567{
568 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
Anton Blanchard12f04f22013-09-23 12:04:36 +1000569 __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100570
571 /* We are scanning "cpu" nodes only */
572 if (type == NULL || strcmp(type, "cpu") != 0)
573 return 0;
574
Anton Blanchard12f04f22013-09-23 12:04:36 +1000575 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100576 if (prop != NULL) {
577 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000578 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100579 return 1;
580 }
581 return 0;
582}
583
584static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000585{
Anton Blanchard13870b62009-02-13 11:57:30 +0000586 unsigned long mem_size, rnd_mem_size, pteg_count, psize;
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000587
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100588 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100589 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100590 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000591 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100592 if (ppc64_pft_size == 0)
593 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000594 if (ppc64_pft_size)
595 return 1UL << ppc64_pft_size;
596
597 /* round mem_size up to next power of 2 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000598 mem_size = memblock_phys_mem_size();
Paul Mackerras799d6042005-11-10 13:37:51 +1100599 rnd_mem_size = 1UL << __ilog2(mem_size);
600 if (rnd_mem_size < mem_size)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000601 rnd_mem_size <<= 1;
602
603 /* # pages / 2 */
Anton Blanchard13870b62009-02-13 11:57:30 +0000604 psize = mmu_psize_defs[mmu_virtual_psize].shift;
605 pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000606
607 return pteg_count << 7;
608}
609
Mike Kravetz54b79242005-11-07 16:25:48 -0800610#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000611int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800612{
Anton Blancharda1194092011-08-10 20:44:24 +0000613 return htab_bolt_mapping(start, end, __pa(start),
David Gibsonf5ea64d2008-10-12 17:54:24 +0000614 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
Anton Blancharda1194092011-08-10 20:44:24 +0000615 mmu_kernel_ssize);
Mike Kravetz54b79242005-11-07 16:25:48 -0800616}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100617
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100618int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100619{
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100620 return htab_remove_mapping(start, end, mmu_linear_psize,
621 mmu_kernel_ssize);
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100622}
Mike Kravetz54b79242005-11-07 16:25:48 -0800623#endif /* CONFIG_MEMORY_HOTPLUG */
624
Anton Blanchardb86206e2014-03-10 09:44:22 +1100625extern u32 htab_call_hpte_insert1[];
626extern u32 htab_call_hpte_insert2[];
627extern u32 htab_call_hpte_remove[];
628extern u32 htab_call_hpte_updatepp[];
629extern u32 ht64_call_hpte_insert1[];
630extern u32 ht64_call_hpte_insert2[];
631extern u32 ht64_call_hpte_remove[];
632extern u32 ht64_call_hpte_updatepp[];
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000633
634static void __init htab_finish_init(void)
635{
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000636#ifdef CONFIG_PPC_HAS_HASH_64K
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000637 patch_branch(ht64_call_hpte_insert1,
Anton Blanchard26f92062014-03-10 09:40:26 +1100638 ppc_function_entry(ppc_md.hpte_insert),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000639 BRANCH_SET_LINK);
640 patch_branch(ht64_call_hpte_insert2,
Anton Blanchard26f92062014-03-10 09:40:26 +1100641 ppc_function_entry(ppc_md.hpte_insert),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000642 BRANCH_SET_LINK);
643 patch_branch(ht64_call_hpte_remove,
Anton Blanchard26f92062014-03-10 09:40:26 +1100644 ppc_function_entry(ppc_md.hpte_remove),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000645 BRANCH_SET_LINK);
646 patch_branch(ht64_call_hpte_updatepp,
Anton Blanchard26f92062014-03-10 09:40:26 +1100647 ppc_function_entry(ppc_md.hpte_updatepp),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000648 BRANCH_SET_LINK);
Jon Tollefson5b825832007-05-17 04:43:02 +1000649#endif /* CONFIG_PPC_HAS_HASH_64K */
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000650
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000651 patch_branch(htab_call_hpte_insert1,
Anton Blanchard26f92062014-03-10 09:40:26 +1100652 ppc_function_entry(ppc_md.hpte_insert),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000653 BRANCH_SET_LINK);
654 patch_branch(htab_call_hpte_insert2,
Anton Blanchard26f92062014-03-10 09:40:26 +1100655 ppc_function_entry(ppc_md.hpte_insert),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000656 BRANCH_SET_LINK);
657 patch_branch(htab_call_hpte_remove,
Anton Blanchard26f92062014-03-10 09:40:26 +1100658 ppc_function_entry(ppc_md.hpte_remove),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000659 BRANCH_SET_LINK);
660 patch_branch(htab_call_hpte_updatepp,
Anton Blanchard26f92062014-03-10 09:40:26 +1100661 ppc_function_entry(ppc_md.hpte_updatepp),
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000662 BRANCH_SET_LINK);
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000663}
664
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000665static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
Michael Ellerman337a7122006-02-21 17:22:55 +1100667 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000669 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100670 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000671 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100672
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 DBG(" -> htab_initialize()\n");
674
Paul Mackerras1189be62007-10-11 20:37:10 +1000675 /* Initialize segment sizes */
676 htab_init_seg_sizes();
677
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100678 /* Initialize page sizes */
679 htab_init_page_sizes();
680
Matt Evans44ae3ab2011-04-06 19:48:50 +0000681 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000682 mmu_kernel_ssize = MMU_SEGSIZE_1T;
683 mmu_highuser_ssize = MMU_SEGSIZE_1T;
684 printk(KERN_INFO "Using 1TB segments\n");
685 }
686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 /*
688 * Calculate the required size of the htab. We want the number of
689 * PTEGs to equal one half the number of real pages.
690 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100691 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 pteg_count = htab_size_bytes >> 7;
693
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 htab_hash_mask = pteg_count - 1;
695
Michael Ellerman57cfb812006-03-21 20:45:59 +1100696 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 /* Using a hypervisor which owns the htab */
698 htab_address = NULL;
699 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000700#ifdef CONFIG_FA_DUMP
701 /*
702 * If firmware assisted dump is active firmware preserves
703 * the contents of htab along with entire partition memory.
704 * Clear the htab if firmware assisted dump is active so
705 * that we dont end up using old mappings.
706 */
707 if (is_fadump_active() && ppc_md.hpte_clear_all)
708 ppc_md.hpte_clear_all();
709#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 } else {
711 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100712 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100713 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100715 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100716 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100717 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700718 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100719
Yinghai Lu95f72d12010-07-12 14:36:09 +1000720 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
722 DBG("Hash table allocated at %lx, size: %lx\n", table,
723 htab_size_bytes);
724
Michael Ellerman70267a72012-07-25 21:19:50 +0000725 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
727 /* htab absolute addr + encoded htabsize */
728 _SDR1 = table + __ilog2(pteg_count) - 11;
729
730 /* Initialize the HPT with no entries */
731 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100732
733 /* Set SDR1 */
734 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 }
736
David Gibsonf5ea64d2008-10-12 17:54:24 +0000737 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000739#ifdef CONFIG_DEBUG_PAGEALLOC
Yinghai Lu95f72d12010-07-12 14:36:09 +1000740 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
741 linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700742 1, ppc64_rma_size));
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000743 memset(linear_map_hash_slots, 0, linear_map_hash_count);
744#endif /* CONFIG_DEBUG_PAGEALLOC */
745
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 /* On U3 based machines, we need to reserve the DART area and
747 * _NOT_ map it to avoid cache paradoxes as it's remapped non
748 * cacheable later on
749 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000752 for_each_memblock(memory, reg) {
753 base = (unsigned long)__va(reg->base);
754 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Sachin P. Sant5c339912009-12-13 21:15:12 +0000756 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000757 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
759#ifdef CONFIG_U3_DART
760 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000761 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100762 * will fit within a single 16Mb page.
763 * The DART space is assumed to be a full 16Mb region even if
764 * we only use 2Mb of that space. We will use more of it later
765 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 */
767 DBG("DART base: %lx\n", dart_tablebase);
768
769 if (dart_tablebase != 0 && dart_tablebase >= base
770 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100771 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100773 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000774 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000775 mmu_linear_psize,
776 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100777 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100778 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100779 base + size,
780 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000781 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000782 mmu_linear_psize,
783 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 continue;
785 }
786#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100787 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000788 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700789 }
790 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
792 /*
793 * If we have a memory_limit and we've allocated TCEs then we need to
794 * explicitly map the TCE area at the top of RAM. We also cope with the
795 * case that the TCEs start below memory_limit.
796 * tce_alloc_start/end are 16MB aligned so the mapping should work
797 * for either 4K or 16MB pages.
798 */
799 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600800 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
801 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
803 if (base + size >= tce_alloc_start)
804 tce_alloc_start = base + size + 1;
805
Michael Ellermancaf80e52006-03-21 20:45:51 +1100806 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000807 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000808 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 }
810
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000811 htab_finish_init();
812
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 DBG(" <- htab_initialize()\n");
814}
815#undef KB
816#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000818void __init early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100819{
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000820 /* Setup initial STAB address in the PACA */
821 get_paca()->stab_real = __pa((u64)&initial_stab);
822 get_paca()->stab_addr = (u64)&initial_stab;
823
824 /* Initialize the MMU Hash table and create the linear mapping
825 * of memory. Has to be done before stab/slb initialization as
826 * this is currently where the page size encoding is obtained
827 */
828 htab_initialize();
829
Stephen Rothwellf5339272012-03-15 18:18:00 +0000830 /* Initialize stab / SLB management */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000831 if (mmu_has_feature(MMU_FTR_SLB))
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000832 slb_initialize();
Benjamin Herrenschmidt13938112013-03-13 09:49:06 +1100833 else
834 stab_initialize(get_paca()->stab_real);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000835}
836
837#ifdef CONFIG_SMP
Paul Gortmaker061d19f2013-06-24 15:30:09 -0400838void early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000839{
840 /* Initialize hash table for that CPU */
Michael Ellerman57cfb812006-03-21 20:45:59 +1100841 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100842 mtspr(SPRN_SDR1, _SDR1);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000843
844 /* Initialize STAB/SLB. We use a virtual address as it works
Stephen Rothwellf5339272012-03-15 18:18:00 +0000845 * in real mode on pSeries.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000846 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000847 if (mmu_has_feature(MMU_FTR_SLB))
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000848 slb_initialize();
849 else
850 stab_initialize(get_paca()->stab_addr);
Paul Mackerras799d6042005-11-10 13:37:51 +1100851}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000852#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100853
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854/*
855 * Called by asm hashtable.S for doing lazy icache flush
856 */
857unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
858{
859 struct page *page;
860
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100861 if (!pfn_valid(pte_pfn(pte)))
862 return pp;
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 page = pte_page(pte);
865
866 /* page is dirty */
867 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
868 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000869 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 set_bit(PG_arch_1, &page->flags);
871 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100872 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 }
874 return pp;
875}
876
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000877#ifdef CONFIG_PPC_MM_SLICES
878unsigned int get_paca_psize(unsigned long addr)
879{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000880 u64 lpsizes;
881 unsigned char *hpsizes;
882 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000883
884 if (addr < SLICE_LOW_TOP) {
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000885 lpsizes = get_paca()->context.low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000886 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000887 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000888 }
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000889 hpsizes = get_paca()->context.high_slices_psize;
890 index = GET_HIGH_SLICE_INDEX(addr);
891 mask_index = index & 0x1;
892 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000893}
894
895#else
896unsigned int get_paca_psize(unsigned long addr)
897{
898 return get_paca()->context.user_psize;
899}
900#endif
901
Paul Mackerras721151d2007-04-03 21:24:02 +1000902/*
903 * Demote a segment to using 4k pages.
904 * For now this makes the whole process use 4k pages.
905 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000906#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100907void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000908{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000909 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000910 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000911 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +1000912#ifdef CONFIG_SPU_BASE
Paul Mackerras721151d2007-04-03 21:24:02 +1000913 spu_flush_all_slbs(mm);
914#endif
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000915 if (get_paca_psize(addr) != MMU_PAGE_4K) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100916 get_paca()->context = mm->context;
917 slb_flush_and_rebolt();
918 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000919}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000920#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000921
Paul Mackerrasfa282372008-01-24 08:35:13 +1100922#ifdef CONFIG_PPC_SUBPAGE_PROT
923/*
924 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
925 * Userspace sets the subpage permissions using the subpage_prot system call.
926 *
927 * Result is 0: full permissions, _PAGE_RW: read-only,
928 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
929 */
David Gibsond28513b2009-11-26 18:56:04 +0000930static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100931{
David Gibsond28513b2009-11-26 18:56:04 +0000932 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +1100933 u32 spp = 0;
934 u32 **sbpm, *sbpp;
935
936 if (ea >= spt->maxaddr)
937 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +1000938 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100939 /* addresses below 4GB use spt->low_prot */
940 sbpm = spt->low_prot;
941 } else {
942 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
943 if (!sbpm)
944 return 0;
945 }
946 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
947 if (!sbpp)
948 return 0;
949 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
950
951 /* extract 2-bit bitfield for this 4k subpage */
952 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
953
954 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
955 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
956 return spp;
957}
958
959#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +0000960static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100961{
962 return 0;
963}
964#endif
965
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000966void hash_failure_debug(unsigned long ea, unsigned long access,
967 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000968 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000969{
970 if (!printk_ratelimit())
971 return;
972 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
973 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000974 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
975 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000976}
977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978/* Result code is:
979 * 0 - handled
980 * 1 - normal page fault
981 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100982 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 */
984int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
985{
Li Zhongba12eed2013-05-13 16:16:41 +0000986 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +0000987 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 unsigned long vsid;
989 struct mm_struct *mm;
990 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +0000991 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +0000992 const struct cpumask *tmp;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100993 int rc, user_region = 0, local = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000994 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100996 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
997 ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -0700998
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100999 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 switch (REGION_ID(ea)) {
1001 case USER_REGION_ID:
1002 user_region = 1;
1003 mm = current->mm;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001004 if (! mm) {
1005 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001006 rc = 1;
1007 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001008 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001009 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +10001010 ssize = user_segment_size(ea);
1011 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 case VMALLOC_REGION_ID:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 mm = &init_mm;
Paul Mackerras1189be62007-10-11 20:37:10 +10001015 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001016 if (ea < VMALLOC_END)
1017 psize = mmu_vmalloc_psize;
1018 else
1019 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001020 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 default:
1023 /* Not a valid range
1024 * Send the problem up to do_page_fault
1025 */
Li Zhongba12eed2013-05-13 16:16:41 +00001026 rc = 1;
1027 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001029 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001031 /* Bad address. */
1032 if (!vsid) {
1033 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001034 rc = 1;
1035 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001036 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001037 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001039 if (pgdir == NULL) {
1040 rc = 1;
1041 goto bail;
1042 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001044 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001045 tmp = cpumask_of(smp_processor_id());
1046 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 local = 1;
1048
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001049#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001050 /* If we use 4K pages and our psize is not 4K, then we might
1051 * be hitting a special driver mapping, and need to align the
1052 * address before we fetch the PTE.
1053 *
1054 * It could also be a hugepage mapping, in which case this is
1055 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001056 */
1057 if (psize != MMU_PAGE_4K)
1058 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1059#endif /* CONFIG_PPC_64K_PAGES */
1060
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001061 /* Get PTE and page size from page tables */
David Gibsona4fe3ce2009-10-26 19:24:31 +00001062 ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001063 if (ptep == NULL || !pte_present(*ptep)) {
1064 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001065 rc = 1;
1066 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001067 }
1068
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001069 /* Add _PAGE_PRESENT to the required access perm */
1070 access |= _PAGE_PRESENT;
1071
1072 /* Pre-check access permissions (will be re-checked atomically
1073 * in __hash_page_XX but this pre-check is a fast path
1074 */
1075 if (access & ~pte_val(*ptep)) {
1076 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001077 rc = 1;
1078 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001079 }
1080
Li Zhongba12eed2013-05-13 16:16:41 +00001081 if (hugeshift) {
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301082 if (pmd_trans_huge(*(pmd_t *)ptep))
1083 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
1084 trap, local, ssize, psize);
1085#ifdef CONFIG_HUGETLB_PAGE
1086 else
1087 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
1088 local, ssize, hugeshift, psize);
1089#else
1090 else {
1091 /*
1092 * if we have hugeshift, and is not transhuge with
1093 * hugetlb disabled, something is really wrong.
1094 */
1095 rc = 1;
1096 WARN_ON(1);
1097 }
1098#endif
Li Zhongba12eed2013-05-13 16:16:41 +00001099 goto bail;
1100 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001101
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001102#ifndef CONFIG_PPC_64K_PAGES
1103 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1104#else
1105 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1106 pte_val(*(ptep + PTRS_PER_PTE)));
1107#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001108 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001109#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +10001110 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001111 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001112 demote_segment_4k(mm, ea);
1113 psize = MMU_PAGE_4K;
1114 }
1115
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001116 /* If this PTE is non-cacheable and we have restrictions on
1117 * using non cacheable large pages, then we switch to 4k
1118 */
1119 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1120 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1121 if (user_region) {
1122 demote_segment_4k(mm, ea);
1123 psize = MMU_PAGE_4K;
1124 } else if (ea < VMALLOC_END) {
1125 /*
1126 * some driver did a non-cacheable mapping
1127 * in vmalloc space, so switch vmalloc
1128 * to 4k pages
1129 */
1130 printk(KERN_ALERT "Reducing vmalloc segment "
1131 "to 4kB pages because of "
1132 "non-cacheable mapping\n");
1133 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +10001134#ifdef CONFIG_SPU_BASE
Benjamin Herrenschmidt94b2a432007-03-10 00:05:37 +01001135 spu_flush_all_slbs(mm);
1136#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001137 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001138 }
1139 if (user_region) {
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001140 if (psize != get_paca_psize(ea)) {
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001141 get_paca()->context = mm->context;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001142 slb_flush_and_rebolt();
1143 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001144 } else if (get_paca()->vmalloc_sllp !=
1145 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1146 get_paca()->vmalloc_sllp =
1147 mmu_psize_defs[mmu_vmalloc_psize].sllp;
Michael Neuling67439b72007-08-03 11:55:39 +10001148 slb_vmalloc_update();
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001149 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001150#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001151
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001152#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001153 if (psize == MMU_PAGE_64K)
Paul Mackerras1189be62007-10-11 20:37:10 +10001154 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001155 else
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001156#endif /* CONFIG_PPC_HAS_HASH_64K */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001157 {
David Gibsona1128f82009-12-16 14:29:56 +00001158 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001159 if (access & spp)
1160 rc = -2;
1161 else
1162 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1163 local, ssize, spp);
1164 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001165
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001166 /* Dump some info in case of hash insertion failure, they should
1167 * never happen so it is really useful to know if/when they do
1168 */
1169 if (rc == -1)
1170 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001171 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001172#ifndef CONFIG_PPC_64K_PAGES
1173 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1174#else
1175 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1176 pte_val(*(ptep + PTRS_PER_PTE)));
1177#endif
1178 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001179
1180bail:
1181 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001182 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001184EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001186void hash_preload(struct mm_struct *mm, unsigned long ea,
1187 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301189 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001190 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001191 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001192 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001193 unsigned long flags;
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001194 int rc, ssize, local = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001196 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1197
1198#ifdef CONFIG_PPC_MM_SLICES
1199 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001200 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001201 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001202#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001203
1204 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1205 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1206
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001207 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001208 pgdir = mm->pgd;
1209 if (pgdir == NULL)
1210 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301211
1212 /* Get VSID */
1213 ssize = user_segment_size(ea);
1214 vsid = get_vsid(mm->context.id, ea, ssize);
1215 if (!vsid)
1216 return;
1217 /*
1218 * Hash doesn't like irqs. Walking linux page table with irq disabled
1219 * saves us from holding multiple locks.
1220 */
1221 local_irq_save(flags);
1222
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301223 /*
1224 * THP pages use update_mmu_cache_pmd. We don't do
1225 * hash preload there. Hence can ignore THP here
1226 */
1227 ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001228 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301229 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001230
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301231 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001232#ifdef CONFIG_PPC_64K_PAGES
1233 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1234 * a 64K kernel), then we don't preload, hash_page() will take
1235 * care of it once we actually try to access the page.
1236 * That way we don't have to duplicate all of the logic for segment
1237 * page size demotion here
1238 */
1239 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301240 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001241#endif /* CONFIG_PPC_64K_PAGES */
1242
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001243 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001244 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001245 local = 1;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001246
1247 /* Hash it in */
1248#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001249 if (mm->context.user_psize == MMU_PAGE_64K)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001250 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 else
Jon Tollefson5b825832007-05-17 04:43:02 +10001252#endif /* CONFIG_PPC_HAS_HASH_64K */
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001253 rc = __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
Michael Neuling1c2c25c2010-11-17 16:32:59 +00001254 subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001255
1256 /* Dump some info in case of hash insertion failure, they should
1257 * never happen so it is really useful to know if/when they do
1258 */
1259 if (rc == -1)
1260 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001261 mm->context.user_psize,
1262 mm->context.user_psize,
1263 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301264out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001265 local_irq_restore(flags);
1266}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001268/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1269 * do not forget to update the assembly call site !
1270 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001271void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Paul Mackerras1189be62007-10-11 20:37:10 +10001272 int local)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001273{
1274 unsigned long hash, index, shift, hidx, slot;
1275
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001276 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1277 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1278 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001279 hidx = __rpte_to_hidx(pte, index);
1280 if (hidx & _PTEIDX_SECONDARY)
1281 hash = ~hash;
1282 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1283 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001284 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301285 /*
1286 * We use same base page size and actual psize, because we don't
1287 * use these functions for hugepage
1288 */
1289 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001290 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001291
1292#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1293 /* Transactions are not aborted by tlbiel, only tlbie.
1294 * Without, syncing a page back to a block device w/ PIO could pick up
1295 * transactional data (bad!) so we force an abort here. Before the
1296 * sync the page will be made read-only, which will flush_hash_page.
1297 * BIG ISSUE here: if the kernel uses a page from userspace without
1298 * unmapping it first, it may see the speculated version.
1299 */
1300 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001301 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001302 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1303 tm_enable();
1304 tm_abort(TM_CAUSE_TLBI);
1305 }
1306#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307}
1308
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001309void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001311 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001312 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001313 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001315 struct ppc64_tlb_batch *batch =
1316 &__get_cpu_var(ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317
1318 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001319 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001320 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 }
1322}
1323
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324/*
1325 * low_hash_fault is called when we the low level hash code failed
1326 * to instert a PTE due to an hypervisor error
1327 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001328void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329{
Li Zhongba12eed2013-05-13 16:16:41 +00001330 enum ctx_state prev_state = exception_enter();
1331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001333#ifdef CONFIG_PPC_SUBPAGE_PROT
1334 if (rc == -2)
1335 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1336 else
1337#endif
1338 _exception(SIGBUS, regs, BUS_ADRERR, address);
1339 } else
1340 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001341
1342 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001344
Li Zhongb170bd32013-04-15 16:53:19 +00001345long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1346 unsigned long pa, unsigned long rflags,
1347 unsigned long vflags, int psize, int ssize)
1348{
1349 unsigned long hpte_group;
1350 long slot;
1351
1352repeat:
1353 hpte_group = ((hash & htab_hash_mask) *
1354 HPTES_PER_GROUP) & ~0x7UL;
1355
1356 /* Insert into the hash table, primary slot */
1357 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001358 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001359
1360 /* Primary is full, try the secondary */
1361 if (unlikely(slot == -1)) {
1362 hpte_group = ((~hash & htab_hash_mask) *
1363 HPTES_PER_GROUP) & ~0x7UL;
1364 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1365 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001366 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001367 if (slot == -1) {
1368 if (mftb() & 0x1)
1369 hpte_group = ((hash & htab_hash_mask) *
1370 HPTES_PER_GROUP)&~0x7UL;
1371
1372 ppc_md.hpte_remove(hpte_group);
1373 goto repeat;
1374 }
1375 }
1376
1377 return slot;
1378}
1379
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001380#ifdef CONFIG_DEBUG_PAGEALLOC
1381static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1382{
Li Zhong016af592013-04-15 16:53:20 +00001383 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001384 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001385 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +10001386 unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
Li Zhong016af592013-04-15 16:53:20 +00001387 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001388
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001389 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001390
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001391 /* Don't create HPTE entries for bad address */
1392 if (!vsid)
1393 return;
Li Zhong016af592013-04-15 16:53:20 +00001394
1395 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1396 HPTE_V_BOLTED,
1397 mmu_linear_psize, mmu_kernel_ssize);
1398
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001399 BUG_ON (ret < 0);
1400 spin_lock(&linear_map_hash_lock);
1401 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1402 linear_map_hash_slots[lmi] = ret | 0x80;
1403 spin_unlock(&linear_map_hash_lock);
1404}
1405
1406static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1407{
Paul Mackerras1189be62007-10-11 20:37:10 +10001408 unsigned long hash, hidx, slot;
1409 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001410 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001411
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001412 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001413 spin_lock(&linear_map_hash_lock);
1414 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1415 hidx = linear_map_hash_slots[lmi] & 0x7f;
1416 linear_map_hash_slots[lmi] = 0;
1417 spin_unlock(&linear_map_hash_lock);
1418 if (hidx & _PTEIDX_SECONDARY)
1419 hash = ~hash;
1420 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1421 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301422 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1423 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001424}
1425
1426void kernel_map_pages(struct page *page, int numpages, int enable)
1427{
1428 unsigned long flags, vaddr, lmi;
1429 int i;
1430
1431 local_irq_save(flags);
1432 for (i = 0; i < numpages; i++, page++) {
1433 vaddr = (unsigned long)page_address(page);
1434 lmi = __pa(vaddr) >> PAGE_SHIFT;
1435 if (lmi >= linear_map_hash_count)
1436 continue;
1437 if (enable)
1438 kernel_map_linear_page(vaddr, lmi);
1439 else
1440 kernel_unmap_linear_page(vaddr, lmi);
1441 }
1442 local_irq_restore(flags);
1443}
1444#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001445
1446void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1447 phys_addr_t first_memblock_size)
1448{
1449 /* We don't currently support the first MEMBLOCK not mapping 0
1450 * physical on those processors
1451 */
1452 BUG_ON(first_memblock_base != 0);
1453
1454 /* On LPAR systems, the first entry is our RMA region,
1455 * non-LPAR 64-bit hash MMU systems don't have a limitation
1456 * on real mode access, but using the first entry works well
1457 * enough. We also clamp it to 1G to avoid some funky things
1458 * such as RTAS bugs etc...
1459 */
1460 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1461
1462 /* Finally limit subsequent allocations */
1463 memblock_set_current_limit(ppc64_rma_size);
1464}