| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | STMMAC Common Header File |
| 3 | |
| 4 | Copyright (C) 2007-2009 STMicroelectronics Ltd |
| 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms and conditions of the GNU General Public License, |
| 8 | version 2, as published by the Free Software Foundation. |
| 9 | |
| 10 | This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | more details. |
| 14 | |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 15 | The full GNU General Public License is included in this distribution in |
| 16 | the file called "COPYING". |
| 17 | |
| 18 | Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> |
| 19 | *******************************************************************************/ |
| 20 | |
| Rayagond Kokatanur | bd4242d | 2012-08-22 21:28:18 +0000 | [diff] [blame] | 21 | #ifndef __COMMON_H__ |
| 22 | #define __COMMON_H__ |
| 23 | |
| Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 24 | #include <linux/etherdevice.h> |
| Giuseppe CAVALLARO | 5e33c79 | 2010-01-06 23:07:21 +0000 | [diff] [blame] | 25 | #include <linux/netdevice.h> |
| Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 26 | #include <linux/stmmac.h> |
| Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 27 | #include <linux/phy.h> |
| 28 | #include <linux/module.h> |
| Javier Martinez Canillas | 12c70f3 | 2016-09-12 10:03:44 -0400 | [diff] [blame] | 29 | #if IS_ENABLED(CONFIG_VLAN_8021Q) |
| Giuseppe CAVALLARO | 8f61754 | 2010-04-13 20:21:16 +0000 | [diff] [blame] | 30 | #define STMMAC_VLAN_TAG_USED |
| 31 | #include <linux/if_vlan.h> |
| 32 | #endif |
| 33 | |
| Giuseppe CAVALLARO | 56b106a | 2010-04-13 20:21:12 +0000 | [diff] [blame] | 34 | #include "descs.h" |
| Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 35 | #include "mmc.h" |
| Giuseppe CAVALLARO | 56b106a | 2010-04-13 20:21:12 +0000 | [diff] [blame] | 36 | |
| Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 37 | /* Synopsys Core versions */ |
| 38 | #define DWMAC_CORE_3_40 0x34 |
| 39 | #define DWMAC_CORE_3_50 0x35 |
| Alexandre TORGUE | 48863ce | 2016-04-01 11:37:30 +0200 | [diff] [blame] | 40 | #define DWMAC_CORE_4_00 0x40 |
| Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame^] | 41 | #define DWMAC_CORE_5_00 0x50 |
| 42 | #define DWMAC_CORE_5_10 0x51 |
| Alexandre TORGUE | 48863ce | 2016-04-01 11:37:30 +0200 | [diff] [blame] | 43 | #define STMMAC_CHAN0 0 /* Always supported and default for all chips */ |
| Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 44 | |
| Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 45 | /* These need to be power of two, and >= 4 */ |
| Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 46 | #define DMA_TX_SIZE 512 |
| 47 | #define DMA_RX_SIZE 512 |
| 48 | #define STMMAC_GET_ENTRY(x, size) ((x + 1) & (size - 1)) |
| 49 | |
| Giuseppe CAVALLARO | 56b106a | 2010-04-13 20:21:12 +0000 | [diff] [blame] | 50 | #undef FRAME_FILTER_DEBUG |
| 51 | /* #define FRAME_FILTER_DEBUG */ |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 52 | |
| Giuseppe CAVALLARO | 915c199 | 2014-11-18 09:47:00 +0100 | [diff] [blame] | 53 | /* Extra statistic and debug information exposed by ethtool */ |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 54 | struct stmmac_extra_stats { |
| 55 | /* Transmit errors */ |
| 56 | unsigned long tx_underflow ____cacheline_aligned; |
| 57 | unsigned long tx_carrier; |
| 58 | unsigned long tx_losscarrier; |
| Giuseppe CAVALLARO | 3c20f72 | 2011-10-26 19:43:09 +0000 | [diff] [blame] | 59 | unsigned long vlan_tag; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 60 | unsigned long tx_deferred; |
| 61 | unsigned long tx_vlan; |
| 62 | unsigned long tx_jabber; |
| 63 | unsigned long tx_frame_flushed; |
| 64 | unsigned long tx_payload_error; |
| 65 | unsigned long tx_ip_header_error; |
| 66 | /* Receive errors */ |
| 67 | unsigned long rx_desc; |
| Giuseppe CAVALLARO | 3c20f72 | 2011-10-26 19:43:09 +0000 | [diff] [blame] | 68 | unsigned long sa_filter_fail; |
| 69 | unsigned long overflow_error; |
| 70 | unsigned long ipc_csum_error; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 71 | unsigned long rx_collision; |
| LABBE Corentin | e0a7660 | 2017-02-08 09:31:17 +0100 | [diff] [blame] | 72 | unsigned long rx_crc_errors; |
| Giuseppe CAVALLARO | 1cc5a73 | 2012-02-15 00:10:37 +0000 | [diff] [blame] | 73 | unsigned long dribbling_bit; |
| Giuseppe Cavallaro | 1b92403 | 2010-02-04 09:33:21 -0800 | [diff] [blame] | 74 | unsigned long rx_length; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 75 | unsigned long rx_mii; |
| 76 | unsigned long rx_multicast; |
| 77 | unsigned long rx_gmac_overflow; |
| 78 | unsigned long rx_watchdog; |
| 79 | unsigned long da_rx_filter_fail; |
| 80 | unsigned long sa_rx_filter_fail; |
| 81 | unsigned long rx_missed_cntr; |
| 82 | unsigned long rx_overflow_cntr; |
| 83 | unsigned long rx_vlan; |
| Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 84 | /* Tx/Rx IRQ error info */ |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 85 | unsigned long tx_undeflow_irq; |
| 86 | unsigned long tx_process_stopped_irq; |
| 87 | unsigned long tx_jabber_irq; |
| 88 | unsigned long rx_overflow_irq; |
| 89 | unsigned long rx_buf_unav_irq; |
| 90 | unsigned long rx_process_stopped_irq; |
| 91 | unsigned long rx_watchdog_irq; |
| 92 | unsigned long tx_early_irq; |
| 93 | unsigned long fatal_bus_error_irq; |
| Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 94 | /* Tx/Rx IRQ Events */ |
| 95 | unsigned long rx_early_irq; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 96 | unsigned long threshold; |
| 97 | unsigned long tx_pkt_n; |
| 98 | unsigned long rx_pkt_n; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 99 | unsigned long normal_irq_n; |
| Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 100 | unsigned long rx_normal_irq_n; |
| 101 | unsigned long napi_poll; |
| 102 | unsigned long tx_normal_irq_n; |
| 103 | unsigned long tx_clean; |
| Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 104 | unsigned long tx_set_ic_bit; |
| Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 105 | unsigned long irq_receive_pmt_irq_n; |
| 106 | /* MMC info */ |
| Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 107 | unsigned long mmc_tx_irq_n; |
| 108 | unsigned long mmc_rx_irq_n; |
| 109 | unsigned long mmc_rx_csum_offload_irq_n; |
| 110 | /* EEE */ |
| Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 111 | unsigned long irq_tx_path_in_lpi_mode_n; |
| 112 | unsigned long irq_tx_path_exit_lpi_mode_n; |
| 113 | unsigned long irq_rx_path_in_lpi_mode_n; |
| 114 | unsigned long irq_rx_path_exit_lpi_mode_n; |
| 115 | unsigned long phy_eee_wakeup_error_n; |
| Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 116 | /* Extended RDES status */ |
| 117 | unsigned long ip_hdr_err; |
| 118 | unsigned long ip_payload_err; |
| 119 | unsigned long ip_csum_bypassed; |
| 120 | unsigned long ipv4_pkt_rcvd; |
| 121 | unsigned long ipv6_pkt_rcvd; |
| Giuseppe CAVALLARO | ee112c1 | 2016-11-14 09:27:30 +0100 | [diff] [blame] | 122 | unsigned long no_ptp_rx_msg_type_ext; |
| 123 | unsigned long ptp_rx_msg_type_sync; |
| 124 | unsigned long ptp_rx_msg_type_follow_up; |
| 125 | unsigned long ptp_rx_msg_type_delay_req; |
| 126 | unsigned long ptp_rx_msg_type_delay_resp; |
| 127 | unsigned long ptp_rx_msg_type_pdelay_req; |
| 128 | unsigned long ptp_rx_msg_type_pdelay_resp; |
| 129 | unsigned long ptp_rx_msg_type_pdelay_follow_up; |
| 130 | unsigned long ptp_rx_msg_type_announce; |
| 131 | unsigned long ptp_rx_msg_type_management; |
| 132 | unsigned long ptp_rx_msg_pkt_reserved_type; |
| Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 133 | unsigned long ptp_frame_type; |
| 134 | unsigned long ptp_ver; |
| 135 | unsigned long timestamp_dropped; |
| 136 | unsigned long av_pkt_rcvd; |
| 137 | unsigned long av_tagged_pkt_rcvd; |
| 138 | unsigned long vlan_tag_priority_val; |
| 139 | unsigned long l3_filter_match; |
| 140 | unsigned long l4_filter_match; |
| 141 | unsigned long l3_l4_filter_no_match; |
| Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 142 | /* PCS */ |
| 143 | unsigned long irq_pcs_ane_n; |
| 144 | unsigned long irq_pcs_link_n; |
| 145 | unsigned long irq_rgmii_n; |
| Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 146 | unsigned long pcs_link; |
| 147 | unsigned long pcs_duplex; |
| 148 | unsigned long pcs_speed; |
| Giuseppe CAVALLARO | 2f7a791 | 2015-11-30 11:33:10 +0100 | [diff] [blame] | 149 | /* debug register */ |
| 150 | unsigned long mtl_tx_status_fifo_full; |
| 151 | unsigned long mtl_tx_fifo_not_empty; |
| 152 | unsigned long mmtl_fifo_ctrl; |
| 153 | unsigned long mtl_tx_fifo_read_ctrl_write; |
| 154 | unsigned long mtl_tx_fifo_read_ctrl_wait; |
| 155 | unsigned long mtl_tx_fifo_read_ctrl_read; |
| 156 | unsigned long mtl_tx_fifo_read_ctrl_idle; |
| 157 | unsigned long mac_tx_in_pause; |
| 158 | unsigned long mac_tx_frame_ctrl_xfer; |
| 159 | unsigned long mac_tx_frame_ctrl_idle; |
| 160 | unsigned long mac_tx_frame_ctrl_wait; |
| 161 | unsigned long mac_tx_frame_ctrl_pause; |
| 162 | unsigned long mac_gmii_tx_proto_engine; |
| 163 | unsigned long mtl_rx_fifo_fill_level_full; |
| 164 | unsigned long mtl_rx_fifo_fill_above_thresh; |
| 165 | unsigned long mtl_rx_fifo_fill_below_thresh; |
| 166 | unsigned long mtl_rx_fifo_fill_level_empty; |
| 167 | unsigned long mtl_rx_fifo_read_ctrl_flush; |
| 168 | unsigned long mtl_rx_fifo_read_ctrl_read_data; |
| 169 | unsigned long mtl_rx_fifo_read_ctrl_status; |
| 170 | unsigned long mtl_rx_fifo_read_ctrl_idle; |
| 171 | unsigned long mtl_rx_fifo_ctrl_active; |
| 172 | unsigned long mac_rx_frame_ctrl_fifo; |
| 173 | unsigned long mac_gmii_rx_proto_engine; |
| Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 174 | /* TSO */ |
| 175 | unsigned long tx_tso_frames; |
| 176 | unsigned long tx_tso_nfrags; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 177 | }; |
| 178 | |
| Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame^] | 179 | /* Safety Feature statistics exposed by ethtool */ |
| 180 | struct stmmac_safety_stats { |
| 181 | unsigned long mac_errors[32]; |
| 182 | unsigned long mtl_errors[32]; |
| 183 | unsigned long dma_errors[32]; |
| 184 | }; |
| 185 | |
| 186 | /* Number of fields in Safety Stats */ |
| 187 | #define STMMAC_SAFETY_FEAT_SIZE \ |
| 188 | (sizeof(struct stmmac_safety_stats) / sizeof(unsigned long)) |
| 189 | |
| Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 190 | /* CSR Frequency Access Defines*/ |
| 191 | #define CSR_F_35M 35000000 |
| 192 | #define CSR_F_60M 60000000 |
| 193 | #define CSR_F_100M 100000000 |
| 194 | #define CSR_F_150M 150000000 |
| 195 | #define CSR_F_250M 250000000 |
| 196 | #define CSR_F_300M 300000000 |
| 197 | |
| 198 | #define MAC_CSR_H_FRQ_MASK 0x20 |
| 199 | |
| Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 200 | #define HASH_TABLE_SIZE 64 |
| Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 201 | #define PAUSE_TIME 0xffff |
| Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 202 | |
| 203 | /* Flow Control defines */ |
| 204 | #define FLOW_OFF 0 |
| 205 | #define FLOW_RX 1 |
| 206 | #define FLOW_TX 2 |
| 207 | #define FLOW_AUTO (FLOW_TX | FLOW_RX) |
| 208 | |
| Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 209 | /* PCS defines */ |
| 210 | #define STMMAC_PCS_RGMII (1 << 0) |
| 211 | #define STMMAC_PCS_SGMII (1 << 1) |
| 212 | #define STMMAC_PCS_TBI (1 << 2) |
| 213 | #define STMMAC_PCS_RTBI (1 << 3) |
| 214 | |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 215 | #define SF_DMA_MODE 1 /* DMA STORE-AND-FORWARD Operation Mode */ |
| Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 216 | |
| Rayagond Kokatanur | 1db123f | 2011-10-18 00:01:22 +0000 | [diff] [blame] | 217 | /* DAM HW feature register fields */ |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 218 | #define DMA_HW_FEAT_MIISEL 0x00000001 /* 10/100 Mbps Support */ |
| 219 | #define DMA_HW_FEAT_GMIISEL 0x00000002 /* 1000 Mbps Support */ |
| 220 | #define DMA_HW_FEAT_HDSEL 0x00000004 /* Half-Duplex Support */ |
| 221 | #define DMA_HW_FEAT_EXTHASHEN 0x00000008 /* Expanded DA Hash Filter */ |
| 222 | #define DMA_HW_FEAT_HASHSEL 0x00000010 /* HASH Filter */ |
| 223 | #define DMA_HW_FEAT_ADDMAC 0x00000020 /* Multiple MAC Addr Reg */ |
| 224 | #define DMA_HW_FEAT_PCSSEL 0x00000040 /* PCS registers */ |
| 225 | #define DMA_HW_FEAT_L3L4FLTREN 0x00000080 /* Layer 3 & Layer 4 Feature */ |
| 226 | #define DMA_HW_FEAT_SMASEL 0x00000100 /* SMA(MDIO) Interface */ |
| 227 | #define DMA_HW_FEAT_RWKSEL 0x00000200 /* PMT Remote Wakeup */ |
| 228 | #define DMA_HW_FEAT_MGKSEL 0x00000400 /* PMT Magic Packet */ |
| 229 | #define DMA_HW_FEAT_MMCSEL 0x00000800 /* RMON Module */ |
| 230 | #define DMA_HW_FEAT_TSVER1SEL 0x00001000 /* Only IEEE 1588-2002 */ |
| 231 | #define DMA_HW_FEAT_TSVER2SEL 0x00002000 /* IEEE 1588-2008 PTPv2 */ |
| 232 | #define DMA_HW_FEAT_EEESEL 0x00004000 /* Energy Efficient Ethernet */ |
| 233 | #define DMA_HW_FEAT_AVSEL 0x00008000 /* AV Feature */ |
| 234 | #define DMA_HW_FEAT_TXCOESEL 0x00010000 /* Checksum Offload in Tx */ |
| 235 | #define DMA_HW_FEAT_RXTYP1COE 0x00020000 /* IP COE (Type 1) in Rx */ |
| 236 | #define DMA_HW_FEAT_RXTYP2COE 0x00040000 /* IP COE (Type 2) in Rx */ |
| 237 | #define DMA_HW_FEAT_RXFIFOSIZE 0x00080000 /* Rx FIFO > 2048 Bytes */ |
| 238 | #define DMA_HW_FEAT_RXCHCNT 0x00300000 /* No. additional Rx Channels */ |
| 239 | #define DMA_HW_FEAT_TXCHCNT 0x00c00000 /* No. additional Tx Channels */ |
| 240 | #define DMA_HW_FEAT_ENHDESSEL 0x01000000 /* Alternate Descriptor */ |
| 241 | /* Timestamping with Internal System Time */ |
| 242 | #define DMA_HW_FEAT_INTTSEN 0x02000000 |
| 243 | #define DMA_HW_FEAT_FLEXIPPSEN 0x04000000 /* Flexible PPS Output */ |
| 244 | #define DMA_HW_FEAT_SAVLANINS 0x08000000 /* Source Addr or VLAN */ |
| 245 | #define DMA_HW_FEAT_ACTPHYIF 0x70000000 /* Active/selected PHY iface */ |
| Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 246 | #define DEFAULT_DMA_PBL 8 |
| Rayagond Kokatanur | 1db123f | 2011-10-18 00:01:22 +0000 | [diff] [blame] | 247 | |
| Giuseppe CAVALLARO | 70523e63 | 2016-06-24 15:16:24 +0200 | [diff] [blame] | 248 | /* PCS status and mask defines */ |
| 249 | #define PCS_ANE_IRQ BIT(2) /* PCS Auto-Negotiation */ |
| 250 | #define PCS_LINK_IRQ BIT(1) /* PCS Link */ |
| 251 | #define PCS_RGSMIIIS_IRQ BIT(0) /* RGMII or SMII Interrupt */ |
| 252 | |
| Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 253 | /* Max/Min RI Watchdog Timer count value */ |
| 254 | #define MAX_DMA_RIWT 0xff |
| 255 | #define MIN_DMA_RIWT 0x20 |
| Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 256 | /* Tx coalesce parameters */ |
| 257 | #define STMMAC_COAL_TX_TIMER 40000 |
| 258 | #define STMMAC_MAX_COAL_TX_TICK 100000 |
| 259 | #define STMMAC_TX_MAX_FRAMES 256 |
| 260 | #define STMMAC_TX_FRAMES 64 |
| 261 | |
| Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 262 | /* Packets types */ |
| 263 | enum packets_types { |
| 264 | PACKET_AVCPQ = 0x1, /* AV Untagged Control packets */ |
| 265 | PACKET_PTPQ = 0x2, /* PTP Packets */ |
| 266 | PACKET_DCBCPQ = 0x3, /* DCB Control Packets */ |
| 267 | PACKET_UPQ = 0x4, /* Untagged Packets */ |
| 268 | PACKET_MCBCQ = 0x5, /* Multicast & Broadcast Packets */ |
| 269 | }; |
| 270 | |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 271 | /* Rx IPC status */ |
| 272 | enum rx_frame_status { |
| Fabrice Gasnier | c1fa321 | 2016-02-29 14:27:34 +0100 | [diff] [blame] | 273 | good_frame = 0x0, |
| 274 | discard_frame = 0x1, |
| 275 | csum_none = 0x2, |
| 276 | llc_snap = 0x4, |
| 277 | dma_own = 0x8, |
| Alexandre TORGUE | 753a710 | 2016-04-01 11:37:28 +0200 | [diff] [blame] | 278 | rx_not_ls = 0x10, |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 279 | }; |
| 280 | |
| Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 281 | /* Tx status */ |
| 282 | enum tx_frame_status { |
| 283 | tx_done = 0x0, |
| 284 | tx_not_ls = 0x1, |
| 285 | tx_err = 0x2, |
| 286 | tx_dma_own = 0x4, |
| 287 | }; |
| 288 | |
| Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 289 | enum dma_irq_status { |
| 290 | tx_hard_error = 0x1, |
| 291 | tx_hard_error_bump_tc = 0x2, |
| 292 | handle_rx = 0x4, |
| 293 | handle_tx = 0x8, |
| Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 294 | }; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 295 | |
| Giuseppe CAVALLARO | 915c199 | 2014-11-18 09:47:00 +0100 | [diff] [blame] | 296 | /* EEE and LPI defines */ |
| nandini sharma | 162fb1d | 2014-08-28 08:11:41 +0200 | [diff] [blame] | 297 | #define CORE_IRQ_TX_PATH_IN_LPI_MODE (1 << 0) |
| 298 | #define CORE_IRQ_TX_PATH_EXIT_LPI_MODE (1 << 1) |
| 299 | #define CORE_IRQ_RX_PATH_IN_LPI_MODE (1 << 2) |
| 300 | #define CORE_IRQ_RX_PATH_EXIT_LPI_MODE (1 << 3) |
| Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 301 | |
| Alexandre TORGUE | 48863ce | 2016-04-01 11:37:30 +0200 | [diff] [blame] | 302 | #define CORE_IRQ_MTL_RX_OVERFLOW BIT(8) |
| Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 303 | |
| Giuseppe CAVALLARO | 915c199 | 2014-11-18 09:47:00 +0100 | [diff] [blame] | 304 | /* Physical Coding Sublayer */ |
| Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 305 | struct rgmii_adv { |
| 306 | unsigned int pause; |
| 307 | unsigned int duplex; |
| 308 | unsigned int lp_pause; |
| 309 | unsigned int lp_duplex; |
| 310 | }; |
| 311 | |
| 312 | #define STMMAC_PCS_PAUSE 1 |
| 313 | #define STMMAC_PCS_ASYM_PAUSE 2 |
| 314 | |
| Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 315 | /* DMA HW capabilities */ |
| 316 | struct dma_features { |
| 317 | unsigned int mbps_10_100; |
| 318 | unsigned int mbps_1000; |
| 319 | unsigned int half_duplex; |
| 320 | unsigned int hash_filter; |
| 321 | unsigned int multi_addr; |
| 322 | unsigned int pcs; |
| 323 | unsigned int sma_mdio; |
| 324 | unsigned int pmt_remote_wake_up; |
| 325 | unsigned int pmt_magic_frame; |
| 326 | unsigned int rmon; |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 327 | /* IEEE 1588-2002 */ |
| Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 328 | unsigned int time_stamp; |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 329 | /* IEEE 1588-2008 */ |
| Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 330 | unsigned int atime_stamp; |
| 331 | /* 802.3az - Energy-Efficient Ethernet (EEE) */ |
| 332 | unsigned int eee; |
| 333 | unsigned int av; |
| Alexandre TORGUE | 48863ce | 2016-04-01 11:37:30 +0200 | [diff] [blame] | 334 | unsigned int tsoen; |
| Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 335 | /* TX and RX csum */ |
| 336 | unsigned int tx_coe; |
| Alexandre TORGUE | 48863ce | 2016-04-01 11:37:30 +0200 | [diff] [blame] | 337 | unsigned int rx_coe; |
| Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 338 | unsigned int rx_coe_type1; |
| 339 | unsigned int rx_coe_type2; |
| 340 | unsigned int rxfifo_over_2048; |
| 341 | /* TX and RX number of channels */ |
| 342 | unsigned int number_rx_channel; |
| 343 | unsigned int number_tx_channel; |
| jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 344 | /* TX and RX number of queues */ |
| 345 | unsigned int number_rx_queues; |
| 346 | unsigned int number_tx_queues; |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 347 | /* Alternate (enhanced) DESC mode */ |
| Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 348 | unsigned int enh_desc; |
| Thierry Reding | 11fbf81 | 2017-03-10 17:34:58 +0100 | [diff] [blame] | 349 | /* TX and RX FIFO sizes */ |
| 350 | unsigned int tx_fifo_size; |
| 351 | unsigned int rx_fifo_size; |
| Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame^] | 352 | /* Automotive Safety Package */ |
| 353 | unsigned int asp; |
| Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 354 | }; |
| 355 | |
| Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 356 | /* GMAC TX FIFO is 8K, Rx FIFO is 16K */ |
| 357 | #define BUF_SIZE_16KiB 16384 |
| 358 | #define BUF_SIZE_8KiB 8192 |
| 359 | #define BUF_SIZE_4KiB 4096 |
| 360 | #define BUF_SIZE_2KiB 2048 |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 361 | |
| Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 362 | /* Power Down and WOL */ |
| 363 | #define PMT_NOT_SUPPORTED 0 |
| 364 | #define PMT_SUPPORTED 1 |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 365 | |
| Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 366 | /* Common MAC defines */ |
| 367 | #define MAC_CTRL_REG 0x00000000 /* MAC Control */ |
| 368 | #define MAC_ENABLE_TX 0x00000008 /* Transmitter Enable */ |
| LABBE Corentin | 2808922 | 2017-02-08 09:31:06 +0100 | [diff] [blame] | 369 | #define MAC_ENABLE_RX 0x00000004 /* Receiver Enable */ |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 370 | |
| Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 371 | /* Default LPI timers */ |
| Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 372 | #define STMMAC_DEFAULT_LIT_LS 0x3E8 |
| nandini sharma | 438a62b | 2014-08-28 08:11:42 +0200 | [diff] [blame] | 373 | #define STMMAC_DEFAULT_TWT_LS 0x1E |
| Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 374 | |
| Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 375 | #define STMMAC_CHAIN_MODE 0x1 |
| 376 | #define STMMAC_RING_MODE 0x2 |
| 377 | |
| Vince Bridgers | 2618abb | 2014-01-20 05:39:01 -0600 | [diff] [blame] | 378 | #define JUMBO_LEN 9000 |
| 379 | |
| Giuseppe CAVALLARO | 915c199 | 2014-11-18 09:47:00 +0100 | [diff] [blame] | 380 | /* Descriptors helpers */ |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 381 | struct stmmac_desc_ops { |
| 382 | /* DMA RX descriptor ring initialization */ |
| Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 383 | void (*init_rx_desc) (struct dma_desc *p, int disable_rx_ic, int mode, |
| 384 | int end); |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 385 | /* DMA TX descriptor ring initialization */ |
| Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 386 | void (*init_tx_desc) (struct dma_desc *p, int mode, int end); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 387 | |
| 388 | /* Invoked by the xmit function to prepare the tx descriptor */ |
| 389 | void (*prepare_tx_desc) (struct dma_desc *p, int is_fs, int len, |
| Giuseppe Cavallaro | be434d5 | 2016-02-29 14:27:35 +0100 | [diff] [blame] | 390 | bool csum_flag, int mode, bool tx_own, |
| Niklas Cassel | fe6af0e | 2017-04-10 20:33:29 +0200 | [diff] [blame] | 391 | bool ls, unsigned int tot_pkt_len); |
| Alexandre TORGUE | 753a710 | 2016-04-01 11:37:28 +0200 | [diff] [blame] | 392 | void (*prepare_tso_tx_desc)(struct dma_desc *p, int is_fs, int len1, |
| 393 | int len2, bool tx_own, bool ls, |
| 394 | unsigned int tcphdrlen, |
| 395 | unsigned int tcppayloadlen); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 396 | /* Set/get the owner of the descriptor */ |
| 397 | void (*set_tx_owner) (struct dma_desc *p); |
| 398 | int (*get_tx_owner) (struct dma_desc *p); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 399 | /* Clean the tx descriptor as soon as the tx irq is received */ |
| Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 400 | void (*release_tx_desc) (struct dma_desc *p, int mode); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 401 | /* Clear interrupt on tx frame completion. When this bit is |
| 402 | * set an interrupt happens as soon as the frame is transmitted */ |
| Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 403 | void (*set_tx_ic)(struct dma_desc *p); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 404 | /* Last tx segment reports the transmit status */ |
| 405 | int (*get_tx_ls) (struct dma_desc *p); |
| 406 | /* Return the transmit status looking at the TDES1 */ |
| 407 | int (*tx_status) (void *data, struct stmmac_extra_stats *x, |
| Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 408 | struct dma_desc *p, void __iomem *ioaddr); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 409 | /* Get the buffer size from the descriptor */ |
| 410 | int (*get_tx_len) (struct dma_desc *p); |
| 411 | /* Handle extra events on specific interrupts hw dependent */ |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 412 | void (*set_rx_owner) (struct dma_desc *p); |
| 413 | /* Get the receive frame size */ |
| Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 414 | int (*get_rx_frame_len) (struct dma_desc *p, int rx_coe_type); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 415 | /* Return the reception status looking at the RDES1 */ |
| 416 | int (*rx_status) (void *data, struct stmmac_extra_stats *x, |
| 417 | struct dma_desc *p); |
| Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 418 | void (*rx_extended_status) (void *data, struct stmmac_extra_stats *x, |
| 419 | struct dma_extended_desc *p); |
| Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 420 | /* Set tx timestamp enable bit */ |
| 421 | void (*enable_tx_timestamp) (struct dma_desc *p); |
| 422 | /* get tx timestamp status */ |
| 423 | int (*get_tx_timestamp_status) (struct dma_desc *p); |
| 424 | /* get timestamp value */ |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 425 | u64(*get_timestamp) (void *desc, u32 ats); |
| Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 426 | /* get rx timestamp status */ |
| Fredrik Hallenberg | a176245 | 2017-12-18 23:34:00 +0100 | [diff] [blame] | 427 | int (*get_rx_timestamp_status)(void *desc, void *next_desc, u32 ats); |
| Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 428 | /* Display ring */ |
| 429 | void (*display_ring)(void *head, unsigned int size, bool rx); |
| Alexandre TORGUE | 753a710 | 2016-04-01 11:37:28 +0200 | [diff] [blame] | 430 | /* set MSS via context descriptor */ |
| 431 | void (*set_mss)(struct dma_desc *p, unsigned int mss); |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 432 | }; |
| 433 | |
| Andy Shevchenko | 915af65 | 2014-11-05 11:45:32 +0200 | [diff] [blame] | 434 | extern const struct stmmac_desc_ops enh_desc_ops; |
| 435 | extern const struct stmmac_desc_ops ndesc_ops; |
| 436 | |
| Giuseppe CAVALLARO | 915c199 | 2014-11-18 09:47:00 +0100 | [diff] [blame] | 437 | /* Specific DMA helpers */ |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 438 | struct stmmac_dma_ops { |
| 439 | /* DMA core initialization */ |
| Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 440 | int (*reset)(void __iomem *ioaddr); |
| Niklas Cassel | 50ca903 | 2016-12-07 15:20:04 +0100 | [diff] [blame] | 441 | void (*init)(void __iomem *ioaddr, struct stmmac_dma_cfg *dma_cfg, |
| 442 | u32 dma_tx, u32 dma_rx, int atds); |
| Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 443 | void (*init_chan)(void __iomem *ioaddr, |
| 444 | struct stmmac_dma_cfg *dma_cfg, u32 chan); |
| 445 | void (*init_rx_chan)(void __iomem *ioaddr, |
| 446 | struct stmmac_dma_cfg *dma_cfg, |
| 447 | u32 dma_rx_phy, u32 chan); |
| 448 | void (*init_tx_chan)(void __iomem *ioaddr, |
| 449 | struct stmmac_dma_cfg *dma_cfg, |
| 450 | u32 dma_tx_phy, u32 chan); |
| Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 451 | /* Configure the AXI Bus Mode Register */ |
| 452 | void (*axi)(void __iomem *ioaddr, struct stmmac_axi *axi); |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 453 | /* Dump DMA registers */ |
| LABBE Corentin | fbf6822 | 2017-02-23 14:12:25 +0100 | [diff] [blame] | 454 | void (*dump_regs)(void __iomem *ioaddr, u32 *reg_space); |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 455 | /* Set tx/rx threshold in the csr6 register |
| 456 | * An invalid value enables the store-and-forward mode */ |
| Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 457 | void (*dma_mode)(void __iomem *ioaddr, int txmode, int rxmode, |
| 458 | int rxfifosz); |
| Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 459 | void (*dma_rx_mode)(void __iomem *ioaddr, int mode, u32 channel, |
| Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 460 | int fifosz, u8 qmode); |
| Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 461 | void (*dma_tx_mode)(void __iomem *ioaddr, int mode, u32 channel, |
| Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 462 | int fifosz, u8 qmode); |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 463 | /* To track extra statistic (if supported) */ |
| 464 | void (*dma_diagnostic_fr) (void *data, struct stmmac_extra_stats *x, |
| Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 465 | void __iomem *ioaddr); |
| 466 | void (*enable_dma_transmission) (void __iomem *ioaddr); |
| Joao Pinto | 4f513ec | 2017-03-15 11:04:46 +0000 | [diff] [blame] | 467 | void (*enable_dma_irq)(void __iomem *ioaddr, u32 chan); |
| 468 | void (*disable_dma_irq)(void __iomem *ioaddr, u32 chan); |
| Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 469 | void (*start_tx)(void __iomem *ioaddr, u32 chan); |
| 470 | void (*stop_tx)(void __iomem *ioaddr, u32 chan); |
| 471 | void (*start_rx)(void __iomem *ioaddr, u32 chan); |
| 472 | void (*stop_rx)(void __iomem *ioaddr, u32 chan); |
| Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 473 | int (*dma_interrupt) (void __iomem *ioaddr, |
| Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 474 | struct stmmac_extra_stats *x, u32 chan); |
| Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 475 | /* If supported then get the optional core features */ |
| Alexandre TORGUE | f10a6a3 | 2016-04-01 11:37:25 +0200 | [diff] [blame] | 476 | void (*get_hw_feature)(void __iomem *ioaddr, |
| 477 | struct dma_features *dma_cap); |
| Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 478 | /* Program the HW RX Watchdog */ |
| Joao Pinto | 3c55d4d | 2017-03-15 11:04:50 +0000 | [diff] [blame] | 479 | void (*rx_watchdog)(void __iomem *ioaddr, u32 riwt, u32 number_chan); |
| Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 480 | void (*set_tx_ring_len)(void __iomem *ioaddr, u32 len, u32 chan); |
| 481 | void (*set_rx_ring_len)(void __iomem *ioaddr, u32 len, u32 chan); |
| Alexandre TORGUE | 48863ce | 2016-04-01 11:37:30 +0200 | [diff] [blame] | 482 | void (*set_rx_tail_ptr)(void __iomem *ioaddr, u32 tail_ptr, u32 chan); |
| 483 | void (*set_tx_tail_ptr)(void __iomem *ioaddr, u32 tail_ptr, u32 chan); |
| 484 | void (*enable_tso)(void __iomem *ioaddr, bool en, u32 chan); |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 485 | }; |
| 486 | |
| Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 487 | struct mac_device_info; |
| 488 | |
| Giuseppe CAVALLARO | 915c199 | 2014-11-18 09:47:00 +0100 | [diff] [blame] | 489 | /* Helpers to program the MAC core */ |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 490 | struct stmmac_ops { |
| 491 | /* MAC core initialization */ |
| Florian Fainelli | 8cad443 | 2018-01-18 15:12:21 -0800 | [diff] [blame] | 492 | void (*core_init)(struct mac_device_info *hw, struct net_device *dev); |
| LABBE Corentin | 270c775 | 2017-03-23 14:40:22 +0100 | [diff] [blame] | 493 | /* Enable the MAC RX/TX */ |
| 494 | void (*set_mac)(void __iomem *ioaddr, bool enable); |
| Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 495 | /* Enable and verify that the IPC module is supported */ |
| Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 496 | int (*rx_ipc)(struct mac_device_info *hw); |
| jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 497 | /* Enable RX Queues */ |
| Joao Pinto | 4f6046f | 2017-03-10 18:24:54 +0000 | [diff] [blame] | 498 | void (*rx_queue_enable)(struct mac_device_info *hw, u8 mode, u32 queue); |
| Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 499 | /* RX Queues Priority */ |
| 500 | void (*rx_queue_prio)(struct mac_device_info *hw, u32 prio, u32 queue); |
| 501 | /* TX Queues Priority */ |
| 502 | void (*tx_queue_prio)(struct mac_device_info *hw, u32 prio, u32 queue); |
| Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 503 | /* RX Queues Routing */ |
| 504 | void (*rx_queue_routing)(struct mac_device_info *hw, u8 packet, |
| 505 | u32 queue); |
| Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 506 | /* Program RX Algorithms */ |
| 507 | void (*prog_mtl_rx_algorithms)(struct mac_device_info *hw, u32 rx_alg); |
| 508 | /* Program TX Algorithms */ |
| 509 | void (*prog_mtl_tx_algorithms)(struct mac_device_info *hw, u32 tx_alg); |
| Joao Pinto | 6a3a719 | 2017-03-10 18:24:53 +0000 | [diff] [blame] | 510 | /* Set MTL TX queues weight */ |
| 511 | void (*set_mtl_tx_queue_weight)(struct mac_device_info *hw, |
| 512 | u32 weight, u32 queue); |
| Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 513 | /* RX MTL queue to RX dma mapping */ |
| 514 | void (*map_mtl_to_dma)(struct mac_device_info *hw, u32 queue, u32 chan); |
| Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 515 | /* Configure AV Algorithm */ |
| 516 | void (*config_cbs)(struct mac_device_info *hw, u32 send_slope, |
| 517 | u32 idle_slope, u32 high_credit, u32 low_credit, |
| 518 | u32 queue); |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 519 | /* Dump MAC registers */ |
| LABBE Corentin | fbf6822 | 2017-02-23 14:12:25 +0100 | [diff] [blame] | 520 | void (*dump_regs)(struct mac_device_info *hw, u32 *reg_space); |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 521 | /* Handle extra events on specific interrupts hw dependent */ |
| Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 522 | int (*host_irq_status)(struct mac_device_info *hw, |
| 523 | struct stmmac_extra_stats *x); |
| Joao Pinto | 8f71a88 | 2017-03-10 18:24:57 +0000 | [diff] [blame] | 524 | /* Handle MTL interrupts */ |
| 525 | int (*host_mtl_irq_status)(struct mac_device_info *hw, u32 chan); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 526 | /* Multicast filter setting */ |
| Vince Bridgers | 3b57de9 | 2014-07-31 15:49:17 -0500 | [diff] [blame] | 527 | void (*set_filter)(struct mac_device_info *hw, struct net_device *dev); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 528 | /* Flow control setting */ |
| Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 529 | void (*flow_ctrl)(struct mac_device_info *hw, unsigned int duplex, |
| Joao Pinto | 29feff3 | 2017-03-10 18:24:56 +0000 | [diff] [blame] | 530 | unsigned int fc, unsigned int pause_time, u32 tx_cnt); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 531 | /* Set power management mode (e.g. magic frame) */ |
| Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 532 | void (*pmt)(struct mac_device_info *hw, unsigned long mode); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 533 | /* Set/Get Unicast MAC addresses */ |
| Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 534 | void (*set_umac_addr)(struct mac_device_info *hw, unsigned char *addr, |
| 535 | unsigned int reg_n); |
| 536 | void (*get_umac_addr)(struct mac_device_info *hw, unsigned char *addr, |
| 537 | unsigned int reg_n); |
| jpinto | b4b7b77 | 2017-01-09 12:35:08 +0000 | [diff] [blame] | 538 | void (*set_eee_mode)(struct mac_device_info *hw, |
| 539 | bool en_tx_lpi_clockgating); |
| Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 540 | void (*reset_eee_mode)(struct mac_device_info *hw); |
| 541 | void (*set_eee_timer)(struct mac_device_info *hw, int ls, int tw); |
| 542 | void (*set_eee_pls)(struct mac_device_info *hw, int link); |
| Joao Pinto | ad5a87d | 2017-03-10 18:24:58 +0000 | [diff] [blame] | 543 | void (*debug)(void __iomem *ioaddr, struct stmmac_extra_stats *x, |
| 544 | u32 rx_queues, u32 tx_queues); |
| Giuseppe CAVALLARO | 70523e63 | 2016-06-24 15:16:24 +0200 | [diff] [blame] | 545 | /* PCS calls */ |
| 546 | void (*pcs_ctrl_ane)(void __iomem *ioaddr, bool ane, bool srgmi_ral, |
| 547 | bool loopback); |
| 548 | void (*pcs_rane)(void __iomem *ioaddr, bool restart); |
| 549 | void (*pcs_get_adv_lp)(void __iomem *ioaddr, struct rgmii_adv *adv); |
| Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame^] | 550 | /* Safety Features */ |
| 551 | int (*safety_feat_config)(void __iomem *ioaddr, unsigned int asp); |
| 552 | bool (*safety_feat_irq_status)(struct net_device *ndev, |
| 553 | void __iomem *ioaddr, unsigned int asp, |
| 554 | struct stmmac_safety_stats *stats); |
| 555 | const char *(*safety_feat_dump)(struct stmmac_safety_stats *stats, |
| 556 | int index, unsigned long *count); |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 557 | }; |
| 558 | |
| Giuseppe CAVALLARO | 915c199 | 2014-11-18 09:47:00 +0100 | [diff] [blame] | 559 | /* PTP and HW Timer helpers */ |
| Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 560 | struct stmmac_hwtimestamp { |
| 561 | void (*config_hw_tstamping) (void __iomem *ioaddr, u32 data); |
| Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 562 | u32 (*config_sub_second_increment)(void __iomem *ioaddr, u32 ptp_clock, |
| 563 | int gmac4); |
| Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 564 | int (*init_systime) (void __iomem *ioaddr, u32 sec, u32 nsec); |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 565 | int (*config_addend) (void __iomem *ioaddr, u32 addend); |
| 566 | int (*adjust_systime) (void __iomem *ioaddr, u32 sec, u32 nsec, |
| Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 567 | int add_sub, int gmac4); |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 568 | u64(*get_systime) (void __iomem *ioaddr); |
| Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 569 | }; |
| 570 | |
| Andy Shevchenko | 915af65 | 2014-11-05 11:45:32 +0200 | [diff] [blame] | 571 | extern const struct stmmac_hwtimestamp stmmac_ptp; |
| Alexandre TORGUE | 48863ce | 2016-04-01 11:37:30 +0200 | [diff] [blame] | 572 | extern const struct stmmac_mode_ops dwmac4_ring_mode_ops; |
| Andy Shevchenko | 915af65 | 2014-11-05 11:45:32 +0200 | [diff] [blame] | 573 | |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 574 | struct mac_link { |
| LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 575 | u32 speed_mask; |
| 576 | u32 speed10; |
| 577 | u32 speed100; |
| 578 | u32 speed1000; |
| 579 | u32 duplex; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 580 | }; |
| 581 | |
| 582 | struct mii_regs { |
| 583 | unsigned int addr; /* MII Address */ |
| 584 | unsigned int data; /* MII Data */ |
| LABBE Corentin | b91dce4 | 2016-12-01 16:19:41 +0100 | [diff] [blame] | 585 | unsigned int addr_shift; /* MII address shift */ |
| 586 | unsigned int reg_shift; /* MII reg shift */ |
| 587 | unsigned int addr_mask; /* MII address mask */ |
| 588 | unsigned int reg_mask; /* MII reg mask */ |
| 589 | unsigned int clk_csr_shift; |
| 590 | unsigned int clk_csr_mask; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 591 | }; |
| 592 | |
| Giuseppe CAVALLARO | 915c199 | 2014-11-18 09:47:00 +0100 | [diff] [blame] | 593 | /* Helpers to manage the descriptors for chain and ring modes */ |
| Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 594 | struct stmmac_mode_ops { |
| Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 595 | void (*init) (void *des, dma_addr_t phy_addr, unsigned int size, |
| 596 | unsigned int extend_desc); |
| Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 597 | unsigned int (*is_jumbo_frm) (int len, int ehn_desc); |
| Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 598 | int (*jumbo_frm)(void *priv, struct sk_buff *skb, int csum); |
| Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 599 | int (*set_16kib_bfsize)(int mtu); |
| 600 | void (*init_desc3)(struct dma_desc *p); |
| Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 601 | void (*refill_desc3) (void *priv, struct dma_desc *p); |
| 602 | void (*clean_desc3) (void *priv, struct dma_desc *p); |
| Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 603 | }; |
| 604 | |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 605 | struct mac_device_info { |
| Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 606 | const struct stmmac_ops *mac; |
| 607 | const struct stmmac_desc_ops *desc; |
| 608 | const struct stmmac_dma_ops *dma; |
| Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 609 | const struct stmmac_mode_ops *mode; |
| Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 610 | const struct stmmac_hwtimestamp *ptp; |
| Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 611 | struct mii_regs mii; /* MII register Addresses */ |
| 612 | struct mac_link link; |
| Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 613 | void __iomem *pcsr; /* vpointer to device CSRs */ |
| Vince Bridgers | 3b57de9 | 2014-07-31 15:49:17 -0500 | [diff] [blame] | 614 | int multicast_filter_bins; |
| 615 | int unicast_filter_entries; |
| 616 | int mcast_bits_log2; |
| Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 617 | unsigned int rx_csum; |
| Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 618 | unsigned int pcs; |
| 619 | unsigned int pmt; |
| Giuseppe CAVALLARO | 02e57b9 | 2016-06-24 15:16:26 +0200 | [diff] [blame] | 620 | unsigned int ps; |
| Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 621 | }; |
| 622 | |
| Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 623 | struct stmmac_rx_routing { |
| 624 | u32 reg_mask; |
| 625 | u32 reg_shift; |
| 626 | }; |
| 627 | |
| Vince Bridgers | 3b57de9 | 2014-07-31 15:49:17 -0500 | [diff] [blame] | 628 | struct mac_device_info *dwmac1000_setup(void __iomem *ioaddr, int mcbins, |
| Alexandre TORGUE | c623d14 | 2016-04-01 11:37:27 +0200 | [diff] [blame] | 629 | int perfect_uc_entries, |
| 630 | int *synopsys_id); |
| 631 | struct mac_device_info *dwmac100_setup(void __iomem *ioaddr, int *synopsys_id); |
| Alexandre TORGUE | 477286b | 2016-04-01 11:37:31 +0200 | [diff] [blame] | 632 | struct mac_device_info *dwmac4_setup(void __iomem *ioaddr, int mcbins, |
| 633 | int perfect_uc_entries, int *synopsys_id); |
| Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 634 | |
| Joe Perches | d6cc64e | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 635 | void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6], |
| 636 | unsigned int high, unsigned int low); |
| 637 | void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr, |
| 638 | unsigned int high, unsigned int low); |
| Joe Perches | d6cc64e | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 639 | void stmmac_set_mac(void __iomem *ioaddr, bool enable); |
| Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 640 | |
| Alexandre TORGUE | 477286b | 2016-04-01 11:37:31 +0200 | [diff] [blame] | 641 | void stmmac_dwmac4_set_mac_addr(void __iomem *ioaddr, u8 addr[6], |
| 642 | unsigned int high, unsigned int low); |
| 643 | void stmmac_dwmac4_get_mac_addr(void __iomem *ioaddr, unsigned char *addr, |
| 644 | unsigned int high, unsigned int low); |
| 645 | void stmmac_dwmac4_set_mac(void __iomem *ioaddr, bool enable); |
| 646 | |
| Joe Perches | d6cc64e | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 647 | void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr); |
| Giuseppe CAVALLARO | 70523e63 | 2016-06-24 15:16:24 +0200 | [diff] [blame] | 648 | |
| Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 649 | extern const struct stmmac_mode_ops ring_mode_ops; |
| 650 | extern const struct stmmac_mode_ops chain_mode_ops; |
| Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 651 | extern const struct stmmac_desc_ops dwmac4_desc_ops; |
| Rayagond Kokatanur | bd4242d | 2012-08-22 21:28:18 +0000 | [diff] [blame] | 652 | |
| Alexandre TORGUE | c623d14 | 2016-04-01 11:37:27 +0200 | [diff] [blame] | 653 | /** |
| 654 | * stmmac_get_synopsys_id - return the SYINID. |
| 655 | * @priv: driver private structure |
| 656 | * Description: this simple function is to decode and return the SYINID |
| 657 | * starting from the HW core register. |
| 658 | */ |
| 659 | static inline u32 stmmac_get_synopsys_id(u32 hwid) |
| 660 | { |
| 661 | /* Check Synopsys Id (not available on old chips) */ |
| 662 | if (likely(hwid)) { |
| 663 | u32 uid = ((hwid & 0x0000ff00) >> 8); |
| 664 | u32 synid = (hwid & 0x000000ff); |
| 665 | |
| 666 | pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n", |
| 667 | uid, synid); |
| 668 | |
| 669 | return synid; |
| 670 | } |
| 671 | return 0; |
| 672 | } |
| Rayagond Kokatanur | bd4242d | 2012-08-22 21:28:18 +0000 | [diff] [blame] | 673 | #endif /* __COMMON_H__ */ |