blob: 01d64c0b2563b7793f85827f4e4dad0cd9777f85 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
Vladimir Murzinf271b772016-08-18 16:28:24 +010019#include <asm/memory.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010020
21#include "proc-macros.S"
22
Catalin Marinas1b6ba462011-11-22 17:30:29 +000023#ifdef CONFIG_ARM_LPAE
24#include "proc-v7-3level.S"
25#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000026#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000027#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000028
Catalin Marinasbbe88882007-05-08 22:27:46 +010029ENTRY(cpu_v7_proc_init)
Russell King6ebbf2c2014-06-30 16:29:12 +010030 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010031ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
33ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010034 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
35 bic r0, r0, #0x1000 @ ...i............
36 bic r0, r0, #0x0006 @ .............ca.
37 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King6ebbf2c2014-06-30 16:29:12 +010038 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010039ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010040
41/*
Marc Zyngier6b856772017-04-03 19:37:48 +010042 * cpu_v7_reset(loc, hyp)
Catalin Marinasbbe88882007-05-08 22:27:46 +010043 *
44 * Perform a soft reset of the system. Put the CPU into the
45 * same state as it would be if it had been reset, and branch
46 * to what would be the reset vector.
47 *
48 * - loc - location to jump to for soft reset
Marc Zyngier6b856772017-04-03 19:37:48 +010049 * - hyp - indicate if restart occurs in HYP mode
Will Deaconf4daf062011-06-06 12:27:34 +010050 *
51 * This code must be executed using a flat identity mapping with
52 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010053 */
54 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000055 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010056ENTRY(cpu_v7_reset)
Russell King9da5ac22017-04-03 19:37:46 +010057 mrc p15, 0, r2, c1, c0, 0 @ ctrl register
58 bic r2, r2, #0x1 @ ...............m
59 THUMB( bic r2, r2, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
60 mcr p15, 0, r2, c1, c0, 0 @ disable MMU
Will Deaconf4daf062011-06-06 12:27:34 +010061 isb
Russell King9da5ac22017-04-03 19:37:46 +010062#ifdef CONFIG_ARM_VIRT_EXT
63 teq r1, #0
64 bne __hyp_soft_restart
65#endif
Dave Martin153cd8e2012-10-16 11:54:00 +010066 bx r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010067ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000068 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010069
70/*
71 * cpu_v7_do_idle()
72 *
73 * Idle the processor (eg, wait for interrupt).
74 *
75 * IRQs are already disabled.
76 */
77ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000078 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010079 wfi
Russell King6ebbf2c2014-06-30 16:29:12 +010080 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010081ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010082
83ENTRY(cpu_v7_dcache_clean_area)
Will Deaconbf3f0f32013-07-15 14:26:19 +010084 ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
85 ALT_UP_B(1f)
Russell King6ebbf2c2014-06-30 16:29:12 +010086 ret lr
Will Deaconbf3f0f32013-07-15 14:26:19 +0100871: dcache_line_size r2, r3
882: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
Catalin Marinasbbe88882007-05-08 22:27:46 +010089 add r0, r0, r2
90 subs r1, r1, r2
Will Deaconbf3f0f32013-07-15 14:26:19 +010091 bhi 2b
Will Deacon6abdd492013-05-13 12:01:12 +010092 dsb ishst
Russell King6ebbf2c2014-06-30 16:29:12 +010093 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010094ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010095
Dave Martin78a8f3c2011-06-23 17:26:19 +010096 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010097 .align
98
Russell Kingf6b0fa02011-02-06 15:48:39 +000099/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
100.globl cpu_v7_suspend_size
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100101.equ cpu_v7_suspend_size, 4 * 9
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +0200102#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +0000103ENTRY(cpu_v7_do_suspend)
Anson Huangfa0708b2015-12-07 10:09:19 +0100104 stmfd sp!, {r4 - r11, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000105 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100106 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
107 stmia r0!, {r4 - r5}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000108#ifdef CONFIG_MMU
Russell Kingf6b0fa02011-02-06 15:48:39 +0000109 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100110#ifdef CONFIG_ARM_LPAE
111 mrrc p15, 1, r5, r7, c2 @ TTB 1
112#else
Russell Kingde8e71c2011-08-27 22:39:09 +0100113 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100114#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000115 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Will Deaconaa1aadc2012-02-23 13:51:38 +0000116#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100117 mrc p15, 0, r8, c1, c0, 0 @ Control register
118 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
119 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100120 stmia r0, {r5 - r11}
Anson Huangfa0708b2015-12-07 10:09:19 +0100121 ldmfd sp!, {r4 - r11, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000122ENDPROC(cpu_v7_do_suspend)
123
124ENTRY(cpu_v7_do_resume)
125 mov ip, #0
Russell Kingf6b0fa02011-02-06 15:48:39 +0000126 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100127 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
128 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000129 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100130 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100131 ldmia r0, {r5 - r11}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000132#ifdef CONFIG_MMU
133 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
Russell Kingf6b0fa02011-02-06 15:48:39 +0000134 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100135#ifdef CONFIG_ARM_LPAE
136 mcrr p15, 0, r1, ip, c2 @ TTB 0
137 mcrr p15, 1, r5, r7, c2 @ TTB 1
138#else
Russell Kingde8e71c2011-08-27 22:39:09 +0100139 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
140 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
141 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
142 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100143#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000144 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000145 ldr r4, =PRRR @ PRRR
146 ldr r5, =NMRR @ NMRR
147 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
148 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
Will Deaconaa1aadc2012-02-23 13:51:38 +0000149#endif /* CONFIG_MMU */
150 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
151 teq r4, r9 @ Is it already set?
152 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
153 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000154 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100155 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100156 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000157 b cpu_resume_mmu
158ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000159#endif
160
Shawn Guoddd0c532014-07-16 07:40:53 +0100161/*
Russell Kinga6d746782015-04-07 15:35:24 +0100162 * Cortex-A8
163 */
164 globl_equ cpu_ca8_proc_init, cpu_v7_proc_init
165 globl_equ cpu_ca8_proc_fin, cpu_v7_proc_fin
166 globl_equ cpu_ca8_reset, cpu_v7_reset
167 globl_equ cpu_ca8_do_idle, cpu_v7_do_idle
168 globl_equ cpu_ca8_dcache_clean_area, cpu_v7_dcache_clean_area
169 globl_equ cpu_ca8_set_pte_ext, cpu_v7_set_pte_ext
170 globl_equ cpu_ca8_suspend_size, cpu_v7_suspend_size
171#ifdef CONFIG_ARM_CPU_SUSPEND
172 globl_equ cpu_ca8_do_suspend, cpu_v7_do_suspend
173 globl_equ cpu_ca8_do_resume, cpu_v7_do_resume
174#endif
175
176/*
Shawn Guoddd0c532014-07-16 07:40:53 +0100177 * Cortex-A9 processor functions
178 */
179 globl_equ cpu_ca9mp_proc_init, cpu_v7_proc_init
180 globl_equ cpu_ca9mp_proc_fin, cpu_v7_proc_fin
181 globl_equ cpu_ca9mp_reset, cpu_v7_reset
182 globl_equ cpu_ca9mp_do_idle, cpu_v7_do_idle
183 globl_equ cpu_ca9mp_dcache_clean_area, cpu_v7_dcache_clean_area
184 globl_equ cpu_ca9mp_switch_mm, cpu_v7_switch_mm
185 globl_equ cpu_ca9mp_set_pte_ext, cpu_v7_set_pte_ext
186.globl cpu_ca9mp_suspend_size
187.equ cpu_ca9mp_suspend_size, cpu_v7_suspend_size + 4 * 2
188#ifdef CONFIG_ARM_CPU_SUSPEND
189ENTRY(cpu_ca9mp_do_suspend)
190 stmfd sp!, {r4 - r5}
191 mrc p15, 0, r4, c15, c0, 1 @ Diagnostic register
192 mrc p15, 0, r5, c15, c0, 0 @ Power register
193 stmia r0!, {r4 - r5}
194 ldmfd sp!, {r4 - r5}
195 b cpu_v7_do_suspend
196ENDPROC(cpu_ca9mp_do_suspend)
197
198ENTRY(cpu_ca9mp_do_resume)
199 ldmia r0!, {r4 - r5}
200 mrc p15, 0, r10, c15, c0, 1 @ Read Diagnostic register
201 teq r4, r10 @ Already restored?
202 mcrne p15, 0, r4, c15, c0, 1 @ No, so restore it
203 mrc p15, 0, r10, c15, c0, 0 @ Read Power register
204 teq r5, r10 @ Already restored?
205 mcrne p15, 0, r5, c15, c0, 0 @ No, so restore it
206 b cpu_v7_do_resume
207ENDPROC(cpu_ca9mp_do_resume)
208#endif
209
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100210#ifdef CONFIG_CPU_PJ4B
211 globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
212 globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
213 globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
214 globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
215 globl_equ cpu_pj4b_reset, cpu_v7_reset
216#ifdef CONFIG_PJ4B_ERRATA_4742
217ENTRY(cpu_pj4b_do_idle)
218 dsb @ WFI may enter a low-power mode
219 wfi
220 dsb @barrier
Russell King6ebbf2c2014-06-30 16:29:12 +0100221 ret lr
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100222ENDPROC(cpu_pj4b_do_idle)
223#else
224 globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
225#endif
226 globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
Gregory CLEMENT16c79a32014-03-28 12:21:16 +0100227#ifdef CONFIG_ARM_CPU_SUSPEND
228ENTRY(cpu_pj4b_do_suspend)
229 stmfd sp!, {r6 - r10}
230 mrc p15, 1, r6, c15, c1, 0 @ save CP15 - extra features
231 mrc p15, 1, r7, c15, c2, 0 @ save CP15 - Aux Func Modes Ctrl 0
232 mrc p15, 1, r8, c15, c1, 2 @ save CP15 - Aux Debug Modes Ctrl 2
233 mrc p15, 1, r9, c15, c1, 1 @ save CP15 - Aux Debug Modes Ctrl 1
234 mrc p15, 0, r10, c9, c14, 0 @ save CP15 - PMC
235 stmia r0!, {r6 - r10}
236 ldmfd sp!, {r6 - r10}
237 b cpu_v7_do_suspend
238ENDPROC(cpu_pj4b_do_suspend)
239
240ENTRY(cpu_pj4b_do_resume)
241 ldmia r0!, {r6 - r10}
Shawn Guo7ca791c2014-07-03 09:56:59 +0100242 mcr p15, 1, r6, c15, c1, 0 @ restore CP15 - extra features
243 mcr p15, 1, r7, c15, c2, 0 @ restore CP15 - Aux Func Modes Ctrl 0
244 mcr p15, 1, r8, c15, c1, 2 @ restore CP15 - Aux Debug Modes Ctrl 2
245 mcr p15, 1, r9, c15, c1, 1 @ restore CP15 - Aux Debug Modes Ctrl 1
246 mcr p15, 0, r10, c9, c14, 0 @ restore CP15 - PMC
Gregory CLEMENT16c79a32014-03-28 12:21:16 +0100247 b cpu_v7_do_resume
248ENDPROC(cpu_pj4b_do_resume)
249#endif
250.globl cpu_pj4b_suspend_size
Shawn Guo7ca791c2014-07-03 09:56:59 +0100251.equ cpu_pj4b_suspend_size, cpu_v7_suspend_size + 4 * 5
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100252
253#endif
254
Catalin Marinasbbe88882007-05-08 22:27:46 +0100255/*
256 * __v7_setup
257 *
258 * Initialise TLB, Caches, and MMU state ready to switch the MMU
259 * on. Return in r0 the new CP15 C1 control register setting.
260 *
Russell Kingc76f2382015-04-04 21:46:35 +0100261 * r1, r2, r4, r5, r9, r13 must be preserved - r13 is not a stack
Russell King17e7bf82015-04-04 21:34:33 +0100262 * r4: TTBR0 (low word)
263 * r5: TTBR0 (high word if LPAE)
264 * r8: TTBR1
265 * r9: Main ID register
266 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100267 * This should be able to cover all ARMv7 cores.
268 *
269 * It is assumed that:
270 * - cache type register is implemented
271 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100272__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100273__v7_ca9mp_setup:
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000274__v7_cr7mp_setup:
275 mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
Will Deacon7665d9d2011-01-12 17:10:45 +0000276 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100277__v7_ca7mp_setup:
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100278__v7_ca12mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000279__v7_ca15mp_setup:
Marc Carinoc51e78e2014-07-23 00:31:43 +0100280__v7_b15mp_setup:
Will Deaconcd000cf2014-05-02 17:06:02 +0100281__v7_ca17mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000282 mov r10, #0
Nicolas Pitreb563d062015-12-04 21:36:40 +01002831: adr r0, __v7_setup_stack_ptr
284 ldr r12, [r0]
285 add r12, r12, r0 @ the local stack
286 stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
Russell Kingbac51ad2015-07-09 00:30:24 +0100287 bl v7_invalidate_l1
Nicolas Pitreb563d062015-12-04 21:36:40 +0100288 ldmia r12, {r1-r6, lr}
Jon Callan73b63ef2008-11-06 13:23:09 +0000289#ifdef CONFIG_SMP
Russell King0fc03d42016-03-29 11:08:22 +0100290 orr r10, r10, #(1 << 6) @ Enable SMP/nAMP mode
Russell Kingf00ec482010-09-04 10:47:48 +0100291 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
Russell King0fc03d42016-03-29 11:08:22 +0100292 ALT_UP(mov r0, r10) @ fake it for UP
293 orr r10, r10, r0 @ Set required bits
294 teq r10, r0 @ Were they already set?
295 mcrne p15, 0, r10, c1, c0, 1 @ No, update register
Jon Callan73b63ef2008-11-06 13:23:09 +0000296#endif
Russell Kingbac51ad2015-07-09 00:30:24 +0100297 b __v7_setup_cont
Gregory CLEMENTde490192012-10-03 11:58:07 +0200298
Russell Kingc76f2382015-04-04 21:46:35 +0100299/*
300 * Errata:
301 * r0, r10 available for use
302 * r1, r2, r4, r5, r9, r13: must be preserved
303 * r3: contains MIDR rX number in bits 23-20
304 * r6: contains MIDR rXpY as 8-bit XY number
305 * r9: MIDR
306 */
Russell King17e7bf82015-04-04 21:34:33 +0100307__ca8_errata:
308#if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
309 teq r3, #0x00100000 @ only present in r1p*
Russell Kingc76f2382015-04-04 21:46:35 +0100310 mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
311 orreq r0, r0, #(1 << 6) @ set IBE to 1
312 mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100313#endif
314#ifdef CONFIG_ARM_ERRATA_458693
315 teq r6, #0x20 @ only present in r2p0
Russell Kingc76f2382015-04-04 21:46:35 +0100316 mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
317 orreq r0, r0, #(1 << 5) @ set L1NEON to 1
318 orreq r0, r0, #(1 << 9) @ set PLDNOP to 1
319 mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100320#endif
321#ifdef CONFIG_ARM_ERRATA_460075
322 teq r6, #0x20 @ only present in r2p0
Russell Kingc76f2382015-04-04 21:46:35 +0100323 mrceq p15, 1, r0, c9, c0, 2 @ read L2 cache aux ctrl register
324 tsteq r0, #1 << 22
325 orreq r0, r0, #(1 << 22) @ set the Write Allocate disable bit
326 mcreq p15, 1, r0, c9, c0, 2 @ write the L2 cache aux ctrl register
Russell King17e7bf82015-04-04 21:34:33 +0100327#endif
328 b __errata_finish
329
330__ca9_errata:
331#ifdef CONFIG_ARM_ERRATA_742230
332 cmp r6, #0x22 @ only present up to r2p2
Russell Kingc76f2382015-04-04 21:46:35 +0100333 mrcle p15, 0, r0, c15, c0, 1 @ read diagnostic register
334 orrle r0, r0, #1 << 4 @ set bit #4
335 mcrle p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100336#endif
337#ifdef CONFIG_ARM_ERRATA_742231
338 teq r6, #0x20 @ present in r2p0
339 teqne r6, #0x21 @ present in r2p1
340 teqne r6, #0x22 @ present in r2p2
Russell Kingc76f2382015-04-04 21:46:35 +0100341 mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
342 orreq r0, r0, #1 << 12 @ set bit #12
343 orreq r0, r0, #1 << 22 @ set bit #22
344 mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100345#endif
346#ifdef CONFIG_ARM_ERRATA_743622
347 teq r3, #0x00200000 @ only present in r2p*
Russell Kingc76f2382015-04-04 21:46:35 +0100348 mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
349 orreq r0, r0, #1 << 6 @ set bit #6
350 mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100351#endif
352#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
353 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
354 ALT_UP_B(1f)
Russell Kingc76f2382015-04-04 21:46:35 +0100355 mrclt p15, 0, r0, c15, c0, 1 @ read diagnostic register
356 orrlt r0, r0, #1 << 11 @ set bit #11
357 mcrlt p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +01003581:
359#endif
360 b __errata_finish
361
362__ca15_errata:
363#ifdef CONFIG_ARM_ERRATA_773022
364 cmp r6, #0x4 @ only present up to r0p4
Russell Kingc76f2382015-04-04 21:46:35 +0100365 mrcle p15, 0, r0, c1, c0, 1 @ read aux control register
366 orrle r0, r0, #1 << 1 @ disable loop buffer
367 mcrle p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100368#endif
369 b __errata_finish
370
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100371__ca12_errata:
372#ifdef CONFIG_ARM_ERRATA_818325_852422
373 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
374 orr r10, r10, #1 << 12 @ set bit #12
375 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
376#endif
Doug Anderson416bcf22016-04-07 00:26:05 +0100377#ifdef CONFIG_ARM_ERRATA_821420
378 mrc p15, 0, r10, c15, c0, 2 @ read internal feature reg
379 orr r10, r10, #1 << 1 @ set bit #1
380 mcr p15, 0, r10, c15, c0, 2 @ write internal feature reg
381#endif
Doug Anderson9f6f9352016-04-07 00:27:26 +0100382#ifdef CONFIG_ARM_ERRATA_825619
383 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
384 orr r10, r10, #1 << 24 @ set bit #24
385 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
386#endif
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100387 b __errata_finish
388
389__ca17_errata:
Doug Anderson9f6f9352016-04-07 00:27:26 +0100390#ifdef CONFIG_ARM_ERRATA_852421
391 cmp r6, #0x12 @ only present up to r1p2
392 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
393 orrle r10, r10, #1 << 24 @ set bit #24
394 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
395#endif
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100396#ifdef CONFIG_ARM_ERRATA_852423
397 cmp r6, #0x12 @ only present up to r1p2
398 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
399 orrle r10, r10, #1 << 12 @ set bit #12
400 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
401#endif
402 b __errata_finish
403
Gregory CLEMENTde490192012-10-03 11:58:07 +0200404__v7_pj4b_setup:
405#ifdef CONFIG_CPU_PJ4B
406
407/* Auxiliary Debug Modes Control 1 Register */
408#define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
409#define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
Gregory CLEMENTde490192012-10-03 11:58:07 +0200410#define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
411
412/* Auxiliary Debug Modes Control 2 Register */
413#define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
414#define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
415#define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
416#define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
417#define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
418#define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
419 PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
420
421/* Auxiliary Functional Modes Control Register 0 */
422#define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
423#define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
424#define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
425
426/* Auxiliary Debug Modes Control 0 Register */
427#define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
428
429 /* Auxiliary Debug Modes Control 1 Register */
430 mrc p15, 1, r0, c15, c1, 1
431 orr r0, r0, #PJ4B_CLEAN_LINE
Gregory CLEMENTde490192012-10-03 11:58:07 +0200432 orr r0, r0, #PJ4B_INTER_PARITY
433 bic r0, r0, #PJ4B_STATIC_BP
434 mcr p15, 1, r0, c15, c1, 1
435
436 /* Auxiliary Debug Modes Control 2 Register */
437 mrc p15, 1, r0, c15, c1, 2
438 bic r0, r0, #PJ4B_FAST_LDR
439 orr r0, r0, #PJ4B_AUX_DBG_CTRL2
440 mcr p15, 1, r0, c15, c1, 2
441
442 /* Auxiliary Functional Modes Control Register 0 */
443 mrc p15, 1, r0, c15, c2, 0
444#ifdef CONFIG_SMP
445 orr r0, r0, #PJ4B_SMP_CFB
446#endif
447 orr r0, r0, #PJ4B_L1_PAR_CHK
448 orr r0, r0, #PJ4B_BROADCAST_CACHE
449 mcr p15, 1, r0, c15, c2, 0
450
451 /* Auxiliary Debug Modes Control 0 Register */
452 mrc p15, 1, r0, c15, c1, 0
453 orr r0, r0, #PJ4B_WFI_WFE
454 mcr p15, 1, r0, c15, c1, 0
455
456#endif /* CONFIG_CPU_PJ4B */
457
Daniel Walker14eff182010-09-17 16:42:10 +0100458__v7_setup:
Nicolas Pitreb563d062015-12-04 21:36:40 +0100459 adr r0, __v7_setup_stack_ptr
460 ldr r12, [r0]
461 add r12, r12, r0 @ the local stack
462 stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
Russell King02b4e272015-05-19 17:06:44 +0100463 bl v7_invalidate_l1
Nicolas Pitreb563d062015-12-04 21:36:40 +0100464 ldmia r12, {r1-r6, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100465
Russell Kingbac51ad2015-07-09 00:30:24 +0100466__v7_setup_cont:
Russell Kingc76f2382015-04-04 21:46:35 +0100467 and r0, r9, #0xff000000 @ ARM?
468 teq r0, #0x41000000
Russell King17e7bf82015-04-04 21:34:33 +0100469 bne __errata_finish
Russell King44194962015-04-04 21:36:35 +0100470 and r3, r9, #0x00f00000 @ variant
471 and r6, r9, #0x0000000f @ revision
Russell Kingb2c3e382015-04-04 20:09:46 +0100472 orr r6, r6, r3, lsr #20-4 @ combine variant and revision
Russell King44194962015-04-04 21:36:35 +0100473 ubfx r0, r9, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100474
Will Deacon64918482010-09-14 09:50:03 +0100475 /* Cortex-A8 Errata */
476 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
477 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100478 beq __ca8_errata
Russell King1946d6e2009-06-01 12:50:33 +0100479
Will Deacon9f050272010-09-14 09:51:43 +0100480 /* Cortex-A9 Errata */
Russell King17e7bf82015-04-04 21:34:33 +0100481 ldr r10, =0x00000c09 @ Cortex-A9 primary part number
Will Deacon9f050272010-09-14 09:51:43 +0100482 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100483 beq __ca9_errata
Will Deacon9f050272010-09-14 09:51:43 +0100484
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100485 /* Cortex-A12 Errata */
486 ldr r10, =0x00000c0d @ Cortex-A12 primary part number
487 teq r0, r10
488 beq __ca12_errata
489
490 /* Cortex-A17 Errata */
491 ldr r10, =0x00000c0e @ Cortex-A17 primary part number
492 teq r0, r10
493 beq __ca17_errata
494
Will Deacon84b65042013-08-20 17:29:55 +0100495 /* Cortex-A15 Errata */
Russell King17e7bf82015-04-04 21:34:33 +0100496 ldr r10, =0x00000c0f @ Cortex-A15 primary part number
Will Deacon84b65042013-08-20 17:29:55 +0100497 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100498 beq __ca15_errata
Will Deacon84b65042013-08-20 17:29:55 +0100499
Russell King17e7bf82015-04-04 21:34:33 +0100500__errata_finish:
501 mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100502 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100503#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100504 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Russell Kingb2c3e382015-04-04 20:09:46 +0100505 v7_ttb_setup r10, r4, r5, r8, r3 @ TTBCR, TTBRx setup
506 ldr r3, =PRRR @ PRRR
Russell Kingf6b0fa02011-02-06 15:48:39 +0000507 ldr r6, =NMRR @ NMRR
Russell Kingb2c3e382015-04-04 20:09:46 +0100508 mcr p15, 0, r3, c10, c2, 0 @ write PRRR
Russell King3f69c0c2008-09-15 17:23:10 +0100509 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100510#endif
Will Deaconbae0ca22014-02-07 19:12:20 +0100511 dsb @ Complete invalidations
Jonathan Austin078c0452012-04-12 17:45:25 +0100512#ifndef CONFIG_ARM_THUMBEE
513 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
514 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
515 teq r0, #(1 << 12) @ check if ThumbEE is present
516 bne 1f
Russell Kingb2c3e382015-04-04 20:09:46 +0100517 mov r3, #0
518 mcr p14, 6, r3, c1, c0, 0 @ Initialize TEEHBR to 0
Jonathan Austin078c0452012-04-12 17:45:25 +0100519 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
520 orr r0, r0, #1 @ set the 1st bit in order to
521 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
5221:
523#endif
Russell Kingb2c3e382015-04-04 20:09:46 +0100524 adr r3, v7_crval
525 ldmia r3, {r3, r6}
Ben Dooks457c2402013-02-12 18:59:57 +0000526 ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100527#ifdef CONFIG_SWP_EMULATE
Russell Kingb2c3e382015-04-04 20:09:46 +0100528 orr r3, r3, #(1 << 10) @ set SW bit in "clear"
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100529 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
530#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100531 mrc p15, 0, r0, c1, c0, 0 @ read control register
Russell Kingb2c3e382015-04-04 20:09:46 +0100532 bic r0, r0, r3 @ clear bits them
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100533 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100534 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Russell King6ebbf2c2014-06-30 16:29:12 +0100535 ret lr @ return to head.S:__ret
Catalin Marinasbbe88882007-05-08 22:27:46 +0100536
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000537 .align 2
Nicolas Pitreb563d062015-12-04 21:36:40 +0100538__v7_setup_stack_ptr:
Russell King8ff97fa2016-02-16 17:33:56 +0000539 .word PHYS_RELATIVE(__v7_setup_stack, .)
Nicolas Pitreb563d062015-12-04 21:36:40 +0100540ENDPROC(__v7_setup)
541
542 .bss
543 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100544__v7_setup_stack:
Nicolas Pitreb563d062015-12-04 21:36:40 +0100545 .space 4 * 7 @ 7 registers
Catalin Marinasbbe88882007-05-08 22:27:46 +0100546
Russell King5085f3f2010-10-01 15:37:05 +0100547 __INITDATA
548
Dave Martin78a8f3c2011-06-23 17:26:19 +0100549 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
550 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Russell Kinga6d746782015-04-07 15:35:24 +0100551#ifndef CONFIG_ARM_LPAE
552 define_processor_functions ca8, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Shawn Guoddd0c532014-07-16 07:40:53 +0100553 define_processor_functions ca9mp, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Russell Kinga6d746782015-04-07 15:35:24 +0100554#endif
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100555#ifdef CONFIG_CPU_PJ4B
556 define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
557#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100558
Russell King5085f3f2010-10-01 15:37:05 +0100559 .section ".rodata"
560
Dave Martin78a8f3c2011-06-23 17:26:19 +0100561 string cpu_arch_name, "armv7"
562 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100563 .align
564
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100565 .section ".proc.info.init", #alloc
Catalin Marinasbbe88882007-05-08 22:27:46 +0100566
Pawel Molldc939cd2011-05-20 14:39:28 +0100567 /*
568 * Standard v7 proc info content
569 */
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100570.macro __v7_proc name, initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
Pawel Molldc939cd2011-05-20 14:39:28 +0100571 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000572 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100573 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000574 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
575 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
576 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100577 initfn \initfunc, \name
Daniel Walker14eff182010-09-17 16:42:10 +0100578 .long cpu_arch_name
579 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100580 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
581 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100582 .long cpu_v7_name
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100583 .long \proc_fns
Daniel Walker14eff182010-09-17 16:42:10 +0100584 .long v7wbi_tlb_fns
585 .long v6_user_fns
586 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100587.endm
588
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000589#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100590 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100591 * ARM Ltd. Cortex A5 processor.
592 */
593 .type __v7_ca5mp_proc_info, #object
594__v7_ca5mp_proc_info:
595 .long 0x410fc050
596 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100597 __v7_proc __v7_ca5mp_proc_info, __v7_ca5mp_setup
Pawel Moll15eb1692011-05-20 14:39:29 +0100598 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
599
600 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100601 * ARM Ltd. Cortex A9 processor.
602 */
603 .type __v7_ca9mp_proc_info, #object
604__v7_ca9mp_proc_info:
605 .long 0x410fc090
606 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100607 __v7_proc __v7_ca9mp_proc_info, __v7_ca9mp_setup, proc_fns = ca9mp_processor_functions
Daniel Walker14eff182010-09-17 16:42:10 +0100608 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Gregory CLEMENTde490192012-10-03 11:58:07 +0200609
Russell Kinga6d746782015-04-07 15:35:24 +0100610 /*
611 * ARM Ltd. Cortex A8 processor.
612 */
613 .type __v7_ca8_proc_info, #object
614__v7_ca8_proc_info:
615 .long 0x410fc080
616 .long 0xff0ffff0
617 __v7_proc __v7_ca8_proc_info, __v7_setup, proc_fns = ca8_processor_functions
618 .size __v7_ca8_proc_info, . - __v7_ca8_proc_info
619
Gregory CLEMENTb361d612013-04-09 13:37:20 +0100620#endif /* CONFIG_ARM_LPAE */
621
Gregory CLEMENTde490192012-10-03 11:58:07 +0200622 /*
623 * Marvell PJ4B processor.
624 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100625#ifdef CONFIG_CPU_PJ4B
Gregory CLEMENTde490192012-10-03 11:58:07 +0200626 .type __v7_pj4b_proc_info, #object
627__v7_pj4b_proc_info:
Gregory CLEMENT049be072013-06-10 18:05:51 +0100628 .long 0x560f5800
629 .long 0xff0fff00
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100630 __v7_proc __v7_pj4b_proc_info, __v7_pj4b_setup, proc_fns = pj4b_processor_functions
Gregory CLEMENTde490192012-10-03 11:58:07 +0200631 .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100632#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100633
Catalin Marinasbbe88882007-05-08 22:27:46 +0100634 /*
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000635 * ARM Ltd. Cortex R7 processor.
636 */
637 .type __v7_cr7mp_proc_info, #object
638__v7_cr7mp_proc_info:
639 .long 0x410fc170
640 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100641 __v7_proc __v7_cr7mp_proc_info, __v7_cr7mp_setup
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000642 .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
643
644 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100645 * ARM Ltd. Cortex A7 processor.
646 */
647 .type __v7_ca7mp_proc_info, #object
648__v7_ca7mp_proc_info:
649 .long 0x410fc070
650 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100651 __v7_proc __v7_ca7mp_proc_info, __v7_ca7mp_setup
Will Deacon868dbf92012-01-20 12:01:14 +0100652 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
653
654 /*
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100655 * ARM Ltd. Cortex A12 processor.
656 */
657 .type __v7_ca12mp_proc_info, #object
658__v7_ca12mp_proc_info:
659 .long 0x410fc0d0
660 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100661 __v7_proc __v7_ca12mp_proc_info, __v7_ca12mp_setup
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100662 .size __v7_ca12mp_proc_info, . - __v7_ca12mp_proc_info
663
664 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000665 * ARM Ltd. Cortex A15 processor.
666 */
667 .type __v7_ca15mp_proc_info, #object
668__v7_ca15mp_proc_info:
669 .long 0x410fc0f0
670 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100671 __v7_proc __v7_ca15mp_proc_info, __v7_ca15mp_setup
Will Deacon7665d9d2011-01-12 17:10:45 +0000672 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
673
674 /*
Marc Carinoc51e78e2014-07-23 00:31:43 +0100675 * Broadcom Corporation Brahma-B15 processor.
676 */
677 .type __v7_b15mp_proc_info, #object
678__v7_b15mp_proc_info:
679 .long 0x420f00f0
680 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100681 __v7_proc __v7_b15mp_proc_info, __v7_b15mp_setup
Marc Carinoc51e78e2014-07-23 00:31:43 +0100682 .size __v7_b15mp_proc_info, . - __v7_b15mp_proc_info
683
684 /*
Will Deaconcd000cf2014-05-02 17:06:02 +0100685 * ARM Ltd. Cortex A17 processor.
686 */
687 .type __v7_ca17mp_proc_info, #object
688__v7_ca17mp_proc_info:
689 .long 0x410fc0e0
690 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100691 __v7_proc __v7_ca17mp_proc_info, __v7_ca17mp_setup
Will Deaconcd000cf2014-05-02 17:06:02 +0100692 .size __v7_ca17mp_proc_info, . - __v7_ca17mp_proc_info
693
694 /*
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100695 * Qualcomm Inc. Krait processors.
696 */
697 .type __krait_proc_info, #object
698__krait_proc_info:
699 .long 0x510f0400 @ Required ID value
700 .long 0xff0ffc00 @ Mask for ID
701 /*
702 * Some Krait processors don't indicate support for SDIV and UDIV
703 * instructions in the ARM instruction set, even though they actually
Stephen Boyd6f0f2a92014-11-10 21:56:40 +0100704 * do support them. They also don't indicate support for fused multiply
705 * instructions even though they actually do support them.
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100706 */
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100707 __v7_proc __krait_proc_info, __v7_setup, hwcaps = HWCAP_IDIV | HWCAP_VFPv4
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100708 .size __krait_proc_info, . - __krait_proc_info
709
710 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100711 * Match any ARMv7 processor core.
712 */
713 .type __v7_proc_info, #object
714__v7_proc_info:
715 .long 0x000f0000 @ Required ID value
716 .long 0x000f0000 @ Mask for ID
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100717 __v7_proc __v7_proc_info, __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100718 .size __v7_proc_info, . - __v7_proc_info