blob: 225392fe67625ff59dbdde2da47702306515a116 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010042
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010043/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
50 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000051#define _wait_for(COND, US, W) ({ \
52 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Dave Gordonb0876af2016-09-14 13:10:33 +010053 int ret__; \
Chris Wilson290b20a2017-11-14 21:56:55 +000054 might_sleep(); \
Dave Gordonb0876af2016-09-14 13:10:33 +010055 for (;;) { \
56 bool expired__ = time_after(jiffies, timeout__); \
57 if (COND) { \
58 ret__ = 0; \
59 break; \
60 } \
61 if (expired__) { \
62 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010063 break; \
64 } \
Chris Wilson290b20a2017-11-14 21:56:55 +000065 usleep_range((W), (W) * 2); \
Chris Wilson913d8d12010-08-07 11:01:35 +010066 } \
67 ret__; \
68})
69
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000070#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000071
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000072/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
73#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010074# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000075#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010076# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000077#endif
78
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010079#define _wait_for_atomic(COND, US, ATOMIC) \
80({ \
81 int cpu, ret, timeout = (US) * 1000; \
82 u64 base; \
83 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010084 if (!(ATOMIC)) { \
85 preempt_disable(); \
86 cpu = smp_processor_id(); \
87 } \
88 base = local_clock(); \
89 for (;;) { \
90 u64 now = local_clock(); \
91 if (!(ATOMIC)) \
92 preempt_enable(); \
93 if (COND) { \
94 ret = 0; \
95 break; \
96 } \
97 if (now - base >= timeout) { \
98 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000099 break; \
100 } \
101 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100102 if (!(ATOMIC)) { \
103 preempt_disable(); \
104 if (unlikely(cpu != smp_processor_id())) { \
105 timeout -= now - base; \
106 cpu = smp_processor_id(); \
107 base = local_clock(); \
108 } \
109 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000110 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100111 ret; \
112})
113
114#define wait_for_us(COND, US) \
115({ \
116 int ret__; \
117 BUILD_BUG_ON(!__builtin_constant_p(US)); \
118 if ((US) > 10) \
119 ret__ = _wait_for((COND), (US), 10); \
120 else \
121 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000122 ret__; \
123})
124
Tvrtko Ursulin939cf462017-04-18 11:52:11 +0100125#define wait_for_atomic_us(COND, US) \
126({ \
127 BUILD_BUG_ON(!__builtin_constant_p(US)); \
128 BUILD_BUG_ON((US) > 50000); \
129 _wait_for_atomic((COND), (US), 1); \
130})
131
132#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
Chris Wilson481b6af2010-08-23 17:43:35 +0100133
Jani Nikula49938ac2014-01-10 17:10:20 +0200134#define KHz(x) (1000 * (x))
135#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100136
Jesse Barnes79e53942008-11-07 14:24:08 -0800137/*
138 * Display related stuff
139 */
140
141/* store information about an Ixxx DVO */
142/* The i830->i865 use multiple DVOs with multiple i2cs */
143/* the i915, i945 have a single sDVO i2c bus - which is different */
144#define MAX_OUTPUTS 6
145/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800146
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530147/* Maximum cursor sizes */
148#define GEN2_CURSOR_WIDTH 64
149#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000150#define MAX_CURSOR_WIDTH 256
151#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530152
Jesse Barnes79e53942008-11-07 14:24:08 -0800153#define INTEL_I2C_BUS_DVO 1
154#define INTEL_I2C_BUS_SDVO 2
155
156/* these are outputs from the chip - integrated only
157 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200158enum intel_output_type {
159 INTEL_OUTPUT_UNUSED = 0,
160 INTEL_OUTPUT_ANALOG = 1,
161 INTEL_OUTPUT_DVO = 2,
162 INTEL_OUTPUT_SDVO = 3,
163 INTEL_OUTPUT_LVDS = 4,
164 INTEL_OUTPUT_TVOUT = 5,
165 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300166 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200167 INTEL_OUTPUT_EDP = 8,
168 INTEL_OUTPUT_DSI = 9,
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300169 INTEL_OUTPUT_DDI = 10,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200170 INTEL_OUTPUT_DP_MST = 11,
171};
Jesse Barnes79e53942008-11-07 14:24:08 -0800172
173#define INTEL_DVO_CHIP_NONE 0
174#define INTEL_DVO_CHIP_LVDS 1
175#define INTEL_DVO_CHIP_TMDS 2
176#define INTEL_DVO_CHIP_TVOUT 4
177
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530178#define INTEL_DSI_VIDEO_MODE 0
179#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300180
Jesse Barnes79e53942008-11-07 14:24:08 -0800181struct intel_framebuffer {
182 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000183 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200184 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300185
186 /* for each plane in the normal GTT view */
187 struct {
188 unsigned int x, y;
189 } normal[2];
190 /* for each plane in the rotated GTT view */
191 struct {
192 unsigned int x, y;
193 unsigned int pitch; /* pixels */
194 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800195};
196
Chris Wilson37811fc2010-08-25 22:45:57 +0100197struct intel_fbdev {
198 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800199 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100200 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100201 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800202 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100203};
Jesse Barnes79e53942008-11-07 14:24:08 -0800204
Eric Anholt21d40d32010-03-25 11:11:14 -0700205struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100206 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200207
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200208 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700209 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200210 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700211 void (*hot_plug)(struct intel_encoder *);
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300212 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
213 struct intel_crtc_state *,
214 struct drm_connector_state *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100215 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200216 struct intel_crtc_state *,
217 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200218 void (*pre_pll_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300219 const struct intel_crtc_state *,
220 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200221 void (*pre_enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300222 const struct intel_crtc_state *,
223 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200224 void (*enable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300225 const struct intel_crtc_state *,
226 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200227 void (*disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300228 const struct intel_crtc_state *,
229 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200230 void (*post_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300231 const struct intel_crtc_state *,
232 const struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200233 void (*post_pll_disable)(struct intel_encoder *,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300234 const struct intel_crtc_state *,
235 const struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200236 /* Read out the current hw state of this connector, returning true if
237 * the encoder is active. If the encoder is enabled it also set the pipe
238 * it is connected to in the pipe parameter. */
239 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700240 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200241 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800242 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
243 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700244 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200245 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200246 /* Returns a mask of power domains that need to be referenced as part
247 * of the hardware state readout code. */
248 u64 (*get_power_domains)(struct intel_encoder *encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300249 /*
250 * Called during system suspend after all pending requests for the
251 * encoder are flushed (for example for DP AUX transactions) and
252 * device interrupts are disabled.
253 */
254 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800255 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500256 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200257 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700258 /* for communication with audio component; protected by av_mutex */
259 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800260};
261
Jani Nikula1d508702012-10-19 14:51:49 +0300262struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300263 struct drm_display_mode *fixed_mode;
Jim Bridedc911f52017-08-09 12:48:53 -0700264 struct drm_display_mode *alt_fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530265 struct drm_display_mode *downclock_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200266
267 /* backlight */
268 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200269 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200270 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300271 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200272 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200273 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200274 bool combination_mode; /* gen 2/4 only */
275 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300276 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530277
278 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530279 bool util_pin_active_low; /* bxt+ */
280 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530281 struct pwm_device *pwm;
282
Jani Nikula58c68772013-11-08 16:48:54 +0200283 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300284
Jani Nikula5507fae2015-09-14 14:03:48 +0300285 /* Connector and platform specific backlight functions */
286 int (*setup)(struct intel_connector *connector, enum pipe pipe);
287 uint32_t (*get)(struct intel_connector *connector);
Maarten Lankhorst7d025e02017-06-12 12:21:15 +0200288 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
289 void (*disable)(const struct drm_connector_state *conn_state);
290 void (*enable)(const struct intel_crtc_state *crtc_state,
291 const struct drm_connector_state *conn_state);
Jani Nikula5507fae2015-09-14 14:03:48 +0300292 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
293 uint32_t hz);
294 void (*power)(struct intel_connector *, bool enable);
295 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300296};
297
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800298struct intel_connector {
299 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200300 /*
301 * The fixed encoder this connector is connected to.
302 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100303 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200304
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200305 /* ACPI device id for ACPI and driver cooperation */
306 u32 acpi_device_id;
307
Daniel Vetterf0947c32012-07-02 13:10:34 +0200308 /* Reads out the current hw, returning true if the connector is enabled
309 * and active (i.e. dpms ON state). */
310 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300311
312 /* Panel info for eDP and LVDS */
313 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300314
315 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
316 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100317 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200318
319 /* since POLL and HPD connectors may use the same HPD line keep the native
320 state of connector->polled in case hotplug storm detection changes it */
321 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000322
323 void *port; /* store this opaque as its illegal to dereference it */
324
325 struct intel_dp *mst_port;
Manasi Navare93013972017-04-06 16:44:19 +0300326
327 /* Work struct to schedule a uevent on link train failure */
328 struct work_struct modeset_retry_work;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800329};
330
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +0200331struct intel_digital_connector_state {
332 struct drm_connector_state base;
333
334 enum hdmi_force_audio force_audio;
335 int broadcast_rgb;
336};
337
338#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
339
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300340struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300341 /* given values */
342 int n;
343 int m1, m2;
344 int p1, p2;
345 /* derived values */
346 int dot;
347 int vco;
348 int m;
349 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300350};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300351
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200352struct intel_atomic_state {
353 struct drm_atomic_state base;
354
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200355 struct {
356 /*
357 * Logical state of cdclk (used for all scaling, watermark,
358 * etc. calculations and checks). This is computed as if all
359 * enabled crtcs were active.
360 */
361 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100362
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200363 /*
364 * Actual state of cdclk, can be different from the logical
365 * state only when all crtc's are DPMS off.
366 */
367 struct intel_cdclk_state actual;
368 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100369
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100370 bool dpll_set, modeset;
371
Matt Roper8b4a7d02016-05-12 07:06:00 -0700372 /*
373 * Does this transaction change the pipes that are active? This mask
374 * tracks which CRTC's have changed their active state at the end of
375 * the transaction (not counting the temporary disable during modesets).
376 * This mask should only be non-zero when intel_state->modeset is true,
377 * but the converse is not necessarily true; simply changing a mode may
378 * not flip the final active status of any CRTC's
379 */
380 unsigned int active_pipe_changes;
381
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100382 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300383 /* minimum acceptable cdclk for each pipe */
384 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300385 /* minimum acceptable voltage level for each pipe */
386 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100387
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200388 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800389
390 /*
391 * Current watermarks can't be trusted during hardware readout, so
392 * don't bother calculating intermediate watermarks.
393 */
394 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700395
396 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700397 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100398
399 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000400
401 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200402};
403
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300404struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800405 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300406 struct drm_rect clip;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000407 struct i915_vma *vma;
Matt Roper32b7eee2014-12-24 07:59:06 -0800408
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200409 struct {
410 u32 offset;
411 int x, y;
412 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200413 struct {
414 u32 offset;
415 int x, y;
416 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200417
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200418 /* plane control register */
419 u32 ctl;
420
James Ausmus4036c782017-11-13 10:11:28 -0800421 /* plane color control register */
422 u32 color_ctl;
423
Matt Roper32b7eee2014-12-24 07:59:06 -0800424 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700425 * scaler_id
426 * = -1 : not using a scaler
427 * >= 0 : using a scalers
428 *
429 * plane requiring a scaler:
430 * - During check_plane, its bit is set in
431 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200432 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700433 * - scaler_id indicates the scaler it got assigned.
434 *
435 * plane doesn't require a scaler:
436 * - this can happen when scaling is no more required or plane simply
437 * got disabled.
438 * - During check_plane, corresponding bit is reset in
439 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200440 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700441 */
442 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200443
444 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300445};
446
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000447struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000448 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000449 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800450 int size;
451 u32 base;
452};
453
Chandra Kondurube41e332015-04-07 15:28:36 -0700454#define SKL_MIN_SRC_W 8
455#define SKL_MAX_SRC_W 4096
456#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700457#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700458#define SKL_MIN_DST_W 8
459#define SKL_MAX_DST_W 4096
460#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700461#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700462
463struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700464 int in_use;
465 uint32_t mode;
466};
467
468struct intel_crtc_scaler_state {
469#define SKL_NUM_SCALERS 2
470 struct intel_scaler scalers[SKL_NUM_SCALERS];
471
472 /*
473 * scaler_users: keeps track of users requesting scalers on this crtc.
474 *
475 * If a bit is set, a user is using a scaler.
476 * Here user can be a plane or crtc as defined below:
477 * bits 0-30 - plane (bit position is index from drm_plane_index)
478 * bit 31 - crtc
479 *
480 * Instead of creating a new index to cover planes and crtc, using
481 * existing drm_plane_index for planes which is well less than 31
482 * planes and bit 31 for crtc. This should be fine to cover all
483 * our platforms.
484 *
485 * intel_atomic_setup_scalers will setup available scalers to users
486 * requesting scalers. It will gracefully fail if request exceeds
487 * avilability.
488 */
489#define SKL_CRTC_INDEX 31
490 unsigned scaler_users;
491
492 /* scaler used by crtc for panel fitting purpose */
493 int scaler_id;
494};
495
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200496/* drm_mode->private_flags */
497#define I915_MODE_FLAG_INHERITED 1
Uma Shankaraec02462017-09-25 19:26:01 +0530498/* Flag to get scanline using frame time stamps */
499#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200500
Matt Roper4e0963c2015-09-24 15:53:15 -0700501struct intel_pipe_wm {
502 struct intel_wm_level wm[5];
503 uint32_t linetime;
504 bool fbc_wm_enabled;
505 bool pipe_enabled;
506 bool sprites_enabled;
507 bool sprites_scaled;
508};
509
Lyudea62163e2016-10-04 14:28:20 -0400510struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700511 struct skl_wm_level wm[8];
512 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400513};
514
515struct skl_pipe_wm {
516 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700517 uint32_t linetime;
518};
519
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200520enum vlv_wm_level {
521 VLV_WM_LEVEL_PM2,
522 VLV_WM_LEVEL_PM5,
523 VLV_WM_LEVEL_DDR_DVFS,
524 NUM_VLV_WM_LEVELS,
525};
526
527struct vlv_wm_state {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300528 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
529 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200530 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200531 bool cxsr;
532};
533
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200534struct vlv_fifo_state {
535 u16 plane[I915_MAX_PLANES];
536};
537
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300538enum g4x_wm_level {
539 G4X_WM_LEVEL_NORMAL,
540 G4X_WM_LEVEL_SR,
541 G4X_WM_LEVEL_HPLL,
542 NUM_G4X_WM_LEVELS,
543};
544
545struct g4x_wm_state {
546 struct g4x_pipe_wm wm;
547 struct g4x_sr_wm sr;
548 struct g4x_sr_wm hpll;
549 bool cxsr;
550 bool hpll_en;
551 bool fbc_en;
552};
553
Matt Ropere8f1f022016-05-12 07:05:55 -0700554struct intel_crtc_wm_state {
555 union {
556 struct {
557 /*
558 * Intermediate watermarks; these can be
559 * programmed immediately since they satisfy
560 * both the current configuration we're
561 * switching away from and the new
562 * configuration we're switching to.
563 */
564 struct intel_pipe_wm intermediate;
565
566 /*
567 * Optimal watermarks, programmed post-vblank
568 * when this state is committed.
569 */
570 struct intel_pipe_wm optimal;
571 } ilk;
572
573 struct {
574 /* gen9+ only needs 1-step wm programming */
575 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400576 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700577 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200578
579 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200580 /* "raw" watermarks (not inverted) */
Ville Syrjälä114d7dc2017-04-21 21:14:21 +0300581 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200582 /* intermediate watermarks (inverted) */
583 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200584 /* optimal watermarks (inverted) */
585 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200586 /* display FIFO split */
587 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200588 } vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300589
590 struct {
591 /* "raw" watermarks */
592 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
593 /* intermediate watermarks */
594 struct g4x_wm_state intermediate;
595 /* optimal watermarks */
596 struct g4x_wm_state optimal;
597 } g4x;
Matt Ropere8f1f022016-05-12 07:05:55 -0700598 };
599
600 /*
601 * Platforms with two-step watermark programming will need to
602 * update watermark programming post-vblank to switch from the
603 * safe intermediate watermarks to the optimal final
604 * watermarks.
605 */
606 bool need_postvbl_update;
607};
608
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200609struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200610 struct drm_crtc_state base;
611
Daniel Vetterbb760062013-06-06 14:55:52 +0200612 /**
613 * quirks - bitfield with hw state readout quirks
614 *
615 * For various reasons the hw state readout code might not be able to
616 * completely faithfully read out the current state. These cases are
617 * tracked with quirk flags so that fastboot and state checker can act
618 * accordingly.
619 */
Daniel Vetter99535992014-04-13 12:00:33 +0200620#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200621 unsigned long quirks;
622
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100623 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100624 bool update_pipe; /* can a fast modeset be performed? */
625 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200626 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100627 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200628 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200629
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300630 /* Pipe source size (ie. panel fitter input size)
631 * All planes will be positioned inside this space,
632 * and get clipped at the edges. */
633 int pipe_src_w, pipe_src_h;
634
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200635 /*
636 * Pipe pixel rate, adjusted for
637 * panel fitter/pipe scaler downscaling.
638 */
639 unsigned int pixel_rate;
640
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100641 /* Whether to set up the PCH/FDI. Note that we never allow sharing
642 * between pch encoders and cpu encoders. */
643 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100644
Jesse Barnese43823e2014-11-05 14:26:08 -0800645 /* Are we sending infoframes on the attached port */
646 bool has_infoframe;
647
Daniel Vetter3b117c82013-04-17 20:15:07 +0200648 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200649 * pipe on Haswell and later (where we have a special eDP transcoder)
650 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200651 enum transcoder cpu_transcoder;
652
Daniel Vetter50f3b012013-03-27 00:44:56 +0100653 /*
654 * Use reduced/limited/broadcast rbg range, compressing from the full
655 * range fed into the crtcs.
656 */
657 bool limited_color_range;
658
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300659 /* Bitmask of encoder types (enum intel_output_type)
660 * driven by the pipe.
661 */
662 unsigned int output_types;
663
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200664 /* Whether we should send NULL infoframes. Required for audio. */
665 bool has_hdmi_sink;
666
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200667 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
668 * has_dp_encoder is set. */
669 bool has_audio;
670
Daniel Vetterd8b32242013-04-25 17:54:44 +0200671 /*
672 * Enable dithering, used when the selected pipe bpp doesn't match the
673 * plane bpp.
674 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100675 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100676
Manasi Navare611032b2017-01-24 08:21:49 -0800677 /*
678 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
679 * compliance video pattern tests.
680 * Disable dither only if it is a compliance test request for
681 * 18bpp.
682 */
683 bool dither_force_disable;
684
Daniel Vetterf47709a2013-03-28 10:42:02 +0100685 /* Controls for the clock computation, to override various stages. */
686 bool clock_set;
687
Daniel Vetter09ede542013-04-30 14:01:45 +0200688 /* SDVO TV has a bunch of special case. To make multifunction encoders
689 * work correctly, we need to track this at runtime.*/
690 bool sdvo_tv_clock;
691
Daniel Vettere29c22c2013-02-21 00:00:16 +0100692 /*
693 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
694 * required. This is set in the 2nd loop of calling encoder's
695 * ->compute_config if the first pick doesn't work out.
696 */
697 bool bw_constrained;
698
Daniel Vetterf47709a2013-03-28 10:42:02 +0100699 /* Settings for the intel dpll used on pretty much everything but
700 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300701 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100702
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200703 /* Selected dpll when shared or NULL. */
704 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200705
Daniel Vetter66e985c2013-06-05 13:34:20 +0200706 /* Actual register state of the dpll, for shared dpll cross-checking. */
707 struct intel_dpll_hw_state dpll_hw_state;
708
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300709 /* DSI PLL registers */
710 struct {
711 u32 ctrl, div;
712 } dsi_pll;
713
Daniel Vetter965e0c42013-03-27 00:44:57 +0100714 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200715 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200716
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530717 /* m2_n2 for eDP downclock */
718 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700719 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530720
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +0300721 bool has_psr;
722 bool has_psr2;
723
Daniel Vetterff9a6752013-06-01 17:16:21 +0200724 /*
725 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300726 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
727 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100728 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200729 int port_clock;
730
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100731 /* Used by SDVO (and if we ever fix it, HDMI). */
732 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700733
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300734 uint8_t lane_count;
735
Imre Deak95a7a2a2016-06-13 16:44:35 +0300736 /*
737 * Used by platforms having DP/HDMI PHY with programmable lane
738 * latency optimization.
739 */
740 uint8_t lane_lat_optim_mask;
741
Ville Syrjälä53e9bf52017-10-24 12:52:14 +0300742 /* minimum acceptable voltage level */
743 u8 min_voltage_level;
744
Jesse Barnes2dd24552013-04-25 12:55:01 -0700745 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700746 struct {
747 u32 control;
748 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200749 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700750 } gmch_pfit;
751
752 /* Panel fitter placement and size for Ironlake+ */
753 struct {
754 u32 pos;
755 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100756 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200757 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700758 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100759
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100760 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100761 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100762 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300763
764 bool ips_enabled;
Ville Syrjälä6e644622017-08-17 17:55:09 +0300765 bool ips_force_disable;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300766
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200767 bool enable_fbc;
768
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300769 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000770
Dave Airlie0e32b392014-05-02 14:02:48 +1000771 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700772
773 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200774
775 /* w/a for waiting 2 vblanks during crtc enable */
776 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700777
778 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
779 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700780
Matt Ropere8f1f022016-05-12 07:05:55 -0700781 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000782
783 /* Gamma mode programmed on the pipe */
784 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200785
786 /* bitmask of visible planes (enum plane_id) */
787 u8 active_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530788
789 /* HDMI scrambling status */
790 bool hdmi_scrambling;
791
792 /* HDMI High TMDS char rate ratio */
793 bool hdmi_high_tmds_clock_ratio;
Shashank Sharma60436fd2017-07-21 20:55:04 +0530794
795 /* output format is YCBCR 4:2:0 */
796 bool ycbcr420;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100797};
798
Jesse Barnes79e53942008-11-07 14:24:08 -0800799struct intel_crtc {
800 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700801 enum pipe pipe;
802 enum plane plane;
Daniel Vetter08a48462012-07-02 11:43:47 +0200803 /*
804 * Whether the crtc and the connected output pipeline is active. Implies
805 * that crtc->enabled is set, i.e. the current mode configuration has
806 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200807 */
808 bool active;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200809 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200810 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200811 struct intel_overlay *overlay;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200813 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100814
Chris Wilson8af29b02016-09-09 14:11:47 +0100815 /* global reset count when the last flip was submitted */
816 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200817
Paulo Zanoni86642812013-04-12 17:57:57 -0300818 /* Access to these should be protected by dev_priv->irq_lock. */
819 bool cpu_fifo_underrun_disabled;
820 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300821
822 /* per-pipe watermark state */
823 struct {
824 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700825 union {
826 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200827 struct vlv_wm_state vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +0300828 struct g4x_wm_state g4x;
Matt Roper4e0963c2015-09-24 15:53:15 -0700829 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300830 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300831
Ville Syrjälä80715b22014-05-15 20:23:23 +0300832 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800833
Jesse Barneseb120ef2015-09-15 14:19:32 -0700834 struct {
835 unsigned start_vbl_count;
836 ktime_t start_vbl_time;
837 int min_vbl, max_vbl;
838 int scanline_start;
839 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200840
Chandra Kondurube41e332015-04-07 15:28:36 -0700841 /* scalers available on this crtc */
842 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800843};
844
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800845struct intel_plane {
846 struct drm_plane base;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200847 u8 plane;
848 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800849 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100850 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800851 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300852 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300853
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +0300854 struct {
855 u32 base, cntl, size;
856 } cursor;
857
Matt Roper8e7d6882015-01-21 16:35:41 -0800858 /*
859 * NOTE: Do not place new plane state fields here (e.g., when adding
860 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100861 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800862 */
863
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300864 void (*update_plane)(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100865 const struct intel_crtc_state *crtc_state,
866 const struct intel_plane_state *plane_state);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300867 void (*disable_plane)(struct intel_plane *plane,
868 struct intel_crtc *crtc);
869 int (*check_plane)(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200870 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800871 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800872};
873
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300874struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100875 u16 fifo_size;
876 u16 max_wm;
877 u8 default_wm;
878 u8 guard_size;
879 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300880};
881
882struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100883 bool is_desktop : 1;
884 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100885 u16 fsb_freq;
886 u16 mem_freq;
887 u16 display_sr;
888 u16 display_hpll_disable;
889 u16 cursor_sr;
890 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300891};
892
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200893#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800894#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200895#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800896#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100897#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800898#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800899#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800900#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700901#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800902
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300903struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200904 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300905 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300906 struct {
907 enum drm_dp_dual_mode_type type;
908 int max_tmds_clock;
909 } dp_dual_mode;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300910 bool has_hdmi_sink;
911 bool has_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200912 bool rgb_quant_range_selectable;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530913 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300914};
915
Dave Airlie0e32b392014-05-02 14:02:48 +1000916struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400917#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300918
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +0530919/*
920 * enum link_m_n_set:
921 * When platform provides two set of M_N registers for dp, we can
922 * program them and switch between them incase of DRRS.
923 * But When only one such register is provided, we have to program the
924 * required divider value on that registers itself based on the DRRS state.
925 *
926 * M1_N1 : Program dp_m_n on M1_N1 registers
927 * dp_m2_n2 on M2_N2 registers (If supported)
928 *
929 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
930 * M2_N2 registers are not supported
931 */
932
933enum link_m_n_set {
934 /* Sets the m1_n1 and m2_n2 */
935 M1_N1 = 0,
936 M2_N2
937};
938
Manasi Navarec1617ab2016-12-09 16:22:50 -0800939struct intel_dp_compliance_data {
940 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -0800941 uint8_t video_pattern;
942 uint16_t hdisplay, vdisplay;
943 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800944};
945
946struct intel_dp_compliance {
947 unsigned long test_type;
948 struct intel_dp_compliance_data test_data;
949 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -0800950 int test_link_rate;
951 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800952};
953
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300954struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200955 i915_reg_t output_reg;
956 i915_reg_t aux_ch_ctl_reg;
957 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300958 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300959 int link_rate;
960 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530961 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300962 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300963 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530964 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700965 bool channel_eq_status;
Manasi Navared7e8ef02017-02-07 16:54:11 -0800966 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300967 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300968 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400969 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100970 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Jani Nikula55cfc582017-03-28 17:59:04 +0300971 /* source rates */
972 int num_source_rates;
973 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +0300974 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
975 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200976 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +0300977 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300978 /* intersection of source and sink rates */
979 int num_common_rates;
980 int common_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikulae6c0c642017-04-06 16:44:12 +0300981 /* Max lane count for the current link */
982 int max_link_lane_count;
983 /* Max rate for the current link */
984 int max_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +0300985 /* sink or branch descriptor */
Jani Nikula84c36752017-05-18 14:10:23 +0300986 struct drm_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200987 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200988 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300989 uint8_t train_set[4];
990 int panel_power_up_delay;
991 int panel_power_down_delay;
992 int panel_power_cycle_delay;
993 int backlight_on_delay;
994 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300995 struct delayed_work panel_vdd_work;
996 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200997 unsigned long last_power_on;
998 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800999 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +10001000
Clint Taylor01527b32014-07-07 13:01:46 -07001001 struct notifier_block edp_notifier;
1002
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001003 /*
1004 * Pipe whose power sequencer is currently locked into
1005 * this port. Only relevant on VLV/CHV.
1006 */
1007 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +03001008 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02001009 * Pipe currently driving the port. Used for preventing
1010 * the use of the PPS for any pipe currentrly driving
1011 * external DP as that will mess things up on VLV.
1012 */
1013 enum pipe active_pipe;
1014 /*
Imre Deak78597992016-06-16 16:37:20 +03001015 * Set if the sequencer may be reset due to a power transition,
1016 * requiring a reinitialization. Only relevant on BXT.
1017 */
1018 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001019 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001020
Dave Airlie0e32b392014-05-02 14:02:48 +10001021 bool can_mst; /* this port supports mst */
1022 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001023 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001024 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001025 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001026
Dave Airlie0e32b392014-05-02 14:02:48 +10001027 /* mst connector list */
1028 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1029 struct drm_dp_mst_topology_mgr mst_mgr;
1030
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001031 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001032 /*
1033 * This function returns the value we have to program the AUX_CTL
1034 * register with to kick off an AUX transaction.
1035 */
1036 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1037 bool has_aux_irq,
1038 int send_bytes,
1039 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001040
1041 /* This is called before a link training is starterd */
1042 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1043
Todd Previtec5d5ab72015-04-15 08:38:38 -07001044 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001045 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001046};
1047
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301048struct intel_lspcon {
1049 bool active;
1050 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301051};
1052
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001053struct intel_digital_port {
1054 struct intel_encoder base;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07001055 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001056 struct intel_dp dp;
1057 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301058 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001059 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001060 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001061 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001062 enum intel_display_power_domain ddi_io_power_domain;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001063
1064 void (*write_infoframe)(struct drm_encoder *encoder,
1065 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +03001066 unsigned int type,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001067 const void *frame, ssize_t len);
1068 void (*set_infoframes)(struct drm_encoder *encoder,
1069 bool enable,
1070 const struct intel_crtc_state *crtc_state,
1071 const struct drm_connector_state *conn_state);
1072 bool (*infoframe_enabled)(struct drm_encoder *encoder,
1073 const struct intel_crtc_state *pipe_config);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001074};
1075
Dave Airlie0e32b392014-05-02 14:02:48 +10001076struct intel_dp_mst_encoder {
1077 struct intel_encoder base;
1078 enum pipe pipe;
1079 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001080 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001081};
1082
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001083static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001084vlv_dport_to_channel(struct intel_digital_port *dport)
1085{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001086 switch (dport->base.port) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07001087 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001088 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001089 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001090 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001091 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001092 default:
1093 BUG();
1094 }
1095}
1096
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001097static inline enum dpio_phy
1098vlv_dport_to_phy(struct intel_digital_port *dport)
1099{
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001100 switch (dport->base.port) {
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001101 case PORT_B:
1102 case PORT_C:
1103 return DPIO_PHY0;
1104 case PORT_D:
1105 return DPIO_PHY1;
1106 default:
1107 BUG();
1108 }
1109}
1110
1111static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001112vlv_pipe_to_channel(enum pipe pipe)
1113{
1114 switch (pipe) {
1115 case PIPE_A:
1116 case PIPE_C:
1117 return DPIO_CH0;
1118 case PIPE_B:
1119 return DPIO_CH1;
1120 default:
1121 BUG();
1122 }
1123}
1124
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001125static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001126intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001127{
Chris Wilsonf875c152010-09-09 15:44:14 +01001128 return dev_priv->pipe_to_crtc_mapping[pipe];
1129}
1130
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001131static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001132intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001133{
Chris Wilson417ae142011-01-19 15:04:42 +00001134 return dev_priv->plane_to_crtc_mapping[plane];
1135}
1136
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001137struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001138 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001139};
Daniel Vetterb9805142012-08-31 17:37:33 +02001140
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001141static inline struct intel_encoder *
1142intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001143{
1144 return to_intel_connector(connector)->encoder;
1145}
1146
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001147static inline struct intel_digital_port *
1148enc_to_dig_port(struct drm_encoder *encoder)
1149{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001150 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1151
1152 switch (intel_encoder->type) {
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001153 case INTEL_OUTPUT_DDI:
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001154 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1155 case INTEL_OUTPUT_DP:
1156 case INTEL_OUTPUT_EDP:
1157 case INTEL_OUTPUT_HDMI:
1158 return container_of(encoder, struct intel_digital_port,
1159 base.base);
1160 default:
1161 return NULL;
1162 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001163}
1164
Dave Airlie0e32b392014-05-02 14:02:48 +10001165static inline struct intel_dp_mst_encoder *
1166enc_to_mst(struct drm_encoder *encoder)
1167{
1168 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1169}
1170
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001171static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1172{
1173 return &enc_to_dig_port(encoder)->dp;
1174}
1175
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001176static inline struct intel_digital_port *
1177dp_to_dig_port(struct intel_dp *intel_dp)
1178{
1179 return container_of(intel_dp, struct intel_digital_port, dp);
1180}
1181
Imre Deakdd75f6d2016-11-21 21:15:05 +02001182static inline struct intel_lspcon *
1183dp_to_lspcon(struct intel_dp *intel_dp)
1184{
1185 return &dp_to_dig_port(intel_dp)->lspcon;
1186}
1187
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001188static inline struct intel_digital_port *
1189hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1190{
1191 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001192}
1193
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001194static inline struct intel_plane_state *
1195intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1196 struct intel_plane *plane)
1197{
1198 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1199 &plane->base));
1200}
1201
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001202static inline struct intel_crtc_state *
Ville Syrjälä7b510452017-08-23 18:22:22 +03001203intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1204 struct intel_crtc *crtc)
1205{
1206 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1207 &crtc->base));
1208}
1209
1210static inline struct intel_crtc_state *
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001211intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1212 struct intel_crtc *crtc)
1213{
1214 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1215 &crtc->base));
1216}
1217
Daniel Vetter47339cd2014-09-30 10:56:46 +02001218/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001219bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001220 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001221bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001222 enum pipe pch_transcoder,
Paulo Zanoni87440422013-09-24 15:48:31 -03001223 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001224void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1225 enum pipe pipe);
1226void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001227 enum pipe pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001228void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1229void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001230
1231/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001232void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1233void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301234void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1235void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001236void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001237void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1238void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001239
1240static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1241 u32 mask)
1242{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001243 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
Chris Wilson1300b4f2017-03-12 13:54:26 +00001244}
1245
Daniel Vetterb9632912014-09-30 10:56:44 +02001246void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1247void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001248static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1249{
1250 /*
1251 * We only use drm_irq_uninstall() at unload and VT switch, so
1252 * this is the only thing we need to check.
1253 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001254 return dev_priv->runtime_pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001255}
1256
Ville Syrjäläa225f072014-04-29 13:35:45 +03001257int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001258void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001259 u8 pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001260void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03001261 u8 pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301262void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1263void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1264void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001265
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001266/* intel_crt.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001267void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001268void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001269
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001270/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001271void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001272 const struct intel_crtc_state *old_crtc_state,
1273 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001274void hsw_fdi_link_train(struct intel_crtc *crtc,
1275 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001276void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001277bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001278void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001279void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1280 enum transcoder cpu_transcoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001281void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1282void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001283struct intel_encoder *
1284intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001285void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001286void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001287bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Libin Yang9935f7f2016-11-28 20:07:06 +08001288bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1289 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001290void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001291 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001292
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001293void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1294 bool state);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001295void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1296 struct intel_crtc_state *crtc_state);
Rodrigo Vivid509af62017-08-29 16:22:24 -07001297u32 bxt_signal_levels(struct intel_dp *intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03001298uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001299u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1300
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001301unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1302 int plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001303
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001304/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001305void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001306void intel_audio_codec_enable(struct intel_encoder *encoder,
1307 const struct intel_crtc_state *crtc_state,
1308 const struct drm_connector_state *conn_state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001309void intel_audio_codec_disable(struct intel_encoder *encoder,
1310 const struct intel_crtc_state *old_crtc_state,
1311 const struct drm_connector_state *old_conn_state);
Imre Deak58fddc22015-01-08 17:54:14 +02001312void i915_audio_component_init(struct drm_i915_private *dev_priv);
1313void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301314void intel_audio_init(struct drm_i915_private *dev_priv);
1315void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001316
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001317/* intel_cdclk.c */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001318int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001319void skl_init_cdclk(struct drm_i915_private *dev_priv);
1320void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001321void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1322void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001323void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1324void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001325void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1326void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1327void intel_update_cdclk(struct drm_i915_private *dev_priv);
1328void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001329bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001330 const struct intel_cdclk_state *b);
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001331bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1332 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001333void intel_set_cdclk(struct drm_i915_private *dev_priv,
1334 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläcfddadc2017-10-24 12:52:16 +03001335void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1336 const char *context);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001337
Daniel Vetterb680c372014-09-19 18:27:27 +02001338/* intel_display.c */
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001339void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1340void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
Matthias Kaehlckea2196032017-07-17 11:14:03 -07001341enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001342void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001343int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001344int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1345 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001346int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1347 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001348void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1349void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Imre Deak88212942016-03-16 13:38:53 +02001350void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001351unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001352 const struct intel_plane_state *state,
1353 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001354void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001355 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001356unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001357bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001358void intel_mark_busy(struct drm_i915_private *dev_priv);
1359void intel_mark_idle(struct drm_i915_private *dev_priv);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001360int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001361void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001362void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001363int intel_connector_init(struct intel_connector *);
1364struct intel_connector *intel_connector_alloc(void);
James Ausmus091a4f92017-10-13 11:01:44 -07001365void intel_connector_free(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001366bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001367void intel_connector_attach_encoder(struct intel_connector *connector,
1368 struct intel_encoder *encoder);
Ville Syrjäläde330812017-10-09 19:19:50 +03001369struct drm_display_mode *
1370intel_encoder_current_mode(struct intel_encoder *encoder);
1371
Jesse Barnes752aa882013-10-31 18:55:49 +02001372enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001373int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1374 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001375enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1376 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001377static inline bool
1378intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1379 enum intel_output_type type)
1380{
1381 return crtc_state->output_types & (1 << type);
1382}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001383static inline bool
1384intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1385{
1386 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001387 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001388 (1 << INTEL_OUTPUT_DP_MST) |
1389 (1 << INTEL_OUTPUT_EDP));
1390}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001391static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001392intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001393{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001394 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001395}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001396static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001397intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001398{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001399 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001400
1401 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001402 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001403}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001404
1405u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1406
Paulo Zanoni87440422013-09-24 15:48:31 -03001407int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001408void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001409 struct intel_digital_port *dport,
1410 unsigned int expected_mask);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001411int intel_get_load_detect_pipe(struct drm_connector *connector,
Ville Syrjäläbacdcd52017-05-18 22:38:37 +03001412 const struct drm_display_mode *mode,
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001413 struct intel_load_detect_pipe *old,
1414 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001415void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001416 struct intel_load_detect_pipe *old,
1417 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001418struct i915_vma *
1419intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001420void intel_unpin_fb_vma(struct i915_vma *vma);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001421struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001422intel_framebuffer_create(struct drm_i915_gem_object *obj,
1423 struct drm_mode_fb_cmd2 *mode_cmd);
Matt Roper6beb8c232014-12-01 15:40:14 -08001424int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001425 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001426void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001427 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001428int intel_plane_atomic_get_property(struct drm_plane *plane,
1429 const struct drm_plane_state *state,
1430 struct drm_property *property,
1431 uint64_t *val);
1432int intel_plane_atomic_set_property(struct drm_plane *plane,
1433 struct drm_plane_state *state,
1434 struct drm_property *property,
1435 uint64_t val);
Ville Syrjäläb2b55502017-08-23 18:22:23 +03001436int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1437 struct drm_crtc_state *crtc_state,
1438 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001439 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001440
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001441void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1442 enum pipe pipe);
1443
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001444int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001445 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001446void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001447int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001448
Daniel Vetter716c2e52014-06-25 22:02:02 +03001449/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001450void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1451 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001452void assert_pll(struct drm_i915_private *dev_priv,
1453 enum pipe pipe, bool state);
1454#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1455#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001456void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1457#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1458#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001459void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1460 enum pipe pipe, bool state);
1461#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1462#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001463void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001464#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1465#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001466u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001467 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001468void intel_prepare_reset(struct drm_i915_private *dev_priv);
1469void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001470void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1471void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001472void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301473void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1474void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001475void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001476unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301477void skl_enable_dc6(struct drm_i915_private *dev_priv);
1478void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001479void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001480 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05301481void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001482int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001483bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001484 struct dpll *best_clock);
1485int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001486
Ville Syrjälä525b9312016-10-31 22:37:02 +02001487bool intel_crtc_active(struct intel_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001488void hsw_enable_ips(struct intel_crtc *crtc);
1489void hsw_disable_ips(struct intel_crtc *crtc);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001490enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001491void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001492 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001493
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001494int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001495int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001496
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001497static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1498{
1499 return i915_ggtt_offset(state->vma);
1500}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001501
James Ausmus4036c782017-11-13 10:11:28 -08001502u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1503 const struct intel_plane_state *plane_state);
Ville Syrjälä2e881262017-03-17 23:17:56 +02001504u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1505 const struct intel_plane_state *plane_state);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001506u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1507 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001508int skl_check_plane_surface(struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001509int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001510
Daniel Vettereb805622015-05-04 14:58:44 +02001511/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001512void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001513void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001514void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001515void intel_csr_ucode_suspend(struct drm_i915_private *);
1516void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001517
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001518/* intel_dp.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001519bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1520 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001521bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1522 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001523void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001524 int link_rate, uint8_t lane_count,
1525 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001526int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1527 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001528void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001529void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1530void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001531void intel_dp_encoder_reset(struct drm_encoder *encoder);
1532void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001533void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Maarten Lankhorst93313532017-11-10 12:34:59 +01001534int intel_dp_sink_crc(struct intel_dp *intel_dp,
1535 struct intel_crtc_state *crtc_state, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001536bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001537 struct intel_crtc_state *pipe_config,
1538 struct drm_connector_state *conn_state);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001539bool intel_dp_is_edp(struct intel_dp *intel_dp);
Jani Nikula7b91bf72017-08-18 12:30:19 +03001540bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001541enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1542 bool long_hpd);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001543void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1544 const struct drm_connector_state *conn_state);
1545void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
Jani Nikula24f3e092014-03-17 16:43:36 +02001546void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001547void intel_edp_panel_on(struct intel_dp *intel_dp);
1548void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001549void intel_dp_mst_suspend(struct drm_device *dev);
1550void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001551int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Jani Nikula3d65a732017-04-06 16:44:14 +03001552int intel_dp_max_lane_count(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001553int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001554void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001555void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001556uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001557void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001558void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001559 const struct intel_crtc_state *crtc_state);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001560void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001561 const struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001562void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1563 unsigned int frontbuffer_bits);
1564void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1565 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001566
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001567void
1568intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1569 uint8_t dp_train_pat);
1570void
1571intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1572void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1573uint8_t
1574intel_dp_voltage_max(struct intel_dp *intel_dp);
1575uint8_t
1576intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1577void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1578 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001579bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001580bool
1581intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1582
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001583static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1584{
1585 return ~((1 << lane_count) - 1) & 0xf;
1586}
1587
Imre Deak24e807e2016-10-24 19:33:28 +03001588bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001589int intel_dp_link_required(int pixel_clock, int bpp);
1590int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Imre Deak390b4e02017-01-27 11:39:19 +02001591bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1592 struct intel_digital_port *port);
Imre Deak24e807e2016-10-24 19:33:28 +03001593
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001594/* intel_dp_aux_backlight.c */
1595int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1596
Dave Airlie0e32b392014-05-02 14:02:48 +10001597/* intel_dp_mst.c */
1598int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1599void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001600/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001601void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001602
Jani Nikula90198352016-04-26 16:14:25 +03001603/* intel_dsi_dcs_backlight.c */
1604int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001605
1606/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001607void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001608/* intel_hotplug.c */
1609void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001610
1611
Daniel Vetter0632fef2013-10-08 17:44:49 +02001612/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001613#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001614extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001615extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4f256d82017-07-15 00:46:55 +02001616extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1617extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001618extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001619extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1620extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001621#else
1622static inline int intel_fbdev_init(struct drm_device *dev)
1623{
1624 return 0;
1625}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001626
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001627static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001628{
1629}
1630
Daniel Vetter4f256d82017-07-15 00:46:55 +02001631static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1632{
1633}
1634
1635static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +02001636{
1637}
1638
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001639static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001640{
1641}
1642
Jani Nikulad9c409d2016-10-04 10:53:48 +03001643static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1644{
1645}
1646
Daniel Vetter0632fef2013-10-08 17:44:49 +02001647static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001648{
1649}
1650#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001651
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001652/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001653void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1654 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001655bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001656void intel_fbc_pre_update(struct intel_crtc *crtc,
1657 struct intel_crtc_state *crtc_state,
1658 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001659void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001660void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001661void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001662void intel_fbc_enable(struct intel_crtc *crtc,
1663 struct intel_crtc_state *crtc_state,
1664 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001665void intel_fbc_disable(struct intel_crtc *crtc);
1666void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001667void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1668 unsigned int frontbuffer_bits,
1669 enum fb_op_origin origin);
1670void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001671 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001672void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001673void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001674
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001675/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001676void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1677 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001678void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1679 struct intel_connector *intel_connector);
1680struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1681bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001682 struct intel_crtc_state *pipe_config,
1683 struct drm_connector_state *conn_state);
Shashank Sharma15953632017-03-13 16:54:03 +05301684void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1685 struct drm_connector *connector,
1686 bool high_tmds_clock_ratio,
1687 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001688void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Ville Syrjälä385e4de2017-08-18 16:49:55 +03001689void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001690
1691
1692/* intel_lvds.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001693void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001694struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001695bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001696
1697
1698/* intel_modes.c */
1699int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001700 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001701int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001702void intel_attach_force_audio_property(struct drm_connector *connector);
1703void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001704void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001705
1706
1707/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001708void intel_setup_overlay(struct drm_i915_private *dev_priv);
1709void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001710int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001711int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1712 struct drm_file *file_priv);
1713int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1714 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001715void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001716
1717
1718/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001719int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301720 struct drm_display_mode *fixed_mode,
Jim Bridedc911f52017-08-09 12:48:53 -07001721 struct drm_display_mode *alt_fixed_mode,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301722 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001723void intel_panel_fini(struct intel_panel *panel);
1724void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1725 struct drm_display_mode *adjusted_mode);
1726void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001727 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001728 int fitting_mode);
1729void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001730 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001731 int fitting_mode);
Maarten Lankhorst90d7cd22017-06-12 12:21:14 +02001732void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
Jani Nikula6dda7302014-06-24 18:27:40 +03001733 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001734int intel_panel_setup_backlight(struct drm_connector *connector,
1735 enum pipe pipe);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02001736void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1737 const struct drm_connector_state *conn_state);
1738void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001739void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001740enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301741extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001742 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301743 struct drm_display_mode *fixed_mode,
1744 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001745
1746#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001747int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001748void intel_backlight_device_unregister(struct intel_connector *connector);
1749#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001750static int intel_backlight_device_register(struct intel_connector *connector)
1751{
1752 return 0;
1753}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001754static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1755{
1756}
1757#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001758
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001759
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001760/* intel_psr.c */
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03001761void intel_psr_enable(struct intel_dp *intel_dp,
1762 const struct intel_crtc_state *crtc_state);
1763void intel_psr_disable(struct intel_dp *intel_dp,
1764 const struct intel_crtc_state *old_crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001765void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001766 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001767void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001768 unsigned frontbuffer_bits,
1769 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001770void intel_psr_init(struct drm_i915_private *dev_priv);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001771void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001772 unsigned frontbuffer_bits);
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001773void intel_psr_compute_config(struct intel_dp *intel_dp,
1774 struct intel_crtc_state *crtc_state);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001775
Daniel Vetter9c065a72014-09-30 10:56:38 +02001776/* intel_runtime_pm.c */
1777int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001778void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001779void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1780void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001781void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001782void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1783void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001784void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001785const char *
1786intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001787
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001788bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1789 enum intel_display_power_domain domain);
1790bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1791 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001792void intel_display_power_get(struct drm_i915_private *dev_priv,
1793 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001794bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1795 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001796void intel_display_power_put(struct drm_i915_private *dev_priv,
1797 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001798
1799static inline void
1800assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1801{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001802 WARN_ONCE(dev_priv->runtime_pm.suspended,
Imre Deakda5827c2015-12-15 20:10:33 +02001803 "Device suspended during HW access\n");
1804}
1805
1806static inline void
1807assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1808{
1809 assert_rpm_device_not_suspended(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001810 WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
Chris Wilson1f58c8e2017-03-02 07:41:57 +00001811 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001812}
1813
Imre Deak1f814da2015-12-16 02:52:19 +02001814/**
1815 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1816 * @dev_priv: i915 device instance
1817 *
1818 * This function disable asserts that check if we hold an RPM wakelock
1819 * reference, while keeping the device-not-suspended checks still enabled.
1820 * It's meant to be used only in special circumstances where our rule about
1821 * the wakelock refcount wrt. the device power state doesn't hold. According
1822 * to this rule at any point where we access the HW or want to keep the HW in
1823 * an active state we must hold an RPM wakelock reference acquired via one of
1824 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1825 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1826 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1827 * users should avoid using this function.
1828 *
1829 * Any calls to this function must have a symmetric call to
1830 * enable_rpm_wakeref_asserts().
1831 */
1832static inline void
1833disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1834{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001835 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02001836}
1837
1838/**
1839 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1840 * @dev_priv: i915 device instance
1841 *
1842 * This function re-enables the RPM assert checks after disabling them with
1843 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1844 * circumstances otherwise its use should be avoided.
1845 *
1846 * Any calls to this function must have a symmetric call to
1847 * disable_rpm_wakeref_asserts().
1848 */
1849static inline void
1850enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1851{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001852 atomic_dec(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02001853}
1854
Daniel Vetter9c065a72014-09-30 10:56:38 +02001855void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001856bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001857void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1858void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1859
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001860void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1861
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001862void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1863 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001864bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1865 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001866
1867
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001868/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001869void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001870void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001871int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001872void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001873void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001874void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00001875void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001876void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1877void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001878void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001879void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001880void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1881void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001882void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1883void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001884void gen6_rps_busy(struct drm_i915_private *dev_priv);
1885void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001886void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001887void gen6_rps_boost(struct drm_i915_gem_request *rq,
1888 struct intel_rps_client *rps);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001889void g4x_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001890void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001891void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001892void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001893void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1894 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04001895void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1896 struct skl_pipe_wm *out);
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001897void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
Ville Syrjälä602ae832017-03-02 19:15:02 +02001898void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001899bool intel_can_enable_sagv(struct drm_atomic_state *state);
1900int intel_enable_sagv(struct drm_i915_private *dev_priv);
1901int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04001902bool skl_wm_level_equals(const struct skl_wm_level *l1,
1903 const struct skl_wm_level *l2);
Mika Kahola2b685042017-10-10 13:17:03 +03001904bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
1905 const struct skl_ddb_entry **entries,
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01001906 const struct skl_ddb_entry *ddb,
1907 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08001908bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001909int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
Mahesh Kumar73b0ca82017-05-26 20:45:46 +05301910int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
1911 struct intel_crtc_state *cstate);
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301912void intel_init_ipc(struct drm_i915_private *dev_priv);
1913void intel_enable_ipc(struct drm_i915_private *dev_priv);
Sagar Arun Kamble771decb2017-10-10 22:30:07 +01001914static inline int intel_rc6_enabled(void)
Chris Wilsondc979972016-05-10 14:10:04 +01001915{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001916 return i915_modparams.enable_rc6;
Chris Wilsondc979972016-05-10 14:10:04 +01001917}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001918
1919/* intel_sdvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001920bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001921 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001922
1923
1924/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001925int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1926 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02001927struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001928 enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001929int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1930 struct drm_file *file_priv);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +03001931void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
1932void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
Juha-Pekka Heikkila9a8cc572017-10-17 23:08:09 +03001933void skl_update_plane(struct intel_plane *plane,
1934 const struct intel_crtc_state *crtc_state,
1935 const struct intel_plane_state *plane_state);
Juha-Pekka Heikkila779d4d82017-10-17 23:08:10 +03001936void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001937
1938/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001939void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001940
Matt Roperea2c67b2014-12-23 10:41:52 -08001941/* intel_atomic.c */
Maarten Lankhorst11c1a9e2017-05-01 15:37:57 +02001942int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
1943 const struct drm_connector_state *state,
1944 struct drm_property *property,
1945 uint64_t *val);
1946int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
1947 struct drm_connector_state *state,
1948 struct drm_property *property,
1949 uint64_t val);
1950int intel_digital_connector_atomic_check(struct drm_connector *conn,
1951 struct drm_connector_state *new_state);
1952struct drm_connector_state *
1953intel_digital_connector_duplicate_state(struct drm_connector *connector);
1954
Matt Roper13568372015-01-21 16:35:47 -08001955struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1956void intel_crtc_destroy_state(struct drm_crtc *crtc,
1957 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001958struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1959void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001960
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001961static inline struct intel_crtc_state *
1962intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1963 struct intel_crtc *crtc)
1964{
1965 struct drm_crtc_state *crtc_state;
1966 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1967 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001968 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001969
1970 return to_intel_crtc_state(crtc_state);
1971}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001972
Mahesh Kumarccc24b32016-12-01 21:19:38 +05301973static inline struct intel_crtc_state *
1974intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1975 struct intel_crtc *crtc)
1976{
1977 struct drm_crtc_state *crtc_state;
1978
1979 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1980
1981 if (crtc_state)
1982 return to_intel_crtc_state(crtc_state);
1983 else
1984 return NULL;
1985}
1986
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001987static inline struct intel_plane_state *
1988intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1989 struct intel_plane *plane)
1990{
1991 struct drm_plane_state *plane_state;
1992
1993 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1994
1995 return to_intel_plane_state(plane_state);
1996}
1997
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02001998int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1999 struct intel_crtc *intel_crtc,
2000 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08002001
2002/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08002003struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08002004struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2005void intel_plane_destroy_state(struct drm_plane *plane,
2006 struct drm_plane_state *state);
2007extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Ville Syrjäläb2b55502017-08-23 18:22:23 +03002008int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2009 struct intel_crtc_state *crtc_state,
2010 const struct intel_plane_state *old_plane_state,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01002011 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08002012
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002013/* intel_color.c */
2014void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00002015int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02002016void intel_color_set_csc(struct drm_crtc_state *crtc_state);
2017void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00002018
Shashank Sharmadbe9e612016-10-14 19:56:49 +05302019/* intel_lspcon.c */
2020bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05302021void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02002022void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002023
2024/* intel_pipe_crc.c */
2025int intel_pipe_crc_create(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01002026#ifdef CONFIG_DEBUG_FS
2027int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2028 size_t *values_cnt);
2029#else
2030#define intel_crtc_set_crc_source NULL
2031#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01002032extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08002033#endif /* __INTEL_DRV_H__ */