blob: 4a4bf9cb0d9095f5313542d8ba5b31581cfae1ad [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
Ingo Molnare6017572017-02-01 16:36:40 +010031#include <linux/sched/clock.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070033#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020036#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030038#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100039#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030040#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020041#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010042
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010043/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000050 *
51 * TODO: When modesetting has fully transitioned to atomic, the below
52 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
53 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010054 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000055#define _wait_for(COND, US, W) ({ \
56 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Dave Gordonb0876af2016-09-14 13:10:33 +010057 int ret__; \
58 for (;;) { \
59 bool expired__ = time_after(jiffies, timeout__); \
60 if (COND) { \
61 ret__ = 0; \
62 break; \
63 } \
64 if (expired__) { \
65 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010066 break; \
67 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020068 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000069 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070070 } else { \
71 cpu_relax(); \
72 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010073 } \
74 ret__; \
75})
76
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000077#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000078
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000079/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
80#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010081# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000082#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010083# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000084#endif
85
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010086#define _wait_for_atomic(COND, US, ATOMIC) \
87({ \
88 int cpu, ret, timeout = (US) * 1000; \
89 u64 base; \
90 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000091 BUILD_BUG_ON((US) > 50000); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010092 if (!(ATOMIC)) { \
93 preempt_disable(); \
94 cpu = smp_processor_id(); \
95 } \
96 base = local_clock(); \
97 for (;;) { \
98 u64 now = local_clock(); \
99 if (!(ATOMIC)) \
100 preempt_enable(); \
101 if (COND) { \
102 ret = 0; \
103 break; \
104 } \
105 if (now - base >= timeout) { \
106 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000107 break; \
108 } \
109 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100110 if (!(ATOMIC)) { \
111 preempt_disable(); \
112 if (unlikely(cpu != smp_processor_id())) { \
113 timeout -= now - base; \
114 cpu = smp_processor_id(); \
115 base = local_clock(); \
116 } \
117 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000118 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100119 ret; \
120})
121
122#define wait_for_us(COND, US) \
123({ \
124 int ret__; \
125 BUILD_BUG_ON(!__builtin_constant_p(US)); \
126 if ((US) > 10) \
127 ret__ = _wait_for((COND), (US), 10); \
128 else \
129 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000130 ret__; \
131})
132
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100133#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
134#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
Chris Wilson481b6af2010-08-23 17:43:35 +0100135
Jani Nikula49938ac2014-01-10 17:10:20 +0200136#define KHz(x) (1000 * (x))
137#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100138
Jesse Barnes79e53942008-11-07 14:24:08 -0800139/*
140 * Display related stuff
141 */
142
143/* store information about an Ixxx DVO */
144/* The i830->i865 use multiple DVOs with multiple i2cs */
145/* the i915, i945 have a single sDVO i2c bus - which is different */
146#define MAX_OUTPUTS 6
147/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800148
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530149/* Maximum cursor sizes */
150#define GEN2_CURSOR_WIDTH 64
151#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000152#define MAX_CURSOR_WIDTH 256
153#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530154
Jesse Barnes79e53942008-11-07 14:24:08 -0800155#define INTEL_I2C_BUS_DVO 1
156#define INTEL_I2C_BUS_SDVO 2
157
158/* these are outputs from the chip - integrated only
159 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200160enum intel_output_type {
161 INTEL_OUTPUT_UNUSED = 0,
162 INTEL_OUTPUT_ANALOG = 1,
163 INTEL_OUTPUT_DVO = 2,
164 INTEL_OUTPUT_SDVO = 3,
165 INTEL_OUTPUT_LVDS = 4,
166 INTEL_OUTPUT_TVOUT = 5,
167 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300168 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200169 INTEL_OUTPUT_EDP = 8,
170 INTEL_OUTPUT_DSI = 9,
171 INTEL_OUTPUT_UNKNOWN = 10,
172 INTEL_OUTPUT_DP_MST = 11,
173};
Jesse Barnes79e53942008-11-07 14:24:08 -0800174
175#define INTEL_DVO_CHIP_NONE 0
176#define INTEL_DVO_CHIP_LVDS 1
177#define INTEL_DVO_CHIP_TMDS 2
178#define INTEL_DVO_CHIP_TVOUT 4
179
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530180#define INTEL_DSI_VIDEO_MODE 0
181#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300182
Jesse Barnes79e53942008-11-07 14:24:08 -0800183struct intel_framebuffer {
184 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000185 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200186 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300187
188 /* for each plane in the normal GTT view */
189 struct {
190 unsigned int x, y;
191 } normal[2];
192 /* for each plane in the rotated GTT view */
193 struct {
194 unsigned int x, y;
195 unsigned int pitch; /* pixels */
196 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800197};
198
Chris Wilson37811fc2010-08-25 22:45:57 +0100199struct intel_fbdev {
200 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800201 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100202 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100203 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800204 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100205};
Jesse Barnes79e53942008-11-07 14:24:08 -0800206
Eric Anholt21d40d32010-03-25 11:11:14 -0700207struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100208 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200209
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200210 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700211 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200212 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700213 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100214 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200215 struct intel_crtc_state *,
216 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200217 void (*pre_pll_enable)(struct intel_encoder *,
218 struct intel_crtc_state *,
219 struct drm_connector_state *);
220 void (*pre_enable)(struct intel_encoder *,
221 struct intel_crtc_state *,
222 struct drm_connector_state *);
223 void (*enable)(struct intel_encoder *,
224 struct intel_crtc_state *,
225 struct drm_connector_state *);
226 void (*disable)(struct intel_encoder *,
227 struct intel_crtc_state *,
228 struct drm_connector_state *);
229 void (*post_disable)(struct intel_encoder *,
230 struct intel_crtc_state *,
231 struct drm_connector_state *);
232 void (*post_pll_disable)(struct intel_encoder *,
233 struct intel_crtc_state *,
234 struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200235 /* Read out the current hw state of this connector, returning true if
236 * the encoder is active. If the encoder is enabled it also set the pipe
237 * it is connected to in the pipe parameter. */
238 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700239 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200240 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800241 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
242 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700243 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200244 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200245 /* Returns a mask of power domains that need to be referenced as part
246 * of the hardware state readout code. */
247 u64 (*get_power_domains)(struct intel_encoder *encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300248 /*
249 * Called during system suspend after all pending requests for the
250 * encoder are flushed (for example for DP AUX transactions) and
251 * device interrupts are disabled.
252 */
253 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800254 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500255 enum hpd_pin hpd_pin;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200256 enum intel_display_power_domain power_domain;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700257 /* for communication with audio component; protected by av_mutex */
258 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800259};
260
Jani Nikula1d508702012-10-19 14:51:49 +0300261struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300262 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530263 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300264 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200265
266 /* backlight */
267 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200268 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200269 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300270 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200271 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200272 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200273 bool combination_mode; /* gen 2/4 only */
274 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300275 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530276
277 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530278 bool util_pin_active_low; /* bxt+ */
279 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530280 struct pwm_device *pwm;
281
Jani Nikula58c68772013-11-08 16:48:54 +0200282 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300283
Jani Nikula5507fae2015-09-14 14:03:48 +0300284 /* Connector and platform specific backlight functions */
285 int (*setup)(struct intel_connector *connector, enum pipe pipe);
286 uint32_t (*get)(struct intel_connector *connector);
287 void (*set)(struct intel_connector *connector, uint32_t level);
288 void (*disable)(struct intel_connector *connector);
289 void (*enable)(struct intel_connector *connector);
290 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
291 uint32_t hz);
292 void (*power)(struct intel_connector *, bool enable);
293 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300294};
295
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800296struct intel_connector {
297 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200298 /*
299 * The fixed encoder this connector is connected to.
300 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100301 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200302
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200303 /* ACPI device id for ACPI and driver cooperation */
304 u32 acpi_device_id;
305
Daniel Vetterf0947c32012-07-02 13:10:34 +0200306 /* Reads out the current hw, returning true if the connector is enabled
307 * and active (i.e. dpms ON state). */
308 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300309
310 /* Panel info for eDP and LVDS */
311 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300312
313 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
314 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100315 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200316
317 /* since POLL and HPD connectors may use the same HPD line keep the native
318 state of connector->polled in case hotplug storm detection changes it */
319 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000320
321 void *port; /* store this opaque as its illegal to dereference it */
322
323 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800324};
325
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300326struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300327 /* given values */
328 int n;
329 int m1, m2;
330 int p1, p2;
331 /* derived values */
332 int dot;
333 int vco;
334 int m;
335 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300336};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300337
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200338struct intel_atomic_state {
339 struct drm_atomic_state base;
340
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200341 struct {
342 /*
343 * Logical state of cdclk (used for all scaling, watermark,
344 * etc. calculations and checks). This is computed as if all
345 * enabled crtcs were active.
346 */
347 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100348
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200349 /*
350 * Actual state of cdclk, can be different from the logical
351 * state only when all crtc's are DPMS off.
352 */
353 struct intel_cdclk_state actual;
354 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100355
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100356 bool dpll_set, modeset;
357
Matt Roper8b4a7d02016-05-12 07:06:00 -0700358 /*
359 * Does this transaction change the pipes that are active? This mask
360 * tracks which CRTC's have changed their active state at the end of
361 * the transaction (not counting the temporary disable during modesets).
362 * This mask should only be non-zero when intel_state->modeset is true,
363 * but the converse is not necessarily true; simply changing a mode may
364 * not flip the final active status of any CRTC's
365 */
366 unsigned int active_pipe_changes;
367
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100368 unsigned int active_crtcs;
369 unsigned int min_pixclk[I915_MAX_PIPES];
370
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200371 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800372
373 /*
374 * Current watermarks can't be trusted during hardware readout, so
375 * don't bother calculating intermediate watermarks.
376 */
377 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700378
379 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700380 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100381
382 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000383
384 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200385};
386
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300387struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800388 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300389 struct drm_rect clip;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000390 struct i915_vma *vma;
Matt Roper32b7eee2014-12-24 07:59:06 -0800391
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200392 struct {
393 u32 offset;
394 int x, y;
395 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200396 struct {
397 u32 offset;
398 int x, y;
399 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200400
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200401 /* plane control register */
402 u32 ctl;
403
Matt Roper32b7eee2014-12-24 07:59:06 -0800404 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700405 * scaler_id
406 * = -1 : not using a scaler
407 * >= 0 : using a scalers
408 *
409 * plane requiring a scaler:
410 * - During check_plane, its bit is set in
411 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200412 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700413 * - scaler_id indicates the scaler it got assigned.
414 *
415 * plane doesn't require a scaler:
416 * - this can happen when scaling is no more required or plane simply
417 * got disabled.
418 * - During check_plane, corresponding bit is reset in
419 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200420 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700421 */
422 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200423
424 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300425};
426
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000427struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000428 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000429 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800430 int size;
431 u32 base;
432};
433
Chandra Kondurube41e332015-04-07 15:28:36 -0700434#define SKL_MIN_SRC_W 8
435#define SKL_MAX_SRC_W 4096
436#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700437#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700438#define SKL_MIN_DST_W 8
439#define SKL_MAX_DST_W 4096
440#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700441#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700442
443struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700444 int in_use;
445 uint32_t mode;
446};
447
448struct intel_crtc_scaler_state {
449#define SKL_NUM_SCALERS 2
450 struct intel_scaler scalers[SKL_NUM_SCALERS];
451
452 /*
453 * scaler_users: keeps track of users requesting scalers on this crtc.
454 *
455 * If a bit is set, a user is using a scaler.
456 * Here user can be a plane or crtc as defined below:
457 * bits 0-30 - plane (bit position is index from drm_plane_index)
458 * bit 31 - crtc
459 *
460 * Instead of creating a new index to cover planes and crtc, using
461 * existing drm_plane_index for planes which is well less than 31
462 * planes and bit 31 for crtc. This should be fine to cover all
463 * our platforms.
464 *
465 * intel_atomic_setup_scalers will setup available scalers to users
466 * requesting scalers. It will gracefully fail if request exceeds
467 * avilability.
468 */
469#define SKL_CRTC_INDEX 31
470 unsigned scaler_users;
471
472 /* scaler used by crtc for panel fitting purpose */
473 int scaler_id;
474};
475
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200476/* drm_mode->private_flags */
477#define I915_MODE_FLAG_INHERITED 1
478
Matt Roper4e0963c2015-09-24 15:53:15 -0700479struct intel_pipe_wm {
480 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100481 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700482 uint32_t linetime;
483 bool fbc_wm_enabled;
484 bool pipe_enabled;
485 bool sprites_enabled;
486 bool sprites_scaled;
487};
488
Lyudea62163e2016-10-04 14:28:20 -0400489struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700490 struct skl_wm_level wm[8];
491 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400492};
493
494struct skl_pipe_wm {
495 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700496 uint32_t linetime;
497};
498
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200499enum vlv_wm_level {
500 VLV_WM_LEVEL_PM2,
501 VLV_WM_LEVEL_PM5,
502 VLV_WM_LEVEL_DDR_DVFS,
503 NUM_VLV_WM_LEVELS,
504};
505
506struct vlv_wm_state {
507 struct vlv_pipe_wm wm[NUM_VLV_WM_LEVELS];
508 struct vlv_sr_wm sr[NUM_VLV_WM_LEVELS];
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200509 uint8_t num_levels;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200510 bool cxsr;
511};
512
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200513struct vlv_fifo_state {
514 u16 plane[I915_MAX_PLANES];
515};
516
Matt Ropere8f1f022016-05-12 07:05:55 -0700517struct intel_crtc_wm_state {
518 union {
519 struct {
520 /*
521 * Intermediate watermarks; these can be
522 * programmed immediately since they satisfy
523 * both the current configuration we're
524 * switching away from and the new
525 * configuration we're switching to.
526 */
527 struct intel_pipe_wm intermediate;
528
529 /*
530 * Optimal watermarks, programmed post-vblank
531 * when this state is committed.
532 */
533 struct intel_pipe_wm optimal;
534 } ilk;
535
536 struct {
537 /* gen9+ only needs 1-step wm programming */
538 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400539 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700540 } skl;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200541
542 struct {
Ville Syrjälä5012e602017-03-02 19:14:56 +0200543 /* "raw" watermarks (not inverted) */
544 struct vlv_pipe_wm raw[NUM_VLV_WM_LEVELS];
Ville Syrjälä4841da52017-03-02 19:14:59 +0200545 /* intermediate watermarks (inverted) */
546 struct vlv_wm_state intermediate;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200547 /* optimal watermarks (inverted) */
548 struct vlv_wm_state optimal;
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200549 /* display FIFO split */
550 struct vlv_fifo_state fifo_state;
Ville Syrjälä855c79f2017-03-02 19:14:54 +0200551 } vlv;
Matt Ropere8f1f022016-05-12 07:05:55 -0700552 };
553
554 /*
555 * Platforms with two-step watermark programming will need to
556 * update watermark programming post-vblank to switch from the
557 * safe intermediate watermarks to the optimal final
558 * watermarks.
559 */
560 bool need_postvbl_update;
561};
562
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200563struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200564 struct drm_crtc_state base;
565
Daniel Vetterbb760062013-06-06 14:55:52 +0200566 /**
567 * quirks - bitfield with hw state readout quirks
568 *
569 * For various reasons the hw state readout code might not be able to
570 * completely faithfully read out the current state. These cases are
571 * tracked with quirk flags so that fastboot and state checker can act
572 * accordingly.
573 */
Daniel Vetter99535992014-04-13 12:00:33 +0200574#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200575 unsigned long quirks;
576
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100577 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100578 bool update_pipe; /* can a fast modeset be performed? */
579 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200580 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100581 bool fb_changed; /* fb on any of the planes is changed */
Ville Syrjälä236c48e2017-03-02 19:14:58 +0200582 bool fifo_changed; /* FIFO split is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200583
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300584 /* Pipe source size (ie. panel fitter input size)
585 * All planes will be positioned inside this space,
586 * and get clipped at the edges. */
587 int pipe_src_w, pipe_src_h;
588
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200589 /*
590 * Pipe pixel rate, adjusted for
591 * panel fitter/pipe scaler downscaling.
592 */
593 unsigned int pixel_rate;
594
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100595 /* Whether to set up the PCH/FDI. Note that we never allow sharing
596 * between pch encoders and cpu encoders. */
597 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100598
Jesse Barnese43823e2014-11-05 14:26:08 -0800599 /* Are we sending infoframes on the attached port */
600 bool has_infoframe;
601
Daniel Vetter3b117c82013-04-17 20:15:07 +0200602 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200603 * pipe on Haswell and later (where we have a special eDP transcoder)
604 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200605 enum transcoder cpu_transcoder;
606
Daniel Vetter50f3b012013-03-27 00:44:56 +0100607 /*
608 * Use reduced/limited/broadcast rbg range, compressing from the full
609 * range fed into the crtcs.
610 */
611 bool limited_color_range;
612
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300613 /* Bitmask of encoder types (enum intel_output_type)
614 * driven by the pipe.
615 */
616 unsigned int output_types;
617
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200618 /* Whether we should send NULL infoframes. Required for audio. */
619 bool has_hdmi_sink;
620
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200621 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
622 * has_dp_encoder is set. */
623 bool has_audio;
624
Daniel Vetterd8b32242013-04-25 17:54:44 +0200625 /*
626 * Enable dithering, used when the selected pipe bpp doesn't match the
627 * plane bpp.
628 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100629 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100630
Manasi Navare611032b2017-01-24 08:21:49 -0800631 /*
632 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
633 * compliance video pattern tests.
634 * Disable dither only if it is a compliance test request for
635 * 18bpp.
636 */
637 bool dither_force_disable;
638
Daniel Vetterf47709a2013-03-28 10:42:02 +0100639 /* Controls for the clock computation, to override various stages. */
640 bool clock_set;
641
Daniel Vetter09ede542013-04-30 14:01:45 +0200642 /* SDVO TV has a bunch of special case. To make multifunction encoders
643 * work correctly, we need to track this at runtime.*/
644 bool sdvo_tv_clock;
645
Daniel Vettere29c22c2013-02-21 00:00:16 +0100646 /*
647 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
648 * required. This is set in the 2nd loop of calling encoder's
649 * ->compute_config if the first pick doesn't work out.
650 */
651 bool bw_constrained;
652
Daniel Vetterf47709a2013-03-28 10:42:02 +0100653 /* Settings for the intel dpll used on pretty much everything but
654 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300655 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100656
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200657 /* Selected dpll when shared or NULL. */
658 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200659
Daniel Vetter66e985c2013-06-05 13:34:20 +0200660 /* Actual register state of the dpll, for shared dpll cross-checking. */
661 struct intel_dpll_hw_state dpll_hw_state;
662
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300663 /* DSI PLL registers */
664 struct {
665 u32 ctrl, div;
666 } dsi_pll;
667
Daniel Vetter965e0c42013-03-27 00:44:57 +0100668 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200669 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200670
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530671 /* m2_n2 for eDP downclock */
672 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700673 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530674
Daniel Vetterff9a6752013-06-01 17:16:21 +0200675 /*
676 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300677 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
678 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100679 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200680 int port_clock;
681
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100682 /* Used by SDVO (and if we ever fix it, HDMI). */
683 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700684
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300685 uint8_t lane_count;
686
Imre Deak95a7a2a2016-06-13 16:44:35 +0300687 /*
688 * Used by platforms having DP/HDMI PHY with programmable lane
689 * latency optimization.
690 */
691 uint8_t lane_lat_optim_mask;
692
Jesse Barnes2dd24552013-04-25 12:55:01 -0700693 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700694 struct {
695 u32 control;
696 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200697 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700698 } gmch_pfit;
699
700 /* Panel fitter placement and size for Ironlake+ */
701 struct {
702 u32 pos;
703 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100704 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200705 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700706 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100707
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100708 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100709 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100710 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300711
712 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300713
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200714 bool enable_fbc;
715
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300716 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000717
Dave Airlie0e32b392014-05-02 14:02:48 +1000718 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700719
720 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200721
722 /* w/a for waiting 2 vblanks during crtc enable */
723 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700724
725 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
726 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700727
Matt Ropere8f1f022016-05-12 07:05:55 -0700728 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000729
730 /* Gamma mode programmed on the pipe */
731 uint32_t gamma_mode;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +0200732
733 /* bitmask of visible planes (enum plane_id) */
734 u8 active_planes;
Shashank Sharma15953632017-03-13 16:54:03 +0530735
736 /* HDMI scrambling status */
737 bool hdmi_scrambling;
738
739 /* HDMI High TMDS char rate ratio */
740 bool hdmi_high_tmds_clock_ratio;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100741};
742
Jesse Barnes79e53942008-11-07 14:24:08 -0800743struct intel_crtc {
744 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700745 enum pipe pipe;
746 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200748 /*
749 * Whether the crtc and the connected output pipeline is active. Implies
750 * that crtc->enabled is set, i.e. the current mode configuration has
751 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200752 */
753 bool active;
Jesse Barnes652c3932009-08-17 13:31:43 -0700754 bool lowfreq_avail;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200755 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200756 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200757 struct intel_overlay *overlay;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200758 struct intel_flip_work *flip_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100759
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000760 atomic_t unpin_work_count;
761
Daniel Vettere506a0c2012-07-05 12:17:29 +0200762 /* Display surface base address adjustement for pageflips. Note that on
763 * gen4+ this only adjusts up to a tile, offsets within a tile are
764 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200765 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300766 int adjusted_x;
767 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200768
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100769 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300770 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300771 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300772 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700773
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200774 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100775
Chris Wilson8af29b02016-09-09 14:11:47 +0100776 /* global reset count when the last flip was submitted */
777 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200778
Paulo Zanoni86642812013-04-12 17:57:57 -0300779 /* Access to these should be protected by dev_priv->irq_lock. */
780 bool cpu_fifo_underrun_disabled;
781 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300782
783 /* per-pipe watermark state */
784 struct {
785 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700786 union {
787 struct intel_pipe_wm ilk;
Ville Syrjälä7eb49412017-03-02 19:14:53 +0200788 struct vlv_wm_state vlv;
Matt Roper4e0963c2015-09-24 15:53:15 -0700789 } active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300790 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300791
Ville Syrjälä80715b22014-05-15 20:23:23 +0300792 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800793
Jesse Barneseb120ef2015-09-15 14:19:32 -0700794 struct {
795 unsigned start_vbl_count;
796 ktime_t start_vbl_time;
797 int min_vbl, max_vbl;
798 int scanline_start;
799 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200800
Chandra Kondurube41e332015-04-07 15:28:36 -0700801 /* scalers available on this crtc */
802 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800803};
804
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800805struct intel_plane {
806 struct drm_plane base;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200807 u8 plane;
808 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800809 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100810 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800811 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300812 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300813
Matt Roper8e7d6882015-01-21 16:35:41 -0800814 /*
815 * NOTE: Do not place new plane state fields here (e.g., when adding
816 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100817 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800818 */
819
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800820 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100821 const struct intel_crtc_state *crtc_state,
822 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300823 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200824 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800825 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200826 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800827 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800828};
829
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300830struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100831 u16 fifo_size;
832 u16 max_wm;
833 u8 default_wm;
834 u8 guard_size;
835 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836};
837
838struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100839 bool is_desktop : 1;
840 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100841 u16 fsb_freq;
842 u16 mem_freq;
843 u16 display_sr;
844 u16 display_hpll_disable;
845 u16 cursor_sr;
846 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300847};
848
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200849#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800850#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200851#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800852#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100853#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800854#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800855#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800856#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700857#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800858
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300859struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200860 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300861 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300862 struct {
863 enum drm_dp_dual_mode_type type;
864 int max_tmds_clock;
865 } dp_dual_mode;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300866 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200867 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300868 bool has_hdmi_sink;
869 bool has_audio;
870 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200871 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530872 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530873 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300874 void (*write_infoframe)(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100875 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100876 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200877 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300878 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200879 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100880 const struct intel_crtc_state *crtc_state,
881 const struct drm_connector_state *conn_state);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200882 bool (*infoframe_enabled)(struct drm_encoder *encoder,
883 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300884};
885
Dave Airlie0e32b392014-05-02 14:02:48 +1000886struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400887#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300888
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +0530889/*
890 * enum link_m_n_set:
891 * When platform provides two set of M_N registers for dp, we can
892 * program them and switch between them incase of DRRS.
893 * But When only one such register is provided, we have to program the
894 * required divider value on that registers itself based on the DRRS state.
895 *
896 * M1_N1 : Program dp_m_n on M1_N1 registers
897 * dp_m2_n2 on M2_N2 registers (If supported)
898 *
899 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
900 * M2_N2 registers are not supported
901 */
902
903enum link_m_n_set {
904 /* Sets the m1_n1 and m2_n2 */
905 M1_N1 = 0,
906 M2_N2
907};
908
Imre Deak7b3fc172016-10-25 16:12:39 +0300909struct intel_dp_desc {
910 u8 oui[3];
911 u8 device_id[6];
912 u8 hw_rev;
913 u8 sw_major_rev;
914 u8 sw_minor_rev;
915} __packed;
916
Manasi Navarec1617ab2016-12-09 16:22:50 -0800917struct intel_dp_compliance_data {
918 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -0800919 uint8_t video_pattern;
920 uint16_t hdisplay, vdisplay;
921 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800922};
923
924struct intel_dp_compliance {
925 unsigned long test_type;
926 struct intel_dp_compliance_data test_data;
927 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -0800928 int test_link_rate;
929 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800930};
931
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300932struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200933 i915_reg_t output_reg;
934 i915_reg_t aux_ch_ctl_reg;
935 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300936 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300937 int link_rate;
938 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530939 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300940 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300941 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530942 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700943 bool channel_eq_status;
Manasi Navared7e8ef02017-02-07 16:54:11 -0800944 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300945 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300946 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200947 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300948 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300949 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400950 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100951 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Jani Nikula55cfc582017-03-28 17:59:04 +0300952 /* source rates */
953 int num_source_rates;
954 const int *source_rates;
Jani Nikula68f357c2017-03-28 17:59:05 +0300955 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
956 int num_sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200957 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula68f357c2017-03-28 17:59:05 +0300958 bool use_rate_select;
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300959 /* intersection of source and sink rates */
960 int num_common_rates;
961 int common_rates[DP_MAX_SUPPORTED_RATES];
Manasi Navaref4829842016-12-05 16:27:36 -0800962 /* Max lane count for the sink as per DPCD registers */
963 uint8_t max_sink_lane_count;
964 /* Max link BW for the sink as per DPCD registers */
Jani Nikulaa079d102017-04-06 16:44:09 +0300965 int max_sink_link_rate;
Imre Deak7b3fc172016-10-25 16:12:39 +0300966 /* sink or branch descriptor */
967 struct intel_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200969 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300970 uint8_t train_set[4];
971 int panel_power_up_delay;
972 int panel_power_down_delay;
973 int panel_power_cycle_delay;
974 int backlight_on_delay;
975 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300976 struct delayed_work panel_vdd_work;
977 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200978 unsigned long last_power_on;
979 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800980 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000981
Clint Taylor01527b32014-07-07 13:01:46 -0700982 struct notifier_block edp_notifier;
983
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300984 /*
985 * Pipe whose power sequencer is currently locked into
986 * this port. Only relevant on VLV/CHV.
987 */
988 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +0300989 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200990 * Pipe currently driving the port. Used for preventing
991 * the use of the PPS for any pipe currentrly driving
992 * external DP as that will mess things up on VLV.
993 */
994 enum pipe active_pipe;
995 /*
Imre Deak78597992016-06-16 16:37:20 +0300996 * Set if the sequencer may be reset due to a power transition,
997 * requiring a reinitialization. Only relevant on BXT.
998 */
999 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03001000 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03001001
Dave Airlie0e32b392014-05-02 14:02:48 +10001002 bool can_mst; /* this port supports mst */
1003 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03001004 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +10001005 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +03001006 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001007
Dave Airlie0e32b392014-05-02 14:02:48 +10001008 /* mst connector list */
1009 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1010 struct drm_dp_mst_topology_mgr mst_mgr;
1011
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001012 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +00001013 /*
1014 * This function returns the value we have to program the AUX_CTL
1015 * register with to kick off an AUX transaction.
1016 */
1017 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1018 bool has_aux_irq,
1019 int send_bytes,
1020 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001021
1022 /* This is called before a link training is starterd */
1023 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1024
Todd Previtec5d5ab72015-04-15 08:38:38 -07001025 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001026 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001027};
1028
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301029struct intel_lspcon {
1030 bool active;
1031 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301032};
1033
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001034struct intel_digital_port {
1035 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001036 enum port port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07001037 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001038 struct intel_dp dp;
1039 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301040 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001041 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001042 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001043 uint8_t max_lanes;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001044 enum intel_display_power_domain ddi_io_power_domain;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001045};
1046
Dave Airlie0e32b392014-05-02 14:02:48 +10001047struct intel_dp_mst_encoder {
1048 struct intel_encoder base;
1049 enum pipe pipe;
1050 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001051 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001052};
1053
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001054static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001055vlv_dport_to_channel(struct intel_digital_port *dport)
1056{
1057 switch (dport->port) {
1058 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001059 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001060 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001061 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001062 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001063 default:
1064 BUG();
1065 }
1066}
1067
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001068static inline enum dpio_phy
1069vlv_dport_to_phy(struct intel_digital_port *dport)
1070{
1071 switch (dport->port) {
1072 case PORT_B:
1073 case PORT_C:
1074 return DPIO_PHY0;
1075 case PORT_D:
1076 return DPIO_PHY1;
1077 default:
1078 BUG();
1079 }
1080}
1081
1082static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001083vlv_pipe_to_channel(enum pipe pipe)
1084{
1085 switch (pipe) {
1086 case PIPE_A:
1087 case PIPE_C:
1088 return DPIO_CH0;
1089 case PIPE_B:
1090 return DPIO_CH1;
1091 default:
1092 BUG();
1093 }
1094}
1095
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001096static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001097intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001098{
Chris Wilsonf875c152010-09-09 15:44:14 +01001099 return dev_priv->pipe_to_crtc_mapping[pipe];
1100}
1101
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001102static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001103intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001104{
Chris Wilson417ae142011-01-19 15:04:42 +00001105 return dev_priv->plane_to_crtc_mapping[plane];
1106}
1107
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001108struct intel_flip_work {
1109 struct work_struct unpin_work;
1110 struct work_struct mmio_work;
1111
Daniel Vetter5a21b662016-05-24 17:13:53 +02001112 struct drm_crtc *crtc;
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001113 struct i915_vma *old_vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001114 struct drm_framebuffer *old_fb;
1115 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001116 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +00001117 atomic_t pending;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001118 u32 flip_count;
1119 u32 gtt_offset;
1120 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +03001121 u32 flip_queued_vblank;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001122 u32 flip_ready_vblank;
1123 unsigned int rotation;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001124};
1125
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001126struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001127 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001128};
Daniel Vetterb9805142012-08-31 17:37:33 +02001129
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001130static inline struct intel_encoder *
1131intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001132{
1133 return to_intel_connector(connector)->encoder;
1134}
1135
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001136static inline struct intel_digital_port *
1137enc_to_dig_port(struct drm_encoder *encoder)
1138{
Ander Conselvan de Oliveira9a5da002017-02-24 16:18:45 +02001139 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1140
1141 switch (intel_encoder->type) {
1142 case INTEL_OUTPUT_UNKNOWN:
1143 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1144 case INTEL_OUTPUT_DP:
1145 case INTEL_OUTPUT_EDP:
1146 case INTEL_OUTPUT_HDMI:
1147 return container_of(encoder, struct intel_digital_port,
1148 base.base);
1149 default:
1150 return NULL;
1151 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001152}
1153
Dave Airlie0e32b392014-05-02 14:02:48 +10001154static inline struct intel_dp_mst_encoder *
1155enc_to_mst(struct drm_encoder *encoder)
1156{
1157 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1158}
1159
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001160static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1161{
1162 return &enc_to_dig_port(encoder)->dp;
1163}
1164
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001165static inline struct intel_digital_port *
1166dp_to_dig_port(struct intel_dp *intel_dp)
1167{
1168 return container_of(intel_dp, struct intel_digital_port, dp);
1169}
1170
Imre Deakdd75f6d2016-11-21 21:15:05 +02001171static inline struct intel_lspcon *
1172dp_to_lspcon(struct intel_dp *intel_dp)
1173{
1174 return &dp_to_dig_port(intel_dp)->lspcon;
1175}
1176
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001177static inline struct intel_digital_port *
1178hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1179{
1180 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001181}
1182
Daniel Vetter47339cd2014-09-30 10:56:46 +02001183/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001184bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001185 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001186bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001187 enum transcoder pch_transcoder,
1188 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001189void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1190 enum pipe pipe);
1191void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1192 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001193void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1194void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001195
1196/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1198void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301199void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1200void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1201void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001202void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1203void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001204void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001205void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1206void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Chris Wilson1300b4f2017-03-12 13:54:26 +00001207
1208static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1209 u32 mask)
1210{
1211 return mask & ~i915->rps.pm_intrmsk_mbz;
1212}
1213
Daniel Vetterb9632912014-09-30 10:56:44 +02001214void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1215void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001216static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1217{
1218 /*
1219 * We only use drm_irq_uninstall() at unload and VT switch, so
1220 * this is the only thing we need to check.
1221 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001222 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001223}
1224
Ville Syrjäläa225f072014-04-29 13:35:45 +03001225int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001226void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1227 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001228void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1229 unsigned int pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301230void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1231void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1232void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001233
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001234/* intel_crt.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001235void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001236void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001237
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001238/* intel_ddi.c */
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001239void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1240 struct intel_crtc_state *old_crtc_state,
1241 struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02001242void hsw_fdi_link_train(struct intel_crtc *crtc,
1243 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001244void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001245enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1246bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001247void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001248void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1249 enum transcoder cpu_transcoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001250void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1251void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001252struct intel_encoder *
1253intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001254void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001255void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001256bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Libin Yang9935f7f2016-11-28 20:07:06 +08001257bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1258 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001259void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001260 struct intel_crtc_state *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001261
Dave Airlie0e32b392014-05-02 14:02:48 +10001262void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001263 struct intel_crtc_state *pipe_config);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001264void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1265 bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001266uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001267u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1268
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001269unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1270 int plane, unsigned int height);
Daniel Vetterb680c372014-09-19 18:27:27 +02001271
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001272/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001273void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001274void intel_audio_codec_enable(struct intel_encoder *encoder,
1275 const struct intel_crtc_state *crtc_state,
1276 const struct drm_connector_state *conn_state);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001277void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001278void i915_audio_component_init(struct drm_i915_private *dev_priv);
1279void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301280void intel_audio_init(struct drm_i915_private *dev_priv);
1281void intel_audio_deinit(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001282
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001283/* intel_cdclk.c */
Paulo Zanonie1cd3322017-02-21 18:23:27 -03001284void skl_init_cdclk(struct drm_i915_private *dev_priv);
1285void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1286void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1287void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001288void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1289void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1290void intel_update_cdclk(struct drm_i915_private *dev_priv);
1291void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001292bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1293 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001294void intel_set_cdclk(struct drm_i915_private *dev_priv,
1295 const struct intel_cdclk_state *cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001296
Daniel Vetterb680c372014-09-19 18:27:27 +02001297/* intel_display.c */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001298enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001299void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001300int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001301int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1302 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001303int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1304 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001305void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1306void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Matt Roper65a3fea2015-01-21 16:35:42 -08001307extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001308void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001309unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001310 const struct intel_plane_state *state,
1311 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001312void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001313 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001314unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001315bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001316void intel_mark_busy(struct drm_i915_private *dev_priv);
1317void intel_mark_idle(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001318void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001319int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001320void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001321void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001322int intel_connector_init(struct intel_connector *);
1323struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001324bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001325void intel_connector_attach_encoder(struct intel_connector *connector,
1326 struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001327struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1328 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001329enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001330int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1331 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001332enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1333 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001334static inline bool
1335intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1336 enum intel_output_type type)
1337{
1338 return crtc_state->output_types & (1 << type);
1339}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001340static inline bool
1341intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1342{
1343 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001344 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001345 (1 << INTEL_OUTPUT_DP_MST) |
1346 (1 << INTEL_OUTPUT_EDP));
1347}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001348static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001349intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001350{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001351 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001352}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001353static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001354intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001355{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001356 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001357
1358 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001359 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001360}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001361
1362u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1363
Paulo Zanoni87440422013-09-24 15:48:31 -03001364int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001365void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001366 struct intel_digital_port *dport,
1367 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001368bool intel_get_load_detect_pipe(struct drm_connector *connector,
1369 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001370 struct intel_load_detect_pipe *old,
1371 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001372void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001373 struct intel_load_detect_pipe *old,
1374 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001375struct i915_vma *
1376intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001377void intel_unpin_fb_vma(struct i915_vma *vma);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001378struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001379intel_framebuffer_create(struct drm_i915_gem_object *obj,
1380 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001381void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001382void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001383void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001384int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001385 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001386void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001387 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001388int intel_plane_atomic_get_property(struct drm_plane *plane,
1389 const struct drm_plane_state *state,
1390 struct drm_property *property,
1391 uint64_t *val);
1392int intel_plane_atomic_set_property(struct drm_plane *plane,
1393 struct drm_plane_state *state,
1394 struct drm_property *property,
1395 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001396int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1397 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001398
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001399void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1400 enum pipe pipe);
1401
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001402int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001403 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001404void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001405int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001406
Daniel Vetter716c2e52014-06-25 22:02:02 +03001407/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001408void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1409 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001410void assert_pll(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, bool state);
1412#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1413#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001414void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1415#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1416#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001417void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1418 enum pipe pipe, bool state);
1419#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1420#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001421void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001422#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1423#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001424u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001425 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001426void intel_prepare_reset(struct drm_i915_private *dev_priv);
1427void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001428void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1429void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001430void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301431void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1432void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001433void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001434unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301435void skl_enable_dc6(struct drm_i915_private *dev_priv);
1436void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001437void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001438 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05301439void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001440int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001441bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001442 struct dpll *best_clock);
1443int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001444
Ville Syrjälä525b9312016-10-31 22:37:02 +02001445bool intel_crtc_active(struct intel_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001446void hsw_enable_ips(struct intel_crtc *crtc);
1447void hsw_disable_ips(struct intel_crtc *crtc);
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001448enum intel_display_power_domain intel_port_to_power_domain(enum port port);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001449void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001450 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001451
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001452int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001453int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001454
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001455static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1456{
1457 return i915_ggtt_offset(state->vma);
1458}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001459
Ville Syrjälä2e881262017-03-17 23:17:56 +02001460u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1461 const struct intel_plane_state *plane_state);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001462u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1463 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001464int skl_check_plane_surface(struct intel_plane_state *plane_state);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02001465int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001466
Daniel Vettereb805622015-05-04 14:58:44 +02001467/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001468void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001469void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001470void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001471void intel_csr_ucode_suspend(struct drm_i915_private *);
1472void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001473
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001474/* intel_dp.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001475bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1476 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001477bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1478 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001479void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001480 int link_rate, uint8_t lane_count,
1481 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001482int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1483 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001484void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001485void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1486void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001487void intel_dp_encoder_reset(struct drm_encoder *encoder);
1488void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001489void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001490int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001491bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001492 struct intel_crtc_state *pipe_config,
1493 struct drm_connector_state *conn_state);
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001494bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001495enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1496 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001497void intel_edp_backlight_on(struct intel_dp *intel_dp);
1498void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001499void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001500void intel_edp_panel_on(struct intel_dp *intel_dp);
1501void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001502void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1503void intel_dp_mst_suspend(struct drm_device *dev);
1504void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001505int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001506int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001507void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001508void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001509uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001510void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001511void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1512 struct intel_crtc_state *crtc_state);
1513void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1514 struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001515void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1516 unsigned int frontbuffer_bits);
1517void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1518 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001519
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001520void
1521intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1522 uint8_t dp_train_pat);
1523void
1524intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1525void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1526uint8_t
1527intel_dp_voltage_max(struct intel_dp *intel_dp);
1528uint8_t
1529intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1530void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1531 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001532bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001533bool
1534intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1535
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001536static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1537{
1538 return ~((1 << lane_count) - 1) & 0xf;
1539}
1540
Imre Deak24e807e2016-10-24 19:33:28 +03001541bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Imre Deak489375c2016-10-24 19:33:31 +03001542bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1543 struct intel_dp_desc *desc);
Imre Deak12a47a422016-10-24 19:33:29 +03001544bool intel_dp_read_desc(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001545int intel_dp_link_required(int pixel_clock, int bpp);
1546int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Imre Deak390b4e02017-01-27 11:39:19 +02001547bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1548 struct intel_digital_port *port);
Imre Deak24e807e2016-10-24 19:33:28 +03001549
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001550/* intel_dp_aux_backlight.c */
1551int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1552
Dave Airlie0e32b392014-05-02 14:02:48 +10001553/* intel_dp_mst.c */
1554int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1555void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001556/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001557void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001558
Jani Nikula90198352016-04-26 16:14:25 +03001559/* intel_dsi_dcs_backlight.c */
1560int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001561
1562/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001563void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001564/* intel_hotplug.c */
1565void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001566
1567
Daniel Vetter0632fef2013-10-08 17:44:49 +02001568/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001569#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001570extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001571extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001572extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001573extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001574extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1575extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001576#else
1577static inline int intel_fbdev_init(struct drm_device *dev)
1578{
1579 return 0;
1580}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001581
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001582static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001583{
1584}
1585
1586static inline void intel_fbdev_fini(struct drm_device *dev)
1587{
1588}
1589
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001590static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001591{
1592}
1593
Jani Nikulad9c409d2016-10-04 10:53:48 +03001594static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1595{
1596}
1597
Daniel Vetter0632fef2013-10-08 17:44:49 +02001598static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001599{
1600}
1601#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001602
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001603/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001604void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1605 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001606bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001607void intel_fbc_pre_update(struct intel_crtc *crtc,
1608 struct intel_crtc_state *crtc_state,
1609 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001610void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001611void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001612void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001613void intel_fbc_enable(struct intel_crtc *crtc,
1614 struct intel_crtc_state *crtc_state,
1615 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001616void intel_fbc_disable(struct intel_crtc *crtc);
1617void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001618void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1619 unsigned int frontbuffer_bits,
1620 enum fb_op_origin origin);
1621void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001622 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001623void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001624void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001625
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001626/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001627void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1628 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001629void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1630 struct intel_connector *intel_connector);
1631struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1632bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001633 struct intel_crtc_state *pipe_config,
1634 struct drm_connector_state *conn_state);
Shashank Sharma15953632017-03-13 16:54:03 +05301635void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1636 struct drm_connector *connector,
1637 bool high_tmds_clock_ratio,
1638 bool scrambling);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001639void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001640
1641
1642/* intel_lvds.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001643void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001644struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001645bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001646
1647
1648/* intel_modes.c */
1649int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001650 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001651int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001652void intel_attach_force_audio_property(struct drm_connector *connector);
1653void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001654void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001655
1656
1657/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001658void intel_setup_overlay(struct drm_i915_private *dev_priv);
1659void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001660int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001661int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1662 struct drm_file *file_priv);
1663int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1664 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001665void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001666
1667
1668/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001669int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301670 struct drm_display_mode *fixed_mode,
1671 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001672void intel_panel_fini(struct intel_panel *panel);
1673void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1674 struct drm_display_mode *adjusted_mode);
1675void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001676 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001677 int fitting_mode);
1678void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001679 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001680 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001681void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1682 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001683int intel_panel_setup_backlight(struct drm_connector *connector,
1684 enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001685void intel_panel_enable_backlight(struct intel_connector *connector);
1686void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001687void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001688enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301689extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001690 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301691 struct drm_display_mode *fixed_mode,
1692 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001693
1694#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001695int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001696void intel_backlight_device_unregister(struct intel_connector *connector);
1697#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001698static int intel_backlight_device_register(struct intel_connector *connector)
1699{
1700 return 0;
1701}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001702static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1703{
1704}
1705#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001706
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001707
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001708/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001709void intel_psr_enable(struct intel_dp *intel_dp);
1710void intel_psr_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001711void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001712 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001713void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001714 unsigned frontbuffer_bits,
1715 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001716void intel_psr_init(struct drm_i915_private *dev_priv);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001717void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001718 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001719
Daniel Vetter9c065a72014-09-30 10:56:38 +02001720/* intel_runtime_pm.c */
1721int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001722void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001723void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1724void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001725void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001726void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1727void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001728void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001729const char *
1730intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001731
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001732bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1733 enum intel_display_power_domain domain);
1734bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1735 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001736void intel_display_power_get(struct drm_i915_private *dev_priv,
1737 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001738bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1739 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001740void intel_display_power_put(struct drm_i915_private *dev_priv,
1741 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001742
1743static inline void
1744assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1745{
1746 WARN_ONCE(dev_priv->pm.suspended,
1747 "Device suspended during HW access\n");
1748}
1749
1750static inline void
1751assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1752{
1753 assert_rpm_device_not_suspended(dev_priv);
Chris Wilson1f58c8e2017-03-02 07:41:57 +00001754 WARN_ONCE(!atomic_read(&dev_priv->pm.wakeref_count),
1755 "RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001756}
1757
Imre Deak1f814da2015-12-16 02:52:19 +02001758/**
1759 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1760 * @dev_priv: i915 device instance
1761 *
1762 * This function disable asserts that check if we hold an RPM wakelock
1763 * reference, while keeping the device-not-suspended checks still enabled.
1764 * It's meant to be used only in special circumstances where our rule about
1765 * the wakelock refcount wrt. the device power state doesn't hold. According
1766 * to this rule at any point where we access the HW or want to keep the HW in
1767 * an active state we must hold an RPM wakelock reference acquired via one of
1768 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1769 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1770 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1771 * users should avoid using this function.
1772 *
1773 * Any calls to this function must have a symmetric call to
1774 * enable_rpm_wakeref_asserts().
1775 */
1776static inline void
1777disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1778{
1779 atomic_inc(&dev_priv->pm.wakeref_count);
1780}
1781
1782/**
1783 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1784 * @dev_priv: i915 device instance
1785 *
1786 * This function re-enables the RPM assert checks after disabling them with
1787 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1788 * circumstances otherwise its use should be avoided.
1789 *
1790 * Any calls to this function must have a symmetric call to
1791 * disable_rpm_wakeref_asserts().
1792 */
1793static inline void
1794enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1795{
1796 atomic_dec(&dev_priv->pm.wakeref_count);
1797}
1798
Daniel Vetter9c065a72014-09-30 10:56:38 +02001799void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001800bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001801void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1802void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1803
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001804void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1805
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001806void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1807 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001808bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1809 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001810
1811
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001812/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001813void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001814void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001815int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001816void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001817void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001818void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00001819void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001820void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1821void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001822void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001823void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001824void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1825void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1826void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1827void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1828void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001829void gen6_rps_busy(struct drm_i915_private *dev_priv);
1830void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001831void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001832void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001833 struct intel_rps_client *rps,
1834 unsigned long submitted);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001835void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001836void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001837void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001838void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001839void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1840 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04001841void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1842 struct skl_pipe_wm *out);
Ville Syrjälä602ae832017-03-02 19:15:02 +02001843void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001844bool intel_can_enable_sagv(struct drm_atomic_state *state);
1845int intel_enable_sagv(struct drm_i915_private *dev_priv);
1846int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04001847bool skl_wm_level_equals(const struct skl_wm_level *l1,
1848 const struct skl_wm_level *l2);
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01001849bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1850 const struct skl_ddb_entry *ddb,
1851 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08001852bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001853int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1854static inline int intel_enable_rc6(void)
1855{
1856 return i915.enable_rc6;
1857}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001858
1859/* intel_sdvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001860bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001861 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001862
1863
1864/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001865int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1866 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02001867struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001868 enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001869int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1870 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001871void intel_pipe_update_start(struct intel_crtc *crtc);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001872void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001873
1874/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001875void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001876
Matt Roperea2c67b2014-12-23 10:41:52 -08001877/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001878int intel_connector_atomic_get_property(struct drm_connector *connector,
1879 const struct drm_connector_state *state,
1880 struct drm_property *property,
1881 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001882struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1883void intel_crtc_destroy_state(struct drm_crtc *crtc,
1884 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001885struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1886void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001887
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001888static inline struct intel_crtc_state *
1889intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1890 struct intel_crtc *crtc)
1891{
1892 struct drm_crtc_state *crtc_state;
1893 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1894 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001895 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001896
1897 return to_intel_crtc_state(crtc_state);
1898}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001899
Mahesh Kumarccc24b32016-12-01 21:19:38 +05301900static inline struct intel_crtc_state *
1901intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1902 struct intel_crtc *crtc)
1903{
1904 struct drm_crtc_state *crtc_state;
1905
1906 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1907
1908 if (crtc_state)
1909 return to_intel_crtc_state(crtc_state);
1910 else
1911 return NULL;
1912}
1913
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001914static inline struct intel_plane_state *
1915intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1916 struct intel_plane *plane)
1917{
1918 struct drm_plane_state *plane_state;
1919
1920 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1921
1922 return to_intel_plane_state(plane_state);
1923}
1924
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02001925int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1926 struct intel_crtc *intel_crtc,
1927 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001928
1929/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001930struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001931struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1932void intel_plane_destroy_state(struct drm_plane *plane,
1933 struct drm_plane_state *state);
1934extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01001935int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1936 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08001937
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001938/* intel_color.c */
1939void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001940int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001941void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1942void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001943
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301944/* intel_lspcon.c */
1945bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05301946void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02001947void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001948
1949/* intel_pipe_crc.c */
1950int intel_pipe_crc_create(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001951#ifdef CONFIG_DEBUG_FS
1952int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1953 size_t *values_cnt);
1954#else
1955#define intel_crtc_set_crc_source NULL
1956#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001957extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08001958#endif /* __INTEL_DRV_H__ */