blob: 72e8eacc2c03ad719ff89885c8ab21b22a2d0349 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Dave Airlie
30 */
31#include <linux/seq_file.h>
32#include <linux/atomic.h>
33#include <linux/wait.h>
34#include <linux/kref.h>
35#include <linux/slab.h>
36#include <linux/firmware.h>
37#include <drm/drmP.h>
38#include "amdgpu.h"
39#include "amdgpu_trace.h"
40
41/*
42 * Fences
43 * Fences mark an event in the GPUs pipeline and are used
44 * for GPU/CPU synchronization. When the fence is written,
45 * it is expected that all buffers associated with that fence
46 * are no longer in use by the associated ring on the GPU and
47 * that the the relevant GPU caches have been flushed.
48 */
49
Christian König22e5a2f2016-03-11 15:12:53 +010050struct amdgpu_fence {
Chris Wilsonf54d1862016-10-25 13:00:45 +010051 struct dma_fence base;
Christian König22e5a2f2016-03-11 15:12:53 +010052
53 /* RB, DMA, etc. */
54 struct amdgpu_ring *ring;
Christian König22e5a2f2016-03-11 15:12:53 +010055};
56
Chunming Zhoub49c84a2015-11-05 11:28:28 +080057static struct kmem_cache *amdgpu_fence_slab;
Chunming Zhoub49c84a2015-11-05 11:28:28 +080058
Rex Zhud573de22016-05-12 13:27:28 +080059int amdgpu_fence_slab_init(void)
60{
61 amdgpu_fence_slab = kmem_cache_create(
62 "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
63 SLAB_HWCACHE_ALIGN, NULL);
64 if (!amdgpu_fence_slab)
65 return -ENOMEM;
66 return 0;
67}
68
69void amdgpu_fence_slab_fini(void)
70{
Grazvydas Ignotas0f104252016-10-23 21:31:43 +030071 rcu_barrier();
Rex Zhud573de22016-05-12 13:27:28 +080072 kmem_cache_destroy(amdgpu_fence_slab);
73}
Christian König22e5a2f2016-03-11 15:12:53 +010074/*
75 * Cast helper
76 */
Chris Wilsonf54d1862016-10-25 13:00:45 +010077static const struct dma_fence_ops amdgpu_fence_ops;
78static inline struct amdgpu_fence *to_amdgpu_fence(struct dma_fence *f)
Christian König22e5a2f2016-03-11 15:12:53 +010079{
80 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
81
82 if (__f->base.ops == &amdgpu_fence_ops)
83 return __f;
84
85 return NULL;
86}
87
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088/**
89 * amdgpu_fence_write - write a fence value
90 *
91 * @ring: ring the fence is associated with
92 * @seq: sequence number to write
93 *
94 * Writes a fence value to memory (all asics).
95 */
96static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
97{
98 struct amdgpu_fence_driver *drv = &ring->fence_drv;
99
100 if (drv->cpu_addr)
101 *drv->cpu_addr = cpu_to_le32(seq);
102}
103
104/**
105 * amdgpu_fence_read - read a fence value
106 *
107 * @ring: ring the fence is associated with
108 *
109 * Reads a fence value from memory (all asics).
110 * Returns the value of the fence read from memory.
111 */
112static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
113{
114 struct amdgpu_fence_driver *drv = &ring->fence_drv;
115 u32 seq = 0;
116
117 if (drv->cpu_addr)
118 seq = le32_to_cpu(*drv->cpu_addr);
119 else
Christian König742c0852016-03-14 15:46:06 +0100120 seq = atomic_read(&drv->last_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121
122 return seq;
123}
124
125/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 * amdgpu_fence_emit - emit a fence on the requested ring
127 *
128 * @ring: ring the fence is associated with
Christian König364beb22016-02-16 17:39:39 +0100129 * @f: resulting fence object
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 *
131 * Emits a fence command on the requested ring (all asics).
132 * Returns 0 on success, -ENOMEM on failure.
133 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100134int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135{
136 struct amdgpu_device *adev = ring->adev;
Christian König364beb22016-02-16 17:39:39 +0100137 struct amdgpu_fence *fence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100138 struct dma_fence *old, **ptr;
Christian König742c0852016-03-14 15:46:06 +0100139 uint32_t seq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140
Christian König364beb22016-02-16 17:39:39 +0100141 fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
142 if (fence == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143 return -ENOMEM;
Christian König364beb22016-02-16 17:39:39 +0100144
Christian König742c0852016-03-14 15:46:06 +0100145 seq = ++ring->fence_drv.sync_seq;
Christian König364beb22016-02-16 17:39:39 +0100146 fence->ring = ring;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100147 dma_fence_init(&fence->base, &amdgpu_fence_ops,
148 &ring->fence_drv.lock,
149 adev->fence_context + ring->idx,
150 seq);
Chunming Zhou890ee232015-06-01 14:35:03 +0800151 amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
Christian König742c0852016-03-14 15:46:06 +0100152 seq, AMDGPU_FENCE_FLAG_INT);
Christian Königc89377d2016-03-13 19:19:48 +0100153
Christian König742c0852016-03-14 15:46:06 +0100154 ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
Christian Königc89377d2016-03-13 19:19:48 +0100155 /* This function can't be called concurrently anyway, otherwise
156 * emitting the fence would mess up the hardware ring buffer.
157 */
Chunming Zhoufc387a02016-03-31 11:07:14 +0800158 old = rcu_dereference_protected(*ptr, 1);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100159 if (old && !dma_fence_is_signaled(old)) {
Chunming Zhoufc387a02016-03-31 11:07:14 +0800160 DRM_INFO("rcu slot is busy\n");
Chris Wilsonf54d1862016-10-25 13:00:45 +0100161 dma_fence_wait(old, false);
Chunming Zhoufc387a02016-03-31 11:07:14 +0800162 }
Christian Königc89377d2016-03-13 19:19:48 +0100163
Chris Wilsonf54d1862016-10-25 13:00:45 +0100164 rcu_assign_pointer(*ptr, dma_fence_get(&fence->base));
Christian Königc89377d2016-03-13 19:19:48 +0100165
Christian König364beb22016-02-16 17:39:39 +0100166 *f = &fence->base;
Christian Königc89377d2016-03-13 19:19:48 +0100167
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 return 0;
169}
170
171/**
pding43ca8ef2017-10-13 15:38:35 +0800172 * amdgpu_fence_emit_polling - emit a fence on the requeste ring
173 *
174 * @ring: ring the fence is associated with
175 * @s: resulting sequence number
176 *
177 * Emits a fence command on the requested ring (all asics).
178 * Used For polling fence.
179 * Returns 0 on success, -ENOMEM on failure.
180 */
181int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s)
182{
183 uint32_t seq;
184
185 if (!s)
186 return -EINVAL;
187
188 seq = ++ring->fence_drv.sync_seq;
189 amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
190 seq, AMDGPU_FENCE_FLAG_INT);
191
192 *s = seq;
193
194 return 0;
195}
196
197/**
Christian Königc2776af2015-11-03 13:27:39 +0100198 * amdgpu_fence_schedule_fallback - schedule fallback check
199 *
200 * @ring: pointer to struct amdgpu_ring
201 *
202 * Start a timer as fallback to our interrupts.
203 */
204static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
205{
206 mod_timer(&ring->fence_drv.fallback_timer,
207 jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
208}
209
210/**
Christian Königca08e042016-03-11 17:57:56 +0100211 * amdgpu_fence_process - check for fence activity
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400212 *
213 * @ring: pointer to struct amdgpu_ring
214 *
215 * Checks the current fence value and calculates the last
Christian Königca08e042016-03-11 17:57:56 +0100216 * signalled fence value. Wakes the fence queue if the
217 * sequence number has increased.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400218 */
Christian Königca08e042016-03-11 17:57:56 +0100219void amdgpu_fence_process(struct amdgpu_ring *ring)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400220{
Christian König4a7d74f2016-03-14 14:29:46 +0100221 struct amdgpu_fence_driver *drv = &ring->fence_drv;
Christian König742c0852016-03-14 15:46:06 +0100222 uint32_t seq, last_seq;
Christian König4a7d74f2016-03-14 14:29:46 +0100223 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400224
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225 do {
Christian König742c0852016-03-14 15:46:06 +0100226 last_seq = atomic_read(&ring->fence_drv.last_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400227 seq = amdgpu_fence_read(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400228
Christian König742c0852016-03-14 15:46:06 +0100229 } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400230
Christian König742c0852016-03-14 15:46:06 +0100231 if (seq != ring->fence_drv.sync_seq)
Christian Königc2776af2015-11-03 13:27:39 +0100232 amdgpu_fence_schedule_fallback(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400233
Christian König2ef004d2016-07-12 13:57:03 +0200234 if (unlikely(seq == last_seq))
235 return;
236
Christian König4f399a02016-06-24 21:11:51 +0200237 last_seq &= drv->num_fences_mask;
238 seq &= drv->num_fences_mask;
239
Christian König2ef004d2016-07-12 13:57:03 +0200240 do {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100241 struct dma_fence *fence, **ptr;
Christian König4a7d74f2016-03-14 14:29:46 +0100242
Christian König4f399a02016-06-24 21:11:51 +0200243 ++last_seq;
244 last_seq &= drv->num_fences_mask;
245 ptr = &drv->fences[last_seq];
Christian König4a7d74f2016-03-14 14:29:46 +0100246
247 /* There is always exactly one thread signaling this fence slot */
248 fence = rcu_dereference_protected(*ptr, 1);
Muhammad Falak R Wani84fae132016-05-01 00:30:24 +0530249 RCU_INIT_POINTER(*ptr, NULL);
Christian König4a7d74f2016-03-14 14:29:46 +0100250
Christian König4f399a02016-06-24 21:11:51 +0200251 if (!fence)
252 continue;
Christian König4a7d74f2016-03-14 14:29:46 +0100253
Chris Wilsonf54d1862016-10-25 13:00:45 +0100254 r = dma_fence_signal(fence);
Christian König4a7d74f2016-03-14 14:29:46 +0100255 if (!r)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100256 DMA_FENCE_TRACE(fence, "signaled from irq context\n");
Christian König4a7d74f2016-03-14 14:29:46 +0100257 else
258 BUG();
259
Chris Wilsonf54d1862016-10-25 13:00:45 +0100260 dma_fence_put(fence);
Christian König2ef004d2016-07-12 13:57:03 +0200261 } while (last_seq != seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400262}
263
264/**
Christian Königc2776af2015-11-03 13:27:39 +0100265 * amdgpu_fence_fallback - fallback for hardware interrupts
266 *
267 * @work: delayed work item
268 *
269 * Checks for fence activity.
270 */
Kees Cook86cb30e2017-10-17 20:21:24 -0700271static void amdgpu_fence_fallback(struct timer_list *t)
Christian Königc2776af2015-11-03 13:27:39 +0100272{
Kees Cook86cb30e2017-10-17 20:21:24 -0700273 struct amdgpu_ring *ring = from_timer(ring, t,
274 fence_drv.fallback_timer);
Christian Königc2776af2015-11-03 13:27:39 +0100275
276 amdgpu_fence_process(ring);
277}
278
279/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400280 * amdgpu_fence_wait_empty - wait for all fences to signal
281 *
282 * @adev: amdgpu device pointer
283 * @ring: ring index the fence is associated with
284 *
285 * Wait for all fences on the requested ring to signal (all asics).
286 * Returns 0 if the fences have passed, error for all other cases.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400287 */
288int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
289{
Mark Rutland6aa7de02017-10-23 14:07:29 -0700290 uint64_t seq = READ_ONCE(ring->fence_drv.sync_seq);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100291 struct dma_fence *fence, **ptr;
Christian Königf09c2be2016-03-13 19:37:01 +0100292 int r;
Christian König00d2a2b2015-08-07 16:15:36 +0200293
monk.liu7f06c232015-07-30 18:28:12 +0800294 if (!seq)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400295 return 0;
296
Christian Königf09c2be2016-03-13 19:37:01 +0100297 ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
298 rcu_read_lock();
299 fence = rcu_dereference(*ptr);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100300 if (!fence || !dma_fence_get_rcu(fence)) {
Christian Königf09c2be2016-03-13 19:37:01 +0100301 rcu_read_unlock();
302 return 0;
303 }
304 rcu_read_unlock();
305
Chris Wilsonf54d1862016-10-25 13:00:45 +0100306 r = dma_fence_wait(fence, false);
307 dma_fence_put(fence);
Christian Königf09c2be2016-03-13 19:37:01 +0100308 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400309}
310
311/**
pding43ca8ef2017-10-13 15:38:35 +0800312 * amdgpu_fence_wait_polling - busy wait for givn sequence number
313 *
314 * @ring: ring index the fence is associated with
315 * @wait_seq: sequence number to wait
316 * @timeout: the timeout for waiting in usecs
317 *
318 * Wait for all fences on the requested ring to signal (all asics).
319 * Returns left time if no timeout, 0 or minus if timeout.
320 */
321signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
322 uint32_t wait_seq,
323 signed long timeout)
324{
325 uint32_t seq;
326
327 do {
328 seq = amdgpu_fence_read(ring);
329 udelay(5);
330 timeout -= 5;
331 } while ((int32_t)(wait_seq - seq) > 0 && timeout > 0);
332
333 return timeout > 0 ? timeout : 0;
334}
335/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400336 * amdgpu_fence_count_emitted - get the count of emitted fences
337 *
338 * @ring: ring the fence is associated with
339 *
340 * Get the number of fences emitted on the requested ring (all asics).
341 * Returns the number of emitted fences on the ring. Used by the
342 * dynpm code to ring track activity.
343 */
344unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
345{
346 uint64_t emitted;
347
348 /* We are not protected by ring lock when reading the last sequence
349 * but it's ok to report slightly wrong fence count here.
350 */
351 amdgpu_fence_process(ring);
Christian König742c0852016-03-14 15:46:06 +0100352 emitted = 0x100000000ull;
353 emitted -= atomic_read(&ring->fence_drv.last_seq);
Mark Rutland6aa7de02017-10-23 14:07:29 -0700354 emitted += READ_ONCE(ring->fence_drv.sync_seq);
Christian König742c0852016-03-14 15:46:06 +0100355 return lower_32_bits(emitted);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400356}
357
358/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400359 * amdgpu_fence_driver_start_ring - make the fence driver
360 * ready for use on the requested ring.
361 *
362 * @ring: ring to start the fence driver on
363 * @irq_src: interrupt source to use for this ring
364 * @irq_type: interrupt type to use for this ring
365 *
366 * Make the fence driver ready for processing (all asics).
367 * Not all asics have all rings, so each asic will only
368 * start the fence driver on the rings it has.
369 * Returns 0 for success, errors for failure.
370 */
371int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
372 struct amdgpu_irq_src *irq_src,
373 unsigned irq_type)
374{
375 struct amdgpu_device *adev = ring->adev;
376 uint64_t index;
377
378 if (ring != &adev->uvd.ring) {
379 ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
380 ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
381 } else {
382 /* put fence directly behind firmware */
383 index = ALIGN(adev->uvd.fw->size, 8);
384 ring->fence_drv.cpu_addr = adev->uvd.cpu_addr + index;
385 ring->fence_drv.gpu_addr = adev->uvd.gpu_addr + index;
386 }
Christian König742c0852016-03-14 15:46:06 +0100387 amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
Chunming Zhouc6a40792015-06-01 14:14:32 +0800388 amdgpu_irq_get(adev, irq_src, irq_type);
389
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400390 ring->fence_drv.irq_src = irq_src;
391 ring->fence_drv.irq_type = irq_type;
Chunming Zhouc6a40792015-06-01 14:14:32 +0800392 ring->fence_drv.initialized = true;
393
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400394 dev_info(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
395 "cpu addr 0x%p\n", ring->idx,
396 ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
397 return 0;
398}
399
400/**
401 * amdgpu_fence_driver_init_ring - init the fence driver
402 * for the requested ring.
403 *
404 * @ring: ring to init the fence driver on
Christian Könige6151a02016-03-15 14:52:26 +0100405 * @num_hw_submission: number of entries on the hardware queue
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400406 *
407 * Init the fence driver for the requested ring (all asics).
408 * Helper function for amdgpu_fence_driver_init().
409 */
Christian Könige6151a02016-03-15 14:52:26 +0100410int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
411 unsigned num_hw_submission)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400412{
Chunming Zhoucadf97b2016-01-15 11:25:00 +0800413 long timeout;
Christian König5907a0d2016-01-18 15:16:53 +0100414 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400415
Christian Könige6151a02016-03-15 14:52:26 +0100416 /* Check that num_hw_submission is a power of two */
417 if ((num_hw_submission & (num_hw_submission - 1)) != 0)
418 return -EINVAL;
419
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400420 ring->fence_drv.cpu_addr = NULL;
421 ring->fence_drv.gpu_addr = 0;
Christian König5907a0d2016-01-18 15:16:53 +0100422 ring->fence_drv.sync_seq = 0;
Christian König742c0852016-03-14 15:46:06 +0100423 atomic_set(&ring->fence_drv.last_seq, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400424 ring->fence_drv.initialized = false;
425
Kees Cook86cb30e2017-10-17 20:21:24 -0700426 timer_setup(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback, 0);
Alex Deucherb80d8472015-08-16 22:55:02 -0400427
Chunming Zhou66067ad2016-04-14 10:27:28 +0800428 ring->fence_drv.num_fences_mask = num_hw_submission * 2 - 1;
Christian König4a7d74f2016-03-14 14:29:46 +0100429 spin_lock_init(&ring->fence_drv.lock);
Chunming Zhou66067ad2016-04-14 10:27:28 +0800430 ring->fence_drv.fences = kcalloc(num_hw_submission * 2, sizeof(void *),
Christian Königc89377d2016-03-13 19:19:48 +0100431 GFP_KERNEL);
432 if (!ring->fence_drv.fences)
433 return -ENOMEM;
Christian König5ec92a72015-09-07 18:43:02 +0200434
Trigger Huange2250442016-11-02 05:43:44 -0400435 /* No need to setup the GPU scheduler for KIQ ring */
436 if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) {
437 timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
438 if (timeout == 0) {
439 /*
440 * FIXME:
441 * Delayed workqueue cannot use it directly,
442 * so the scheduler will not use delayed workqueue if
443 * MAX_SCHEDULE_TIMEOUT is set.
444 * Currently keep it simple and silly.
445 */
446 timeout = MAX_SCHEDULE_TIMEOUT;
447 }
448 r = amd_sched_init(&ring->sched, &amdgpu_sched_ops,
Monk Liu95aa9b12017-10-17 13:40:54 +0800449 num_hw_submission, amdgpu_job_hang_limit,
Trigger Huange2250442016-11-02 05:43:44 -0400450 timeout, ring->name);
451 if (r) {
452 DRM_ERROR("Failed to create scheduler on ring %s.\n",
453 ring->name);
454 return r;
455 }
Alex Deucherb80d8472015-08-16 22:55:02 -0400456 }
Christian König4f839a22015-09-08 20:22:31 +0200457
458 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400459}
460
461/**
462 * amdgpu_fence_driver_init - init the fence driver
463 * for all possible rings.
464 *
465 * @adev: amdgpu device pointer
466 *
467 * Init the fence driver for all possible rings (all asics).
468 * Not all asics have all rings, so each asic will only
469 * start the fence driver on the rings it has using
470 * amdgpu_fence_driver_start_ring().
471 * Returns 0 for success.
472 */
473int amdgpu_fence_driver_init(struct amdgpu_device *adev)
474{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400475 if (amdgpu_debugfs_fence_init(adev))
476 dev_err(adev->dev, "fence debugfs file creation failed\n");
477
478 return 0;
479}
480
481/**
482 * amdgpu_fence_driver_fini - tear down the fence driver
483 * for all possible rings.
484 *
485 * @adev: amdgpu device pointer
486 *
487 * Tear down the fence driver for all possible rings (all asics).
488 */
489void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
490{
Christian Königc89377d2016-03-13 19:19:48 +0100491 unsigned i, j;
492 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400493
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400494 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
495 struct amdgpu_ring *ring = adev->rings[i];
Christian Königc2776af2015-11-03 13:27:39 +0100496
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400497 if (!ring || !ring->fence_drv.initialized)
498 continue;
499 r = amdgpu_fence_wait_empty(ring);
500 if (r) {
501 /* no need to trigger GPU reset as we are unloading */
Monk Liu2f9d4082017-10-16 14:38:10 +0800502 amdgpu_fence_driver_force_completion(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400503 }
Chunming Zhouc6a40792015-06-01 14:14:32 +0800504 amdgpu_irq_put(adev, ring->fence_drv.irq_src,
505 ring->fence_drv.irq_type);
Christian König4f839a22015-09-08 20:22:31 +0200506 amd_sched_fini(&ring->sched);
Christian Königc2776af2015-11-03 13:27:39 +0100507 del_timer_sync(&ring->fence_drv.fallback_timer);
Christian Königc89377d2016-03-13 19:19:48 +0100508 for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100509 dma_fence_put(ring->fence_drv.fences[j]);
Christian Königc89377d2016-03-13 19:19:48 +0100510 kfree(ring->fence_drv.fences);
Grazvydas Ignotas54ddf3a2016-09-25 23:34:46 +0300511 ring->fence_drv.fences = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512 ring->fence_drv.initialized = false;
513 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400514}
515
516/**
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400517 * amdgpu_fence_driver_suspend - suspend the fence driver
518 * for all possible rings.
519 *
520 * @adev: amdgpu device pointer
521 *
522 * Suspend the fence driver for all possible rings (all asics).
523 */
524void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
525{
526 int i, r;
527
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400528 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
529 struct amdgpu_ring *ring = adev->rings[i];
530 if (!ring || !ring->fence_drv.initialized)
531 continue;
532
533 /* wait for gpu to finish processing current batch */
534 r = amdgpu_fence_wait_empty(ring);
535 if (r) {
536 /* delay GPU reset to resume */
Monk Liu2f9d4082017-10-16 14:38:10 +0800537 amdgpu_fence_driver_force_completion(ring);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400538 }
539
540 /* disable the interrupt */
541 amdgpu_irq_put(adev, ring->fence_drv.irq_src,
542 ring->fence_drv.irq_type);
543 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400544}
545
546/**
547 * amdgpu_fence_driver_resume - resume the fence driver
548 * for all possible rings.
549 *
550 * @adev: amdgpu device pointer
551 *
552 * Resume the fence driver for all possible rings (all asics).
553 * Not all asics have all rings, so each asic will only
554 * start the fence driver on the rings it has using
555 * amdgpu_fence_driver_start_ring().
556 * Returns 0 for success.
557 */
558void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
559{
560 int i;
561
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400562 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
563 struct amdgpu_ring *ring = adev->rings[i];
564 if (!ring || !ring->fence_drv.initialized)
565 continue;
566
567 /* enable the interrupt */
568 amdgpu_irq_get(adev, ring->fence_drv.irq_src,
569 ring->fence_drv.irq_type);
570 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400571}
572
573/**
Monk Liu2f9d4082017-10-16 14:38:10 +0800574 * amdgpu_fence_driver_force_completion - force signal latest fence of ring
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400575 *
Monk Liu2f9d4082017-10-16 14:38:10 +0800576 * @ring: fence of the ring to signal
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400577 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400578 */
Monk Liu2f9d4082017-10-16 14:38:10 +0800579void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580{
Monk Liu2f9d4082017-10-16 14:38:10 +0800581 amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
582 amdgpu_fence_process(ring);
Monk Liu65781c72017-05-11 13:36:44 +0800583}
584
Christian Königa95e2642015-11-03 12:21:57 +0100585/*
586 * Common fence implementation
587 */
588
Chris Wilsonf54d1862016-10-25 13:00:45 +0100589static const char *amdgpu_fence_get_driver_name(struct dma_fence *fence)
Christian Königa95e2642015-11-03 12:21:57 +0100590{
591 return "amdgpu";
592}
593
Chris Wilsonf54d1862016-10-25 13:00:45 +0100594static const char *amdgpu_fence_get_timeline_name(struct dma_fence *f)
Christian Königa95e2642015-11-03 12:21:57 +0100595{
596 struct amdgpu_fence *fence = to_amdgpu_fence(f);
597 return (const char *)fence->ring->name;
598}
599
600/**
Christian Königa95e2642015-11-03 12:21:57 +0100601 * amdgpu_fence_enable_signaling - enable signalling on fence
602 * @fence: fence
603 *
604 * This function is called with fence_queue lock held, and adds a callback
605 * to fence_queue that checks if this fence is signaled, and if so it
606 * signals the fence and removes itself.
607 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100608static bool amdgpu_fence_enable_signaling(struct dma_fence *f)
Christian Königa95e2642015-11-03 12:21:57 +0100609{
610 struct amdgpu_fence *fence = to_amdgpu_fence(f);
611 struct amdgpu_ring *ring = fence->ring;
612
Christian Königc2776af2015-11-03 13:27:39 +0100613 if (!timer_pending(&ring->fence_drv.fallback_timer))
614 amdgpu_fence_schedule_fallback(ring);
Christian König4a7d74f2016-03-14 14:29:46 +0100615
Chris Wilsonf54d1862016-10-25 13:00:45 +0100616 DMA_FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
Christian König4a7d74f2016-03-14 14:29:46 +0100617
Christian Königa95e2642015-11-03 12:21:57 +0100618 return true;
619}
620
Christian Königb4413532016-03-15 13:40:17 +0100621/**
622 * amdgpu_fence_free - free up the fence memory
623 *
624 * @rcu: RCU callback head
625 *
626 * Free up the fence memory after the RCU grace period.
627 */
628static void amdgpu_fence_free(struct rcu_head *rcu)
Chunming Zhoub49c84a2015-11-05 11:28:28 +0800629{
Chris Wilsonf54d1862016-10-25 13:00:45 +0100630 struct dma_fence *f = container_of(rcu, struct dma_fence, rcu);
Chunming Zhoub49c84a2015-11-05 11:28:28 +0800631 struct amdgpu_fence *fence = to_amdgpu_fence(f);
632 kmem_cache_free(amdgpu_fence_slab, fence);
633}
634
Christian Königb4413532016-03-15 13:40:17 +0100635/**
636 * amdgpu_fence_release - callback that fence can be freed
637 *
638 * @fence: fence
639 *
640 * This function is called when the reference count becomes zero.
641 * It just RCU schedules freeing up the fence.
642 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100643static void amdgpu_fence_release(struct dma_fence *f)
Christian Königb4413532016-03-15 13:40:17 +0100644{
645 call_rcu(&f->rcu, amdgpu_fence_free);
646}
647
Chris Wilsonf54d1862016-10-25 13:00:45 +0100648static const struct dma_fence_ops amdgpu_fence_ops = {
Christian Königa95e2642015-11-03 12:21:57 +0100649 .get_driver_name = amdgpu_fence_get_driver_name,
650 .get_timeline_name = amdgpu_fence_get_timeline_name,
651 .enable_signaling = amdgpu_fence_enable_signaling,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100652 .wait = dma_fence_default_wait,
Chunming Zhoub49c84a2015-11-05 11:28:28 +0800653 .release = amdgpu_fence_release,
Christian Königa95e2642015-11-03 12:21:57 +0100654};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655
656/*
657 * Fence debugfs
658 */
659#if defined(CONFIG_DEBUG_FS)
660static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
661{
662 struct drm_info_node *node = (struct drm_info_node *)m->private;
663 struct drm_device *dev = node->minor->dev;
664 struct amdgpu_device *adev = dev->dev_private;
Christian König5907a0d2016-01-18 15:16:53 +0100665 int i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400666
667 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
668 struct amdgpu_ring *ring = adev->rings[i];
669 if (!ring || !ring->fence_drv.initialized)
670 continue;
671
672 amdgpu_fence_process(ring);
673
Christian König344c19f2015-06-02 15:47:16 +0200674 seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
Christian König742c0852016-03-14 15:46:06 +0100675 seq_printf(m, "Last signaled fence 0x%08x\n",
676 atomic_read(&ring->fence_drv.last_seq));
677 seq_printf(m, "Last emitted 0x%08x\n",
Christian König5907a0d2016-01-18 15:16:53 +0100678 ring->fence_drv.sync_seq);
pdinge71de072017-10-12 13:53:20 +0800679
680 if (ring->funcs->type != AMDGPU_RING_TYPE_GFX)
681 continue;
682
683 /* set in CP_VMID_PREEMPT and preemption occurred */
684 seq_printf(m, "Last preempted 0x%08x\n",
685 le32_to_cpu(*(ring->fence_drv.cpu_addr + 2)));
686 /* set in CP_VMID_RESET and reset occurred */
687 seq_printf(m, "Last reset 0x%08x\n",
688 le32_to_cpu(*(ring->fence_drv.cpu_addr + 4)));
689 /* Both preemption and reset occurred */
690 seq_printf(m, "Last both 0x%08x\n",
691 le32_to_cpu(*(ring->fence_drv.cpu_addr + 6)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400692 }
693 return 0;
694}
695
Alex Deucher18db89b2016-01-14 10:25:22 -0500696/**
697 * amdgpu_debugfs_gpu_reset - manually trigger a gpu reset
698 *
699 * Manually trigger a gpu reset at the next fence wait.
700 */
701static int amdgpu_debugfs_gpu_reset(struct seq_file *m, void *data)
702{
703 struct drm_info_node *node = (struct drm_info_node *) m->private;
704 struct drm_device *dev = node->minor->dev;
705 struct amdgpu_device *adev = dev->dev_private;
706
707 seq_printf(m, "gpu reset\n");
708 amdgpu_gpu_reset(adev);
709
710 return 0;
711}
712
Nils Wallménius06ab6832016-05-02 12:46:15 -0400713static const struct drm_info_list amdgpu_debugfs_fence_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400714 {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
Alex Deucher18db89b2016-01-14 10:25:22 -0500715 {"amdgpu_gpu_reset", &amdgpu_debugfs_gpu_reset, 0, NULL}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400716};
Monk Liu4fbf87e22017-05-05 15:09:42 +0800717
718static const struct drm_info_list amdgpu_debugfs_fence_list_sriov[] = {
719 {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
720};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400721#endif
722
723int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
724{
725#if defined(CONFIG_DEBUG_FS)
Monk Liu4fbf87e22017-05-05 15:09:42 +0800726 if (amdgpu_sriov_vf(adev))
727 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list_sriov, 1);
Alex Deucher18db89b2016-01-14 10:25:22 -0500728 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400729#else
730 return 0;
731#endif
732}
733