blob: 0c9f62caa8fa505a9fd958e6b30d65efe364e4b4 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Carolyn Wyborny6e861322012-01-18 22:13:27 +00004 Copyright(c) 2007-2012 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _IGB_H_
32#define _IGB_H_
33
34#include "e1000_mac.h"
35#include "e1000_82575.h"
36
Patrick Ohly38c845c2009-02-12 05:03:41 +000037#include <linux/clocksource.h>
Patrick Ohly33af6bc2009-02-12 05:03:43 +000038#include <linux/net_tstamp.h>
Richard Cochrand339b132012-03-16 10:55:32 +000039#include <linux/ptp_clock_kernel.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000040#include <linux/bitops.h>
41#include <linux/if_vlan.h>
Patrick Ohly38c845c2009-02-12 05:03:41 +000042
Auke Kok9d5c8242008-01-24 02:22:38 -080043struct igb_adapter;
44
Alexander Duyck0ba82992011-08-26 07:45:47 +000045/* Interrupt defines */
46#define IGB_START_ITR 648 /* ~6000 ints/sec */
47#define IGB_4K_ITR 980
48#define IGB_20K_ITR 196
49#define IGB_70K_ITR 56
Auke Kok9d5c8242008-01-24 02:22:38 -080050
Auke Kok9d5c8242008-01-24 02:22:38 -080051/* TX/RX descriptor defines */
52#define IGB_DEFAULT_TXD 256
Alexander Duyck13fde972011-10-05 13:35:24 +000053#define IGB_DEFAULT_TX_WORK 128
Auke Kok9d5c8242008-01-24 02:22:38 -080054#define IGB_MIN_TXD 80
55#define IGB_MAX_TXD 4096
56
57#define IGB_DEFAULT_RXD 256
58#define IGB_MIN_RXD 80
59#define IGB_MAX_RXD 4096
60
61#define IGB_DEFAULT_ITR 3 /* dynamic */
62#define IGB_MAX_ITR_USECS 10000
63#define IGB_MIN_ITR_USECS 10
Alexander Duyck047e0032009-10-27 15:49:27 +000064#define NON_Q_VECTORS 1
65#define MAX_Q_VECTORS 8
Auke Kok9d5c8242008-01-24 02:22:38 -080066
67/* Transmit and receive queues */
Matthew Vick374a5422012-05-18 04:54:58 +000068#define IGB_MAX_RX_QUEUES 8
69#define IGB_MAX_RX_QUEUES_82575 4
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000070#define IGB_MAX_RX_QUEUES_I211 2
Matthew Vick374a5422012-05-18 04:54:58 +000071#define IGB_MAX_TX_QUEUES 8
Alexander Duyck4ae196d2009-02-19 20:40:07 -080072#define IGB_MAX_VF_MC_ENTRIES 30
73#define IGB_MAX_VF_FUNCTIONS 8
74#define IGB_MAX_VFTA_ENTRIES 128
Greg Rose0224d662011-10-14 02:57:14 +000075#define IGB_82576_VF_DEV_ID 0x10CA
76#define IGB_I350_VF_DEV_ID 0x1520
Alexander Duyck4ae196d2009-02-19 20:40:07 -080077
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000078/* NVM version defines */
79#define IGB_MAJOR_MASK 0xF000
80#define IGB_MINOR_MASK 0x0FF0
81#define IGB_BUILD_MASK 0x000F
82#define IGB_COMB_VER_MASK 0x00FF
83#define IGB_MAJOR_SHIFT 12
84#define IGB_MINOR_SHIFT 4
85#define IGB_COMB_VER_SHFT 8
86#define IGB_NVM_VER_INVALID 0xFFFF
87#define IGB_ETRACK_SHIFT 16
88#define NVM_ETRACK_WORD 0x0042
89#define NVM_COMB_VER_OFF 0x0083
90#define NVM_COMB_VER_PTR 0x003d
91
Alexander Duyck4ae196d2009-02-19 20:40:07 -080092struct vf_data_storage {
93 unsigned char vf_mac_addresses[ETH_ALEN];
94 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
95 u16 num_vf_mc_hashes;
Alexander Duyckae641bd2009-09-03 14:49:33 +000096 u16 vlans_enabled;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +000097 u32 flags;
98 unsigned long last_nack;
Williams, Mitch A8151d292010-02-10 01:44:24 +000099 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
100 u16 pf_qos;
Lior Levy17dc5662011-02-08 02:28:46 +0000101 u16 tx_rate;
Greg Rose0224d662011-10-14 02:57:14 +0000102 struct pci_dev *vfdev;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800103};
104
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000105#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
Alexander Duyck7d5753f2009-10-27 23:47:16 +0000106#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
107#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
Williams, Mitch A8151d292010-02-10 01:44:24 +0000108#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000109
Auke Kok9d5c8242008-01-24 02:22:38 -0800110/* RX descriptor control thresholds.
111 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
112 * descriptors available in its onboard memory.
113 * Setting this to 0 disables RX descriptor prefetch.
114 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
115 * available in host memory.
116 * If PTHRESH is 0, this should also be 0.
117 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
118 * descriptors until either it has this many to write back, or the
119 * ITR timer expires.
120 */
Nick Nunley58fd62f2010-02-17 01:05:56 +0000121#define IGB_RX_PTHRESH 8
Auke Kok9d5c8242008-01-24 02:22:38 -0800122#define IGB_RX_HTHRESH 8
Alexander Duyck85b430b2009-10-27 15:50:29 +0000123#define IGB_TX_PTHRESH 8
124#define IGB_TX_HTHRESH 1
Alexander Duycka74420e2011-08-26 07:43:27 +0000125#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
126 adapter->msix_entries) ? 1 : 4)
Alexander Duyck85b430b2009-10-27 15:50:29 +0000127#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
Alexander Duycka74420e2011-08-26 07:43:27 +0000128 adapter->msix_entries) ? 1 : 16)
Auke Kok9d5c8242008-01-24 02:22:38 -0800129
130/* this is the size past which hardware will drop packets when setting LPE=0 */
131#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
132
133/* Supported Rx Buffer Sizes */
Eric Dumazet9936a7b2012-08-03 04:46:59 +0000134#define IGB_RXBUFFER_256 256
Auke Kok9d5c8242008-01-24 02:22:38 -0800135#define IGB_RXBUFFER_16384 16384
Eric Dumazet9936a7b2012-08-03 04:46:59 +0000136#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
Auke Kok9d5c8242008-01-24 02:22:38 -0800137
Auke Kok9d5c8242008-01-24 02:22:38 -0800138/* How many Tx Descriptors do we need to call netif_wake_queue ? */
139#define IGB_TX_QUEUE_WAKE 16
140/* How many Rx Buffers do we bundle into one write to the hardware ? */
141#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
142
143#define AUTO_ALL_MODES 0
144#define IGB_EEPROM_APME 0x0400
145
146#ifndef IGB_MASTER_SLAVE
147/* Switch to override PHY master/slave setting */
148#define IGB_MASTER_SLAVE e1000_ms_hw_default
149#endif
150
151#define IGB_MNG_VLAN_NONE -1
152
Alexander Duyck2bbfebe2011-08-26 07:44:59 +0000153#define IGB_TX_FLAGS_CSUM 0x00000001
154#define IGB_TX_FLAGS_VLAN 0x00000002
155#define IGB_TX_FLAGS_TSO 0x00000004
156#define IGB_TX_FLAGS_IPV4 0x00000008
157#define IGB_TX_FLAGS_TSTAMP 0x00000010
Alexander Duyck2bbfebe2011-08-26 07:44:59 +0000158#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
159#define IGB_TX_FLAGS_VLAN_SHIFT 16
160
Auke Kok9d5c8242008-01-24 02:22:38 -0800161/* wrapper around a pointer to a socket buffer,
162 * so a DMA handle can be stored along with the buffer */
Alexander Duyck06034642011-08-26 07:44:22 +0000163struct igb_tx_buffer {
Alexander Duyck8542db02011-08-26 07:44:43 +0000164 union e1000_adv_tx_desc *next_to_watch;
Alexander Duyck06034642011-08-26 07:44:22 +0000165 unsigned long time_stamp;
Alexander Duyck06034642011-08-26 07:44:22 +0000166 struct sk_buff *skb;
167 unsigned int bytecount;
168 u16 gso_segs;
Alexander Duyck7af40ad92011-08-26 07:45:15 +0000169 __be16 protocol;
Alexander Duyckebe42d12011-08-26 07:45:09 +0000170 dma_addr_t dma;
171 u32 length;
172 u32 tx_flags;
Alexander Duyck06034642011-08-26 07:44:22 +0000173};
174
175struct igb_rx_buffer {
Auke Kok9d5c8242008-01-24 02:22:38 -0800176 struct sk_buff *skb;
177 dma_addr_t dma;
Alexander Duyck06034642011-08-26 07:44:22 +0000178 struct page *page;
179 dma_addr_t page_dma;
180 u32 page_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -0800181};
182
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000183struct igb_tx_queue_stats {
Auke Kok9d5c8242008-01-24 02:22:38 -0800184 u64 packets;
185 u64 bytes;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000186 u64 restart_queue;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000187 u64 restart_queue2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800188};
189
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000190struct igb_rx_queue_stats {
191 u64 packets;
192 u64 bytes;
193 u64 drops;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000194 u64 csum_err;
195 u64 alloc_failed;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000196};
197
Alexander Duyck0ba82992011-08-26 07:45:47 +0000198struct igb_ring_container {
199 struct igb_ring *ring; /* pointer to linked list of rings */
200 unsigned int total_bytes; /* total bytes processed this int */
201 unsigned int total_packets; /* total packets processed this int */
202 u16 work_limit; /* total work allowed per interrupt */
203 u8 count; /* total number of rings in vector */
204 u8 itr; /* current ITR setting for ring */
205};
206
Alexander Duyck047e0032009-10-27 15:49:27 +0000207struct igb_q_vector {
Alexander Duyck0ba82992011-08-26 07:45:47 +0000208 struct igb_adapter *adapter; /* backlink */
209 int cpu; /* CPU for DCA */
210 u32 eims_value; /* EIMS mask value */
211
212 struct igb_ring_container rx, tx;
213
Alexander Duyck047e0032009-10-27 15:49:27 +0000214 struct napi_struct napi;
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000215 int numa_node;
216
Alexander Duyck047e0032009-10-27 15:49:27 +0000217 u16 itr_val;
218 u8 set_itr;
Alexander Duyck047e0032009-10-27 15:49:27 +0000219 void __iomem *itr_register;
220
221 char name[IFNAMSIZ + 9];
222};
223
224struct igb_ring {
Alexander Duyck238ac812011-08-26 07:43:48 +0000225 struct igb_q_vector *q_vector; /* backlink to q_vector */
226 struct net_device *netdev; /* back pointer to net_device */
227 struct device *dev; /* device pointer for dma mapping */
Alexander Duyck06034642011-08-26 07:44:22 +0000228 union { /* array of buffer info structs */
229 struct igb_tx_buffer *tx_buffer_info;
230 struct igb_rx_buffer *rx_buffer_info;
231 };
Alexander Duyck238ac812011-08-26 07:43:48 +0000232 void *desc; /* descriptor ring memory */
233 unsigned long flags; /* ring specific flags */
234 void __iomem *tail; /* pointer to ring tail register */
235
236 u16 count; /* number of desc. in the ring */
237 u8 queue_index; /* logical index of the ring*/
238 u8 reg_idx; /* physical index of the ring */
239 u32 size; /* length of desc. ring in bytes */
240
241 /* everything past this point are written often */
242 u16 next_to_clean ____cacheline_aligned_in_smp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800243 u16 next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -0800244
Auke Kok9d5c8242008-01-24 02:22:38 -0800245 union {
246 /* TX */
247 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000248 struct igb_tx_queue_stats tx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000249 struct u64_stats_sync tx_syncp;
250 struct u64_stats_sync tx_syncp2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800251 };
252 /* RX */
253 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000254 struct igb_rx_queue_stats rx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000255 struct u64_stats_sync rx_syncp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800256 };
257 };
Alexander Duyck238ac812011-08-26 07:43:48 +0000258 /* Items past this point are only used during ring alloc / free */
259 dma_addr_t dma; /* phys address of the ring */
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000260 int numa_node; /* node to alloc ring memory on */
Auke Kok9d5c8242008-01-24 02:22:38 -0800261};
262
Alexander Duyck866cff02011-08-26 07:45:36 +0000263enum e1000_ring_flags_t {
Alexander Duyck866cff02011-08-26 07:45:36 +0000264 IGB_RING_FLAG_RX_SCTP_CSUM,
Alexander Duyck8be10e92011-08-26 07:47:11 +0000265 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
Alexander Duyck866cff02011-08-26 07:45:36 +0000266 IGB_RING_FLAG_TX_CTX_IDX,
267 IGB_RING_FLAG_TX_DETECT_HANG
268};
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000269
Alexander Duycke032afc2011-08-26 07:44:48 +0000270#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000271
Alexander Duyck601369062011-08-26 07:44:05 +0000272#define IGB_RX_DESC(R, i) \
273 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
274#define IGB_TX_DESC(R, i) \
275 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
276#define IGB_TX_CTXTDESC(R, i) \
277 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9d5c8242008-01-24 02:22:38 -0800278
Alexander Duyck3ceb90f2011-08-26 07:46:03 +0000279/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
280static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
281 const u32 stat_err_bits)
282{
283 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
284}
285
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000286/* igb_desc_unused - calculate if we have unused descriptors */
287static inline int igb_desc_unused(struct igb_ring *ring)
288{
289 if (ring->next_to_clean > ring->next_to_use)
290 return ring->next_to_clean - ring->next_to_use - 1;
291
292 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
293}
294
Auke Kok9d5c8242008-01-24 02:22:38 -0800295/* board specific private data structure */
Auke Kok9d5c8242008-01-24 02:22:38 -0800296struct igb_adapter {
Jiri Pirkob2cb09b2011-07-21 03:27:27 +0000297 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Alexander Duyck238ac812011-08-26 07:43:48 +0000298
299 struct net_device *netdev;
300
301 unsigned long state;
302 unsigned int flags;
303
304 unsigned int num_q_vectors;
305 struct msix_entry *msix_entries;
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000306
Auke Kok9d5c8242008-01-24 02:22:38 -0800307 /* Interrupt Throttle Rate */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000308 u32 rx_itr_setting;
309 u32 tx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -0800310 u16 tx_itr;
311 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800312
Alexander Duyck238ac812011-08-26 07:43:48 +0000313 /* TX */
Alexander Duyck13fde972011-10-05 13:35:24 +0000314 u16 tx_work_limit;
Alexander Duyck238ac812011-08-26 07:43:48 +0000315 u32 tx_timeout_count;
316 int num_tx_queues;
317 struct igb_ring *tx_ring[16];
318
319 /* RX */
320 int num_rx_queues;
321 struct igb_ring *rx_ring[16];
322
323 u32 max_frame_size;
324 u32 min_frame_size;
325
326 struct timer_list watchdog_timer;
327 struct timer_list phy_info_timer;
328
329 u16 mng_vlan_id;
330 u32 bd_number;
331 u32 wol;
332 u32 en_mng_pt;
333 u16 link_speed;
334 u16 link_duplex;
335
Auke Kok9d5c8242008-01-24 02:22:38 -0800336 struct work_struct reset_task;
337 struct work_struct watchdog_task;
338 bool fc_autoneg;
339 u8 tx_timeout_factor;
340 struct timer_list blink_timer;
341 unsigned long led_status;
342
Auke Kok9d5c8242008-01-24 02:22:38 -0800343 /* OS defined structs */
Auke Kok9d5c8242008-01-24 02:22:38 -0800344 struct pci_dev *pdev;
Patrick Ohly33af6bc2009-02-12 05:03:43 +0000345 struct hwtstamp_config hwtstamp_config;
Auke Kok9d5c8242008-01-24 02:22:38 -0800346
Eric Dumazet12dcd862010-10-15 17:27:10 +0000347 spinlock_t stats64_lock;
348 struct rtnl_link_stats64 stats64;
349
Auke Kok9d5c8242008-01-24 02:22:38 -0800350 /* structs defined in e1000_hw.h */
351 struct e1000_hw hw;
352 struct e1000_hw_stats stats;
353 struct e1000_phy_info phy_info;
354 struct e1000_phy_stats phy_stats;
355
356 u32 test_icr;
357 struct igb_ring test_tx_ring;
358 struct igb_ring test_rx_ring;
359
360 int msg_enable;
Alexander Duyck047e0032009-10-27 15:49:27 +0000361
Alexander Duyck047e0032009-10-27 15:49:27 +0000362 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
Auke Kok9d5c8242008-01-24 02:22:38 -0800363 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700364 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800365
366 /* to not mess up cache alignment, always add to the bottom */
Auke Kok9d5c8242008-01-24 02:22:38 -0800367 u32 eeprom_wol;
Taku Izumi42bfd33a2008-06-20 12:10:30 +0900368
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000369 u16 tx_ring_count;
370 u16 rx_ring_count;
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800371 unsigned int vfs_allocated_count;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800372 struct vf_data_storage *vf_data;
Lior Levy17dc5662011-02-08 02:28:46 +0000373 int vf_rate_link_speed;
Alexander Duycka99955f2009-11-12 18:37:19 +0000374 u32 rss_queues;
Greg Rose13800462010-11-06 02:08:26 +0000375 u32 wvbr;
Alexander Duyck81c2fc22011-08-26 07:45:20 +0000376 int node;
Carolyn Wyborny1128c752011-10-14 00:13:49 +0000377 u32 *shadow_vfta;
Richard Cochrand339b132012-03-16 10:55:32 +0000378
379 struct ptp_clock *ptp_clock;
380 struct ptp_clock_info caps;
381 struct delayed_work overflow_work;
382 spinlock_t tmreg_lock;
383 struct cyclecounter cc;
384 struct timecounter tc;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000385 char fw_version[32];
Auke Kok9d5c8242008-01-24 02:22:38 -0800386};
387
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700388#define IGB_FLAG_HAS_MSI (1 << 0)
Alexander Duyckcbd347a2009-02-15 23:59:44 -0800389#define IGB_FLAG_DCA_ENABLED (1 << 1)
390#define IGB_FLAG_QUAD_PORT_A (1 << 2)
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000391#define IGB_FLAG_QUEUE_PAIRS (1 << 3)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -0800392#define IGB_FLAG_DMAC (1 << 4)
393
394/* DMA Coalescing defines */
395#define IGB_MIN_TXPBSIZE 20408
396#define IGB_TX_BUF_4096 4096
397#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700398
Alexander Duyckc5b9bd52009-10-27 23:46:01 +0000399#define IGB_82576_TSYNC_SHIFT 19
Nick Nunley757b77e2010-03-26 11:36:47 +0000400#define IGB_TS_HDR_LEN 16
Auke Kok9d5c8242008-01-24 02:22:38 -0800401enum e1000_state_t {
402 __IGB_TESTING,
403 __IGB_RESETTING,
404 __IGB_DOWN
405};
406
407enum igb_boards {
408 board_82575,
409};
410
411extern char igb_driver_name[];
412extern char igb_driver_version[];
413
Auke Kok9d5c8242008-01-24 02:22:38 -0800414extern int igb_up(struct igb_adapter *);
415extern void igb_down(struct igb_adapter *);
416extern void igb_reinit_locked(struct igb_adapter *);
417extern void igb_reset(struct igb_adapter *);
David Decotigny14ad2512011-04-27 18:32:43 +0000418extern int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
Alexander Duyck80785292009-10-27 15:51:47 +0000419extern int igb_setup_tx_resources(struct igb_ring *);
420extern int igb_setup_rx_resources(struct igb_ring *);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800421extern void igb_free_tx_resources(struct igb_ring *);
422extern void igb_free_rx_resources(struct igb_ring *);
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000423extern void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
424extern void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
425extern void igb_setup_tctl(struct igb_adapter *);
426extern void igb_setup_rctl(struct igb_adapter *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000427extern netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
Alexander Duyckb1a436c2009-10-27 15:54:43 +0000428extern void igb_unmap_and_free_tx_resource(struct igb_ring *,
Alexander Duyck06034642011-08-26 07:44:22 +0000429 struct igb_tx_buffer *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000430extern void igb_alloc_rx_buffers(struct igb_ring *, u16);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000431extern void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
Nick Nunley31455352010-02-17 01:01:21 +0000432extern bool igb_has_link(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800433extern void igb_set_ethtool_ops(struct net_device *);
Nick Nunley88a268c2010-02-17 01:01:59 +0000434extern void igb_power_up_link(struct igb_adapter *);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000435extern void igb_set_fw_version(struct igb_adapter *);
Richard Cochran7ebae812012-03-16 10:55:37 +0000436#ifdef CONFIG_IGB_PTP
437extern void igb_ptp_init(struct igb_adapter *adapter);
438extern void igb_ptp_remove(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800439
Richard Cochran7ebae812012-03-16 10:55:37 +0000440extern void igb_systim_to_hwtstamp(struct igb_adapter *adapter,
441 struct skb_shared_hwtstamps *hwtstamps,
442 u64 systim);
443
444#endif
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800445static inline s32 igb_reset_phy(struct e1000_hw *hw)
446{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000447 if (hw->phy.ops.reset)
448 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800449
450 return 0;
451}
452
453static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
454{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000455 if (hw->phy.ops.read_reg)
456 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800457
458 return 0;
459}
460
461static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
462{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000463 if (hw->phy.ops.write_reg)
464 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800465
466 return 0;
467}
468
469static inline s32 igb_get_phy_info(struct e1000_hw *hw)
470{
471 if (hw->phy.ops.get_phy_info)
472 return hw->phy.ops.get_phy_info(hw);
473
474 return 0;
475}
476
Eric Dumazetbdbc0632012-01-04 20:23:36 +0000477static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
478{
479 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
480}
481
Auke Kok9d5c8242008-01-24 02:22:38 -0800482#endif /* _IGB_H_ */