blob: 2320ec4d95ee39bcc944d4a5518b034e00245bc5 [file] [log] [blame]
Greg Rose7f12ad72013-12-21 06:12:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Greg Rose7f12ad72013-12-21 06:12:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rose7f12ad72013-12-21 06:12:51 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000029
Greg Rose7f12ad72013-12-21 06:12:51 +000030#include "i40evf.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000031#include "i40e_prototype.h"
Greg Rose7f12ad72013-12-21 06:12:51 +000032
33static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
34 u32 td_tag)
35{
36 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
37 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
38 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
39 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
40 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
41}
42
43#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
44
45/**
46 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
47 * @ring: the ring that owns the buffer
48 * @tx_buffer: the buffer to free
49 **/
50static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
51 struct i40e_tx_buffer *tx_buffer)
52{
53 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -070054 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
55 kfree(tx_buffer->raw_buf);
56 else
57 dev_kfree_skb_any(tx_buffer->skb);
Greg Rose7f12ad72013-12-21 06:12:51 +000058 if (dma_unmap_len(tx_buffer, len))
59 dma_unmap_single(ring->dev,
60 dma_unmap_addr(tx_buffer, dma),
61 dma_unmap_len(tx_buffer, len),
62 DMA_TO_DEVICE);
63 } else if (dma_unmap_len(tx_buffer, len)) {
64 dma_unmap_page(ring->dev,
65 dma_unmap_addr(tx_buffer, dma),
66 dma_unmap_len(tx_buffer, len),
67 DMA_TO_DEVICE);
68 }
Kiran Patila42e7a32015-11-06 15:26:03 -080069
Greg Rose7f12ad72013-12-21 06:12:51 +000070 tx_buffer->next_to_watch = NULL;
71 tx_buffer->skb = NULL;
72 dma_unmap_len_set(tx_buffer, len, 0);
73 /* tx_buffer must be completely set up in the transmit path */
74}
75
76/**
77 * i40evf_clean_tx_ring - Free any empty Tx buffers
78 * @tx_ring: ring to be cleaned
79 **/
80void i40evf_clean_tx_ring(struct i40e_ring *tx_ring)
81{
82 unsigned long bi_size;
83 u16 i;
84
85 /* ring already cleared, nothing to do */
86 if (!tx_ring->tx_bi)
87 return;
88
89 /* Free all the Tx ring sk_buffs */
90 for (i = 0; i < tx_ring->count; i++)
91 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
92
93 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
94 memset(tx_ring->tx_bi, 0, bi_size);
95
96 /* Zero out the descriptor ring */
97 memset(tx_ring->desc, 0, tx_ring->size);
98
99 tx_ring->next_to_use = 0;
100 tx_ring->next_to_clean = 0;
101
102 if (!tx_ring->netdev)
103 return;
104
105 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700106 netdev_tx_reset_queue(txring_txq(tx_ring));
Greg Rose7f12ad72013-12-21 06:12:51 +0000107}
108
109/**
110 * i40evf_free_tx_resources - Free Tx resources per queue
111 * @tx_ring: Tx descriptor ring for a specific queue
112 *
113 * Free all transmit software resources
114 **/
115void i40evf_free_tx_resources(struct i40e_ring *tx_ring)
116{
117 i40evf_clean_tx_ring(tx_ring);
118 kfree(tx_ring->tx_bi);
119 tx_ring->tx_bi = NULL;
120
121 if (tx_ring->desc) {
122 dma_free_coherent(tx_ring->dev, tx_ring->size,
123 tx_ring->desc, tx_ring->dma);
124 tx_ring->desc = NULL;
125 }
126}
127
128/**
Kiran Patil9c6c1252015-11-06 15:26:02 -0800129 * i40evf_get_tx_pending - how many Tx descriptors not processed
130 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800131 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburga68de582015-02-24 05:26:03 +0000132 *
Kiran Patil9c6c1252015-11-06 15:26:02 -0800133 * Since there is no access to the ring head register
134 * in XL710, we need to use our local copies
Jesse Brandeburga68de582015-02-24 05:26:03 +0000135 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800136u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburga68de582015-02-24 05:26:03 +0000137{
Kiran Patil9c6c1252015-11-06 15:26:02 -0800138 u32 head, tail;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000139
Preethi Banalab1cb07d2017-03-10 12:22:00 -0800140 head = ring->next_to_clean;
Kiran Patil9c6c1252015-11-06 15:26:02 -0800141 tail = readl(ring->tail);
142
143 if (head != tail)
144 return (head < tail) ?
145 tail - head : (tail + ring->count - head);
146
147 return 0;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000148}
149
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700150#define WB_STRIDE 4
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000151
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000152/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000153 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800154 * @vsi: the VSI we care about
155 * @tx_ring: Tx ring to clean
156 * @napi_budget: Used to determine if we are in netpoll
Greg Rose7f12ad72013-12-21 06:12:51 +0000157 *
158 * Returns true if there's any budget left (e.g. the clean is finished)
159 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800160static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
161 struct i40e_ring *tx_ring, int napi_budget)
Greg Rose7f12ad72013-12-21 06:12:51 +0000162{
163 u16 i = tx_ring->next_to_clean;
164 struct i40e_tx_buffer *tx_buf;
165 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800166 unsigned int total_bytes = 0, total_packets = 0;
167 unsigned int budget = vsi->work_limit;
Greg Rose7f12ad72013-12-21 06:12:51 +0000168
169 tx_buf = &tx_ring->tx_bi[i];
170 tx_desc = I40E_TX_DESC(tx_ring, i);
171 i -= tx_ring->count;
172
173 do {
174 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
175
176 /* if next_to_watch is not set then there is no work pending */
177 if (!eop_desc)
178 break;
179
180 /* prevent any other reads prior to eop_desc */
181 read_barrier_depends();
182
Preethi Banalab1cb07d2017-03-10 12:22:00 -0800183 /* if the descriptor isn't done, no work yet to do */
184 if (!(eop_desc->cmd_type_offset_bsz &
185 cpu_to_le64(I40E_TX_DESC_DTYPE_DESC_DONE)))
Greg Rose7f12ad72013-12-21 06:12:51 +0000186 break;
187
188 /* clear next_to_watch to prevent false hangs */
189 tx_buf->next_to_watch = NULL;
190
191 /* update the statistics for this packet */
192 total_bytes += tx_buf->bytecount;
193 total_packets += tx_buf->gso_segs;
194
195 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800196 napi_consume_skb(tx_buf->skb, napi_budget);
Greg Rose7f12ad72013-12-21 06:12:51 +0000197
198 /* unmap skb header data */
199 dma_unmap_single(tx_ring->dev,
200 dma_unmap_addr(tx_buf, dma),
201 dma_unmap_len(tx_buf, len),
202 DMA_TO_DEVICE);
203
204 /* clear tx_buffer data */
205 tx_buf->skb = NULL;
206 dma_unmap_len_set(tx_buf, len, 0);
207
208 /* unmap remaining buffers */
209 while (tx_desc != eop_desc) {
210
211 tx_buf++;
212 tx_desc++;
213 i++;
214 if (unlikely(!i)) {
215 i -= tx_ring->count;
216 tx_buf = tx_ring->tx_bi;
217 tx_desc = I40E_TX_DESC(tx_ring, 0);
218 }
219
220 /* unmap any remaining paged data */
221 if (dma_unmap_len(tx_buf, len)) {
222 dma_unmap_page(tx_ring->dev,
223 dma_unmap_addr(tx_buf, dma),
224 dma_unmap_len(tx_buf, len),
225 DMA_TO_DEVICE);
226 dma_unmap_len_set(tx_buf, len, 0);
227 }
228 }
229
230 /* move us one more past the eop_desc for start of next pkt */
231 tx_buf++;
232 tx_desc++;
233 i++;
234 if (unlikely(!i)) {
235 i -= tx_ring->count;
236 tx_buf = tx_ring->tx_bi;
237 tx_desc = I40E_TX_DESC(tx_ring, 0);
238 }
239
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000240 prefetch(tx_desc);
241
Greg Rose7f12ad72013-12-21 06:12:51 +0000242 /* update budget accounting */
243 budget--;
244 } while (likely(budget));
245
246 i += tx_ring->count;
247 tx_ring->next_to_clean = i;
248 u64_stats_update_begin(&tx_ring->syncp);
249 tx_ring->stats.bytes += total_bytes;
250 tx_ring->stats.packets += total_packets;
251 u64_stats_update_end(&tx_ring->syncp);
252 tx_ring->q_vector->tx.total_bytes += total_bytes;
253 tx_ring->q_vector->tx.total_packets += total_packets;
254
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800255 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800256 /* check to see if there are < 4 descriptors
257 * waiting to be written back, then kick the hardware to force
258 * them to be written back in case we stay in NAPI.
259 * In this mode on X722 we do not enable Interrupt.
260 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700261 unsigned int j = i40evf_get_tx_pending(tx_ring, false);
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800262
263 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700264 ((j / WB_STRIDE) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800265 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800266 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
267 tx_ring->arm_wb = true;
268 }
269
Alexander Duycke486bdf2016-09-12 14:18:40 -0700270 /* notify netdev of completed buffers */
271 netdev_tx_completed_queue(txring_txq(tx_ring),
Greg Rose7f12ad72013-12-21 06:12:51 +0000272 total_packets, total_bytes);
273
274#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
275 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
276 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
277 /* Make sure that anybody stopping the queue after this
278 * sees the new next_to_clean.
279 */
280 smp_mb();
281 if (__netif_subqueue_stopped(tx_ring->netdev,
282 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800283 !test_bit(__I40E_DOWN, &vsi->state)) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000284 netif_wake_subqueue(tx_ring->netdev,
285 tx_ring->queue_index);
286 ++tx_ring->tx_stats.restart_queue;
287 }
288 }
289
Kiran Patilb03a8c12015-09-24 18:13:15 -0400290 return !!budget;
Greg Rose7f12ad72013-12-21 06:12:51 +0000291}
292
293/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800294 * i40evf_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
295 * @vsi: the VSI we care about
296 * @q_vector: the vector on which to enable writeback
297 *
298 **/
299static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
300 struct i40e_q_vector *q_vector)
301{
302 u16 flags = q_vector->tx.ring[0].flags;
303 u32 val;
304
305 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
306 return;
307
308 if (q_vector->arm_wb_state)
309 return;
310
311 val = I40E_VFINT_DYN_CTLN1_WB_ON_ITR_MASK |
312 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK; /* set noitr */
313
314 wr32(&vsi->back->hw,
315 I40E_VFINT_DYN_CTLN1(q_vector->v_idx +
316 vsi->base_vector - 1), val);
317 q_vector->arm_wb_state = true;
318}
319
320/**
321 * i40evf_force_wb - Issue SW Interrupt so HW does a wb
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000322 * @vsi: the VSI we care about
323 * @q_vector: the vector on which to force writeback
324 *
325 **/
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800326void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000327{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800328 u32 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
329 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK | /* set noitr */
330 I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK |
331 I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK
332 /* allow 00 to be written to the index */;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000333
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800334 wr32(&vsi->back->hw,
335 I40E_VFINT_DYN_CTLN1(q_vector->v_idx + vsi->base_vector - 1),
336 val);
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000337}
338
339/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000340 * i40e_set_new_dynamic_itr - Find new ITR level
341 * @rc: structure containing ring performance data
342 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400343 * Returns true if ITR changed, false if not
344 *
Greg Rose7f12ad72013-12-21 06:12:51 +0000345 * Stores a new ITR value based on packets and byte counts during
346 * the last interrupt. The advantage of per interrupt computation
347 * is faster updates and more accurate ITR for the current traffic
348 * pattern. Constants in this function were computed based on
349 * theoretical maximum wire speed and thresholds were set based on
350 * testing data as well as attempting to minimize response time
351 * while increasing bulk throughput.
352 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400353static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000354{
355 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400356 struct i40e_q_vector *qv = rc->ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000357 u32 new_itr = rc->itr;
358 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400359 int usecs;
Greg Rose7f12ad72013-12-21 06:12:51 +0000360
361 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400362 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000363
364 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400365 * 0-10MB/s lowest (50000 ints/s)
Greg Rose7f12ad72013-12-21 06:12:51 +0000366 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400367 * 20-1249MB/s bulk (18000 ints/s)
368 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400369 *
370 * The math works out because the divisor is in 10^(-6) which
371 * turns the bytes/us input value into MB/s values, but
372 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400373 * are in 2 usec increments in the ITR registers, and make sure
374 * to use the smoothed values that the countdown timer gives us.
Greg Rose7f12ad72013-12-21 06:12:51 +0000375 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400376 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400377 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400378
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400379 switch (new_latency_range) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000380 case I40E_LOWEST_LATENCY:
381 if (bytes_per_int > 10)
382 new_latency_range = I40E_LOW_LATENCY;
383 break;
384 case I40E_LOW_LATENCY:
385 if (bytes_per_int > 20)
386 new_latency_range = I40E_BULK_LATENCY;
387 else if (bytes_per_int <= 10)
388 new_latency_range = I40E_LOWEST_LATENCY;
389 break;
390 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400391 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400392 default:
393 if (bytes_per_int <= 20)
394 new_latency_range = I40E_LOW_LATENCY;
Greg Rose7f12ad72013-12-21 06:12:51 +0000395 break;
396 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400397
398 /* this is to adjust RX more aggressively when streaming small
399 * packets. The value of 40000 was picked as it is just beyond
400 * what the hardware can receive per second if in low latency
401 * mode.
402 */
403#define RX_ULTRA_PACKET_RATE 40000
404
405 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
406 (&qv->rx == rc))
407 new_latency_range = I40E_ULTRA_LATENCY;
408
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400409 rc->latency_range = new_latency_range;
Greg Rose7f12ad72013-12-21 06:12:51 +0000410
411 switch (new_latency_range) {
412 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400413 new_itr = I40E_ITR_50K;
Greg Rose7f12ad72013-12-21 06:12:51 +0000414 break;
415 case I40E_LOW_LATENCY:
416 new_itr = I40E_ITR_20K;
417 break;
418 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400419 new_itr = I40E_ITR_18K;
420 break;
421 case I40E_ULTRA_LATENCY:
Greg Rose7f12ad72013-12-21 06:12:51 +0000422 new_itr = I40E_ITR_8K;
423 break;
424 default:
425 break;
426 }
427
Greg Rose7f12ad72013-12-21 06:12:51 +0000428 rc->total_bytes = 0;
429 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400430
431 if (new_itr != rc->itr) {
432 rc->itr = new_itr;
433 return true;
434 }
435
436 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000437}
438
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800439/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000440 * i40evf_setup_tx_descriptors - Allocate the Tx descriptors
441 * @tx_ring: the tx ring to set up
442 *
443 * Return 0 on success, negative on error
444 **/
445int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring)
446{
447 struct device *dev = tx_ring->dev;
448 int bi_size;
449
450 if (!dev)
451 return -ENOMEM;
452
Mitch Williams67c818a2015-06-19 08:56:30 -0700453 /* warn if we are about to overwrite the pointer */
454 WARN_ON(tx_ring->tx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000455 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
456 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
457 if (!tx_ring->tx_bi)
458 goto err;
459
460 /* round up to nearest 4K */
461 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
462 tx_ring->size = ALIGN(tx_ring->size, 4096);
463 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
464 &tx_ring->dma, GFP_KERNEL);
465 if (!tx_ring->desc) {
466 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
467 tx_ring->size);
468 goto err;
469 }
470
471 tx_ring->next_to_use = 0;
472 tx_ring->next_to_clean = 0;
473 return 0;
474
475err:
476 kfree(tx_ring->tx_bi);
477 tx_ring->tx_bi = NULL;
478 return -ENOMEM;
479}
480
481/**
482 * i40evf_clean_rx_ring - Free Rx buffers
483 * @rx_ring: ring to be cleaned
484 **/
485void i40evf_clean_rx_ring(struct i40e_ring *rx_ring)
486{
Greg Rose7f12ad72013-12-21 06:12:51 +0000487 unsigned long bi_size;
488 u16 i;
489
490 /* ring already cleared, nothing to do */
491 if (!rx_ring->rx_bi)
492 return;
493
Scott Petersone72e5652017-02-09 23:40:25 -0800494 if (rx_ring->skb) {
495 dev_kfree_skb(rx_ring->skb);
496 rx_ring->skb = NULL;
497 }
498
Greg Rose7f12ad72013-12-21 06:12:51 +0000499 /* Free all the Rx ring sk_buffs */
500 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700501 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
502
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700503 if (!rx_bi->page)
504 continue;
505
Alexander Duyck59605bc2017-01-30 12:29:35 -0800506 /* Invalidate cache lines that may have been written to by
507 * device so that we avoid corrupting memory.
508 */
509 dma_sync_single_range_for_cpu(rx_ring->dev,
510 rx_bi->dma,
511 rx_bi->page_offset,
512 I40E_RXBUFFER_2048,
513 DMA_FROM_DEVICE);
514
515 /* free resources associated with mapping */
516 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
517 PAGE_SIZE,
518 DMA_FROM_DEVICE,
519 I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -0800520 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700521
522 rx_bi->page = NULL;
523 rx_bi->page_offset = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000524 }
525
526 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
527 memset(rx_ring->rx_bi, 0, bi_size);
528
529 /* Zero out the descriptor ring */
530 memset(rx_ring->desc, 0, rx_ring->size);
531
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700532 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000533 rx_ring->next_to_clean = 0;
534 rx_ring->next_to_use = 0;
535}
536
537/**
538 * i40evf_free_rx_resources - Free Rx resources
539 * @rx_ring: ring to clean the resources from
540 *
541 * Free all receive software resources
542 **/
543void i40evf_free_rx_resources(struct i40e_ring *rx_ring)
544{
545 i40evf_clean_rx_ring(rx_ring);
546 kfree(rx_ring->rx_bi);
547 rx_ring->rx_bi = NULL;
548
549 if (rx_ring->desc) {
550 dma_free_coherent(rx_ring->dev, rx_ring->size,
551 rx_ring->desc, rx_ring->dma);
552 rx_ring->desc = NULL;
553 }
554}
555
556/**
557 * i40evf_setup_rx_descriptors - Allocate Rx descriptors
558 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
559 *
560 * Returns 0 on success, negative on failure
561 **/
562int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring)
563{
564 struct device *dev = rx_ring->dev;
565 int bi_size;
566
Mitch Williams67c818a2015-06-19 08:56:30 -0700567 /* warn if we are about to overwrite the pointer */
568 WARN_ON(rx_ring->rx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000569 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
570 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
571 if (!rx_ring->rx_bi)
572 goto err;
573
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -0800574 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +0000575
Greg Rose7f12ad72013-12-21 06:12:51 +0000576 /* Round up to nearest 4K */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700577 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Greg Rose7f12ad72013-12-21 06:12:51 +0000578 rx_ring->size = ALIGN(rx_ring->size, 4096);
579 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
580 &rx_ring->dma, GFP_KERNEL);
581
582 if (!rx_ring->desc) {
583 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
584 rx_ring->size);
585 goto err;
586 }
587
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700588 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000589 rx_ring->next_to_clean = 0;
590 rx_ring->next_to_use = 0;
591
592 return 0;
593err:
594 kfree(rx_ring->rx_bi);
595 rx_ring->rx_bi = NULL;
596 return -ENOMEM;
597}
598
599/**
600 * i40e_release_rx_desc - Store the new tail and head values
601 * @rx_ring: ring to bump
602 * @val: new head index
603 **/
604static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
605{
606 rx_ring->next_to_use = val;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700607
608 /* update next to alloc since we have filled the ring */
609 rx_ring->next_to_alloc = val;
610
Greg Rose7f12ad72013-12-21 06:12:51 +0000611 /* Force memory writes to complete before letting h/w
612 * know there are new descriptors to fetch. (Only
613 * applicable for weak-ordered memory model archs,
614 * such as IA-64).
615 */
616 wmb();
617 writel(val, rx_ring->tail);
618}
619
620/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700621 * i40e_alloc_mapped_page - recycle or make a new page
622 * @rx_ring: ring to use
623 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800624 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700625 * Returns true if the page was successfully allocated or
626 * reused.
Greg Rose7f12ad72013-12-21 06:12:51 +0000627 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700628static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
629 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +0000630{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700631 struct page *page = bi->page;
632 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +0000633
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700634 /* since we are recycling buffers we should seldom need to alloc */
635 if (likely(page)) {
636 rx_ring->rx_stats.page_reuse_count++;
637 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +0000638 }
639
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700640 /* alloc new page for storage */
641 page = dev_alloc_page();
642 if (unlikely(!page)) {
643 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800644 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000645 }
646
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700647 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -0800648 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
649 PAGE_SIZE,
650 DMA_FROM_DEVICE,
651 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800652
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700653 /* if mapping failed free memory back to system since
654 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800655 */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700656 if (dma_mapping_error(rx_ring->dev, dma)) {
657 __free_pages(page, 0);
658 rx_ring->rx_stats.alloc_page_failed++;
659 return false;
660 }
661
662 bi->dma = dma;
663 bi->page = page;
664 bi->page_offset = 0;
Alexander Duyck17936682017-02-21 15:55:39 -0800665 bi->pagecnt_bias = 1;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700666
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800667 return true;
Greg Rose7f12ad72013-12-21 06:12:51 +0000668}
669
670/**
671 * i40e_receive_skb - Send a completed packet up the stack
672 * @rx_ring: rx ring in play
673 * @skb: packet to send up
674 * @vlan_tag: vlan tag for packet
675 **/
676static void i40e_receive_skb(struct i40e_ring *rx_ring,
677 struct sk_buff *skb, u16 vlan_tag)
678{
679 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000680
Jesse Brandeburga149f2c2016-04-12 08:30:49 -0700681 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
682 (vlan_tag & VLAN_VID_MASK))
Greg Rose7f12ad72013-12-21 06:12:51 +0000683 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
684
Alexander Duyck8b650352015-09-24 09:04:32 -0700685 napi_gro_receive(&q_vector->napi, skb);
Greg Rose7f12ad72013-12-21 06:12:51 +0000686}
687
688/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700689 * i40evf_alloc_rx_buffers - Replace used receive buffers
690 * @rx_ring: ring to place buffers on
691 * @cleaned_count: number of buffers to replace
692 *
693 * Returns false if all allocations were successful, true if any fail
694 **/
695bool i40evf_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
696{
697 u16 ntu = rx_ring->next_to_use;
698 union i40e_rx_desc *rx_desc;
699 struct i40e_rx_buffer *bi;
700
701 /* do nothing if no valid netdev defined */
702 if (!rx_ring->netdev || !cleaned_count)
703 return false;
704
705 rx_desc = I40E_RX_DESC(rx_ring, ntu);
706 bi = &rx_ring->rx_bi[ntu];
707
708 do {
709 if (!i40e_alloc_mapped_page(rx_ring, bi))
710 goto no_buffers;
711
Alexander Duyck59605bc2017-01-30 12:29:35 -0800712 /* sync the buffer for use by the device */
713 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
714 bi->page_offset,
715 I40E_RXBUFFER_2048,
716 DMA_FROM_DEVICE);
717
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700718 /* Refresh the desc even if buffer_addrs didn't change
719 * because each write-back erases this info.
720 */
721 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700722
723 rx_desc++;
724 bi++;
725 ntu++;
726 if (unlikely(ntu == rx_ring->count)) {
727 rx_desc = I40E_RX_DESC(rx_ring, 0);
728 bi = rx_ring->rx_bi;
729 ntu = 0;
730 }
731
732 /* clear the status bits for the next_to_use descriptor */
733 rx_desc->wb.qword1.status_error_len = 0;
734
735 cleaned_count--;
736 } while (cleaned_count);
737
738 if (rx_ring->next_to_use != ntu)
739 i40e_release_rx_desc(rx_ring, ntu);
740
741 return false;
742
743no_buffers:
744 if (rx_ring->next_to_use != ntu)
745 i40e_release_rx_desc(rx_ring, ntu);
746
747 /* make sure to come back via polling to try again after
748 * allocation failure
749 */
750 return true;
751}
752
753/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000754 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
755 * @vsi: the VSI we care about
756 * @skb: skb currently being received and modified
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700757 * @rx_desc: the receive descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +0000758 **/
759static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
760 struct sk_buff *skb,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700761 union i40e_rx_desc *rx_desc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000762{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700763 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700764 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -0700765 bool ipv4, ipv6;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700766 u8 ptype;
767 u64 qword;
768
769 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
770 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
771 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
772 I40E_RXD_QW1_ERROR_SHIFT;
773 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
774 I40E_RXD_QW1_STATUS_SHIFT;
775 decoded = decode_rx_desc_ptype(ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000776
Greg Rose7f12ad72013-12-21 06:12:51 +0000777 skb->ip_summed = CHECKSUM_NONE;
778
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700779 skb_checksum_none_assert(skb);
780
Greg Rose7f12ad72013-12-21 06:12:51 +0000781 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000782 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Greg Rose7f12ad72013-12-21 06:12:51 +0000783 return;
784
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000785 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400786 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000787 return;
788
789 /* both known and outer_ip must be set for the below code to work */
790 if (!(decoded.known && decoded.outer_ip))
791 return;
792
Alexander Duyckfad57332016-01-24 21:17:22 -0800793 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
794 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
795 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
796 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000797
798 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400799 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
800 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000801 goto checksum_fail;
802
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -0800803 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000804 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400805 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000806 /* don't increment checksum err here, non-fatal err */
Greg Rose7f12ad72013-12-21 06:12:51 +0000807 return;
808
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000809 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400810 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000811 goto checksum_fail;
Greg Rose7f12ad72013-12-21 06:12:51 +0000812
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000813 /* handle packets that were not able to be checksummed due
814 * to arrival speed, in this case the stack can compute
815 * the csum.
816 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400817 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000818 return;
819
Alexander Duyck858296c82016-06-14 15:45:42 -0700820 /* If there is an outer header present that might contain a checksum
821 * we need to bump the checksum level by 1 to reflect the fact that
822 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000823 */
Alexander Duyck858296c82016-06-14 15:45:42 -0700824 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
825 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -0800826
Alexander Duyck858296c82016-06-14 15:45:42 -0700827 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
828 switch (decoded.inner_prot) {
829 case I40E_RX_PTYPE_INNER_PROT_TCP:
830 case I40E_RX_PTYPE_INNER_PROT_UDP:
831 case I40E_RX_PTYPE_INNER_PROT_SCTP:
832 skb->ip_summed = CHECKSUM_UNNECESSARY;
833 /* fall though */
834 default:
835 break;
836 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000837
838 return;
839
840checksum_fail:
841 vsi->back->hw_csum_rx_error++;
Greg Rose7f12ad72013-12-21 06:12:51 +0000842}
843
844/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800845 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000846 * @ptype: the ptype value from the descriptor
847 *
848 * Returns a hash type to be used by skb_set_hash
849 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700850static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000851{
852 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
853
854 if (!decoded.known)
855 return PKT_HASH_TYPE_NONE;
856
857 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
858 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
859 return PKT_HASH_TYPE_L4;
860 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
861 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
862 return PKT_HASH_TYPE_L3;
863 else
864 return PKT_HASH_TYPE_L2;
865}
866
867/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800868 * i40e_rx_hash - set the hash value in the skb
869 * @ring: descriptor ring
870 * @rx_desc: specific descriptor
871 **/
872static inline void i40e_rx_hash(struct i40e_ring *ring,
873 union i40e_rx_desc *rx_desc,
874 struct sk_buff *skb,
875 u8 rx_ptype)
876{
877 u32 hash;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700878 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800879 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
880 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
881
882 if (ring->netdev->features & NETIF_F_RXHASH)
883 return;
884
885 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
886 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
887 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
888 }
889}
890
891/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700892 * i40evf_process_skb_fields - Populate skb header fields from Rx descriptor
893 * @rx_ring: rx descriptor ring packet is being transacted on
894 * @rx_desc: pointer to the EOP Rx descriptor
895 * @skb: pointer to current skb being populated
896 * @rx_ptype: the packet type decoded by hardware
Greg Rose7f12ad72013-12-21 06:12:51 +0000897 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700898 * This function checks the ring, descriptor, and packet information in
899 * order to populate the hash, checksum, VLAN, protocol, and
900 * other fields within the skb.
Greg Rose7f12ad72013-12-21 06:12:51 +0000901 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700902static inline
903void i40evf_process_skb_fields(struct i40e_ring *rx_ring,
904 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
905 u8 rx_ptype)
Greg Rose7f12ad72013-12-21 06:12:51 +0000906{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700907 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000908
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700909 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +0000910
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700911 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -0800912
913 /* modifies the skb - consumes the enet header */
914 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Mitch Williamsa132af22015-01-24 09:58:35 +0000915}
916
917/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700918 * i40e_cleanup_headers - Correct empty headers
919 * @rx_ring: rx descriptor ring packet is being transacted on
920 * @skb: pointer to current skb being fixed
921 *
922 * Also address the case where we are pulling data in on pages only
923 * and as such no data is present in the skb header.
924 *
925 * In addition if skb is not at least 60 bytes we need to pad it so that
926 * it is large enough to qualify as a valid Ethernet frame.
927 *
928 * Returns true if an error was encountered and skb was freed.
Mitch Williamsa132af22015-01-24 09:58:35 +0000929 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700930static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
931{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700932 /* if eth_skb_pad returns an error the skb was freed */
933 if (eth_skb_pad(skb))
934 return true;
935
936 return false;
937}
938
939/**
940 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
941 * @rx_ring: rx descriptor ring to store buffers on
942 * @old_buff: donor buffer to have page reused
943 *
944 * Synchronizes page for reuse by the adapter
945 **/
946static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
947 struct i40e_rx_buffer *old_buff)
948{
949 struct i40e_rx_buffer *new_buff;
950 u16 nta = rx_ring->next_to_alloc;
951
952 new_buff = &rx_ring->rx_bi[nta];
953
954 /* update, and store next to alloc */
955 nta++;
956 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
957
958 /* transfer page from old buffer to new buffer */
Alexander Duyck17936682017-02-21 15:55:39 -0800959 new_buff->dma = old_buff->dma;
960 new_buff->page = old_buff->page;
961 new_buff->page_offset = old_buff->page_offset;
962 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700963}
964
965/**
Scott Peterson9b37c932017-02-09 23:43:30 -0800966 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700967 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -0800968 *
969 * A page is not reusable if it was allocated under low memory
970 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700971 */
Scott Peterson9b37c932017-02-09 23:43:30 -0800972static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700973{
Scott Peterson9b37c932017-02-09 23:43:30 -0800974 return (page_to_nid(page) == numa_mem_id()) &&
975 !page_is_pfmemalloc(page);
976}
977
978/**
979 * i40e_can_reuse_rx_page - Determine if this page can be reused by
980 * the adapter for another receive
981 *
982 * @rx_buffer: buffer containing the page
983 * @page: page address from rx_buffer
984 * @truesize: actual size of the buffer in this page
985 *
986 * If page is reusable, rx_buffer->page_offset is adjusted to point to
987 * an unused region in the page.
988 *
989 * For small pages, @truesize will be a constant value, half the size
990 * of the memory at page. We'll attempt to alternate between high and
991 * low halves of the page, with one half ready for use by the hardware
992 * and the other half being consumed by the stack. We use the page
993 * ref count to determine whether the stack has finished consuming the
994 * portion of this page that was passed up with a previous packet. If
995 * the page ref count is >1, we'll assume the "other" half page is
996 * still busy, and this page cannot be reused.
997 *
998 * For larger pages, @truesize will be the actual space used by the
999 * received packet (adjusted upward to an even multiple of the cache
1000 * line size). This will advance through the page by the amount
1001 * actually consumed by the received packets while there is still
1002 * space for a buffer. Each region of larger pages will be used at
1003 * most once, after which the page will not be reused.
1004 *
1005 * In either case, if the page is reusable its refcount is increased.
1006 **/
1007static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer,
1008 struct page *page,
1009 const unsigned int truesize)
1010{
1011#if (PAGE_SIZE >= 8192)
1012 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1013#endif
Alexander Duyck17936682017-02-21 15:55:39 -08001014 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias--;
Scott Peterson9b37c932017-02-09 23:43:30 -08001015
1016 /* Is any reuse possible? */
1017 if (unlikely(!i40e_page_is_reusable(page)))
1018 return false;
1019
1020#if (PAGE_SIZE < 8192)
1021 /* if we are only owner of page we can reuse it */
Alexander Duyck17936682017-02-21 15:55:39 -08001022 if (unlikely(page_count(page) != pagecnt_bias))
Scott Peterson9b37c932017-02-09 23:43:30 -08001023 return false;
1024
1025 /* flip page offset to other buffer */
1026 rx_buffer->page_offset ^= truesize;
1027#else
1028 /* move offset up to the next cache line */
1029 rx_buffer->page_offset += truesize;
1030
1031 if (rx_buffer->page_offset > last_offset)
1032 return false;
1033#endif
1034
Alexander Duyck17936682017-02-21 15:55:39 -08001035 /* If we have drained the page fragment pool we need to update
1036 * the pagecnt_bias and page count so that we fully restock the
1037 * number of references the driver holds.
1038 */
1039 if (unlikely(pagecnt_bias == 1)) {
1040 page_ref_add(page, USHRT_MAX);
1041 rx_buffer->pagecnt_bias = USHRT_MAX;
1042 }
Scott Peterson9b37c932017-02-09 23:43:30 -08001043
1044 return true;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001045}
1046
1047/**
1048 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1049 * @rx_ring: rx descriptor ring to transact packets on
1050 * @rx_buffer: buffer containing page to add
Scott Peterson7987dcd2017-02-09 23:37:28 -08001051 * @size: packet length from rx_desc
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001052 * @skb: sk_buff to place the data into
1053 *
1054 * This function will add the data contained in rx_buffer->page to the skb.
1055 * This is done either through a direct copy if the data in the buffer is
1056 * less than the skb header size, otherwise it will just attach the page as
1057 * a frag to the skb.
1058 *
1059 * The function will then update the page offset if necessary and return
1060 * true if the buffer can be reused by the adapter.
1061 **/
1062static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
1063 struct i40e_rx_buffer *rx_buffer,
Scott Peterson7987dcd2017-02-09 23:37:28 -08001064 unsigned int size,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001065 struct sk_buff *skb)
1066{
1067 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001068 unsigned char *va = page_address(page) + rx_buffer->page_offset;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001069#if (PAGE_SIZE < 8192)
1070 unsigned int truesize = I40E_RXBUFFER_2048;
1071#else
1072 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001073#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001074 unsigned int pull_len;
1075
1076 if (unlikely(skb_is_nonlinear(skb)))
1077 goto add_tail_frag;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001078
1079 /* will the data fit in the skb we allocated? if so, just
1080 * copy it as it is pretty small anyway
1081 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001082 if (size <= I40E_RX_HDR_SIZE) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001083 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1084
Scott Peterson9b37c932017-02-09 23:43:30 -08001085 /* page is reusable, we can reuse buffer as-is */
1086 if (likely(i40e_page_is_reusable(page)))
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001087 return true;
1088
1089 /* this page cannot be reused so discard it */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001090 return false;
1091 }
1092
Scott Peterson9b37c932017-02-09 23:43:30 -08001093 /* we need the header to contain the greater of either
1094 * ETH_HLEN or 60 bytes if the skb->len is less than
1095 * 60 for skb_pad.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001096 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001097 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001098
Scott Peterson9b37c932017-02-09 23:43:30 -08001099 /* align pull length to size of long to optimize
1100 * memcpy performance
1101 */
1102 memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
1103
1104 /* update all of the pointers */
1105 va += pull_len;
1106 size -= pull_len;
1107
1108add_tail_frag:
1109 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1110 (unsigned long)va & ~PAGE_MASK, size, truesize);
1111
1112 return i40e_can_reuse_rx_page(rx_buffer, page, truesize);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001113}
1114
1115/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001116 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1117 * @rx_ring: rx descriptor ring to transact packets on
1118 * @size: size of buffer to add to skb
1119 *
1120 * This function will pull an Rx buffer from the ring and synchronize it
1121 * for use by the CPU.
1122 */
1123static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1124 const unsigned int size)
1125{
1126 struct i40e_rx_buffer *rx_buffer;
1127
1128 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1129 prefetchw(rx_buffer->page);
1130
1131 /* we are reusing so sync this buffer for CPU use */
1132 dma_sync_single_range_for_cpu(rx_ring->dev,
1133 rx_buffer->dma,
1134 rx_buffer->page_offset,
1135 size,
1136 DMA_FROM_DEVICE);
1137
1138 return rx_buffer;
1139}
1140
1141/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001142 * i40evf_fetch_rx_buffer - Allocate skb and populate it
1143 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001144 * @rx_buffer: rx buffer to pull data from
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001145 * @size: size of buffer to add to skb
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001146 *
1147 * This function allocates an skb on the fly, and populates it with the page
1148 * data from the current receive descriptor, taking care to set up the skb
1149 * correctly, as well as handling calling the page recycle function if
1150 * necessary.
1151 */
1152static inline
1153struct sk_buff *i40evf_fetch_rx_buffer(struct i40e_ring *rx_ring,
Alexander Duyck9a064122017-03-14 10:15:23 -07001154 struct i40e_rx_buffer *rx_buffer,
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001155 struct sk_buff *skb,
1156 unsigned int size)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001157{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001158 if (likely(!skb)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07001159 void *page_addr = page_address(rx_buffer->page) +
1160 rx_buffer->page_offset;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001161
1162 /* prefetch first cache line of first page */
1163 prefetch(page_addr);
1164#if L1_CACHE_BYTES < 128
1165 prefetch(page_addr + L1_CACHE_BYTES);
1166#endif
1167
1168 /* allocate a skb to store the frags */
1169 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1170 I40E_RX_HDR_SIZE,
1171 GFP_ATOMIC | __GFP_NOWARN);
1172 if (unlikely(!skb)) {
1173 rx_ring->rx_stats.alloc_buff_failed++;
1174 return NULL;
1175 }
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001176 }
1177
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001178 /* pull page into skb */
Scott Peterson7987dcd2017-02-09 23:37:28 -08001179 if (i40e_add_rx_frag(rx_ring, rx_buffer, size, skb)) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001180 /* hand second half of page back to the ring */
1181 i40e_reuse_rx_page(rx_ring, rx_buffer);
1182 rx_ring->rx_stats.page_reuse_count++;
1183 } else {
1184 /* we are not reusing the buffer so unmap it */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001185 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1186 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001187 __page_frag_cache_drain(rx_buffer->page,
1188 rx_buffer->pagecnt_bias);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001189 }
1190
1191 /* clear contents of buffer_info */
1192 rx_buffer->page = NULL;
1193
1194 return skb;
1195}
1196
1197/**
1198 * i40e_is_non_eop - process handling of non-EOP buffers
1199 * @rx_ring: Rx ring being processed
1200 * @rx_desc: Rx descriptor for current buffer
1201 * @skb: Current socket buffer containing buffer in progress
1202 *
1203 * This function updates next to clean. If the buffer is an EOP buffer
1204 * this function exits returning false, otherwise it will place the
1205 * sk_buff in the next buffer to be chained and return true indicating
1206 * that this is in fact a non-EOP buffer.
1207 **/
1208static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1209 union i40e_rx_desc *rx_desc,
1210 struct sk_buff *skb)
1211{
1212 u32 ntc = rx_ring->next_to_clean + 1;
1213
1214 /* fetch, update, and store next to clean */
1215 ntc = (ntc < rx_ring->count) ? ntc : 0;
1216 rx_ring->next_to_clean = ntc;
1217
1218 prefetch(I40E_RX_DESC(rx_ring, ntc));
1219
1220 /* if we are the last buffer then there is nothing else to do */
1221#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1222 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1223 return false;
1224
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001225 rx_ring->rx_stats.non_eop_descs++;
1226
1227 return true;
1228}
1229
1230/**
1231 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1232 * @rx_ring: rx descriptor ring to transact packets on
1233 * @budget: Total limit on number of packets to process
1234 *
1235 * This function provides a "bounce buffer" approach to Rx interrupt
1236 * processing. The advantage to this is that on systems that have
1237 * expensive overhead for IOMMU access this provides a means of avoiding
1238 * it by maintaining the mapping of the page to the system.
1239 *
1240 * Returns amount of work completed
1241 **/
1242static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001243{
1244 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001245 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001246 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001247 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001248
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001249 while (likely(total_rx_packets < budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07001250 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001251 union i40e_rx_desc *rx_desc;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001252 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00001253 u16 vlan_tag;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001254 u8 rx_ptype;
1255 u64 qword;
1256
Mitch Williamsa132af22015-01-24 09:58:35 +00001257 /* return some buffers to hardware, one at a time is too slow */
1258 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001259 failure = failure ||
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001260 i40evf_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001261 cleaned_count = 0;
1262 }
1263
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001264 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1265
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001266 /* status_error_len will always be zero for unused descriptors
1267 * because it's cleared in cleanup, and overlaps with hdr_addr
1268 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001269 * hardware wrote DD then the length will be non-zero
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001270 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001271 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1272 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1273 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1274 if (!size)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001275 break;
1276
Mitch Williamsa132af22015-01-24 09:58:35 +00001277 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001278 * any other fields out of the rx_desc until we have
1279 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00001280 */
Alexander Duyck67317162015-04-08 18:49:43 -07001281 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001282
Alexander Duyck9a064122017-03-14 10:15:23 -07001283 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
1284
1285 skb = i40evf_fetch_rx_buffer(rx_ring, rx_buffer, skb, size);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001286 if (!skb)
1287 break;
Mitch Williamsa132af22015-01-24 09:58:35 +00001288
Mitch Williamsa132af22015-01-24 09:58:35 +00001289 cleaned_count++;
1290
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001291 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001292 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001293
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001294 /* ERR_MASK will only have valid bits if EOP set, and
1295 * what we are doing here is actually checking
1296 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1297 * the error field
1298 */
1299 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001300 dev_kfree_skb_any(skb);
Alexander Duyck741b8b82017-02-21 15:55:41 -08001301 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001302 continue;
Greg Rose7f12ad72013-12-21 06:12:51 +00001303 }
1304
Scott Petersone72e5652017-02-09 23:40:25 -08001305 if (i40e_cleanup_headers(rx_ring, skb)) {
1306 skb = NULL;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001307 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08001308 }
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001309
Greg Rose7f12ad72013-12-21 06:12:51 +00001310 /* probably a little skewed due to removing CRC */
1311 total_rx_bytes += skb->len;
Greg Rose7f12ad72013-12-21 06:12:51 +00001312
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001313 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1314 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1315 I40E_RXD_QW1_PTYPE_SHIFT;
1316
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001317 /* populate checksum, VLAN, and protocol */
1318 i40evf_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +00001319
Greg Rose7f12ad72013-12-21 06:12:51 +00001320
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001321 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1322 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1323
Greg Rose7f12ad72013-12-21 06:12:51 +00001324 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08001325 skb = NULL;
Greg Rose7f12ad72013-12-21 06:12:51 +00001326
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001327 /* update budget accounting */
1328 total_rx_packets++;
1329 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001330
Scott Petersone72e5652017-02-09 23:40:25 -08001331 rx_ring->skb = skb;
1332
Greg Rose7f12ad72013-12-21 06:12:51 +00001333 u64_stats_update_begin(&rx_ring->syncp);
1334 rx_ring->stats.packets += total_rx_packets;
1335 rx_ring->stats.bytes += total_rx_bytes;
1336 u64_stats_update_end(&rx_ring->syncp);
1337 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1338 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1339
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001340 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001341 return failure ? budget : total_rx_packets;
Greg Rose7f12ad72013-12-21 06:12:51 +00001342}
1343
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001344static u32 i40e_buildreg_itr(const int type, const u16 itr)
1345{
1346 u32 val;
1347
1348 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001349 /* Don't clear PBA because that can cause lost interrupts that
1350 * came in while we were cleaning/polling
1351 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001352 (type << I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT) |
1353 (itr << I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT);
1354
1355 return val;
1356}
1357
1358/* a small macro to shorten up some long lines */
1359#define INTREG I40E_VFINT_DYN_CTLN1
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001360static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001361{
1362 struct i40evf_adapter *adapter = vsi->back;
1363
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001364 return adapter->rx_rings[idx].rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001365}
1366
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001367static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001368{
1369 struct i40evf_adapter *adapter = vsi->back;
1370
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001371 return adapter->tx_rings[idx].tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001372}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001373
Greg Rose7f12ad72013-12-21 06:12:51 +00001374/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001375 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1376 * @vsi: the VSI we care about
1377 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1378 *
1379 **/
1380static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1381 struct i40e_q_vector *q_vector)
1382{
1383 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001384 bool rx = false, tx = false;
1385 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001386 int vector;
Jacob Keller65e87c02016-09-12 14:18:44 -07001387 int idx = q_vector->v_idx;
1388 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001389
1390 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001391
1392 /* avoid dynamic calculation if in countdown mode OR if
1393 * all dynamic is disabled
1394 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001395 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1396
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001397 rx_itr_setting = get_rx_itr(vsi, idx);
1398 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07001399
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001400 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07001401 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
1402 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001403 goto enable_int;
1404 }
1405
Jacob Keller65e87c02016-09-12 14:18:44 -07001406 if (ITR_IS_DYNAMIC(rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001407 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1408 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001409 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001410
Jacob Keller65e87c02016-09-12 14:18:44 -07001411 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001412 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1413 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001414 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001415
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001416 if (rx || tx) {
1417 /* get the higher of the two ITR adjustments and
1418 * use the same value for both ITR registers
1419 * when in adaptive mode (Rx and/or Tx)
1420 */
1421 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1422
1423 q_vector->tx.itr = q_vector->rx.itr = itr;
1424 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1425 tx = true;
1426 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1427 rx = true;
1428 }
1429
1430 /* only need to enable the interrupt once, but need
1431 * to possibly update both ITR values
1432 */
1433 if (rx) {
1434 /* set the INTENA_MSK_MASK so that this first write
1435 * won't actually enable the interrupt, instead just
1436 * updating the ITR (it's bit 31 PF and VF)
1437 */
1438 rxval |= BIT(31);
1439 /* don't check _DOWN because interrupt isn't being enabled */
1440 wr32(hw, INTREG(vector - 1), rxval);
1441 }
1442
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001443enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001444 if (!test_bit(__I40E_DOWN, &vsi->state))
1445 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001446
1447 if (q_vector->itr_countdown)
1448 q_vector->itr_countdown--;
1449 else
1450 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001451}
1452
1453/**
Greg Rose7f12ad72013-12-21 06:12:51 +00001454 * i40evf_napi_poll - NAPI polling Rx/Tx cleanup routine
1455 * @napi: napi struct with our devices info in it
1456 * @budget: amount of work driver is allowed to do this pass, in packets
1457 *
1458 * This function will clean all queues associated with a q_vector.
1459 *
1460 * Returns the amount of work done
1461 **/
1462int i40evf_napi_poll(struct napi_struct *napi, int budget)
1463{
1464 struct i40e_q_vector *q_vector =
1465 container_of(napi, struct i40e_q_vector, napi);
1466 struct i40e_vsi *vsi = q_vector->vsi;
1467 struct i40e_ring *ring;
1468 bool clean_complete = true;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001469 bool arm_wb = false;
Greg Rose7f12ad72013-12-21 06:12:51 +00001470 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001471 int work_done = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001472
1473 if (test_bit(__I40E_DOWN, &vsi->state)) {
1474 napi_complete(napi);
1475 return 0;
1476 }
1477
1478 /* Since the actual Tx work is minimal, we can give the Tx a larger
1479 * budget and be more aggressive about cleaning up the Tx descriptors.
1480 */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001481 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08001482 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001483 clean_complete = false;
1484 continue;
1485 }
1486 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001487 ring->arm_wb = false;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001488 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001489
Alexander Duyckc67cace2015-09-24 09:04:26 -07001490 /* Handle case where we are called by netpoll with a budget of 0 */
1491 if (budget <= 0)
1492 goto tx_only;
1493
Greg Rose7f12ad72013-12-21 06:12:51 +00001494 /* We attempt to distribute budget to each Rx queue fairly, but don't
1495 * allow the budget to go below 1 because that would exit polling early.
1496 */
1497 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
1498
Mitch Williamsa132af22015-01-24 09:58:35 +00001499 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001500 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001501
1502 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001503 /* if we clean as many as budgeted, we must not be done */
1504 if (cleaned >= budget_per_ring)
1505 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001506 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001507
1508 /* If work not completed, return budget and polling will return */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001509 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07001510 const cpumask_t *aff_mask = &q_vector->affinity_mask;
1511 int cpu_id = smp_processor_id();
1512
1513 /* It is possible that the interrupt affinity has changed but,
1514 * if the cpu is pegged at 100%, polling will never exit while
1515 * traffic continues and the interrupt will be stuck on this
1516 * cpu. We check to make sure affinity is correct before we
1517 * continue to poll, otherwise we must stop polling so the
1518 * interrupt can move to the correct cpu.
1519 */
1520 if (likely(cpumask_test_cpu(cpu_id, aff_mask))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001521tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07001522 if (arm_wb) {
1523 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
1524 i40e_enable_wb_on_itr(vsi, q_vector);
1525 }
1526 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001527 }
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001528 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001529
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001530 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1531 q_vector->arm_wb_state = false;
1532
Greg Rose7f12ad72013-12-21 06:12:51 +00001533 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001534 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07001535
1536 /* If we're prematurely stopping polling to fix the interrupt
1537 * affinity we want to make sure polling starts back up so we
1538 * issue a call to i40evf_force_wb which triggers a SW interrupt.
1539 */
1540 if (!clean_complete)
1541 i40evf_force_wb(vsi, q_vector);
1542 else
1543 i40e_update_enable_itr(vsi, q_vector);
1544
Alexander Duyck6beb84a2016-11-08 13:05:16 -08001545 return min(work_done, budget - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00001546}
1547
1548/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001549 * i40evf_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
Greg Rose7f12ad72013-12-21 06:12:51 +00001550 * @skb: send buffer
1551 * @tx_ring: ring to send buffer on
1552 * @flags: the tx flags to be set
1553 *
1554 * Checks the skb and set up correspondingly several generic transmit flags
1555 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
1556 *
1557 * Returns error code indicate the frame should be dropped upon error and the
1558 * otherwise returns 0 to indicate the flags has been set properly.
1559 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001560static inline int i40evf_tx_prepare_vlan_flags(struct sk_buff *skb,
1561 struct i40e_ring *tx_ring,
1562 u32 *flags)
Greg Rose7f12ad72013-12-21 06:12:51 +00001563{
1564 __be16 protocol = skb->protocol;
1565 u32 tx_flags = 0;
1566
Greg Rose31eaacc2015-03-31 00:45:03 -07001567 if (protocol == htons(ETH_P_8021Q) &&
1568 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
1569 /* When HW VLAN acceleration is turned off by the user the
1570 * stack sets the protocol to 8021q so that the driver
1571 * can take any steps required to support the SW only
1572 * VLAN handling. In our case the driver doesn't need
1573 * to take any further steps so just set the protocol
1574 * to the encapsulated ethertype.
1575 */
1576 skb->protocol = vlan_get_protocol(skb);
1577 goto out;
1578 }
1579
Greg Rose7f12ad72013-12-21 06:12:51 +00001580 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001581 if (skb_vlan_tag_present(skb)) {
1582 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001583 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1584 /* else if it is a SW VLAN, check the next protocol and store the tag */
1585 } else if (protocol == htons(ETH_P_8021Q)) {
1586 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001587
Greg Rose7f12ad72013-12-21 06:12:51 +00001588 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
1589 if (!vhdr)
1590 return -EINVAL;
1591
1592 protocol = vhdr->h_vlan_encapsulated_proto;
1593 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
1594 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
1595 }
1596
Greg Rose31eaacc2015-03-31 00:45:03 -07001597out:
Greg Rose7f12ad72013-12-21 06:12:51 +00001598 *flags = tx_flags;
1599 return 0;
1600}
1601
1602/**
1603 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001604 * @first: pointer to first Tx buffer for xmit
Greg Rose7f12ad72013-12-21 06:12:51 +00001605 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04001606 * @cd_type_cmd_tso_mss: Quad Word 1
Greg Rose7f12ad72013-12-21 06:12:51 +00001607 *
1608 * Returns 0 if no TSO can happen, 1 if tso is going, or error
1609 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001610static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
1611 u64 *cd_type_cmd_tso_mss)
Greg Rose7f12ad72013-12-21 06:12:51 +00001612{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001613 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001614 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08001615 union {
1616 struct iphdr *v4;
1617 struct ipv6hdr *v6;
1618 unsigned char *hdr;
1619 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001620 union {
1621 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08001622 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001623 unsigned char *hdr;
1624 } l4;
1625 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001626 u16 gso_segs, gso_size;
Greg Rose7f12ad72013-12-21 06:12:51 +00001627 int err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001628
Shannon Nelsone9f65632016-01-04 10:33:04 -08001629 if (skb->ip_summed != CHECKSUM_PARTIAL)
1630 return 0;
1631
Greg Rose7f12ad72013-12-21 06:12:51 +00001632 if (!skb_is_gso(skb))
1633 return 0;
1634
Francois Romieufe6d4aa2014-03-30 03:14:53 +00001635 err = skb_cow_head(skb, 0);
1636 if (err < 0)
1637 return err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001638
Alexander Duyckc7770192016-01-24 21:16:35 -08001639 ip.hdr = skb_network_header(skb);
1640 l4.hdr = skb_transport_header(skb);
Anjali Singhai85e76d02015-02-21 06:44:16 +00001641
Alexander Duyckc7770192016-01-24 21:16:35 -08001642 /* initialize outer IP header fields */
1643 if (ip.v4->version == 4) {
1644 ip.v4->tot_len = 0;
1645 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001646 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08001647 ip.v6->payload_len = 0;
1648 }
1649
Alexander Duyck577389a2016-04-02 00:06:56 -07001650 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001651 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07001652 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07001653 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07001654 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08001655 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001656 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
1657 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
1658 l4.udp->len = 0;
1659
Alexander Duyck54532052016-01-24 21:17:29 -08001660 /* determine offset of outer transport header */
1661 l4_offset = l4.hdr - skb->data;
1662
1663 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001664 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08001665 csum_replace_by_diff(&l4.udp->check,
1666 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08001667 }
1668
Alexander Duyckc7770192016-01-24 21:16:35 -08001669 /* reset pointers to inner headers */
1670 ip.hdr = skb_inner_network_header(skb);
1671 l4.hdr = skb_inner_transport_header(skb);
1672
1673 /* initialize inner IP header fields */
1674 if (ip.v4->version == 4) {
1675 ip.v4->tot_len = 0;
1676 ip.v4->check = 0;
1677 } else {
1678 ip.v6->payload_len = 0;
1679 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001680 }
1681
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001682 /* determine offset of inner transport header */
1683 l4_offset = l4.hdr - skb->data;
1684
1685 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001686 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08001687 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001688
1689 /* compute length of segmentation header */
1690 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Greg Rose7f12ad72013-12-21 06:12:51 +00001691
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001692 /* pull values out of skb_shinfo */
1693 gso_size = skb_shinfo(skb)->gso_size;
1694 gso_segs = skb_shinfo(skb)->gso_segs;
1695
1696 /* update GSO size and bytecount with header size */
1697 first->gso_segs = gso_segs;
1698 first->bytecount += (first->gso_segs - 1) * *hdr_len;
1699
Greg Rose7f12ad72013-12-21 06:12:51 +00001700 /* find the field values */
1701 cd_cmd = I40E_TX_CTX_DESC_TSO;
1702 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001703 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001704 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
1705 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
1706 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Greg Rose7f12ad72013-12-21 06:12:51 +00001707 return 1;
1708}
1709
1710/**
1711 * i40e_tx_enable_csum - Enable Tx checksum offloads
1712 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001713 * @tx_flags: pointer to Tx flags currently set
Greg Rose7f12ad72013-12-21 06:12:51 +00001714 * @td_cmd: Tx descriptor command bits to set
1715 * @td_offset: Tx descriptor header offsets to set
Alexander Duyck529f1f62016-01-24 21:17:10 -08001716 * @tx_ring: Tx descriptor ring
Greg Rose7f12ad72013-12-21 06:12:51 +00001717 * @cd_tunneling: ptr to context desc bits
1718 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08001719static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
1720 u32 *td_cmd, u32 *td_offset,
1721 struct i40e_ring *tx_ring,
1722 u32 *cd_tunneling)
Greg Rose7f12ad72013-12-21 06:12:51 +00001723{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001724 union {
1725 struct iphdr *v4;
1726 struct ipv6hdr *v6;
1727 unsigned char *hdr;
1728 } ip;
1729 union {
1730 struct tcphdr *tcp;
1731 struct udphdr *udp;
1732 unsigned char *hdr;
1733 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001734 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001735 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001736 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001737 u8 l4_proto = 0;
1738
Alexander Duyck529f1f62016-01-24 21:17:10 -08001739 if (skb->ip_summed != CHECKSUM_PARTIAL)
1740 return 0;
1741
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001742 ip.hdr = skb_network_header(skb);
1743 l4.hdr = skb_transport_header(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00001744
Alexander Duyck475b4202016-01-24 21:17:01 -08001745 /* compute outer L2 header size */
1746 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
1747
Greg Rose7f12ad72013-12-21 06:12:51 +00001748 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001749 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08001750 /* define outer network header type */
1751 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001752 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1753 I40E_TX_CTX_EXT_IP_IPV4 :
1754 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
1755
Alexander Duycka0064722016-01-24 21:16:48 -08001756 l4_proto = ip.v4->protocol;
1757 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001758 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001759
1760 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08001761 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001762 if (l4.hdr != exthdr)
1763 ipv6_skip_exthdr(skb, exthdr - skb->data,
1764 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08001765 }
1766
1767 /* define outer transport */
1768 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001769 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08001770 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001771 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001772 break;
Alexander Duycka0064722016-01-24 21:16:48 -08001773 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08001774 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08001775 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1776 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07001777 case IPPROTO_IPIP:
1778 case IPPROTO_IPV6:
1779 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1780 l4.hdr = skb_inner_network_header(skb);
1781 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001782 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001783 if (*tx_flags & I40E_TX_FLAGS_TSO)
1784 return -1;
1785
1786 skb_checksum_help(skb);
1787 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001788 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001789
Alexander Duyck577389a2016-04-02 00:06:56 -07001790 /* compute outer L3 header size */
1791 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
1792 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
1793
1794 /* switch IP header pointer from outer to inner header */
1795 ip.hdr = skb_inner_network_header(skb);
1796
Alexander Duyck475b4202016-01-24 21:17:01 -08001797 /* compute tunnel header size */
1798 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
1799 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
1800
Alexander Duyck54532052016-01-24 21:17:29 -08001801 /* indicate if we need to offload outer UDP header */
1802 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001803 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08001804 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
1805 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
1806
Alexander Duyck475b4202016-01-24 21:17:01 -08001807 /* record tunnel offload values */
1808 *cd_tunneling |= tunnel;
1809
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001810 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001811 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08001812 l4_proto = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001813
Alexander Duycka0064722016-01-24 21:16:48 -08001814 /* reset type as we transition from outer to inner headers */
1815 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
1816 if (ip.v4->version == 4)
1817 *tx_flags |= I40E_TX_FLAGS_IPV4;
1818 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001819 *tx_flags |= I40E_TX_FLAGS_IPV6;
Greg Rose7f12ad72013-12-21 06:12:51 +00001820 }
1821
1822 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001823 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001824 l4_proto = ip.v4->protocol;
Greg Rose7f12ad72013-12-21 06:12:51 +00001825 /* the stack computes the IP header already, the only time we
1826 * need the hardware to recompute it is in the case of TSO.
1827 */
Alexander Duyck475b4202016-01-24 21:17:01 -08001828 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1829 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
1830 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001831 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001832 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001833
1834 exthdr = ip.hdr + sizeof(*ip.v6);
1835 l4_proto = ip.v6->nexthdr;
1836 if (l4.hdr != exthdr)
1837 ipv6_skip_exthdr(skb, exthdr - skb->data,
1838 &l4_proto, &frag_off);
Greg Rose7f12ad72013-12-21 06:12:51 +00001839 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001840
Alexander Duyck475b4202016-01-24 21:17:01 -08001841 /* compute inner L3 header size */
1842 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001843
1844 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001845 switch (l4_proto) {
Greg Rose7f12ad72013-12-21 06:12:51 +00001846 case IPPROTO_TCP:
1847 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08001848 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
1849 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001850 break;
1851 case IPPROTO_SCTP:
1852 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001853 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
1854 offset |= (sizeof(struct sctphdr) >> 2) <<
1855 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001856 break;
1857 case IPPROTO_UDP:
1858 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001859 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
1860 offset |= (sizeof(struct udphdr) >> 2) <<
1861 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001862 break;
1863 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001864 if (*tx_flags & I40E_TX_FLAGS_TSO)
1865 return -1;
1866 skb_checksum_help(skb);
1867 return 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001868 }
Alexander Duyck475b4202016-01-24 21:17:01 -08001869
1870 *td_cmd |= cmd;
1871 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08001872
1873 return 1;
Greg Rose7f12ad72013-12-21 06:12:51 +00001874}
1875
1876/**
1877 * i40e_create_tx_ctx Build the Tx context descriptor
1878 * @tx_ring: ring to create the descriptor on
1879 * @cd_type_cmd_tso_mss: Quad Word 1
1880 * @cd_tunneling: Quad Word 0 - bits 0-31
1881 * @cd_l2tag2: Quad Word 0 - bits 32-63
1882 **/
1883static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
1884 const u64 cd_type_cmd_tso_mss,
1885 const u32 cd_tunneling, const u32 cd_l2tag2)
1886{
1887 struct i40e_tx_context_desc *context_desc;
1888 int i = tx_ring->next_to_use;
1889
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00001890 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
1891 !cd_tunneling && !cd_l2tag2)
Greg Rose7f12ad72013-12-21 06:12:51 +00001892 return;
1893
1894 /* grab the next descriptor */
1895 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
1896
1897 i++;
1898 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1899
1900 /* cpu_to_le32 and assign to struct fields */
1901 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
1902 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00001903 context_desc->rsvd = cpu_to_le16(0);
Greg Rose7f12ad72013-12-21 06:12:51 +00001904 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
1905}
1906
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001907/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001908 * __i40evf_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00001909 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00001910 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001911 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
1912 * and so we need to figure out the cases where we need to linearize the skb.
1913 *
1914 * For TSO we need to count the TSO header and segment payload separately.
1915 * As such we need to check cases where we have 7 fragments or more as we
1916 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
1917 * the segment payload in the first descriptor, and another 7 for the
1918 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00001919 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08001920bool __i40evf_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00001921{
Alexander Duyck2d374902016-02-17 11:02:50 -08001922 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001923 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00001924
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001925 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08001926 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001927 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08001928 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001929
Alexander Duyck2d374902016-02-17 11:02:50 -08001930 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07001931 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08001932 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001933 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08001934 frag = &skb_shinfo(skb)->frags[0];
1935
1936 /* Initialize size to the negative value of gso_size minus 1. We
1937 * use this as the worst case scenerio in which the frag ahead
1938 * of us only provides one byte which is why we are limited to 6
1939 * descriptors for a single transmit as the header and previous
1940 * fragment are already consuming 2 descriptors.
1941 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001942 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08001943
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001944 /* Add size of frags 0 through 4 to create our initial sum */
1945 sum += skb_frag_size(frag++);
1946 sum += skb_frag_size(frag++);
1947 sum += skb_frag_size(frag++);
1948 sum += skb_frag_size(frag++);
1949 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001950
1951 /* Walk through fragments adding latest fragment, testing it, and
1952 * then removing stale fragments from the sum.
1953 */
1954 stale = &skb_shinfo(skb)->frags[0];
1955 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001956 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001957
1958 /* if sum is negative we failed to make sufficient progress */
1959 if (sum < 0)
1960 return true;
1961
Alexander Duyck841493a2016-09-06 18:05:04 -07001962 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08001963 break;
1964
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001965 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00001966 }
1967
Alexander Duyck2d374902016-02-17 11:02:50 -08001968 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001969}
1970
Greg Rose7f12ad72013-12-21 06:12:51 +00001971/**
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001972 * __i40evf_maybe_stop_tx - 2nd level check for tx stop conditions
1973 * @tx_ring: the ring to be checked
1974 * @size: the size buffer we want to assure is available
1975 *
1976 * Returns -EBUSY if a stop is needed, else 0
1977 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08001978int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001979{
1980 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1981 /* Memory barrier before checking head and tail */
1982 smp_mb();
1983
1984 /* Check again in a case another CPU has just made room available. */
1985 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
1986 return -EBUSY;
1987
1988 /* A reprieve! - use start_queue because it doesn't call schedule */
1989 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
1990 ++tx_ring->tx_stats.restart_queue;
1991 return 0;
1992}
1993
1994/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001995 * i40evf_tx_map - Build the Tx descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +00001996 * @tx_ring: ring to send buffer on
1997 * @skb: send buffer
1998 * @first: first buffer info buffer to use
1999 * @tx_flags: collected send information
2000 * @hdr_len: size of the packet header
2001 * @td_cmd: the command field in the descriptor
2002 * @td_offset: offset for checksum or crc
2003 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002004static inline void i40evf_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2005 struct i40e_tx_buffer *first, u32 tx_flags,
2006 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Greg Rose7f12ad72013-12-21 06:12:51 +00002007{
2008 unsigned int data_len = skb->data_len;
2009 unsigned int size = skb_headlen(skb);
2010 struct skb_frag_struct *frag;
2011 struct i40e_tx_buffer *tx_bi;
2012 struct i40e_tx_desc *tx_desc;
2013 u16 i = tx_ring->next_to_use;
2014 u32 td_tag = 0;
2015 dma_addr_t dma;
Greg Rose7f12ad72013-12-21 06:12:51 +00002016
2017 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2018 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2019 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2020 I40E_TX_FLAGS_VLAN_SHIFT;
2021 }
2022
Greg Rose7f12ad72013-12-21 06:12:51 +00002023 first->tx_flags = tx_flags;
2024
2025 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2026
2027 tx_desc = I40E_TX_DESC(tx_ring, i);
2028 tx_bi = first;
2029
2030 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002031 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2032
Greg Rose7f12ad72013-12-21 06:12:51 +00002033 if (dma_mapping_error(tx_ring->dev, dma))
2034 goto dma_error;
2035
2036 /* record length, and DMA address */
2037 dma_unmap_len_set(tx_bi, len, size);
2038 dma_unmap_addr_set(tx_bi, dma, dma);
2039
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002040 /* align size to end of page */
2041 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00002042 tx_desc->buffer_addr = cpu_to_le64(dma);
2043
2044 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
2045 tx_desc->cmd_type_offset_bsz =
2046 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002047 max_data, td_tag);
Greg Rose7f12ad72013-12-21 06:12:51 +00002048
2049 tx_desc++;
2050 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002051
Greg Rose7f12ad72013-12-21 06:12:51 +00002052 if (i == tx_ring->count) {
2053 tx_desc = I40E_TX_DESC(tx_ring, 0);
2054 i = 0;
2055 }
2056
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002057 dma += max_data;
2058 size -= max_data;
Greg Rose7f12ad72013-12-21 06:12:51 +00002059
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002060 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Greg Rose7f12ad72013-12-21 06:12:51 +00002061 tx_desc->buffer_addr = cpu_to_le64(dma);
2062 }
2063
2064 if (likely(!data_len))
2065 break;
2066
2067 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2068 size, td_tag);
2069
2070 tx_desc++;
2071 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002072
Greg Rose7f12ad72013-12-21 06:12:51 +00002073 if (i == tx_ring->count) {
2074 tx_desc = I40E_TX_DESC(tx_ring, 0);
2075 i = 0;
2076 }
2077
2078 size = skb_frag_size(frag);
2079 data_len -= size;
2080
2081 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2082 DMA_TO_DEVICE);
2083
2084 tx_bi = &tx_ring->tx_bi[i];
2085 }
2086
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002087 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Greg Rose7f12ad72013-12-21 06:12:51 +00002088
2089 i++;
2090 if (i == tx_ring->count)
2091 i = 0;
2092
2093 tx_ring->next_to_use = i;
2094
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002095 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002096
Preethi Banalab1cb07d2017-03-10 12:22:00 -08002097 /* write last descriptor with RS and EOP bits */
2098 td_cmd |= I40E_TXD_CMD;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002099 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002100 build_ctob(td_cmd, td_offset, size, td_tag);
2101
2102 /* Force memory writes to complete before letting h/w know there
2103 * are new descriptors to fetch.
2104 *
2105 * We also use this memory barrier to make certain all of the
2106 * status bits have been updated before next_to_watch is written.
2107 */
2108 wmb();
2109
2110 /* set next_to_watch value indicating a packet is present */
2111 first->next_to_watch = tx_desc;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002112
Greg Rose7f12ad72013-12-21 06:12:51 +00002113 /* notify HW of packet */
Preethi Banalab1cb07d2017-03-10 12:22:00 -08002114 if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002115 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002116
2117 /* we need this if more than one processor can write to our tail
2118 * at a time, it synchronizes IO on IA64/Altix systems
2119 */
2120 mmiowb();
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002121 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002122
Greg Rose7f12ad72013-12-21 06:12:51 +00002123 return;
2124
2125dma_error:
2126 dev_info(tx_ring->dev, "TX DMA map failed\n");
2127
2128 /* clear dma mappings for failed tx_bi map */
2129 for (;;) {
2130 tx_bi = &tx_ring->tx_bi[i];
2131 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
2132 if (tx_bi == first)
2133 break;
2134 if (i == 0)
2135 i = tx_ring->count;
2136 i--;
2137 }
2138
2139 tx_ring->next_to_use = i;
2140}
2141
2142/**
Greg Rose7f12ad72013-12-21 06:12:51 +00002143 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2144 * @skb: send buffer
2145 * @tx_ring: ring to send buffer on
2146 *
2147 * Returns NETDEV_TX_OK if sent, else an error code
2148 **/
2149static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2150 struct i40e_ring *tx_ring)
2151{
2152 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2153 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2154 struct i40e_tx_buffer *first;
2155 u32 td_offset = 0;
2156 u32 tx_flags = 0;
2157 __be16 protocol;
2158 u32 td_cmd = 0;
2159 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002160 int tso, count;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002161
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002162 /* prefetch the data, we'll need it later */
2163 prefetch(skb->data);
2164
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002165 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002166 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002167 if (__skb_linearize(skb)) {
2168 dev_kfree_skb_any(skb);
2169 return NETDEV_TX_OK;
2170 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002171 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002172 tx_ring->tx_stats.tx_linearize++;
2173 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002174
2175 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2176 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2177 * + 4 desc gap to avoid the cache line where head is,
2178 * + 1 desc for context descriptor,
2179 * otherwise try next time
2180 */
2181 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2182 tx_ring->tx_stats.tx_busy++;
Greg Rose7f12ad72013-12-21 06:12:51 +00002183 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002184 }
Greg Rose7f12ad72013-12-21 06:12:51 +00002185
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002186 /* record the location of the first descriptor for this packet */
2187 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2188 first->skb = skb;
2189 first->bytecount = skb->len;
2190 first->gso_segs = 1;
2191
Greg Rose7f12ad72013-12-21 06:12:51 +00002192 /* prepare the xmit flags */
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002193 if (i40evf_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
Greg Rose7f12ad72013-12-21 06:12:51 +00002194 goto out_drop;
2195
2196 /* obtain protocol of skb */
Vlad Yasevicha12c4152014-08-25 10:34:53 -04002197 protocol = vlan_get_protocol(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00002198
Greg Rose7f12ad72013-12-21 06:12:51 +00002199 /* setup IPv4/IPv6 offloads */
2200 if (protocol == htons(ETH_P_IP))
2201 tx_flags |= I40E_TX_FLAGS_IPV4;
2202 else if (protocol == htons(ETH_P_IPV6))
2203 tx_flags |= I40E_TX_FLAGS_IPV6;
2204
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002205 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Greg Rose7f12ad72013-12-21 06:12:51 +00002206
2207 if (tso < 0)
2208 goto out_drop;
2209 else if (tso)
2210 tx_flags |= I40E_TX_FLAGS_TSO;
2211
Greg Rose7f12ad72013-12-21 06:12:51 +00002212 /* Always offload the checksum, since it's in the data descriptor */
Alexander Duyck529f1f62016-01-24 21:17:10 -08002213 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2214 tx_ring, &cd_tunneling);
2215 if (tso < 0)
2216 goto out_drop;
Greg Rose7f12ad72013-12-21 06:12:51 +00002217
Alexander Duyck3bc67972016-02-17 11:02:56 -08002218 skb_tx_timestamp(skb);
2219
2220 /* always enable CRC insertion offload */
2221 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2222
Greg Rose7f12ad72013-12-21 06:12:51 +00002223 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2224 cd_tunneling, cd_l2tag2);
2225
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002226 i40evf_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2227 td_cmd, td_offset);
Greg Rose7f12ad72013-12-21 06:12:51 +00002228
Greg Rose7f12ad72013-12-21 06:12:51 +00002229 return NETDEV_TX_OK;
2230
2231out_drop:
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002232 dev_kfree_skb_any(first->skb);
2233 first->skb = NULL;
Greg Rose7f12ad72013-12-21 06:12:51 +00002234 return NETDEV_TX_OK;
2235}
2236
2237/**
2238 * i40evf_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2239 * @skb: send buffer
2240 * @netdev: network interface device structure
2241 *
2242 * Returns NETDEV_TX_OK if sent, else an error code
2243 **/
2244netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2245{
2246 struct i40evf_adapter *adapter = netdev_priv(netdev);
Mitch Williams0dd438d2015-10-26 19:44:40 -04002247 struct i40e_ring *tx_ring = &adapter->tx_rings[skb->queue_mapping];
Greg Rose7f12ad72013-12-21 06:12:51 +00002248
2249 /* hardware can't handle really short frames, hardware padding works
2250 * beyond this point
2251 */
2252 if (unlikely(skb->len < I40E_MIN_TX_LEN)) {
2253 if (skb_pad(skb, I40E_MIN_TX_LEN - skb->len))
2254 return NETDEV_TX_OK;
2255 skb->len = I40E_MIN_TX_LEN;
2256 skb_set_tail_pointer(skb, I40E_MIN_TX_LEN);
2257 }
2258
2259 return i40e_xmit_frame_ring(skb, tx_ring);
2260}