blob: d36429d1bd69709693fdfa1be65e810502ff0c3c [file] [log] [blame]
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -03001/*
2 * Copyright (C) 2009 Texas Instruments.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
Murali Karicheri85b848c2010-02-21 15:51:14 -030018 * common vpss system module platform driver for all video drivers.
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -030019 */
20#include <linux/kernel.h>
21#include <linux/sched.h>
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/spinlock.h>
26#include <linux/compiler.h>
27#include <linux/io.h>
Lad, Prabhakar9a3e89b2013-03-22 04:53:12 -030028#include <linux/pm_runtime.h>
29
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -030030#include <media/davinci/vpss.h>
31
32MODULE_LICENSE("GPL");
33MODULE_DESCRIPTION("VPSS Driver");
34MODULE_AUTHOR("Texas Instruments");
35
36/* DM644x defines */
37#define DM644X_SBL_PCR_VPSS (4)
38
Murali Karicheri85b848c2010-02-21 15:51:14 -030039#define DM355_VPSSBL_INTSEL 0x10
40#define DM355_VPSSBL_EVTSEL 0x14
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -030041/* vpss BL register offsets */
42#define DM355_VPSSBL_CCDCMUX 0x1c
43/* vpss CLK register offsets */
44#define DM355_VPSSCLK_CLKCTRL 0x04
45/* masks and shifts */
46#define VPSS_HSSISEL_SHIFT 4
Murali Karicheri85b848c2010-02-21 15:51:14 -030047/*
48 * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
49 * IPIPE_INT1_SDR - vpss_int5
50 */
51#define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
52/* VENCINT - vpss_int8 */
53#define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
54
Manjunath Hadlic1819fc2012-08-21 05:27:59 -030055#define DM365_ISP5_PCCR 0x04
56#define DM365_ISP5_PCCR_BL_CLK_ENABLE BIT(0)
57#define DM365_ISP5_PCCR_ISIF_CLK_ENABLE BIT(1)
58#define DM365_ISP5_PCCR_H3A_CLK_ENABLE BIT(2)
59#define DM365_ISP5_PCCR_RSZ_CLK_ENABLE BIT(3)
60#define DM365_ISP5_PCCR_IPIPE_CLK_ENABLE BIT(4)
61#define DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE BIT(5)
62#define DM365_ISP5_PCCR_RSV BIT(6)
63
64#define DM365_ISP5_BCR 0x08
65#define DM365_ISP5_BCR_ISIF_OUT_ENABLE BIT(1)
66
Murali Karicheri85b848c2010-02-21 15:51:14 -030067#define DM365_ISP5_INTSEL1 0x10
68#define DM365_ISP5_INTSEL2 0x14
69#define DM365_ISP5_INTSEL3 0x18
70#define DM365_ISP5_CCDCMUX 0x20
71#define DM365_ISP5_PG_FRAME_SIZE 0x28
72#define DM365_VPBE_CLK_CTRL 0x00
Manjunath Hadli3de93942012-08-21 05:50:27 -030073
74#define VPSS_CLK_CTRL 0x01c40044
75#define VPSS_CLK_CTRL_VENCCLKEN BIT(3)
76#define VPSS_CLK_CTRL_DACCLKEN BIT(4)
77
Murali Karicheri85b848c2010-02-21 15:51:14 -030078/*
79 * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
80 * AF - vpss_int3
81 */
82#define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
83/* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
84#define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
85/* VENC - vpss_int8 */
86#define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
87
88/* masks and shifts for DM365*/
89#define DM365_CCDC_PG_VD_POL_SHIFT 0
90#define DM365_CCDC_PG_HD_POL_SHIFT 1
91
92#define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
93#define CCD_SRC_SEL_SHIFT 4
94
95/* Different SoC platforms supported by this driver */
96enum vpss_platform_type {
97 DM644X,
98 DM355,
99 DM365,
100};
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300101
102/*
103 * vpss operations. Depends on platform. Not all functions are available
104 * on all platforms. The api, first check if a functio is available before
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400105 * invoking it. In the probe, the function ptrs are initialized based on
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300106 * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
107 */
108struct vpss_hw_ops {
109 /* enable clock */
110 int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
111 /* select input to ccdc */
112 void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200113 /* clear wbl overflow bit */
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300114 int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
Manjunath Hadlid31c1002012-08-21 05:56:21 -0300115 /* set sync polarity */
116 void (*set_sync_pol)(struct vpss_sync_pol);
117 /* set the PG_FRAME_SIZE register*/
118 void (*set_pg_frame_size)(struct vpss_pg_frame_size);
119 /* check and clear interrupt if occured */
120 int (*dma_complete_interrupt)(void);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300121};
122
123/* vpss configuration */
124struct vpss_oper_config {
Murali Karicheri85b848c2010-02-21 15:51:14 -0300125 __iomem void *vpss_regs_base0;
126 __iomem void *vpss_regs_base1;
Manjunath Hadli3de93942012-08-21 05:50:27 -0300127 resource_size_t *vpss_regs_base2;
Murali Karicheri85b848c2010-02-21 15:51:14 -0300128 enum vpss_platform_type platform;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300129 spinlock_t vpss_lock;
130 struct vpss_hw_ops hw_ops;
131};
132
133static struct vpss_oper_config oper_cfg;
134
135/* register access routines */
136static inline u32 bl_regr(u32 offset)
137{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300138 return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300139}
140
141static inline void bl_regw(u32 val, u32 offset)
142{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300143 __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300144}
145
146static inline u32 vpss_regr(u32 offset)
147{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300148 return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300149}
150
151static inline void vpss_regw(u32 val, u32 offset)
152{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300153 __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
154}
155
156/* For DM365 only */
157static inline u32 isp5_read(u32 offset)
158{
159 return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
160}
161
162/* For DM365 only */
163static inline void isp5_write(u32 val, u32 offset)
164{
165 __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
166}
167
168static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
169{
170 u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
171
172 /* if we are using pattern generator, enable it */
173 if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
174 temp |= 0x08;
175
176 temp |= (src_sel << CCD_SRC_SEL_SHIFT);
177 isp5_write(temp, DM365_ISP5_CCDCMUX);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300178}
179
180static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
181{
182 bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
183}
184
Manjunath Hadlid31c1002012-08-21 05:56:21 -0300185int vpss_dma_complete_interrupt(void)
186{
187 if (!oper_cfg.hw_ops.dma_complete_interrupt)
188 return 2;
189 return oper_cfg.hw_ops.dma_complete_interrupt();
190}
191EXPORT_SYMBOL(vpss_dma_complete_interrupt);
192
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300193int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
194{
195 if (!oper_cfg.hw_ops.select_ccdc_source)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300196 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300197
Murali Karicheri85b848c2010-02-21 15:51:14 -0300198 oper_cfg.hw_ops.select_ccdc_source(src_sel);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300199 return 0;
200}
201EXPORT_SYMBOL(vpss_select_ccdc_source);
202
203static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
204{
205 u32 mask = 1, val;
206
207 if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
208 wbl_sel > VPSS_PCR_CCDC_WBL_O)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300209 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300210
211 /* writing a 0 clear the overflow */
212 mask = ~(mask << wbl_sel);
213 val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
214 bl_regw(val, DM644X_SBL_PCR_VPSS);
215 return 0;
216}
217
Manjunath Hadlid31c1002012-08-21 05:56:21 -0300218void vpss_set_sync_pol(struct vpss_sync_pol sync)
219{
220 if (!oper_cfg.hw_ops.set_sync_pol)
221 return;
222
223 oper_cfg.hw_ops.set_sync_pol(sync);
224}
225EXPORT_SYMBOL(vpss_set_sync_pol);
226
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300227int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
228{
229 if (!oper_cfg.hw_ops.clear_wbl_overflow)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300230 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300231
232 return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
233}
234EXPORT_SYMBOL(vpss_clear_wbl_overflow);
235
236/*
237 * dm355_enable_clock - Enable VPSS Clock
238 * @clock_sel: CLock to be enabled/disabled
239 * @en: enable/disable flag
240 *
241 * This is called to enable or disable a vpss clock
242 */
243static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
244{
245 unsigned long flags;
246 u32 utemp, mask = 0x1, shift = 0;
247
248 switch (clock_sel) {
249 case VPSS_VPBE_CLOCK:
250 /* nothing since lsb */
251 break;
252 case VPSS_VENC_CLOCK_SEL:
253 shift = 2;
254 break;
255 case VPSS_CFALD_CLOCK:
256 shift = 3;
257 break;
258 case VPSS_H3A_CLOCK:
259 shift = 4;
260 break;
261 case VPSS_IPIPE_CLOCK:
262 shift = 5;
263 break;
264 case VPSS_CCDC_CLOCK:
265 shift = 6;
266 break;
267 default:
268 printk(KERN_ERR "dm355_enable_clock:"
269 " Invalid selector: %d\n", clock_sel);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300270 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300271 }
272
273 spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
274 utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
275 if (!en)
276 utemp &= ~(mask << shift);
277 else
278 utemp |= (mask << shift);
279
280 vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
281 spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
282 return 0;
283}
284
Murali Karicheri85b848c2010-02-21 15:51:14 -0300285static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
286{
287 unsigned long flags;
288 u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
289 u32 (*read)(u32 offset) = isp5_read;
290 void(*write)(u32 val, u32 offset) = isp5_write;
291
292 switch (clock_sel) {
293 case VPSS_BL_CLOCK:
294 break;
295 case VPSS_CCDC_CLOCK:
296 shift = 1;
297 break;
298 case VPSS_H3A_CLOCK:
299 shift = 2;
300 break;
301 case VPSS_RSZ_CLOCK:
302 shift = 3;
303 break;
304 case VPSS_IPIPE_CLOCK:
305 shift = 4;
306 break;
307 case VPSS_IPIPEIF_CLOCK:
308 shift = 5;
309 break;
310 case VPSS_PCLK_INTERNAL:
311 shift = 6;
312 break;
313 case VPSS_PSYNC_CLOCK_SEL:
314 shift = 7;
315 break;
316 case VPSS_VPBE_CLOCK:
317 read = vpss_regr;
318 write = vpss_regw;
319 offset = DM365_VPBE_CLK_CTRL;
320 break;
321 case VPSS_VENC_CLOCK_SEL:
322 shift = 2;
323 read = vpss_regr;
324 write = vpss_regw;
325 offset = DM365_VPBE_CLK_CTRL;
326 break;
327 case VPSS_LDC_CLOCK:
328 shift = 3;
329 read = vpss_regr;
330 write = vpss_regw;
331 offset = DM365_VPBE_CLK_CTRL;
332 break;
333 case VPSS_FDIF_CLOCK:
334 shift = 4;
335 read = vpss_regr;
336 write = vpss_regw;
337 offset = DM365_VPBE_CLK_CTRL;
338 break;
339 case VPSS_OSD_CLOCK_SEL:
340 shift = 6;
341 read = vpss_regr;
342 write = vpss_regw;
343 offset = DM365_VPBE_CLK_CTRL;
344 break;
345 case VPSS_LDC_CLOCK_SEL:
346 shift = 7;
347 read = vpss_regr;
348 write = vpss_regw;
349 offset = DM365_VPBE_CLK_CTRL;
350 break;
351 default:
352 printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
353 clock_sel);
354 return -1;
355 }
356
357 spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
358 utemp = read(offset);
359 if (!en) {
360 mask = ~mask;
361 utemp &= (mask << shift);
362 } else
363 utemp |= (mask << shift);
364
365 write(utemp, offset);
366 spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
367
368 return 0;
369}
370
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300371int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
372{
373 if (!oper_cfg.hw_ops.enable_clock)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300374 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300375
376 return oper_cfg.hw_ops.enable_clock(clock_sel, en);
377}
378EXPORT_SYMBOL(vpss_enable_clock);
379
Murali Karicheri85b848c2010-02-21 15:51:14 -0300380void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
381{
382 int val = 0;
383 val = isp5_read(DM365_ISP5_CCDCMUX);
384
385 val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
386 val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
387
388 isp5_write(val, DM365_ISP5_CCDCMUX);
389}
390EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
391
Manjunath Hadlid31c1002012-08-21 05:56:21 -0300392void vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
393{
394 if (!oper_cfg.hw_ops.set_pg_frame_size)
395 return;
396
397 oper_cfg.hw_ops.set_pg_frame_size(frame_size);
398}
399EXPORT_SYMBOL(vpss_set_pg_frame_size);
400
Murali Karicheri85b848c2010-02-21 15:51:14 -0300401void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
402{
403 int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
404
405 current_reg |= (frame_size.pplen - 1);
406 isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
407}
408EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
409
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -0800410static int vpss_probe(struct platform_device *pdev)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300411{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300412 struct resource *r1, *r2;
413 char *platform_name;
414 int status;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300415
416 if (!pdev->dev.platform_data) {
417 dev_err(&pdev->dev, "no platform data\n");
418 return -ENOENT;
419 }
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300420
Murali Karicheri85b848c2010-02-21 15:51:14 -0300421 platform_name = pdev->dev.platform_data;
422 if (!strcmp(platform_name, "dm355_vpss"))
423 oper_cfg.platform = DM355;
424 else if (!strcmp(platform_name, "dm365_vpss"))
425 oper_cfg.platform = DM365;
426 else if (!strcmp(platform_name, "dm644x_vpss"))
427 oper_cfg.platform = DM644X;
428 else {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300429 dev_err(&pdev->dev, "vpss driver not supported on"
430 " this platform\n");
431 return -ENODEV;
432 }
433
Murali Karicheri85b848c2010-02-21 15:51:14 -0300434 dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
435 r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
436 if (!r1)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300437 return -ENOENT;
438
Murali Karicheri85b848c2010-02-21 15:51:14 -0300439 r1 = request_mem_region(r1->start, resource_size(r1), r1->name);
440 if (!r1)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300441 return -EBUSY;
442
Murali Karicheri85b848c2010-02-21 15:51:14 -0300443 oper_cfg.vpss_regs_base0 = ioremap(r1->start, resource_size(r1));
444 if (!oper_cfg.vpss_regs_base0) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300445 status = -EBUSY;
446 goto fail1;
447 }
448
Murali Karicheri85b848c2010-02-21 15:51:14 -0300449 if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
450 r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
451 if (!r2) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300452 status = -ENOENT;
453 goto fail2;
454 }
Murali Karicheri85b848c2010-02-21 15:51:14 -0300455 r2 = request_mem_region(r2->start, resource_size(r2), r2->name);
456 if (!r2) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300457 status = -EBUSY;
458 goto fail2;
459 }
460
Murali Karicheri85b848c2010-02-21 15:51:14 -0300461 oper_cfg.vpss_regs_base1 = ioremap(r2->start,
462 resource_size(r2));
463 if (!oper_cfg.vpss_regs_base1) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300464 status = -EBUSY;
465 goto fail3;
466 }
467 }
468
Murali Karicheri85b848c2010-02-21 15:51:14 -0300469 if (oper_cfg.platform == DM355) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300470 oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
471 oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
Murali Karicheri85b848c2010-02-21 15:51:14 -0300472 /* Setup vpss interrupts */
473 bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
474 bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
475 } else if (oper_cfg.platform == DM365) {
476 oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
477 oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
478 /* Setup vpss interrupts */
Manjunath Hadlic1819fc2012-08-21 05:27:59 -0300479 isp5_write((isp5_read(DM365_ISP5_PCCR) |
480 DM365_ISP5_PCCR_BL_CLK_ENABLE |
481 DM365_ISP5_PCCR_ISIF_CLK_ENABLE |
482 DM365_ISP5_PCCR_H3A_CLK_ENABLE |
483 DM365_ISP5_PCCR_RSZ_CLK_ENABLE |
484 DM365_ISP5_PCCR_IPIPE_CLK_ENABLE |
485 DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE |
486 DM365_ISP5_PCCR_RSV), DM365_ISP5_PCCR);
487 isp5_write((isp5_read(DM365_ISP5_BCR) |
488 DM365_ISP5_BCR_ISIF_OUT_ENABLE), DM365_ISP5_BCR);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300489 isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
490 isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
491 isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300492 } else
493 oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
494
Lad, Prabhakar9a3e89b2013-03-22 04:53:12 -0300495 pm_runtime_enable(&pdev->dev);
496
497 pm_runtime_get(&pdev->dev);
498
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300499 spin_lock_init(&oper_cfg.vpss_lock);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300500 dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300501 return 0;
502
503fail3:
Murali Karicheri85b848c2010-02-21 15:51:14 -0300504 release_mem_region(r2->start, resource_size(r2));
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300505fail2:
Murali Karicheri85b848c2010-02-21 15:51:14 -0300506 iounmap(oper_cfg.vpss_regs_base0);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300507fail1:
Murali Karicheri85b848c2010-02-21 15:51:14 -0300508 release_mem_region(r1->start, resource_size(r1));
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300509 return status;
510}
511
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -0800512static int vpss_remove(struct platform_device *pdev)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300513{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300514 struct resource *res;
515
Lad, Prabhakar9a3e89b2013-03-22 04:53:12 -0300516 pm_runtime_disable(&pdev->dev);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300517 iounmap(oper_cfg.vpss_regs_base0);
518 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
519 release_mem_region(res->start, resource_size(res));
520 if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
521 iounmap(oper_cfg.vpss_regs_base1);
522 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
523 release_mem_region(res->start, resource_size(res));
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300524 }
525 return 0;
526}
527
Lad, Prabhakar9a3e89b2013-03-22 04:53:12 -0300528static int vpss_suspend(struct device *dev)
529{
530 pm_runtime_put(dev);
531 return 0;
532}
533
534static int vpss_resume(struct device *dev)
535{
536 pm_runtime_get(dev);
537 return 0;
538}
539
540static const struct dev_pm_ops vpss_pm_ops = {
541 .suspend = vpss_suspend,
542 .resume = vpss_resume,
543};
544
Lad, Prabhakara1b3a6c2012-08-14 01:23:09 -0300545static struct platform_driver vpss_driver = {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300546 .driver = {
547 .name = "vpss",
548 .owner = THIS_MODULE,
Lad, Prabhakar9a3e89b2013-03-22 04:53:12 -0300549 .pm = &vpss_pm_ops,
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300550 },
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -0800551 .remove = vpss_remove,
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300552 .probe = vpss_probe,
553};
554
555static void vpss_exit(void)
556{
Manjunath Hadli3de93942012-08-21 05:50:27 -0300557 iounmap(oper_cfg.vpss_regs_base2);
558 release_mem_region(VPSS_CLK_CTRL, 4);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300559 platform_driver_unregister(&vpss_driver);
560}
561
562static int __init vpss_init(void)
563{
Manjunath Hadli3de93942012-08-21 05:50:27 -0300564 if (!request_mem_region(VPSS_CLK_CTRL, 4, "vpss_clock_control"))
565 return -EBUSY;
566
567 oper_cfg.vpss_regs_base2 = ioremap(VPSS_CLK_CTRL, 4);
568 writel(VPSS_CLK_CTRL_VENCCLKEN |
569 VPSS_CLK_CTRL_DACCLKEN, oper_cfg.vpss_regs_base2);
570
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300571 return platform_driver_register(&vpss_driver);
572}
573subsys_initcall(vpss_init);
574module_exit(vpss_exit);