blob: e252f1b14f53d5caf8d241ac2bd27ef3548f5b68 [file] [log] [blame]
Parav Panditfe2caef2012-03-21 04:09:06 +05301/*******************************************************************
2 * This file is part of the Emulex RoCE Device Driver for *
3 * RoCE (RDMA over Converged Ethernet) adapters. *
4 * Copyright (C) 2008-2012 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *
20 * Contact Information:
21 * linux-drivers@emulex.com
22 *
23 * Emulex
24 * 3333 Susan Street
25 * Costa Mesa, CA 92626
26 *******************************************************************/
27
28#ifndef __OCRDMA_SLI_H__
29#define __OCRDMA_SLI_H__
30
Devesh Sharma21c33912014-02-04 11:56:56 +053031enum {
32 OCRDMA_ASIC_GEN_SKH_R = 0x04,
33 OCRDMA_ASIC_GEN_LANCER = 0x0B
34};
35
36enum {
37 OCRDMA_ASIC_REV_A0 = 0x00,
38 OCRDMA_ASIC_REV_B0 = 0x10,
39 OCRDMA_ASIC_REV_C0 = 0x20
40};
Parav Panditfe2caef2012-03-21 04:09:06 +053041
42#define OCRDMA_SUBSYS_ROCE 10
43enum {
44 OCRDMA_CMD_QUERY_CONFIG = 1,
Selvin Xavier920de552014-06-10 19:32:23 +053045 OCRDMA_CMD_ALLOC_PD = 2,
46 OCRDMA_CMD_DEALLOC_PD = 3,
Parav Panditfe2caef2012-03-21 04:09:06 +053047
Selvin Xavier920de552014-06-10 19:32:23 +053048 OCRDMA_CMD_CREATE_AH_TBL = 4,
49 OCRDMA_CMD_DELETE_AH_TBL = 5,
Parav Panditfe2caef2012-03-21 04:09:06 +053050
Selvin Xavier920de552014-06-10 19:32:23 +053051 OCRDMA_CMD_CREATE_QP = 6,
52 OCRDMA_CMD_QUERY_QP = 7,
53 OCRDMA_CMD_MODIFY_QP = 8 ,
54 OCRDMA_CMD_DELETE_QP = 9,
Parav Panditfe2caef2012-03-21 04:09:06 +053055
Selvin Xavier920de552014-06-10 19:32:23 +053056 OCRDMA_CMD_RSVD1 = 10,
57 OCRDMA_CMD_ALLOC_LKEY = 11,
58 OCRDMA_CMD_DEALLOC_LKEY = 12,
59 OCRDMA_CMD_REGISTER_NSMR = 13,
60 OCRDMA_CMD_REREGISTER_NSMR = 14,
61 OCRDMA_CMD_REGISTER_NSMR_CONT = 15,
62 OCRDMA_CMD_QUERY_NSMR = 16,
63 OCRDMA_CMD_ALLOC_MW = 17,
64 OCRDMA_CMD_QUERY_MW = 18,
Parav Panditfe2caef2012-03-21 04:09:06 +053065
Selvin Xavier920de552014-06-10 19:32:23 +053066 OCRDMA_CMD_CREATE_SRQ = 19,
67 OCRDMA_CMD_QUERY_SRQ = 20,
68 OCRDMA_CMD_MODIFY_SRQ = 21,
69 OCRDMA_CMD_DELETE_SRQ = 22,
Parav Panditfe2caef2012-03-21 04:09:06 +053070
Selvin Xavier920de552014-06-10 19:32:23 +053071 OCRDMA_CMD_ATTACH_MCAST = 23,
72 OCRDMA_CMD_DETACH_MCAST = 24,
73
74 OCRDMA_CMD_CREATE_RBQ = 25,
75 OCRDMA_CMD_DESTROY_RBQ = 26,
76
77 OCRDMA_CMD_GET_RDMA_STATS = 27,
Mitesh Ahuja9ba13772014-12-18 14:12:57 +053078 OCRDMA_CMD_ALLOC_PD_RANGE = 28,
79 OCRDMA_CMD_DEALLOC_PD_RANGE = 29,
Parav Panditfe2caef2012-03-21 04:09:06 +053080
81 OCRDMA_CMD_MAX
82};
83
84#define OCRDMA_SUBSYS_COMMON 1
85enum {
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +053086 OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1 = 5,
Parav Panditfe2caef2012-03-21 04:09:06 +053087 OCRDMA_CMD_CREATE_CQ = 12,
88 OCRDMA_CMD_CREATE_EQ = 13,
89 OCRDMA_CMD_CREATE_MQ = 21,
Selvin Xaviera51f06e2014-02-04 11:57:07 +053090 OCRDMA_CMD_GET_CTRL_ATTRIBUTES = 32,
Parav Panditfe2caef2012-03-21 04:09:06 +053091 OCRDMA_CMD_GET_FW_VER = 35,
92 OCRDMA_CMD_DELETE_MQ = 53,
93 OCRDMA_CMD_DELETE_CQ = 54,
94 OCRDMA_CMD_DELETE_EQ = 55,
95 OCRDMA_CMD_GET_FW_CONFIG = 58,
Selvin Xaviera51f06e2014-02-04 11:57:07 +053096 OCRDMA_CMD_CREATE_MQ_EXT = 90,
97 OCRDMA_CMD_PHY_DETAILS = 102
Parav Panditfe2caef2012-03-21 04:09:06 +053098};
99
100enum {
101 QTYPE_EQ = 1,
102 QTYPE_CQ = 2,
103 QTYPE_MCCQ = 3
104};
105
Mitesh Ahuja978cb6a2014-12-18 14:12:56 +0530106#define OCRDMA_MAX_SGID 16
Parav Panditfe2caef2012-03-21 04:09:06 +0530107
108#define OCRDMA_MAX_QP 2048
109#define OCRDMA_MAX_CQ 2048
Selvin Xavier4f1df842014-06-10 19:32:24 +0530110#define OCRDMA_MAX_STAG 16384
Parav Panditfe2caef2012-03-21 04:09:06 +0530111
112enum {
113 OCRDMA_DB_RQ_OFFSET = 0xE0,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530114 OCRDMA_DB_GEN2_RQ_OFFSET = 0x100,
Parav Panditfe2caef2012-03-21 04:09:06 +0530115 OCRDMA_DB_SQ_OFFSET = 0x60,
116 OCRDMA_DB_GEN2_SQ_OFFSET = 0x1C0,
117 OCRDMA_DB_SRQ_OFFSET = OCRDMA_DB_RQ_OFFSET,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530118 OCRDMA_DB_GEN2_SRQ_OFFSET = OCRDMA_DB_GEN2_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530119 OCRDMA_DB_CQ_OFFSET = 0x120,
120 OCRDMA_DB_EQ_OFFSET = OCRDMA_DB_CQ_OFFSET,
Devesh Sharma2df84fa82014-02-04 11:56:55 +0530121 OCRDMA_DB_MQ_OFFSET = 0x140,
122
123 OCRDMA_DB_SQ_SHIFT = 16,
124 OCRDMA_DB_RQ_SHIFT = 24
Parav Panditfe2caef2012-03-21 04:09:06 +0530125};
126
127#define OCRDMA_DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
128#define OCRDMA_DB_CQ_RING_ID_EXT_MASK 0x0C00 /* bits 10-11 of qid at 12-11 */
129/* qid #2 msbits at 12-11 */
130#define OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT 0x1
Jes Sorensen05df7802014-10-05 16:33:25 +0200131#define OCRDMA_DB_CQ_NUM_POPPED_SHIFT 16 /* bits 16 - 28 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530132/* Rearm bit */
Jes Sorensen05df7802014-10-05 16:33:25 +0200133#define OCRDMA_DB_CQ_REARM_SHIFT 29 /* bit 29 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530134/* solicited bit */
Jes Sorensen05df7802014-10-05 16:33:25 +0200135#define OCRDMA_DB_CQ_SOLICIT_SHIFT 31 /* bit 31 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530136
137#define OCRDMA_EQ_ID_MASK 0x1FF /* bits 0 - 8 */
138#define OCRDMA_EQ_ID_EXT_MASK 0x3e00 /* bits 9-13 */
Jes Sorensen05df7802014-10-05 16:33:25 +0200139#define OCRDMA_EQ_ID_EXT_MASK_SHIFT 2 /* qid bits 9-13 at 11-15 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530140
141/* Clear the interrupt for this eq */
Jes Sorensen05df7802014-10-05 16:33:25 +0200142#define OCRDMA_EQ_CLR_SHIFT 9 /* bit 9 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530143/* Must be 1 */
Jes Sorensen05df7802014-10-05 16:33:25 +0200144#define OCRDMA_EQ_TYPE_SHIFT 10 /* bit 10 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530145/* Number of event entries processed */
Jes Sorensen05df7802014-10-05 16:33:25 +0200146#define OCRDMA_NUM_EQE_SHIFT 16 /* bits 16 - 28 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530147/* Rearm bit */
Jes Sorensen05df7802014-10-05 16:33:25 +0200148#define OCRDMA_REARM_SHIFT 29 /* bit 29 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530149
150#define OCRDMA_MQ_ID_MASK 0x7FF /* bits 0 - 10 */
151/* Number of entries posted */
Jes Sorensen05df7802014-10-05 16:33:25 +0200152#define OCRDMA_MQ_NUM_MQE_SHIFT 16 /* bits 16 - 29 */
Parav Panditfe2caef2012-03-21 04:09:06 +0530153
Jes Sorensen05df7802014-10-05 16:33:25 +0200154#define OCRDMA_MIN_HPAGE_SIZE 4096
Parav Panditfe2caef2012-03-21 04:09:06 +0530155
Jes Sorensen05df7802014-10-05 16:33:25 +0200156#define OCRDMA_MIN_Q_PAGE_SIZE 4096
157#define OCRDMA_MAX_Q_PAGES 8
Parav Panditfe2caef2012-03-21 04:09:06 +0530158
Devesh Sharmafad51b72014-02-04 11:57:10 +0530159#define OCRDMA_SLI_ASIC_ID_OFFSET 0x9C
160#define OCRDMA_SLI_ASIC_REV_MASK 0x000000FF
161#define OCRDMA_SLI_ASIC_GEN_NUM_MASK 0x0000FF00
162#define OCRDMA_SLI_ASIC_GEN_NUM_SHIFT 0x08
Parav Panditfe2caef2012-03-21 04:09:06 +0530163/*
164# 0: 4K Bytes
165# 1: 8K Bytes
166# 2: 16K Bytes
167# 3: 32K Bytes
168# 4: 64K Bytes
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +0530169# 5: 128K Bytes
170# 6: 256K Bytes
171# 7: 512K Bytes
Parav Panditfe2caef2012-03-21 04:09:06 +0530172*/
Jes Sorensen05df7802014-10-05 16:33:25 +0200173#define OCRDMA_MAX_Q_PAGE_SIZE_CNT 8
Parav Panditfe2caef2012-03-21 04:09:06 +0530174#define OCRDMA_Q_PAGE_BASE_SIZE (OCRDMA_MIN_Q_PAGE_SIZE * OCRDMA_MAX_Q_PAGES)
175
Jes Sorensen05df7802014-10-05 16:33:25 +0200176#define MAX_OCRDMA_QP_PAGES 8
Parav Panditfe2caef2012-03-21 04:09:06 +0530177#define OCRDMA_MAX_WQE_MEM_SIZE (MAX_OCRDMA_QP_PAGES * OCRDMA_MIN_HQ_PAGE_SIZE)
178
Jes Sorensen05df7802014-10-05 16:33:25 +0200179#define OCRDMA_CREATE_CQ_MAX_PAGES 4
180#define OCRDMA_DPP_CQE_SIZE 4
Parav Panditfe2caef2012-03-21 04:09:06 +0530181
182#define OCRDMA_GEN2_MAX_CQE 1024
183#define OCRDMA_GEN2_CQ_PAGE_SIZE 4096
184#define OCRDMA_GEN2_WQE_SIZE 256
185#define OCRDMA_MAX_CQE 4095
186#define OCRDMA_CQ_PAGE_SIZE 16384
187#define OCRDMA_WQE_SIZE 128
188#define OCRDMA_WQE_STRIDE 8
189#define OCRDMA_WQE_ALIGN_BYTES 16
190
191#define MAX_OCRDMA_SRQ_PAGES MAX_OCRDMA_QP_PAGES
192
193enum {
194 OCRDMA_MCH_OPCODE_SHIFT = 0,
195 OCRDMA_MCH_OPCODE_MASK = 0xFF,
196 OCRDMA_MCH_SUBSYS_SHIFT = 8,
197 OCRDMA_MCH_SUBSYS_MASK = 0xFF00
198};
199
200/* mailbox cmd header */
201struct ocrdma_mbx_hdr {
202 u32 subsys_op;
203 u32 timeout; /* in seconds */
204 u32 cmd_len;
205 u32 rsvd_version;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530206};
Parav Panditfe2caef2012-03-21 04:09:06 +0530207
208enum {
209 OCRDMA_MBX_RSP_OPCODE_SHIFT = 0,
210 OCRDMA_MBX_RSP_OPCODE_MASK = 0xFF,
211 OCRDMA_MBX_RSP_SUBSYS_SHIFT = 8,
212 OCRDMA_MBX_RSP_SUBSYS_MASK = 0xFF << OCRDMA_MBX_RSP_SUBSYS_SHIFT,
213
214 OCRDMA_MBX_RSP_STATUS_SHIFT = 0,
215 OCRDMA_MBX_RSP_STATUS_MASK = 0xFF,
216 OCRDMA_MBX_RSP_ASTATUS_SHIFT = 8,
217 OCRDMA_MBX_RSP_ASTATUS_MASK = 0xFF << OCRDMA_MBX_RSP_ASTATUS_SHIFT
218};
219
220/* mailbox cmd response */
221struct ocrdma_mbx_rsp {
222 u32 subsys_op;
223 u32 status;
224 u32 rsp_len;
225 u32 add_rsp_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530226};
Parav Panditfe2caef2012-03-21 04:09:06 +0530227
228enum {
229 OCRDMA_MQE_EMBEDDED = 1,
230 OCRDMA_MQE_NONEMBEDDED = 0
231};
232
233struct ocrdma_mqe_sge {
234 u32 pa_lo;
235 u32 pa_hi;
236 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530237};
Parav Panditfe2caef2012-03-21 04:09:06 +0530238
239enum {
240 OCRDMA_MQE_HDR_EMB_SHIFT = 0,
Jes Sorensende123482014-10-05 16:33:24 +0200241 OCRDMA_MQE_HDR_EMB_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +0530242 OCRDMA_MQE_HDR_SGE_CNT_SHIFT = 3,
243 OCRDMA_MQE_HDR_SGE_CNT_MASK = 0x1F << OCRDMA_MQE_HDR_SGE_CNT_SHIFT,
244 OCRDMA_MQE_HDR_SPECIAL_SHIFT = 24,
245 OCRDMA_MQE_HDR_SPECIAL_MASK = 0xFF << OCRDMA_MQE_HDR_SPECIAL_SHIFT
246};
247
248struct ocrdma_mqe_hdr {
249 u32 spcl_sge_cnt_emb;
250 u32 pyld_len;
251 u32 tag_lo;
252 u32 tag_hi;
253 u32 rsvd3;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530254};
Parav Panditfe2caef2012-03-21 04:09:06 +0530255
256struct ocrdma_mqe_emb_cmd {
257 struct ocrdma_mbx_hdr mch;
258 u8 pyld[220];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530259};
Parav Panditfe2caef2012-03-21 04:09:06 +0530260
261struct ocrdma_mqe {
262 struct ocrdma_mqe_hdr hdr;
263 union {
264 struct ocrdma_mqe_emb_cmd emb_req;
265 struct {
266 struct ocrdma_mqe_sge sge[19];
267 } nonemb_req;
268 u8 cmd[236];
269 struct ocrdma_mbx_rsp rsp;
270 } u;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530271};
Parav Panditfe2caef2012-03-21 04:09:06 +0530272
273#define OCRDMA_EQ_LEN 4096
274#define OCRDMA_MQ_CQ_LEN 256
275#define OCRDMA_MQ_LEN 128
276
277#define PAGE_SHIFT_4K 12
278#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
279
280/* Returns number of pages spanned by the data starting at the given addr */
281#define PAGES_4K_SPANNED(_address, size) \
282 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
283 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
284
285struct ocrdma_delete_q_req {
286 struct ocrdma_mbx_hdr req;
287 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530288};
Parav Panditfe2caef2012-03-21 04:09:06 +0530289
290struct ocrdma_pa {
291 u32 lo;
292 u32 hi;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530293};
Parav Panditfe2caef2012-03-21 04:09:06 +0530294
Jes Sorensen05df7802014-10-05 16:33:25 +0200295#define MAX_OCRDMA_EQ_PAGES 8
Parav Panditfe2caef2012-03-21 04:09:06 +0530296struct ocrdma_create_eq_req {
297 struct ocrdma_mbx_hdr req;
298 u32 num_pages;
299 u32 valid;
300 u32 cnt;
301 u32 delay;
302 u32 rsvd;
303 struct ocrdma_pa pa[MAX_OCRDMA_EQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530304};
Parav Panditfe2caef2012-03-21 04:09:06 +0530305
306enum {
Jes Sorensende123482014-10-05 16:33:24 +0200307 OCRDMA_CREATE_EQ_VALID = BIT(29),
Parav Panditfe2caef2012-03-21 04:09:06 +0530308 OCRDMA_CREATE_EQ_CNT_SHIFT = 26,
309 OCRDMA_CREATE_CQ_DELAY_SHIFT = 13,
310};
311
312struct ocrdma_create_eq_rsp {
313 struct ocrdma_mbx_rsp rsp;
314 u32 vector_eqid;
315};
316
Jes Sorensen05df7802014-10-05 16:33:25 +0200317#define OCRDMA_EQ_MINOR_OTHER 0x1
Parav Panditfe2caef2012-03-21 04:09:06 +0530318
319enum {
320 OCRDMA_MCQE_STATUS_SHIFT = 0,
321 OCRDMA_MCQE_STATUS_MASK = 0xFFFF,
322 OCRDMA_MCQE_ESTATUS_SHIFT = 16,
323 OCRDMA_MCQE_ESTATUS_MASK = 0xFFFF << OCRDMA_MCQE_ESTATUS_SHIFT,
324 OCRDMA_MCQE_CONS_SHIFT = 27,
Jes Sorensende123482014-10-05 16:33:24 +0200325 OCRDMA_MCQE_CONS_MASK = BIT(27),
Parav Panditfe2caef2012-03-21 04:09:06 +0530326 OCRDMA_MCQE_CMPL_SHIFT = 28,
Jes Sorensende123482014-10-05 16:33:24 +0200327 OCRDMA_MCQE_CMPL_MASK = BIT(28),
Parav Panditfe2caef2012-03-21 04:09:06 +0530328 OCRDMA_MCQE_AE_SHIFT = 30,
Jes Sorensende123482014-10-05 16:33:24 +0200329 OCRDMA_MCQE_AE_MASK = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +0530330 OCRDMA_MCQE_VALID_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +0200331 OCRDMA_MCQE_VALID_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +0530332};
333
334struct ocrdma_mcqe {
335 u32 status;
336 u32 tag_lo;
337 u32 tag_hi;
338 u32 valid_ae_cmpl_cons;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530339};
Parav Panditfe2caef2012-03-21 04:09:06 +0530340
341enum {
Jes Sorensende123482014-10-05 16:33:24 +0200342 OCRDMA_AE_MCQE_QPVALID = BIT(31),
Parav Panditfe2caef2012-03-21 04:09:06 +0530343 OCRDMA_AE_MCQE_QPID_MASK = 0xFFFF,
344
Jes Sorensende123482014-10-05 16:33:24 +0200345 OCRDMA_AE_MCQE_CQVALID = BIT(31),
Parav Panditfe2caef2012-03-21 04:09:06 +0530346 OCRDMA_AE_MCQE_CQID_MASK = 0xFFFF,
Jes Sorensende123482014-10-05 16:33:24 +0200347 OCRDMA_AE_MCQE_VALID = BIT(31),
348 OCRDMA_AE_MCQE_AE = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +0530349 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT = 16,
350 OCRDMA_AE_MCQE_EVENT_TYPE_MASK =
351 0xFF << OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT,
352 OCRDMA_AE_MCQE_EVENT_CODE_SHIFT = 8,
353 OCRDMA_AE_MCQE_EVENT_CODE_MASK =
354 0xFF << OCRDMA_AE_MCQE_EVENT_CODE_SHIFT
355};
356struct ocrdma_ae_mcqe {
357 u32 qpvalid_qpid;
358 u32 cqvalid_cqid;
359 u32 evt_tag;
360 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530361};
Parav Panditfe2caef2012-03-21 04:09:06 +0530362
363enum {
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530364 OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT = 0,
365 OCRDMA_AE_PVID_MCQE_ENABLED_MASK = 0xFF,
366 OCRDMA_AE_PVID_MCQE_TAG_SHIFT = 16,
367 OCRDMA_AE_PVID_MCQE_TAG_MASK = 0xFFFF << OCRDMA_AE_PVID_MCQE_TAG_SHIFT
368};
369
370struct ocrdma_ae_pvid_mcqe {
371 u32 tag_enabled;
372 u32 event_tag;
373 u32 rsvd1;
374 u32 rsvd2;
375};
376
377enum {
Parav Panditfe2caef2012-03-21 04:09:06 +0530378 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT = 16,
379 OCRDMA_AE_MPA_MCQE_REQ_ID_MASK = 0xFFFF <<
380 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT,
381
382 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT = 8,
383 OCRDMA_AE_MPA_MCQE_EVENT_CODE_MASK = 0xFF <<
384 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT,
385 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT = 16,
386 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_MASK = 0xFF <<
387 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT,
388 OCRDMA_AE_MPA_MCQE_EVENT_AE_SHIFT = 30,
Jes Sorensende123482014-10-05 16:33:24 +0200389 OCRDMA_AE_MPA_MCQE_EVENT_AE_MASK = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +0530390 OCRDMA_AE_MPA_MCQE_EVENT_VALID_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +0200391 OCRDMA_AE_MPA_MCQE_EVENT_VALID_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +0530392};
393
394struct ocrdma_ae_mpa_mcqe {
395 u32 req_id;
396 u32 w1;
397 u32 w2;
398 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530399};
Parav Panditfe2caef2012-03-21 04:09:06 +0530400
401enum {
402 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_SHIFT = 0,
403 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_MASK = 0xFFFF,
404 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT = 16,
405 OCRDMA_AE_QP_MCQE_QP_ID_MASK = 0xFFFF <<
406 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT,
407
408 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT = 8,
409 OCRDMA_AE_QP_MCQE_EVENT_CODE_MASK = 0xFF <<
410 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT,
411 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT = 16,
412 OCRDMA_AE_QP_MCQE_EVENT_TYPE_MASK = 0xFF <<
413 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT,
414 OCRDMA_AE_QP_MCQE_EVENT_AE_SHIFT = 30,
Jes Sorensende123482014-10-05 16:33:24 +0200415 OCRDMA_AE_QP_MCQE_EVENT_AE_MASK = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +0530416 OCRDMA_AE_QP_MCQE_EVENT_VALID_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +0200417 OCRDMA_AE_QP_MCQE_EVENT_VALID_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +0530418};
419
420struct ocrdma_ae_qp_mcqe {
421 u32 qp_id_state;
422 u32 w1;
423 u32 w2;
424 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530425};
Parav Panditfe2caef2012-03-21 04:09:06 +0530426
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530427#define OCRDMA_ASYNC_RDMA_EVE_CODE 0x14
428#define OCRDMA_ASYNC_GRP5_EVE_CODE 0x5
Selvin Xavier31dbdd92014-06-10 19:32:13 +0530429
430enum ocrdma_async_grp5_events {
431 OCRDMA_ASYNC_EVENT_QOS_VALUE = 0x01,
432 OCRDMA_ASYNC_EVENT_COS_VALUE = 0x02,
433 OCRDMA_ASYNC_EVENT_PVID_STATE = 0x03
434};
Parav Panditfe2caef2012-03-21 04:09:06 +0530435
436enum OCRDMA_ASYNC_EVENT_TYPE {
437 OCRDMA_CQ_ERROR = 0x00,
438 OCRDMA_CQ_OVERRUN_ERROR = 0x01,
439 OCRDMA_CQ_QPCAT_ERROR = 0x02,
440 OCRDMA_QP_ACCESS_ERROR = 0x03,
441 OCRDMA_QP_COMM_EST_EVENT = 0x04,
442 OCRDMA_SQ_DRAINED_EVENT = 0x05,
443 OCRDMA_DEVICE_FATAL_EVENT = 0x08,
444 OCRDMA_SRQCAT_ERROR = 0x0E,
445 OCRDMA_SRQ_LIMIT_EVENT = 0x0F,
446 OCRDMA_QP_LAST_WQE_EVENT = 0x10
447};
448
449/* mailbox command request and responses */
450enum {
451 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT = 2,
Jes Sorensende123482014-10-05 16:33:24 +0200452 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK = BIT(2),
Parav Panditfe2caef2012-03-21 04:09:06 +0530453 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT = 3,
Jes Sorensende123482014-10-05 16:33:24 +0200454 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK = BIT(3),
Parav Panditfe2caef2012-03-21 04:09:06 +0530455 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT = 8,
456 OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK = 0xFFFFFF <<
457 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT,
458
459 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT = 16,
460 OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK = 0xFFFF <<
461 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT,
462 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT = 8,
463 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK = 0xFF <<
464 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT,
465
466 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT = 0,
467 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK = 0xFFFF,
Mahesh Vardhamanaiah634c5792012-06-08 21:26:11 +0530468 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT = 16,
469 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK = 0xFFFF <<
470 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT,
Parav Panditfe2caef2012-03-21 04:09:06 +0530471
472 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT = 0,
473 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK = 0xFFFF,
474 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT = 16,
475 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK = 0xFFFF <<
476 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT,
477
478 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET = 24,
479 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK = 0xFF <<
480 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET,
481 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET = 16,
482 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK = 0xFF <<
483 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET,
484 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET = 0,
485 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_MASK = 0xFFFF <<
486 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET,
487
488 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET = 16,
489 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK = 0xFFFF <<
490 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET,
491 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET = 0,
492 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_MASK = 0xFFFF <<
493 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET,
494
495 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET = 16,
496 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK = 0xFFFF <<
497 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET,
498 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET = 0,
499 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_MASK = 0xFFFF <<
500 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET,
501
502 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET = 0,
503 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_MASK = 0xFFFF <<
504 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET,
505
506 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET = 16,
507 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_MASK = 0xFFFF <<
508 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET,
509 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET = 0,
510 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK = 0xFFFF <<
Mahesh Vardhamanaiah07bb5422012-06-08 21:25:52 +0530511 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530512
513 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET = 16,
514 OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK = 0xFFFF <<
515 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET,
516 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET = 0,
517 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK = 0xFFFF <<
518 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET,
519
520 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET = 16,
521 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_MASK = 0xFFFF <<
522 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET,
523 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET = 0,
524 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK = 0xFFFF <<
525 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET,
526};
527
528struct ocrdma_mbx_query_config {
529 struct ocrdma_mqe_hdr hdr;
530 struct ocrdma_mbx_rsp rsp;
531 u32 qp_srq_cq_ird_ord;
532 u32 max_pd_ca_ack_delay;
533 u32 max_write_send_sge;
534 u32 max_ird_ord_per_qp;
535 u32 max_shared_ird_ord;
536 u32 max_mr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530537 u32 max_mr_size_hi;
Mitesh Ahuja033edd42014-06-10 19:32:22 +0530538 u32 max_mr_size_lo;
Parav Panditfe2caef2012-03-21 04:09:06 +0530539 u32 max_num_mr_pbl;
540 u32 max_mw;
541 u32 max_fmr;
542 u32 max_pages_per_frmr;
543 u32 max_mcast_group;
544 u32 max_mcast_qp_attach;
545 u32 max_total_mcast_qp_attach;
546 u32 wqe_rqe_stride_max_dpp_cqs;
547 u32 max_srq_rpir_qps;
548 u32 max_dpp_pds_credits;
549 u32 max_dpp_credits_pds_per_pd;
550 u32 max_wqes_rqes_per_q;
551 u32 max_cq_cqes_per_cq;
552 u32 max_srq_rqe_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530553};
Parav Panditfe2caef2012-03-21 04:09:06 +0530554
555struct ocrdma_fw_ver_rsp {
556 struct ocrdma_mqe_hdr hdr;
557 struct ocrdma_mbx_rsp rsp;
558
559 u8 running_ver[32];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530560};
Parav Panditfe2caef2012-03-21 04:09:06 +0530561
562struct ocrdma_fw_conf_rsp {
563 struct ocrdma_mqe_hdr hdr;
564 struct ocrdma_mbx_rsp rsp;
565
566 u32 config_num;
567 u32 asic_revision;
568 u32 phy_port;
569 u32 fn_mode;
570 struct {
571 u32 mode;
572 u32 nic_wqid_base;
573 u32 nic_wq_tot;
574 u32 prot_wqid_base;
575 u32 prot_wq_tot;
576 u32 prot_rqid_base;
577 u32 prot_rqid_tot;
578 u32 rsvd[6];
579 } ulp[2];
580 u32 fn_capabilities;
581 u32 rsvd1;
582 u32 rsvd2;
583 u32 base_eqid;
584 u32 max_eq;
585
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530586};
Parav Panditfe2caef2012-03-21 04:09:06 +0530587
588enum {
589 OCRDMA_FN_MODE_RDMA = 0x4
590};
591
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530592enum {
593 OCRDMA_IF_TYPE_MASK = 0xFFFF0000,
594 OCRDMA_IF_TYPE_SHIFT = 0x10,
595 OCRDMA_PHY_TYPE_MASK = 0x0000FFFF,
596 OCRDMA_FUTURE_DETAILS_MASK = 0xFFFF0000,
597 OCRDMA_FUTURE_DETAILS_SHIFT = 0x10,
598 OCRDMA_EX_PHY_DETAILS_MASK = 0x0000FFFF,
599 OCRDMA_FSPEED_SUPP_MASK = 0xFFFF0000,
600 OCRDMA_FSPEED_SUPP_SHIFT = 0x10,
601 OCRDMA_ASPEED_SUPP_MASK = 0x0000FFFF
602};
603
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530604struct ocrdma_get_phy_info_rsp {
605 struct ocrdma_mqe_hdr hdr;
606 struct ocrdma_mbx_rsp rsp;
607
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530608 u32 ityp_ptyp;
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530609 u32 misc_params;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530610 u32 ftrdtl_exphydtl;
611 u32 fspeed_aspeed;
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530612 u32 future_use[2];
613};
614
615enum {
616 OCRDMA_PHY_SPEED_ZERO = 0x0,
617 OCRDMA_PHY_SPEED_10MBPS = 0x1,
618 OCRDMA_PHY_SPEED_100MBPS = 0x2,
619 OCRDMA_PHY_SPEED_1GBPS = 0x4,
620 OCRDMA_PHY_SPEED_10GBPS = 0x8,
621 OCRDMA_PHY_SPEED_40GBPS = 0x20
622};
623
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530624enum {
625 OCRDMA_PORT_NUM_MASK = 0x3F,
626 OCRDMA_PT_MASK = 0xC0,
627 OCRDMA_PT_SHIFT = 0x6,
628 OCRDMA_LINK_DUP_MASK = 0x0000FF00,
629 OCRDMA_LINK_DUP_SHIFT = 0x8,
630 OCRDMA_PHY_PS_MASK = 0x00FF0000,
631 OCRDMA_PHY_PS_SHIFT = 0x10,
632 OCRDMA_PHY_PFLT_MASK = 0xFF000000,
633 OCRDMA_PHY_PFLT_SHIFT = 0x18,
634 OCRDMA_QOS_LNKSP_MASK = 0xFFFF0000,
635 OCRDMA_QOS_LNKSP_SHIFT = 0x10,
636 OCRDMA_LLST_MASK = 0xFF,
637 OCRDMA_PLFC_MASK = 0x00000400,
638 OCRDMA_PLFC_SHIFT = 0x8,
639 OCRDMA_PLRFC_MASK = 0x00000200,
640 OCRDMA_PLRFC_SHIFT = 0x8,
641 OCRDMA_PLTFC_MASK = 0x00000100,
642 OCRDMA_PLTFC_SHIFT = 0x8
643};
Selvin Xaviera51f06e2014-02-04 11:57:07 +0530644
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +0530645struct ocrdma_get_link_speed_rsp {
646 struct ocrdma_mqe_hdr hdr;
647 struct ocrdma_mbx_rsp rsp;
648
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530649 u32 pflt_pps_ld_pnum;
650 u32 qos_lsp;
651 u32 res_lls;
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +0530652};
653
654enum {
655 OCRDMA_PHYS_LINK_SPEED_ZERO = 0x0,
656 OCRDMA_PHYS_LINK_SPEED_10MBPS = 0x1,
657 OCRDMA_PHYS_LINK_SPEED_100MBPS = 0x2,
658 OCRDMA_PHYS_LINK_SPEED_1GBPS = 0x3,
659 OCRDMA_PHYS_LINK_SPEED_10GBPS = 0x4,
660 OCRDMA_PHYS_LINK_SPEED_20GBPS = 0x5,
661 OCRDMA_PHYS_LINK_SPEED_25GBPS = 0x6,
662 OCRDMA_PHYS_LINK_SPEED_40GBPS = 0x7,
663 OCRDMA_PHYS_LINK_SPEED_100GBPS = 0x8
664};
665
Parav Panditfe2caef2012-03-21 04:09:06 +0530666enum {
667 OCRDMA_CREATE_CQ_VER2 = 2,
Devesh Sharmafad51b72014-02-04 11:57:10 +0530668 OCRDMA_CREATE_CQ_VER3 = 3,
Parav Panditfe2caef2012-03-21 04:09:06 +0530669
670 OCRDMA_CREATE_CQ_PAGE_CNT_MASK = 0xFFFF,
671 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT = 16,
672 OCRDMA_CREATE_CQ_PAGE_SIZE_MASK = 0xFF,
673
674 OCRDMA_CREATE_CQ_COALESCWM_SHIFT = 12,
Jes Sorensende123482014-10-05 16:33:24 +0200675 OCRDMA_CREATE_CQ_COALESCWM_MASK = BIT(13) | BIT(12),
676 OCRDMA_CREATE_CQ_FLAGS_NODELAY = BIT(14),
677 OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID = BIT(15),
Parav Panditfe2caef2012-03-21 04:09:06 +0530678
679 OCRDMA_CREATE_CQ_EQ_ID_MASK = 0xFFFF,
680 OCRDMA_CREATE_CQ_CQE_COUNT_MASK = 0xFFFF
681};
682
683enum {
684 OCRDMA_CREATE_CQ_VER0 = 0,
685 OCRDMA_CREATE_CQ_DPP = 1,
686 OCRDMA_CREATE_CQ_TYPE_SHIFT = 24,
687 OCRDMA_CREATE_CQ_EQID_SHIFT = 22,
688
689 OCRDMA_CREATE_CQ_CNT_SHIFT = 27,
Jes Sorensende123482014-10-05 16:33:24 +0200690 OCRDMA_CREATE_CQ_FLAGS_VALID = BIT(29),
691 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE = BIT(31),
Parav Panditfe2caef2012-03-21 04:09:06 +0530692 OCRDMA_CREATE_CQ_DEF_FLAGS = OCRDMA_CREATE_CQ_FLAGS_VALID |
693 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE |
694 OCRDMA_CREATE_CQ_FLAGS_NODELAY
695};
696
697struct ocrdma_create_cq_cmd {
698 struct ocrdma_mbx_hdr req;
699 u32 pgsz_pgcnt;
700 u32 ev_cnt_flags;
701 u32 eqn;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530702 u32 pdid_cqecnt;
Parav Panditfe2caef2012-03-21 04:09:06 +0530703 u32 rsvd6;
704 struct ocrdma_pa pa[OCRDMA_CREATE_CQ_MAX_PAGES];
705};
706
707struct ocrdma_create_cq {
708 struct ocrdma_mqe_hdr hdr;
709 struct ocrdma_create_cq_cmd cmd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530710};
Parav Panditfe2caef2012-03-21 04:09:06 +0530711
712enum {
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +0530713 OCRDMA_CREATE_CQ_CMD_PDID_SHIFT = 0x10
714};
715
716enum {
Parav Panditfe2caef2012-03-21 04:09:06 +0530717 OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK = 0xFFFF
718};
719
720struct ocrdma_create_cq_cmd_rsp {
721 struct ocrdma_mbx_rsp rsp;
722 u32 cq_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530723};
Parav Panditfe2caef2012-03-21 04:09:06 +0530724
725struct ocrdma_create_cq_rsp {
726 struct ocrdma_mqe_hdr hdr;
727 struct ocrdma_create_cq_cmd_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530728};
Parav Panditfe2caef2012-03-21 04:09:06 +0530729
730enum {
731 OCRDMA_CREATE_MQ_V0_CQ_ID_SHIFT = 22,
732 OCRDMA_CREATE_MQ_CQ_ID_SHIFT = 16,
733 OCRDMA_CREATE_MQ_RING_SIZE_SHIFT = 16,
Jes Sorensende123482014-10-05 16:33:24 +0200734 OCRDMA_CREATE_MQ_VALID = BIT(31),
735 OCRDMA_CREATE_MQ_ASYNC_CQ_VALID = BIT(0)
Parav Panditfe2caef2012-03-21 04:09:06 +0530736};
737
Naresh Gottumukkalab1d58b92013-06-10 04:42:38 +0000738struct ocrdma_create_mq_req {
739 struct ocrdma_mbx_hdr req;
Parav Panditfe2caef2012-03-21 04:09:06 +0530740 u32 cqid_pages;
741 u32 async_event_bitmap;
742 u32 async_cqid_ringsize;
743 u32 valid;
744 u32 async_cqid_valid;
745 u32 rsvd;
746 struct ocrdma_pa pa[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530747};
Parav Panditfe2caef2012-03-21 04:09:06 +0530748
Parav Panditfe2caef2012-03-21 04:09:06 +0530749struct ocrdma_create_mq_rsp {
750 struct ocrdma_mbx_rsp rsp;
751 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530752};
Parav Panditfe2caef2012-03-21 04:09:06 +0530753
754enum {
755 OCRDMA_DESTROY_CQ_QID_SHIFT = 0,
756 OCRDMA_DESTROY_CQ_QID_MASK = 0xFFFF,
757 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT = 16,
758 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_MASK = 0xFFFF <<
759 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT
760};
761
762struct ocrdma_destroy_cq {
763 struct ocrdma_mqe_hdr hdr;
764 struct ocrdma_mbx_hdr req;
765
766 u32 bypass_flush_qid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530767};
Parav Panditfe2caef2012-03-21 04:09:06 +0530768
769struct ocrdma_destroy_cq_rsp {
770 struct ocrdma_mqe_hdr hdr;
771 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530772};
Parav Panditfe2caef2012-03-21 04:09:06 +0530773
774enum {
775 OCRDMA_QPT_GSI = 1,
776 OCRDMA_QPT_RC = 2,
777 OCRDMA_QPT_UD = 4,
778};
779
780enum {
781 OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT = 0,
782 OCRDMA_CREATE_QP_REQ_PD_ID_MASK = 0xFFFF,
783 OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT = 16,
784 OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT = 19,
785 OCRDMA_CREATE_QP_REQ_QPT_SHIFT = 29,
Jes Sorensende123482014-10-05 16:33:24 +0200786 OCRDMA_CREATE_QP_REQ_QPT_MASK = BIT(31) | BIT(30) | BIT(29),
Parav Panditfe2caef2012-03-21 04:09:06 +0530787
788 OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT = 0,
789 OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK = 0xFFFF,
790 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT = 16,
791 OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK = 0xFFFF <<
792 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT,
793
794 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT = 0,
795 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK = 0xFFFF,
796 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT = 16,
797 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK = 0xFFFF <<
798 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT,
799
800 OCRDMA_CREATE_QP_REQ_FMR_EN_SHIFT = 0,
Jes Sorensende123482014-10-05 16:33:24 +0200801 OCRDMA_CREATE_QP_REQ_FMR_EN_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +0530802 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_SHIFT = 1,
Jes Sorensende123482014-10-05 16:33:24 +0200803 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK = BIT(1),
Parav Panditfe2caef2012-03-21 04:09:06 +0530804 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_SHIFT = 2,
Jes Sorensende123482014-10-05 16:33:24 +0200805 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK = BIT(2),
Parav Panditfe2caef2012-03-21 04:09:06 +0530806 OCRDMA_CREATE_QP_REQ_INB_WREN_SHIFT = 3,
Jes Sorensende123482014-10-05 16:33:24 +0200807 OCRDMA_CREATE_QP_REQ_INB_WREN_MASK = BIT(3),
Parav Panditfe2caef2012-03-21 04:09:06 +0530808 OCRDMA_CREATE_QP_REQ_INB_RDEN_SHIFT = 4,
Jes Sorensende123482014-10-05 16:33:24 +0200809 OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK = BIT(4),
Parav Panditfe2caef2012-03-21 04:09:06 +0530810 OCRDMA_CREATE_QP_REQ_USE_SRQ_SHIFT = 5,
Jes Sorensende123482014-10-05 16:33:24 +0200811 OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK = BIT(5),
Parav Panditfe2caef2012-03-21 04:09:06 +0530812 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_SHIFT = 6,
Jes Sorensende123482014-10-05 16:33:24 +0200813 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_MASK = BIT(6),
Parav Panditfe2caef2012-03-21 04:09:06 +0530814 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_SHIFT = 7,
Jes Sorensende123482014-10-05 16:33:24 +0200815 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK = BIT(7),
Parav Panditfe2caef2012-03-21 04:09:06 +0530816 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_SHIFT = 8,
Jes Sorensende123482014-10-05 16:33:24 +0200817 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_MASK = BIT(8),
Parav Panditfe2caef2012-03-21 04:09:06 +0530818 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT = 16,
819 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK = 0xFFFF <<
820 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT,
821
822 OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT = 0,
823 OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK = 0xFFFF,
824 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT = 16,
825 OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK = 0xFFFF <<
826 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT,
827
828 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT = 0,
829 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK = 0xFFFF,
830 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT = 16,
831 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK = 0xFFFF <<
832 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT,
833
834 OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT = 0,
835 OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK = 0xFFFF,
836 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT = 16,
837 OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK = 0xFFFF <<
838 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT,
839
840 OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT = 0,
841 OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK = 0xFFFF,
842 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT = 16,
843 OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK = 0xFFFF <<
844 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT,
845
846 OCRDMA_CREATE_QP_REQ_DPP_CQPID_SHIFT = 0,
847 OCRDMA_CREATE_QP_REQ_DPP_CQPID_MASK = 0xFFFF,
848 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT = 16,
849 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_MASK = 0xFFFF <<
850 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT
851};
852
853enum {
854 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT = 16,
855 OCRDMA_CREATE_QP_RSP_DPP_PAGE_SHIFT = 1
856};
857
858#define MAX_OCRDMA_IRD_PAGES 4
859
860enum ocrdma_qp_flags {
861 OCRDMA_QP_MW_BIND = 1,
862 OCRDMA_QP_LKEY0 = (1 << 1),
863 OCRDMA_QP_FAST_REG = (1 << 2),
864 OCRDMA_QP_INB_RD = (1 << 6),
865 OCRDMA_QP_INB_WR = (1 << 7),
866};
867
868enum ocrdma_qp_state {
869 OCRDMA_QPS_RST = 0,
870 OCRDMA_QPS_INIT = 1,
871 OCRDMA_QPS_RTR = 2,
872 OCRDMA_QPS_RTS = 3,
873 OCRDMA_QPS_SQE = 4,
874 OCRDMA_QPS_SQ_DRAINING = 5,
875 OCRDMA_QPS_ERR = 6,
876 OCRDMA_QPS_SQD = 7
877};
878
879struct ocrdma_create_qp_req {
880 struct ocrdma_mqe_hdr hdr;
881 struct ocrdma_mbx_hdr req;
882
883 u32 type_pgsz_pdn;
884 u32 max_wqe_rqe;
885 u32 max_sge_send_write;
886 u32 max_sge_recv_flags;
887 u32 max_ord_ird;
888 u32 num_wq_rq_pages;
889 u32 wqe_rqe_size;
890 u32 wq_rq_cqid;
891 struct ocrdma_pa wq_addr[MAX_OCRDMA_QP_PAGES];
892 struct ocrdma_pa rq_addr[MAX_OCRDMA_QP_PAGES];
893 u32 dpp_credits_cqid;
894 u32 rpir_lkey;
895 struct ocrdma_pa ird_addr[MAX_OCRDMA_IRD_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530896};
Parav Panditfe2caef2012-03-21 04:09:06 +0530897
898enum {
899 OCRDMA_CREATE_QP_RSP_QP_ID_SHIFT = 0,
900 OCRDMA_CREATE_QP_RSP_QP_ID_MASK = 0xFFFF,
901
902 OCRDMA_CREATE_QP_RSP_MAX_RQE_SHIFT = 0,
903 OCRDMA_CREATE_QP_RSP_MAX_RQE_MASK = 0xFFFF,
904 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT = 16,
905 OCRDMA_CREATE_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
906 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT,
907
908 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_SHIFT = 0,
909 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_MASK = 0xFFFF,
910 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT = 16,
911 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_MASK = 0xFFFF <<
912 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT,
913
914 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT = 16,
915 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_MASK = 0xFFFF <<
916 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT,
917
918 OCRDMA_CREATE_QP_RSP_MAX_IRD_SHIFT = 0,
919 OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK = 0xFFFF,
920 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT = 16,
921 OCRDMA_CREATE_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
922 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT,
923
924 OCRDMA_CREATE_QP_RSP_RQ_ID_SHIFT = 0,
925 OCRDMA_CREATE_QP_RSP_RQ_ID_MASK = 0xFFFF,
926 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT = 16,
927 OCRDMA_CREATE_QP_RSP_SQ_ID_MASK = 0xFFFF <<
928 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT,
929
Jes Sorensende123482014-10-05 16:33:24 +0200930 OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +0530931 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT = 1,
932 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK = 0x7FFF <<
933 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT,
934 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT = 16,
935 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK = 0xFFFF <<
936 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT,
937};
938
939struct ocrdma_create_qp_rsp {
940 struct ocrdma_mqe_hdr hdr;
941 struct ocrdma_mbx_rsp rsp;
942
943 u32 qp_id;
944 u32 max_wqe_rqe;
945 u32 max_sge_send_write;
946 u32 max_sge_recv;
947 u32 max_ord_ird;
948 u32 sq_rq_id;
949 u32 dpp_response;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530950};
Parav Panditfe2caef2012-03-21 04:09:06 +0530951
952struct ocrdma_destroy_qp {
953 struct ocrdma_mqe_hdr hdr;
954 struct ocrdma_mbx_hdr req;
955 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530956};
Parav Panditfe2caef2012-03-21 04:09:06 +0530957
958struct ocrdma_destroy_qp_rsp {
959 struct ocrdma_mqe_hdr hdr;
960 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530961};
Parav Panditfe2caef2012-03-21 04:09:06 +0530962
963enum {
964 OCRDMA_MODIFY_QP_ID_SHIFT = 0,
965 OCRDMA_MODIFY_QP_ID_MASK = 0xFFFF,
966
Jes Sorensende123482014-10-05 16:33:24 +0200967 OCRDMA_QP_PARA_QPS_VALID = BIT(0),
968 OCRDMA_QP_PARA_SQD_ASYNC_VALID = BIT(1),
969 OCRDMA_QP_PARA_PKEY_VALID = BIT(2),
970 OCRDMA_QP_PARA_QKEY_VALID = BIT(3),
971 OCRDMA_QP_PARA_PMTU_VALID = BIT(4),
972 OCRDMA_QP_PARA_ACK_TO_VALID = BIT(5),
973 OCRDMA_QP_PARA_RETRY_CNT_VALID = BIT(6),
974 OCRDMA_QP_PARA_RRC_VALID = BIT(7),
975 OCRDMA_QP_PARA_RQPSN_VALID = BIT(8),
976 OCRDMA_QP_PARA_MAX_IRD_VALID = BIT(9),
977 OCRDMA_QP_PARA_MAX_ORD_VALID = BIT(10),
978 OCRDMA_QP_PARA_RNT_VALID = BIT(11),
979 OCRDMA_QP_PARA_SQPSN_VALID = BIT(12),
980 OCRDMA_QP_PARA_DST_QPN_VALID = BIT(13),
981 OCRDMA_QP_PARA_MAX_WQE_VALID = BIT(14),
982 OCRDMA_QP_PARA_MAX_RQE_VALID = BIT(15),
983 OCRDMA_QP_PARA_SGE_SEND_VALID = BIT(16),
984 OCRDMA_QP_PARA_SGE_RECV_VALID = BIT(17),
985 OCRDMA_QP_PARA_SGE_WR_VALID = BIT(18),
986 OCRDMA_QP_PARA_INB_RDEN_VALID = BIT(19),
987 OCRDMA_QP_PARA_INB_WREN_VALID = BIT(20),
988 OCRDMA_QP_PARA_FLOW_LBL_VALID = BIT(21),
989 OCRDMA_QP_PARA_BIND_EN_VALID = BIT(22),
990 OCRDMA_QP_PARA_ZLKEY_EN_VALID = BIT(23),
991 OCRDMA_QP_PARA_FMR_EN_VALID = BIT(24),
992 OCRDMA_QP_PARA_INBAT_EN_VALID = BIT(25),
993 OCRDMA_QP_PARA_VLAN_EN_VALID = BIT(26),
Parav Panditfe2caef2012-03-21 04:09:06 +0530994
Jes Sorensende123482014-10-05 16:33:24 +0200995 OCRDMA_MODIFY_QP_FLAGS_RD = BIT(0),
996 OCRDMA_MODIFY_QP_FLAGS_WR = BIT(1),
997 OCRDMA_MODIFY_QP_FLAGS_SEND = BIT(2),
998 OCRDMA_MODIFY_QP_FLAGS_ATOMIC = BIT(3)
Parav Panditfe2caef2012-03-21 04:09:06 +0530999};
1000
1001enum {
1002 OCRDMA_QP_PARAMS_SRQ_ID_SHIFT = 0,
1003 OCRDMA_QP_PARAMS_SRQ_ID_MASK = 0xFFFF,
1004
1005 OCRDMA_QP_PARAMS_MAX_RQE_SHIFT = 0,
1006 OCRDMA_QP_PARAMS_MAX_RQE_MASK = 0xFFFF,
1007 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT = 16,
1008 OCRDMA_QP_PARAMS_MAX_WQE_MASK = 0xFFFF <<
1009 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT,
1010
1011 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_SHIFT = 0,
1012 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_MASK = 0xFFFF,
1013 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT = 16,
1014 OCRDMA_QP_PARAMS_MAX_SGE_SEND_MASK = 0xFFFF <<
1015 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT,
1016
Jes Sorensende123482014-10-05 16:33:24 +02001017 OCRDMA_QP_PARAMS_FLAGS_FMR_EN = BIT(0),
1018 OCRDMA_QP_PARAMS_FLAGS_LKEY_0_EN = BIT(1),
1019 OCRDMA_QP_PARAMS_FLAGS_BIND_MW_EN = BIT(2),
1020 OCRDMA_QP_PARAMS_FLAGS_INBWR_EN = BIT(3),
1021 OCRDMA_QP_PARAMS_FLAGS_INBRD_EN = BIT(4),
Parav Panditfe2caef2012-03-21 04:09:06 +05301022 OCRDMA_QP_PARAMS_STATE_SHIFT = 5,
Jes Sorensende123482014-10-05 16:33:24 +02001023 OCRDMA_QP_PARAMS_STATE_MASK = BIT(5) | BIT(6) | BIT(7),
1024 OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC = BIT(8),
1025 OCRDMA_QP_PARAMS_FLAGS_INB_ATEN = BIT(9),
Parav Panditfe2caef2012-03-21 04:09:06 +05301026 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT = 16,
1027 OCRDMA_QP_PARAMS_MAX_SGE_RECV_MASK = 0xFFFF <<
1028 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT,
1029
1030 OCRDMA_QP_PARAMS_MAX_IRD_SHIFT = 0,
1031 OCRDMA_QP_PARAMS_MAX_IRD_MASK = 0xFFFF,
1032 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT = 16,
1033 OCRDMA_QP_PARAMS_MAX_ORD_MASK = 0xFFFF <<
1034 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT,
1035
1036 OCRDMA_QP_PARAMS_RQ_CQID_SHIFT = 0,
1037 OCRDMA_QP_PARAMS_RQ_CQID_MASK = 0xFFFF,
1038 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT = 16,
1039 OCRDMA_QP_PARAMS_WQ_CQID_MASK = 0xFFFF <<
1040 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT,
1041
1042 OCRDMA_QP_PARAMS_RQ_PSN_SHIFT = 0,
1043 OCRDMA_QP_PARAMS_RQ_PSN_MASK = 0xFFFFFF,
1044 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT = 24,
1045 OCRDMA_QP_PARAMS_HOP_LMT_MASK = 0xFF <<
1046 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT,
1047
1048 OCRDMA_QP_PARAMS_SQ_PSN_SHIFT = 0,
1049 OCRDMA_QP_PARAMS_SQ_PSN_MASK = 0xFFFFFF,
1050 OCRDMA_QP_PARAMS_TCLASS_SHIFT = 24,
1051 OCRDMA_QP_PARAMS_TCLASS_MASK = 0xFF <<
1052 OCRDMA_QP_PARAMS_TCLASS_SHIFT,
1053
1054 OCRDMA_QP_PARAMS_DEST_QPN_SHIFT = 0,
1055 OCRDMA_QP_PARAMS_DEST_QPN_MASK = 0xFFFFFF,
1056 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT = 24,
1057 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK = 0x7 <<
1058 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT,
1059 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT = 27,
1060 OCRDMA_QP_PARAMS_ACK_TIMEOUT_MASK = 0x1F <<
1061 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT,
1062
1063 OCRDMA_QP_PARAMS_PKEY_IDNEX_SHIFT = 0,
1064 OCRDMA_QP_PARAMS_PKEY_INDEX_MASK = 0xFFFF,
1065 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT = 18,
1066 OCRDMA_QP_PARAMS_PATH_MTU_MASK = 0x3FFF <<
1067 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT,
1068
1069 OCRDMA_QP_PARAMS_FLOW_LABEL_SHIFT = 0,
1070 OCRDMA_QP_PARAMS_FLOW_LABEL_MASK = 0xFFFFF,
1071 OCRDMA_QP_PARAMS_SL_SHIFT = 20,
1072 OCRDMA_QP_PARAMS_SL_MASK = 0xF <<
1073 OCRDMA_QP_PARAMS_SL_SHIFT,
1074 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT = 24,
1075 OCRDMA_QP_PARAMS_RETRY_CNT_MASK = 0x7 <<
1076 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT,
1077 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT = 27,
1078 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK = 0x1F <<
1079 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT,
1080
1081 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_SHIFT = 0,
1082 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_MASK = 0xFFFF,
1083 OCRDMA_QP_PARAMS_VLAN_SHIFT = 16,
1084 OCRDMA_QP_PARAMS_VLAN_MASK = 0xFFFF <<
1085 OCRDMA_QP_PARAMS_VLAN_SHIFT
1086};
1087
1088struct ocrdma_qp_params {
1089 u32 id;
1090 u32 max_wqe_rqe;
1091 u32 max_sge_send_write;
1092 u32 max_sge_recv_flags;
1093 u32 max_ord_ird;
1094 u32 wq_rq_cqid;
1095 u32 hop_lmt_rq_psn;
1096 u32 tclass_sq_psn;
1097 u32 ack_to_rnr_rtc_dest_qpn;
1098 u32 path_mtu_pkey_indx;
1099 u32 rnt_rc_sl_fl;
1100 u8 sgid[16];
1101 u8 dgid[16];
1102 u32 dmac_b0_to_b3;
1103 u32 vlan_dmac_b4_to_b5;
1104 u32 qkey;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301105};
Parav Panditfe2caef2012-03-21 04:09:06 +05301106
1107
1108struct ocrdma_modify_qp {
1109 struct ocrdma_mqe_hdr hdr;
1110 struct ocrdma_mbx_hdr req;
1111
1112 struct ocrdma_qp_params params;
1113 u32 flags;
1114 u32 rdma_flags;
1115 u32 num_outstanding_atomic_rd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301116};
Parav Panditfe2caef2012-03-21 04:09:06 +05301117
1118enum {
1119 OCRDMA_MODIFY_QP_RSP_MAX_RQE_SHIFT = 0,
1120 OCRDMA_MODIFY_QP_RSP_MAX_RQE_MASK = 0xFFFF,
1121 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT = 16,
1122 OCRDMA_MODIFY_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
1123 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT,
1124
1125 OCRDMA_MODIFY_QP_RSP_MAX_IRD_SHIFT = 0,
1126 OCRDMA_MODIFY_QP_RSP_MAX_IRD_MASK = 0xFFFF,
1127 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT = 16,
1128 OCRDMA_MODIFY_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
1129 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT
1130};
Devesh Sharmafad51b72014-02-04 11:57:10 +05301131
Parav Panditfe2caef2012-03-21 04:09:06 +05301132struct ocrdma_modify_qp_rsp {
1133 struct ocrdma_mqe_hdr hdr;
1134 struct ocrdma_mbx_rsp rsp;
1135
1136 u32 max_wqe_rqe;
1137 u32 max_ord_ird;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301138};
Parav Panditfe2caef2012-03-21 04:09:06 +05301139
1140struct ocrdma_query_qp {
1141 struct ocrdma_mqe_hdr hdr;
1142 struct ocrdma_mbx_hdr req;
1143
Devesh Sharmafad51b72014-02-04 11:57:10 +05301144#define OCRDMA_QUERY_UP_QP_ID_SHIFT 0
1145#define OCRDMA_QUERY_UP_QP_ID_MASK 0xFFFFFF
Parav Panditfe2caef2012-03-21 04:09:06 +05301146 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301147};
Parav Panditfe2caef2012-03-21 04:09:06 +05301148
1149struct ocrdma_query_qp_rsp {
1150 struct ocrdma_mqe_hdr hdr;
1151 struct ocrdma_mbx_rsp rsp;
1152 struct ocrdma_qp_params params;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301153};
Parav Panditfe2caef2012-03-21 04:09:06 +05301154
1155enum {
1156 OCRDMA_CREATE_SRQ_PD_ID_SHIFT = 0,
1157 OCRDMA_CREATE_SRQ_PD_ID_MASK = 0xFFFF,
1158 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT = 16,
1159 OCRDMA_CREATE_SRQ_PG_SZ_MASK = 0x3 <<
1160 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT,
1161
1162 OCRDMA_CREATE_SRQ_MAX_RQE_SHIFT = 0,
1163 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT = 16,
1164 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_MASK = 0xFFFF <<
1165 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT,
1166
1167 OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT = 0,
1168 OCRDMA_CREATE_SRQ_RQE_SIZE_MASK = 0xFFFF,
1169 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT = 16,
1170 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_MASK = 0xFFFF <<
1171 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT
1172};
1173
1174struct ocrdma_create_srq {
1175 struct ocrdma_mqe_hdr hdr;
1176 struct ocrdma_mbx_hdr req;
1177
1178 u32 pgsz_pdid;
1179 u32 max_sge_rqe;
1180 u32 pages_rqe_sz;
1181 struct ocrdma_pa rq_addr[MAX_OCRDMA_SRQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301182};
Parav Panditfe2caef2012-03-21 04:09:06 +05301183
1184enum {
1185 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_SHIFT = 0,
1186 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_MASK = 0xFFFFFF,
1187
1188 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT = 0,
1189 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK = 0xFFFF,
1190 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT = 16,
1191 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK = 0xFFFF <<
1192 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT
1193};
1194
1195struct ocrdma_create_srq_rsp {
1196 struct ocrdma_mqe_hdr hdr;
1197 struct ocrdma_mbx_rsp rsp;
1198
1199 u32 id;
1200 u32 max_sge_rqe_allocated;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301201};
Parav Panditfe2caef2012-03-21 04:09:06 +05301202
1203enum {
1204 OCRDMA_MODIFY_SRQ_ID_SHIFT = 0,
1205 OCRDMA_MODIFY_SRQ_ID_MASK = 0xFFFFFF,
1206
1207 OCRDMA_MODIFY_SRQ_MAX_RQE_SHIFT = 0,
1208 OCRDMA_MODIFY_SRQ_MAX_RQE_MASK = 0xFFFF,
1209 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT = 16,
1210 OCRDMA_MODIFY_SRQ__LIMIT_MASK = 0xFFFF <<
1211 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT
1212};
1213
1214struct ocrdma_modify_srq {
1215 struct ocrdma_mqe_hdr hdr;
1216 struct ocrdma_mbx_rsp rep;
1217
1218 u32 id;
1219 u32 limit_max_rqe;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301220};
Parav Panditfe2caef2012-03-21 04:09:06 +05301221
1222enum {
1223 OCRDMA_QUERY_SRQ_ID_SHIFT = 0,
1224 OCRDMA_QUERY_SRQ_ID_MASK = 0xFFFFFF
1225};
1226
1227struct ocrdma_query_srq {
1228 struct ocrdma_mqe_hdr hdr;
1229 struct ocrdma_mbx_rsp req;
1230
1231 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301232};
Parav Panditfe2caef2012-03-21 04:09:06 +05301233
1234enum {
1235 OCRDMA_QUERY_SRQ_RSP_PD_ID_SHIFT = 0,
1236 OCRDMA_QUERY_SRQ_RSP_PD_ID_MASK = 0xFFFF,
1237 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT = 16,
1238 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_MASK = 0xFFFF <<
1239 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT,
1240
1241 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_SHIFT = 0,
1242 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK = 0xFFFF,
1243 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT = 16,
1244 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_MASK = 0xFFFF <<
1245 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT
1246};
1247
1248struct ocrdma_query_srq_rsp {
1249 struct ocrdma_mqe_hdr hdr;
1250 struct ocrdma_mbx_rsp req;
1251
1252 u32 max_rqe_pdid;
1253 u32 srq_lmt_max_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301254};
Parav Panditfe2caef2012-03-21 04:09:06 +05301255
1256enum {
1257 OCRDMA_DESTROY_SRQ_ID_SHIFT = 0,
1258 OCRDMA_DESTROY_SRQ_ID_MASK = 0xFFFFFF
1259};
1260
1261struct ocrdma_destroy_srq {
1262 struct ocrdma_mqe_hdr hdr;
1263 struct ocrdma_mbx_rsp req;
1264
1265 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301266};
Parav Panditfe2caef2012-03-21 04:09:06 +05301267
1268enum {
1269 OCRDMA_ALLOC_PD_ENABLE_DPP = BIT(16),
Parav Panditfe2caef2012-03-21 04:09:06 +05301270 OCRDMA_DPP_PAGE_SIZE = 4096
1271};
1272
1273struct ocrdma_alloc_pd {
1274 struct ocrdma_mqe_hdr hdr;
1275 struct ocrdma_mbx_hdr req;
1276 u32 enable_dpp_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301277};
Parav Panditfe2caef2012-03-21 04:09:06 +05301278
1279enum {
Jes Sorensende123482014-10-05 16:33:24 +02001280 OCRDMA_ALLOC_PD_RSP_DPP = BIT(16),
Parav Panditfe2caef2012-03-21 04:09:06 +05301281 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT = 20,
1282 OCRDMA_ALLOC_PD_RSP_PDID_MASK = 0xFFFF,
1283};
1284
1285struct ocrdma_alloc_pd_rsp {
1286 struct ocrdma_mqe_hdr hdr;
1287 struct ocrdma_mbx_rsp rsp;
1288 u32 dpp_page_pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301289};
Parav Panditfe2caef2012-03-21 04:09:06 +05301290
1291struct ocrdma_dealloc_pd {
1292 struct ocrdma_mqe_hdr hdr;
1293 struct ocrdma_mbx_hdr req;
1294 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301295};
Parav Panditfe2caef2012-03-21 04:09:06 +05301296
1297struct ocrdma_dealloc_pd_rsp {
1298 struct ocrdma_mqe_hdr hdr;
1299 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301300};
Parav Panditfe2caef2012-03-21 04:09:06 +05301301
Mitesh Ahuja9ba13772014-12-18 14:12:57 +05301302struct ocrdma_alloc_pd_range {
1303 struct ocrdma_mqe_hdr hdr;
1304 struct ocrdma_mbx_hdr req;
1305 u32 enable_dpp_rsvd;
1306 u32 pd_count;
1307};
1308
1309struct ocrdma_alloc_pd_range_rsp {
1310 struct ocrdma_mqe_hdr hdr;
1311 struct ocrdma_mbx_rsp rsp;
1312 u32 dpp_page_pdid;
1313 u32 pd_count;
1314};
1315
1316enum {
1317 OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK = 0xFFFF,
1318};
1319
1320struct ocrdma_dealloc_pd_range {
1321 struct ocrdma_mqe_hdr hdr;
1322 struct ocrdma_mbx_hdr req;
1323 u32 start_pd_id;
1324 u32 pd_count;
1325};
1326
1327struct ocrdma_dealloc_pd_range_rsp {
1328 struct ocrdma_mqe_hdr hdr;
1329 struct ocrdma_mbx_hdr req;
1330 u32 rsvd;
1331};
1332
Parav Panditfe2caef2012-03-21 04:09:06 +05301333enum {
1334 OCRDMA_ADDR_CHECK_ENABLE = 1,
1335 OCRDMA_ADDR_CHECK_DISABLE = 0
1336};
1337
1338enum {
1339 OCRDMA_ALLOC_LKEY_PD_ID_SHIFT = 0,
1340 OCRDMA_ALLOC_LKEY_PD_ID_MASK = 0xFFFF,
1341
1342 OCRDMA_ALLOC_LKEY_ADDR_CHECK_SHIFT = 0,
Jes Sorensende123482014-10-05 16:33:24 +02001343 OCRDMA_ALLOC_LKEY_ADDR_CHECK_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +05301344 OCRDMA_ALLOC_LKEY_FMR_SHIFT = 1,
Jes Sorensende123482014-10-05 16:33:24 +02001345 OCRDMA_ALLOC_LKEY_FMR_MASK = BIT(1),
Parav Panditfe2caef2012-03-21 04:09:06 +05301346 OCRDMA_ALLOC_LKEY_REMOTE_INV_SHIFT = 2,
Jes Sorensende123482014-10-05 16:33:24 +02001347 OCRDMA_ALLOC_LKEY_REMOTE_INV_MASK = BIT(2),
Parav Panditfe2caef2012-03-21 04:09:06 +05301348 OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT = 3,
Jes Sorensende123482014-10-05 16:33:24 +02001349 OCRDMA_ALLOC_LKEY_REMOTE_WR_MASK = BIT(3),
Parav Panditfe2caef2012-03-21 04:09:06 +05301350 OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT = 4,
Jes Sorensende123482014-10-05 16:33:24 +02001351 OCRDMA_ALLOC_LKEY_REMOTE_RD_MASK = BIT(4),
Parav Panditfe2caef2012-03-21 04:09:06 +05301352 OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT = 5,
Jes Sorensende123482014-10-05 16:33:24 +02001353 OCRDMA_ALLOC_LKEY_LOCAL_WR_MASK = BIT(5),
1354 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_MASK = BIT(6),
Parav Panditfe2caef2012-03-21 04:09:06 +05301355 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT = 6,
1356 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT = 16,
1357 OCRDMA_ALLOC_LKEY_PBL_SIZE_MASK = 0xFFFF <<
1358 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT
1359};
1360
1361struct ocrdma_alloc_lkey {
1362 struct ocrdma_mqe_hdr hdr;
1363 struct ocrdma_mbx_hdr req;
1364
1365 u32 pdid;
1366 u32 pbl_sz_flags;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301367};
Parav Panditfe2caef2012-03-21 04:09:06 +05301368
1369struct ocrdma_alloc_lkey_rsp {
1370 struct ocrdma_mqe_hdr hdr;
1371 struct ocrdma_mbx_rsp rsp;
1372
1373 u32 lrkey;
1374 u32 num_pbl_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301375};
Parav Panditfe2caef2012-03-21 04:09:06 +05301376
1377struct ocrdma_dealloc_lkey {
1378 struct ocrdma_mqe_hdr hdr;
1379 struct ocrdma_mbx_hdr req;
1380
1381 u32 lkey;
1382 u32 rsvd_frmr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301383};
Parav Panditfe2caef2012-03-21 04:09:06 +05301384
1385struct ocrdma_dealloc_lkey_rsp {
1386 struct ocrdma_mqe_hdr hdr;
1387 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301388};
Parav Panditfe2caef2012-03-21 04:09:06 +05301389
1390#define MAX_OCRDMA_NSMR_PBL (u32)22
1391#define MAX_OCRDMA_PBL_SIZE 65536
1392#define MAX_OCRDMA_PBL_PER_LKEY 32767
1393
1394enum {
1395 OCRDMA_REG_NSMR_LRKEY_INDEX_SHIFT = 0,
1396 OCRDMA_REG_NSMR_LRKEY_INDEX_MASK = 0xFFFFFF,
1397 OCRDMA_REG_NSMR_LRKEY_SHIFT = 24,
1398 OCRDMA_REG_NSMR_LRKEY_MASK = 0xFF <<
1399 OCRDMA_REG_NSMR_LRKEY_SHIFT,
1400
1401 OCRDMA_REG_NSMR_PD_ID_SHIFT = 0,
1402 OCRDMA_REG_NSMR_PD_ID_MASK = 0xFFFF,
1403 OCRDMA_REG_NSMR_NUM_PBL_SHIFT = 16,
1404 OCRDMA_REG_NSMR_NUM_PBL_MASK = 0xFFFF <<
1405 OCRDMA_REG_NSMR_NUM_PBL_SHIFT,
1406
1407 OCRDMA_REG_NSMR_PBE_SIZE_SHIFT = 0,
1408 OCRDMA_REG_NSMR_PBE_SIZE_MASK = 0xFFFF,
1409 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT = 16,
1410 OCRDMA_REG_NSMR_HPAGE_SIZE_MASK = 0xFF <<
1411 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT,
1412 OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT = 24,
Jes Sorensende123482014-10-05 16:33:24 +02001413 OCRDMA_REG_NSMR_BIND_MEMWIN_MASK = BIT(24),
Parav Panditfe2caef2012-03-21 04:09:06 +05301414 OCRDMA_REG_NSMR_ZB_SHIFT = 25,
Jes Sorensende123482014-10-05 16:33:24 +02001415 OCRDMA_REG_NSMR_ZB_SHIFT_MASK = BIT(25),
Parav Panditfe2caef2012-03-21 04:09:06 +05301416 OCRDMA_REG_NSMR_REMOTE_INV_SHIFT = 26,
Jes Sorensende123482014-10-05 16:33:24 +02001417 OCRDMA_REG_NSMR_REMOTE_INV_MASK = BIT(26),
Parav Panditfe2caef2012-03-21 04:09:06 +05301418 OCRDMA_REG_NSMR_REMOTE_WR_SHIFT = 27,
Jes Sorensende123482014-10-05 16:33:24 +02001419 OCRDMA_REG_NSMR_REMOTE_WR_MASK = BIT(27),
Parav Panditfe2caef2012-03-21 04:09:06 +05301420 OCRDMA_REG_NSMR_REMOTE_RD_SHIFT = 28,
Jes Sorensende123482014-10-05 16:33:24 +02001421 OCRDMA_REG_NSMR_REMOTE_RD_MASK = BIT(28),
Parav Panditfe2caef2012-03-21 04:09:06 +05301422 OCRDMA_REG_NSMR_LOCAL_WR_SHIFT = 29,
Jes Sorensende123482014-10-05 16:33:24 +02001423 OCRDMA_REG_NSMR_LOCAL_WR_MASK = BIT(29),
Parav Panditfe2caef2012-03-21 04:09:06 +05301424 OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT = 30,
Jes Sorensende123482014-10-05 16:33:24 +02001425 OCRDMA_REG_NSMR_REMOTE_ATOMIC_MASK = BIT(30),
Parav Panditfe2caef2012-03-21 04:09:06 +05301426 OCRDMA_REG_NSMR_LAST_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +02001427 OCRDMA_REG_NSMR_LAST_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +05301428};
1429
1430struct ocrdma_reg_nsmr {
1431 struct ocrdma_mqe_hdr hdr;
1432 struct ocrdma_mbx_hdr cmd;
1433
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301434 u32 fr_mr;
Parav Panditfe2caef2012-03-21 04:09:06 +05301435 u32 num_pbl_pdid;
1436 u32 flags_hpage_pbe_sz;
1437 u32 totlen_low;
1438 u32 totlen_high;
1439 u32 fbo_low;
1440 u32 fbo_high;
1441 u32 va_loaddr;
1442 u32 va_hiaddr;
1443 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301444};
Parav Panditfe2caef2012-03-21 04:09:06 +05301445
1446enum {
1447 OCRDMA_REG_NSMR_CONT_PBL_SHIFT = 0,
1448 OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK = 0xFFFF,
1449 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT = 16,
1450 OCRDMA_REG_NSMR_CONT_NUM_PBL_MASK = 0xFFFF <<
1451 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT,
1452
1453 OCRDMA_REG_NSMR_CONT_LAST_SHIFT = 31,
Jes Sorensende123482014-10-05 16:33:24 +02001454 OCRDMA_REG_NSMR_CONT_LAST_MASK = BIT(31)
Parav Panditfe2caef2012-03-21 04:09:06 +05301455};
1456
1457struct ocrdma_reg_nsmr_cont {
1458 struct ocrdma_mqe_hdr hdr;
1459 struct ocrdma_mbx_hdr cmd;
1460
1461 u32 lrkey;
1462 u32 num_pbl_offset;
1463 u32 last;
1464
1465 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala45e86b32013-08-07 12:52:37 +05301466};
Parav Panditfe2caef2012-03-21 04:09:06 +05301467
1468struct ocrdma_pbe {
1469 u32 pa_hi;
1470 u32 pa_lo;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301471};
Parav Panditfe2caef2012-03-21 04:09:06 +05301472
1473enum {
1474 OCRDMA_REG_NSMR_RSP_NUM_PBL_SHIFT = 16,
1475 OCRDMA_REG_NSMR_RSP_NUM_PBL_MASK = 0xFFFF0000
1476};
1477struct ocrdma_reg_nsmr_rsp {
1478 struct ocrdma_mqe_hdr hdr;
1479 struct ocrdma_mbx_rsp rsp;
1480
1481 u32 lrkey;
1482 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301483};
Parav Panditfe2caef2012-03-21 04:09:06 +05301484
1485enum {
1486 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_SHIFT = 0,
1487 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_MASK = 0xFFFFFF,
1488 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT = 24,
1489 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_MASK = 0xFF <<
1490 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT,
1491
1492 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT = 16,
1493 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_MASK = 0xFFFF <<
1494 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT
1495};
1496
1497struct ocrdma_reg_nsmr_cont_rsp {
1498 struct ocrdma_mqe_hdr hdr;
1499 struct ocrdma_mbx_rsp rsp;
1500
1501 u32 lrkey_key_index;
1502 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301503};
Parav Panditfe2caef2012-03-21 04:09:06 +05301504
1505enum {
1506 OCRDMA_ALLOC_MW_PD_ID_SHIFT = 0,
1507 OCRDMA_ALLOC_MW_PD_ID_MASK = 0xFFFF
1508};
1509
1510struct ocrdma_alloc_mw {
1511 struct ocrdma_mqe_hdr hdr;
1512 struct ocrdma_mbx_hdr req;
1513
1514 u32 pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301515};
Parav Panditfe2caef2012-03-21 04:09:06 +05301516
1517enum {
1518 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_SHIFT = 0,
1519 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_MASK = 0xFFFFFF
1520};
1521
1522struct ocrdma_alloc_mw_rsp {
1523 struct ocrdma_mqe_hdr hdr;
1524 struct ocrdma_mbx_rsp rsp;
1525
1526 u32 lrkey_index;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301527};
Parav Panditfe2caef2012-03-21 04:09:06 +05301528
1529struct ocrdma_attach_mcast {
1530 struct ocrdma_mqe_hdr hdr;
1531 struct ocrdma_mbx_hdr req;
1532 u32 qp_id;
1533 u8 mgid[16];
1534 u32 mac_b0_to_b3;
1535 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301536};
Parav Panditfe2caef2012-03-21 04:09:06 +05301537
1538struct ocrdma_attach_mcast_rsp {
1539 struct ocrdma_mqe_hdr hdr;
1540 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301541};
Parav Panditfe2caef2012-03-21 04:09:06 +05301542
1543struct ocrdma_detach_mcast {
1544 struct ocrdma_mqe_hdr hdr;
1545 struct ocrdma_mbx_hdr req;
1546 u32 qp_id;
1547 u8 mgid[16];
1548 u32 mac_b0_to_b3;
1549 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301550};
Parav Panditfe2caef2012-03-21 04:09:06 +05301551
1552struct ocrdma_detach_mcast_rsp {
1553 struct ocrdma_mqe_hdr hdr;
1554 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301555};
Parav Panditfe2caef2012-03-21 04:09:06 +05301556
1557enum {
1558 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT = 19,
1559 OCRDMA_CREATE_AH_NUM_PAGES_MASK = 0xF <<
1560 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT,
1561
1562 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT = 16,
1563 OCRDMA_CREATE_AH_PAGE_SIZE_MASK = 0x7 <<
1564 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT,
1565
1566 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT = 23,
1567 OCRDMA_CREATE_AH_ENTRY_SIZE_MASK = 0x1FF <<
1568 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT,
1569};
1570
1571#define OCRDMA_AH_TBL_PAGES 8
1572
1573struct ocrdma_create_ah_tbl {
1574 struct ocrdma_mqe_hdr hdr;
1575 struct ocrdma_mbx_hdr req;
1576
1577 u32 ah_conf;
1578 struct ocrdma_pa tbl_addr[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301579};
Parav Panditfe2caef2012-03-21 04:09:06 +05301580
1581struct ocrdma_create_ah_tbl_rsp {
1582 struct ocrdma_mqe_hdr hdr;
1583 struct ocrdma_mbx_rsp rsp;
1584 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301585};
Parav Panditfe2caef2012-03-21 04:09:06 +05301586
1587struct ocrdma_delete_ah_tbl {
1588 struct ocrdma_mqe_hdr hdr;
1589 struct ocrdma_mbx_hdr req;
1590 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301591};
Parav Panditfe2caef2012-03-21 04:09:06 +05301592
1593struct ocrdma_delete_ah_tbl_rsp {
1594 struct ocrdma_mqe_hdr hdr;
1595 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301596};
Parav Panditfe2caef2012-03-21 04:09:06 +05301597
1598enum {
1599 OCRDMA_EQE_VALID_SHIFT = 0,
Jes Sorensende123482014-10-05 16:33:24 +02001600 OCRDMA_EQE_VALID_MASK = BIT(0),
Parav Panditfe2caef2012-03-21 04:09:06 +05301601 OCRDMA_EQE_FOR_CQE_MASK = 0xFFFE,
1602 OCRDMA_EQE_RESOURCE_ID_SHIFT = 16,
1603 OCRDMA_EQE_RESOURCE_ID_MASK = 0xFFFF <<
1604 OCRDMA_EQE_RESOURCE_ID_SHIFT,
1605};
1606
1607struct ocrdma_eqe {
1608 u32 id_valid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301609};
Parav Panditfe2caef2012-03-21 04:09:06 +05301610
1611enum OCRDMA_CQE_STATUS {
1612 OCRDMA_CQE_SUCCESS = 0,
1613 OCRDMA_CQE_LOC_LEN_ERR,
1614 OCRDMA_CQE_LOC_QP_OP_ERR,
1615 OCRDMA_CQE_LOC_EEC_OP_ERR,
1616 OCRDMA_CQE_LOC_PROT_ERR,
1617 OCRDMA_CQE_WR_FLUSH_ERR,
1618 OCRDMA_CQE_MW_BIND_ERR,
1619 OCRDMA_CQE_BAD_RESP_ERR,
1620 OCRDMA_CQE_LOC_ACCESS_ERR,
1621 OCRDMA_CQE_REM_INV_REQ_ERR,
1622 OCRDMA_CQE_REM_ACCESS_ERR,
1623 OCRDMA_CQE_REM_OP_ERR,
1624 OCRDMA_CQE_RETRY_EXC_ERR,
1625 OCRDMA_CQE_RNR_RETRY_EXC_ERR,
1626 OCRDMA_CQE_LOC_RDD_VIOL_ERR,
1627 OCRDMA_CQE_REM_INV_RD_REQ_ERR,
1628 OCRDMA_CQE_REM_ABORT_ERR,
1629 OCRDMA_CQE_INV_EECN_ERR,
1630 OCRDMA_CQE_INV_EEC_STATE_ERR,
1631 OCRDMA_CQE_FATAL_ERR,
1632 OCRDMA_CQE_RESP_TIMEOUT_ERR,
1633 OCRDMA_CQE_GENERAL_ERR
1634};
1635
1636enum {
1637 /* w0 */
1638 OCRDMA_CQE_WQEIDX_SHIFT = 0,
1639 OCRDMA_CQE_WQEIDX_MASK = 0xFFFF,
1640
1641 /* w1 */
1642 OCRDMA_CQE_UD_XFER_LEN_SHIFT = 16,
1643 OCRDMA_CQE_PKEY_SHIFT = 0,
1644 OCRDMA_CQE_PKEY_MASK = 0xFFFF,
1645
1646 /* w2 */
1647 OCRDMA_CQE_QPN_SHIFT = 0,
1648 OCRDMA_CQE_QPN_MASK = 0x0000FFFF,
1649
1650 OCRDMA_CQE_BUFTAG_SHIFT = 16,
1651 OCRDMA_CQE_BUFTAG_MASK = 0xFFFF << OCRDMA_CQE_BUFTAG_SHIFT,
1652
1653 /* w3 */
1654 OCRDMA_CQE_UD_STATUS_SHIFT = 24,
1655 OCRDMA_CQE_UD_STATUS_MASK = 0x7 << OCRDMA_CQE_UD_STATUS_SHIFT,
1656 OCRDMA_CQE_STATUS_SHIFT = 16,
1657 OCRDMA_CQE_STATUS_MASK = 0xFF << OCRDMA_CQE_STATUS_SHIFT,
Jes Sorensende123482014-10-05 16:33:24 +02001658 OCRDMA_CQE_VALID = BIT(31),
1659 OCRDMA_CQE_INVALIDATE = BIT(30),
1660 OCRDMA_CQE_QTYPE = BIT(29),
1661 OCRDMA_CQE_IMM = BIT(28),
1662 OCRDMA_CQE_WRITE_IMM = BIT(27),
Parav Panditfe2caef2012-03-21 04:09:06 +05301663 OCRDMA_CQE_QTYPE_SQ = 0,
1664 OCRDMA_CQE_QTYPE_RQ = 1,
1665 OCRDMA_CQE_SRCQP_MASK = 0xFFFFFF
1666};
1667
1668struct ocrdma_cqe {
1669 union {
1670 /* w0 to w2 */
1671 struct {
1672 u32 wqeidx;
1673 u32 bytes_xfered;
1674 u32 qpn;
1675 } wq;
1676 struct {
1677 u32 lkey_immdt;
1678 u32 rxlen;
1679 u32 buftag_qpn;
1680 } rq;
1681 struct {
1682 u32 lkey_immdt;
1683 u32 rxlen_pkey;
1684 u32 buftag_qpn;
1685 } ud;
1686 struct {
1687 u32 word_0;
1688 u32 word_1;
1689 u32 qpn;
1690 } cmn;
1691 };
1692 u32 flags_status_srcqpn; /* w3 */
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301693};
Parav Panditfe2caef2012-03-21 04:09:06 +05301694
Parav Panditfe2caef2012-03-21 04:09:06 +05301695struct ocrdma_sge {
1696 u32 addr_hi;
1697 u32 addr_lo;
1698 u32 lrkey;
1699 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301700};
Parav Panditfe2caef2012-03-21 04:09:06 +05301701
1702enum {
1703 OCRDMA_FLAG_SIG = 0x1,
1704 OCRDMA_FLAG_INV = 0x2,
1705 OCRDMA_FLAG_FENCE_L = 0x4,
1706 OCRDMA_FLAG_FENCE_R = 0x8,
1707 OCRDMA_FLAG_SOLICIT = 0x10,
1708 OCRDMA_FLAG_IMM = 0x20,
1709
1710 /* Stag flags */
1711 OCRDMA_LKEY_FLAG_LOCAL_WR = 0x1,
1712 OCRDMA_LKEY_FLAG_REMOTE_RD = 0x2,
1713 OCRDMA_LKEY_FLAG_REMOTE_WR = 0x4,
1714 OCRDMA_LKEY_FLAG_VATO = 0x8,
1715};
1716
1717enum OCRDMA_WQE_OPCODE {
1718 OCRDMA_WRITE = 0x06,
1719 OCRDMA_READ = 0x0C,
1720 OCRDMA_RESV0 = 0x02,
1721 OCRDMA_SEND = 0x00,
1722 OCRDMA_CMP_SWP = 0x14,
1723 OCRDMA_BIND_MW = 0x10,
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301724 OCRDMA_FR_MR = 0x11,
Parav Panditfe2caef2012-03-21 04:09:06 +05301725 OCRDMA_RESV1 = 0x0A,
1726 OCRDMA_LKEY_INV = 0x15,
1727 OCRDMA_FETCH_ADD = 0x13,
1728 OCRDMA_POST_RQ = 0x12
1729};
1730
1731enum {
1732 OCRDMA_TYPE_INLINE = 0x0,
1733 OCRDMA_TYPE_LKEY = 0x1,
1734};
1735
1736enum {
1737 OCRDMA_WQE_OPCODE_SHIFT = 0,
1738 OCRDMA_WQE_OPCODE_MASK = 0x0000001F,
1739 OCRDMA_WQE_FLAGS_SHIFT = 5,
1740 OCRDMA_WQE_TYPE_SHIFT = 16,
1741 OCRDMA_WQE_TYPE_MASK = 0x00030000,
1742 OCRDMA_WQE_SIZE_SHIFT = 18,
1743 OCRDMA_WQE_SIZE_MASK = 0xFF,
1744 OCRDMA_WQE_NXT_WQE_SIZE_SHIFT = 25,
1745
1746 OCRDMA_WQE_LKEY_FLAGS_SHIFT = 0,
1747 OCRDMA_WQE_LKEY_FLAGS_MASK = 0xF
1748};
1749
1750/* header WQE for all the SQ and RQ operations */
1751struct ocrdma_hdr_wqe {
1752 u32 cw;
1753 union {
1754 u32 rsvd_tag;
1755 u32 rsvd_lkey_flags;
1756 };
1757 union {
1758 u32 immdt;
1759 u32 lkey;
1760 };
1761 u32 total_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301762};
Parav Panditfe2caef2012-03-21 04:09:06 +05301763
1764struct ocrdma_ewqe_ud_hdr {
1765 u32 rsvd_dest_qpn;
1766 u32 qkey;
1767 u32 rsvd_ahid;
1768 u32 rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301769};
Parav Panditfe2caef2012-03-21 04:09:06 +05301770
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301771/* extended wqe followed by hdr_wqe for Fast Memory register */
1772struct ocrdma_ewqe_fr {
1773 u32 va_hi;
1774 u32 va_lo;
1775 u32 fbo_hi;
1776 u32 fbo_lo;
1777 u32 size_sge;
1778 u32 num_sges;
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301779 u32 rsvd;
1780 u32 rsvd2;
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301781};
1782
Parav Panditfe2caef2012-03-21 04:09:06 +05301783struct ocrdma_eth_basic {
1784 u8 dmac[6];
1785 u8 smac[6];
1786 __be16 eth_type;
1787} __packed;
1788
1789struct ocrdma_eth_vlan {
1790 u8 dmac[6];
1791 u8 smac[6];
1792 __be16 eth_type;
1793 __be16 vlan_tag;
1794#define OCRDMA_ROCE_ETH_TYPE 0x8915
1795 __be16 roce_eth_type;
1796} __packed;
1797
1798struct ocrdma_grh {
1799 __be32 tclass_flow;
1800 __be32 pdid_hoplimit;
1801 u8 sgid[16];
1802 u8 dgid[16];
1803 u16 rsvd;
1804} __packed;
1805
Jes Sorensende123482014-10-05 16:33:24 +02001806#define OCRDMA_AV_VALID BIT(7)
1807#define OCRDMA_AV_VLAN_VALID BIT(1)
Parav Panditfe2caef2012-03-21 04:09:06 +05301808
1809struct ocrdma_av {
1810 struct ocrdma_eth_vlan eth_hdr;
1811 struct ocrdma_grh grh;
1812 u32 valid;
1813} __packed;
1814
Selvin Xaviera51f06e2014-02-04 11:57:07 +05301815struct ocrdma_rsrc_stats {
1816 u32 dpp_pds;
1817 u32 non_dpp_pds;
1818 u32 rc_dpp_qps;
1819 u32 uc_dpp_qps;
1820 u32 ud_dpp_qps;
1821 u32 rc_non_dpp_qps;
1822 u32 rsvd;
1823 u32 uc_non_dpp_qps;
1824 u32 ud_non_dpp_qps;
1825 u32 rsvd1;
1826 u32 srqs;
1827 u32 rbqs;
1828 u32 r64K_nsmr;
1829 u32 r64K_to_2M_nsmr;
1830 u32 r2M_to_44M_nsmr;
1831 u32 r44M_to_1G_nsmr;
1832 u32 r1G_to_4G_nsmr;
1833 u32 nsmr_count_4G_to_32G;
1834 u32 r32G_to_64G_nsmr;
1835 u32 r64G_to_128G_nsmr;
1836 u32 r128G_to_higher_nsmr;
1837 u32 embedded_nsmr;
1838 u32 frmr;
1839 u32 prefetch_qps;
1840 u32 ondemand_qps;
1841 u32 phy_mr;
1842 u32 mw;
1843 u32 rsvd2[7];
1844};
1845
1846struct ocrdma_db_err_stats {
1847 u32 sq_doorbell_errors;
1848 u32 cq_doorbell_errors;
1849 u32 rq_srq_doorbell_errors;
1850 u32 cq_overflow_errors;
1851 u32 rsvd[4];
1852};
1853
1854struct ocrdma_wqe_stats {
1855 u32 large_send_rc_wqes_lo;
1856 u32 large_send_rc_wqes_hi;
1857 u32 large_write_rc_wqes_lo;
1858 u32 large_write_rc_wqes_hi;
1859 u32 rsvd[4];
1860 u32 read_wqes_lo;
1861 u32 read_wqes_hi;
1862 u32 frmr_wqes_lo;
1863 u32 frmr_wqes_hi;
1864 u32 mw_bind_wqes_lo;
1865 u32 mw_bind_wqes_hi;
1866 u32 invalidate_wqes_lo;
1867 u32 invalidate_wqes_hi;
1868 u32 rsvd1[2];
1869 u32 dpp_wqe_drops;
1870 u32 rsvd2[5];
1871};
1872
1873struct ocrdma_tx_stats {
1874 u32 send_pkts_lo;
1875 u32 send_pkts_hi;
1876 u32 write_pkts_lo;
1877 u32 write_pkts_hi;
1878 u32 read_pkts_lo;
1879 u32 read_pkts_hi;
1880 u32 read_rsp_pkts_lo;
1881 u32 read_rsp_pkts_hi;
1882 u32 ack_pkts_lo;
1883 u32 ack_pkts_hi;
1884 u32 send_bytes_lo;
1885 u32 send_bytes_hi;
1886 u32 write_bytes_lo;
1887 u32 write_bytes_hi;
1888 u32 read_req_bytes_lo;
1889 u32 read_req_bytes_hi;
1890 u32 read_rsp_bytes_lo;
1891 u32 read_rsp_bytes_hi;
1892 u32 ack_timeouts;
1893 u32 rsvd[5];
1894};
1895
1896
1897struct ocrdma_tx_qp_err_stats {
1898 u32 local_length_errors;
1899 u32 local_protection_errors;
1900 u32 local_qp_operation_errors;
1901 u32 retry_count_exceeded_errors;
1902 u32 rnr_retry_count_exceeded_errors;
1903 u32 rsvd[3];
1904};
1905
1906struct ocrdma_rx_stats {
1907 u32 roce_frame_bytes_lo;
1908 u32 roce_frame_bytes_hi;
1909 u32 roce_frame_icrc_drops;
1910 u32 roce_frame_payload_len_drops;
1911 u32 ud_drops;
1912 u32 qp1_drops;
1913 u32 psn_error_request_packets;
1914 u32 psn_error_resp_packets;
1915 u32 rnr_nak_timeouts;
1916 u32 rnr_nak_receives;
1917 u32 roce_frame_rxmt_drops;
1918 u32 nak_count_psn_sequence_errors;
1919 u32 rc_drop_count_lookup_errors;
1920 u32 rq_rnr_naks;
1921 u32 srq_rnr_naks;
1922 u32 roce_frames_lo;
1923 u32 roce_frames_hi;
1924 u32 rsvd;
1925};
1926
1927struct ocrdma_rx_qp_err_stats {
1928 u32 nak_invalid_requst_errors;
1929 u32 nak_remote_operation_errors;
1930 u32 nak_count_remote_access_errors;
1931 u32 local_length_errors;
1932 u32 local_protection_errors;
1933 u32 local_qp_operation_errors;
1934 u32 rsvd[2];
1935};
1936
1937struct ocrdma_tx_dbg_stats {
1938 u32 data[100];
1939};
1940
1941struct ocrdma_rx_dbg_stats {
1942 u32 data[200];
1943};
1944
1945struct ocrdma_rdma_stats_req {
1946 struct ocrdma_mbx_hdr hdr;
1947 u8 reset_stats;
1948 u8 rsvd[3];
1949} __packed;
1950
1951struct ocrdma_rdma_stats_resp {
1952 struct ocrdma_mbx_hdr hdr;
1953 struct ocrdma_rsrc_stats act_rsrc_stats;
1954 struct ocrdma_rsrc_stats th_rsrc_stats;
1955 struct ocrdma_db_err_stats db_err_stats;
1956 struct ocrdma_wqe_stats wqe_stats;
1957 struct ocrdma_tx_stats tx_stats;
1958 struct ocrdma_tx_qp_err_stats tx_qp_err_stats;
1959 struct ocrdma_rx_stats rx_stats;
1960 struct ocrdma_rx_qp_err_stats rx_qp_err_stats;
1961 struct ocrdma_tx_dbg_stats tx_dbg_stats;
1962 struct ocrdma_rx_dbg_stats rx_dbg_stats;
1963} __packed;
1964
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05301965enum {
1966 OCRDMA_HBA_ATTRB_EPROM_VER_LO_MASK = 0xFF,
1967 OCRDMA_HBA_ATTRB_EPROM_VER_HI_MASK = 0xFF00,
1968 OCRDMA_HBA_ATTRB_EPROM_VER_HI_SHIFT = 0x08,
1969 OCRDMA_HBA_ATTRB_CDBLEN_MASK = 0xFFFF,
1970 OCRDMA_HBA_ATTRB_ASIC_REV_MASK = 0xFF0000,
1971 OCRDMA_HBA_ATTRB_ASIC_REV_SHIFT = 0x10,
1972 OCRDMA_HBA_ATTRB_GUID0_MASK = 0xFF000000,
1973 OCRDMA_HBA_ATTRB_GUID0_SHIFT = 0x18,
1974 OCRDMA_HBA_ATTRB_GUID13_MASK = 0xFF,
1975 OCRDMA_HBA_ATTRB_GUID14_MASK = 0xFF00,
1976 OCRDMA_HBA_ATTRB_GUID14_SHIFT = 0x08,
1977 OCRDMA_HBA_ATTRB_GUID15_MASK = 0xFF0000,
1978 OCRDMA_HBA_ATTRB_GUID15_SHIFT = 0x10,
1979 OCRDMA_HBA_ATTRB_PCNT_MASK = 0xFF000000,
1980 OCRDMA_HBA_ATTRB_PCNT_SHIFT = 0x18,
1981 OCRDMA_HBA_ATTRB_LDTOUT_MASK = 0xFFFF,
1982 OCRDMA_HBA_ATTRB_ISCSI_VER_MASK = 0xFF0000,
1983 OCRDMA_HBA_ATTRB_ISCSI_VER_SHIFT = 0x10,
1984 OCRDMA_HBA_ATTRB_MFUNC_DEV_MASK = 0xFF000000,
1985 OCRDMA_HBA_ATTRB_MFUNC_DEV_SHIFT = 0x18,
1986 OCRDMA_HBA_ATTRB_CV_MASK = 0xFF,
1987 OCRDMA_HBA_ATTRB_HBA_ST_MASK = 0xFF00,
1988 OCRDMA_HBA_ATTRB_HBA_ST_SHIFT = 0x08,
1989 OCRDMA_HBA_ATTRB_MAX_DOMS_MASK = 0xFF0000,
1990 OCRDMA_HBA_ATTRB_MAX_DOMS_SHIFT = 0x10,
1991 OCRDMA_HBA_ATTRB_PTNUM_MASK = 0x3F000000,
1992 OCRDMA_HBA_ATTRB_PTNUM_SHIFT = 0x18,
1993 OCRDMA_HBA_ATTRB_PT_MASK = 0xC0000000,
1994 OCRDMA_HBA_ATTRB_PT_SHIFT = 0x1E,
1995 OCRDMA_HBA_ATTRB_ISCSI_FET_MASK = 0xFF,
1996 OCRDMA_HBA_ATTRB_ASIC_GEN_MASK = 0xFF00,
1997 OCRDMA_HBA_ATTRB_ASIC_GEN_SHIFT = 0x08,
1998 OCRDMA_HBA_ATTRB_PCI_VID_MASK = 0xFFFF,
1999 OCRDMA_HBA_ATTRB_PCI_DID_MASK = 0xFFFF0000,
2000 OCRDMA_HBA_ATTRB_PCI_DID_SHIFT = 0x10,
2001 OCRDMA_HBA_ATTRB_PCI_SVID_MASK = 0xFFFF,
2002 OCRDMA_HBA_ATTRB_PCI_SSID_MASK = 0xFFFF0000,
2003 OCRDMA_HBA_ATTRB_PCI_SSID_SHIFT = 0x10,
2004 OCRDMA_HBA_ATTRB_PCI_BUSNUM_MASK = 0xFF,
2005 OCRDMA_HBA_ATTRB_PCI_DEVNUM_MASK = 0xFF00,
2006 OCRDMA_HBA_ATTRB_PCI_DEVNUM_SHIFT = 0x08,
2007 OCRDMA_HBA_ATTRB_PCI_FUNCNUM_MASK = 0xFF0000,
2008 OCRDMA_HBA_ATTRB_PCI_FUNCNUM_SHIFT = 0x10,
2009 OCRDMA_HBA_ATTRB_IF_TYPE_MASK = 0xFF000000,
2010 OCRDMA_HBA_ATTRB_IF_TYPE_SHIFT = 0x18,
2011 OCRDMA_HBA_ATTRB_NETFIL_MASK =0xFF
2012};
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302013
2014struct mgmt_hba_attribs {
2015 u8 flashrom_version_string[32];
2016 u8 manufacturer_name[32];
2017 u32 supported_modes;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05302018 u32 rsvd_eprom_verhi_verlo;
2019 u32 mbx_ds_ver;
2020 u32 epfw_ds_ver;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302021 u8 ncsi_ver_string[12];
2022 u32 default_extended_timeout;
2023 u8 controller_model_number[32];
2024 u8 controller_description[64];
2025 u8 controller_serial_number[32];
2026 u8 ip_version_string[32];
2027 u8 firmware_version_string[32];
2028 u8 bios_version_string[32];
2029 u8 redboot_version_string[32];
2030 u8 driver_version_string[32];
2031 u8 fw_on_flash_version_string[32];
2032 u32 functionalities_supported;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05302033 u32 guid0_asicrev_cdblen;
2034 u8 generational_guid[12];
2035 u32 portcnt_guid15;
2036 u32 mfuncdev_iscsi_ldtout;
2037 u32 ptpnum_maxdoms_hbast_cv;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302038 u32 firmware_post_status;
2039 u32 hba_mtu[8];
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05302040 u32 res_asicgen_iscsi_feaures;
2041 u32 rsvd1[3];
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302042};
2043
2044struct mgmt_controller_attrib {
2045 struct mgmt_hba_attribs hba_attribs;
Devesh Sharma8ac0c7c2014-07-02 11:36:05 +05302046 u32 pci_did_vid;
2047 u32 pci_ssid_svid;
2048 u32 ityp_fnum_devnum_bnum;
2049 u32 uid_hi;
2050 u32 uid_lo;
2051 u32 res_nnetfil;
2052 u32 rsvd0[4];
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302053};
2054
2055struct ocrdma_get_ctrl_attribs_rsp {
2056 struct ocrdma_mbx_hdr hdr;
2057 struct mgmt_controller_attrib ctrl_attribs;
2058};
2059
Selvin Xavier31dbdd92014-06-10 19:32:13 +05302060#define OCRDMA_SUBSYS_DCBX 0x10
2061
2062enum OCRDMA_DCBX_OPCODE {
2063 OCRDMA_CMD_GET_DCBX_CONFIG = 0x01
2064};
2065
2066enum OCRDMA_DCBX_PARAM_TYPE {
2067 OCRDMA_PARAMETER_TYPE_ADMIN = 0x00,
2068 OCRDMA_PARAMETER_TYPE_OPER = 0x01,
2069 OCRDMA_PARAMETER_TYPE_PEER = 0x02
2070};
2071
2072enum OCRDMA_DCBX_APP_PROTO {
2073 OCRDMA_APP_PROTO_ROCE = 0x8915
2074};
2075
2076enum OCRDMA_DCBX_PROTO {
2077 OCRDMA_PROTO_SELECT_L2 = 0x00,
2078 OCRDMA_PROTO_SELECT_L4 = 0x01
2079};
2080
2081enum OCRDMA_DCBX_APP_PARAM {
2082 OCRDMA_APP_PARAM_APP_PROTO_MASK = 0xFFFF,
2083 OCRDMA_APP_PARAM_PROTO_SEL_MASK = 0xFF,
2084 OCRDMA_APP_PARAM_PROTO_SEL_SHIFT = 0x10,
2085 OCRDMA_APP_PARAM_VALID_MASK = 0xFF,
2086 OCRDMA_APP_PARAM_VALID_SHIFT = 0x18
2087};
2088
2089enum OCRDMA_DCBX_STATE_FLAGS {
2090 OCRDMA_STATE_FLAG_ENABLED = 0x01,
2091 OCRDMA_STATE_FLAG_ADDVERTISED = 0x02,
2092 OCRDMA_STATE_FLAG_WILLING = 0x04,
2093 OCRDMA_STATE_FLAG_SYNC = 0x08,
2094 OCRDMA_STATE_FLAG_UNSUPPORTED = 0x40000000,
2095 OCRDMA_STATE_FLAG_NEG_FAILD = 0x80000000
2096};
2097
2098enum OCRDMA_TCV_AEV_OPV_ST {
2099 OCRDMA_DCBX_TC_SUPPORT_MASK = 0xFF,
2100 OCRDMA_DCBX_TC_SUPPORT_SHIFT = 0x18,
2101 OCRDMA_DCBX_APP_ENTRY_SHIFT = 0x10,
2102 OCRDMA_DCBX_OP_PARAM_SHIFT = 0x08,
2103 OCRDMA_DCBX_STATE_MASK = 0xFF
2104};
2105
2106struct ocrdma_app_parameter {
2107 u32 valid_proto_app;
2108 u32 oui;
2109 u32 app_prio[2];
2110};
2111
2112struct ocrdma_dcbx_cfg {
2113 u32 tcv_aev_opv_st;
2114 u32 tc_state;
2115 u32 pfc_state;
2116 u32 qcn_state;
2117 u32 appl_state;
2118 u32 ll_state;
2119 u32 tc_bw[2];
2120 u32 tc_prio[8];
2121 u32 pfc_prio[2];
2122 struct ocrdma_app_parameter app_param[15];
2123};
2124
2125struct ocrdma_get_dcbx_cfg_req {
2126 struct ocrdma_mbx_hdr hdr;
2127 u32 param_type;
2128} __packed;
2129
2130struct ocrdma_get_dcbx_cfg_rsp {
2131 struct ocrdma_mbx_rsp hdr;
2132 struct ocrdma_dcbx_cfg cfg;
2133} __packed;
Selvin Xaviera51f06e2014-02-04 11:57:07 +05302134
Parav Panditfe2caef2012-03-21 04:09:06 +05302135#endif /* __OCRDMA_SLI_H__ */