blob: e82f06f0854f4934d2e9b5ff9b7edf150e2690da [file] [log] [blame]
Andy Flemingc2882bb2007-02-09 17:28:31 -06001/*
Zhicheng Fanc141b382012-02-22 13:44:07 +08002 * Copyright (C) 2006-2010, 2012 Freescale Semicondutor, Inc.
3 * All rights reserved.
Andy Flemingc2882bb2007-02-09 17:28:31 -06004 *
5 * Author: Andy Fleming <afleming@freescale.com>
6 *
7 * Based on 83xx/mpc8360e_pb.c by:
8 * Li Yang <LeoLi@freescale.com>
9 * Yin Olivia <Hong-hua.Yin@freescale.com>
10 *
11 * Description:
Kumar Gala23f510b2007-02-17 16:29:36 -060012 * MPC85xx MDS board specific routines.
Andy Flemingc2882bb2007-02-09 17:28:31 -060013 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of the GNU General Public License as published by the
16 * Free Software Foundation; either version 2 of the License, or (at your
17 * option) any later version.
18 */
19
20#include <linux/stddef.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/errno.h>
24#include <linux/reboot.h>
25#include <linux/pci.h>
26#include <linux/kdev_t.h>
27#include <linux/major.h>
28#include <linux/console.h>
29#include <linux/delay.h>
30#include <linux/seq_file.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060031#include <linux/initrd.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060032#include <linux/fsl_devices.h>
Jon Loeliger882407b2007-11-06 12:11:13 -060033#include <linux/of_platform.h>
34#include <linux/of_device.h>
Andy Fleming94833a42008-05-02 18:56:41 -050035#include <linux/phy.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100036#include <linux/memblock.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060037
Andy Flemingc2882bb2007-02-09 17:28:31 -060038#include <asm/system.h>
Arun Sharma600634972011-07-26 16:09:06 -070039#include <linux/atomic.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060040#include <asm/time.h>
41#include <asm/io.h>
42#include <asm/machdep.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060043#include <asm/pci-bridge.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060044#include <asm/irq.h>
45#include <mm/mmu_decl.h>
46#include <asm/prom.h>
47#include <asm/udbg.h>
48#include <sysdev/fsl_soc.h>
Roy Zang3f6c5da2007-07-10 18:47:06 +080049#include <sysdev/fsl_pci.h>
Anton Vorontsov9b9d4012009-08-19 03:28:21 +040050#include <sysdev/simple_gpio.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060051#include <asm/qe.h>
52#include <asm/qe_ic.h>
53#include <asm/mpic.h>
Kumar Gala152d0182009-05-15 00:37:35 -050054#include <asm/swiotlb.h>
Zhicheng Fanc141b382012-02-22 13:44:07 +080055#include <asm/fsl_guts.h>
Kyle Moffett582d3e02011-12-02 06:27:58 +000056#include "smp.h"
Andy Flemingc2882bb2007-02-09 17:28:31 -060057
Dmitry Eremin-Solenikov543a07b2011-11-17 21:56:16 +040058#include "mpc85xx.h"
59
Andy Flemingc2882bb2007-02-09 17:28:31 -060060#undef DEBUG
61#ifdef DEBUG
62#define DBG(fmt...) udbg_printf(fmt)
63#else
64#define DBG(fmt...)
65#endif
66
Andy Fleming94833a42008-05-02 18:56:41 -050067#define MV88E1111_SCR 0x10
68#define MV88E1111_SCR_125CLK 0x0010
69static int mpc8568_fixup_125_clock(struct phy_device *phydev)
70{
71 int scr;
72 int err;
73
74 /* Workaround for the 125 CLK Toggle */
75 scr = phy_read(phydev, MV88E1111_SCR);
76
77 if (scr < 0)
78 return scr;
79
80 err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
81
82 if (err)
83 return err;
84
85 err = phy_write(phydev, MII_BMCR, BMCR_RESET);
86
87 if (err)
88 return err;
89
90 scr = phy_read(phydev, MV88E1111_SCR);
91
92 if (scr < 0)
Roel Kluin29827b02009-12-17 14:45:15 +000093 return scr;
Andy Fleming94833a42008-05-02 18:56:41 -050094
95 err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
96
97 return err;
98}
99
100static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
101{
102 int temp;
103 int err;
104
105 /* Errata */
106 err = phy_write(phydev,29, 0x0006);
107
108 if (err)
109 return err;
110
111 temp = phy_read(phydev, 30);
112
113 if (temp < 0)
114 return temp;
115
116 temp = (temp & (~0x8000)) | 0x4000;
117 err = phy_write(phydev,30, temp);
118
119 if (err)
120 return err;
121
122 err = phy_write(phydev,29, 0x000a);
123
124 if (err)
125 return err;
126
127 temp = phy_read(phydev, 30);
128
129 if (temp < 0)
130 return temp;
131
132 temp = phy_read(phydev, 30);
133
134 if (temp < 0)
135 return temp;
136
137 temp &= ~0x0020;
138
139 err = phy_write(phydev,30,temp);
140
141 if (err)
142 return err;
143
144 /* Disable automatic MDI/MDIX selection */
145 temp = phy_read(phydev, 16);
146
147 if (temp < 0)
148 return temp;
149
150 temp &= ~0x0060;
151 err = phy_write(phydev,16,temp);
152
153 return err;
154}
155
Andy Flemingc2882bb2007-02-09 17:28:31 -0600156/* ************************************************************************
157 *
158 * Setup the architecture
159 *
160 */
Anton Vorontsovdee9ad72010-06-08 09:55:50 +0000161#ifdef CONFIG_QUICC_ENGINE
Anton Vorontsov99d82382010-06-08 09:55:57 +0000162static void __init mpc85xx_mds_reset_ucc_phys(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600163{
164 struct device_node *np;
Anton Vorontsov99d82382010-06-08 09:55:57 +0000165 static u8 __iomem *bcsr_regs;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600166
Andy Flemingc2882bb2007-02-09 17:28:31 -0600167 /* Map BCSR area */
168 np = of_find_node_by_name(NULL, "bcsr");
Anton Vorontsov99d82382010-06-08 09:55:57 +0000169 if (!np)
170 return;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600171
Anton Vorontsov99d82382010-06-08 09:55:57 +0000172 bcsr_regs = of_iomap(np, 0);
173 of_node_put(np);
174 if (!bcsr_regs)
175 return;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600176
Anton Vorontsov99d82382010-06-08 09:55:57 +0000177 if (machine_is(mpc8568_mds)) {
178#define BCSR_UCC1_GETH_EN (0x1 << 7)
179#define BCSR_UCC2_GETH_EN (0x1 << 7)
180#define BCSR_UCC1_MODE_MSK (0x3 << 4)
181#define BCSR_UCC2_MODE_MSK (0x3 << 0)
Kumar Gala152d0182009-05-15 00:37:35 -0500182
Anton Vorontsov99d82382010-06-08 09:55:57 +0000183 /* Turn off UCC1 & UCC2 */
184 clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
185 clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
186
187 /* Mode is RGMII, all bits clear */
188 clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
189 BCSR_UCC2_MODE_MSK);
190
191 /* Turn UCC1 & UCC2 on */
192 setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
193 setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
194 } else if (machine_is(mpc8569_mds)) {
195#define BCSR7_UCC12_GETHnRST (0x1 << 2)
196#define BCSR8_UEM_MARVELL_RST (0x1 << 1)
197#define BCSR_UCC_RGMII (0x1 << 6)
198#define BCSR_UCC_RTBI (0x1 << 5)
199 /*
200 * U-Boot mangles interrupt polarity for Marvell PHYs,
201 * so reset built-in and UEM Marvell PHYs, this puts
202 * the PHYs into their normal state.
203 */
204 clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
205 setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
206
207 setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
208 clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
209
210 for (np = NULL; (np = of_find_compatible_node(np,
211 "network",
212 "ucc_geth")) != NULL;) {
213 const unsigned int *prop;
214 int ucc_num;
215
216 prop = of_get_property(np, "cell-index", NULL);
217 if (prop == NULL)
218 continue;
219
220 ucc_num = *prop - 1;
221
222 prop = of_get_property(np, "phy-connection-type", NULL);
223 if (prop == NULL)
224 continue;
225
226 if (strcmp("rtbi", (const char *)prop) == 0)
227 clrsetbits_8(&bcsr_regs[7 + ucc_num],
228 BCSR_UCC_RGMII, BCSR_UCC_RTBI);
Kumar Galac9438af2007-10-04 00:28:43 -0500229 }
Anton Vorontsov99d82382010-06-08 09:55:57 +0000230 } else if (machine_is(p1021_mds)) {
231#define BCSR11_ENET_MICRST (0x1 << 5)
232 /* Reset Micrel PHY */
233 clrbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
234 setbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
Kumar Galac9438af2007-10-04 00:28:43 -0500235 }
Andy Flemingc2882bb2007-02-09 17:28:31 -0600236
Anton Vorontsov99d82382010-06-08 09:55:57 +0000237 iounmap(bcsr_regs);
238}
Haiying Wang48936a082010-05-21 10:16:12 -0400239
Anton Vorontsov99d82382010-06-08 09:55:57 +0000240static void __init mpc85xx_mds_qe_init(void)
241{
242 struct device_node *np;
Anton Vorontsovbb863e82010-06-08 09:55:40 +0000243
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300244 np = of_find_compatible_node(NULL, NULL, "fsl,qe");
245 if (!np) {
246 np = of_find_node_by_name(NULL, "qe");
247 if (!np)
248 return;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600249 }
250
Anton Vorontsovdee9ad72010-06-08 09:55:50 +0000251 if (!of_device_is_available(np)) {
252 of_node_put(np);
253 return;
254 }
255
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300256 qe_reset();
257 of_node_put(np);
258
259 np = of_find_node_by_name(NULL, "par_io");
260 if (np) {
261 struct device_node *ucc;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600262
263 par_io_init(np);
264 of_node_put(np);
265
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300266 for_each_node_by_name(ucc, "ucc")
Andy Flemingc2882bb2007-02-09 17:28:31 -0600267 par_io_of_config(ucc);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600268 }
269
Anton Vorontsov99d82382010-06-08 09:55:57 +0000270 mpc85xx_mds_reset_ucc_phys();
Haiying Wang48936a082010-05-21 10:16:12 -0400271
272 if (machine_is(p1021_mds)) {
Zhicheng Fanc141b382012-02-22 13:44:07 +0800273
Timur Tabi9cb6abc2012-03-19 11:06:39 -0500274 struct ccsr_guts __iomem *guts;
Haiying Wang48936a082010-05-21 10:16:12 -0400275
276 np = of_find_node_by_name(NULL, "global-utilities");
Haiying Wang48936a082010-05-21 10:16:12 -0400277 if (np) {
Zhicheng Fanc141b382012-02-22 13:44:07 +0800278 guts = of_iomap(np, 0);
279 if (!guts)
280 pr_err("mpc85xx-rdb: could not map global utilities register\n");
281 else{
Haiying Wang48936a082010-05-21 10:16:12 -0400282 /* P1021 has pins muxed for QE and other functions. To
283 * enable QE UEC mode, we need to set bit QE0 for UCC1
284 * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
Justin P. Mattock8dd11f82010-12-30 16:09:40 -0800285 * and QE12 for QE MII management signals in PMUXCR
Haiying Wang48936a082010-05-21 10:16:12 -0400286 * register.
287 */
Zhicheng Fanc141b382012-02-22 13:44:07 +0800288 setbits32(&guts->pmuxcr, MPC85xx_PMUXCR_QE(0) |
289 MPC85xx_PMUXCR_QE(3) |
290 MPC85xx_PMUXCR_QE(9) |
291 MPC85xx_PMUXCR_QE(12));
292 iounmap(guts);
293 }
Haiying Wang48936a082010-05-21 10:16:12 -0400294 of_node_put(np);
295 }
296
297 }
Anton Vorontsov99d82382010-06-08 09:55:57 +0000298}
299
300static void __init mpc85xx_mds_qeic_init(void)
301{
302 struct device_node *np;
303
304 np = of_find_compatible_node(NULL, NULL, "fsl,qe");
305 if (!of_device_is_available(np)) {
306 of_node_put(np);
307 return;
308 }
309
310 np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
311 if (!np) {
312 np = of_find_node_by_type(NULL, "qeic");
313 if (!np)
314 return;
315 }
316
317 if (machine_is(p1021_mds))
318 qe_ic_init(np, 0, qe_ic_cascade_low_mpic,
319 qe_ic_cascade_high_mpic);
320 else
321 qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
322 of_node_put(np);
323}
324#else
Anton Vorontsov99d82382010-06-08 09:55:57 +0000325static void __init mpc85xx_mds_qe_init(void) { }
326static void __init mpc85xx_mds_qeic_init(void) { }
Andy Flemingc2882bb2007-02-09 17:28:31 -0600327#endif /* CONFIG_QUICC_ENGINE */
Kumar Gala152d0182009-05-15 00:37:35 -0500328
Anton Vorontsov99d82382010-06-08 09:55:57 +0000329static void __init mpc85xx_mds_setup_arch(void)
330{
331#ifdef CONFIG_PCI
332 struct pci_controller *hose;
Alexander Graf6d4f2fb2010-08-31 04:15:22 +0200333 struct device_node *np;
Anton Vorontsov99d82382010-06-08 09:55:57 +0000334#endif
335 dma_addr_t max = 0xffffffff;
336
337 if (ppc_md.progress)
338 ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
339
340#ifdef CONFIG_PCI
341 for_each_node_by_type(np, "pci") {
342 if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
343 of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
344 struct resource rsrc;
345 of_address_to_resource(np, 0, &rsrc);
346 if ((rsrc.start & 0xfffff) == 0x8000)
347 fsl_add_bridge(np, 1);
348 else
349 fsl_add_bridge(np, 0);
350
351 hose = pci_find_hose_for_OF_device(np);
352 max = min(max, hose->dma_window_base_cur +
353 hose->dma_window_size);
354 }
355 }
356#endif
357
Anton Vorontsov99d82382010-06-08 09:55:57 +0000358 mpc85xx_smp_init();
Anton Vorontsov99d82382010-06-08 09:55:57 +0000359
360 mpc85xx_mds_qe_init();
361
Kumar Gala152d0182009-05-15 00:37:35 -0500362#ifdef CONFIG_SWIOTLB
Yinghai Lu95f72d12010-07-12 14:36:09 +1000363 if (memblock_end_of_DRAM() > max) {
Kumar Gala152d0182009-05-15 00:37:35 -0500364 ppc_swiotlb_enable = 1;
FUJITA Tomonori37029772009-08-04 19:08:23 +0000365 set_pci_dma_ops(&swiotlb_dma_ops);
FUJITA Tomonori762afb72009-08-04 19:08:22 +0000366 ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_swiotlb;
Kumar Gala152d0182009-05-15 00:37:35 -0500367 }
368#endif
Andy Flemingc2882bb2007-02-09 17:28:31 -0600369}
370
Andy Fleming94833a42008-05-02 18:56:41 -0500371
372static int __init board_fixups(void)
373{
Kay Sieversaab0d372008-12-04 10:02:56 -0800374 char phy_id[20];
Andy Fleming94833a42008-05-02 18:56:41 -0500375 char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
376 struct device_node *mdio;
377 struct resource res;
378 int i;
379
380 for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
381 mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
382
383 of_address_to_resource(mdio, 0, &res);
Kay Sieversaab0d372008-12-04 10:02:56 -0800384 snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
Kumar Gala24a99592008-12-03 09:31:35 -0600385 (unsigned long long)res.start, 1);
Andy Fleming94833a42008-05-02 18:56:41 -0500386
387 phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
388 phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
389
390 /* Register a workaround for errata */
Kay Sieversaab0d372008-12-04 10:02:56 -0800391 snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
Kumar Gala24a99592008-12-03 09:31:35 -0600392 (unsigned long long)res.start, 7);
Andy Fleming94833a42008-05-02 18:56:41 -0500393 phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
394
395 of_node_put(mdio);
396 }
397
398 return 0;
399}
Haiying Wangea5130d2009-04-29 14:14:33 -0400400machine_arch_initcall(mpc8568_mds, board_fixups);
Haiying Wang4b3b42b2009-05-01 15:40:50 -0400401machine_arch_initcall(mpc8569_mds, board_fixups);
Andy Fleming94833a42008-05-02 18:56:41 -0500402
Kumar Gala23f510b2007-02-17 16:29:36 -0600403static struct of_device_id mpc85xx_ids[] = {
Anton Vorontsov3cfee0a2009-09-16 01:43:59 +0400404 { .compatible = "fsl,mpc8548-guts", },
Anton Vorontsove98efaf2010-02-06 00:06:26 +0300405 { .compatible = "gpio-leds", },
Andy Flemingc2882bb2007-02-09 17:28:31 -0600406 {},
407};
408
Kumar Gala23f510b2007-02-17 16:29:36 -0600409static int __init mpc85xx_publish_devices(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600410{
Anton Vorontsove98efaf2010-02-06 00:06:26 +0300411 if (machine_is(mpc8568_mds))
412 simple_gpiochip_init("fsl,mpc8568mds-bcsr-gpio");
Anton Vorontsov9b9d4012009-08-19 03:28:21 +0400413 if (machine_is(mpc8569_mds))
414 simple_gpiochip_init("fsl,mpc8569mds-bcsr-gpio");
415
Dmitry Eremin-Solenikov46d026a2011-11-17 21:56:17 +0400416 mpc85xx_common_publish_devices();
Kumar Gala277982e2008-01-15 09:42:36 -0600417 of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
Haiying Wang48936a082010-05-21 10:16:12 -0400418
419 return 0;
420}
421
Haiying Wangea5130d2009-04-29 14:14:33 -0400422machine_device_initcall(mpc8568_mds, mpc85xx_publish_devices);
Haiying Wang4b3b42b2009-05-01 15:40:50 -0400423machine_device_initcall(mpc8569_mds, mpc85xx_publish_devices);
Dmitry Eremin-Solenikov46d026a2011-11-17 21:56:17 +0400424machine_device_initcall(p1021_mds, mpc85xx_common_publish_devices);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600425
Kumar Gala152d0182009-05-15 00:37:35 -0500426machine_arch_initcall(mpc8568_mds, swiotlb_setup_bus_notifier);
427machine_arch_initcall(mpc8569_mds, swiotlb_setup_bus_notifier);
Haiying Wang48936a082010-05-21 10:16:12 -0400428machine_arch_initcall(p1021_mds, swiotlb_setup_bus_notifier);
Kumar Gala152d0182009-05-15 00:37:35 -0500429
Kumar Gala23f510b2007-02-17 16:29:36 -0600430static void __init mpc85xx_mds_pic_init(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600431{
Kyle Moffette55d7f72011-12-22 10:19:14 +0000432 struct mpic *mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN |
Kyle Moffett50196092011-12-22 10:19:12 +0000433 MPIC_SINGLE_DEST_CPU,
Kumar Galab533f8a2007-07-03 02:35:35 -0500434 0, 256, " OpenPIC ");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600435 BUG_ON(mpic == NULL);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600436
Andy Flemingc2882bb2007-02-09 17:28:31 -0600437 mpic_init(mpic);
Anton Vorontsov99d82382010-06-08 09:55:57 +0000438 mpc85xx_mds_qeic_init();
Andy Flemingc2882bb2007-02-09 17:28:31 -0600439}
440
Kumar Gala23f510b2007-02-17 16:29:36 -0600441static int __init mpc85xx_mds_probe(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600442{
Kumar Gala6936c622007-02-17 16:19:34 -0600443 unsigned long root = of_get_flat_dt_root();
Andy Flemingc2882bb2007-02-09 17:28:31 -0600444
Kumar Gala6936c622007-02-17 16:19:34 -0600445 return of_flat_dt_is_compatible(root, "MPC85xxMDS");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600446}
447
Haiying Wangea5130d2009-04-29 14:14:33 -0400448define_machine(mpc8568_mds) {
449 .name = "MPC8568 MDS",
Kumar Gala23f510b2007-02-17 16:29:36 -0600450 .probe = mpc85xx_mds_probe,
451 .setup_arch = mpc85xx_mds_setup_arch,
452 .init_IRQ = mpc85xx_mds_pic_init,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600453 .get_irq = mpic_get_irq,
Kumar Galae1c15752007-10-04 01:04:57 -0500454 .restart = fsl_rstcr_restart,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600455 .calibrate_decr = generic_calibrate_decr,
456 .progress = udbg_progress,
Kumar Gala2af85692007-09-10 14:30:33 -0500457#ifdef CONFIG_PCI
Kumar Galaaa3c1122007-07-16 10:45:07 -0500458 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
Kumar Gala2af85692007-09-10 14:30:33 -0500459#endif
Andy Flemingc2882bb2007-02-09 17:28:31 -0600460};
Haiying Wang4b3b42b2009-05-01 15:40:50 -0400461
462static int __init mpc8569_mds_probe(void)
463{
464 unsigned long root = of_get_flat_dt_root();
465
466 return of_flat_dt_is_compatible(root, "fsl,MPC8569EMDS");
467}
468
469define_machine(mpc8569_mds) {
470 .name = "MPC8569 MDS",
471 .probe = mpc8569_mds_probe,
472 .setup_arch = mpc85xx_mds_setup_arch,
473 .init_IRQ = mpc85xx_mds_pic_init,
474 .get_irq = mpic_get_irq,
475 .restart = fsl_rstcr_restart,
476 .calibrate_decr = generic_calibrate_decr,
477 .progress = udbg_progress,
478#ifdef CONFIG_PCI
479 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
480#endif
481};
Haiying Wang48936a082010-05-21 10:16:12 -0400482
483static int __init p1021_mds_probe(void)
484{
485 unsigned long root = of_get_flat_dt_root();
486
487 return of_flat_dt_is_compatible(root, "fsl,P1021MDS");
488
489}
490
491define_machine(p1021_mds) {
492 .name = "P1021 MDS",
493 .probe = p1021_mds_probe,
494 .setup_arch = mpc85xx_mds_setup_arch,
495 .init_IRQ = mpc85xx_mds_pic_init,
496 .get_irq = mpic_get_irq,
497 .restart = fsl_rstcr_restart,
498 .calibrate_decr = generic_calibrate_decr,
499 .progress = udbg_progress,
500#ifdef CONFIG_PCI
501 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
502#endif
503};
504