blob: 323fc097c3ee45507ba56efe000a98b2966b266e [file] [log] [blame]
Jani Nikula4e646492013-08-27 15:12:20 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080027#include <drm/drm_atomic_helper.h>
Jani Nikula4e646492013-08-27 15:12:20 +030028#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
Jani Nikula593e0622015-01-23 15:30:56 +020031#include <drm/drm_panel.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020032#include <drm/drm_mipi_dsi.h>
Jani Nikula4e646492013-08-27 15:12:20 +030033#include <linux/slab.h>
Shobhit Kumarfc45e822015-06-26 14:32:09 +053034#include <linux/gpio/consumer.h>
Jani Nikula4e646492013-08-27 15:12:20 +030035#include "i915_drv.h"
36#include "intel_drv.h"
37#include "intel_dsi.h"
Jani Nikula4e646492013-08-27 15:12:20 +030038
Jani Nikula593e0622015-01-23 15:30:56 +020039static const struct {
40 u16 panel_id;
41 struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42} intel_dsi_drivers[] = {
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053043 {
44 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
Jani Nikula593e0622015-01-23 15:30:56 +020045 .init = vbt_panel_init,
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053046 },
Jani Nikula4e646492013-08-27 15:12:20 +030047};
48
Ramalingam C042ab0c2016-04-19 13:48:14 +053049/* return pixels in terms of txbyteclkhs */
50static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
51 u16 burst_mode_ratio)
52{
53 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
54 8 * 100), lane_count);
55}
56
Ramalingam Ccefc4e12016-04-19 13:48:13 +053057/* return pixels equvalent to txbyteclkhs */
58static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
59 u16 burst_mode_ratio)
60{
61 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
62 (bpp * burst_mode_ratio));
63}
64
Ramalingam C43367ec2016-04-07 14:36:06 +053065enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
66{
67 /* It just so happens the VBT matches register contents. */
68 switch (fmt) {
69 case VID_MODE_FORMAT_RGB888:
70 return MIPI_DSI_FMT_RGB888;
71 case VID_MODE_FORMAT_RGB666:
72 return MIPI_DSI_FMT_RGB666;
73 case VID_MODE_FORMAT_RGB666_PACKED:
74 return MIPI_DSI_FMT_RGB666_PACKED;
75 case VID_MODE_FORMAT_RGB565:
76 return MIPI_DSI_FMT_RGB565;
77 default:
78 MISSING_CASE(fmt);
79 return MIPI_DSI_FMT_RGB666;
80 }
81}
82
Hans de Goede3870b892017-02-28 11:26:16 +020083void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
Jani Nikula3b1808b2015-01-16 14:27:18 +020084{
85 struct drm_encoder *encoder = &intel_dsi->base.base;
86 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula3b1808b2015-01-16 14:27:18 +020088 u32 mask;
89
90 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
91 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
92
Chris Wilson9b6a2d72016-06-30 15:33:13 +010093 if (intel_wait_for_register(dev_priv,
94 MIPI_GEN_FIFO_STAT(port), mask, mask,
95 100))
Jani Nikula3b1808b2015-01-16 14:27:18 +020096 DRM_ERROR("DPI FIFOs are not empty\n");
97}
98
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020099static void write_data(struct drm_i915_private *dev_priv,
100 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200101 const u8 *data, u32 len)
102{
103 u32 i, j;
104
105 for (i = 0; i < len; i += 4) {
106 u32 val = 0;
107
108 for (j = 0; j < min_t(u32, len - i, 4); j++)
109 val |= *data++ << 8 * j;
110
111 I915_WRITE(reg, val);
112 }
113}
114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200115static void read_data(struct drm_i915_private *dev_priv,
116 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200117 u8 *data, u32 len)
118{
119 u32 i, j;
120
121 for (i = 0; i < len; i += 4) {
122 u32 val = I915_READ(reg);
123
124 for (j = 0; j < min_t(u32, len - i, 4); j++)
125 *data++ = val >> 8 * j;
126 }
127}
128
129static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
130 const struct mipi_dsi_msg *msg)
131{
132 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
133 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100134 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula7e9804f2015-01-16 14:27:23 +0200135 enum port port = intel_dsi_host->port;
136 struct mipi_dsi_packet packet;
137 ssize_t ret;
138 const u8 *header, *data;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200139 i915_reg_t data_reg, ctrl_reg;
140 u32 data_mask, ctrl_mask;
Jani Nikula7e9804f2015-01-16 14:27:23 +0200141
142 ret = mipi_dsi_create_packet(&packet, msg);
143 if (ret < 0)
144 return ret;
145
146 header = packet.header;
147 data = packet.payload;
148
149 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
150 data_reg = MIPI_LP_GEN_DATA(port);
151 data_mask = LP_DATA_FIFO_FULL;
152 ctrl_reg = MIPI_LP_GEN_CTRL(port);
153 ctrl_mask = LP_CTRL_FIFO_FULL;
154 } else {
155 data_reg = MIPI_HS_GEN_DATA(port);
156 data_mask = HS_DATA_FIFO_FULL;
157 ctrl_reg = MIPI_HS_GEN_CTRL(port);
158 ctrl_mask = HS_CTRL_FIFO_FULL;
159 }
160
161 /* note: this is never true for reads */
162 if (packet.payload_length) {
Chris Wilson8c6cea02016-06-30 15:33:14 +0100163 if (intel_wait_for_register(dev_priv,
164 MIPI_GEN_FIFO_STAT(port),
165 data_mask, 0,
166 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200167 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
168
169 write_data(dev_priv, data_reg, packet.payload,
170 packet.payload_length);
171 }
172
173 if (msg->rx_len) {
174 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
175 }
176
Chris Wilson84c2aa92016-06-30 15:33:15 +0100177 if (intel_wait_for_register(dev_priv,
178 MIPI_GEN_FIFO_STAT(port),
179 ctrl_mask, 0,
180 50)) {
Jani Nikula7e9804f2015-01-16 14:27:23 +0200181 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
182 }
183
184 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
185
186 /* ->rx_len is set only for reads */
187 if (msg->rx_len) {
188 data_mask = GEN_READ_DATA_AVAIL;
Chris Wilsone7615b32016-06-30 15:33:16 +0100189 if (intel_wait_for_register(dev_priv,
190 MIPI_INTR_STAT(port),
191 data_mask, data_mask,
192 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200193 DRM_ERROR("Timeout waiting for read data.\n");
194
195 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
196 }
197
198 /* XXX: fix for reads and writes */
199 return 4 + packet.payload_length;
200}
201
202static int intel_dsi_host_attach(struct mipi_dsi_host *host,
203 struct mipi_dsi_device *dsi)
204{
205 return 0;
206}
207
208static int intel_dsi_host_detach(struct mipi_dsi_host *host,
209 struct mipi_dsi_device *dsi)
210{
211 return 0;
212}
213
214static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
215 .attach = intel_dsi_host_attach,
216 .detach = intel_dsi_host_detach,
217 .transfer = intel_dsi_host_transfer,
218};
219
220static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
221 enum port port)
222{
223 struct intel_dsi_host *host;
224 struct mipi_dsi_device *device;
225
226 host = kzalloc(sizeof(*host), GFP_KERNEL);
227 if (!host)
228 return NULL;
229
230 host->base.ops = &intel_dsi_host_ops;
231 host->intel_dsi = intel_dsi;
232 host->port = port;
233
234 /*
235 * We should call mipi_dsi_host_register(&host->base) here, but we don't
236 * have a host->dev, and we don't have OF stuff either. So just use the
237 * dsi framework as a library and hope for the best. Create the dsi
238 * devices by ourselves here too. Need to be careful though, because we
239 * don't initialize any of the driver model devices here.
240 */
241 device = kzalloc(sizeof(*device), GFP_KERNEL);
242 if (!device) {
243 kfree(host);
244 return NULL;
245 }
246
247 device->host = &host->base;
248 host->device = device;
249
250 return host;
251}
252
Jani Nikulaa2581a92015-01-16 14:27:26 +0200253/*
254 * send a video mode command
255 *
256 * XXX: commands with data in MIPI_DPI_DATA?
257 */
258static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
259 enum port port)
260{
261 struct drm_encoder *encoder = &intel_dsi->base.base;
262 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaa2581a92015-01-16 14:27:26 +0200264 u32 mask;
265
266 /* XXX: pipe, hs */
267 if (hs)
268 cmd &= ~DPI_LP_MODE;
269 else
270 cmd |= DPI_LP_MODE;
271
272 /* clear bit */
273 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
274
275 /* XXX: old code skips write if control unchanged */
276 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
277 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
278
279 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
280
281 mask = SPL_PKT_SENT_INTERRUPT;
Chris Wilson2af05072016-06-30 15:33:17 +0100282 if (intel_wait_for_register(dev_priv,
283 MIPI_INTR_STAT(port), mask, mask,
284 100))
Jani Nikulaa2581a92015-01-16 14:27:26 +0200285 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
286
287 return 0;
288}
289
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530290static void band_gap_reset(struct drm_i915_private *dev_priv)
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300291{
Ville Syrjäläa5805162015-05-26 20:42:30 +0300292 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300293
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530294 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
295 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
296 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
297 udelay(150);
298 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
299 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300300
Ville Syrjäläa5805162015-05-26 20:42:30 +0300301 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300302}
303
Jani Nikula4e646492013-08-27 15:12:20 +0300304static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
305{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530306 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300307}
308
309static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
310{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530311 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300312}
313
Jani Nikula4e646492013-08-27 15:12:20 +0300314static bool intel_dsi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200315 struct intel_crtc_state *pipe_config,
316 struct drm_connector_state *conn_state)
Jani Nikula4e646492013-08-27 15:12:20 +0300317{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100318 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300319 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
320 base);
321 struct intel_connector *intel_connector = intel_dsi->attached_connector;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300322 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
323 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Jani Nikulaa65347b2015-11-27 12:21:46 +0200324 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300325 int ret;
Jani Nikula4e646492013-08-27 15:12:20 +0300326
327 DRM_DEBUG_KMS("\n");
328
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300329 if (fixed_mode) {
Jani Nikula4e646492013-08-27 15:12:20 +0300330 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
331
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300332 if (HAS_GMCH_DISPLAY(dev_priv))
333 intel_gmch_panel_fitting(crtc, pipe_config,
334 intel_connector->panel.fitting_mode);
335 else
336 intel_pch_panel_fitting(crtc, pipe_config,
337 intel_connector->panel.fitting_mode);
338 }
339
Shobhit Kumarf573de52014-07-30 20:32:37 +0530340 /* DSI uses short packets for sync events, so clear mode flags for DSI */
341 adjusted_mode->flags = 0;
342
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200343 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula4d1de972016-03-18 17:05:42 +0200344 /* Dual link goes to DSI transcoder A. */
345 if (intel_dsi->ports == BIT(PORT_C))
346 pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
347 else
348 pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
349 }
350
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300351 ret = intel_compute_dsi_pll(encoder, pipe_config);
352 if (ret)
353 return false;
354
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300355 pipe_config->clock_set = true;
356
Jani Nikula4e646492013-08-27 15:12:20 +0300357 return true;
358}
359
Deepak M46448482017-03-01 12:51:33 +0530360static void glk_dsi_device_ready(struct intel_encoder *encoder)
361{
362 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
363 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
364 enum port port;
365 u32 tmp, val;
366
367 /* Set the MIPI mode
368 * If MIPI_Mode is off, then writing to LP_Wake bit is not reflecting.
369 * Power ON MIPI IO first and then write into IO reset and LP wake bits
370 */
371 for_each_dsi_port(port, intel_dsi->ports) {
372 tmp = I915_READ(MIPI_CTRL(port));
373 I915_WRITE(MIPI_CTRL(port), tmp | GLK_MIPIIO_ENABLE);
374 }
375
376 /* Put the IO into reset */
377 tmp = I915_READ(MIPI_CTRL(PORT_A));
378 tmp &= ~GLK_MIPIIO_RESET_RELEASED;
379 I915_WRITE(MIPI_CTRL(PORT_A), tmp);
380
381 /* Program LP Wake */
382 for_each_dsi_port(port, intel_dsi->ports) {
383 tmp = I915_READ(MIPI_CTRL(port));
384 tmp |= GLK_LP_WAKE;
385 I915_WRITE(MIPI_CTRL(port), tmp);
386 }
387
388 /* Wait for Pwr ACK */
389 for_each_dsi_port(port, intel_dsi->ports) {
390 if (intel_wait_for_register(dev_priv,
391 MIPI_CTRL(port), GLK_MIPIIO_PORT_POWERED,
392 GLK_MIPIIO_PORT_POWERED, 20))
393 DRM_ERROR("MIPIO port is powergated\n");
394 }
395
396 /* Wait for MIPI PHY status bit to set */
397 for_each_dsi_port(port, intel_dsi->ports) {
398 if (intel_wait_for_register(dev_priv,
399 MIPI_CTRL(port), GLK_PHY_STATUS_PORT_READY,
400 GLK_PHY_STATUS_PORT_READY, 20))
401 DRM_ERROR("PHY is not ON\n");
402 }
403
404 /* Get IO out of reset */
405 tmp = I915_READ(MIPI_CTRL(PORT_A));
406 I915_WRITE(MIPI_CTRL(PORT_A), tmp | GLK_MIPIIO_RESET_RELEASED);
407
408 /* Get IO out of Low power state*/
409 for_each_dsi_port(port, intel_dsi->ports) {
410 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY)) {
411 val = I915_READ(MIPI_DEVICE_READY(port));
412 val &= ~ULPS_STATE_MASK;
413 val |= DEVICE_READY;
414 I915_WRITE(MIPI_DEVICE_READY(port), val);
415 usleep_range(10, 15);
416 }
417
418 /* Enter ULPS */
419 val = I915_READ(MIPI_DEVICE_READY(port));
420 val &= ~ULPS_STATE_MASK;
421 val |= (ULPS_STATE_ENTER | DEVICE_READY);
422 I915_WRITE(MIPI_DEVICE_READY(port), val);
423
424 /* Wait for ULPS Not active */
425 if (intel_wait_for_register(dev_priv,
426 MIPI_CTRL(port), GLK_ULPS_NOT_ACTIVE,
427 GLK_ULPS_NOT_ACTIVE, 20))
Madhav Chauhan9ce53742017-03-02 00:01:22 +0530428 DRM_ERROR("ULPS is still active\n");
Deepak M46448482017-03-01 12:51:33 +0530429
430 /* Exit ULPS */
431 val = I915_READ(MIPI_DEVICE_READY(port));
432 val &= ~ULPS_STATE_MASK;
433 val |= (ULPS_STATE_EXIT | DEVICE_READY);
434 I915_WRITE(MIPI_DEVICE_READY(port), val);
435
436 /* Enter Normal Mode */
437 val = I915_READ(MIPI_DEVICE_READY(port));
438 val &= ~ULPS_STATE_MASK;
439 val |= (ULPS_STATE_NORMAL_OPERATION | DEVICE_READY);
440 I915_WRITE(MIPI_DEVICE_READY(port), val);
441
442 tmp = I915_READ(MIPI_CTRL(port));
443 tmp &= ~GLK_LP_WAKE;
444 I915_WRITE(MIPI_CTRL(port), tmp);
445 }
446
447 /* Wait for Stop state */
448 for_each_dsi_port(port, intel_dsi->ports) {
449 if (intel_wait_for_register(dev_priv,
450 MIPI_CTRL(port), GLK_DATA_LANE_STOP_STATE,
451 GLK_DATA_LANE_STOP_STATE, 20))
452 DRM_ERROR("Date lane not in STOP state\n");
453 }
454
455 /* Wait for AFE LATCH */
456 for_each_dsi_port(port, intel_dsi->ports) {
457 if (intel_wait_for_register(dev_priv,
458 BXT_MIPI_PORT_CTRL(port), AFE_LATCHOUT,
459 AFE_LATCHOUT, 20))
460 DRM_ERROR("D-PHY not entering LP-11 state\n");
461 }
462}
463
Shashank Sharma37ab0812015-09-01 19:41:42 +0530464static void bxt_dsi_device_ready(struct intel_encoder *encoder)
Gaurav K Singh5505a242014-12-04 10:58:47 +0530465{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100466 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh5505a242014-12-04 10:58:47 +0530467 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530468 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530469 u32 val;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530470
Shashank Sharma37ab0812015-09-01 19:41:42 +0530471 DRM_DEBUG_KMS("\n");
Gaurav K Singha9da9bc2014-12-05 14:13:41 +0530472
Uma Shankareba4daf2017-02-08 16:20:54 +0530473 /* Enable MIPI PHY transparent latch */
Gaurav K Singh369602d2014-12-05 14:09:28 +0530474 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530475 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
476 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
477 usleep_range(2000, 2500);
Uma Shankareba4daf2017-02-08 16:20:54 +0530478 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530479
Uma Shankareba4daf2017-02-08 16:20:54 +0530480 /* Clear ULPS and set device ready */
481 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530482 val = I915_READ(MIPI_DEVICE_READY(port));
483 val &= ~ULPS_STATE_MASK;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530484 I915_WRITE(MIPI_DEVICE_READY(port), val);
Uma Shankareba4daf2017-02-08 16:20:54 +0530485 usleep_range(2000, 2500);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530486 val |= DEVICE_READY;
487 I915_WRITE(MIPI_DEVICE_READY(port), val);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530488 }
Gaurav K Singh5505a242014-12-04 10:58:47 +0530489}
490
Shashank Sharma37ab0812015-09-01 19:41:42 +0530491static void vlv_dsi_device_ready(struct intel_encoder *encoder)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530492{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100493 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530494 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
495 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530496 u32 val;
497
498 DRM_DEBUG_KMS("\n");
499
Ville Syrjäläa5805162015-05-26 20:42:30 +0300500 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530501 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
502 * needed everytime after power gate */
503 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300504 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530505
506 /* bandgap reset is needed after everytime we do power gate */
507 band_gap_reset(dev_priv);
508
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530509 for_each_dsi_port(port, intel_dsi->ports) {
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530510
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530511 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
512 usleep_range(2500, 3000);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530513
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530514 /* Enable MIPI PHY transparent latch
515 * Common bit for both MIPI Port A & MIPI Port C
516 * No similar bit in MIPI Port C reg
517 */
Shobhit Kumar4ba7d932015-02-05 17:08:45 +0530518 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530519 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530520 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530521
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530522 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
523 usleep_range(2500, 3000);
524
525 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
526 usleep_range(2500, 3000);
527 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530528}
Jani Nikula4e646492013-08-27 15:12:20 +0300529
Shashank Sharma37ab0812015-09-01 19:41:42 +0530530static void intel_dsi_device_ready(struct intel_encoder *encoder)
531{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100532 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530533
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100534 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530535 vlv_dsi_device_ready(encoder);
Deepak M46448482017-03-01 12:51:33 +0530536 else if (IS_BROXTON(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530537 bxt_dsi_device_ready(encoder);
Deepak M46448482017-03-01 12:51:33 +0530538 else if (IS_GEMINILAKE(dev_priv))
539 glk_dsi_device_ready(encoder);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530540}
541
Deepak M46448482017-03-01 12:51:33 +0530542static void glk_dsi_enter_low_power_mode(struct intel_encoder *encoder)
543{
544 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
545 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
546 enum port port;
547 u32 val;
548
549 /* Enter ULPS */
550 for_each_dsi_port(port, intel_dsi->ports) {
551 val = I915_READ(MIPI_DEVICE_READY(port));
552 val &= ~ULPS_STATE_MASK;
553 val |= (ULPS_STATE_ENTER | DEVICE_READY);
554 I915_WRITE(MIPI_DEVICE_READY(port), val);
555 }
556
557 /* Wait for MIPI PHY status bit to unset */
558 for_each_dsi_port(port, intel_dsi->ports) {
559 if (intel_wait_for_register(dev_priv,
560 MIPI_CTRL(port),
561 GLK_PHY_STATUS_PORT_READY, 0, 20))
562 DRM_ERROR("PHY is not turning OFF\n");
563 }
564
565 /* Wait for Pwr ACK bit to unset */
566 for_each_dsi_port(port, intel_dsi->ports) {
567 if (intel_wait_for_register(dev_priv,
568 MIPI_CTRL(port),
569 GLK_MIPIIO_PORT_POWERED, 0, 20))
570 DRM_ERROR("MIPI IO Port is not powergated\n");
571 }
572}
573
574static void glk_dsi_disable_mipi_io(struct intel_encoder *encoder)
575{
576 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
577 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
578 enum port port;
579 u32 tmp;
580
581 /* Put the IO into reset */
582 tmp = I915_READ(MIPI_CTRL(PORT_A));
583 tmp &= ~GLK_MIPIIO_RESET_RELEASED;
584 I915_WRITE(MIPI_CTRL(PORT_A), tmp);
585
586 /* Wait for MIPI PHY status bit to unset */
587 for_each_dsi_port(port, intel_dsi->ports) {
588 if (intel_wait_for_register(dev_priv,
589 MIPI_CTRL(port),
590 GLK_PHY_STATUS_PORT_READY, 0, 20))
591 DRM_ERROR("PHY is not turning OFF\n");
592 }
593
594 /* Clear MIPI mode */
595 for_each_dsi_port(port, intel_dsi->ports) {
596 tmp = I915_READ(MIPI_CTRL(port));
597 tmp &= ~GLK_MIPIIO_ENABLE;
598 I915_WRITE(MIPI_CTRL(port), tmp);
599 }
600}
601
602static void glk_dsi_clear_device_ready(struct intel_encoder *encoder)
603{
604 glk_dsi_enter_low_power_mode(encoder);
605 glk_dsi_disable_mipi_io(encoder);
606}
607
608static void vlv_dsi_clear_device_ready(struct intel_encoder *encoder)
Hans de Goede14be7a52017-02-28 11:26:19 +0200609{
610 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
611 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
612 enum port port;
613
614 DRM_DEBUG_KMS("\n");
615 for_each_dsi_port(port, intel_dsi->ports) {
616 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
617 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
618 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
619 u32 val;
620
621 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
622 ULPS_STATE_ENTER);
623 usleep_range(2000, 2500);
624
625 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
626 ULPS_STATE_EXIT);
627 usleep_range(2000, 2500);
628
629 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
630 ULPS_STATE_ENTER);
631 usleep_range(2000, 2500);
632
Hans de Goede1e08a262017-02-28 11:26:21 +0200633 /*
634 * On VLV/CHV, wait till Clock lanes are in LP-00 state for MIPI
635 * Port A only. MIPI Port C has no similar bit for checking.
Hans de Goede14be7a52017-02-28 11:26:19 +0200636 */
Hans de Goede1e08a262017-02-28 11:26:21 +0200637 if ((IS_GEN9_LP(dev_priv) || port == PORT_A) &&
638 intel_wait_for_register(dev_priv,
Hans de Goede14be7a52017-02-28 11:26:19 +0200639 port_ctrl, AFE_LATCHOUT, 0,
640 30))
641 DRM_ERROR("DSI LP not going Low\n");
642
643 /* Disable MIPI PHY transparent latch */
644 val = I915_READ(port_ctrl);
645 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
646 usleep_range(1000, 1500);
647
648 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
649 usleep_range(2000, 2500);
650 }
651}
652
Shashank Sharma37ab0812015-09-01 19:41:42 +0530653static void intel_dsi_port_enable(struct intel_encoder *encoder)
654{
655 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100656 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530657 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
658 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
659 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530660
661 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200662 u32 temp;
Deepak M60438012017-02-14 18:46:16 +0530663 if (IS_GEN9_LP(dev_priv)) {
664 for_each_dsi_port(port, intel_dsi->ports) {
665 temp = I915_READ(MIPI_CTRL(port));
666 temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK |
667 intel_dsi->pixel_overlap <<
668 BXT_PIXEL_OVERLAP_CNT_SHIFT;
669 I915_WRITE(MIPI_CTRL(port), temp);
670 }
671 } else {
672 temp = I915_READ(VLV_CHICKEN_3);
673 temp &= ~PIXEL_OVERLAP_CNT_MASK |
Shashank Sharma37ab0812015-09-01 19:41:42 +0530674 intel_dsi->pixel_overlap <<
675 PIXEL_OVERLAP_CNT_SHIFT;
Deepak M60438012017-02-14 18:46:16 +0530676 I915_WRITE(VLV_CHICKEN_3, temp);
677 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530678 }
679
680 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200681 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200682 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
683 u32 temp;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530684
685 temp = I915_READ(port_ctrl);
686
687 temp &= ~LANE_CONFIGURATION_MASK;
688 temp &= ~DUAL_LINK_MODE_MASK;
689
Jani Nikula701d25b2016-03-18 17:05:43 +0200690 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530691 temp |= (intel_dsi->dual_link - 1)
692 << DUAL_LINK_MODE_SHIFT;
Bob Paauwe812b1d22016-11-21 14:24:06 -0800693 if (IS_BROXTON(dev_priv))
694 temp |= LANE_CONFIGURATION_DUAL_LINK_A;
695 else
696 temp |= intel_crtc->pipe ?
Shashank Sharma37ab0812015-09-01 19:41:42 +0530697 LANE_CONFIGURATION_DUAL_LINK_B :
698 LANE_CONFIGURATION_DUAL_LINK_A;
699 }
700 /* assert ip_tg_enable signal */
701 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
702 POSTING_READ(port_ctrl);
703 }
704}
705
706static void intel_dsi_port_disable(struct intel_encoder *encoder)
707{
708 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100709 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530710 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
711 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530712
713 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200714 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200715 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
716 u32 temp;
717
Shashank Sharma37ab0812015-09-01 19:41:42 +0530718 /* de-assert ip_tg_enable signal */
Shashank Sharmab389a452015-09-01 19:41:44 +0530719 temp = I915_READ(port_ctrl);
720 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
721 POSTING_READ(port_ctrl);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530722 }
723}
724
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200725static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
726 struct intel_crtc_state *pipe_config);
Hans de Goedec7991ec2017-02-28 11:26:18 +0200727static void intel_dsi_unprepare(struct intel_encoder *encoder);
Jani Nikulae3488e72015-11-27 12:21:44 +0200728
Hans de Goede25b46202017-03-01 15:15:06 +0200729static void intel_dsi_msleep(struct intel_dsi *intel_dsi, int msec)
730{
731 struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev);
732
733 /* For v3 VBTs in vid-mode the delays are part of the VBT sequences */
734 if (is_vid_mode(intel_dsi) && dev_priv->vbt.dsi.seq_version >= 3)
735 return;
736
737 msleep(msec);
738}
739
Hans de Goede249f6962017-03-01 15:14:57 +0200740/*
741 * Panel enable/disable sequences from the VBT spec.
742 *
743 * Note the spec has AssertReset / DeassertReset swapped from their
744 * usual naming. We use the normal names to avoid confusion (so below
745 * they are swapped compared to the spec).
746 *
747 * Steps starting with MIPI refer to VBT sequences, note that for v2
748 * VBTs several steps which have a VBT in v2 are expected to be handled
749 * directly by the driver, by directly driving gpios for example.
750 *
751 * v2 video mode seq v3 video mode seq command mode seq
752 * - power on - MIPIPanelPowerOn - power on
753 * - wait t1+t2 - wait t1+t2
754 * - MIPIDeassertResetPin - MIPIDeassertResetPin - MIPIDeassertResetPin
755 * - io lines to lp-11 - io lines to lp-11 - io lines to lp-11
756 * - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds
757 * - MIPITearOn
758 * - MIPIDisplayOn
759 * - turn on DPI - turn on DPI - set pipe to dsr mode
760 * - MIPIDisplayOn - MIPIDisplayOn
761 * - wait t5 - wait t5
762 * - backlight on - MIPIBacklightOn - backlight on
763 * ... ... ... issue mem cmds ...
764 * - backlight off - MIPIBacklightOff - backlight off
765 * - wait t6 - wait t6
766 * - MIPIDisplayOff
767 * - turn off DPI - turn off DPI - disable pipe dsr mode
768 * - MIPITearOff
769 * - MIPIDisplayOff - MIPIDisplayOff
770 * - io lines to lp-00 - io lines to lp-00 - io lines to lp-00
771 * - MIPIAssertResetPin - MIPIAssertResetPin - MIPIAssertResetPin
772 * - wait t3 - wait t3
773 * - power off - MIPIPanelPowerOff - power off
774 * - wait t4 - wait t4
775 */
776
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200777static void intel_dsi_pre_enable(struct intel_encoder *encoder,
778 struct intel_crtc_state *pipe_config,
779 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530780{
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200781 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530782 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200783 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530784 u32 val;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530785
786 DRM_DEBUG_KMS("\n");
787
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200788 /*
789 * The BIOS may leave the PLL in a wonky state where it doesn't
790 * lock. It needs to be fully powered down to fix it.
791 */
792 intel_disable_dsi_pll(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200793 intel_enable_dsi_pll(encoder, pipe_config);
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200794
Uma Shankar1881a422017-01-25 19:43:23 +0530795 if (IS_BROXTON(dev_priv)) {
796 /* Add MIPI IO reset programming for modeset */
797 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
798 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
799 val | MIPIO_RST_CTRL);
800
801 /* Power up DSI regulator */
802 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
803 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, 0);
804 }
805
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300806 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
807 u32 val;
808
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300809 /* Disable DPOunit clock gating, can stall pipe */
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300810 val = I915_READ(DSPCLK_GATE_D);
811 val |= DPOUNIT_CLOCK_GATE_DISABLE;
812 I915_WRITE(DSPCLK_GATE_D, val);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530813 }
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530814
Hans de Goededeae2002017-03-01 15:15:00 +0200815 intel_dsi_prepare(encoder, pipe_config);
816
817 /* Power on, try both CRC pmic gpio and VBT */
818 if (intel_dsi->gpio_panel)
819 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
820 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_POWER_ON);
Hans de Goede25b46202017-03-01 15:15:06 +0200821 intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay);
Hans de Goededeae2002017-03-01 15:15:00 +0200822
Hans de Goede3e40fa82017-03-01 15:15:01 +0200823 /* Deassert reset */
824 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET);
825
826 /* Put device in ready state (LP-11) */
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530827 intel_dsi_device_ready(encoder);
828
Hans de Goede3e40fa82017-03-01 15:15:01 +0200829 /* Send initialization commands in LP mode */
Hans de Goede18a00092017-02-28 11:26:20 +0200830 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_INIT_OTP);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530831
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530832 /* Enable port in pre-enable phase itself because as per hw team
833 * recommendation, port should be enabled befor plane & pipe */
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200834 if (is_cmd_mode(intel_dsi)) {
835 for_each_dsi_port(port, intel_dsi->ports)
836 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
Hans de Goede38dec5c2017-03-01 15:15:05 +0200837 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_TEAR_ON);
838 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200839 } else {
840 msleep(20); /* XXX */
841 for_each_dsi_port(port, intel_dsi->ports)
842 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
Hans de Goede25b46202017-03-01 15:15:06 +0200843 intel_dsi_msleep(intel_dsi, 100);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200844
Hans de Goede18a00092017-02-28 11:26:20 +0200845 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200846
847 intel_dsi_port_enable(encoder);
848 }
849
850 intel_panel_enable_backlight(intel_dsi->attached_connector);
Hans de Goedef5bce6d2017-03-01 15:15:02 +0200851 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530852}
853
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200854static void intel_dsi_enable_nop(struct intel_encoder *encoder,
855 struct intel_crtc_state *pipe_config,
856 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530857{
858 DRM_DEBUG_KMS("\n");
859
860 /* for DSI port enable has to be done before pipe
861 * and plane enable, so port enable is done in
862 * pre_enable phase itself unlike other encoders
863 */
Jani Nikula4e646492013-08-27 15:12:20 +0300864}
865
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200866static void intel_dsi_pre_disable(struct intel_encoder *encoder,
867 struct intel_crtc_state *old_crtc_state,
868 struct drm_connector_state *old_conn_state)
Imre Deakc315faf2014-05-27 19:00:09 +0300869{
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530870 struct drm_device *dev = encoder->base.dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakc315faf2014-05-27 19:00:09 +0300872 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulaf03e4172015-01-16 14:27:16 +0200873 enum port port;
Imre Deakc315faf2014-05-27 19:00:09 +0300874
875 DRM_DEBUG_KMS("\n");
876
Hans de Goedef5bce6d2017-03-01 15:15:02 +0200877 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF);
Shobhit Kumarb029e662015-06-26 14:32:10 +0530878 intel_panel_disable_backlight(intel_dsi->attached_connector);
879
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530880 /*
881 * Disable Device ready before the port shutdown in order
882 * to avoid split screen
883 */
884 if (IS_BROXTON(dev_priv)) {
885 for_each_dsi_port(port, intel_dsi->ports)
886 I915_WRITE(MIPI_DEVICE_READY(port), 0);
887 }
888
Hans de Goede39831452017-03-01 15:15:03 +0200889 /*
890 * According to the spec we should send SHUTDOWN before
891 * MIPI_SEQ_DISPLAY_OFF only for v3+ VBTs, but field testing
892 * has shown that the v3 sequence works for v2 VBTs too
893 */
Imre Deakc315faf2014-05-27 19:00:09 +0300894 if (is_vid_mode(intel_dsi)) {
895 /* Send Shutdown command to the panel in LP mode */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200896 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200897 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
Imre Deakc315faf2014-05-27 19:00:09 +0300898 msleep(10);
899 }
900}
901
Deepak M46448482017-03-01 12:51:33 +0530902static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
903{
904 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
905
906 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
907 IS_BROXTON(dev_priv))
908 vlv_dsi_clear_device_ready(encoder);
909 else if (IS_GEMINILAKE(dev_priv))
910 glk_dsi_clear_device_ready(encoder);
911}
912
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200913static void intel_dsi_post_disable(struct intel_encoder *encoder,
914 struct intel_crtc_state *pipe_config,
915 struct drm_connector_state *conn_state)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530916{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100917 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530918 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200919 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530920 u32 val;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530921
922 DRM_DEBUG_KMS("\n");
923
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200924 if (is_vid_mode(intel_dsi)) {
925 for_each_dsi_port(port, intel_dsi->ports)
926 wait_for_dsi_fifo_empty(intel_dsi, port);
927
928 intel_dsi_port_disable(encoder);
929 usleep_range(2000, 5000);
930 }
931
Hans de Goedec7991ec2017-02-28 11:26:18 +0200932 intel_dsi_unprepare(encoder);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200933
934 /*
935 * if disable packets are sent before sending shutdown packet then in
936 * some next enable sequence send turn on packet error is observed
937 */
Hans de Goede7108b432017-03-01 15:15:04 +0200938 if (is_cmd_mode(intel_dsi))
939 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_TEAR_OFF);
Hans de Goede18a00092017-02-28 11:26:20 +0200940 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF);
Imre Deakc315faf2014-05-27 19:00:09 +0300941
Hans de Goede3e40fa82017-03-01 15:15:01 +0200942 /* Transition to LP-00 */
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530943 intel_dsi_clear_device_ready(encoder);
944
Uma Shankar1881a422017-01-25 19:43:23 +0530945 if (IS_BROXTON(dev_priv)) {
946 /* Power down DSI regulator to save power */
947 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
948 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, HS_IO_CTRL_SELECT);
949
950 /* Add MIPI IO reset programming for modeset */
951 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
952 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
953 val & ~MIPIO_RST_CTRL);
954 }
955
Hans de Goedee840fd32016-12-01 21:29:13 +0100956 intel_disable_dsi_pll(encoder);
957
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300958 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Uma Shankard6e3af52016-02-18 13:49:26 +0200959 u32 val;
960
961 val = I915_READ(DSPCLK_GATE_D);
962 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
963 I915_WRITE(DSPCLK_GATE_D, val);
964 }
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530965
Hans de Goede3e40fa82017-03-01 15:15:01 +0200966 /* Assert reset */
Hans de Goede18a00092017-02-28 11:26:20 +0200967 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
Shobhit Kumardf38e652014-04-14 11:18:26 +0530968
Hans de Goedec7dc5272017-03-01 15:14:59 +0200969 /* Power off, try both CRC pmic gpio and VBT */
Hans de Goede25b46202017-03-01 15:15:06 +0200970 intel_dsi_msleep(intel_dsi, intel_dsi->panel_off_delay);
Hans de Goedec7dc5272017-03-01 15:14:59 +0200971 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_POWER_OFF);
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530972 if (intel_dsi->gpio_panel)
973 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
Ville Syrjälä1d5c65e2016-04-18 19:17:51 +0300974
975 /*
976 * FIXME As we do with eDP, just make a note of the time here
977 * and perform the wait before the next panel power on.
978 */
Hans de Goede25b46202017-03-01 15:15:06 +0200979 intel_dsi_msleep(intel_dsi, intel_dsi->panel_pwr_cycle_delay);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530980}
Jani Nikula4e646492013-08-27 15:12:20 +0300981
982static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
983 enum pipe *pipe)
984{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100985 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530986 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200987 enum port port;
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200988 bool active = false;
Jani Nikula4e646492013-08-27 15:12:20 +0300989
990 DRM_DEBUG_KMS("\n");
991
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200992 if (!intel_display_power_get_if_enabled(dev_priv,
993 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200994 return false;
995
Imre Deakdb18b6a2016-03-24 12:41:40 +0200996 /*
997 * On Broxton the PLL needs to be enabled with a valid divider
998 * configuration, otherwise accessing DSI registers will hang the
999 * machine. See BSpec North Display Engine registers/MIPI[BXT].
1000 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001001 if (IS_GEN9_LP(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +02001002 goto out_put_power;
1003
Jani Nikula4e646492013-08-27 15:12:20 +03001004 /* XXX: this only works for one DSI output */
Gaurav K Singhc0beefd2014-12-09 10:59:20 +05301005 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001006 i915_reg_t ctrl_reg = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001007 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001008 bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
Jani Nikula4e646492013-08-27 15:12:20 +03001009
Jani Nikulae6f57782016-04-15 15:47:31 +03001010 /*
1011 * Due to some hardware limitations on VLV/CHV, the DPI enable
1012 * bit in port C control register does not get set. As a
1013 * workaround, check pipe B conf instead.
Gaurav K Singhc0beefd2014-12-09 10:59:20 +05301014 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001015 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1016 port == PORT_C)
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001017 enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +05301018
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001019 /* Try command mode if video mode not enabled */
1020 if (!enabled) {
1021 u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
1022 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
Jani Nikula4e646492013-08-27 15:12:20 +03001023 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001024
1025 if (!enabled)
1026 continue;
1027
1028 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
1029 continue;
1030
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001031 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula6b93e9c2016-03-15 21:51:12 +02001032 u32 tmp = I915_READ(MIPI_CTRL(port));
1033 tmp &= BXT_PIPE_SELECT_MASK;
1034 tmp >>= BXT_PIPE_SELECT_SHIFT;
1035
1036 if (WARN_ON(tmp > PIPE_C))
1037 continue;
1038
1039 *pipe = tmp;
1040 } else {
1041 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
1042 }
1043
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001044 active = true;
1045 break;
Jani Nikula4e646492013-08-27 15:12:20 +03001046 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001047
Imre Deakdb18b6a2016-03-24 12:41:40 +02001048out_put_power:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001049 intel_display_power_put(dev_priv, encoder->power_domain);
Jani Nikula4e646492013-08-27 15:12:20 +03001050
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001051 return active;
Jani Nikula4e646492013-08-27 15:12:20 +03001052}
1053
Ramalingam C6f0e7532016-04-07 14:36:07 +05301054static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
1055 struct intel_crtc_state *pipe_config)
1056{
1057 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001058 struct drm_i915_private *dev_priv = to_i915(dev);
Ramalingam C6f0e7532016-04-07 14:36:07 +05301059 struct drm_display_mode *adjusted_mode =
1060 &pipe_config->base.adjusted_mode;
Ramalingam C042ab0c2016-04-19 13:48:14 +05301061 struct drm_display_mode *adjusted_mode_sw;
1062 struct intel_crtc *intel_crtc;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301063 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301064 unsigned int lane_count = intel_dsi->lane_count;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301065 unsigned int bpp, fmt;
1066 enum port port;
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301067 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
Ramalingam C042ab0c2016-04-19 13:48:14 +05301068 u16 hfp_sw, hsync_sw, hbp_sw;
1069 u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
1070 crtc_hblank_start_sw, crtc_hblank_end_sw;
1071
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001072 /* FIXME: hw readout should not depend on SW state */
Ramalingam C042ab0c2016-04-19 13:48:14 +05301073 intel_crtc = to_intel_crtc(encoder->base.crtc);
1074 adjusted_mode_sw = &intel_crtc->config->base.adjusted_mode;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301075
1076 /*
1077 * Atleast one port is active as encoder->get_config called only if
1078 * encoder->get_hw_state() returns true.
1079 */
1080 for_each_dsi_port(port, intel_dsi->ports) {
1081 if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
1082 break;
1083 }
1084
1085 fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
1086 pipe_config->pipe_bpp =
1087 mipi_dsi_pixel_format_to_bpp(
1088 pixel_format_from_register_bits(fmt));
1089 bpp = pipe_config->pipe_bpp;
1090
1091 /* In terms of pixels */
1092 adjusted_mode->crtc_hdisplay =
1093 I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
1094 adjusted_mode->crtc_vdisplay =
1095 I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
1096 adjusted_mode->crtc_vtotal =
1097 I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
1098
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301099 hactive = adjusted_mode->crtc_hdisplay;
1100 hfp = I915_READ(MIPI_HFP_COUNT(port));
1101
Ramalingam C6f0e7532016-04-07 14:36:07 +05301102 /*
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301103 * Meaningful for video mode non-burst sync pulse mode only,
1104 * can be zero for non-burst sync events and burst modes
Ramalingam C6f0e7532016-04-07 14:36:07 +05301105 */
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301106 hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
1107 hbp = I915_READ(MIPI_HBP_COUNT(port));
1108
1109 /* harizontal values are in terms of high speed byte clock */
1110 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
1111 intel_dsi->burst_mode_ratio);
1112 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
1113 intel_dsi->burst_mode_ratio);
1114 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
1115 intel_dsi->burst_mode_ratio);
1116
1117 if (intel_dsi->dual_link) {
1118 hfp *= 2;
1119 hsync *= 2;
1120 hbp *= 2;
1121 }
Ramalingam C6f0e7532016-04-07 14:36:07 +05301122
1123 /* vertical values are in terms of lines */
1124 vfp = I915_READ(MIPI_VFP_COUNT(port));
1125 vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
1126 vbp = I915_READ(MIPI_VBP_COUNT(port));
1127
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301128 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
1129 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
1130 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301131 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301132 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301133
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301134 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
1135 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301136 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
1137 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301138
Ramalingam C042ab0c2016-04-19 13:48:14 +05301139 /*
1140 * In BXT DSI there is no regs programmed with few horizontal timings
1141 * in Pixels but txbyteclkhs.. So retrieval process adds some
1142 * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
1143 * Actually here for the given adjusted_mode, we are calculating the
1144 * value programmed to the port and then back to the horizontal timing
1145 * param in pixels. This is the expected value, including roundup errors
1146 * And if that is same as retrieved value from port, then
1147 * (HW state) adjusted_mode's horizontal timings are corrected to
1148 * match with SW state to nullify the errors.
1149 */
1150 /* Calculating the value programmed to the Port register */
1151 hfp_sw = adjusted_mode_sw->crtc_hsync_start -
1152 adjusted_mode_sw->crtc_hdisplay;
1153 hsync_sw = adjusted_mode_sw->crtc_hsync_end -
1154 adjusted_mode_sw->crtc_hsync_start;
1155 hbp_sw = adjusted_mode_sw->crtc_htotal -
1156 adjusted_mode_sw->crtc_hsync_end;
1157
1158 if (intel_dsi->dual_link) {
1159 hfp_sw /= 2;
1160 hsync_sw /= 2;
1161 hbp_sw /= 2;
1162 }
1163
1164 hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
1165 intel_dsi->burst_mode_ratio);
1166 hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
1167 intel_dsi->burst_mode_ratio);
1168 hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
1169 intel_dsi->burst_mode_ratio);
1170
1171 /* Reverse calculating the adjusted mode parameters from port reg vals*/
1172 hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
1173 intel_dsi->burst_mode_ratio);
1174 hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
1175 intel_dsi->burst_mode_ratio);
1176 hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
1177 intel_dsi->burst_mode_ratio);
1178
1179 if (intel_dsi->dual_link) {
1180 hfp_sw *= 2;
1181 hsync_sw *= 2;
1182 hbp_sw *= 2;
1183 }
1184
1185 crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
1186 hsync_sw + hbp_sw;
1187 crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
1188 crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
1189 crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
1190 crtc_hblank_end_sw = crtc_htotal_sw;
1191
1192 if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
1193 adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
1194
1195 if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
1196 adjusted_mode->crtc_hsync_start =
1197 adjusted_mode_sw->crtc_hsync_start;
1198
1199 if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
1200 adjusted_mode->crtc_hsync_end =
1201 adjusted_mode_sw->crtc_hsync_end;
1202
1203 if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
1204 adjusted_mode->crtc_hblank_start =
1205 adjusted_mode_sw->crtc_hblank_start;
1206
1207 if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
1208 adjusted_mode->crtc_hblank_end =
1209 adjusted_mode_sw->crtc_hblank_end;
1210}
Ramalingam C6f0e7532016-04-07 14:36:07 +05301211
Jani Nikula4e646492013-08-27 15:12:20 +03001212static void intel_dsi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001213 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001214{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001215 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulad7d85d82016-01-08 12:45:39 +02001216 u32 pclk;
Jani Nikula4e646492013-08-27 15:12:20 +03001217 DRM_DEBUG_KMS("\n");
1218
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001219 if (IS_GEN9_LP(dev_priv))
Ramalingam C6f0e7532016-04-07 14:36:07 +05301220 bxt_dsi_get_pipe_config(encoder, pipe_config);
1221
Ville Syrjälä47eacba2016-04-12 22:14:35 +03001222 pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
1223 pipe_config);
Shobhit Kumarf573de52014-07-30 20:32:37 +05301224 if (!pclk)
1225 return;
1226
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001227 pipe_config->base.adjusted_mode.crtc_clock = pclk;
Shobhit Kumarf573de52014-07-30 20:32:37 +05301228 pipe_config->port_clock = pclk;
Jani Nikula4e646492013-08-27 15:12:20 +03001229}
1230
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001231static enum drm_mode_status
1232intel_dsi_mode_valid(struct drm_connector *connector,
1233 struct drm_display_mode *mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001234{
1235 struct intel_connector *intel_connector = to_intel_connector(connector);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001236 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Mika Kahola759a1e92015-08-18 14:37:01 +03001237 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jani Nikula4e646492013-08-27 15:12:20 +03001238
1239 DRM_DEBUG_KMS("\n");
1240
1241 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
1242 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
1243 return MODE_NO_DBLESCAN;
1244 }
1245
1246 if (fixed_mode) {
1247 if (mode->hdisplay > fixed_mode->hdisplay)
1248 return MODE_PANEL;
1249 if (mode->vdisplay > fixed_mode->vdisplay)
1250 return MODE_PANEL;
Mika Kahola759a1e92015-08-18 14:37:01 +03001251 if (fixed_mode->clock > max_dotclk)
1252 return MODE_CLOCK_HIGH;
Jani Nikula4e646492013-08-27 15:12:20 +03001253 }
1254
Jani Nikula36d21f42015-01-16 14:27:20 +02001255 return MODE_OK;
Jani Nikula4e646492013-08-27 15:12:20 +03001256}
1257
1258/* return txclkesc cycles in terms of divider and duration in us */
1259static u16 txclkesc(u32 divider, unsigned int us)
1260{
1261 switch (divider) {
1262 case ESCAPE_CLOCK_DIVIDER_1:
1263 default:
1264 return 20 * us;
1265 case ESCAPE_CLOCK_DIVIDER_2:
1266 return 10 * us;
1267 case ESCAPE_CLOCK_DIVIDER_4:
1268 return 5 * us;
1269 }
1270}
1271
Jani Nikula4e646492013-08-27 15:12:20 +03001272static void set_dsi_timings(struct drm_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +03001273 const struct drm_display_mode *adjusted_mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001274{
1275 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001276 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +03001277 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301278 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001279 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001280 unsigned int lane_count = intel_dsi->lane_count;
1281
1282 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1283
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001284 hactive = adjusted_mode->crtc_hdisplay;
1285 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1286 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1287 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001288
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301289 if (intel_dsi->dual_link) {
1290 hactive /= 2;
1291 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1292 hactive += intel_dsi->pixel_overlap;
1293 hfp /= 2;
1294 hsync /= 2;
1295 hbp /= 2;
1296 }
1297
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001298 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1299 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1300 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001301
1302 /* horizontal values are in terms of high speed byte clock */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301303 hactive = txbyteclkhs(hactive, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001304 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301305 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1306 hsync = txbyteclkhs(hsync, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001307 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301308 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
Jani Nikula4e646492013-08-27 15:12:20 +03001309
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301310 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001311 if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301312 /*
1313 * Program hdisplay and vdisplay on MIPI transcoder.
1314 * This is different from calculated hactive and
1315 * vactive, as they are calculated per channel basis,
1316 * whereas these values should be based on resolution.
1317 */
1318 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001319 adjusted_mode->crtc_hdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301320 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001321 adjusted_mode->crtc_vdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301322 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001323 adjusted_mode->crtc_vtotal);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301324 }
1325
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301326 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
1327 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
Jani Nikula4e646492013-08-27 15:12:20 +03001328
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301329 /* meaningful for video mode non-burst sync pulse mode only,
1330 * can be zero for non-burst sync events and burst modes */
1331 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
1332 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
Jani Nikula4e646492013-08-27 15:12:20 +03001333
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301334 /* vertical values are in terms of lines */
1335 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
1336 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
1337 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
1338 }
Jani Nikula4e646492013-08-27 15:12:20 +03001339}
1340
Jani Nikula1e78aa02016-03-16 12:21:40 +02001341static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1342{
1343 switch (fmt) {
1344 case MIPI_DSI_FMT_RGB888:
1345 return VID_MODE_FORMAT_RGB888;
1346 case MIPI_DSI_FMT_RGB666:
1347 return VID_MODE_FORMAT_RGB666;
1348 case MIPI_DSI_FMT_RGB666_PACKED:
1349 return VID_MODE_FORMAT_RGB666_PACKED;
1350 case MIPI_DSI_FMT_RGB565:
1351 return VID_MODE_FORMAT_RGB565;
1352 default:
1353 MISSING_CASE(fmt);
1354 return VID_MODE_FORMAT_RGB666;
1355 }
1356}
1357
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001358static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
1359 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001360{
1361 struct drm_encoder *encoder = &intel_encoder->base;
1362 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001363 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001364 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikula4e646492013-08-27 15:12:20 +03001365 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001366 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301367 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001368 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001369 u32 val, tmp;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301370 u16 mode_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001371
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001372 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
Jani Nikula4e646492013-08-27 15:12:20 +03001373
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001374 mode_hdisplay = adjusted_mode->crtc_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001375
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301376 if (intel_dsi->dual_link) {
1377 mode_hdisplay /= 2;
1378 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1379 mode_hdisplay += intel_dsi->pixel_overlap;
1380 }
Jani Nikula4e646492013-08-27 15:12:20 +03001381
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301382 for_each_dsi_port(port, intel_dsi->ports) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001383 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301384 /*
1385 * escape clock divider, 20MHz, shared for A and C.
1386 * device ready must be off when doing this! txclkesc?
1387 */
1388 tmp = I915_READ(MIPI_CTRL(PORT_A));
1389 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1390 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
1391 ESCAPE_CLOCK_DIVIDER_1);
Jani Nikula4e646492013-08-27 15:12:20 +03001392
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301393 /* read request priority is per pipe */
1394 tmp = I915_READ(MIPI_CTRL(port));
1395 tmp &= ~READ_REQUEST_PRIORITY_MASK;
1396 I915_WRITE(MIPI_CTRL(port), tmp |
1397 READ_REQUEST_PRIORITY_HIGH);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001398 } else if (IS_GEN9_LP(dev_priv)) {
Deepak M56c48972015-12-09 20:14:04 +05301399 enum pipe pipe = intel_crtc->pipe;
1400
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301401 tmp = I915_READ(MIPI_CTRL(port));
1402 tmp &= ~BXT_PIPE_SELECT_MASK;
1403
Deepak M56c48972015-12-09 20:14:04 +05301404 tmp |= BXT_PIPE_SELECT(pipe);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301405 I915_WRITE(MIPI_CTRL(port), tmp);
1406 }
Jani Nikula4e646492013-08-27 15:12:20 +03001407
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301408 /* XXX: why here, why like this? handling in irq handler?! */
1409 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
1410 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
1411
1412 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
1413
1414 I915_WRITE(MIPI_DPI_RESOLUTION(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001415 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301416 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1417 }
Jani Nikula4e646492013-08-27 15:12:20 +03001418
1419 set_dsi_timings(encoder, adjusted_mode);
1420
1421 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1422 if (is_cmd_mode(intel_dsi)) {
1423 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1424 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1425 } else {
1426 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001427 val |= pixel_format_to_reg(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001428 }
Jani Nikula4e646492013-08-27 15:12:20 +03001429
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301430 tmp = 0;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301431 if (intel_dsi->eotp_pkt == 0)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301432 tmp |= EOT_DISABLE;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301433 if (intel_dsi->clock_stop)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301434 tmp |= CLOCKSTOP;
Jani Nikula4e646492013-08-27 15:12:20 +03001435
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001436 if (IS_GEN9_LP(dev_priv)) {
Jani Nikulaf90e8c32016-06-03 17:57:05 +03001437 tmp |= BXT_DPHY_DEFEATURE_EN;
1438 if (!is_cmd_mode(intel_dsi))
1439 tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1440 }
1441
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301442 for_each_dsi_port(port, intel_dsi->ports) {
1443 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Jani Nikula4e646492013-08-27 15:12:20 +03001444
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301445 /* timeouts for recovery. one frame IIUC. if counter expires,
1446 * EOT and stop state. */
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +05301447
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301448 /*
1449 * In burst mode, value greater than one DPI line Time in byte
1450 * clock (txbyteclkhs) To timeout this timer 1+ of the above
1451 * said value is recommended.
1452 *
1453 * In non-burst mode, Value greater than one DPI frame time in
1454 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1455 * said value is recommended.
1456 *
1457 * In DBI only mode, value greater than one DBI frame time in
1458 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1459 * said value is recommended.
1460 */
Jani Nikula4e646492013-08-27 15:12:20 +03001461
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301462 if (is_vid_mode(intel_dsi) &&
1463 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1464 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001465 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001466 intel_dsi->lane_count,
1467 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301468 } else {
1469 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001470 txbyteclkhs(adjusted_mode->crtc_vtotal *
1471 adjusted_mode->crtc_htotal,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001472 bpp, intel_dsi->lane_count,
1473 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301474 }
1475 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
1476 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
1477 intel_dsi->turn_arnd_val);
1478 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
1479 intel_dsi->rst_timer_val);
Jani Nikula4e646492013-08-27 15:12:20 +03001480
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301481 /* dphy stuff */
Jani Nikula4e646492013-08-27 15:12:20 +03001482
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301483 /* in terms of low power clock */
1484 I915_WRITE(MIPI_INIT_COUNT(port),
1485 txclkesc(intel_dsi->escape_clk_div, 100));
Jani Nikula4e646492013-08-27 15:12:20 +03001486
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001487 if (IS_GEN9_LP(dev_priv) && (!intel_dsi->dual_link)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301488 /*
1489 * BXT spec says write MIPI_INIT_COUNT for
1490 * both the ports, even if only one is
1491 * getting used. So write the other port
1492 * if not in dual link mode.
1493 */
1494 I915_WRITE(MIPI_INIT_COUNT(port ==
1495 PORT_A ? PORT_C : PORT_A),
1496 intel_dsi->init_count);
1497 }
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301498
1499 /* recovery disables */
Shobhit Kumar87c54d02015-02-03 12:17:35 +05301500 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301501
1502 /* in terms of low power clock */
1503 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
1504
1505 /* in terms of txbyteclkhs. actual high to low switch +
1506 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1507 *
1508 * XXX: write MIPI_STOP_STATE_STALL?
1509 */
1510 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1511 intel_dsi->hs_to_lp_count);
1512
1513 /* XXX: low power clock equivalence in terms of byte clock.
1514 * the number of byte clocks occupied in one low power clock.
1515 * based on txbyteclkhs and txclkesc.
1516 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1517 * ) / 105.???
1518 */
1519 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1520
Deepak Mb426f982017-02-17 18:13:30 +05301521 if (IS_GEMINILAKE(dev_priv)) {
1522 I915_WRITE(MIPI_TLPX_TIME_COUNT(port),
1523 intel_dsi->lp_byte_clk);
1524 /* Shadow of DPHY reg */
1525 I915_WRITE(MIPI_CLK_LANE_TIMING(port),
1526 intel_dsi->dphy_reg);
1527 }
1528
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301529 /* the bw essential for transmitting 16 long packets containing
1530 * 252 bytes meant for dcs write memory command is programmed in
1531 * this register in terms of byte clocks. based on dsi transfer
1532 * rate and the number of lanes configured the time taken to
1533 * transmit 16 long packets in a dsi stream varies. */
1534 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1535
1536 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1537 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1538 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1539
1540 if (is_vid_mode(intel_dsi))
1541 /* Some panels might have resolution which is not a
1542 * multiple of 64 like 1366 x 768. Enable RANDOM
1543 * resolution support for such panels by default */
1544 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1545 intel_dsi->video_frmt_cfg_bits |
1546 intel_dsi->video_mode_format |
1547 IP_TG_CONFIG |
1548 RANDOM_DPI_DISPLAY_RESOLUTION);
1549 }
Jani Nikula4e646492013-08-27 15:12:20 +03001550}
1551
Hans de Goedec7991ec2017-02-28 11:26:18 +02001552static void intel_dsi_unprepare(struct intel_encoder *encoder)
1553{
1554 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1555 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
1556 enum port port;
1557 u32 val;
1558
Deepak M46448482017-03-01 12:51:33 +05301559 if (!IS_GEMINILAKE(dev_priv)) {
1560 for_each_dsi_port(port, intel_dsi->ports) {
1561 /* Panel commands can be sent when clock is in LP11 */
1562 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
Hans de Goedec7991ec2017-02-28 11:26:18 +02001563
Deepak M46448482017-03-01 12:51:33 +05301564 intel_dsi_reset_clocks(encoder, port);
1565 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
Hans de Goedec7991ec2017-02-28 11:26:18 +02001566
Deepak M46448482017-03-01 12:51:33 +05301567 val = I915_READ(MIPI_DSI_FUNC_PRG(port));
1568 val &= ~VID_MODE_FORMAT_MASK;
1569 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Hans de Goedec7991ec2017-02-28 11:26:18 +02001570
Deepak M46448482017-03-01 12:51:33 +05301571 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
1572 }
Hans de Goedec7991ec2017-02-28 11:26:18 +02001573 }
1574}
1575
Jani Nikula4e646492013-08-27 15:12:20 +03001576static int intel_dsi_get_modes(struct drm_connector *connector)
1577{
1578 struct intel_connector *intel_connector = to_intel_connector(connector);
1579 struct drm_display_mode *mode;
1580
1581 DRM_DEBUG_KMS("\n");
1582
1583 if (!intel_connector->panel.fixed_mode) {
1584 DRM_DEBUG_KMS("no fixed mode\n");
1585 return 0;
1586 }
1587
1588 mode = drm_mode_duplicate(connector->dev,
1589 intel_connector->panel.fixed_mode);
1590 if (!mode) {
1591 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1592 return 0;
1593 }
1594
1595 drm_mode_probed_add(connector, mode);
1596 return 1;
1597}
1598
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001599static int intel_dsi_set_property(struct drm_connector *connector,
1600 struct drm_property *property,
1601 uint64_t val)
1602{
1603 struct drm_device *dev = connector->dev;
1604 struct intel_connector *intel_connector = to_intel_connector(connector);
1605 struct drm_crtc *crtc;
1606 int ret;
1607
1608 ret = drm_object_property_set_value(&connector->base, property, val);
1609 if (ret)
1610 return ret;
1611
1612 if (property == dev->mode_config.scaling_mode_property) {
1613 if (val == DRM_MODE_SCALE_NONE) {
1614 DRM_DEBUG_KMS("no scaling not supported\n");
1615 return -EINVAL;
1616 }
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001617 if (HAS_GMCH_DISPLAY(to_i915(dev)) &&
Ville Syrjälä234126c2016-04-12 22:14:38 +03001618 val == DRM_MODE_SCALE_CENTER) {
1619 DRM_DEBUG_KMS("centering not supported\n");
1620 return -EINVAL;
1621 }
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001622
1623 if (intel_connector->panel.fitting_mode == val)
1624 return 0;
1625
1626 intel_connector->panel.fitting_mode = val;
1627 }
1628
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001629 crtc = connector->state->crtc;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001630 if (crtc && crtc->state->enable) {
1631 /*
1632 * If the CRTC is enabled, the display will be changed
1633 * according to the new panel fitting mode.
1634 */
1635 intel_crtc_restore_mode(crtc);
1636 }
1637
1638 return 0;
1639}
1640
Jani Nikula593e0622015-01-23 15:30:56 +02001641static void intel_dsi_connector_destroy(struct drm_connector *connector)
Jani Nikula4e646492013-08-27 15:12:20 +03001642{
1643 struct intel_connector *intel_connector = to_intel_connector(connector);
1644
1645 DRM_DEBUG_KMS("\n");
1646 intel_panel_fini(&intel_connector->panel);
Jani Nikula4e646492013-08-27 15:12:20 +03001647 drm_connector_cleanup(connector);
1648 kfree(connector);
1649}
1650
Jani Nikula593e0622015-01-23 15:30:56 +02001651static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1652{
1653 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1654
1655 if (intel_dsi->panel) {
1656 drm_panel_detach(intel_dsi->panel);
1657 /* XXX: Logically this call belongs in the panel driver. */
1658 drm_panel_remove(intel_dsi->panel);
1659 }
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301660
1661 /* dispose of the gpios */
1662 if (intel_dsi->gpio_panel)
1663 gpiod_put(intel_dsi->gpio_panel);
1664
Jani Nikula593e0622015-01-23 15:30:56 +02001665 intel_encoder_destroy(encoder);
1666}
1667
Jani Nikula4e646492013-08-27 15:12:20 +03001668static const struct drm_encoder_funcs intel_dsi_funcs = {
Jani Nikula593e0622015-01-23 15:30:56 +02001669 .destroy = intel_dsi_encoder_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001670};
1671
1672static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1673 .get_modes = intel_dsi_get_modes,
1674 .mode_valid = intel_dsi_mode_valid,
Jani Nikula4e646492013-08-27 15:12:20 +03001675};
1676
1677static const struct drm_connector_funcs intel_dsi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001678 .dpms = drm_atomic_helper_connector_dpms,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001679 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001680 .early_unregister = intel_connector_unregister,
Jani Nikula593e0622015-01-23 15:30:56 +02001681 .destroy = intel_dsi_connector_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001682 .fill_modes = drm_helper_probe_single_connector_modes,
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001683 .set_property = intel_dsi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001684 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -08001685 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001686 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jani Nikula4e646492013-08-27 15:12:20 +03001687};
1688
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001689static void intel_dsi_add_properties(struct intel_connector *connector)
1690{
1691 struct drm_device *dev = connector->base.dev;
1692
1693 if (connector->panel.fixed_mode) {
1694 drm_mode_create_scaling_mode_property(dev);
1695 drm_object_attach_property(&connector->base.base,
1696 dev->mode_config.scaling_mode_property,
1697 DRM_MODE_SCALE_ASPECT);
1698 connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1699 }
1700}
1701
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001702void intel_dsi_init(struct drm_i915_private *dev_priv)
Jani Nikula4e646492013-08-27 15:12:20 +03001703{
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001704 struct drm_device *dev = &dev_priv->drm;
Jani Nikula4e646492013-08-27 15:12:20 +03001705 struct intel_dsi *intel_dsi;
1706 struct intel_encoder *intel_encoder;
1707 struct drm_encoder *encoder;
1708 struct intel_connector *intel_connector;
1709 struct drm_connector *connector;
Jani Nikula593e0622015-01-23 15:30:56 +02001710 struct drm_display_mode *scan, *fixed_mode = NULL;
Jani Nikula7e9804f2015-01-16 14:27:23 +02001711 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +03001712 unsigned int i;
1713
1714 DRM_DEBUG_KMS("\n");
1715
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301716 /* There is no detection method for MIPI so rely on VBT */
Jani Nikula7137aec2016-03-16 12:43:32 +02001717 if (!intel_bios_is_dsi_present(dev_priv, &port))
Damien Lespiau4328633d2014-05-28 12:30:56 +01001718 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001719
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001720 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301721 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001722 } else if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001723 dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301724 } else {
1725 DRM_ERROR("Unsupported Mipi device to reg base");
Christoph Jaeger868d6652014-06-13 21:51:22 +02001726 return;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301727 }
1728
Jani Nikula4e646492013-08-27 15:12:20 +03001729 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1730 if (!intel_dsi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001731 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001732
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001733 intel_connector = intel_connector_alloc();
Jani Nikula4e646492013-08-27 15:12:20 +03001734 if (!intel_connector) {
1735 kfree(intel_dsi);
Damien Lespiau4328633d2014-05-28 12:30:56 +01001736 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001737 }
1738
1739 intel_encoder = &intel_dsi->base;
1740 encoder = &intel_encoder->base;
1741 intel_dsi->attached_connector = intel_connector;
1742
Jani Nikula4e646492013-08-27 15:12:20 +03001743 connector = &intel_connector->base;
1744
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001745 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001746 "DSI %c", port_name(port));
Jani Nikula4e646492013-08-27 15:12:20 +03001747
Jani Nikula4e646492013-08-27 15:12:20 +03001748 intel_encoder->compute_config = intel_dsi_compute_config;
Jani Nikula4e646492013-08-27 15:12:20 +03001749 intel_encoder->pre_enable = intel_dsi_pre_enable;
Shobhit Kumar2634fd72014-04-09 13:59:31 +05301750 intel_encoder->enable = intel_dsi_enable_nop;
Imre Deakc315faf2014-05-27 19:00:09 +03001751 intel_encoder->disable = intel_dsi_pre_disable;
Jani Nikula4e646492013-08-27 15:12:20 +03001752 intel_encoder->post_disable = intel_dsi_post_disable;
1753 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1754 intel_encoder->get_config = intel_dsi_get_config;
1755
1756 intel_connector->get_hw_state = intel_connector_get_hw_state;
1757
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001758 intel_encoder->port = port;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001759
Jani Nikula2e85ab42016-03-18 17:05:44 +02001760 /*
1761 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1762 * port C. BXT isn't limited like this.
1763 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001764 if (IS_GEN9_LP(dev_priv))
Jani Nikula2e85ab42016-03-18 17:05:44 +02001765 intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
1766 else if (port == PORT_A)
Jani Nikula701d25b2016-03-18 17:05:43 +02001767 intel_encoder->crtc_mask = BIT(PIPE_A);
Jani Nikula7137aec2016-03-16 12:43:32 +02001768 else
Jani Nikula701d25b2016-03-18 17:05:43 +02001769 intel_encoder->crtc_mask = BIT(PIPE_B);
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001770
Jani Nikula90198352016-04-26 16:14:25 +03001771 if (dev_priv->vbt.dsi.config->dual_link) {
Jani Nikula701d25b2016-03-18 17:05:43 +02001772 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
Jani Nikula90198352016-04-26 16:14:25 +03001773
1774 switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
1775 case DL_DCS_PORT_A:
1776 intel_dsi->dcs_backlight_ports = BIT(PORT_A);
1777 break;
1778 case DL_DCS_PORT_C:
1779 intel_dsi->dcs_backlight_ports = BIT(PORT_C);
1780 break;
1781 default:
1782 case DL_DCS_PORT_A_AND_C:
1783 intel_dsi->dcs_backlight_ports = BIT(PORT_A) | BIT(PORT_C);
1784 break;
1785 }
Deepak M1ecc1c62016-04-26 16:14:26 +03001786
1787 switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
1788 case DL_DCS_PORT_A:
1789 intel_dsi->dcs_cabc_ports = BIT(PORT_A);
1790 break;
1791 case DL_DCS_PORT_C:
1792 intel_dsi->dcs_cabc_ports = BIT(PORT_C);
1793 break;
1794 default:
1795 case DL_DCS_PORT_A_AND_C:
1796 intel_dsi->dcs_cabc_ports = BIT(PORT_A) | BIT(PORT_C);
1797 break;
1798 }
Jani Nikula90198352016-04-26 16:14:25 +03001799 } else {
Jani Nikula701d25b2016-03-18 17:05:43 +02001800 intel_dsi->ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001801 intel_dsi->dcs_backlight_ports = BIT(port);
Deepak M1ecc1c62016-04-26 16:14:26 +03001802 intel_dsi->dcs_cabc_ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001803 }
Gaurav K Singh82425782015-08-03 15:45:32 +05301804
Deepak M1ecc1c62016-04-26 16:14:26 +03001805 if (!dev_priv->vbt.dsi.config->cabc_supported)
1806 intel_dsi->dcs_cabc_ports = 0;
1807
Jani Nikula7e9804f2015-01-16 14:27:23 +02001808 /* Create a DSI host (and a device) for each port. */
1809 for_each_dsi_port(port, intel_dsi->ports) {
1810 struct intel_dsi_host *host;
1811
1812 host = intel_dsi_host_init(intel_dsi, port);
1813 if (!host)
1814 goto err;
1815
1816 intel_dsi->dsi_hosts[port] = host;
1817 }
1818
Jani Nikula593e0622015-01-23 15:30:56 +02001819 for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1820 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1821 intel_dsi_drivers[i].panel_id);
1822 if (intel_dsi->panel)
Jani Nikula4e646492013-08-27 15:12:20 +03001823 break;
1824 }
1825
Jani Nikula593e0622015-01-23 15:30:56 +02001826 if (!intel_dsi->panel) {
Jani Nikula4e646492013-08-27 15:12:20 +03001827 DRM_DEBUG_KMS("no device found\n");
1828 goto err;
1829 }
1830
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301831 /*
1832 * In case of BYT with CRC PMIC, we need to use GPIO for
1833 * Panel control.
1834 */
Uma Shankar645a2f62017-02-08 16:20:50 +05301835 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1836 (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC)) {
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301837 intel_dsi->gpio_panel =
1838 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1839
1840 if (IS_ERR(intel_dsi->gpio_panel)) {
1841 DRM_ERROR("Failed to own gpio for panel control\n");
1842 intel_dsi->gpio_panel = NULL;
1843 }
1844 }
1845
Jani Nikula4e646492013-08-27 15:12:20 +03001846 intel_encoder->type = INTEL_OUTPUT_DSI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001847 intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI;
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001848 intel_encoder->cloneable = 0;
Jani Nikula4e646492013-08-27 15:12:20 +03001849 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1850 DRM_MODE_CONNECTOR_DSI);
1851
1852 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1853
1854 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1855 connector->interlace_allowed = false;
1856 connector->doublescan_allowed = false;
1857
1858 intel_connector_attach_encoder(intel_connector, intel_encoder);
1859
Jani Nikula593e0622015-01-23 15:30:56 +02001860 drm_panel_attach(intel_dsi->panel, connector);
1861
1862 mutex_lock(&dev->mode_config.mutex);
1863 drm_panel_get_modes(intel_dsi->panel);
1864 list_for_each_entry(scan, &connector->probed_modes, head) {
1865 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1866 fixed_mode = drm_mode_duplicate(dev, scan);
1867 break;
1868 }
1869 }
1870 mutex_unlock(&dev->mode_config.mutex);
1871
Jani Nikula4e646492013-08-27 15:12:20 +03001872 if (!fixed_mode) {
1873 DRM_DEBUG_KMS("no fixed mode\n");
1874 goto err;
1875 }
1876
Ville Syrjälädf457242016-05-31 12:08:34 +03001877 connector->display_info.width_mm = fixed_mode->width_mm;
1878 connector->display_info.height_mm = fixed_mode->height_mm;
1879
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301880 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001881 intel_panel_setup_backlight(connector, INVALID_PIPE);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001882
1883 intel_dsi_add_properties(intel_connector);
1884
Damien Lespiau4328633d2014-05-28 12:30:56 +01001885 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001886
1887err:
1888 drm_encoder_cleanup(&intel_encoder->base);
1889 kfree(intel_dsi);
1890 kfree(intel_connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001891}