blob: 480d51550dc02c439350abd6383f4f823b76d031 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
Qais Yousef87c99202013-12-09 09:49:45 +000017#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060019#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21/*
22 * The following macros are especially useful for __asm__
23 * inline assembler.
24 */
25#ifndef __STR
26#define __STR(x) #x
27#endif
28#ifndef STR
29#define STR(x) __STR(x)
30#endif
31
32/*
33 * Configure language
34 */
35#ifdef __ASSEMBLY__
36#define _ULCAST_
37#else
38#define _ULCAST_ (unsigned long)
39#endif
40
41/*
42 * Coprocessor 0 register names
43 */
44#define CP0_INDEX $0
45#define CP0_RANDOM $1
46#define CP0_ENTRYLO0 $2
47#define CP0_ENTRYLO1 $3
48#define CP0_CONF $3
49#define CP0_CONTEXT $4
50#define CP0_PAGEMASK $5
51#define CP0_WIRED $6
52#define CP0_INFO $7
James Hogan195cee92015-11-10 17:06:37 +000053#define CP0_HWRENA $7, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define CP0_BADVADDR $8
Paul Burton609cf6f2015-09-22 11:12:11 -070055#define CP0_BADINSTR $8, 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define CP0_COUNT $9
57#define CP0_ENTRYHI $10
58#define CP0_COMPARE $11
59#define CP0_STATUS $12
60#define CP0_CAUSE $13
61#define CP0_EPC $14
62#define CP0_PRID $15
Paul Burton609cf6f2015-09-22 11:12:11 -070063#define CP0_EBASE $15, 1
64#define CP0_CMGCRBASE $15, 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define CP0_CONFIG $16
James Hogan195cee92015-11-10 17:06:37 +000066#define CP0_CONFIG3 $16, 3
67#define CP0_CONFIG5 $16, 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define CP0_LLADDR $17
69#define CP0_WATCHLO $18
70#define CP0_WATCHHI $19
71#define CP0_XCONTEXT $20
72#define CP0_FRAMEMASK $21
73#define CP0_DIAGNOSTIC $22
74#define CP0_DEBUG $23
75#define CP0_DEPC $24
76#define CP0_PERFORMANCE $25
77#define CP0_ECC $26
78#define CP0_CACHEERR $27
79#define CP0_TAGLO $28
80#define CP0_TAGHI $29
81#define CP0_ERROREPC $30
82#define CP0_DESAVE $31
83
84/*
85 * R4640/R4650 cp0 register names. These registers are listed
86 * here only for completeness; without MMU these CPUs are not useable
87 * by Linux. A future ELKS port might take make Linux run on them
88 * though ...
89 */
90#define CP0_IBASE $0
91#define CP0_IBOUND $1
92#define CP0_DBASE $2
93#define CP0_DBOUND $3
94#define CP0_CALG $17
95#define CP0_IWATCH $18
96#define CP0_DWATCH $19
97
98/*
99 * Coprocessor 0 Set 1 register names
100 */
101#define CP0_S1_DERRADDR0 $26
102#define CP0_S1_DERRADDR1 $27
103#define CP0_S1_INTCONTROL $20
104
105/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +0000106 * Coprocessor 0 Set 2 register names
107 */
108#define CP0_S2_SRSCTL $12 /* MIPSR2 */
109
110/*
111 * Coprocessor 0 Set 3 register names
112 */
113#define CP0_S3_SRSMAP $12 /* MIPSR2 */
114
115/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 * TX39 Series
117 */
118#define CP0_TX39_CACHE $7
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
James Hoganbae637a2015-07-15 16:17:47 +0100121/* Generic EntryLo bit definitions */
122#define ENTRYLO_G (_ULCAST_(1) << 0)
123#define ENTRYLO_V (_ULCAST_(1) << 1)
124#define ENTRYLO_D (_ULCAST_(1) << 2)
125#define ENTRYLO_C_SHIFT 3
126#define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
127
128/* R3000 EntryLo bit definitions */
129#define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
130#define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
131#define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
132#define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
133
134/* MIPS32/64 EntryLo bit definitions */
Paul Burtonc6956722015-09-22 11:42:51 -0700135#define MIPS_ENTRYLO_PFN_SHIFT 6
136#define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
137#define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
James Hoganbae637a2015-07-15 16:17:47 +0100138
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139/*
140 * Values for PageMask register
141 */
142#ifdef CONFIG_CPU_VR41XX
143
144/* Why doesn't stupidity hurt ... */
145
146#define PM_1K 0x00000000
147#define PM_4K 0x00001800
148#define PM_16K 0x00007800
149#define PM_64K 0x0001f800
150#define PM_256K 0x0007f800
151
152#else
153
154#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200155#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200157#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200159#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200161#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200163#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200165#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200167#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168#define PM_64M 0x07ffe000
169#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900170#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172#endif
173
174/*
175 * Default page size for a given kernel configuration
176 */
177#ifdef CONFIG_PAGE_SIZE_4KB
Ralf Baechle70342282013-01-22 12:59:30 +0100178#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200179#elif defined(CONFIG_PAGE_SIZE_8KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100180#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181#elif defined(CONFIG_PAGE_SIZE_16KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100182#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200183#elif defined(CONFIG_PAGE_SIZE_32KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100184#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185#elif defined(CONFIG_PAGE_SIZE_64KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100186#define PM_DEFAULT_MASK PM_64K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#else
188#error Bad page size configuration!
189#endif
190
David Daneydd794392009-05-27 17:47:43 -0700191/*
192 * Default huge tlb size for a given kernel configuration
193 */
194#ifdef CONFIG_PAGE_SIZE_4KB
195#define PM_HUGE_MASK PM_1M
196#elif defined(CONFIG_PAGE_SIZE_8KB)
197#define PM_HUGE_MASK PM_4M
198#elif defined(CONFIG_PAGE_SIZE_16KB)
199#define PM_HUGE_MASK PM_16M
200#elif defined(CONFIG_PAGE_SIZE_32KB)
201#define PM_HUGE_MASK PM_64M
202#elif defined(CONFIG_PAGE_SIZE_64KB)
203#define PM_HUGE_MASK PM_256M
David Daneyaa1762f2012-10-17 00:48:10 +0200204#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
David Daneydd794392009-05-27 17:47:43 -0700205#error Bad page size configuration for hugetlbfs!
206#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
208/*
209 * Values used for computation of new tlb entries
210 */
211#define PL_4K 12
212#define PL_16K 14
213#define PL_64K 16
214#define PL_256K 18
215#define PL_1M 20
216#define PL_4M 22
217#define PL_16M 24
218#define PL_64M 26
219#define PL_256M 28
220
221/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800222 * PageGrain bits
223 */
Ralf Baechle70342282013-01-22 12:59:30 +0100224#define PG_RIE (_ULCAST_(1) << 31)
225#define PG_XIE (_ULCAST_(1) << 30)
226#define PG_ELPA (_ULCAST_(1) << 29)
227#define PG_ESP (_ULCAST_(1) << 28)
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100228#define PG_IEC (_ULCAST_(1) << 27)
David Daney9fe2e9d2010-02-10 15:12:45 -0800229
James Hoganbae637a2015-07-15 16:17:47 +0100230/* MIPS32/64 EntryHI bit definitions */
231#define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
James Hogan9b5c3392016-05-06 14:36:19 +0100232#define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8)
233#define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0)
James Hoganbae637a2015-07-15 16:17:47 +0100234
David Daney9fe2e9d2010-02-10 15:12:45 -0800235/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 * R4x00 interrupt enable / cause bits
237 */
Ralf Baechle70342282013-01-22 12:59:30 +0100238#define IE_SW0 (_ULCAST_(1) << 8)
239#define IE_SW1 (_ULCAST_(1) << 9)
240#define IE_IRQ0 (_ULCAST_(1) << 10)
241#define IE_IRQ1 (_ULCAST_(1) << 11)
242#define IE_IRQ2 (_ULCAST_(1) << 12)
243#define IE_IRQ3 (_ULCAST_(1) << 13)
244#define IE_IRQ4 (_ULCAST_(1) << 14)
245#define IE_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247/*
248 * R4x00 interrupt cause bits
249 */
Ralf Baechle70342282013-01-22 12:59:30 +0100250#define C_SW0 (_ULCAST_(1) << 8)
251#define C_SW1 (_ULCAST_(1) << 9)
252#define C_IRQ0 (_ULCAST_(1) << 10)
253#define C_IRQ1 (_ULCAST_(1) << 11)
254#define C_IRQ2 (_ULCAST_(1) << 12)
255#define C_IRQ3 (_ULCAST_(1) << 13)
256#define C_IRQ4 (_ULCAST_(1) << 14)
257#define C_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
259/*
260 * Bitfields in the R4xx0 cp0 status register
261 */
262#define ST0_IE 0x00000001
263#define ST0_EXL 0x00000002
264#define ST0_ERL 0x00000004
265#define ST0_KSU 0x00000018
266# define KSU_USER 0x00000010
267# define KSU_SUPERVISOR 0x00000008
268# define KSU_KERNEL 0x00000000
269#define ST0_UX 0x00000020
270#define ST0_SX 0x00000040
Ralf Baechle70342282013-01-22 12:59:30 +0100271#define ST0_KX 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272#define ST0_DE 0x00010000
273#define ST0_CE 0x00020000
274
275/*
276 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
277 * cacheops in userspace. This bit exists only on RM7000 and RM9000
278 * processors.
279 */
280#define ST0_CO 0x08000000
281
282/*
283 * Bitfields in the R[23]000 cp0 status register.
284 */
Ralf Baechle70342282013-01-22 12:59:30 +0100285#define ST0_IEC 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286#define ST0_KUC 0x00000002
287#define ST0_IEP 0x00000004
288#define ST0_KUP 0x00000008
289#define ST0_IEO 0x00000010
290#define ST0_KUO 0x00000020
291/* bits 6 & 7 are reserved on R[23]000 */
292#define ST0_ISC 0x00010000
293#define ST0_SWC 0x00020000
294#define ST0_CM 0x00080000
295
296/*
297 * Bits specific to the R4640/R4650
298 */
Ralf Baechle70342282013-01-22 12:59:30 +0100299#define ST0_UM (_ULCAST_(1) << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300#define ST0_IL (_ULCAST_(1) << 23)
301#define ST0_DL (_ULCAST_(1) << 24)
302
303/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100304 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000305 */
306#define ST0_MX 0x01000000
307
308/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 * Status register bits available in all MIPS CPUs.
310 */
311#define ST0_IM 0x0000ff00
Ralf Baechle70342282013-01-22 12:59:30 +0100312#define STATUSB_IP0 8
313#define STATUSF_IP0 (_ULCAST_(1) << 8)
314#define STATUSB_IP1 9
315#define STATUSF_IP1 (_ULCAST_(1) << 9)
316#define STATUSB_IP2 10
317#define STATUSF_IP2 (_ULCAST_(1) << 10)
318#define STATUSB_IP3 11
319#define STATUSF_IP3 (_ULCAST_(1) << 11)
320#define STATUSB_IP4 12
321#define STATUSF_IP4 (_ULCAST_(1) << 12)
322#define STATUSB_IP5 13
323#define STATUSF_IP5 (_ULCAST_(1) << 13)
324#define STATUSB_IP6 14
325#define STATUSF_IP6 (_ULCAST_(1) << 14)
326#define STATUSB_IP7 15
327#define STATUSF_IP7 (_ULCAST_(1) << 15)
328#define STATUSB_IP8 0
329#define STATUSF_IP8 (_ULCAST_(1) << 0)
330#define STATUSB_IP9 1
331#define STATUSF_IP9 (_ULCAST_(1) << 1)
332#define STATUSB_IP10 2
333#define STATUSF_IP10 (_ULCAST_(1) << 2)
334#define STATUSB_IP11 3
335#define STATUSF_IP11 (_ULCAST_(1) << 3)
336#define STATUSB_IP12 4
337#define STATUSF_IP12 (_ULCAST_(1) << 4)
338#define STATUSB_IP13 5
339#define STATUSF_IP13 (_ULCAST_(1) << 5)
340#define STATUSB_IP14 6
341#define STATUSF_IP14 (_ULCAST_(1) << 6)
342#define STATUSB_IP15 7
343#define STATUSF_IP15 (_ULCAST_(1) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700345#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346#define ST0_SR 0x00100000
347#define ST0_TS 0x00200000
348#define ST0_BEV 0x00400000
349#define ST0_RE 0x02000000
350#define ST0_FR 0x04000000
351#define ST0_CU 0xf0000000
352#define ST0_CU0 0x10000000
353#define ST0_CU1 0x20000000
354#define ST0_CU2 0x40000000
355#define ST0_CU3 0x80000000
356#define ST0_XX 0x80000000 /* MIPS IV naming */
357
358/*
David VomLehn010c1082009-12-21 17:49:22 -0800359 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
David VomLehn010c1082009-12-21 17:49:22 -0800360 */
James Hogan9323f842015-01-29 11:14:06 +0000361#define INTCTLB_IPFDC 23
362#define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
David VomLehn010c1082009-12-21 17:49:22 -0800363#define INTCTLB_IPPCI 26
364#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
365#define INTCTLB_IPTI 29
366#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
367
368/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 * Bitfields and bit numbers in the coprocessor 0 cause register.
370 *
371 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
372 */
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100373#define CAUSEB_EXCCODE 2
374#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
375#define CAUSEB_IP 8
376#define CAUSEF_IP (_ULCAST_(255) << 8)
Ralf Baechle70342282013-01-22 12:59:30 +0100377#define CAUSEB_IP0 8
378#define CAUSEF_IP0 (_ULCAST_(1) << 8)
379#define CAUSEB_IP1 9
380#define CAUSEF_IP1 (_ULCAST_(1) << 9)
381#define CAUSEB_IP2 10
382#define CAUSEF_IP2 (_ULCAST_(1) << 10)
383#define CAUSEB_IP3 11
384#define CAUSEF_IP3 (_ULCAST_(1) << 11)
385#define CAUSEB_IP4 12
386#define CAUSEF_IP4 (_ULCAST_(1) << 12)
387#define CAUSEB_IP5 13
388#define CAUSEF_IP5 (_ULCAST_(1) << 13)
389#define CAUSEB_IP6 14
390#define CAUSEF_IP6 (_ULCAST_(1) << 14)
391#define CAUSEB_IP7 15
392#define CAUSEF_IP7 (_ULCAST_(1) << 15)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100393#define CAUSEB_FDCI 21
394#define CAUSEF_FDCI (_ULCAST_(1) << 21)
James Hogane233c732016-03-01 22:19:38 +0000395#define CAUSEB_WP 22
396#define CAUSEF_WP (_ULCAST_(1) << 22)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100397#define CAUSEB_IV 23
398#define CAUSEF_IV (_ULCAST_(1) << 23)
399#define CAUSEB_PCI 26
400#define CAUSEF_PCI (_ULCAST_(1) << 26)
James Hogan9fd4af62015-12-16 23:49:28 +0000401#define CAUSEB_DC 27
402#define CAUSEF_DC (_ULCAST_(1) << 27)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100403#define CAUSEB_CE 28
404#define CAUSEF_CE (_ULCAST_(3) << 28)
405#define CAUSEB_TI 30
406#define CAUSEF_TI (_ULCAST_(1) << 30)
407#define CAUSEB_BD 31
408#define CAUSEF_BD (_ULCAST_(1) << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
410/*
James Hogan16d100db2015-12-16 23:49:33 +0000411 * Cause.ExcCode trap codes.
412 */
413#define EXCCODE_INT 0 /* Interrupt pending */
414#define EXCCODE_MOD 1 /* TLB modified fault */
415#define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */
416#define EXCCODE_TLBS 3 /* TLB miss on a store */
417#define EXCCODE_ADEL 4 /* Address error on a load or ifetch */
418#define EXCCODE_ADES 5 /* Address error on a store */
419#define EXCCODE_IBE 6 /* Bus error on an ifetch */
420#define EXCCODE_DBE 7 /* Bus error on a load or store */
421#define EXCCODE_SYS 8 /* System call */
422#define EXCCODE_BP 9 /* Breakpoint */
423#define EXCCODE_RI 10 /* Reserved instruction exception */
424#define EXCCODE_CPU 11 /* Coprocessor unusable */
425#define EXCCODE_OV 12 /* Arithmetic overflow */
426#define EXCCODE_TR 13 /* Trap instruction */
James Hogan16d100db2015-12-16 23:49:33 +0000427#define EXCCODE_MSAFPE 14 /* MSA floating point exception */
428#define EXCCODE_FPE 15 /* Floating point exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000429#define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */
430#define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */
James Hogan16d100db2015-12-16 23:49:33 +0000431#define EXCCODE_MSADIS 21 /* MSA disabled exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000432#define EXCCODE_MDMX 22 /* MDMX unusable exception */
James Hogan16d100db2015-12-16 23:49:33 +0000433#define EXCCODE_WATCH 23 /* Watch address reference */
James Hogan044c9bb2015-12-16 23:49:34 +0000434#define EXCCODE_MCHECK 24 /* Machine check */
435#define EXCCODE_THREAD 25 /* Thread exceptions (MT) */
436#define EXCCODE_DSPDIS 26 /* DSP disabled exception */
437#define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */
438
439/* Implementation specific trap codes used by MIPS cores */
440#define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */
James Hogan16d100db2015-12-16 23:49:33 +0000441
442/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 * Bits in the coprocessor 0 config register.
444 */
445/* Generic bits. */
446#define CONF_CM_CACHABLE_NO_WA 0
447#define CONF_CM_CACHABLE_WA 1
448#define CONF_CM_UNCACHED 2
449#define CONF_CM_CACHABLE_NONCOHERENT 3
450#define CONF_CM_CACHABLE_CE 4
451#define CONF_CM_CACHABLE_COW 5
452#define CONF_CM_CACHABLE_CUW 6
453#define CONF_CM_CACHABLE_ACCELERATED 7
454#define CONF_CM_CMASK 7
455#define CONF_BE (_ULCAST_(1) << 15)
456
457/* Bits common to various processors. */
Ralf Baechle70342282013-01-22 12:59:30 +0100458#define CONF_CU (_ULCAST_(1) << 3)
459#define CONF_DB (_ULCAST_(1) << 4)
460#define CONF_IB (_ULCAST_(1) << 5)
461#define CONF_DC (_ULCAST_(7) << 6)
462#define CONF_IC (_ULCAST_(7) << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463#define CONF_EB (_ULCAST_(1) << 13)
464#define CONF_EM (_ULCAST_(1) << 14)
465#define CONF_SM (_ULCAST_(1) << 16)
466#define CONF_SC (_ULCAST_(1) << 17)
467#define CONF_EW (_ULCAST_(3) << 18)
468#define CONF_EP (_ULCAST_(15)<< 24)
469#define CONF_EC (_ULCAST_(7) << 28)
470#define CONF_CM (_ULCAST_(1) << 31)
471
Ralf Baechle70342282013-01-22 12:59:30 +0100472/* Bits specific to the R4xx0. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473#define R4K_CONF_SW (_ULCAST_(1) << 20)
474#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000475#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Ralf Baechle70342282013-01-22 12:59:30 +0100477/* Bits specific to the R5000. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478#define R5K_CONF_SE (_ULCAST_(1) << 12)
479#define R5K_CONF_SS (_ULCAST_(3) << 20)
480
Ralf Baechle70342282013-01-22 12:59:30 +0100481/* Bits specific to the RM7000. */
482#define RM7K_CONF_SE (_ULCAST_(1) << 3)
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000483#define RM7K_CONF_TE (_ULCAST_(1) << 12)
484#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
485#define RM7K_CONF_TC (_ULCAST_(1) << 17)
486#define RM7K_CONF_SI (_ULCAST_(3) << 20)
487#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000488
Ralf Baechle70342282013-01-22 12:59:30 +0100489/* Bits specific to the R10000. */
490#define R10K_CONF_DN (_ULCAST_(3) << 3)
491#define R10K_CONF_CT (_ULCAST_(1) << 5)
492#define R10K_CONF_PE (_ULCAST_(1) << 6)
493#define R10K_CONF_PM (_ULCAST_(3) << 7)
494#define R10K_CONF_EC (_ULCAST_(15)<< 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495#define R10K_CONF_SB (_ULCAST_(1) << 13)
496#define R10K_CONF_SK (_ULCAST_(1) << 14)
497#define R10K_CONF_SS (_ULCAST_(7) << 16)
498#define R10K_CONF_SC (_ULCAST_(7) << 19)
499#define R10K_CONF_DC (_ULCAST_(7) << 26)
500#define R10K_CONF_IC (_ULCAST_(7) << 29)
501
Ralf Baechle70342282013-01-22 12:59:30 +0100502/* Bits specific to the VR41xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900504#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900505#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506#define VR41_CONF_M16 (_ULCAST_(1) << 20)
507#define VR41_CONF_AD (_ULCAST_(1) << 23)
508
Ralf Baechle70342282013-01-22 12:59:30 +0100509/* Bits specific to the R30xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
511#define R30XX_CONF_REV (_ULCAST_(1) << 22)
512#define R30XX_CONF_AC (_ULCAST_(1) << 23)
513#define R30XX_CONF_RF (_ULCAST_(1) << 24)
514#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
515#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
516#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
517#define R30XX_CONF_SB (_ULCAST_(1) << 30)
518#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
519
520/* Bits specific to the TX49. */
521#define TX49_CONF_DC (_ULCAST_(1) << 16)
522#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
523#define TX49_CONF_HALT (_ULCAST_(1) << 18)
524#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
525
Ralf Baechle70342282013-01-22 12:59:30 +0100526/* Bits specific to the MIPS32/64 PRA. */
527#define MIPS_CONF_MT (_ULCAST_(7) << 7)
James Hogan2f6f3132015-09-17 17:49:20 +0100528#define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
529#define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530#define MIPS_CONF_AR (_ULCAST_(7) << 10)
531#define MIPS_CONF_AT (_ULCAST_(3) << 13)
532#define MIPS_CONF_M (_ULCAST_(1) << 31)
533
534/*
Ralf Baechle41943182005-05-05 16:45:59 +0000535 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
536 */
Ralf Baechle70342282013-01-22 12:59:30 +0100537#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
538#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
539#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
540#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
541#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
542#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
543#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000544#define MIPS_CONF1_DA_SHF 7
545#define MIPS_CONF1_DA_SZ 3
Ralf Baechle70342282013-01-22 12:59:30 +0100546#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000547#define MIPS_CONF1_DL_SHF 10
548#define MIPS_CONF1_DL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000549#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000550#define MIPS_CONF1_DS_SHF 13
551#define MIPS_CONF1_DS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000552#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000553#define MIPS_CONF1_IA_SHF 16
554#define MIPS_CONF1_IA_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000555#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000556#define MIPS_CONF1_IL_SHF 19
557#define MIPS_CONF1_IL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000558#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000559#define MIPS_CONF1_IS_SHF 22
560#define MIPS_CONF1_IS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000561#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000562#define MIPS_CONF1_TLBS_SHIFT (25)
563#define MIPS_CONF1_TLBS_SIZE (6)
564#define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
Ralf Baechle41943182005-05-05 16:45:59 +0000565
Ralf Baechle70342282013-01-22 12:59:30 +0100566#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
567#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
568#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
Ralf Baechle41943182005-05-05 16:45:59 +0000569#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
570#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
571#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
572#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
573#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
574
Ralf Baechle70342282013-01-22 12:59:30 +0100575#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
576#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
577#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000578#define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100579#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
580#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
581#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
582#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000583#define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
584#define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000585#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500586#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500587#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100588#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000589#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
Steven J. Hillc6213c62013-06-05 21:25:17 +0000590#define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000591#define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
592#define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
593#define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
David Daney1e7decd2013-02-16 23:42:43 +0100594#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000595#define MIPS_CONF3_PW (_ULCAST_(1) << 24)
596#define MIPS_CONF3_SC (_ULCAST_(1) << 25)
597#define MIPS_CONF3_BI (_ULCAST_(1) << 26)
598#define MIPS_CONF3_BP (_ULCAST_(1) << 27)
599#define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
600#define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
601#define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
Ralf Baechle41943182005-05-05 16:45:59 +0000602
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000603#define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
David Daney1b362e32010-01-22 14:41:15 -0800604#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000605#define MIPS_CONF4_FTLBSETS_SHIFT (0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000606#define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
607#define MIPS_CONF4_FTLBWAYS_SHIFT (4)
608#define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
609#define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
610/* bits 10:8 in FTLB-only configurations */
611#define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
612/* bits 12:8 in VTLB-FTLB only configurations */
613#define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
David Daney1b362e32010-01-22 14:41:15 -0800614#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
615#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000616#define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
617#define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
James Hogan9e575f72016-05-11 15:50:27 +0100618#define MIPS_CONF4_KSCREXIST_SHIFT (16)
619#define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000620#define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
621#define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
622#define MIPS_CONF4_AE (_ULCAST_(1) << 28)
623#define MIPS_CONF4_IE (_ULCAST_(3) << 29)
624#define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
David Daney1b362e32010-01-22 14:41:15 -0800625
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200626#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
627#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
Paul Burtone19d5db2014-07-14 10:32:13 +0100628#define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
Markos Chandras5aed9da2014-12-02 09:46:19 +0000629#define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
Steven J. Hill23d06e42014-11-13 09:51:59 -0600630#define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
Paul Burtonf270d882016-02-03 03:15:21 +0000631#define MIPS_CONF5_VP (_ULCAST_(1) << 7)
Paul Burton5ff04a82014-09-11 08:30:17 +0100632#define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
633#define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200634#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
635#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
636#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
637#define MIPS_CONF5_K (_ULCAST_(1) << 30)
638
Steven J. Hill006a8512012-06-26 04:11:03 +0000639#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000640/* proAptiv FTLB on/off bit */
641#define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800642/* Loongson-3 FTLB on/off bit */
643#define MIPS_CONF6_FTLBDIS (_ULCAST_(1) << 22)
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000644/* FTLB probability bits */
645#define MIPS_CONF6_FTLBP_SHIFT (16)
Steven J. Hill006a8512012-06-26 04:11:03 +0000646
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100647#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
648
Marc St-Jean9267a302007-06-14 15:55:31 -0600649#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
650
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000651#define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
652#define MIPS_CONF7_AR (_ULCAST_(1) << 16)
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100653/* FTLB probability bits for R6 */
654#define MIPS_CONF7_FTLBP_SHIFT (18)
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000655
James Hogan50af5012016-03-01 22:19:39 +0000656/* WatchLo* register definitions */
657#define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0)
658
659/* WatchHi* register definitions */
660#define MIPS_WATCHHI_M (_ULCAST_(1) << 31)
661#define MIPS_WATCHHI_G (_ULCAST_(1) << 30)
662#define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28)
663#define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28)
664#define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28)
665#define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28)
666#define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24)
667#define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16)
668#define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3)
669#define MIPS_WATCHHI_I (_ULCAST_(1) << 2)
670#define MIPS_WATCHHI_R (_ULCAST_(1) << 1)
671#define MIPS_WATCHHI_W (_ULCAST_(1) << 0)
672#define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0)
673
Paul Burtone19d5db2014-07-14 10:32:13 +0100674/* MAAR bit definitions */
675#define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
676#define MIPS_MAAR_ADDR_SHIFT 12
677#define MIPS_MAAR_S (_ULCAST_(1) << 1)
678#define MIPS_MAAR_V (_ULCAST_(1) << 0)
679
James Hogan37af2f32016-05-11 13:50:49 +0100680/* EBase bit definitions */
681#define MIPS_EBASE_CPUNUM_SHIFT 0
682#define MIPS_EBASE_CPUNUM (_ULCAST_(0x3ff) << 0)
683#define MIPS_EBASE_WG_SHIFT 11
684#define MIPS_EBASE_WG (_ULCAST_(1) << 11)
685#define MIPS_EBASE_BASE_SHIFT 12
686#define MIPS_EBASE_BASE (~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
687
Paul Burton4dd8ee52014-01-15 10:31:47 +0000688/* CMGCRBase bit definitions */
689#define MIPS_CMGCRB_BASE 11
690#define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
691
Ralf Baechle41943182005-05-05 16:45:59 +0000692/*
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000693 * Bits in the MIPS32 Memory Segmentation registers.
694 */
695#define MIPS_SEGCFG_PA_SHIFT 9
696#define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
697#define MIPS_SEGCFG_AM_SHIFT 4
698#define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
699#define MIPS_SEGCFG_EU_SHIFT 3
700#define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
701#define MIPS_SEGCFG_C_SHIFT 0
702#define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
703
704#define MIPS_SEGCFG_UUSK _ULCAST_(7)
705#define MIPS_SEGCFG_USK _ULCAST_(5)
706#define MIPS_SEGCFG_MUSUK _ULCAST_(4)
707#define MIPS_SEGCFG_MUSK _ULCAST_(3)
708#define MIPS_SEGCFG_MSK _ULCAST_(2)
709#define MIPS_SEGCFG_MK _ULCAST_(1)
710#define MIPS_SEGCFG_UK _ULCAST_(0)
711
Markos Chandras87d08bc2014-07-14 10:14:04 +0100712#define MIPS_PWFIELD_GDI_SHIFT 24
713#define MIPS_PWFIELD_GDI_MASK 0x3f000000
714#define MIPS_PWFIELD_UDI_SHIFT 18
715#define MIPS_PWFIELD_UDI_MASK 0x00fc0000
716#define MIPS_PWFIELD_MDI_SHIFT 12
717#define MIPS_PWFIELD_MDI_MASK 0x0003f000
718#define MIPS_PWFIELD_PTI_SHIFT 6
719#define MIPS_PWFIELD_PTI_MASK 0x00000fc0
720#define MIPS_PWFIELD_PTEI_SHIFT 0
721#define MIPS_PWFIELD_PTEI_MASK 0x0000003f
722
723#define MIPS_PWSIZE_GDW_SHIFT 24
724#define MIPS_PWSIZE_GDW_MASK 0x3f000000
725#define MIPS_PWSIZE_UDW_SHIFT 18
726#define MIPS_PWSIZE_UDW_MASK 0x00fc0000
727#define MIPS_PWSIZE_MDW_SHIFT 12
728#define MIPS_PWSIZE_MDW_MASK 0x0003f000
729#define MIPS_PWSIZE_PTW_SHIFT 6
730#define MIPS_PWSIZE_PTW_MASK 0x00000fc0
731#define MIPS_PWSIZE_PTEW_SHIFT 0
732#define MIPS_PWSIZE_PTEW_MASK 0x0000003f
733
734#define MIPS_PWCTL_PWEN_SHIFT 31
735#define MIPS_PWCTL_PWEN_MASK 0x80000000
736#define MIPS_PWCTL_DPH_SHIFT 7
737#define MIPS_PWCTL_DPH_MASK 0x00000080
738#define MIPS_PWCTL_HUGEPG_SHIFT 6
739#define MIPS_PWCTL_HUGEPG_MASK 0x00000060
740#define MIPS_PWCTL_PSN_SHIFT 0
741#define MIPS_PWCTL_PSN_MASK 0x0000003f
742
James Hogan9b3274b2015-02-02 11:45:08 +0000743/* CDMMBase register bit definitions */
744#define MIPS_CDMMBASE_SIZE_SHIFT 0
745#define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
746#define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
747#define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
748#define MIPS_CDMMBASE_ADDR_SHIFT 11
749#define MIPS_CDMMBASE_ADDR_START 15
750
Maciej W. Rozyckie08384c2015-04-03 23:23:50 +0100751/*
752 * Bitfields in the TX39 family CP0 Configuration Register 3
753 */
754#define TX39_CONF_ICS_SHIFT 19
755#define TX39_CONF_ICS_MASK 0x00380000
756#define TX39_CONF_ICS_1KB 0x00000000
757#define TX39_CONF_ICS_2KB 0x00080000
758#define TX39_CONF_ICS_4KB 0x00100000
759#define TX39_CONF_ICS_8KB 0x00180000
760#define TX39_CONF_ICS_16KB 0x00200000
761
762#define TX39_CONF_DCS_SHIFT 16
763#define TX39_CONF_DCS_MASK 0x00070000
764#define TX39_CONF_DCS_1KB 0x00000000
765#define TX39_CONF_DCS_2KB 0x00010000
766#define TX39_CONF_DCS_4KB 0x00020000
767#define TX39_CONF_DCS_8KB 0x00030000
768#define TX39_CONF_DCS_16KB 0x00040000
769
770#define TX39_CONF_CWFON 0x00004000
771#define TX39_CONF_WBON 0x00002000
772#define TX39_CONF_RF_SHIFT 10
773#define TX39_CONF_RF_MASK 0x00000c00
774#define TX39_CONF_DOZE 0x00000200
775#define TX39_CONF_HALT 0x00000100
776#define TX39_CONF_LOCK 0x00000080
777#define TX39_CONF_ICE 0x00000020
778#define TX39_CONF_DCE 0x00000010
779#define TX39_CONF_IRSIZE_SHIFT 2
780#define TX39_CONF_IRSIZE_MASK 0x0000000c
781#define TX39_CONF_DRSIZE_SHIFT 0
782#define TX39_CONF_DRSIZE_MASK 0x00000003
783
Joshua Kinard8d5ded12015-06-02 18:21:33 -0400784/*
785 * Interesting Bits in the R10K CP0 Branch Diagnostic Register
786 */
787/* Disable Branch Target Address Cache */
788#define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
789/* Enable Branch Prediction Global History */
790#define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
791/* Disable Branch Return Cache */
792#define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100793
Huacai Chen06e48142016-03-03 09:45:11 +0800794/* Flush ITLB */
795#define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2)
796/* Flush DTLB */
797#define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3)
798/* Flush VTLB */
799#define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12)
800/* Flush FTLB */
801#define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13)
802
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100803/*
804 * Coprocessor 1 (FPU) register names
805 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100806#define CP1_REVISION $0
807#define CP1_UFR $1
808#define CP1_UNFR $4
809#define CP1_FCCR $25
810#define CP1_FEXR $26
811#define CP1_FENR $28
812#define CP1_STATUS $31
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100813
814
815/*
816 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
817 */
818#define MIPS_FPIR_S (_ULCAST_(1) << 16)
819#define MIPS_FPIR_D (_ULCAST_(1) << 17)
820#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
821#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
822#define MIPS_FPIR_W (_ULCAST_(1) << 20)
823#define MIPS_FPIR_L (_ULCAST_(1) << 21)
824#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100825#define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
826#define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100827#define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
828
829/*
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100830 * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
831 */
832#define MIPS_FCCR_CONDX_S 0
833#define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
834#define MIPS_FCCR_COND0_S 0
835#define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
836#define MIPS_FCCR_COND1_S 1
837#define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
838#define MIPS_FCCR_COND2_S 2
839#define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
840#define MIPS_FCCR_COND3_S 3
841#define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
842#define MIPS_FCCR_COND4_S 4
843#define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
844#define MIPS_FCCR_COND5_S 5
845#define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
846#define MIPS_FCCR_COND6_S 6
847#define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
848#define MIPS_FCCR_COND7_S 7
849#define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
850
851/*
852 * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
853 */
854#define MIPS_FENR_FS_S 2
855#define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
856
857/*
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100858 * FPU Status Register Values
859 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100860#define FPU_CSR_COND_S 23 /* $fcc0 */
861#define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
862
863#define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
864#define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
865
866#define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
867#define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
868#define FPU_CSR_COND1_S 25 /* $fcc1 */
869#define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
870#define FPU_CSR_COND2_S 26 /* $fcc2 */
871#define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
872#define FPU_CSR_COND3_S 27 /* $fcc3 */
873#define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
874#define FPU_CSR_COND4_S 28 /* $fcc4 */
875#define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
876#define FPU_CSR_COND5_S 29 /* $fcc5 */
877#define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
878#define FPU_CSR_COND6_S 30 /* $fcc6 */
879#define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
880#define FPU_CSR_COND7_S 31 /* $fcc7 */
881#define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100882
883/*
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100884 * Bits 22:20 of the FPU Status Register will be read as 0,
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100885 * and should be written as zero.
886 */
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100887#define FPU_CSR_RSVD (_ULCAST_(7) << 20)
888
889#define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
890#define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100891
892/*
893 * X the exception cause indicator
894 * E the exception enable
895 * S the sticky/flag bit
896*/
897#define FPU_CSR_ALL_X 0x0003f000
898#define FPU_CSR_UNI_X 0x00020000
899#define FPU_CSR_INV_X 0x00010000
900#define FPU_CSR_DIV_X 0x00008000
901#define FPU_CSR_OVF_X 0x00004000
902#define FPU_CSR_UDF_X 0x00002000
903#define FPU_CSR_INE_X 0x00001000
904
905#define FPU_CSR_ALL_E 0x00000f80
906#define FPU_CSR_INV_E 0x00000800
907#define FPU_CSR_DIV_E 0x00000400
908#define FPU_CSR_OVF_E 0x00000200
909#define FPU_CSR_UDF_E 0x00000100
910#define FPU_CSR_INE_E 0x00000080
911
912#define FPU_CSR_ALL_S 0x0000007c
913#define FPU_CSR_INV_S 0x00000040
914#define FPU_CSR_DIV_S 0x00000020
915#define FPU_CSR_OVF_S 0x00000010
916#define FPU_CSR_UDF_S 0x00000008
917#define FPU_CSR_INE_S 0x00000004
918
919/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
920#define FPU_CSR_RM 0x00000003
921#define FPU_CSR_RN 0x0 /* nearest */
922#define FPU_CSR_RZ 0x1 /* towards zero */
923#define FPU_CSR_RU 0x2 /* towards +Infinity */
924#define FPU_CSR_RD 0x3 /* towards -Infinity */
925
926
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927#ifndef __ASSEMBLY__
928
929/*
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200930 * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600931 */
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200932#if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
933 defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600934#define get_isa16_mode(x) ((x) & 0x1)
935#define msk_isa16_mode(x) ((x) & ~0x1)
936#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200937#else
938#define get_isa16_mode(x) 0
939#define msk_isa16_mode(x) (x)
940#define set_isa16_mode(x) do { } while(0)
941#endif
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600942
943/*
944 * microMIPS instructions can be 16-bit or 32-bit in length. This
945 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
946 */
947static inline int mm_insn_16bit(u16 insn)
948{
949 u16 opcode = (insn >> 10) & 0x7;
950
951 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
952}
953
954/*
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +0000955 * TLB Invalidate Flush
956 */
957static inline void tlbinvf(void)
958{
959 __asm__ __volatile__(
960 ".set push\n\t"
961 ".set noreorder\n\t"
962 ".word 0x42000004\n\t" /* tlbinvf */
963 ".set pop");
964}
965
966
967/*
Ralf Baechle70342282013-01-22 12:59:30 +0100968 * Functions to access the R10000 performance counters. These are basically
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
970 * performance counter number encoded into bits 1 ... 5 of the instruction.
971 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
972 * disassembler these will look like an access to sel 0 or 1.
973 */
974#define read_r10k_perf_cntr(counter) \
975({ \
976 unsigned int __res; \
977 __asm__ __volatile__( \
978 "mfpc\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100979 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 : "i" (counter)); \
981 \
Ralf Baechle70342282013-01-22 12:59:30 +0100982 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983})
984
Ralf Baechle70342282013-01-22 12:59:30 +0100985#define write_r10k_perf_cntr(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986do { \
987 __asm__ __volatile__( \
988 "mtpc\t%0, %1" \
989 : \
990 : "r" (val), "i" (counter)); \
991} while (0)
992
993#define read_r10k_perf_event(counter) \
994({ \
995 unsigned int __res; \
996 __asm__ __volatile__( \
997 "mfps\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100998 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 : "i" (counter)); \
1000 \
Ralf Baechle70342282013-01-22 12:59:30 +01001001 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002})
1003
Ralf Baechle70342282013-01-22 12:59:30 +01001004#define write_r10k_perf_cntl(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005do { \
1006 __asm__ __volatile__( \
1007 "mtps\t%0, %1" \
1008 : \
1009 : "r" (val), "i" (counter)); \
1010} while (0)
1011
1012
1013/*
1014 * Macros to access the system control coprocessor
1015 */
1016
1017#define __read_32bit_c0_register(source, sel) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001018({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 if (sel == 0) \
1020 __asm__ __volatile__( \
1021 "mfc0\t%0, " #source "\n\t" \
1022 : "=r" (__res)); \
1023 else \
1024 __asm__ __volatile__( \
1025 ".set\tmips32\n\t" \
1026 "mfc0\t%0, " #source ", " #sel "\n\t" \
1027 ".set\tmips0\n\t" \
1028 : "=r" (__res)); \
1029 __res; \
1030})
1031
1032#define __read_64bit_c0_register(source, sel) \
1033({ unsigned long long __res; \
1034 if (sizeof(unsigned long) == 4) \
1035 __res = __read_64bit_c0_split(source, sel); \
1036 else if (sel == 0) \
1037 __asm__ __volatile__( \
1038 ".set\tmips3\n\t" \
1039 "dmfc0\t%0, " #source "\n\t" \
1040 ".set\tmips0" \
1041 : "=r" (__res)); \
1042 else \
1043 __asm__ __volatile__( \
1044 ".set\tmips64\n\t" \
1045 "dmfc0\t%0, " #source ", " #sel "\n\t" \
1046 ".set\tmips0" \
1047 : "=r" (__res)); \
1048 __res; \
1049})
1050
1051#define __write_32bit_c0_register(register, sel, value) \
1052do { \
1053 if (sel == 0) \
1054 __asm__ __volatile__( \
1055 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001056 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 else \
1058 __asm__ __volatile__( \
1059 ".set\tmips32\n\t" \
1060 "mtc0\t%z0, " #register ", " #sel "\n\t" \
1061 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001062 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063} while (0)
1064
1065#define __write_64bit_c0_register(register, sel, value) \
1066do { \
1067 if (sizeof(unsigned long) == 4) \
1068 __write_64bit_c0_split(register, sel, value); \
1069 else if (sel == 0) \
1070 __asm__ __volatile__( \
1071 ".set\tmips3\n\t" \
1072 "dmtc0\t%z0, " #register "\n\t" \
1073 ".set\tmips0" \
1074 : : "Jr" (value)); \
1075 else \
1076 __asm__ __volatile__( \
1077 ".set\tmips64\n\t" \
1078 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
1079 ".set\tmips0" \
1080 : : "Jr" (value)); \
1081} while (0)
1082
1083#define __read_ulong_c0_register(reg, sel) \
1084 ((sizeof(unsigned long) == 4) ? \
1085 (unsigned long) __read_32bit_c0_register(reg, sel) : \
1086 (unsigned long) __read_64bit_c0_register(reg, sel))
1087
1088#define __write_ulong_c0_register(reg, sel, val) \
1089do { \
1090 if (sizeof(unsigned long) == 4) \
1091 __write_32bit_c0_register(reg, sel, val); \
1092 else \
1093 __write_64bit_c0_register(reg, sel, val); \
1094} while (0)
1095
1096/*
1097 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1098 */
1099#define __read_32bit_c0_ctrl_register(source) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001100({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 __asm__ __volatile__( \
1102 "cfc0\t%0, " #source "\n\t" \
1103 : "=r" (__res)); \
1104 __res; \
1105})
1106
1107#define __write_32bit_c0_ctrl_register(register, value) \
1108do { \
1109 __asm__ __volatile__( \
1110 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001111 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112} while (0)
1113
1114/*
1115 * These versions are only needed for systems with more than 38 bits of
1116 * physical address space running the 32-bit kernel. That's none atm :-)
1117 */
1118#define __read_64bit_c0_split(source, sel) \
1119({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001120 unsigned long long __val; \
1121 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001123 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 if (sel == 0) \
1125 __asm__ __volatile__( \
1126 ".set\tmips64\n\t" \
1127 "dmfc0\t%M0, " #source "\n\t" \
1128 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001129 "dsra\t%M0, %M0, 32\n\t" \
1130 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001132 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 else \
1134 __asm__ __volatile__( \
1135 ".set\tmips64\n\t" \
1136 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
1137 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001138 "dsra\t%M0, %M0, 32\n\t" \
1139 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001141 : "=r" (__val)); \
1142 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001144 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145})
1146
1147#define __write_64bit_c0_split(source, sel, val) \
1148do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001149 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001151 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 if (sel == 0) \
1153 __asm__ __volatile__( \
1154 ".set\tmips64\n\t" \
1155 "dsll\t%L0, %L0, 32\n\t" \
1156 "dsrl\t%L0, %L0, 32\n\t" \
1157 "dsll\t%M0, %M0, 32\n\t" \
1158 "or\t%L0, %L0, %M0\n\t" \
1159 "dmtc0\t%L0, " #source "\n\t" \
1160 ".set\tmips0" \
1161 : : "r" (val)); \
1162 else \
1163 __asm__ __volatile__( \
1164 ".set\tmips64\n\t" \
1165 "dsll\t%L0, %L0, 32\n\t" \
1166 "dsrl\t%L0, %L0, 32\n\t" \
1167 "dsll\t%M0, %M0, 32\n\t" \
1168 "or\t%L0, %L0, %M0\n\t" \
1169 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
1170 ".set\tmips0" \
1171 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001172 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173} while (0)
1174
Steven J. Hill23d06e42014-11-13 09:51:59 -06001175#define __readx_32bit_c0_register(source) \
1176({ \
1177 unsigned int __res; \
1178 \
1179 __asm__ __volatile__( \
1180 " .set push \n" \
1181 " .set noat \n" \
1182 " .set mips32r2 \n" \
1183 " .insn \n" \
1184 " # mfhc0 $1, %1 \n" \
1185 " .word (0x40410000 | ((%1 & 0x1f) << 11)) \n" \
1186 " move %0, $1 \n" \
1187 " .set pop \n" \
1188 : "=r" (__res) \
1189 : "i" (source)); \
1190 __res; \
1191})
1192
1193#define __writex_32bit_c0_register(register, value) \
1194do { \
1195 __asm__ __volatile__( \
1196 " .set push \n" \
1197 " .set noat \n" \
1198 " .set mips32r2 \n" \
1199 " move $1, %0 \n" \
1200 " # mthc0 $1, %1 \n" \
1201 " .insn \n" \
1202 " .word (0x40c10000 | ((%1 & 0x1f) << 11)) \n" \
1203 " .set pop \n" \
1204 : \
1205 : "r" (value), "i" (register)); \
1206} while (0)
1207
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208#define read_c0_index() __read_32bit_c0_register($0, 0)
1209#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
1210
Ralf Baechle272bace2008-05-26 09:35:47 +01001211#define read_c0_random() __read_32bit_c0_register($1, 0)
1212#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
1213
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
1215#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
1216
Steven J. Hill23d06e42014-11-13 09:51:59 -06001217#define readx_c0_entrylo0() __readx_32bit_c0_register(2)
1218#define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
1219
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
1221#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
1222
Steven J. Hill23d06e42014-11-13 09:51:59 -06001223#define readx_c0_entrylo1() __readx_32bit_c0_register(3)
1224#define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
1225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226#define read_c0_conf() __read_32bit_c0_register($3, 0)
1227#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
1228
1229#define read_c0_context() __read_ulong_c0_register($4, 0)
1230#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
1231
James Hoganf18bdfa2016-05-11 13:50:52 +01001232#define read_c0_contextconfig() __read_32bit_c0_register($4, 1)
1233#define write_c0_contextconfig(val) __write_32bit_c0_register($4, 1, val)
1234
Ralf Baechlea3692022007-07-10 17:33:02 +01001235#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001236#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
Ralf Baechlea3692022007-07-10 17:33:02 +01001237
James Hoganf18bdfa2016-05-11 13:50:52 +01001238#define read_c0_xcontextconfig() __read_ulong_c0_register($4, 3)
1239#define write_c0_xcontextconfig(val) __write_ulong_c0_register($4, 3, val)
1240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
1242#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
1243
David Daney9fe2e9d2010-02-10 15:12:45 -08001244#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001245#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
David Daney9fe2e9d2010-02-10 15:12:45 -08001246
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247#define read_c0_wired() __read_32bit_c0_register($6, 0)
1248#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
1249
1250#define read_c0_info() __read_32bit_c0_register($7, 0)
1251
Ralf Baechle70342282013-01-22 12:59:30 +01001252#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
1254
Ralf Baechle15c4f672006-03-29 18:51:06 +01001255#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
1256#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
1257
James Hogane06a1542016-05-11 13:50:51 +01001258#define read_c0_badinstr() __read_32bit_c0_register($8, 1)
1259#define read_c0_badinstrp() __read_32bit_c0_register($8, 2)
1260
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261#define read_c0_count() __read_32bit_c0_register($9, 0)
1262#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
1263
Pete Popovbdf21b12005-07-14 17:47:57 +00001264#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
1265#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
1266
1267#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
1268#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
1269
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
1271#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
1272
1273#define read_c0_compare() __read_32bit_c0_register($11, 0)
1274#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
1275
Pete Popovbdf21b12005-07-14 17:47:57 +00001276#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
1277#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
1278
1279#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
1280#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechleb6336482014-05-23 16:29:44 +02001283
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
1285
1286#define read_c0_cause() __read_32bit_c0_register($13, 0)
1287#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1288
1289#define read_c0_epc() __read_ulong_c0_register($14, 0)
1290#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1291
1292#define read_c0_prid() __read_32bit_c0_register($15, 0)
1293
Paul Burton4dd8ee52014-01-15 10:31:47 +00001294#define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
1295
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296#define read_c0_config() __read_32bit_c0_register($16, 0)
1297#define read_c0_config1() __read_32bit_c0_register($16, 1)
1298#define read_c0_config2() __read_32bit_c0_register($16, 2)
1299#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001300#define read_c0_config4() __read_32bit_c0_register($16, 4)
1301#define read_c0_config5() __read_32bit_c0_register($16, 5)
1302#define read_c0_config6() __read_32bit_c0_register($16, 6)
1303#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1305#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1306#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1307#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001308#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1309#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1310#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1311#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
Markos Chandrasb55b9e22014-12-03 12:31:42 +00001313#define read_c0_lladdr() __read_ulong_c0_register($17, 0)
1314#define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
Paul Burtone19d5db2014-07-14 10:32:13 +01001315#define read_c0_maar() __read_ulong_c0_register($17, 1)
1316#define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
1317#define read_c0_maari() __read_32bit_c0_register($17, 2)
1318#define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
1319
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001321 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 */
1323#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1324#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1325#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1326#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1327#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1328#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1329#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1330#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1331#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1332#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1333#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1334#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1335#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1336#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1337#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1338#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1339
1340/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001341 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 */
1343#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1344#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1345#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1346#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1347#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1348#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1349#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1350#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1351
1352#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1353#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1354#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1355#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1356#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1357#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1358#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1359#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1360
1361#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1362#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1363
1364#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1365#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1366
1367#define read_c0_framemask() __read_32bit_c0_register($21, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001368#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370#define read_c0_diag() __read_32bit_c0_register($22, 0)
1371#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1372
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001373/* R10K CP0 Branch Diagnostic register is 64bits wide */
1374#define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
1375#define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
1376
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1378#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1379
1380#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1381#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1382
1383#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1384#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1385
1386#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1387#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1388
1389#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1390#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1391
1392#define read_c0_debug() __read_32bit_c0_register($23, 0)
1393#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1394
1395#define read_c0_depc() __read_ulong_c0_register($24, 0)
1396#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1397
1398/*
1399 * MIPS32 / MIPS64 performance counters
1400 */
1401#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001402#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001404#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001405#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1406#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001408#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
Ralf Baechle70342282013-01-22 12:59:30 +01001410#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001411#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1412#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
Ralf Baechle70342282013-01-22 12:59:30 +01001414#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
Ralf Baechle70342282013-01-22 12:59:30 +01001416#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001417#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1418#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
Ralf Baechle70342282013-01-22 12:59:30 +01001420#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001422#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001423#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1424#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1427#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1428
1429#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001430#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
1432#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1433
1434#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001435#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
1437#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1438#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1439
Ralf Baechle41c594a2006-04-05 09:45:45 +01001440#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1441#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1442
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001443#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1444#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1445
1446#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1447#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1448
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1450#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1451
1452#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1453#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1454
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001455/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001456#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001457#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1458
1459#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1460#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1461
1462#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1463#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1464
1465#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1466#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1467
Ralf Baechle21a151d2007-10-11 23:46:15 +01001468#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001469#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1470
James Hogan37fb60f2016-05-11 13:50:50 +01001471#define read_c0_ebase_64() __read_64bit_c0_register($15, 1)
1472#define write_c0_ebase_64(val) __write_64bit_c0_register($15, 1, val)
1473
James Hogan9b3274b2015-02-02 11:45:08 +00001474#define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
1475#define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
1476
Steven J. Hill4a0156f2013-11-14 16:12:24 +00001477/* MIPSR3 */
1478#define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1479#define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1480
1481#define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1482#define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1483
1484#define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1485#define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
David Daneyed918c22008-12-11 15:33:24 -08001486
Markos Chandras87d08bc2014-07-14 10:14:04 +01001487/* Hardware Page Table Walker */
1488#define read_c0_pwbase() __read_ulong_c0_register($5, 5)
1489#define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
1490
1491#define read_c0_pwfield() __read_ulong_c0_register($5, 6)
1492#define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
1493
1494#define read_c0_pwsize() __read_ulong_c0_register($5, 7)
1495#define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
1496
1497#define read_c0_pwctl() __read_32bit_c0_register($6, 6)
1498#define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
1499
Huacai Chen380cd582016-03-03 09:45:12 +08001500#define read_c0_pgd() __read_64bit_c0_register($9, 7)
1501#define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val)
1502
1503#define read_c0_kpgd() __read_64bit_c0_register($31, 7)
1504#define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val)
1505
David Daneyed918c22008-12-11 15:33:24 -08001506/* Cavium OCTEON (cnMIPS) */
1507#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1508#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1509
1510#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1511#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1512
1513#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001514#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
David Daneyed918c22008-12-11 15:33:24 -08001515/*
Ralf Baechle70342282013-01-22 12:59:30 +01001516 * The cacheerr registers are not standardized. On OCTEON, they are
David Daneyed918c22008-12-11 15:33:24 -08001517 * 64 bits wide.
1518 */
1519#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1520#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1521
1522#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1523#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1524
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001525/* BMIPS3300 */
1526#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1527#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1528
1529#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1530#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1531
1532#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1533#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1534
Kevin Cernekee020232f2011-11-16 01:25:44 +00001535/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001536#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1537#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1538
1539#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1540#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1541
1542#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1543#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1544
1545#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1546#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1547
1548#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1549#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1550
1551/* BMIPS5000 */
1552#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1553#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1554
1555#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1556#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1557
1558#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1559#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1560
1561#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1562#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1563
1564#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1565#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1566
1567#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1568#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1569
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570/*
1571 * Macros to access the floating point coprocessor control registers
1572 */
Manuel Lauss842dfc12014-11-07 14:13:54 +01001573#define _read_32bit_cp1_register(source, gas_hardfloat) \
Steven J. Hillb9688312013-01-12 23:29:27 +00001574({ \
Ralf Baechlec46a2f02015-07-15 11:48:15 +02001575 unsigned int __res; \
Steven J. Hillb9688312013-01-12 23:29:27 +00001576 \
1577 __asm__ __volatile__( \
1578 " .set push \n" \
1579 " .set reorder \n" \
1580 " # gas fails to assemble cfc1 for some archs, \n" \
1581 " # like Octeon. \n" \
1582 " .set mips1 \n" \
Manuel Lauss842dfc12014-11-07 14:13:54 +01001583 " "STR(gas_hardfloat)" \n" \
Steven J. Hillb9688312013-01-12 23:29:27 +00001584 " cfc1 %0,"STR(source)" \n" \
1585 " .set pop \n" \
1586 : "=r" (__res)); \
1587 __res; \
1588})
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
James Hogan5e320332015-01-30 15:40:19 +00001590#define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
1591do { \
1592 __asm__ __volatile__( \
1593 " .set push \n" \
1594 " .set reorder \n" \
1595 " "STR(gas_hardfloat)" \n" \
1596 " ctc1 %0,"STR(dest)" \n" \
1597 " .set pop \n" \
1598 : : "r" (val)); \
1599} while (0)
1600
Manuel Lauss842dfc12014-11-07 14:13:54 +01001601#ifdef GAS_HAS_SET_HARDFLOAT
1602#define read_32bit_cp1_register(source) \
1603 _read_32bit_cp1_register(source, .set hardfloat)
James Hogan5e320332015-01-30 15:40:19 +00001604#define write_32bit_cp1_register(dest, val) \
1605 _write_32bit_cp1_register(dest, val, .set hardfloat)
Manuel Lauss842dfc12014-11-07 14:13:54 +01001606#else
1607#define read_32bit_cp1_register(source) \
1608 _read_32bit_cp1_register(source, )
James Hogan5e320332015-01-30 15:40:19 +00001609#define write_32bit_cp1_register(dest, val) \
1610 _write_32bit_cp1_register(dest, val, )
Manuel Lauss842dfc12014-11-07 14:13:54 +01001611#endif
1612
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001613#ifdef HAVE_AS_DSP
1614#define rddsp(mask) \
1615({ \
1616 unsigned int __dspctl; \
1617 \
1618 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001619 " .set push \n" \
1620 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001621 " rddsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001622 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001623 : "=r" (__dspctl) \
1624 : "i" (mask)); \
1625 __dspctl; \
1626})
1627
1628#define wrdsp(val, mask) \
1629do { \
1630 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001631 " .set push \n" \
1632 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001633 " wrdsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001634 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001635 : \
1636 : "r" (val), "i" (mask)); \
1637} while (0)
1638
Florian Fainelli63c2b682013-03-18 15:56:10 +00001639#define mflo0() \
1640({ \
1641 long mflo0; \
1642 __asm__( \
1643 " .set push \n" \
1644 " .set dsp \n" \
1645 " mflo %0, $ac0 \n" \
1646 " .set pop \n" \
1647 : "=r" (mflo0)); \
1648 mflo0; \
1649})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001650
Florian Fainelli63c2b682013-03-18 15:56:10 +00001651#define mflo1() \
1652({ \
1653 long mflo1; \
1654 __asm__( \
1655 " .set push \n" \
1656 " .set dsp \n" \
1657 " mflo %0, $ac1 \n" \
1658 " .set pop \n" \
1659 : "=r" (mflo1)); \
1660 mflo1; \
1661})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001662
Florian Fainelli63c2b682013-03-18 15:56:10 +00001663#define mflo2() \
1664({ \
1665 long mflo2; \
1666 __asm__( \
1667 " .set push \n" \
1668 " .set dsp \n" \
1669 " mflo %0, $ac2 \n" \
1670 " .set pop \n" \
1671 : "=r" (mflo2)); \
1672 mflo2; \
1673})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001674
Florian Fainelli63c2b682013-03-18 15:56:10 +00001675#define mflo3() \
1676({ \
1677 long mflo3; \
1678 __asm__( \
1679 " .set push \n" \
1680 " .set dsp \n" \
1681 " mflo %0, $ac3 \n" \
1682 " .set pop \n" \
1683 : "=r" (mflo3)); \
1684 mflo3; \
1685})
1686
1687#define mfhi0() \
1688({ \
1689 long mfhi0; \
1690 __asm__( \
1691 " .set push \n" \
1692 " .set dsp \n" \
1693 " mfhi %0, $ac0 \n" \
1694 " .set pop \n" \
1695 : "=r" (mfhi0)); \
1696 mfhi0; \
1697})
1698
1699#define mfhi1() \
1700({ \
1701 long mfhi1; \
1702 __asm__( \
1703 " .set push \n" \
1704 " .set dsp \n" \
1705 " mfhi %0, $ac1 \n" \
1706 " .set pop \n" \
1707 : "=r" (mfhi1)); \
1708 mfhi1; \
1709})
1710
1711#define mfhi2() \
1712({ \
1713 long mfhi2; \
1714 __asm__( \
1715 " .set push \n" \
1716 " .set dsp \n" \
1717 " mfhi %0, $ac2 \n" \
1718 " .set pop \n" \
1719 : "=r" (mfhi2)); \
1720 mfhi2; \
1721})
1722
1723#define mfhi3() \
1724({ \
1725 long mfhi3; \
1726 __asm__( \
1727 " .set push \n" \
1728 " .set dsp \n" \
1729 " mfhi %0, $ac3 \n" \
1730 " .set pop \n" \
1731 : "=r" (mfhi3)); \
1732 mfhi3; \
1733})
1734
1735
1736#define mtlo0(x) \
1737({ \
1738 __asm__( \
1739 " .set push \n" \
1740 " .set dsp \n" \
1741 " mtlo %0, $ac0 \n" \
1742 " .set pop \n" \
1743 : \
1744 : "r" (x)); \
1745})
1746
1747#define mtlo1(x) \
1748({ \
1749 __asm__( \
1750 " .set push \n" \
1751 " .set dsp \n" \
1752 " mtlo %0, $ac1 \n" \
1753 " .set pop \n" \
1754 : \
1755 : "r" (x)); \
1756})
1757
1758#define mtlo2(x) \
1759({ \
1760 __asm__( \
1761 " .set push \n" \
1762 " .set dsp \n" \
1763 " mtlo %0, $ac2 \n" \
1764 " .set pop \n" \
1765 : \
1766 : "r" (x)); \
1767})
1768
1769#define mtlo3(x) \
1770({ \
1771 __asm__( \
1772 " .set push \n" \
1773 " .set dsp \n" \
1774 " mtlo %0, $ac3 \n" \
1775 " .set pop \n" \
1776 : \
1777 : "r" (x)); \
1778})
1779
1780#define mthi0(x) \
1781({ \
1782 __asm__( \
1783 " .set push \n" \
1784 " .set dsp \n" \
1785 " mthi %0, $ac0 \n" \
1786 " .set pop \n" \
1787 : \
1788 : "r" (x)); \
1789})
1790
1791#define mthi1(x) \
1792({ \
1793 __asm__( \
1794 " .set push \n" \
1795 " .set dsp \n" \
1796 " mthi %0, $ac1 \n" \
1797 " .set pop \n" \
1798 : \
1799 : "r" (x)); \
1800})
1801
1802#define mthi2(x) \
1803({ \
1804 __asm__( \
1805 " .set push \n" \
1806 " .set dsp \n" \
1807 " mthi %0, $ac2 \n" \
1808 " .set pop \n" \
1809 : \
1810 : "r" (x)); \
1811})
1812
1813#define mthi3(x) \
1814({ \
1815 __asm__( \
1816 " .set push \n" \
1817 " .set dsp \n" \
1818 " mthi %0, $ac3 \n" \
1819 " .set pop \n" \
1820 : \
1821 : "r" (x)); \
1822})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001823
1824#else
1825
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001826#ifdef CONFIG_CPU_MICROMIPS
1827#define rddsp(mask) \
1828({ \
1829 unsigned int __res; \
1830 \
1831 __asm__ __volatile__( \
1832 " .set push \n" \
1833 " .set noat \n" \
1834 " # rddsp $1, %x1 \n" \
1835 " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
1836 " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
1837 " move %0, $1 \n" \
1838 " .set pop \n" \
1839 : "=r" (__res) \
1840 : "i" (mask)); \
1841 __res; \
1842})
1843
1844#define wrdsp(val, mask) \
1845do { \
1846 __asm__ __volatile__( \
1847 " .set push \n" \
1848 " .set noat \n" \
1849 " move $1, %0 \n" \
1850 " # wrdsp $1, %x1 \n" \
1851 " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
1852 " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
1853 " .set pop \n" \
1854 : \
1855 : "r" (val), "i" (mask)); \
1856} while (0)
1857
1858#define _umips_dsp_mfxxx(ins) \
1859({ \
1860 unsigned long __treg; \
1861 \
1862 __asm__ __volatile__( \
1863 " .set push \n" \
1864 " .set noat \n" \
1865 " .hword 0x0001 \n" \
1866 " .hword %x1 \n" \
1867 " move %0, $1 \n" \
1868 " .set pop \n" \
1869 : "=r" (__treg) \
1870 : "i" (ins)); \
1871 __treg; \
1872})
1873
1874#define _umips_dsp_mtxxx(val, ins) \
1875do { \
1876 __asm__ __volatile__( \
1877 " .set push \n" \
1878 " .set noat \n" \
1879 " move $1, %0 \n" \
1880 " .hword 0x0001 \n" \
1881 " .hword %x1 \n" \
1882 " .set pop \n" \
1883 : \
1884 : "r" (val), "i" (ins)); \
1885} while (0)
1886
1887#define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
1888#define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
1889
1890#define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
1891#define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
1892
1893#define mflo0() _umips_dsp_mflo(0)
1894#define mflo1() _umips_dsp_mflo(1)
1895#define mflo2() _umips_dsp_mflo(2)
1896#define mflo3() _umips_dsp_mflo(3)
1897
1898#define mfhi0() _umips_dsp_mfhi(0)
1899#define mfhi1() _umips_dsp_mfhi(1)
1900#define mfhi2() _umips_dsp_mfhi(2)
1901#define mfhi3() _umips_dsp_mfhi(3)
1902
1903#define mtlo0(x) _umips_dsp_mtlo(x, 0)
1904#define mtlo1(x) _umips_dsp_mtlo(x, 1)
1905#define mtlo2(x) _umips_dsp_mtlo(x, 2)
1906#define mtlo3(x) _umips_dsp_mtlo(x, 3)
1907
1908#define mthi0(x) _umips_dsp_mthi(x, 0)
1909#define mthi1(x) _umips_dsp_mthi(x, 1)
1910#define mthi2(x) _umips_dsp_mthi(x, 2)
1911#define mthi3(x) _umips_dsp_mthi(x, 3)
1912
1913#else /* !CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001914#define rddsp(mask) \
1915({ \
1916 unsigned int __res; \
1917 \
1918 __asm__ __volatile__( \
1919 " .set push \n" \
1920 " .set noat \n" \
1921 " # rddsp $1, %x1 \n" \
1922 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1923 " move %0, $1 \n" \
1924 " .set pop \n" \
1925 : "=r" (__res) \
1926 : "i" (mask)); \
1927 __res; \
1928})
1929
1930#define wrdsp(val, mask) \
1931do { \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001932 __asm__ __volatile__( \
1933 " .set push \n" \
1934 " .set noat \n" \
1935 " move $1, %0 \n" \
1936 " # wrdsp $1, %x1 \n" \
Ralf Baechle26487952005-12-07 17:52:40 +00001937 " .word 0x7c2004f8 | (%x1 << 11) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001938 " .set pop \n" \
1939 : \
1940 : "r" (val), "i" (mask)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001941} while (0)
1942
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001943#define _dsp_mfxxx(ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001944({ \
1945 unsigned long __treg; \
1946 \
1947 __asm__ __volatile__( \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001948 " .set push \n" \
1949 " .set noat \n" \
1950 " .word (0x00000810 | %1) \n" \
1951 " move %0, $1 \n" \
1952 " .set pop \n" \
1953 : "=r" (__treg) \
1954 : "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001955 __treg; \
1956})
1957
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001958#define _dsp_mtxxx(val, ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001959do { \
1960 __asm__ __volatile__( \
1961 " .set push \n" \
1962 " .set noat \n" \
1963 " move $1, %0 \n" \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001964 " .word (0x00200011 | %1) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001965 " .set pop \n" \
1966 : \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001967 : "r" (val), "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001968} while (0)
1969
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001970#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
1971#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001972
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001973#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
1974#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001975
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001976#define mflo0() _dsp_mflo(0)
1977#define mflo1() _dsp_mflo(1)
1978#define mflo2() _dsp_mflo(2)
1979#define mflo3() _dsp_mflo(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001980
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001981#define mfhi0() _dsp_mfhi(0)
1982#define mfhi1() _dsp_mfhi(1)
1983#define mfhi2() _dsp_mfhi(2)
1984#define mfhi3() _dsp_mfhi(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001985
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001986#define mtlo0(x) _dsp_mtlo(x, 0)
1987#define mtlo1(x) _dsp_mtlo(x, 1)
1988#define mtlo2(x) _dsp_mtlo(x, 2)
1989#define mtlo3(x) _dsp_mtlo(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001990
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001991#define mthi0(x) _dsp_mthi(x, 0)
1992#define mthi1(x) _dsp_mthi(x, 1)
1993#define mthi2(x) _dsp_mthi(x, 2)
1994#define mthi3(x) _dsp_mthi(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001995
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001996#endif /* CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001997#endif
1998
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999/*
2000 * TLB operations.
2001 *
2002 * It is responsibility of the caller to take care of any TLB hazards.
2003 */
2004static inline void tlb_probe(void)
2005{
2006 __asm__ __volatile__(
2007 ".set noreorder\n\t"
2008 "tlbp\n\t"
2009 ".set reorder");
2010}
2011
2012static inline void tlb_read(void)
2013{
Marc St-Jean9267a302007-06-14 15:55:31 -06002014#if MIPS34K_MISSED_ITLB_WAR
2015 int res = 0;
2016
2017 __asm__ __volatile__(
2018 " .set push \n"
2019 " .set noreorder \n"
2020 " .set noat \n"
2021 " .set mips32r2 \n"
2022 " .word 0x41610001 # dvpe $1 \n"
2023 " move %0, $1 \n"
2024 " ehb \n"
2025 " .set pop \n"
2026 : "=r" (res));
2027
2028 instruction_hazard();
2029#endif
2030
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 __asm__ __volatile__(
2032 ".set noreorder\n\t"
2033 "tlbr\n\t"
2034 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06002035
2036#if MIPS34K_MISSED_ITLB_WAR
2037 if ((res & _ULCAST_(1)))
2038 __asm__ __volatile__(
2039 " .set push \n"
2040 " .set noreorder \n"
2041 " .set noat \n"
2042 " .set mips32r2 \n"
2043 " .word 0x41600021 # evpe \n"
2044 " ehb \n"
2045 " .set pop \n");
2046#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047}
2048
2049static inline void tlb_write_indexed(void)
2050{
2051 __asm__ __volatile__(
2052 ".set noreorder\n\t"
2053 "tlbwi\n\t"
2054 ".set reorder");
2055}
2056
2057static inline void tlb_write_random(void)
2058{
2059 __asm__ __volatile__(
2060 ".set noreorder\n\t"
2061 "tlbwr\n\t"
2062 ".set reorder");
2063}
2064
2065/*
2066 * Manipulate bits in a c0 register.
2067 */
2068#define __BUILD_SET_C0(name) \
2069static inline unsigned int \
2070set_c0_##name(unsigned int set) \
2071{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002072 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 \
2074 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002075 new = res | set; \
2076 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 \
2078 return res; \
2079} \
2080 \
2081static inline unsigned int \
2082clear_c0_##name(unsigned int clear) \
2083{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002084 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 \
2086 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002087 new = res & ~clear; \
2088 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 \
2090 return res; \
2091} \
2092 \
2093static inline unsigned int \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002094change_c0_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002096 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 \
2098 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002099 new = res & ~change; \
2100 new |= (val & change); \
2101 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 \
2103 return res; \
2104}
2105
2106__BUILD_SET_C0(status)
2107__BUILD_SET_C0(cause)
2108__BUILD_SET_C0(config)
Paul Burton7f65afb2014-01-27 15:23:09 +00002109__BUILD_SET_C0(config5)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00002111__BUILD_SET_C0(intctl)
2112__BUILD_SET_C0(srsmap)
Steven J. Hilla5770df2015-02-19 10:18:52 -06002113__BUILD_SET_C0(pagegrain)
Kevin Cernekee020232f2011-11-16 01:25:44 +00002114__BUILD_SET_C0(brcm_config_0)
2115__BUILD_SET_C0(brcm_bus_pll)
2116__BUILD_SET_C0(brcm_reset)
2117__BUILD_SET_C0(brcm_cmt_intr)
2118__BUILD_SET_C0(brcm_cmt_ctrl)
2119__BUILD_SET_C0(brcm_config)
2120__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121
David Daney45b585c2014-05-28 23:52:10 +02002122/*
2123 * Return low 10 bits of ebase.
2124 * Note that under KVM (MIPSVZ) this returns vcpu id.
2125 */
2126static inline unsigned int get_ebase_cpunum(void)
2127{
James Hogan37af2f32016-05-11 13:50:49 +01002128 return read_c0_ebase() & MIPS_EBASE_CPUNUM;
David Daney45b585c2014-05-28 23:52:10 +02002129}
2130
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131#endif /* !__ASSEMBLY__ */
2132
2133#endif /* _ASM_MIPSREGS_H */