blob: 6b76012ded1a1a485459f5064c5511c43f2aec36 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010068#define VBLANK_EVASION_TIME_US 100
69
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020070/**
71 * intel_pipe_update_start() - start update of a set of display registers
72 * @crtc: the crtc of which the registers are going to be updated
73 * @start_vbl_count: vblank counter return pointer used for error checking
74 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
81 * avoid random delays. The value written to @start_vbl_count should be
82 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020083 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020084void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085{
Ville Syrjälä124abe02015-09-08 13:40:45 +030086 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 long timeout = msecs_to_jiffies_timeout(1);
88 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030089 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090 DEFINE_WAIT(wait);
91
Ville Syrjälä124abe02015-09-08 13:40:45 +030092 vblank_start = adjusted_mode->crtc_vblank_start;
93 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 vblank_start = DIV_ROUND_UP(vblank_start, 2);
95
96 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010097 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
98 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 max = vblank_start - 1;
100
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200101 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200102
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100106 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Jesse Barnesd637ce32015-09-17 08:08:32 -0700109 crtc->debug.min_vbl = min;
110 crtc->debug.max_vbl = max;
111 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300112
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300113 for (;;) {
114 /*
115 * prepare_to_wait() has a memory barrier, which guarantees
116 * other CPUs can see the task state update by the time we
117 * read the scanline.
118 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300119 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300120
121 scanline = intel_get_crtc_scanline(crtc);
122 if (scanline < min || scanline > max)
123 break;
124
125 if (timeout <= 0) {
126 DRM_ERROR("Potential atomic update failure on pipe %c\n",
127 pipe_name(crtc->pipe));
128 break;
129 }
130
131 local_irq_enable();
132
133 timeout = schedule_timeout(timeout);
134
135 local_irq_disable();
136 }
137
Ville Syrjälä210871b2014-05-22 19:00:50 +0300138 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100140 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barneseb120ef2015-09-15 14:19:32 -0700142 crtc->debug.scanline_start = scanline;
143 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200144 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300145
Jesse Barnesd637ce32015-09-17 08:08:32 -0700146 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300147}
148
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200149/**
150 * intel_pipe_update_end() - end update of a set of display registers
151 * @crtc: the crtc of which the registers were updated
152 * @start_vbl_count: start vblank counter (used for error checking)
153 *
154 * Mark the end of an update started with intel_pipe_update_start(). This
155 * re-enables interrupts and verifies the update was actually completed
156 * before a vblank using the value of @start_vbl_count.
157 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200158void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300159{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200162 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300165
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200166 if (work) {
167 work->flip_queued_vblank = end_vbl_count;
168 smp_mb__before_atomic();
169 atomic_set(&work->pending, 1);
170 }
171
Jesse Barnesd637ce32015-09-17 08:08:32 -0700172 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300173
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200174 /* We're still in the vblank-evade critical section, this can't race.
175 * Would be slightly nice to just grab the vblank count and arm the
176 * event outside of the critical section - the spinlock might spin for a
177 * while ... */
178 if (crtc->base.state->event) {
179 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
180
181 spin_lock(&crtc->base.dev->event_lock);
182 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
183 spin_unlock(&crtc->base.dev->event_lock);
184
185 crtc->base.state->event = NULL;
186 }
187
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300188 local_irq_enable();
189
Bing Niua94f2b92017-03-08 15:14:03 -0500190 if (intel_vgpu_active(dev_priv))
191 return;
192
Jesse Barneseb120ef2015-09-15 14:19:32 -0700193 if (crtc->debug.start_vbl_count &&
194 crtc->debug.start_vbl_count != end_vbl_count) {
195 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
196 pipe_name(pipe), crtc->debug.start_vbl_count,
197 end_vbl_count,
198 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
199 crtc->debug.min_vbl, crtc->debug.max_vbl,
200 crtc->debug.scanline_start, scanline_end);
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100201 } else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
202 VBLANK_EVASION_TIME_US)
203 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
204 pipe_name(pipe),
205 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
206 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300207}
208
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800209static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100210skl_update_plane(struct drm_plane *drm_plane,
211 const struct intel_crtc_state *crtc_state,
212 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000213{
214 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100215 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000216 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100217 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200218 enum plane_id plane_id = intel_plane->id;
219 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200220 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100221 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200222 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200223 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200224 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300225 int crtc_x = plane_state->base.dst.x1;
226 int crtc_y = plane_state->base.dst.y1;
227 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
228 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200229 uint32_t x = plane_state->main.x;
230 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300231 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
232 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200233 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000234
Ville Syrjälä6687c902015-09-15 13:16:41 +0300235 /* Sizes are 0 based */
236 src_w--;
237 src_h--;
238 crtc_w--;
239 crtc_h--;
240
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200241 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
242
Ville Syrjälä78587de2017-03-09 17:44:32 +0200243 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200244 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
245 PLANE_COLOR_PIPE_GAMMA_ENABLE |
246 PLANE_COLOR_PIPE_CSC_ENABLE |
247 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200248 }
249
250 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200251 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
252 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
253 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200254 }
255
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200256 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
257 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
258 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700259
260 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100261 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100262 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300263 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700264
Imre Deak7494bcd2016-05-12 16:18:49 +0300265 scaler = &crtc_state->scaler_state.scalers[scaler_id];
266
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200267 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
268 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
269 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
270 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
271 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
272 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700273
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200274 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700275 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200276 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700277 }
278
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200279 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
280 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
281 intel_plane_ggtt_offset(plane_state) + surf_addr);
282 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
283
284 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000285}
286
287static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200288skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000289{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300290 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100291 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300292 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200293 enum plane_id plane_id = intel_plane->id;
294 enum pipe pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200295 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000296
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200297 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000298
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200299 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
300
301 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
302 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
303
304 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000305}
306
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000307static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300308chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
309{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100310 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200311 enum plane_id plane_id = intel_plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300312
313 /* Seems RGB data bypasses the CSC always */
314 if (!format_is_yuv(format))
315 return;
316
317 /*
318 * BT.601 limited range YCbCr -> full range RGB
319 *
320 * |r| | 6537 4769 0| |cr |
321 * |g| = |-3330 4769 -1605| x |y-64|
322 * |b| | 0 4769 8263| |cb |
323 *
324 * Cb and Cr apparently come in as signed already, so no
325 * need for any offset. For Y we need to remove the offset.
326 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200327 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
328 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
329 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300330
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200331 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
332 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
333 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
334 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
335 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300336
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200337 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
338 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
339 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300340
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200341 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
342 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
343 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300344}
345
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200346static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
347 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700348{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200349 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200350 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100351 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200352 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700353
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200354 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700355
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200356 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700357 case DRM_FORMAT_YUYV:
358 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
359 break;
360 case DRM_FORMAT_YVYU:
361 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
362 break;
363 case DRM_FORMAT_UYVY:
364 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
365 break;
366 case DRM_FORMAT_VYUY:
367 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
368 break;
369 case DRM_FORMAT_RGB565:
370 sprctl |= SP_FORMAT_BGR565;
371 break;
372 case DRM_FORMAT_XRGB8888:
373 sprctl |= SP_FORMAT_BGRX8888;
374 break;
375 case DRM_FORMAT_ARGB8888:
376 sprctl |= SP_FORMAT_BGRA8888;
377 break;
378 case DRM_FORMAT_XBGR2101010:
379 sprctl |= SP_FORMAT_RGBX1010102;
380 break;
381 case DRM_FORMAT_ABGR2101010:
382 sprctl |= SP_FORMAT_RGBA1010102;
383 break;
384 case DRM_FORMAT_XBGR8888:
385 sprctl |= SP_FORMAT_RGBX8888;
386 break;
387 case DRM_FORMAT_ABGR8888:
388 sprctl |= SP_FORMAT_RGBA8888;
389 break;
390 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200391 MISSING_CASE(fb->format->format);
392 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700393 }
394
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200395 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700396 sprctl |= SP_TILED;
397
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200398 if (rotation & DRM_ROTATE_180)
399 sprctl |= SP_ROTATE_180;
400
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200401 if (rotation & DRM_REFLECT_X)
402 sprctl |= SP_MIRROR;
403
Ville Syrjälä78587de2017-03-09 17:44:32 +0200404 if (key->flags & I915_SET_COLORKEY_SOURCE)
405 sprctl |= SP_SOURCE_KEY;
406
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200407 return sprctl;
408}
409
410static void
411vlv_update_plane(struct drm_plane *dplane,
412 const struct intel_crtc_state *crtc_state,
413 const struct intel_plane_state *plane_state)
414{
415 struct drm_device *dev = dplane->dev;
416 struct drm_i915_private *dev_priv = to_i915(dev);
417 struct intel_plane *intel_plane = to_intel_plane(dplane);
418 struct drm_framebuffer *fb = plane_state->base.fb;
419 enum pipe pipe = intel_plane->pipe;
420 enum plane_id plane_id = intel_plane->id;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200421 u32 sprctl = plane_state->ctl;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200422 u32 sprsurf_offset, linear_offset;
423 unsigned int rotation = plane_state->base.rotation;
424 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
425 int crtc_x = plane_state->base.dst.x1;
426 int crtc_y = plane_state->base.dst.y1;
427 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
428 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
429 uint32_t x = plane_state->base.src.x1 >> 16;
430 uint32_t y = plane_state->base.src.y1 >> 16;
431 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
432 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
433 unsigned long irqflags;
434
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700435 /* Sizes are 0 based */
436 src_w--;
437 src_h--;
438 crtc_w--;
439 crtc_h--;
440
Ville Syrjälä29490562016-01-20 18:02:50 +0200441 intel_add_fb_offsets(&x, &y, plane_state, 0);
442 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700443
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200444 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530445 x += src_w;
446 y += src_h;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200447 } else if (rotation & DRM_REFLECT_X) {
448 x += src_w;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530449 }
450
Ville Syrjälä29490562016-01-20 18:02:50 +0200451 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300452
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200453 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
454
Ville Syrjälä78587de2017-03-09 17:44:32 +0200455 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
456 chv_update_csc(intel_plane, fb->format->format);
457
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200458 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200459 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
460 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
461 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200462 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200463 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
464 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200465
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200466 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200467 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700468 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200469 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700470
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200471 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300472
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200473 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
474 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
475 I915_WRITE_FW(SPSURF(pipe, plane_id),
476 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
477 POSTING_READ_FW(SPSURF(pipe, plane_id));
478
479 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700480}
481
482static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200483vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700484{
485 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100486 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700487 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200488 enum pipe pipe = intel_plane->pipe;
489 enum plane_id plane_id = intel_plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200490 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700491
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200492 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200493
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200494 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
495
496 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
497 POSTING_READ_FW(SPSURF(pipe, plane_id));
498
499 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700500}
501
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200502static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
503 const struct intel_plane_state *plane_state)
504{
505 struct drm_i915_private *dev_priv =
506 to_i915(plane_state->base.plane->dev);
507 const struct drm_framebuffer *fb = plane_state->base.fb;
508 unsigned int rotation = plane_state->base.rotation;
509 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
510 u32 sprctl;
511
512 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
513
514 if (IS_IVYBRIDGE(dev_priv))
515 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
516
517 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
518 sprctl |= SPRITE_PIPE_CSC_ENABLE;
519
520 switch (fb->format->format) {
521 case DRM_FORMAT_XBGR8888:
522 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
523 break;
524 case DRM_FORMAT_XRGB8888:
525 sprctl |= SPRITE_FORMAT_RGBX888;
526 break;
527 case DRM_FORMAT_YUYV:
528 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
529 break;
530 case DRM_FORMAT_YVYU:
531 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
532 break;
533 case DRM_FORMAT_UYVY:
534 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
535 break;
536 case DRM_FORMAT_VYUY:
537 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
538 break;
539 default:
540 MISSING_CASE(fb->format->format);
541 return 0;
542 }
543
544 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
545 sprctl |= SPRITE_TILED;
546
547 if (rotation & DRM_ROTATE_180)
548 sprctl |= SPRITE_ROTATE_180;
549
550 if (key->flags & I915_SET_COLORKEY_DESTINATION)
551 sprctl |= SPRITE_DEST_KEY;
552 else if (key->flags & I915_SET_COLORKEY_SOURCE)
553 sprctl |= SPRITE_SOURCE_KEY;
554
555 return sprctl;
556}
557
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700558static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100559ivb_update_plane(struct drm_plane *plane,
560 const struct intel_crtc_state *crtc_state,
561 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800562{
563 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100564 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800565 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100566 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200567 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200568 u32 sprctl = plane_state->ctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200569 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200570 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100571 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300572 int crtc_x = plane_state->base.dst.x1;
573 int crtc_y = plane_state->base.dst.y1;
574 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
575 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
576 uint32_t x = plane_state->base.src.x1 >> 16;
577 uint32_t y = plane_state->base.src.y1 >> 16;
578 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
579 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200580 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800581
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800582 /* Sizes are 0 based */
583 src_w--;
584 src_h--;
585 crtc_w--;
586 crtc_h--;
587
Ville Syrjälä8553c182013-12-05 15:51:39 +0200588 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800589 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800590
Ville Syrjälä29490562016-01-20 18:02:50 +0200591 intel_add_fb_offsets(&x, &y, plane_state, 0);
592 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800593
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200594 /* HSW+ does this automagically in hardware */
595 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
596 rotation & DRM_ROTATE_180) {
597 x += src_w;
598 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530599 }
600
Ville Syrjälä29490562016-01-20 18:02:50 +0200601 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300602
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200603 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
604
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200605 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200606 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
607 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
608 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200609 }
610
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200611 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
612 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200613
Damien Lespiau5a35e992012-10-26 18:20:12 +0100614 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
615 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100616 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200617 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200618 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200619 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100620 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200621 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100622
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200623 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100624 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200625 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
626 I915_WRITE_FW(SPRCTL(pipe), sprctl);
627 I915_WRITE_FW(SPRSURF(pipe),
628 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
629 POSTING_READ_FW(SPRSURF(pipe));
630
631 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800632}
633
634static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200635ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800636{
637 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100638 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800639 struct intel_plane *intel_plane = to_intel_plane(plane);
640 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200641 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800642
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200643 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
644
645 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800646 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100647 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200648 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300649
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200650 I915_WRITE_FW(SPRSURF(pipe), 0);
651 POSTING_READ_FW(SPRSURF(pipe));
652
653 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800654}
655
Ville Syrjälä0a375142017-03-17 23:18:00 +0200656static u32 ilk_sprite_ctl(const struct intel_crtc_state *crtc_state,
657 const struct intel_plane_state *plane_state)
658{
659 struct drm_i915_private *dev_priv =
660 to_i915(plane_state->base.plane->dev);
661 const struct drm_framebuffer *fb = plane_state->base.fb;
662 unsigned int rotation = plane_state->base.rotation;
663 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
664 u32 dvscntr;
665
666 dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
667
668 if (IS_GEN6(dev_priv))
669 dvscntr |= DVS_TRICKLE_FEED_DISABLE;
670
671 switch (fb->format->format) {
672 case DRM_FORMAT_XBGR8888:
673 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
674 break;
675 case DRM_FORMAT_XRGB8888:
676 dvscntr |= DVS_FORMAT_RGBX888;
677 break;
678 case DRM_FORMAT_YUYV:
679 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
680 break;
681 case DRM_FORMAT_YVYU:
682 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
683 break;
684 case DRM_FORMAT_UYVY:
685 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
686 break;
687 case DRM_FORMAT_VYUY:
688 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
689 break;
690 default:
691 MISSING_CASE(fb->format->format);
692 return 0;
693 }
694
695 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
696 dvscntr |= DVS_TILED;
697
698 if (rotation & DRM_ROTATE_180)
699 dvscntr |= DVS_ROTATE_180;
700
701 if (key->flags & I915_SET_COLORKEY_DESTINATION)
702 dvscntr |= DVS_DEST_KEY;
703 else if (key->flags & I915_SET_COLORKEY_SOURCE)
704 dvscntr |= DVS_SOURCE_KEY;
705
706 return dvscntr;
707}
708
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800709static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100710ilk_update_plane(struct drm_plane *plane,
711 const struct intel_crtc_state *crtc_state,
712 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800713{
714 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100715 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800716 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100717 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200718 int pipe = intel_plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200719 u32 dvscntr = plane_state->ctl, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200720 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200721 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100722 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300723 int crtc_x = plane_state->base.dst.x1;
724 int crtc_y = plane_state->base.dst.y1;
725 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
726 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
727 uint32_t x = plane_state->base.src.x1 >> 16;
728 uint32_t y = plane_state->base.src.y1 >> 16;
729 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
730 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200731 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800732
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800733 /* Sizes are 0 based */
734 src_w--;
735 src_h--;
736 crtc_w--;
737 crtc_h--;
738
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100739 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200740 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800741 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
742
Ville Syrjälä29490562016-01-20 18:02:50 +0200743 intel_add_fb_offsets(&x, &y, plane_state, 0);
744 dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100745
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200746 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530747 x += src_w;
748 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530749 }
750
Ville Syrjälä29490562016-01-20 18:02:50 +0200751 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300752
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200753 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
754
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200755 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200756 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
757 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
758 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200759 }
760
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200761 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
762 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200763
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200764 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200765 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100766 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200767 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100768
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200769 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
770 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
771 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
772 I915_WRITE_FW(DVSSURF(pipe),
773 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
774 POSTING_READ_FW(DVSSURF(pipe));
775
776 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800777}
778
779static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200780ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800781{
782 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100783 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800784 struct intel_plane *intel_plane = to_intel_plane(plane);
785 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200786 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800787
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200788 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
789
790 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800791 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200792 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200793
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200794 I915_WRITE_FW(DVSSURF(pipe), 0);
795 POSTING_READ_FW(DVSSURF(pipe));
796
797 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800798}
799
Jesse Barnes8ea30862012-01-03 08:05:39 -0800800static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300801intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200802 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300803 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800804{
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100805 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200806 struct drm_crtc *crtc = state->base.crtc;
807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800808 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800809 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300810 int crtc_x, crtc_y;
811 unsigned int crtc_w, crtc_h;
812 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300813 struct drm_rect *src = &state->base.src;
814 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300815 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300816 int hscale, vscale;
817 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700818 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200819 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800820
Rob Clark1638d302016-11-05 11:08:08 -0400821 *src = drm_plane_state_src(&state->base);
822 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300823
Matt Ropercf4c7c12014-12-04 10:27:42 -0800824 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300825 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200826 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800827 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700828
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800829 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300830 if (intel_plane->pipe != intel_crtc->pipe) {
831 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800832 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300833 }
834
835 /* FIXME check all gen limits */
836 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
837 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
838 return -EINVAL;
839 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800840
Chandra Konduru225c2282015-05-18 16:18:44 -0700841 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100842 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700843 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200844 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700845 can_scale = 1;
846 min_scale = 1;
847 max_scale = skl_max_scale(intel_crtc, crtc_state);
848 } else {
849 can_scale = 0;
850 min_scale = DRM_PLANE_HELPER_NO_SCALING;
851 max_scale = DRM_PLANE_HELPER_NO_SCALING;
852 }
853 } else {
854 can_scale = intel_plane->can_scale;
855 max_scale = intel_plane->max_downscale << 16;
856 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
857 }
858
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300859 /*
860 * FIXME the following code does a bunch of fuzzy adjustments to the
861 * coordinates and sizes. We probably need some way to decide whether
862 * more strict checking should be done instead.
863 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300864 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800865 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530866
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300867 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300868 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300869
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300870 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300871 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800872
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300873 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800874
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300875 crtc_x = dst->x1;
876 crtc_y = dst->y1;
877 crtc_w = drm_rect_width(dst);
878 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100879
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300880 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300881 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300882 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300883 if (hscale < 0) {
884 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200885 drm_rect_debug_print("src: ", src, true);
886 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300887
888 return hscale;
889 }
890
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300891 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300892 if (vscale < 0) {
893 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200894 drm_rect_debug_print("src: ", src, true);
895 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300896
897 return vscale;
898 }
899
Ville Syrjälä17316932013-04-24 18:52:38 +0300900 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300901 drm_rect_adjust_size(src,
902 drm_rect_width(dst) * hscale - drm_rect_width(src),
903 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300904
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300905 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800906 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530907
Ville Syrjälä17316932013-04-24 18:52:38 +0300908 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800909 WARN_ON(src->x1 < (int) state->base.src_x ||
910 src->y1 < (int) state->base.src_y ||
911 src->x2 > (int) state->base.src_x + state->base.src_w ||
912 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300913
914 /*
915 * Hardware doesn't handle subpixel coordinates.
916 * Adjust to (macro)pixel boundary, but be careful not to
917 * increase the source viewport size, because that could
918 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300919 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300920 src_x = src->x1 >> 16;
921 src_w = drm_rect_width(src) >> 16;
922 src_y = src->y1 >> 16;
923 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300924
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200925 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300926 src_x &= ~1;
927 src_w &= ~1;
928
929 /*
930 * Must keep src and dst the
931 * same if we can't scale.
932 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700933 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300934 crtc_w &= ~1;
935
936 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300937 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300938 }
939 }
940
941 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300942 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300943 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200944 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300945
Chandra Konduru225c2282015-05-18 16:18:44 -0700946 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300947
948 /* FIXME interlacing min height is 6 */
949
950 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300951 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300952
953 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300954 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300955
Ville Syrjäläac484962016-01-20 21:05:26 +0200956 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300957
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100958 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700959 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300960 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
961 return -EINVAL;
962 }
963 }
964
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300965 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700966 src->x1 = src_x << 16;
967 src->x2 = (src_x + src_w) << 16;
968 src->y1 = src_y << 16;
969 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300970 }
971
972 dst->x1 = crtc_x;
973 dst->x2 = crtc_x + crtc_w;
974 dst->y1 = crtc_y;
975 dst->y2 = crtc_y + crtc_h;
976
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100977 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200978 ret = skl_check_plane_surface(state);
979 if (ret)
980 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200981
982 state->ctl = skl_plane_ctl(crtc_state, state);
983 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
984 state->ctl = vlv_sprite_ctl(crtc_state, state);
985 } else if (INTEL_GEN(dev_priv) >= 7) {
986 state->ctl = ivb_sprite_ctl(crtc_state, state);
987 } else {
988 state->ctl = ilk_sprite_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200989 }
990
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300991 return 0;
992}
993
Jesse Barnes8ea30862012-01-03 08:05:39 -0800994int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
995 struct drm_file *file_priv)
996{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100997 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800998 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800999 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001000 struct drm_plane_state *plane_state;
1001 struct drm_atomic_state *state;
1002 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001003 int ret = 0;
1004
Jesse Barnes8ea30862012-01-03 08:05:39 -08001005 /* Make sure we don't try to enable both src & dest simultaneously */
1006 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1007 return -EINVAL;
1008
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001009 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +02001010 set->flags & I915_SET_COLORKEY_DESTINATION)
1011 return -EINVAL;
1012
Rob Clark7707e652014-07-17 23:30:04 -04001013 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001014 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
1015 return -ENOENT;
1016
1017 drm_modeset_acquire_init(&ctx, 0);
1018
1019 state = drm_atomic_state_alloc(plane->dev);
1020 if (!state) {
1021 ret = -ENOMEM;
1022 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001023 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001024 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001025
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001026 while (1) {
1027 plane_state = drm_atomic_get_plane_state(state, plane);
1028 ret = PTR_ERR_OR_ZERO(plane_state);
1029 if (!ret) {
1030 to_intel_plane_state(plane_state)->ckey = *set;
1031 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001032 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001033
1034 if (ret != -EDEADLK)
1035 break;
1036
1037 drm_atomic_state_clear(state);
1038 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001039 }
1040
Chris Wilson08536952016-10-14 13:18:18 +01001041 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001042out:
1043 drm_modeset_drop_locks(&ctx);
1044 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001045 return ret;
1046}
1047
Damien Lespiaudada2d52015-05-12 16:13:22 +01001048static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001049 DRM_FORMAT_XRGB8888,
1050 DRM_FORMAT_YUYV,
1051 DRM_FORMAT_YVYU,
1052 DRM_FORMAT_UYVY,
1053 DRM_FORMAT_VYUY,
1054};
1055
Damien Lespiaudada2d52015-05-12 16:13:22 +01001056static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001057 DRM_FORMAT_XBGR8888,
1058 DRM_FORMAT_XRGB8888,
1059 DRM_FORMAT_YUYV,
1060 DRM_FORMAT_YVYU,
1061 DRM_FORMAT_UYVY,
1062 DRM_FORMAT_VYUY,
1063};
1064
Damien Lespiaudada2d52015-05-12 16:13:22 +01001065static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001066 DRM_FORMAT_RGB565,
1067 DRM_FORMAT_ABGR8888,
1068 DRM_FORMAT_ARGB8888,
1069 DRM_FORMAT_XBGR8888,
1070 DRM_FORMAT_XRGB8888,
1071 DRM_FORMAT_XBGR2101010,
1072 DRM_FORMAT_ABGR2101010,
1073 DRM_FORMAT_YUYV,
1074 DRM_FORMAT_YVYU,
1075 DRM_FORMAT_UYVY,
1076 DRM_FORMAT_VYUY,
1077};
1078
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001079static uint32_t skl_plane_formats[] = {
1080 DRM_FORMAT_RGB565,
1081 DRM_FORMAT_ABGR8888,
1082 DRM_FORMAT_ARGB8888,
1083 DRM_FORMAT_XBGR8888,
1084 DRM_FORMAT_XRGB8888,
1085 DRM_FORMAT_YUYV,
1086 DRM_FORMAT_YVYU,
1087 DRM_FORMAT_UYVY,
1088 DRM_FORMAT_VYUY,
1089};
1090
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001091struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001092intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001094{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001095 struct intel_plane *intel_plane = NULL;
1096 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001097 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001098 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001099 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001100 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001101 int ret;
1102
Daniel Vetterb14c5672013-09-19 12:18:32 +02001103 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001104 if (!intel_plane) {
1105 ret = -ENOMEM;
1106 goto fail;
1107 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001108
Matt Roper8e7d6882015-01-21 16:35:41 -08001109 state = intel_create_plane_state(&intel_plane->base);
1110 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001111 ret = -ENOMEM;
1112 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001113 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001114 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001115
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001116 if (INTEL_GEN(dev_priv) >= 9) {
1117 intel_plane->can_scale = true;
1118 state->scaler_id = -1;
1119
1120 intel_plane->update_plane = skl_update_plane;
1121 intel_plane->disable_plane = skl_disable_plane;
1122
1123 plane_formats = skl_plane_formats;
1124 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1125 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1126 intel_plane->can_scale = false;
1127 intel_plane->max_downscale = 1;
1128
1129 intel_plane->update_plane = vlv_update_plane;
1130 intel_plane->disable_plane = vlv_disable_plane;
1131
1132 plane_formats = vlv_plane_formats;
1133 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1134 } else if (INTEL_GEN(dev_priv) >= 7) {
1135 if (IS_IVYBRIDGE(dev_priv)) {
1136 intel_plane->can_scale = true;
1137 intel_plane->max_downscale = 2;
1138 } else {
1139 intel_plane->can_scale = false;
1140 intel_plane->max_downscale = 1;
1141 }
1142
1143 intel_plane->update_plane = ivb_update_plane;
1144 intel_plane->disable_plane = ivb_disable_plane;
1145
1146 plane_formats = snb_plane_formats;
1147 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1148 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001149 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001150 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001151
Chris Wilsond1686ae2012-04-10 11:41:49 +01001152 intel_plane->update_plane = ilk_update_plane;
1153 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001154
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001155 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001156 plane_formats = snb_plane_formats;
1157 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1158 } else {
1159 plane_formats = ilk_plane_formats;
1160 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1161 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001162 }
1163
Dave Airlie5481e272016-10-25 16:36:13 +10001164 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001165 supported_rotations =
1166 DRM_ROTATE_0 | DRM_ROTATE_90 |
1167 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001168 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1169 supported_rotations =
1170 DRM_ROTATE_0 | DRM_ROTATE_180 |
1171 DRM_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001172 } else {
1173 supported_rotations =
1174 DRM_ROTATE_0 | DRM_ROTATE_180;
1175 }
1176
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001177 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001178 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001179 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301180 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001181 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001182
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001183 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001184
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001185 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001186 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1187 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001188 plane_formats, num_plane_formats,
1189 DRM_PLANE_TYPE_OVERLAY,
1190 "plane %d%c", plane + 2, pipe_name(pipe));
1191 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001192 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1193 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001194 plane_formats, num_plane_formats,
1195 DRM_PLANE_TYPE_OVERLAY,
1196 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001197 if (ret)
1198 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001199
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001200 drm_plane_create_rotation_property(&intel_plane->base,
1201 DRM_ROTATE_0,
1202 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301203
Matt Roperea2c67b2014-12-23 10:41:52 -08001204 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1205
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001206 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001207
1208fail:
1209 kfree(state);
1210 kfree(intel_plane);
1211
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001212 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001213}