blob: 84e465a94a96310147367e1e45b57cc4c6f025b3 [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010026#include <linux/can/led.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020027#include <linux/clk.h>
28#include <linux/delay.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020029#include <linux/interrupt.h>
30#include <linux/io.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020031#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000032#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080033#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020034#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030035#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020036
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020037#define DRV_NAME "flexcan"
38
39/* 8 for RX fifo and 2 error handling */
40#define FLEXCAN_NAPI_WEIGHT (8 + 2)
41
42/* FLEXCAN module configuration register (CANMCR) bits */
43#define FLEXCAN_MCR_MDIS BIT(31)
44#define FLEXCAN_MCR_FRZ BIT(30)
45#define FLEXCAN_MCR_FEN BIT(29)
46#define FLEXCAN_MCR_HALT BIT(28)
47#define FLEXCAN_MCR_NOT_RDY BIT(27)
48#define FLEXCAN_MCR_WAK_MSK BIT(26)
49#define FLEXCAN_MCR_SOFTRST BIT(25)
50#define FLEXCAN_MCR_FRZ_ACK BIT(24)
51#define FLEXCAN_MCR_SUPV BIT(23)
52#define FLEXCAN_MCR_SLF_WAK BIT(22)
53#define FLEXCAN_MCR_WRN_EN BIT(21)
54#define FLEXCAN_MCR_LPM_ACK BIT(20)
55#define FLEXCAN_MCR_WAK_SRC BIT(19)
56#define FLEXCAN_MCR_DOZE BIT(18)
57#define FLEXCAN_MCR_SRX_DIS BIT(17)
Marc Kleine-Budde62d10862015-08-27 16:01:27 +020058#define FLEXCAN_MCR_IRMQ BIT(16)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020059#define FLEXCAN_MCR_LPRIO_EN BIT(13)
60#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Budde4c728d82014-09-02 16:54:17 +020061#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +020062#define FLEXCAN_MCR_IDAM_A (0x0 << 8)
63#define FLEXCAN_MCR_IDAM_B (0x1 << 8)
64#define FLEXCAN_MCR_IDAM_C (0x2 << 8)
65#define FLEXCAN_MCR_IDAM_D (0x3 << 8)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020066
67/* FLEXCAN control register (CANCTRL) bits */
68#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
69#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
70#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
71#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
72#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
73#define FLEXCAN_CTRL_ERR_MSK BIT(14)
74#define FLEXCAN_CTRL_CLK_SRC BIT(13)
75#define FLEXCAN_CTRL_LPB BIT(12)
76#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
77#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
78#define FLEXCAN_CTRL_SMP BIT(7)
79#define FLEXCAN_CTRL_BOFF_REC BIT(6)
80#define FLEXCAN_CTRL_TSYN BIT(5)
81#define FLEXCAN_CTRL_LBUF BIT(4)
82#define FLEXCAN_CTRL_LOM BIT(3)
83#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
84#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
85#define FLEXCAN_CTRL_ERR_STATE \
86 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
87 FLEXCAN_CTRL_BOFF_MSK)
88#define FLEXCAN_CTRL_ERR_ALL \
89 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
90
Stefan Agnercdce8442014-07-15 14:56:21 +020091/* FLEXCAN control register 2 (CTRL2) bits */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +020092#define FLEXCAN_CTRL2_ECRWRE BIT(29)
93#define FLEXCAN_CTRL2_WRMFRZ BIT(28)
94#define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
95#define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
96#define FLEXCAN_CTRL2_MRP BIT(18)
97#define FLEXCAN_CTRL2_RRS BIT(17)
98#define FLEXCAN_CTRL2_EACEN BIT(16)
Stefan Agnercdce8442014-07-15 14:56:21 +020099
100/* FLEXCAN memory error control register (MECR) bits */
101#define FLEXCAN_MECR_ECRWRDIS BIT(31)
102#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
103#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
104#define FLEXCAN_MECR_CEI_MSK BIT(16)
105#define FLEXCAN_MECR_HAERRIE BIT(15)
106#define FLEXCAN_MECR_FAERRIE BIT(14)
107#define FLEXCAN_MECR_EXTERRIE BIT(13)
108#define FLEXCAN_MECR_RERRDIS BIT(9)
109#define FLEXCAN_MECR_ECCDIS BIT(8)
110#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
111
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200112/* FLEXCAN error and status register (ESR) bits */
113#define FLEXCAN_ESR_TWRN_INT BIT(17)
114#define FLEXCAN_ESR_RWRN_INT BIT(16)
115#define FLEXCAN_ESR_BIT1_ERR BIT(15)
116#define FLEXCAN_ESR_BIT0_ERR BIT(14)
117#define FLEXCAN_ESR_ACK_ERR BIT(13)
118#define FLEXCAN_ESR_CRC_ERR BIT(12)
119#define FLEXCAN_ESR_FRM_ERR BIT(11)
120#define FLEXCAN_ESR_STF_ERR BIT(10)
121#define FLEXCAN_ESR_TX_WRN BIT(9)
122#define FLEXCAN_ESR_RX_WRN BIT(8)
123#define FLEXCAN_ESR_IDLE BIT(7)
124#define FLEXCAN_ESR_TXRX BIT(6)
125#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
126#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
127#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
128#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
129#define FLEXCAN_ESR_BOFF_INT BIT(2)
130#define FLEXCAN_ESR_ERR_INT BIT(1)
131#define FLEXCAN_ESR_WAK_INT BIT(0)
132#define FLEXCAN_ESR_ERR_BUS \
133 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
134 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
135 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
136#define FLEXCAN_ESR_ERR_STATE \
137 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
138#define FLEXCAN_ESR_ERR_ALL \
139 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100140#define FLEXCAN_ESR_ALL_INT \
141 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
142 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200143
144/* FLEXCAN interrupt flag register (IFLAG) bits */
David Jander25e92442014-09-03 16:47:22 +0200145/* Errata ERR005829 step7: Reserve first valid MB */
146#define FLEXCAN_TX_BUF_RESERVED 8
147#define FLEXCAN_TX_BUF_ID 9
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200148#define FLEXCAN_IFLAG_BUF(x) BIT(x)
149#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
150#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
151#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
152#define FLEXCAN_IFLAG_DEFAULT \
153 (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
154 FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
155
156/* FLEXCAN message buffers */
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200157#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
158#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
159#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200160#define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200161#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
162
163#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
164#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
165#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
166#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
167
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200168#define FLEXCAN_MB_CNT_SRR BIT(22)
169#define FLEXCAN_MB_CNT_IDE BIT(21)
170#define FLEXCAN_MB_CNT_RTR BIT(20)
171#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
172#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
173
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200174#define FLEXCAN_TIMEOUT_US (50)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200175
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200176/* FLEXCAN hardware feature flags
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200177 *
178 * Below is some version info we got:
David Jander8a1ce7e2014-10-10 15:04:03 +0200179 * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err RTR re-
180 * Filter? connected? detection ception in MB
181 * MX25 FlexCAN2 03.00.00.00 no no no no
182 * MX28 FlexCAN2 03.00.04.00 yes yes no no
183 * MX35 FlexCAN2 03.00.00.00 no no no no
184 * MX53 FlexCAN2 03.00.00.00 yes no no no
185 * MX6s FlexCAN3 10.00.12.00 yes yes no yes
186 * VF610 FlexCAN3 ? no yes yes yes?
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200187 *
188 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
189 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200190#define FLEXCAN_QUIRK_BROKEN_ERR_STATE BIT(1) /* [TR]WRN_INT not connected */
191#define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
192#define FLEXCAN_QUIRK_DISABLE_MECR BIT(3) /* Disble Memory error detection */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000193
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200194/* Structure of the message buffer */
195struct flexcan_mb {
196 u32 can_ctrl;
197 u32 can_id;
198 u32 data[2];
199};
200
201/* Structure of the hardware registers */
202struct flexcan_regs {
203 u32 mcr; /* 0x00 */
204 u32 ctrl; /* 0x04 */
205 u32 timer; /* 0x08 */
206 u32 _reserved1; /* 0x0c */
207 u32 rxgmask; /* 0x10 */
208 u32 rx14mask; /* 0x14 */
209 u32 rx15mask; /* 0x18 */
210 u32 ecr; /* 0x1c */
211 u32 esr; /* 0x20 */
212 u32 imask2; /* 0x24 */
213 u32 imask1; /* 0x28 */
214 u32 iflag2; /* 0x2c */
215 u32 iflag1; /* 0x30 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200216 union { /* 0x34 */
217 u32 gfwr_mx28; /* MX28, MX53 */
218 u32 ctrl2; /* MX6, VF610 */
219 };
Hui Wang30c1e672012-06-28 16:21:35 +0800220 u32 esr2; /* 0x38 */
221 u32 imeur; /* 0x3c */
222 u32 lrfr; /* 0x40 */
223 u32 crcr; /* 0x44 */
224 u32 rxfgmask; /* 0x48 */
225 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200226 u32 _reserved3[12]; /* 0x50 */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200227 struct flexcan_mb mb[64]; /* 0x80 */
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200228 /* FIFO-mode:
229 * MB
230 * 0x080...0x08f 0 RX message buffer
231 * 0x090...0x0df 1-5 reserverd
232 * 0x0e0...0x0ff 6-7 8 entry ID table
233 * (mx25, mx28, mx35, mx53)
234 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200235 * size conf'ed via ctrl2::RFFN
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200236 * (mx6, vf610)
237 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200238 u32 _reserved4[256]; /* 0x480 */
239 u32 rximr[64]; /* 0x880 */
240 u32 _reserved5[24]; /* 0x980 */
241 u32 gfwr_mx6; /* 0x9e0 - MX6 */
242 u32 _reserved6[63]; /* 0x9e4 */
Stefan Agnercdce8442014-07-15 14:56:21 +0200243 u32 mecr; /* 0xae0 */
244 u32 erriar; /* 0xae4 */
245 u32 erridpr; /* 0xae8 */
246 u32 errippr; /* 0xaec */
247 u32 rerrar; /* 0xaf0 */
248 u32 rerrdr; /* 0xaf4 */
249 u32 rerrsynr; /* 0xaf8 */
250 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200251};
252
Hui Wang30c1e672012-06-28 16:21:35 +0800253struct flexcan_devtype_data {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200254 u32 quirks; /* quirks needed for different IP cores */
Hui Wang30c1e672012-06-28 16:21:35 +0800255};
256
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200257struct flexcan_priv {
258 struct can_priv can;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200259 struct napi_struct napi;
260
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200261 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200262 u32 reg_esr;
263 u32 reg_ctrl_default;
264
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200265 struct clk *clk_ipg;
266 struct clk *clk_per;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200267 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300268 struct regulator *reg_xceiver;
Hui Wang30c1e672012-06-28 16:21:35 +0800269};
270
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200271static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200272 .quirks = FLEXCAN_QUIRK_BROKEN_ERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800273};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200274
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200275static const struct flexcan_devtype_data fsl_imx28_devtype_data;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200276
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200277static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200278 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200279};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200280
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200281static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200282 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_DISABLE_MECR,
Stefan Agnercdce8442014-07-15 14:56:21 +0200283};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200284
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200285static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200286 .name = DRV_NAME,
287 .tseg1_min = 4,
288 .tseg1_max = 16,
289 .tseg2_min = 2,
290 .tseg2_max = 8,
291 .sjw_max = 4,
292 .brp_min = 1,
293 .brp_max = 256,
294 .brp_inc = 1,
295};
296
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200297/* Abstract off the read/write for arm versus ppc. This
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100298 * assumes that PPC uses big-endian registers and everything
299 * else uses little-endian registers, independent of CPU
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200300 * endianness.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000301 */
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100302#if defined(CONFIG_PPC)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000303static inline u32 flexcan_read(void __iomem *addr)
304{
305 return in_be32(addr);
306}
307
308static inline void flexcan_write(u32 val, void __iomem *addr)
309{
310 out_be32(addr, val);
311}
312#else
313static inline u32 flexcan_read(void __iomem *addr)
314{
315 return readl(addr);
316}
317
318static inline void flexcan_write(u32 val, void __iomem *addr)
319{
320 writel(val, addr);
321}
322#endif
323
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100324static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
325{
326 if (!priv->reg_xceiver)
327 return 0;
328
329 return regulator_enable(priv->reg_xceiver);
330}
331
332static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
333{
334 if (!priv->reg_xceiver)
335 return 0;
336
337 return regulator_disable(priv->reg_xceiver);
338}
339
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200340static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
341 u32 reg_esr)
342{
343 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
344 (reg_esr & FLEXCAN_ESR_ERR_BUS);
345}
346
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100347static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200348{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200349 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100350 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200351 u32 reg;
352
holt@sgi.com61e271e2011-08-16 17:32:20 +0000353 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200354 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000355 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200356
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100357 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200358 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100359
360 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
361 return -ETIMEDOUT;
362
363 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200364}
365
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100366static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200367{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200368 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100369 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200370 u32 reg;
371
holt@sgi.com61e271e2011-08-16 17:32:20 +0000372 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200373 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000374 flexcan_write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100375
376 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200377 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100378
379 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
380 return -ETIMEDOUT;
381
382 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200383}
384
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100385static int flexcan_chip_freeze(struct flexcan_priv *priv)
386{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200387 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100388 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
389 u32 reg;
390
391 reg = flexcan_read(&regs->mcr);
392 reg |= FLEXCAN_MCR_HALT;
393 flexcan_write(reg, &regs->mcr);
394
395 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200396 udelay(100);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100397
398 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
399 return -ETIMEDOUT;
400
401 return 0;
402}
403
404static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
405{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200406 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100407 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
408 u32 reg;
409
410 reg = flexcan_read(&regs->mcr);
411 reg &= ~FLEXCAN_MCR_HALT;
412 flexcan_write(reg, &regs->mcr);
413
414 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200415 udelay(10);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100416
417 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
418 return -ETIMEDOUT;
419
420 return 0;
421}
422
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100423static int flexcan_chip_softreset(struct flexcan_priv *priv)
424{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200425 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100426 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
427
428 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
429 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
David Jander8badd652014-08-27 12:02:16 +0200430 udelay(10);
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100431
432 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
433 return -ETIMEDOUT;
434
435 return 0;
436}
437
Stefan Agnerec56acf2014-07-15 14:56:20 +0200438static int __flexcan_get_berr_counter(const struct net_device *dev,
439 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200440{
441 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200442 struct flexcan_regs __iomem *regs = priv->regs;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000443 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200444
445 bec->txerr = (reg >> 0) & 0xff;
446 bec->rxerr = (reg >> 8) & 0xff;
447
448 return 0;
449}
450
Stefan Agnerec56acf2014-07-15 14:56:20 +0200451static int flexcan_get_berr_counter(const struct net_device *dev,
452 struct can_berr_counter *bec)
453{
454 const struct flexcan_priv *priv = netdev_priv(dev);
455 int err;
456
457 err = clk_prepare_enable(priv->clk_ipg);
458 if (err)
459 return err;
460
461 err = clk_prepare_enable(priv->clk_per);
462 if (err)
463 goto out_disable_ipg;
464
465 err = __flexcan_get_berr_counter(dev, bec);
466
467 clk_disable_unprepare(priv->clk_per);
468 out_disable_ipg:
469 clk_disable_unprepare(priv->clk_ipg);
470
471 return err;
472}
473
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200474static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
475{
476 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200477 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200478 struct can_frame *cf = (struct can_frame *)skb->data;
479 u32 can_id;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200480 u32 data;
Marc Kleine-Budde10d089b2014-09-23 11:18:11 +0200481 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200482
483 if (can_dropped_invalid_skb(dev, skb))
484 return NETDEV_TX_OK;
485
486 netif_stop_queue(dev);
487
488 if (cf->can_id & CAN_EFF_FLAG) {
489 can_id = cf->can_id & CAN_EFF_MASK;
490 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
491 } else {
492 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
493 }
494
495 if (cf->can_id & CAN_RTR_FLAG)
496 ctrl |= FLEXCAN_MB_CNT_RTR;
497
498 if (cf->can_dlc > 0) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200499 data = be32_to_cpup((__be32 *)&cf->data[0]);
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200500 flexcan_write(data, &regs->mb[FLEXCAN_TX_BUF_ID].data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200501 }
502 if (cf->can_dlc > 3) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200503 data = be32_to_cpup((__be32 *)&cf->data[4]);
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200504 flexcan_write(data, &regs->mb[FLEXCAN_TX_BUF_ID].data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200505 }
506
Reuben Dowle9a123492011-11-01 11:18:03 +1300507 can_put_echo_skb(skb, dev, 0);
508
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200509 flexcan_write(can_id, &regs->mb[FLEXCAN_TX_BUF_ID].can_id);
510 flexcan_write(ctrl, &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200511
David Jander25e92442014-09-03 16:47:22 +0200512 /* Errata ERR005829 step8:
513 * Write twice INACTIVE(0x8) code to first MB.
514 */
515 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200516 &regs->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200517 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200518 &regs->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200519
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200520 return NETDEV_TX_OK;
521}
522
523static void do_bus_err(struct net_device *dev,
524 struct can_frame *cf, u32 reg_esr)
525{
526 struct flexcan_priv *priv = netdev_priv(dev);
527 int rx_errors = 0, tx_errors = 0;
528
529 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
530
531 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100532 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200533 cf->data[2] |= CAN_ERR_PROT_BIT1;
534 tx_errors = 1;
535 }
536 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100537 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200538 cf->data[2] |= CAN_ERR_PROT_BIT0;
539 tx_errors = 1;
540 }
541 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100542 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200543 cf->can_id |= CAN_ERR_ACK;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100544 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200545 tx_errors = 1;
546 }
547 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100548 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200549 cf->data[2] |= CAN_ERR_PROT_BIT;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100550 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200551 rx_errors = 1;
552 }
553 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100554 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200555 cf->data[2] |= CAN_ERR_PROT_FORM;
556 rx_errors = 1;
557 }
558 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100559 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200560 cf->data[2] |= CAN_ERR_PROT_STUFF;
561 rx_errors = 1;
562 }
563
564 priv->can.can_stats.bus_error++;
565 if (rx_errors)
566 dev->stats.rx_errors++;
567 if (tx_errors)
568 dev->stats.tx_errors++;
569}
570
571static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
572{
573 struct sk_buff *skb;
574 struct can_frame *cf;
575
576 skb = alloc_can_err_skb(dev, &cf);
577 if (unlikely(!skb))
578 return 0;
579
580 do_bus_err(dev, cf, reg_esr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200581
582 dev->stats.rx_packets++;
583 dev->stats.rx_bytes += cf->can_dlc;
Marc Kleine-Buddea18ec1b2015-05-08 11:30:29 +0200584 netif_receive_skb(skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200585
586 return 1;
587}
588
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200589static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
590{
591 struct flexcan_priv *priv = netdev_priv(dev);
592 struct sk_buff *skb;
593 struct can_frame *cf;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000594 enum can_state new_state = 0, rx_state = 0, tx_state = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200595 int flt;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000596 struct can_berr_counter bec;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200597
598 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
599 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000600 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200601 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000602 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200603 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000604 new_state = max(tx_state, rx_state);
Andri Yngvason258ce802015-03-17 13:03:09 +0000605 } else {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000606 __flexcan_get_berr_counter(dev, &bec);
Andri Yngvason258ce802015-03-17 13:03:09 +0000607 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200608 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000609 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
610 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000611 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200612
613 /* state hasn't changed */
614 if (likely(new_state == priv->can.state))
615 return 0;
616
617 skb = alloc_can_err_skb(dev, &cf);
618 if (unlikely(!skb))
619 return 0;
620
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000621 can_change_state(dev, cf, tx_state, rx_state);
622
623 if (unlikely(new_state == CAN_STATE_BUS_OFF))
624 can_bus_off(dev);
625
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200626 dev->stats.rx_packets++;
627 dev->stats.rx_bytes += cf->can_dlc;
Marc Kleine-Buddea18ec1b2015-05-08 11:30:29 +0200628 netif_receive_skb(skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200629
630 return 1;
631}
632
633static void flexcan_read_fifo(const struct net_device *dev,
634 struct can_frame *cf)
635{
636 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200637 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200638 struct flexcan_mb __iomem *mb = &regs->mb[0];
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200639 u32 reg_ctrl, reg_id;
640
holt@sgi.com61e271e2011-08-16 17:32:20 +0000641 reg_ctrl = flexcan_read(&mb->can_ctrl);
642 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200643 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
644 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
645 else
646 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
647
648 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
649 cf->can_id |= CAN_RTR_FLAG;
650 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
651
holt@sgi.com61e271e2011-08-16 17:32:20 +0000652 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
653 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200654
655 /* mark as read */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000656 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
657 flexcan_read(&regs->timer);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200658}
659
660static int flexcan_read_frame(struct net_device *dev)
661{
662 struct net_device_stats *stats = &dev->stats;
663 struct can_frame *cf;
664 struct sk_buff *skb;
665
666 skb = alloc_can_skb(dev, &cf);
667 if (unlikely(!skb)) {
668 stats->rx_dropped++;
669 return 0;
670 }
671
672 flexcan_read_fifo(dev, cf);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200673
674 stats->rx_packets++;
675 stats->rx_bytes += cf->can_dlc;
Marc Kleine-Buddea18ec1b2015-05-08 11:30:29 +0200676 netif_receive_skb(skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200677
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100678 can_led_event(dev, CAN_LED_EVENT_RX);
679
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200680 return 1;
681}
682
683static int flexcan_poll(struct napi_struct *napi, int quota)
684{
685 struct net_device *dev = napi->dev;
686 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200687 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200688 u32 reg_iflag1, reg_esr;
689 int work_done = 0;
690
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200691 /* The error bits are cleared on read,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200692 * use saved value from irq handler.
693 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000694 reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200695
696 /* handle state changes */
697 work_done += flexcan_poll_state(dev, reg_esr);
698
699 /* handle RX-FIFO */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000700 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200701 while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
702 work_done < quota) {
703 work_done += flexcan_read_frame(dev);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000704 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200705 }
706
707 /* report bus errors */
708 if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
709 work_done += flexcan_poll_bus_err(dev, reg_esr);
710
711 if (work_done < quota) {
Eric Dumazet6ad20162017-01-30 08:22:01 -0800712 napi_complete_done(napi, work_done);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200713 /* enable IRQs */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000714 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
715 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200716 }
717
718 return work_done;
719}
720
721static irqreturn_t flexcan_irq(int irq, void *dev_id)
722{
723 struct net_device *dev = dev_id;
724 struct net_device_stats *stats = &dev->stats;
725 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200726 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200727 u32 reg_iflag1, reg_esr;
728
holt@sgi.com61e271e2011-08-16 17:32:20 +0000729 reg_iflag1 = flexcan_read(&regs->iflag1);
730 reg_esr = flexcan_read(&regs->esr);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200731
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100732 /* ACK all bus error and state change IRQ sources */
733 if (reg_esr & FLEXCAN_ESR_ALL_INT)
734 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200735
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200736 /* schedule NAPI in case of:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200737 * - rx IRQ
738 * - state change IRQ
739 * - bus error IRQ and bus error reporting is activated
740 */
741 if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
742 (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
743 flexcan_has_and_handle_berr(priv, reg_esr)) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200744 /* The error bits are cleared on read,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200745 * save them for later use.
746 */
747 priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000748 flexcan_write(FLEXCAN_IFLAG_DEFAULT &
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200749 ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000750 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200751 &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200752 napi_schedule(&priv->napi);
753 }
754
755 /* FIFO overflow */
756 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
holt@sgi.com61e271e2011-08-16 17:32:20 +0000757 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200758 dev->stats.rx_over_errors++;
759 dev->stats.rx_errors++;
760 }
761
762 /* transmission complete interrupt */
763 if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
Reuben Dowle9a123492011-11-01 11:18:03 +1300764 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200765 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100766 can_led_event(dev, CAN_LED_EVENT_TX);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200767
768 /* after sending a RTR frame MB is in RX mode */
Marc Kleine-Buddede594482014-09-16 15:31:27 +0200769 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200770 &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000771 flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200772 netif_wake_queue(dev);
773 }
774
775 return IRQ_HANDLED;
776}
777
778static void flexcan_set_bittiming(struct net_device *dev)
779{
780 const struct flexcan_priv *priv = netdev_priv(dev);
781 const struct can_bittiming *bt = &priv->can.bittiming;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200782 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200783 u32 reg;
784
holt@sgi.com61e271e2011-08-16 17:32:20 +0000785 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200786 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
787 FLEXCAN_CTRL_RJW(0x3) |
788 FLEXCAN_CTRL_PSEG1(0x7) |
789 FLEXCAN_CTRL_PSEG2(0x7) |
790 FLEXCAN_CTRL_PROPSEG(0x7) |
791 FLEXCAN_CTRL_LPB |
792 FLEXCAN_CTRL_SMP |
793 FLEXCAN_CTRL_LOM);
794
795 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
796 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
797 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
798 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
799 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
800
801 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
802 reg |= FLEXCAN_CTRL_LPB;
803 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
804 reg |= FLEXCAN_CTRL_LOM;
805 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
806 reg |= FLEXCAN_CTRL_SMP;
807
Lucas Stach7a4b6c82015-08-07 17:16:03 +0200808 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000809 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200810
811 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100812 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
813 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200814}
815
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200816/* flexcan_chip_start
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200817 *
818 * this functions is entered with clocks enabled
819 *
820 */
821static int flexcan_chip_start(struct net_device *dev)
822{
823 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200824 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200825 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
David S. Miller1f6d8032014-09-23 12:09:27 -0400826 int err, i;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200827
828 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100829 err = flexcan_chip_enable(priv);
830 if (err)
831 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200832
833 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100834 err = flexcan_chip_softreset(priv);
835 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100836 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200837
838 flexcan_set_bittiming(dev);
839
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200840 /* MCR
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200841 *
842 * enable freeze
843 * enable fifo
844 * halt now
845 * only supervisor access
846 * enable warning int
Reuben Dowle9a123492011-11-01 11:18:03 +1300847 * disable local echo
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200848 * choose format C
849 * set max mailbox number
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200850 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000851 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200852 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200853 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200854 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS |
855 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100856 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000857 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200858
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200859 /* CTRL
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200860 *
861 * disable timer sync feature
862 *
863 * disable auto busoff recovery
864 * transmit lowest buffer first
865 *
866 * enable tx and rx warning interrupt
867 * enable bus off interrupt
868 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200869 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000870 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200871 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
872 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000873 FLEXCAN_CTRL_ERR_STATE;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200874
875 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000876 * on most Flexcan cores, too. Otherwise we don't get
877 * any error warning or passive interrupts.
878 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200879 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_ERR_STATE ||
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000880 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
881 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200882 else
883 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200884
885 /* save for later use */
886 priv->reg_ctrl_default = reg_ctrl;
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200887 /* leave interrupts disabled for now */
888 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100889 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000890 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200891
David Janderfc05b882014-08-27 11:58:05 +0200892 /* clear and invalidate all mailboxes first */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200893 for (i = FLEXCAN_TX_BUF_ID; i < ARRAY_SIZE(regs->mb); i++) {
David Janderfc05b882014-08-27 11:58:05 +0200894 flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200895 &regs->mb[i].can_ctrl);
David Janderfc05b882014-08-27 11:58:05 +0200896 }
897
David Jander25e92442014-09-03 16:47:22 +0200898 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
899 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200900 &regs->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200901
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200902 /* mark TX mailbox as INACTIVE */
903 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200904 &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200905
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200906 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000907 flexcan_write(0x0, &regs->rxgmask);
908 flexcan_write(0x0, &regs->rx14mask);
909 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200910
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200911 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
Hui Wang30c1e672012-06-28 16:21:35 +0800912 flexcan_write(0x0, &regs->rxfgmask);
913
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200914 /* On Vybrid, disable memory error detection interrupts
Stefan Agnercdce8442014-07-15 14:56:21 +0200915 * and freeze mode.
916 * This also works around errata e5295 which generates
917 * false positive memory errors and put the device in
918 * freeze mode.
919 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200920 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200921 /* Follow the protocol as described in "Detection
Stefan Agnercdce8442014-07-15 14:56:21 +0200922 * and Correction of Memory Errors" to write to
923 * MECR register
924 */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200925 reg_ctrl2 = flexcan_read(&regs->ctrl2);
926 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
927 flexcan_write(reg_ctrl2, &regs->ctrl2);
Stefan Agnercdce8442014-07-15 14:56:21 +0200928
929 reg_mecr = flexcan_read(&regs->mecr);
930 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
931 flexcan_write(reg_mecr, &regs->mecr);
932 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200933 FLEXCAN_MECR_FANCEI_MSK);
Stefan Agnercdce8442014-07-15 14:56:21 +0200934 flexcan_write(reg_mecr, &regs->mecr);
935 }
936
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100937 err = flexcan_transceiver_enable(priv);
938 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100939 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200940
941 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100942 err = flexcan_chip_unfreeze(priv);
943 if (err)
944 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200945
946 priv->can.state = CAN_STATE_ERROR_ACTIVE;
947
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200948 /* enable interrupts atomically */
949 disable_irq(dev->irq);
950 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000951 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200952 enable_irq(dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200953
954 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100955 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
956 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200957
958 return 0;
959
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100960 out_transceiver_disable:
961 flexcan_transceiver_disable(priv);
962 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200963 flexcan_chip_disable(priv);
964 return err;
965}
966
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200967/* flexcan_chip_stop
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200968 *
969 * this functions is entered with clocks enabled
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200970 */
971static void flexcan_chip_stop(struct net_device *dev)
972{
973 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200974 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200975
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100976 /* freeze + disable module */
977 flexcan_chip_freeze(priv);
978 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200979
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +0100980 /* Disable all interrupts */
981 flexcan_write(0, &regs->imask1);
982 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
983 &regs->ctrl);
984
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100985 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200986 priv->can.state = CAN_STATE_STOPPED;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200987}
988
989static int flexcan_open(struct net_device *dev)
990{
991 struct flexcan_priv *priv = netdev_priv(dev);
992 int err;
993
Fabio Estevamaa101812013-07-22 12:41:40 -0300994 err = clk_prepare_enable(priv->clk_ipg);
995 if (err)
996 return err;
997
998 err = clk_prepare_enable(priv->clk_per);
999 if (err)
1000 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001001
1002 err = open_candev(dev);
1003 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -03001004 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001005
1006 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1007 if (err)
1008 goto out_close;
1009
1010 /* start chip and queuing */
1011 err = flexcan_chip_start(dev);
1012 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001013 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001014
1015 can_led_event(dev, CAN_LED_EVENT_OPEN);
1016
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001017 napi_enable(&priv->napi);
1018 netif_start_queue(dev);
1019
1020 return 0;
1021
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001022 out_free_irq:
1023 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001024 out_close:
1025 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -03001026 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001027 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001028 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001029 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001030
1031 return err;
1032}
1033
1034static int flexcan_close(struct net_device *dev)
1035{
1036 struct flexcan_priv *priv = netdev_priv(dev);
1037
1038 netif_stop_queue(dev);
1039 napi_disable(&priv->napi);
1040 flexcan_chip_stop(dev);
1041
1042 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001043 clk_disable_unprepare(priv->clk_per);
1044 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001045
1046 close_candev(dev);
1047
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001048 can_led_event(dev, CAN_LED_EVENT_STOP);
1049
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001050 return 0;
1051}
1052
1053static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1054{
1055 int err;
1056
1057 switch (mode) {
1058 case CAN_MODE_START:
1059 err = flexcan_chip_start(dev);
1060 if (err)
1061 return err;
1062
1063 netif_wake_queue(dev);
1064 break;
1065
1066 default:
1067 return -EOPNOTSUPP;
1068 }
1069
1070 return 0;
1071}
1072
1073static const struct net_device_ops flexcan_netdev_ops = {
1074 .ndo_open = flexcan_open,
1075 .ndo_stop = flexcan_close,
1076 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001077 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001078};
1079
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001080static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001081{
1082 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001083 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001084 u32 reg, err;
1085
Fabio Estevamaa101812013-07-22 12:41:40 -03001086 err = clk_prepare_enable(priv->clk_ipg);
1087 if (err)
1088 return err;
1089
1090 err = clk_prepare_enable(priv->clk_per);
1091 if (err)
1092 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001093
1094 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001095 err = flexcan_chip_disable(priv);
1096 if (err)
1097 goto out_disable_per;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001098 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001099 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001100 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001101
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001102 err = flexcan_chip_enable(priv);
1103 if (err)
1104 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001105
1106 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001107 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001108 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1109 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001110 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001111
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001112 /* Currently we only support newer versions of this core
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001113 * featuring a RX FIFO. Older cores found on some Coldfire
1114 * derivates are not yet supported.
1115 */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001116 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001117 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001118 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001119 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001120 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001121 }
1122
1123 err = register_candev(dev);
1124
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001125 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001126 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001127 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001128 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001129 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001130 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001131 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001132
1133 return err;
1134}
1135
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001136static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001137{
1138 unregister_candev(dev);
1139}
1140
Hui Wang30c1e672012-06-28 16:21:35 +08001141static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001142 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001143 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1144 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001145 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001146 { /* sentinel */ },
1147};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001148MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001149
1150static const struct platform_device_id flexcan_id_table[] = {
1151 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1152 { /* sentinel */ },
1153};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001154MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001155
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001156static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001157{
Hui Wang30c1e672012-06-28 16:21:35 +08001158 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001159 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001160 struct net_device *dev;
1161 struct flexcan_priv *priv;
Andreas Werner555828e2015-03-22 17:35:52 +01001162 struct regulator *reg_xceiver;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001163 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001164 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001165 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001166 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001167 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001168
Andreas Werner555828e2015-03-22 17:35:52 +01001169 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1170 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1171 return -EPROBE_DEFER;
1172 else if (IS_ERR(reg_xceiver))
1173 reg_xceiver = NULL;
1174
Hui Wangafc016d2012-06-28 16:21:34 +08001175 if (pdev->dev.of_node)
1176 of_property_read_u32(pdev->dev.of_node,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001177 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001178
1179 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001180 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1181 if (IS_ERR(clk_ipg)) {
1182 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001183 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001184 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001185
1186 clk_per = devm_clk_get(&pdev->dev, "per");
1187 if (IS_ERR(clk_per)) {
1188 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001189 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001190 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001191 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001192 }
1193
1194 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1195 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001196 if (irq <= 0)
1197 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001198
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001199 regs = devm_ioremap_resource(&pdev->dev, mem);
1200 if (IS_ERR(regs))
1201 return PTR_ERR(regs);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001202
Hui Wang30c1e672012-06-28 16:21:35 +08001203 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1204 if (of_id) {
1205 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001206 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001207 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001208 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001209 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001210 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001211 }
1212
Fabio Estevam933e4af2013-07-22 12:41:39 -03001213 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1214 if (!dev)
1215 return -ENOMEM;
1216
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001217 dev->netdev_ops = &flexcan_netdev_ops;
1218 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001219 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001220
1221 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001222 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001223 priv->can.bittiming_const = &flexcan_bittiming_const;
1224 priv->can.do_set_mode = flexcan_set_mode;
1225 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1226 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1227 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1228 CAN_CTRLMODE_BERR_REPORTING;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001229 priv->regs = regs;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001230 priv->clk_ipg = clk_ipg;
1231 priv->clk_per = clk_per;
Hui Wang30c1e672012-06-28 16:21:35 +08001232 priv->devtype_data = devtype_data;
Andreas Werner555828e2015-03-22 17:35:52 +01001233 priv->reg_xceiver = reg_xceiver;
Fabio Estevamb7c41142013-06-10 23:12:57 -03001234
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001235 netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
1236
Libo Chend75ea942013-08-21 18:15:08 +08001237 platform_set_drvdata(pdev, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001238 SET_NETDEV_DEV(dev, &pdev->dev);
1239
1240 err = register_flexcandev(dev);
1241 if (err) {
1242 dev_err(&pdev->dev, "registering netdev failed\n");
1243 goto failed_register;
1244 }
1245
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001246 devm_can_led_init(dev);
1247
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001248 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001249 priv->regs, dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001250
1251 return 0;
1252
1253 failed_register:
1254 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001255 return err;
1256}
1257
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001258static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001259{
1260 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001261 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001262
1263 unregister_flexcandev(dev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001264 netif_napi_del(&priv->napi);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001265 free_candev(dev);
1266
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001267 return 0;
1268}
1269
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001270static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001271{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001272 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001273 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001274 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001275
Eric Bénard8b5e2182012-05-08 17:12:17 +02001276 if (netif_running(dev)) {
Fabio Estevam4de349e2016-08-17 12:41:08 -03001277 err = flexcan_chip_disable(priv);
1278 if (err)
1279 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001280 netif_stop_queue(dev);
1281 netif_device_detach(dev);
1282 }
1283 priv->can.state = CAN_STATE_SLEEPING;
1284
1285 return 0;
1286}
1287
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001288static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001289{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001290 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001291 struct flexcan_priv *priv = netdev_priv(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001292 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001293
1294 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1295 if (netif_running(dev)) {
1296 netif_device_attach(dev);
1297 netif_start_queue(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001298 err = flexcan_chip_enable(priv);
1299 if (err)
1300 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001301 }
Fabio Estevam4de349e2016-08-17 12:41:08 -03001302 return 0;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001303}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001304
1305static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001306
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001307static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001308 .driver = {
1309 .name = DRV_NAME,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001310 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001311 .of_match_table = flexcan_of_match,
1312 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001313 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001314 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001315 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001316};
1317
Axel Lin871d3372011-11-27 15:42:31 +00001318module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001319
1320MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1321 "Marc Kleine-Budde <kernel@pengutronix.de>");
1322MODULE_LICENSE("GPL v2");
1323MODULE_DESCRIPTION("CAN port driver for flexcan based chip");