blob: fa34dcae392fd8997b17ba3d22fb8044d7e24596 [file] [log] [blame]
Chunming Zhoud03846a2015-07-28 14:20:03 -04001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
Chunming Zhou57ff96c2015-04-24 17:38:20 +080024#include <linux/list.h>
25#include <linux/slab.h>
Chunming Zhou97cb7f62015-05-22 11:33:31 -040026#include <linux/pci.h>
Rex Zhu3f1d35a2015-09-15 14:44:44 +080027#include <linux/acpi.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080028#include <drm/drmP.h>
Jammy Zhoubf3911b02015-05-13 18:58:05 +080029#include <linux/firmware.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080030#include <drm/amdgpu_drm.h>
Chunming Zhoud03846a2015-07-28 14:20:03 -040031#include "amdgpu.h"
32#include "cgs_linux.h"
Chunming Zhou25da4422015-05-22 12:14:04 -040033#include "atom.h"
Jammy Zhoubf3911b02015-05-13 18:58:05 +080034#include "amdgpu_ucode.h"
35
Chunming Zhoud03846a2015-07-28 14:20:03 -040036struct amdgpu_cgs_device {
37 struct cgs_device base;
38 struct amdgpu_device *adev;
39};
40
41#define CGS_FUNC_ADEV \
42 struct amdgpu_device *adev = \
43 ((struct amdgpu_cgs_device *)cgs_device)->adev
44
Dave Airlie110e6f22016-04-12 13:25:48 +100045static int amdgpu_cgs_gpu_mem_info(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
Chunming Zhoud03846a2015-07-28 14:20:03 -040046 uint64_t *mc_start, uint64_t *mc_size,
47 uint64_t *mem_size)
48{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080049 CGS_FUNC_ADEV;
50 switch(type) {
51 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
52 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
53 *mc_start = 0;
54 *mc_size = adev->mc.visible_vram_size;
55 *mem_size = adev->mc.visible_vram_size - adev->vram_pin_size;
56 break;
57 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
58 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
59 *mc_start = adev->mc.visible_vram_size;
60 *mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size;
61 *mem_size = *mc_size;
62 break;
63 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
64 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
65 *mc_start = adev->mc.gtt_start;
66 *mc_size = adev->mc.gtt_size;
67 *mem_size = adev->mc.gtt_size - adev->gart_pin_size;
68 break;
69 default:
70 return -EINVAL;
71 }
72
Chunming Zhoud03846a2015-07-28 14:20:03 -040073 return 0;
74}
75
Dave Airlie110e6f22016-04-12 13:25:48 +100076static int amdgpu_cgs_gmap_kmem(struct cgs_device *cgs_device, void *kmem,
Chunming Zhoud03846a2015-07-28 14:20:03 -040077 uint64_t size,
78 uint64_t min_offset, uint64_t max_offset,
79 cgs_handle_t *kmem_handle, uint64_t *mcaddr)
80{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080081 CGS_FUNC_ADEV;
82 int ret;
83 struct amdgpu_bo *bo;
84 struct page *kmem_page = vmalloc_to_page(kmem);
85 int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT;
86
87 struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages);
88 ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false,
Christian König72d76682015-09-03 17:34:59 +020089 AMDGPU_GEM_DOMAIN_GTT, 0, sg, NULL, &bo);
Chunming Zhou57ff96c2015-04-24 17:38:20 +080090 if (ret)
91 return ret;
92 ret = amdgpu_bo_reserve(bo, false);
93 if (unlikely(ret != 0))
94 return ret;
95
96 /* pin buffer into GTT */
97 ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT,
98 min_offset, max_offset, mcaddr);
99 amdgpu_bo_unreserve(bo);
100
101 *kmem_handle = (cgs_handle_t)bo;
102 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400103}
104
Dave Airlie110e6f22016-04-12 13:25:48 +1000105static int amdgpu_cgs_gunmap_kmem(struct cgs_device *cgs_device, cgs_handle_t kmem_handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400106{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800107 struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle;
108
109 if (obj) {
110 int r = amdgpu_bo_reserve(obj, false);
111 if (likely(r == 0)) {
112 amdgpu_bo_unpin(obj);
113 amdgpu_bo_unreserve(obj);
114 }
115 amdgpu_bo_unref(&obj);
116
117 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400118 return 0;
119}
120
Dave Airlie110e6f22016-04-12 13:25:48 +1000121static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400122 enum cgs_gpu_mem_type type,
123 uint64_t size, uint64_t align,
124 uint64_t min_offset, uint64_t max_offset,
125 cgs_handle_t *handle)
126{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800127 CGS_FUNC_ADEV;
128 uint16_t flags = 0;
129 int ret = 0;
130 uint32_t domain = 0;
131 struct amdgpu_bo *obj;
132 struct ttm_placement placement;
133 struct ttm_place place;
134
135 if (min_offset > max_offset) {
136 BUG_ON(1);
137 return -EINVAL;
138 }
139
140 /* fail if the alignment is not a power of 2 */
141 if (((align != 1) && (align & (align - 1)))
142 || size == 0 || align == 0)
143 return -EINVAL;
144
145
146 switch(type) {
147 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
148 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
Christian König03f48dd2016-08-15 17:00:22 +0200149 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
150 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800151 domain = AMDGPU_GEM_DOMAIN_VRAM;
152 if (max_offset > adev->mc.real_vram_size)
153 return -EINVAL;
154 place.fpfn = min_offset >> PAGE_SHIFT;
155 place.lpfn = max_offset >> PAGE_SHIFT;
156 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
157 TTM_PL_FLAG_VRAM;
158 break;
159 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
160 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
Christian König03f48dd2016-08-15 17:00:22 +0200161 flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
162 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800163 domain = AMDGPU_GEM_DOMAIN_VRAM;
164 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
165 place.fpfn =
166 max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
167 place.lpfn =
168 min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
169 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
170 TTM_PL_FLAG_VRAM;
171 }
172
173 break;
174 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
175 domain = AMDGPU_GEM_DOMAIN_GTT;
176 place.fpfn = min_offset >> PAGE_SHIFT;
177 place.lpfn = max_offset >> PAGE_SHIFT;
178 place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
179 break;
180 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
181 flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
182 domain = AMDGPU_GEM_DOMAIN_GTT;
183 place.fpfn = min_offset >> PAGE_SHIFT;
184 place.lpfn = max_offset >> PAGE_SHIFT;
185 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
186 TTM_PL_FLAG_UNCACHED;
187 break;
188 default:
189 return -EINVAL;
190 }
191
192
193 *handle = 0;
194
195 placement.placement = &place;
196 placement.num_placement = 1;
197 placement.busy_placement = &place;
198 placement.num_busy_placement = 1;
199
200 ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
201 true, domain, flags,
Christian König72d76682015-09-03 17:34:59 +0200202 NULL, &placement, NULL,
203 &obj);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800204 if (ret) {
205 DRM_ERROR("(%d) bo create failed\n", ret);
206 return ret;
207 }
208 *handle = (cgs_handle_t)obj;
209
210 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400211}
212
Dave Airlie110e6f22016-04-12 13:25:48 +1000213static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400214{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800215 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
216
217 if (obj) {
218 int r = amdgpu_bo_reserve(obj, false);
219 if (likely(r == 0)) {
220 amdgpu_bo_kunmap(obj);
221 amdgpu_bo_unpin(obj);
222 amdgpu_bo_unreserve(obj);
223 }
224 amdgpu_bo_unref(&obj);
225
226 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400227 return 0;
228}
229
Dave Airlie110e6f22016-04-12 13:25:48 +1000230static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400231 uint64_t *mcaddr)
232{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800233 int r;
234 u64 min_offset, max_offset;
235 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
236
237 WARN_ON_ONCE(obj->placement.num_placement > 1);
238
239 min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
240 max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
241
242 r = amdgpu_bo_reserve(obj, false);
243 if (unlikely(r != 0))
244 return r;
Frank Min01ab9602016-04-27 18:33:35 +0800245 r = amdgpu_bo_pin_restricted(obj, obj->prefered_domains,
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800246 min_offset, max_offset, mcaddr);
247 amdgpu_bo_unreserve(obj);
248 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400249}
250
Dave Airlie110e6f22016-04-12 13:25:48 +1000251static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400252{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800253 int r;
254 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
255 r = amdgpu_bo_reserve(obj, false);
256 if (unlikely(r != 0))
257 return r;
258 r = amdgpu_bo_unpin(obj);
259 amdgpu_bo_unreserve(obj);
260 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400261}
262
Dave Airlie110e6f22016-04-12 13:25:48 +1000263static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400264 void **map)
265{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800266 int r;
267 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
268 r = amdgpu_bo_reserve(obj, false);
269 if (unlikely(r != 0))
270 return r;
271 r = amdgpu_bo_kmap(obj, map);
272 amdgpu_bo_unreserve(obj);
273 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400274}
275
Dave Airlie110e6f22016-04-12 13:25:48 +1000276static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400277{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800278 int r;
279 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
280 r = amdgpu_bo_reserve(obj, false);
281 if (unlikely(r != 0))
282 return r;
283 amdgpu_bo_kunmap(obj);
284 amdgpu_bo_unreserve(obj);
285 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400286}
287
Dave Airlie110e6f22016-04-12 13:25:48 +1000288static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400289{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400290 CGS_FUNC_ADEV;
291 return RREG32(offset);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400292}
293
Dave Airlie110e6f22016-04-12 13:25:48 +1000294static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400295 uint32_t value)
296{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400297 CGS_FUNC_ADEV;
298 WREG32(offset, value);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400299}
300
Dave Airlie110e6f22016-04-12 13:25:48 +1000301static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400302 enum cgs_ind_reg space,
303 unsigned index)
304{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400305 CGS_FUNC_ADEV;
306 switch (space) {
307 case CGS_IND_REG__MMIO:
308 return RREG32_IDX(index);
309 case CGS_IND_REG__PCIE:
310 return RREG32_PCIE(index);
311 case CGS_IND_REG__SMC:
312 return RREG32_SMC(index);
313 case CGS_IND_REG__UVD_CTX:
314 return RREG32_UVD_CTX(index);
315 case CGS_IND_REG__DIDT:
316 return RREG32_DIDT(index);
Rex Zhuccdbb202016-06-08 12:47:41 +0800317 case CGS_IND_REG_GC_CAC:
318 return RREG32_GC_CAC(index);
Chunming Zhouaba684d2015-05-22 11:29:30 -0400319 case CGS_IND_REG__AUDIO_ENDPT:
320 DRM_ERROR("audio endpt register access not implemented.\n");
321 return 0;
322 }
323 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400324 return 0;
325}
326
Dave Airlie110e6f22016-04-12 13:25:48 +1000327static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400328 enum cgs_ind_reg space,
329 unsigned index, uint32_t value)
330{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400331 CGS_FUNC_ADEV;
332 switch (space) {
333 case CGS_IND_REG__MMIO:
334 return WREG32_IDX(index, value);
335 case CGS_IND_REG__PCIE:
336 return WREG32_PCIE(index, value);
337 case CGS_IND_REG__SMC:
338 return WREG32_SMC(index, value);
339 case CGS_IND_REG__UVD_CTX:
340 return WREG32_UVD_CTX(index, value);
341 case CGS_IND_REG__DIDT:
342 return WREG32_DIDT(index, value);
Rex Zhuccdbb202016-06-08 12:47:41 +0800343 case CGS_IND_REG_GC_CAC:
344 return WREG32_GC_CAC(index, value);
Chunming Zhouaba684d2015-05-22 11:29:30 -0400345 case CGS_IND_REG__AUDIO_ENDPT:
346 DRM_ERROR("audio endpt register access not implemented.\n");
347 return;
348 }
349 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400350}
351
Dave Airlie110e6f22016-04-12 13:25:48 +1000352static uint8_t amdgpu_cgs_read_pci_config_byte(struct cgs_device *cgs_device, unsigned addr)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400353{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400354 CGS_FUNC_ADEV;
355 uint8_t val;
356 int ret = pci_read_config_byte(adev->pdev, addr, &val);
357 if (WARN(ret, "pci_read_config_byte error"))
358 return 0;
359 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400360}
361
Dave Airlie110e6f22016-04-12 13:25:48 +1000362static uint16_t amdgpu_cgs_read_pci_config_word(struct cgs_device *cgs_device, unsigned addr)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400363{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400364 CGS_FUNC_ADEV;
365 uint16_t val;
366 int ret = pci_read_config_word(adev->pdev, addr, &val);
367 if (WARN(ret, "pci_read_config_word error"))
368 return 0;
369 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400370}
371
Dave Airlie110e6f22016-04-12 13:25:48 +1000372static uint32_t amdgpu_cgs_read_pci_config_dword(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400373 unsigned addr)
374{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400375 CGS_FUNC_ADEV;
376 uint32_t val;
377 int ret = pci_read_config_dword(adev->pdev, addr, &val);
378 if (WARN(ret, "pci_read_config_dword error"))
379 return 0;
380 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400381}
382
Dave Airlie110e6f22016-04-12 13:25:48 +1000383static void amdgpu_cgs_write_pci_config_byte(struct cgs_device *cgs_device, unsigned addr,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400384 uint8_t value)
385{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400386 CGS_FUNC_ADEV;
387 int ret = pci_write_config_byte(adev->pdev, addr, value);
388 WARN(ret, "pci_write_config_byte error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400389}
390
Dave Airlie110e6f22016-04-12 13:25:48 +1000391static void amdgpu_cgs_write_pci_config_word(struct cgs_device *cgs_device, unsigned addr,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400392 uint16_t value)
393{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400394 CGS_FUNC_ADEV;
395 int ret = pci_write_config_word(adev->pdev, addr, value);
396 WARN(ret, "pci_write_config_word error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400397}
398
Dave Airlie110e6f22016-04-12 13:25:48 +1000399static void amdgpu_cgs_write_pci_config_dword(struct cgs_device *cgs_device, unsigned addr,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400400 uint32_t value)
401{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400402 CGS_FUNC_ADEV;
403 int ret = pci_write_config_dword(adev->pdev, addr, value);
404 WARN(ret, "pci_write_config_dword error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400405}
406
Alex Deucherba228ac2015-12-23 11:25:43 -0500407
Dave Airlie110e6f22016-04-12 13:25:48 +1000408static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
Alex Deucherba228ac2015-12-23 11:25:43 -0500409 enum cgs_resource_type resource_type,
410 uint64_t size,
411 uint64_t offset,
412 uint64_t *resource_base)
413{
414 CGS_FUNC_ADEV;
415
416 if (resource_base == NULL)
417 return -EINVAL;
418
419 switch (resource_type) {
420 case CGS_RESOURCE_TYPE_MMIO:
421 if (adev->rmmio_size == 0)
422 return -ENOENT;
423 if ((offset + size) > adev->rmmio_size)
424 return -EINVAL;
425 *resource_base = adev->rmmio_base;
426 return 0;
427 case CGS_RESOURCE_TYPE_DOORBELL:
428 if (adev->doorbell.size == 0)
429 return -ENOENT;
430 if ((offset + size) > adev->doorbell.size)
431 return -EINVAL;
432 *resource_base = adev->doorbell.base;
433 return 0;
434 case CGS_RESOURCE_TYPE_FB:
435 case CGS_RESOURCE_TYPE_IO:
436 case CGS_RESOURCE_TYPE_ROM:
437 default:
438 return -EINVAL;
439 }
440}
441
Dave Airlie110e6f22016-04-12 13:25:48 +1000442static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400443 unsigned table, uint16_t *size,
444 uint8_t *frev, uint8_t *crev)
445{
Chunming Zhou25da4422015-05-22 12:14:04 -0400446 CGS_FUNC_ADEV;
447 uint16_t data_start;
448
449 if (amdgpu_atom_parse_data_header(
450 adev->mode_info.atom_context, table, size,
451 frev, crev, &data_start))
452 return (uint8_t*)adev->mode_info.atom_context->bios +
453 data_start;
454
Chunming Zhoud03846a2015-07-28 14:20:03 -0400455 return NULL;
456}
457
Dave Airlie110e6f22016-04-12 13:25:48 +1000458static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400459 uint8_t *frev, uint8_t *crev)
460{
Chunming Zhou25da4422015-05-22 12:14:04 -0400461 CGS_FUNC_ADEV;
462
463 if (amdgpu_atom_parse_cmd_header(
464 adev->mode_info.atom_context, table,
465 frev, crev))
466 return 0;
467
468 return -EINVAL;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400469}
470
Dave Airlie110e6f22016-04-12 13:25:48 +1000471static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400472 void *args)
473{
Chunming Zhou25da4422015-05-22 12:14:04 -0400474 CGS_FUNC_ADEV;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400475
Chunming Zhou25da4422015-05-22 12:14:04 -0400476 return amdgpu_atom_execute_table(
477 adev->mode_info.atom_context, table, args);
478}
Chunming Zhoud03846a2015-07-28 14:20:03 -0400479
Dave Airlie110e6f22016-04-12 13:25:48 +1000480static int amdgpu_cgs_create_pm_request(struct cgs_device *cgs_device, cgs_handle_t *request)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400481{
482 /* TODO */
483 return 0;
484}
485
Dave Airlie110e6f22016-04-12 13:25:48 +1000486static int amdgpu_cgs_destroy_pm_request(struct cgs_device *cgs_device, cgs_handle_t request)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400487{
488 /* TODO */
489 return 0;
490}
491
Dave Airlie110e6f22016-04-12 13:25:48 +1000492static int amdgpu_cgs_set_pm_request(struct cgs_device *cgs_device, cgs_handle_t request,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400493 int active)
494{
495 /* TODO */
496 return 0;
497}
498
Dave Airlie110e6f22016-04-12 13:25:48 +1000499static int amdgpu_cgs_pm_request_clock(struct cgs_device *cgs_device, cgs_handle_t request,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400500 enum cgs_clock clock, unsigned freq)
501{
502 /* TODO */
503 return 0;
504}
505
Dave Airlie110e6f22016-04-12 13:25:48 +1000506static int amdgpu_cgs_pm_request_engine(struct cgs_device *cgs_device, cgs_handle_t request,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400507 enum cgs_engine engine, int powered)
508{
509 /* TODO */
510 return 0;
511}
512
513
514
Dave Airlie110e6f22016-04-12 13:25:48 +1000515static int amdgpu_cgs_pm_query_clock_limits(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400516 enum cgs_clock clock,
517 struct cgs_clock_limits *limits)
518{
519 /* TODO */
520 return 0;
521}
522
Dave Airlie110e6f22016-04-12 13:25:48 +1000523static int amdgpu_cgs_set_camera_voltages(struct cgs_device *cgs_device, uint32_t mask,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400524 const uint32_t *voltages)
525{
526 DRM_ERROR("not implemented");
527 return -EPERM;
528}
529
Alex Deucher0cf3be22015-07-28 14:24:53 -0400530struct cgs_irq_params {
531 unsigned src_id;
532 cgs_irq_source_set_func_t set;
533 cgs_irq_handler_func_t handler;
534 void *private_data;
535};
536
537static int cgs_set_irq_state(struct amdgpu_device *adev,
538 struct amdgpu_irq_src *src,
539 unsigned type,
540 enum amdgpu_interrupt_state state)
541{
542 struct cgs_irq_params *irq_params =
543 (struct cgs_irq_params *)src->data;
544 if (!irq_params)
545 return -EINVAL;
546 if (!irq_params->set)
547 return -EINVAL;
548 return irq_params->set(irq_params->private_data,
549 irq_params->src_id,
550 type,
551 (int)state);
552}
553
554static int cgs_process_irq(struct amdgpu_device *adev,
555 struct amdgpu_irq_src *source,
556 struct amdgpu_iv_entry *entry)
557{
558 struct cgs_irq_params *irq_params =
559 (struct cgs_irq_params *)source->data;
560 if (!irq_params)
561 return -EINVAL;
562 if (!irq_params->handler)
563 return -EINVAL;
564 return irq_params->handler(irq_params->private_data,
565 irq_params->src_id,
566 entry->iv_entry);
567}
568
569static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
570 .set = cgs_set_irq_state,
571 .process = cgs_process_irq,
572};
573
Dave Airlie110e6f22016-04-12 13:25:48 +1000574static int amdgpu_cgs_add_irq_source(struct cgs_device *cgs_device, unsigned src_id,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400575 unsigned num_types,
576 cgs_irq_source_set_func_t set,
577 cgs_irq_handler_func_t handler,
578 void *private_data)
579{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400580 CGS_FUNC_ADEV;
581 int ret = 0;
582 struct cgs_irq_params *irq_params;
583 struct amdgpu_irq_src *source =
584 kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
585 if (!source)
586 return -ENOMEM;
587 irq_params =
588 kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
589 if (!irq_params) {
590 kfree(source);
591 return -ENOMEM;
592 }
593 source->num_types = num_types;
594 source->funcs = &cgs_irq_funcs;
595 irq_params->src_id = src_id;
596 irq_params->set = set;
597 irq_params->handler = handler;
598 irq_params->private_data = private_data;
599 source->data = (void *)irq_params;
600 ret = amdgpu_irq_add_id(adev, src_id, source);
601 if (ret) {
602 kfree(irq_params);
603 kfree(source);
604 }
605
606 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400607}
608
Dave Airlie110e6f22016-04-12 13:25:48 +1000609static int amdgpu_cgs_irq_get(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400610{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400611 CGS_FUNC_ADEV;
612 return amdgpu_irq_get(adev, adev->irq.sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400613}
614
Dave Airlie110e6f22016-04-12 13:25:48 +1000615static int amdgpu_cgs_irq_put(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400616{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400617 CGS_FUNC_ADEV;
618 return amdgpu_irq_put(adev, adev->irq.sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400619}
620
Baoyou Xie761c2e82016-09-03 13:57:14 +0800621static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800622 enum amd_ip_block_type block_type,
623 enum amd_clockgating_state state)
624{
625 CGS_FUNC_ADEV;
626 int i, r = -1;
627
628 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400629 if (!adev->ip_blocks[i].status.valid)
rezhu404b2fa2015-08-07 13:37:56 +0800630 continue;
631
Alex Deuchera1255102016-10-13 17:41:13 -0400632 if (adev->ip_blocks[i].version->type == block_type) {
633 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
rezhu404b2fa2015-08-07 13:37:56 +0800634 (void *)adev,
635 state);
636 break;
637 }
638 }
639 return r;
640}
641
Baoyou Xie761c2e82016-09-03 13:57:14 +0800642static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800643 enum amd_ip_block_type block_type,
644 enum amd_powergating_state state)
645{
646 CGS_FUNC_ADEV;
647 int i, r = -1;
648
649 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400650 if (!adev->ip_blocks[i].status.valid)
rezhu404b2fa2015-08-07 13:37:56 +0800651 continue;
652
Alex Deuchera1255102016-10-13 17:41:13 -0400653 if (adev->ip_blocks[i].version->type == block_type) {
654 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
rezhu404b2fa2015-08-07 13:37:56 +0800655 (void *)adev,
656 state);
657 break;
658 }
659 }
660 return r;
661}
662
663
Dave Airlie110e6f22016-04-12 13:25:48 +1000664static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800665{
666 CGS_FUNC_ADEV;
667 enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
668
669 switch (fw_type) {
670 case CGS_UCODE_ID_SDMA0:
671 result = AMDGPU_UCODE_ID_SDMA0;
672 break;
673 case CGS_UCODE_ID_SDMA1:
674 result = AMDGPU_UCODE_ID_SDMA1;
675 break;
676 case CGS_UCODE_ID_CP_CE:
677 result = AMDGPU_UCODE_ID_CP_CE;
678 break;
679 case CGS_UCODE_ID_CP_PFP:
680 result = AMDGPU_UCODE_ID_CP_PFP;
681 break;
682 case CGS_UCODE_ID_CP_ME:
683 result = AMDGPU_UCODE_ID_CP_ME;
684 break;
685 case CGS_UCODE_ID_CP_MEC:
686 case CGS_UCODE_ID_CP_MEC_JT1:
687 result = AMDGPU_UCODE_ID_CP_MEC1;
688 break;
689 case CGS_UCODE_ID_CP_MEC_JT2:
Monk Liu4c2b2452016-09-27 16:39:58 +0800690 /* for VI. JT2 should be the same as JT1, because:
691 1, MEC2 and MEC1 use exactly same FW.
692 2, JT2 is not pached but JT1 is.
693 */
694 if (adev->asic_type >= CHIP_TOPAZ)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800695 result = AMDGPU_UCODE_ID_CP_MEC1;
Monk Liu4c2b2452016-09-27 16:39:58 +0800696 else
697 result = AMDGPU_UCODE_ID_CP_MEC2;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800698 break;
699 case CGS_UCODE_ID_RLC_G:
700 result = AMDGPU_UCODE_ID_RLC_G;
701 break;
Monk Liubed57122016-09-26 16:35:03 +0800702 case CGS_UCODE_ID_STORAGE:
703 result = AMDGPU_UCODE_ID_STORAGE;
704 break;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800705 default:
706 DRM_ERROR("Firmware type not supported\n");
707 }
708 return result;
709}
710
Monk Liua3927462016-05-31 13:44:30 +0800711static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
712{
713 CGS_FUNC_ADEV;
714 if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
715 release_firmware(adev->pm.fw);
Huang Rui5c1104b2016-12-19 15:15:35 +0800716 adev->pm.fw = NULL;
Monk Liua3927462016-05-31 13:44:30 +0800717 return 0;
718 }
719 /* cannot release other firmware because they are not created by cgs */
720 return -EINVAL;
721}
722
Frank Minfc76cbf2016-04-27 18:53:29 +0800723static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
724 enum cgs_ucode_id type)
725{
726 CGS_FUNC_ADEV;
Xiangliang Yu188a3012016-11-24 16:28:46 +0800727 uint16_t fw_version = 0;
Frank Minfc76cbf2016-04-27 18:53:29 +0800728
729 switch (type) {
730 case CGS_UCODE_ID_SDMA0:
731 fw_version = adev->sdma.instance[0].fw_version;
732 break;
733 case CGS_UCODE_ID_SDMA1:
734 fw_version = adev->sdma.instance[1].fw_version;
735 break;
736 case CGS_UCODE_ID_CP_CE:
737 fw_version = adev->gfx.ce_fw_version;
738 break;
739 case CGS_UCODE_ID_CP_PFP:
740 fw_version = adev->gfx.pfp_fw_version;
741 break;
742 case CGS_UCODE_ID_CP_ME:
743 fw_version = adev->gfx.me_fw_version;
744 break;
745 case CGS_UCODE_ID_CP_MEC:
746 fw_version = adev->gfx.mec_fw_version;
747 break;
748 case CGS_UCODE_ID_CP_MEC_JT1:
749 fw_version = adev->gfx.mec_fw_version;
750 break;
751 case CGS_UCODE_ID_CP_MEC_JT2:
752 fw_version = adev->gfx.mec_fw_version;
753 break;
754 case CGS_UCODE_ID_RLC_G:
755 fw_version = adev->gfx.rlc_fw_version;
756 break;
Xiangliang Yu188a3012016-11-24 16:28:46 +0800757 case CGS_UCODE_ID_STORAGE:
758 break;
Frank Minfc76cbf2016-04-27 18:53:29 +0800759 default:
760 DRM_ERROR("firmware type %d do not have version\n", type);
Xiangliang Yu188a3012016-11-24 16:28:46 +0800761 break;
Frank Minfc76cbf2016-04-27 18:53:29 +0800762 }
763 return fw_version;
764}
765
Rex Zhue8a95b22016-12-21 20:30:58 +0800766static int amdgpu_cgs_enter_safe_mode(struct cgs_device *cgs_device,
767 bool en)
768{
769 CGS_FUNC_ADEV;
770
771 if (adev->gfx.rlc.funcs->enter_safe_mode == NULL ||
772 adev->gfx.rlc.funcs->exit_safe_mode == NULL)
773 return 0;
774
775 if (en)
776 adev->gfx.rlc.funcs->enter_safe_mode(adev);
777 else
778 adev->gfx.rlc.funcs->exit_safe_mode(adev);
779
780 return 0;
781}
782
Dave Airlie110e6f22016-04-12 13:25:48 +1000783static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800784 enum cgs_ucode_id type,
785 struct cgs_firmware_info *info)
786{
787 CGS_FUNC_ADEV;
788
yanyang1735f0022016-02-05 17:39:37 +0800789 if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800790 uint64_t gpu_addr;
791 uint32_t data_size;
792 const struct gfx_firmware_header_v1_0 *header;
793 enum AMDGPU_UCODE_ID id;
794 struct amdgpu_firmware_info *ucode;
795
796 id = fw_type_convert(cgs_device, type);
797 ucode = &adev->firmware.ucode[id];
798 if (ucode->fw == NULL)
799 return -EINVAL;
800
801 gpu_addr = ucode->mc_addr;
802 header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
803 data_size = le32_to_cpu(header->header.ucode_size_bytes);
804
805 if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
806 (type == CGS_UCODE_ID_CP_MEC_JT2)) {
Monk Liu4c2b2452016-09-27 16:39:58 +0800807 gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800808 data_size = le32_to_cpu(header->jt_size) << 2;
809 }
Monk Liu4c2b2452016-09-27 16:39:58 +0800810
811 info->kptr = ucode->kaddr;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800812 info->image_size = data_size;
Monk Liu4c2b2452016-09-27 16:39:58 +0800813 info->mc_addr = gpu_addr;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800814 info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
Monk Liu4c2b2452016-09-27 16:39:58 +0800815
816 if (CGS_UCODE_ID_CP_MEC == type)
817 info->image_size = (header->jt_offset) << 2;
818
Frank Minfc76cbf2016-04-27 18:53:29 +0800819 info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800820 info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
821 } else {
822 char fw_name[30] = {0};
823 int err = 0;
824 uint32_t ucode_size;
825 uint32_t ucode_start_address;
826 const uint8_t *src;
827 const struct smc_firmware_header_v1_0 *hdr;
828
Huang Rui5c1104b2016-12-19 15:15:35 +0800829 if (CGS_UCODE_ID_SMU_SK == type)
830 amdgpu_cgs_rel_firmware(cgs_device, CGS_UCODE_ID_SMU);
831
Mykola Lysenko0b455412016-03-30 05:50:11 -0400832 if (!adev->pm.fw) {
833 switch (adev->asic_type) {
Huang Rui340efe22016-06-19 23:55:14 +0800834 case CHIP_TOPAZ:
Alex Deucher3b496622016-10-27 18:33:00 -0400835 if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) ||
836 ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) ||
837 ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87)))
838 strcpy(fw_name, "amdgpu/topaz_k_smc.bin");
839 else
840 strcpy(fw_name, "amdgpu/topaz_smc.bin");
Huang Rui340efe22016-06-19 23:55:14 +0800841 break;
Mykola Lysenko0b455412016-03-30 05:50:11 -0400842 case CHIP_TONGA:
Alex Deucher646cccb2016-10-26 16:41:39 -0400843 if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
844 ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1)))
845 strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
846 else
847 strcpy(fw_name, "amdgpu/tonga_smc.bin");
Mykola Lysenko0b455412016-03-30 05:50:11 -0400848 break;
849 case CHIP_FIJI:
850 strcpy(fw_name, "amdgpu/fiji_smc.bin");
851 break;
852 case CHIP_POLARIS11:
Alex Deuchera52d1202017-02-08 22:35:51 -0500853 if (type == CGS_UCODE_ID_SMU) {
854 if (((adev->pdev->device == 0x67ef) &&
855 ((adev->pdev->revision == 0xe0) ||
856 (adev->pdev->revision == 0xe2) ||
857 (adev->pdev->revision == 0xe5))) ||
858 ((adev->pdev->device == 0x67ff) &&
859 ((adev->pdev->revision == 0xcf) ||
860 (adev->pdev->revision == 0xef) ||
861 (adev->pdev->revision == 0xff))))
862 strcpy(fw_name, "amdgpu/polaris11_k_smc.bin");
863 else
864 strcpy(fw_name, "amdgpu/polaris11_smc.bin");
865 } else if (type == CGS_UCODE_ID_SMU_SK) {
Mykola Lysenko0b455412016-03-30 05:50:11 -0400866 strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
Alex Deuchera52d1202017-02-08 22:35:51 -0500867 }
Mykola Lysenko0b455412016-03-30 05:50:11 -0400868 break;
869 case CHIP_POLARIS10:
Alex Deuchera52d1202017-02-08 22:35:51 -0500870 if (type == CGS_UCODE_ID_SMU) {
871 if ((adev->pdev->device == 0x67df) &&
872 ((adev->pdev->revision == 0xe0) ||
873 (adev->pdev->revision == 0xe3) ||
874 (adev->pdev->revision == 0xe4) ||
875 (adev->pdev->revision == 0xe5) ||
876 (adev->pdev->revision == 0xe7) ||
877 (adev->pdev->revision == 0xef)))
878 strcpy(fw_name, "amdgpu/polaris10_k_smc.bin");
879 else
880 strcpy(fw_name, "amdgpu/polaris10_smc.bin");
881 } else if (type == CGS_UCODE_ID_SMU_SK) {
Mykola Lysenko0b455412016-03-30 05:50:11 -0400882 strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
Alex Deuchera52d1202017-02-08 22:35:51 -0500883 }
Mykola Lysenko0b455412016-03-30 05:50:11 -0400884 break;
Junwei Zhangc4642a42016-12-14 15:32:28 -0500885 case CHIP_POLARIS12:
886 strcpy(fw_name, "amdgpu/polaris12_smc.bin");
887 break;
Mykola Lysenko0b455412016-03-30 05:50:11 -0400888 default:
889 DRM_ERROR("SMC firmware not supported\n");
890 return -EINVAL;
891 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800892
Mykola Lysenko0b455412016-03-30 05:50:11 -0400893 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
894 if (err) {
895 DRM_ERROR("Failed to request firmware\n");
896 return err;
897 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800898
Mykola Lysenko0b455412016-03-30 05:50:11 -0400899 err = amdgpu_ucode_validate(adev->pm.fw);
900 if (err) {
901 DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
902 release_firmware(adev->pm.fw);
903 adev->pm.fw = NULL;
904 return err;
905 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800906 }
907
908 hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
yanyang1c66875b2016-05-30 15:30:54 +0800909 amdgpu_ucode_print_smc_hdr(&hdr->header);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800910 adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
911 ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
912 ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
913 src = (const uint8_t *)(adev->pm.fw->data +
914 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
915
916 info->version = adev->pm.fw_version;
917 info->image_size = ucode_size;
Huang Rui340efe22016-06-19 23:55:14 +0800918 info->ucode_start_address = ucode_start_address;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800919 info->kptr = (void *)src;
920 }
921 return 0;
922}
923
Frank Minac00bbf2016-04-27 20:04:58 +0800924static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device)
925{
926 CGS_FUNC_ADEV;
927 return amdgpu_sriov_vf(adev);
928}
929
Dave Airlie110e6f22016-04-12 13:25:48 +1000930static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
Huang Rui09fc7ef2016-07-12 13:54:05 +0800931 struct cgs_system_info *sys_info)
Rex Zhu5e618692015-09-23 20:11:54 +0800932{
933 CGS_FUNC_ADEV;
934
935 if (NULL == sys_info)
936 return -ENODEV;
937
938 if (sizeof(struct cgs_system_info) != sys_info->size)
939 return -ENODEV;
940
941 switch (sys_info->info_id) {
942 case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
943 sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
944 break;
Alex Deuchercfd316d2015-11-11 20:35:32 -0500945 case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
946 sys_info->value = adev->pm.pcie_gen_mask;
947 break;
948 case CGS_SYSTEM_INFO_PCIE_MLW:
949 sys_info->value = adev->pm.pcie_mlw_mask;
950 break;
Huang Rui09fc7ef2016-07-12 13:54:05 +0800951 case CGS_SYSTEM_INFO_PCIE_DEV:
952 sys_info->value = adev->pdev->device;
953 break;
954 case CGS_SYSTEM_INFO_PCIE_REV:
955 sys_info->value = adev->pdev->revision;
956 break;
Alex Deucher08d33402016-02-05 10:34:28 -0500957 case CGS_SYSTEM_INFO_CG_FLAGS:
958 sys_info->value = adev->cg_flags;
959 break;
960 case CGS_SYSTEM_INFO_PG_FLAGS:
961 sys_info->value = adev->pg_flags;
962 break;
Eric Huangbacec892016-03-17 18:29:08 -0400963 case CGS_SYSTEM_INFO_GFX_CU_INFO:
Alex Deucher7dae69a2016-05-03 16:25:53 -0400964 sys_info->value = adev->gfx.cu_info.number;
Eric Huangbacec892016-03-17 18:29:08 -0400965 break;
Rex Zhud826c982016-06-07 20:15:24 +0800966 case CGS_SYSTEM_INFO_GFX_SE_INFO:
967 sys_info->value = adev->gfx.config.max_shader_engines;
968 break;
Rex Zhu2fef37c2016-08-22 20:48:13 +0800969 case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID:
970 sys_info->value = adev->pdev->subsystem_device;
971 break;
972 case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID:
973 sys_info->value = adev->pdev->subsystem_vendor;
974 break;
Rex Zhu5e618692015-09-23 20:11:54 +0800975 default:
976 return -ENODEV;
977 }
978
979 return 0;
980}
981
Dave Airlie110e6f22016-04-12 13:25:48 +1000982static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
Rex Zhu47bf18b2015-09-17 16:34:14 +0800983 struct cgs_display_info *info)
984{
985 CGS_FUNC_ADEV;
986 struct amdgpu_crtc *amdgpu_crtc;
987 struct drm_device *ddev = adev->ddev;
988 struct drm_crtc *crtc;
989 uint32_t line_time_us, vblank_lines;
Rex Zhuf9e9c082016-03-29 13:21:59 +0800990 struct cgs_mode_info *mode_info;
Rex Zhu47bf18b2015-09-17 16:34:14 +0800991
992 if (info == NULL)
993 return -EINVAL;
994
Rex Zhuf9e9c082016-03-29 13:21:59 +0800995 mode_info = info->mode_info;
996
Rex Zhu47bf18b2015-09-17 16:34:14 +0800997 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
998 list_for_each_entry(crtc,
999 &ddev->mode_config.crtc_list, head) {
1000 amdgpu_crtc = to_amdgpu_crtc(crtc);
1001 if (crtc->enabled) {
1002 info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
1003 info->display_count++;
1004 }
Rex Zhuf9e9c082016-03-29 13:21:59 +08001005 if (mode_info != NULL &&
Rex Zhu47bf18b2015-09-17 16:34:14 +08001006 crtc->enabled && amdgpu_crtc->enabled &&
1007 amdgpu_crtc->hw_mode.clock) {
1008 line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
1009 amdgpu_crtc->hw_mode.clock;
1010 vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
1011 amdgpu_crtc->hw_mode.crtc_vdisplay +
1012 (amdgpu_crtc->v_border * 2);
Rex Zhuf9e9c082016-03-29 13:21:59 +08001013 mode_info->vblank_time_us = vblank_lines * line_time_us;
1014 mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
1015 mode_info->ref_clock = adev->clock.spll.reference_freq;
1016 mode_info = NULL;
Rex Zhu47bf18b2015-09-17 16:34:14 +08001017 }
1018 }
1019 }
1020
1021 return 0;
1022}
1023
Rex Zhu4c900802016-03-29 14:20:37 +08001024
Dave Airlie110e6f22016-04-12 13:25:48 +10001025static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
Rex Zhu4c900802016-03-29 14:20:37 +08001026{
1027 CGS_FUNC_ADEV;
1028
1029 adev->pm.dpm_enabled = enabled;
1030
1031 return 0;
1032}
1033
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001034/** \brief evaluate acpi namespace object, handle or pathname must be valid
1035 * \param cgs_device
1036 * \param info input/output arguments for the control method
1037 * \return status
1038 */
1039
1040#if defined(CONFIG_ACPI)
Dave Airlie110e6f22016-04-12 13:25:48 +10001041static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001042 struct cgs_acpi_method_info *info)
1043{
1044 CGS_FUNC_ADEV;
1045 acpi_handle handle;
1046 struct acpi_object_list input;
1047 struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001048 union acpi_object *params, *obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001049 uint8_t name[5] = {'\0'};
Markus Elfringeb09d7a2016-07-16 14:54:12 +02001050 struct cgs_acpi_method_argument *argument;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001051 uint32_t i, count;
1052 acpi_status status;
Markus Elfringb4fc5972016-07-16 15:05:45 +02001053 int result;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001054
1055 handle = ACPI_HANDLE(&adev->pdev->dev);
1056 if (!handle)
1057 return -ENODEV;
1058
1059 memset(&input, 0, sizeof(struct acpi_object_list));
1060
1061 /* validate input info */
1062 if (info->size != sizeof(struct cgs_acpi_method_info))
1063 return -EINVAL;
1064
1065 input.count = info->input_count;
1066 if (info->input_count > 0) {
1067 if (info->pinput_argument == NULL)
1068 return -EINVAL;
Dan Carpenterb92c26d2016-01-04 23:43:47 +03001069 argument = info->pinput_argument;
Dan Carpenterb92c26d2016-01-04 23:43:47 +03001070 for (i = 0; i < info->input_count; i++) {
1071 if (((argument->type == ACPI_TYPE_STRING) ||
1072 (argument->type == ACPI_TYPE_BUFFER)) &&
1073 (argument->pointer == NULL))
1074 return -EINVAL;
1075 argument++;
1076 }
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001077 }
1078
1079 if (info->output_count > 0) {
1080 if (info->poutput_argument == NULL)
1081 return -EINVAL;
1082 argument = info->poutput_argument;
1083 for (i = 0; i < info->output_count; i++) {
1084 if (((argument->type == ACPI_TYPE_STRING) ||
1085 (argument->type == ACPI_TYPE_BUFFER))
1086 && (argument->pointer == NULL))
1087 return -EINVAL;
1088 argument++;
1089 }
1090 }
1091
1092 /* The path name passed to acpi_evaluate_object should be null terminated */
1093 if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
1094 strncpy(name, (char *)&(info->name), sizeof(uint32_t));
1095 name[4] = '\0';
1096 }
1097
1098 /* parse input parameters */
1099 if (input.count > 0) {
1100 input.pointer = params =
1101 kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
1102 if (params == NULL)
1103 return -EINVAL;
1104
1105 argument = info->pinput_argument;
1106
1107 for (i = 0; i < input.count; i++) {
1108 params->type = argument->type;
1109 switch (params->type) {
1110 case ACPI_TYPE_INTEGER:
1111 params->integer.value = argument->value;
1112 break;
1113 case ACPI_TYPE_STRING:
Nicolai Hähnle8db6f832016-06-14 12:10:07 +02001114 params->string.length = argument->data_length;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001115 params->string.pointer = argument->pointer;
1116 break;
1117 case ACPI_TYPE_BUFFER:
Nicolai Hähnle8db6f832016-06-14 12:10:07 +02001118 params->buffer.length = argument->data_length;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001119 params->buffer.pointer = argument->pointer;
1120 break;
1121 default:
1122 break;
1123 }
1124 params++;
1125 argument++;
1126 }
1127 }
1128
1129 /* parse output info */
1130 count = info->output_count;
1131 argument = info->poutput_argument;
1132
1133 /* evaluate the acpi method */
1134 status = acpi_evaluate_object(handle, name, &input, &output);
1135
1136 if (ACPI_FAILURE(status)) {
1137 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001138 goto free_input;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001139 }
1140
1141 /* return the output info */
1142 obj = output.pointer;
1143
1144 if (count > 1) {
1145 if ((obj->type != ACPI_TYPE_PACKAGE) ||
1146 (obj->package.count != count)) {
1147 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001148 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001149 }
1150 params = obj->package.elements;
1151 } else
1152 params = obj;
1153
1154 if (params == NULL) {
1155 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001156 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001157 }
1158
1159 for (i = 0; i < count; i++) {
1160 if (argument->type != params->type) {
1161 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001162 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001163 }
1164 switch (params->type) {
1165 case ACPI_TYPE_INTEGER:
1166 argument->value = params->integer.value;
1167 break;
1168 case ACPI_TYPE_STRING:
1169 if ((params->string.length != argument->data_length) ||
1170 (params->string.pointer == NULL)) {
1171 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001172 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001173 }
1174 strncpy(argument->pointer,
1175 params->string.pointer,
1176 params->string.length);
1177 break;
1178 case ACPI_TYPE_BUFFER:
1179 if (params->buffer.pointer == NULL) {
1180 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001181 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001182 }
1183 memcpy(argument->pointer,
1184 params->buffer.pointer,
1185 argument->data_length);
1186 break;
1187 default:
1188 break;
1189 }
1190 argument++;
1191 params++;
1192 }
1193
Markus Elfringb4fc5972016-07-16 15:05:45 +02001194 result = 0;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001195free_obj:
Edward O'Callaghana698e412016-07-12 10:17:54 +10001196 kfree(obj);
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001197free_input:
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001198 kfree((void *)input.pointer);
1199 return result;
1200}
1201#else
Dave Airlie110e6f22016-04-12 13:25:48 +10001202static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001203 struct cgs_acpi_method_info *info)
1204{
1205 return -EIO;
1206}
1207#endif
1208
Huang Ruieadf9542016-07-16 13:04:22 +08001209static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001210 uint32_t acpi_method,
1211 uint32_t acpi_function,
1212 void *pinput, void *poutput,
1213 uint32_t output_count,
1214 uint32_t input_size,
1215 uint32_t output_size)
1216{
1217 struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
1218 struct cgs_acpi_method_argument acpi_output = {0};
1219 struct cgs_acpi_method_info info = {0};
1220
1221 acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001222 acpi_input[0].data_length = sizeof(uint32_t);
1223 acpi_input[0].value = acpi_function;
1224
1225 acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001226 acpi_input[1].data_length = input_size;
1227 acpi_input[1].pointer = pinput;
1228
1229 acpi_output.type = CGS_ACPI_TYPE_BUFFER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001230 acpi_output.data_length = output_size;
1231 acpi_output.pointer = poutput;
1232
1233 info.size = sizeof(struct cgs_acpi_method_info);
1234 info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
1235 info.input_count = 2;
1236 info.name = acpi_method;
1237 info.pinput_argument = acpi_input;
1238 info.output_count = output_count;
1239 info.poutput_argument = &acpi_output;
1240
1241 return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
1242}
1243
Chunming Zhoud03846a2015-07-28 14:20:03 -04001244static const struct cgs_ops amdgpu_cgs_ops = {
Kees Cook613e61a2016-12-16 17:02:32 -08001245 .gpu_mem_info = amdgpu_cgs_gpu_mem_info,
1246 .gmap_kmem = amdgpu_cgs_gmap_kmem,
1247 .gunmap_kmem = amdgpu_cgs_gunmap_kmem,
1248 .alloc_gpu_mem = amdgpu_cgs_alloc_gpu_mem,
1249 .free_gpu_mem = amdgpu_cgs_free_gpu_mem,
1250 .gmap_gpu_mem = amdgpu_cgs_gmap_gpu_mem,
1251 .gunmap_gpu_mem = amdgpu_cgs_gunmap_gpu_mem,
1252 .kmap_gpu_mem = amdgpu_cgs_kmap_gpu_mem,
1253 .kunmap_gpu_mem = amdgpu_cgs_kunmap_gpu_mem,
1254 .read_register = amdgpu_cgs_read_register,
1255 .write_register = amdgpu_cgs_write_register,
1256 .read_ind_register = amdgpu_cgs_read_ind_register,
1257 .write_ind_register = amdgpu_cgs_write_ind_register,
1258 .read_pci_config_byte = amdgpu_cgs_read_pci_config_byte,
1259 .read_pci_config_word = amdgpu_cgs_read_pci_config_word,
1260 .read_pci_config_dword = amdgpu_cgs_read_pci_config_dword,
1261 .write_pci_config_byte = amdgpu_cgs_write_pci_config_byte,
1262 .write_pci_config_word = amdgpu_cgs_write_pci_config_word,
1263 .write_pci_config_dword = amdgpu_cgs_write_pci_config_dword,
1264 .get_pci_resource = amdgpu_cgs_get_pci_resource,
1265 .atom_get_data_table = amdgpu_cgs_atom_get_data_table,
1266 .atom_get_cmd_table_revs = amdgpu_cgs_atom_get_cmd_table_revs,
1267 .atom_exec_cmd_table = amdgpu_cgs_atom_exec_cmd_table,
1268 .create_pm_request = amdgpu_cgs_create_pm_request,
1269 .destroy_pm_request = amdgpu_cgs_destroy_pm_request,
1270 .set_pm_request = amdgpu_cgs_set_pm_request,
1271 .pm_request_clock = amdgpu_cgs_pm_request_clock,
1272 .pm_request_engine = amdgpu_cgs_pm_request_engine,
1273 .pm_query_clock_limits = amdgpu_cgs_pm_query_clock_limits,
1274 .set_camera_voltages = amdgpu_cgs_set_camera_voltages,
1275 .get_firmware_info = amdgpu_cgs_get_firmware_info,
1276 .rel_firmware = amdgpu_cgs_rel_firmware,
1277 .set_powergating_state = amdgpu_cgs_set_powergating_state,
1278 .set_clockgating_state = amdgpu_cgs_set_clockgating_state,
1279 .get_active_displays_info = amdgpu_cgs_get_active_displays_info,
1280 .notify_dpm_enabled = amdgpu_cgs_notify_dpm_enabled,
1281 .call_acpi_method = amdgpu_cgs_call_acpi_method,
1282 .query_system_info = amdgpu_cgs_query_system_info,
1283 .is_virtualization_enabled = amdgpu_cgs_is_virtualization_enabled,
Rex Zhue8a95b22016-12-21 20:30:58 +08001284 .enter_safe_mode = amdgpu_cgs_enter_safe_mode,
Chunming Zhoud03846a2015-07-28 14:20:03 -04001285};
1286
1287static const struct cgs_os_ops amdgpu_cgs_os_ops = {
Kees Cook613e61a2016-12-16 17:02:32 -08001288 .add_irq_source = amdgpu_cgs_add_irq_source,
1289 .irq_get = amdgpu_cgs_irq_get,
1290 .irq_put = amdgpu_cgs_irq_put
Chunming Zhoud03846a2015-07-28 14:20:03 -04001291};
1292
Dave Airlie110e6f22016-04-12 13:25:48 +10001293struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001294{
1295 struct amdgpu_cgs_device *cgs_device =
1296 kmalloc(sizeof(*cgs_device), GFP_KERNEL);
1297
1298 if (!cgs_device) {
1299 DRM_ERROR("Couldn't allocate CGS device structure\n");
1300 return NULL;
1301 }
1302
1303 cgs_device->base.ops = &amdgpu_cgs_ops;
1304 cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
1305 cgs_device->adev = adev;
1306
Dave Airlie110e6f22016-04-12 13:25:48 +10001307 return (struct cgs_device *)cgs_device;
Chunming Zhoud03846a2015-07-28 14:20:03 -04001308}
1309
Dave Airlie110e6f22016-04-12 13:25:48 +10001310void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001311{
1312 kfree(cgs_device);
1313}