Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include "drmP.h" |
| 29 | #include "drm.h" |
| 30 | #include "i915_drm.h" |
| 31 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 32 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 33 | #include "intel_drv.h" |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 34 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 35 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include <linux/pci.h> |
Zhenyu Wang | f8f235e | 2010-08-27 11:08:57 +0800 | [diff] [blame] | 37 | #include <linux/intel-gtt.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 38 | |
Daniel Vetter | 0108a3e | 2010-08-07 11:01:21 +0100 | [diff] [blame] | 39 | static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj); |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 40 | |
| 41 | static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj, |
| 42 | bool pipelined); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 43 | static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj); |
| 44 | static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 45 | static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, |
| 46 | int write); |
| 47 | static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj, |
| 48 | uint64_t offset, |
| 49 | uint64_t size); |
| 50 | static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj); |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 51 | static int i915_gem_object_wait_rendering(struct drm_gem_object *obj, |
| 52 | bool interruptible); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 53 | static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, |
| 54 | unsigned alignment); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 55 | static void i915_gem_clear_fence_reg(struct drm_gem_object *obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 56 | static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj, |
| 57 | struct drm_i915_gem_pwrite *args, |
| 58 | struct drm_file *file_priv); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 59 | static void i915_gem_free_object_tail(struct drm_gem_object *obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 60 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 61 | static int |
| 62 | i915_gem_object_get_pages(struct drm_gem_object *obj, |
| 63 | gfp_t gfpmask); |
| 64 | |
| 65 | static void |
| 66 | i915_gem_object_put_pages(struct drm_gem_object *obj); |
| 67 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 68 | static LIST_HEAD(shrink_list); |
| 69 | static DEFINE_SPINLOCK(shrink_list_lock); |
| 70 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 71 | /* some bookkeeping */ |
| 72 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 73 | size_t size) |
| 74 | { |
| 75 | dev_priv->mm.object_count++; |
| 76 | dev_priv->mm.object_memory += size; |
| 77 | } |
| 78 | |
| 79 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 80 | size_t size) |
| 81 | { |
| 82 | dev_priv->mm.object_count--; |
| 83 | dev_priv->mm.object_memory -= size; |
| 84 | } |
| 85 | |
| 86 | static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv, |
| 87 | size_t size) |
| 88 | { |
| 89 | dev_priv->mm.gtt_count++; |
| 90 | dev_priv->mm.gtt_memory += size; |
| 91 | } |
| 92 | |
| 93 | static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv, |
| 94 | size_t size) |
| 95 | { |
| 96 | dev_priv->mm.gtt_count--; |
| 97 | dev_priv->mm.gtt_memory -= size; |
| 98 | } |
| 99 | |
| 100 | static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv, |
| 101 | size_t size) |
| 102 | { |
| 103 | dev_priv->mm.pin_count++; |
| 104 | dev_priv->mm.pin_memory += size; |
| 105 | } |
| 106 | |
| 107 | static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv, |
| 108 | size_t size) |
| 109 | { |
| 110 | dev_priv->mm.pin_count--; |
| 111 | dev_priv->mm.pin_memory -= size; |
| 112 | } |
| 113 | |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 114 | int |
| 115 | i915_gem_check_is_wedged(struct drm_device *dev) |
| 116 | { |
| 117 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 118 | struct completion *x = &dev_priv->error_completion; |
| 119 | unsigned long flags; |
| 120 | int ret; |
| 121 | |
| 122 | if (!atomic_read(&dev_priv->mm.wedged)) |
| 123 | return 0; |
| 124 | |
| 125 | ret = wait_for_completion_interruptible(x); |
| 126 | if (ret) |
| 127 | return ret; |
| 128 | |
| 129 | /* Success, we reset the GPU! */ |
| 130 | if (!atomic_read(&dev_priv->mm.wedged)) |
| 131 | return 0; |
| 132 | |
| 133 | /* GPU is hung, bump the completion count to account for |
| 134 | * the token we just consumed so that we never hit zero and |
| 135 | * end up waiting upon a subsequent completion event that |
| 136 | * will never happen. |
| 137 | */ |
| 138 | spin_lock_irqsave(&x->wait.lock, flags); |
| 139 | x->done++; |
| 140 | spin_unlock_irqrestore(&x->wait.lock, flags); |
| 141 | return -EIO; |
| 142 | } |
| 143 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 144 | static int i915_mutex_lock_interruptible(struct drm_device *dev) |
| 145 | { |
| 146 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 147 | int ret; |
| 148 | |
| 149 | ret = i915_gem_check_is_wedged(dev); |
| 150 | if (ret) |
| 151 | return ret; |
| 152 | |
| 153 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 154 | if (ret) |
| 155 | return ret; |
| 156 | |
| 157 | if (atomic_read(&dev_priv->mm.wedged)) { |
| 158 | mutex_unlock(&dev->struct_mutex); |
| 159 | return -EAGAIN; |
| 160 | } |
| 161 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 162 | WARN_ON(i915_verify_lists(dev)); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 163 | return 0; |
| 164 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 165 | |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 166 | static inline bool |
| 167 | i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv) |
| 168 | { |
| 169 | return obj_priv->gtt_space && |
| 170 | !obj_priv->active && |
| 171 | obj_priv->pin_count == 0; |
| 172 | } |
| 173 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 174 | int i915_gem_do_init(struct drm_device *dev, |
| 175 | unsigned long start, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 176 | unsigned long end) |
| 177 | { |
| 178 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 179 | |
| 180 | if (start >= end || |
| 181 | (start & (PAGE_SIZE - 1)) != 0 || |
| 182 | (end & (PAGE_SIZE - 1)) != 0) { |
| 183 | return -EINVAL; |
| 184 | } |
| 185 | |
| 186 | drm_mm_init(&dev_priv->mm.gtt_space, start, |
| 187 | end - start); |
| 188 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 189 | dev_priv->mm.gtt_total = end - start; |
Daniel Vetter | a6e0aa4 | 2010-09-16 15:45:15 +0200 | [diff] [blame^] | 190 | dev_priv->mm.gtt_mappable_end = end; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 191 | |
| 192 | return 0; |
| 193 | } |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 194 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 195 | int |
| 196 | i915_gem_init_ioctl(struct drm_device *dev, void *data, |
| 197 | struct drm_file *file_priv) |
| 198 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 199 | struct drm_i915_gem_init *args = data; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 200 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 201 | |
| 202 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 203 | ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 204 | mutex_unlock(&dev->struct_mutex); |
| 205 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 206 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 207 | } |
| 208 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 209 | int |
| 210 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
| 211 | struct drm_file *file_priv) |
| 212 | { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 213 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 214 | struct drm_i915_gem_get_aperture *args = data; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 215 | |
| 216 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 217 | return -ENODEV; |
| 218 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 219 | mutex_lock(&dev->struct_mutex); |
| 220 | args->aper_size = dev_priv->mm.gtt_total; |
| 221 | args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory; |
| 222 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 223 | |
| 224 | return 0; |
| 225 | } |
| 226 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 227 | |
| 228 | /** |
| 229 | * Creates a new mm object and returns a handle to it. |
| 230 | */ |
| 231 | int |
| 232 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 233 | struct drm_file *file_priv) |
| 234 | { |
| 235 | struct drm_i915_gem_create *args = data; |
| 236 | struct drm_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 237 | int ret; |
| 238 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 239 | |
| 240 | args->size = roundup(args->size, PAGE_SIZE); |
| 241 | |
| 242 | /* Allocate the new object */ |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 243 | obj = i915_gem_alloc_object(dev, args->size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 244 | if (obj == NULL) |
| 245 | return -ENOMEM; |
| 246 | |
| 247 | ret = drm_gem_handle_create(file_priv, obj, &handle); |
Chris Wilson | 1dfd975 | 2010-09-06 14:44:14 +0100 | [diff] [blame] | 248 | if (ret) { |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 249 | drm_gem_object_release(obj); |
| 250 | i915_gem_info_remove_obj(dev->dev_private, obj->size); |
| 251 | kfree(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 252 | return ret; |
Chris Wilson | 1dfd975 | 2010-09-06 14:44:14 +0100 | [diff] [blame] | 253 | } |
| 254 | |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 255 | /* drop reference from allocate - handle holds it now */ |
| 256 | drm_gem_object_unreference(obj); |
| 257 | trace_i915_gem_object_create(obj); |
| 258 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 259 | args->handle = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 260 | return 0; |
| 261 | } |
| 262 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 263 | static inline int |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 264 | fast_shmem_read(struct page **pages, |
| 265 | loff_t page_base, int page_offset, |
| 266 | char __user *data, |
| 267 | int length) |
| 268 | { |
Chris Wilson | b5e4feb | 2010-10-14 13:47:43 +0100 | [diff] [blame] | 269 | char *vaddr; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 270 | int ret; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 271 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 272 | vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 273 | ret = __copy_to_user_inatomic(data, vaddr + page_offset, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 274 | kunmap_atomic(vaddr); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 275 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 276 | return ret; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 277 | } |
| 278 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 279 | static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj) |
| 280 | { |
| 281 | drm_i915_private_t *dev_priv = obj->dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 282 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 283 | |
| 284 | return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 && |
| 285 | obj_priv->tiling_mode != I915_TILING_NONE; |
| 286 | } |
| 287 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 288 | static inline void |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 289 | slow_shmem_copy(struct page *dst_page, |
| 290 | int dst_offset, |
| 291 | struct page *src_page, |
| 292 | int src_offset, |
| 293 | int length) |
| 294 | { |
| 295 | char *dst_vaddr, *src_vaddr; |
| 296 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 297 | dst_vaddr = kmap(dst_page); |
| 298 | src_vaddr = kmap(src_page); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 299 | |
| 300 | memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length); |
| 301 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 302 | kunmap(src_page); |
| 303 | kunmap(dst_page); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 304 | } |
| 305 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 306 | static inline void |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 307 | slow_shmem_bit17_copy(struct page *gpu_page, |
| 308 | int gpu_offset, |
| 309 | struct page *cpu_page, |
| 310 | int cpu_offset, |
| 311 | int length, |
| 312 | int is_read) |
| 313 | { |
| 314 | char *gpu_vaddr, *cpu_vaddr; |
| 315 | |
| 316 | /* Use the unswizzled path if this page isn't affected. */ |
| 317 | if ((page_to_phys(gpu_page) & (1 << 17)) == 0) { |
| 318 | if (is_read) |
| 319 | return slow_shmem_copy(cpu_page, cpu_offset, |
| 320 | gpu_page, gpu_offset, length); |
| 321 | else |
| 322 | return slow_shmem_copy(gpu_page, gpu_offset, |
| 323 | cpu_page, cpu_offset, length); |
| 324 | } |
| 325 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 326 | gpu_vaddr = kmap(gpu_page); |
| 327 | cpu_vaddr = kmap(cpu_page); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 328 | |
| 329 | /* Copy the data, XORing A6 with A17 (1). The user already knows he's |
| 330 | * XORing with the other bits (A9 for Y, A9 and A10 for X) |
| 331 | */ |
| 332 | while (length > 0) { |
| 333 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 334 | int this_length = min(cacheline_end - gpu_offset, length); |
| 335 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 336 | |
| 337 | if (is_read) { |
| 338 | memcpy(cpu_vaddr + cpu_offset, |
| 339 | gpu_vaddr + swizzled_gpu_offset, |
| 340 | this_length); |
| 341 | } else { |
| 342 | memcpy(gpu_vaddr + swizzled_gpu_offset, |
| 343 | cpu_vaddr + cpu_offset, |
| 344 | this_length); |
| 345 | } |
| 346 | cpu_offset += this_length; |
| 347 | gpu_offset += this_length; |
| 348 | length -= this_length; |
| 349 | } |
| 350 | |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 351 | kunmap(cpu_page); |
| 352 | kunmap(gpu_page); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 353 | } |
| 354 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 355 | /** |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 356 | * This is the fast shmem pread path, which attempts to copy_from_user directly |
| 357 | * from the backing pages of the object to the user's address space. On a |
| 358 | * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow(). |
| 359 | */ |
| 360 | static int |
| 361 | i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj, |
| 362 | struct drm_i915_gem_pread *args, |
| 363 | struct drm_file *file_priv) |
| 364 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 365 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 366 | ssize_t remain; |
| 367 | loff_t offset, page_base; |
| 368 | char __user *user_data; |
| 369 | int page_offset, page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 370 | |
| 371 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 372 | remain = args->size; |
| 373 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 374 | obj_priv = to_intel_bo(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 375 | offset = args->offset; |
| 376 | |
| 377 | while (remain > 0) { |
| 378 | /* Operation in this page |
| 379 | * |
| 380 | * page_base = page offset within aperture |
| 381 | * page_offset = offset within page |
| 382 | * page_length = bytes to copy for this page |
| 383 | */ |
| 384 | page_base = (offset & ~(PAGE_SIZE-1)); |
| 385 | page_offset = offset & (PAGE_SIZE-1); |
| 386 | page_length = remain; |
| 387 | if ((page_offset + remain) > PAGE_SIZE) |
| 388 | page_length = PAGE_SIZE - page_offset; |
| 389 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 390 | if (fast_shmem_read(obj_priv->pages, |
| 391 | page_base, page_offset, |
| 392 | user_data, page_length)) |
| 393 | return -EFAULT; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 394 | |
| 395 | remain -= page_length; |
| 396 | user_data += page_length; |
| 397 | offset += page_length; |
| 398 | } |
| 399 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 400 | return 0; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 401 | } |
| 402 | |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 403 | static int |
| 404 | i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj) |
| 405 | { |
| 406 | int ret; |
| 407 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 408 | ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 409 | |
| 410 | /* If we've insufficient memory to map in the pages, attempt |
| 411 | * to make some space by throwing out some old buffers. |
| 412 | */ |
| 413 | if (ret == -ENOMEM) { |
| 414 | struct drm_device *dev = obj->dev; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 415 | |
Daniel Vetter | 0108a3e | 2010-08-07 11:01:21 +0100 | [diff] [blame] | 416 | ret = i915_gem_evict_something(dev, obj->size, |
Daniel Vetter | a6e0aa4 | 2010-09-16 15:45:15 +0200 | [diff] [blame^] | 417 | i915_gem_get_gtt_alignment(obj), |
| 418 | false); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 419 | if (ret) |
| 420 | return ret; |
| 421 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 422 | ret = i915_gem_object_get_pages(obj, 0); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 423 | } |
| 424 | |
| 425 | return ret; |
| 426 | } |
| 427 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 428 | /** |
| 429 | * This is the fallback shmem pread path, which allocates temporary storage |
| 430 | * in kernel space to copy_to_user into outside of the struct_mutex, so we |
| 431 | * can copy out of the object's backing pages while holding the struct mutex |
| 432 | * and not take page faults. |
| 433 | */ |
| 434 | static int |
| 435 | i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj, |
| 436 | struct drm_i915_gem_pread *args, |
| 437 | struct drm_file *file_priv) |
| 438 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 439 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 440 | struct mm_struct *mm = current->mm; |
| 441 | struct page **user_pages; |
| 442 | ssize_t remain; |
| 443 | loff_t offset, pinned_pages, i; |
| 444 | loff_t first_data_page, last_data_page, num_pages; |
| 445 | int shmem_page_index, shmem_page_offset; |
| 446 | int data_page_index, data_page_offset; |
| 447 | int page_length; |
| 448 | int ret; |
| 449 | uint64_t data_ptr = args->data_ptr; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 450 | int do_bit17_swizzling; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 451 | |
| 452 | remain = args->size; |
| 453 | |
| 454 | /* Pin the user pages containing the data. We can't fault while |
| 455 | * holding the struct mutex, yet we want to hold it while |
| 456 | * dereferencing the user data. |
| 457 | */ |
| 458 | first_data_page = data_ptr / PAGE_SIZE; |
| 459 | last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE; |
| 460 | num_pages = last_data_page - first_data_page + 1; |
| 461 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 462 | user_pages = drm_malloc_ab(num_pages, sizeof(struct page *)); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 463 | if (user_pages == NULL) |
| 464 | return -ENOMEM; |
| 465 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 466 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 467 | down_read(&mm->mmap_sem); |
| 468 | pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr, |
Eric Anholt | e5e9ecd | 2009-04-07 16:01:22 -0700 | [diff] [blame] | 469 | num_pages, 1, 0, user_pages, NULL); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 470 | up_read(&mm->mmap_sem); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 471 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 472 | if (pinned_pages < num_pages) { |
| 473 | ret = -EFAULT; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 474 | goto out; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 475 | } |
| 476 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 477 | ret = i915_gem_object_set_cpu_read_domain_range(obj, |
| 478 | args->offset, |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 479 | args->size); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 480 | if (ret) |
| 481 | goto out; |
| 482 | |
| 483 | do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 484 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 485 | obj_priv = to_intel_bo(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 486 | offset = args->offset; |
| 487 | |
| 488 | while (remain > 0) { |
| 489 | /* Operation in this page |
| 490 | * |
| 491 | * shmem_page_index = page number within shmem file |
| 492 | * shmem_page_offset = offset within page in shmem file |
| 493 | * data_page_index = page number in get_user_pages return |
| 494 | * data_page_offset = offset with data_page_index page. |
| 495 | * page_length = bytes to copy for this page |
| 496 | */ |
| 497 | shmem_page_index = offset / PAGE_SIZE; |
| 498 | shmem_page_offset = offset & ~PAGE_MASK; |
| 499 | data_page_index = data_ptr / PAGE_SIZE - first_data_page; |
| 500 | data_page_offset = data_ptr & ~PAGE_MASK; |
| 501 | |
| 502 | page_length = remain; |
| 503 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 504 | page_length = PAGE_SIZE - shmem_page_offset; |
| 505 | if ((data_page_offset + page_length) > PAGE_SIZE) |
| 506 | page_length = PAGE_SIZE - data_page_offset; |
| 507 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 508 | if (do_bit17_swizzling) { |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 509 | slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index], |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 510 | shmem_page_offset, |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 511 | user_pages[data_page_index], |
| 512 | data_page_offset, |
| 513 | page_length, |
| 514 | 1); |
| 515 | } else { |
| 516 | slow_shmem_copy(user_pages[data_page_index], |
| 517 | data_page_offset, |
| 518 | obj_priv->pages[shmem_page_index], |
| 519 | shmem_page_offset, |
| 520 | page_length); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 521 | } |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 522 | |
| 523 | remain -= page_length; |
| 524 | data_ptr += page_length; |
| 525 | offset += page_length; |
| 526 | } |
| 527 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 528 | out: |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 529 | for (i = 0; i < pinned_pages; i++) { |
| 530 | SetPageDirty(user_pages[i]); |
| 531 | page_cache_release(user_pages[i]); |
| 532 | } |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 533 | drm_free_large(user_pages); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 534 | |
| 535 | return ret; |
| 536 | } |
| 537 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 538 | /** |
| 539 | * Reads data from the object referenced by handle. |
| 540 | * |
| 541 | * On error, the contents of *data are undefined. |
| 542 | */ |
| 543 | int |
| 544 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
| 545 | struct drm_file *file_priv) |
| 546 | { |
| 547 | struct drm_i915_gem_pread *args = data; |
| 548 | struct drm_gem_object *obj; |
| 549 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 550 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 551 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 552 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 553 | if (ret) |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 554 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 555 | |
| 556 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 557 | if (obj == NULL) { |
| 558 | ret = -ENOENT; |
| 559 | goto unlock; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 560 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 561 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 562 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 563 | /* Bounds check source. */ |
| 564 | if (args->offset > obj->size || args->size > obj->size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 565 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 566 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 567 | } |
| 568 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 569 | if (args->size == 0) |
| 570 | goto out; |
| 571 | |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 572 | if (!access_ok(VERIFY_WRITE, |
| 573 | (char __user *)(uintptr_t)args->data_ptr, |
| 574 | args->size)) { |
| 575 | ret = -EFAULT; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 576 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 577 | } |
| 578 | |
Chris Wilson | b5e4feb | 2010-10-14 13:47:43 +0100 | [diff] [blame] | 579 | ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr, |
| 580 | args->size); |
| 581 | if (ret) { |
| 582 | ret = -EFAULT; |
| 583 | goto out; |
| 584 | } |
| 585 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 586 | ret = i915_gem_object_get_pages_or_evict(obj); |
| 587 | if (ret) |
| 588 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 589 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 590 | ret = i915_gem_object_set_cpu_read_domain_range(obj, |
| 591 | args->offset, |
| 592 | args->size); |
| 593 | if (ret) |
| 594 | goto out_put; |
| 595 | |
| 596 | ret = -EFAULT; |
| 597 | if (!i915_gem_object_needs_bit17_swizzle(obj)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 598 | ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 599 | if (ret == -EFAULT) |
| 600 | ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 601 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 602 | out_put: |
| 603 | i915_gem_object_put_pages(obj); |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 604 | out: |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 605 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 606 | unlock: |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 607 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 608 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 609 | } |
| 610 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 611 | /* This is the fast write path which cannot handle |
| 612 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 613 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 614 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 615 | static inline int |
| 616 | fast_user_write(struct io_mapping *mapping, |
| 617 | loff_t page_base, int page_offset, |
| 618 | char __user *user_data, |
| 619 | int length) |
| 620 | { |
| 621 | char *vaddr_atomic; |
| 622 | unsigned long unwritten; |
| 623 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 624 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 625 | unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset, |
| 626 | user_data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 627 | io_mapping_unmap_atomic(vaddr_atomic); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 628 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 629 | } |
| 630 | |
| 631 | /* Here's the write path which can sleep for |
| 632 | * page faults |
| 633 | */ |
| 634 | |
Chris Wilson | ab34c22 | 2010-05-27 14:15:35 +0100 | [diff] [blame] | 635 | static inline void |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 636 | slow_kernel_write(struct io_mapping *mapping, |
| 637 | loff_t gtt_base, int gtt_offset, |
| 638 | struct page *user_page, int user_offset, |
| 639 | int length) |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 640 | { |
Chris Wilson | ab34c22 | 2010-05-27 14:15:35 +0100 | [diff] [blame] | 641 | char __iomem *dst_vaddr; |
| 642 | char *src_vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 643 | |
Chris Wilson | ab34c22 | 2010-05-27 14:15:35 +0100 | [diff] [blame] | 644 | dst_vaddr = io_mapping_map_wc(mapping, gtt_base); |
| 645 | src_vaddr = kmap(user_page); |
| 646 | |
| 647 | memcpy_toio(dst_vaddr + gtt_offset, |
| 648 | src_vaddr + user_offset, |
| 649 | length); |
| 650 | |
| 651 | kunmap(user_page); |
| 652 | io_mapping_unmap(dst_vaddr); |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 653 | } |
| 654 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 655 | static inline int |
| 656 | fast_shmem_write(struct page **pages, |
| 657 | loff_t page_base, int page_offset, |
| 658 | char __user *data, |
| 659 | int length) |
| 660 | { |
Chris Wilson | b5e4feb | 2010-10-14 13:47:43 +0100 | [diff] [blame] | 661 | char *vaddr; |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 662 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 663 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 664 | vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 665 | ret = __copy_from_user_inatomic(vaddr + page_offset, data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 666 | kunmap_atomic(vaddr); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 667 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 668 | return ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 669 | } |
| 670 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 671 | /** |
| 672 | * This is the fast pwrite path, where we copy the data directly from the |
| 673 | * user into the GTT, uncached. |
| 674 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 675 | static int |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 676 | i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj, |
| 677 | struct drm_i915_gem_pwrite *args, |
| 678 | struct drm_file *file_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 679 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 680 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 681 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 682 | ssize_t remain; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 683 | loff_t offset, page_base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 684 | char __user *user_data; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 685 | int page_offset, page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 686 | |
| 687 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 688 | remain = args->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 689 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 690 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 691 | offset = obj_priv->gtt_offset + args->offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 692 | |
| 693 | while (remain > 0) { |
| 694 | /* Operation in this page |
| 695 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 696 | * page_base = page offset within aperture |
| 697 | * page_offset = offset within page |
| 698 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 699 | */ |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 700 | page_base = (offset & ~(PAGE_SIZE-1)); |
| 701 | page_offset = offset & (PAGE_SIZE-1); |
| 702 | page_length = remain; |
| 703 | if ((page_offset + remain) > PAGE_SIZE) |
| 704 | page_length = PAGE_SIZE - page_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 705 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 706 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 707 | * source page isn't available. Return the error and we'll |
| 708 | * retry in the slow path. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 709 | */ |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 710 | if (fast_user_write(dev_priv->mm.gtt_mapping, page_base, |
| 711 | page_offset, user_data, page_length)) |
| 712 | |
| 713 | return -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 714 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 715 | remain -= page_length; |
| 716 | user_data += page_length; |
| 717 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 718 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 719 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 720 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 721 | } |
| 722 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 723 | /** |
| 724 | * This is the fallback GTT pwrite path, which uses get_user_pages to pin |
| 725 | * the memory and maps it using kmap_atomic for copying. |
| 726 | * |
| 727 | * This code resulted in x11perf -rgb10text consuming about 10% more CPU |
| 728 | * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit). |
| 729 | */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 730 | static int |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 731 | i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj, |
| 732 | struct drm_i915_gem_pwrite *args, |
| 733 | struct drm_file *file_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 734 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 735 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 736 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 737 | ssize_t remain; |
| 738 | loff_t gtt_page_base, offset; |
| 739 | loff_t first_data_page, last_data_page, num_pages; |
| 740 | loff_t pinned_pages, i; |
| 741 | struct page **user_pages; |
| 742 | struct mm_struct *mm = current->mm; |
| 743 | int gtt_page_offset, data_page_offset, data_page_index, page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 744 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 745 | uint64_t data_ptr = args->data_ptr; |
| 746 | |
| 747 | remain = args->size; |
| 748 | |
| 749 | /* Pin the user pages containing the data. We can't fault while |
| 750 | * holding the struct mutex, and all of the pwrite implementations |
| 751 | * want to hold it while dereferencing the user data. |
| 752 | */ |
| 753 | first_data_page = data_ptr / PAGE_SIZE; |
| 754 | last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE; |
| 755 | num_pages = last_data_page - first_data_page + 1; |
| 756 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 757 | user_pages = drm_malloc_ab(num_pages, sizeof(struct page *)); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 758 | if (user_pages == NULL) |
| 759 | return -ENOMEM; |
| 760 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 761 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 762 | down_read(&mm->mmap_sem); |
| 763 | pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr, |
| 764 | num_pages, 0, 0, user_pages, NULL); |
| 765 | up_read(&mm->mmap_sem); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 766 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 767 | if (pinned_pages < num_pages) { |
| 768 | ret = -EFAULT; |
| 769 | goto out_unpin_pages; |
| 770 | } |
| 771 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 772 | ret = i915_gem_object_set_to_gtt_domain(obj, 1); |
| 773 | if (ret) |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 774 | goto out_unpin_pages; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 775 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 776 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 777 | offset = obj_priv->gtt_offset + args->offset; |
| 778 | |
| 779 | while (remain > 0) { |
| 780 | /* Operation in this page |
| 781 | * |
| 782 | * gtt_page_base = page offset within aperture |
| 783 | * gtt_page_offset = offset within page in aperture |
| 784 | * data_page_index = page number in get_user_pages return |
| 785 | * data_page_offset = offset with data_page_index page. |
| 786 | * page_length = bytes to copy for this page |
| 787 | */ |
| 788 | gtt_page_base = offset & PAGE_MASK; |
| 789 | gtt_page_offset = offset & ~PAGE_MASK; |
| 790 | data_page_index = data_ptr / PAGE_SIZE - first_data_page; |
| 791 | data_page_offset = data_ptr & ~PAGE_MASK; |
| 792 | |
| 793 | page_length = remain; |
| 794 | if ((gtt_page_offset + page_length) > PAGE_SIZE) |
| 795 | page_length = PAGE_SIZE - gtt_page_offset; |
| 796 | if ((data_page_offset + page_length) > PAGE_SIZE) |
| 797 | page_length = PAGE_SIZE - data_page_offset; |
| 798 | |
Chris Wilson | ab34c22 | 2010-05-27 14:15:35 +0100 | [diff] [blame] | 799 | slow_kernel_write(dev_priv->mm.gtt_mapping, |
| 800 | gtt_page_base, gtt_page_offset, |
| 801 | user_pages[data_page_index], |
| 802 | data_page_offset, |
| 803 | page_length); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 804 | |
| 805 | remain -= page_length; |
| 806 | offset += page_length; |
| 807 | data_ptr += page_length; |
| 808 | } |
| 809 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 810 | out_unpin_pages: |
| 811 | for (i = 0; i < pinned_pages; i++) |
| 812 | page_cache_release(user_pages[i]); |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 813 | drm_free_large(user_pages); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 814 | |
| 815 | return ret; |
| 816 | } |
| 817 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 818 | /** |
| 819 | * This is the fast shmem pwrite path, which attempts to directly |
| 820 | * copy_from_user into the kmapped pages backing the object. |
| 821 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 822 | static int |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 823 | i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj, |
| 824 | struct drm_i915_gem_pwrite *args, |
| 825 | struct drm_file *file_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 826 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 827 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 828 | ssize_t remain; |
| 829 | loff_t offset, page_base; |
| 830 | char __user *user_data; |
| 831 | int page_offset, page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 832 | |
| 833 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 834 | remain = args->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 835 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 836 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 837 | offset = args->offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 838 | obj_priv->dirty = 1; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 839 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 840 | while (remain > 0) { |
| 841 | /* Operation in this page |
| 842 | * |
| 843 | * page_base = page offset within aperture |
| 844 | * page_offset = offset within page |
| 845 | * page_length = bytes to copy for this page |
| 846 | */ |
| 847 | page_base = (offset & ~(PAGE_SIZE-1)); |
| 848 | page_offset = offset & (PAGE_SIZE-1); |
| 849 | page_length = remain; |
| 850 | if ((page_offset + remain) > PAGE_SIZE) |
| 851 | page_length = PAGE_SIZE - page_offset; |
| 852 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 853 | if (fast_shmem_write(obj_priv->pages, |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 854 | page_base, page_offset, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 855 | user_data, page_length)) |
| 856 | return -EFAULT; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 857 | |
| 858 | remain -= page_length; |
| 859 | user_data += page_length; |
| 860 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 861 | } |
| 862 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 863 | return 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 864 | } |
| 865 | |
| 866 | /** |
| 867 | * This is the fallback shmem pwrite path, which uses get_user_pages to pin |
| 868 | * the memory and maps it using kmap_atomic for copying. |
| 869 | * |
| 870 | * This avoids taking mmap_sem for faulting on the user's address while the |
| 871 | * struct_mutex is held. |
| 872 | */ |
| 873 | static int |
| 874 | i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj, |
| 875 | struct drm_i915_gem_pwrite *args, |
| 876 | struct drm_file *file_priv) |
| 877 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 878 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 879 | struct mm_struct *mm = current->mm; |
| 880 | struct page **user_pages; |
| 881 | ssize_t remain; |
| 882 | loff_t offset, pinned_pages, i; |
| 883 | loff_t first_data_page, last_data_page, num_pages; |
| 884 | int shmem_page_index, shmem_page_offset; |
| 885 | int data_page_index, data_page_offset; |
| 886 | int page_length; |
| 887 | int ret; |
| 888 | uint64_t data_ptr = args->data_ptr; |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 889 | int do_bit17_swizzling; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 890 | |
| 891 | remain = args->size; |
| 892 | |
| 893 | /* Pin the user pages containing the data. We can't fault while |
| 894 | * holding the struct mutex, and all of the pwrite implementations |
| 895 | * want to hold it while dereferencing the user data. |
| 896 | */ |
| 897 | first_data_page = data_ptr / PAGE_SIZE; |
| 898 | last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE; |
| 899 | num_pages = last_data_page - first_data_page + 1; |
| 900 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 901 | user_pages = drm_malloc_ab(num_pages, sizeof(struct page *)); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 902 | if (user_pages == NULL) |
| 903 | return -ENOMEM; |
| 904 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 905 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 906 | down_read(&mm->mmap_sem); |
| 907 | pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr, |
| 908 | num_pages, 0, 0, user_pages, NULL); |
| 909 | up_read(&mm->mmap_sem); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 910 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 911 | if (pinned_pages < num_pages) { |
| 912 | ret = -EFAULT; |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 913 | goto out; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 914 | } |
| 915 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 916 | ret = i915_gem_object_set_to_cpu_domain(obj, 1); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 917 | if (ret) |
| 918 | goto out; |
| 919 | |
| 920 | do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 921 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 922 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 923 | offset = args->offset; |
| 924 | obj_priv->dirty = 1; |
| 925 | |
| 926 | while (remain > 0) { |
| 927 | /* Operation in this page |
| 928 | * |
| 929 | * shmem_page_index = page number within shmem file |
| 930 | * shmem_page_offset = offset within page in shmem file |
| 931 | * data_page_index = page number in get_user_pages return |
| 932 | * data_page_offset = offset with data_page_index page. |
| 933 | * page_length = bytes to copy for this page |
| 934 | */ |
| 935 | shmem_page_index = offset / PAGE_SIZE; |
| 936 | shmem_page_offset = offset & ~PAGE_MASK; |
| 937 | data_page_index = data_ptr / PAGE_SIZE - first_data_page; |
| 938 | data_page_offset = data_ptr & ~PAGE_MASK; |
| 939 | |
| 940 | page_length = remain; |
| 941 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 942 | page_length = PAGE_SIZE - shmem_page_offset; |
| 943 | if ((data_page_offset + page_length) > PAGE_SIZE) |
| 944 | page_length = PAGE_SIZE - data_page_offset; |
| 945 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 946 | if (do_bit17_swizzling) { |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 947 | slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index], |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 948 | shmem_page_offset, |
| 949 | user_pages[data_page_index], |
| 950 | data_page_offset, |
Chris Wilson | 99a03df | 2010-05-27 14:15:34 +0100 | [diff] [blame] | 951 | page_length, |
| 952 | 0); |
| 953 | } else { |
| 954 | slow_shmem_copy(obj_priv->pages[shmem_page_index], |
| 955 | shmem_page_offset, |
| 956 | user_pages[data_page_index], |
| 957 | data_page_offset, |
| 958 | page_length); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 959 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 960 | |
| 961 | remain -= page_length; |
| 962 | data_ptr += page_length; |
| 963 | offset += page_length; |
| 964 | } |
| 965 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 966 | out: |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 967 | for (i = 0; i < pinned_pages; i++) |
| 968 | page_cache_release(user_pages[i]); |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 969 | drm_free_large(user_pages); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 970 | |
| 971 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 972 | } |
| 973 | |
| 974 | /** |
| 975 | * Writes data to the object referenced by handle. |
| 976 | * |
| 977 | * On error, the contents of the buffer that were to be modified are undefined. |
| 978 | */ |
| 979 | int |
| 980 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 981 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 982 | { |
| 983 | struct drm_i915_gem_pwrite *args = data; |
| 984 | struct drm_gem_object *obj; |
| 985 | struct drm_i915_gem_object *obj_priv; |
| 986 | int ret = 0; |
| 987 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 988 | ret = i915_mutex_lock_interruptible(dev); |
| 989 | if (ret) |
| 990 | return ret; |
| 991 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 992 | obj = drm_gem_object_lookup(dev, file, args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 993 | if (obj == NULL) { |
| 994 | ret = -ENOENT; |
| 995 | goto unlock; |
| 996 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 997 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 998 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 999 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1000 | /* Bounds check destination. */ |
| 1001 | if (args->offset > obj->size || args->size > obj->size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1002 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1003 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1004 | } |
| 1005 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1006 | if (args->size == 0) |
| 1007 | goto out; |
| 1008 | |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1009 | if (!access_ok(VERIFY_READ, |
| 1010 | (char __user *)(uintptr_t)args->data_ptr, |
| 1011 | args->size)) { |
| 1012 | ret = -EFAULT; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1013 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1014 | } |
| 1015 | |
Chris Wilson | b5e4feb | 2010-10-14 13:47:43 +0100 | [diff] [blame] | 1016 | ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr, |
| 1017 | args->size); |
| 1018 | if (ret) { |
| 1019 | ret = -EFAULT; |
| 1020 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1021 | } |
| 1022 | |
| 1023 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1024 | * it would end up going through the fenced access, and we'll get |
| 1025 | * different detiling behavior between reading and writing. |
| 1026 | * pread/pwrite currently are reading and writing from the CPU |
| 1027 | * perspective, requiring manual detiling by the client. |
| 1028 | */ |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1029 | if (obj_priv->phys_obj) |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1030 | ret = i915_gem_phys_pwrite(dev, obj, args, file); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 1031 | else if (obj_priv->tiling_mode == I915_TILING_NONE && |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 1032 | obj_priv->gtt_space && |
Chris Wilson | 9b8c4a0 | 2010-05-27 14:21:01 +0100 | [diff] [blame] | 1033 | obj->write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1034 | ret = i915_gem_object_pin(obj, 0); |
| 1035 | if (ret) |
| 1036 | goto out; |
| 1037 | |
| 1038 | ret = i915_gem_object_set_to_gtt_domain(obj, 1); |
| 1039 | if (ret) |
| 1040 | goto out_unpin; |
| 1041 | |
| 1042 | ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file); |
| 1043 | if (ret == -EFAULT) |
| 1044 | ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file); |
| 1045 | |
| 1046 | out_unpin: |
| 1047 | i915_gem_object_unpin(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1048 | } else { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1049 | ret = i915_gem_object_get_pages_or_evict(obj); |
| 1050 | if (ret) |
| 1051 | goto out; |
| 1052 | |
| 1053 | ret = i915_gem_object_set_to_cpu_domain(obj, 1); |
| 1054 | if (ret) |
| 1055 | goto out_put; |
| 1056 | |
| 1057 | ret = -EFAULT; |
| 1058 | if (!i915_gem_object_needs_bit17_swizzle(obj)) |
| 1059 | ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file); |
| 1060 | if (ret == -EFAULT) |
| 1061 | ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file); |
| 1062 | |
| 1063 | out_put: |
| 1064 | i915_gem_object_put_pages(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1065 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1066 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1067 | out: |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1068 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1069 | unlock: |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1070 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1071 | return ret; |
| 1072 | } |
| 1073 | |
| 1074 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1075 | * Called when user space prepares to use an object with the CPU, either |
| 1076 | * through the mmap ioctl's mapping or a GTT mapping. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1077 | */ |
| 1078 | int |
| 1079 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
| 1080 | struct drm_file *file_priv) |
| 1081 | { |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1082 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1083 | struct drm_i915_gem_set_domain *args = data; |
| 1084 | struct drm_gem_object *obj; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1085 | struct drm_i915_gem_object *obj_priv; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1086 | uint32_t read_domains = args->read_domains; |
| 1087 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1088 | int ret; |
| 1089 | |
| 1090 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1091 | return -ENODEV; |
| 1092 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1093 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1094 | if (write_domain & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1095 | return -EINVAL; |
| 1096 | |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1097 | if (read_domains & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1098 | return -EINVAL; |
| 1099 | |
| 1100 | /* Having something in the write domain implies it's in the read |
| 1101 | * domain, and only that read domain. Enforce that in the request. |
| 1102 | */ |
| 1103 | if (write_domain != 0 && read_domains != write_domain) |
| 1104 | return -EINVAL; |
| 1105 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1106 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1107 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1108 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1109 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1110 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1111 | if (obj == NULL) { |
| 1112 | ret = -ENOENT; |
| 1113 | goto unlock; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1114 | } |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1115 | obj_priv = to_intel_bo(obj); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1116 | |
| 1117 | intel_mark_busy(dev, obj); |
| 1118 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1119 | if (read_domains & I915_GEM_DOMAIN_GTT) { |
| 1120 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 1121 | |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1122 | /* Update the LRU on the fence for the CPU access that's |
| 1123 | * about to occur. |
| 1124 | */ |
| 1125 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) { |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 1126 | struct drm_i915_fence_reg *reg = |
| 1127 | &dev_priv->fence_regs[obj_priv->fence_reg]; |
| 1128 | list_move_tail(®->lru_list, |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1129 | &dev_priv->mm.fence_list); |
| 1130 | } |
| 1131 | |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 1132 | /* Silently promote "you're not bound, there was nothing to do" |
| 1133 | * to success, since the client was just asking us to |
| 1134 | * make sure everything was done. |
| 1135 | */ |
| 1136 | if (ret == -EINVAL) |
| 1137 | ret = 0; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1138 | } else { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1139 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1140 | } |
| 1141 | |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1142 | /* Maintain LRU order of "inactive" objects */ |
| 1143 | if (ret == 0 && i915_gem_object_is_inactive(obj_priv)) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1144 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list); |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1145 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1146 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1147 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1148 | mutex_unlock(&dev->struct_mutex); |
| 1149 | return ret; |
| 1150 | } |
| 1151 | |
| 1152 | /** |
| 1153 | * Called when user space has done writes to this buffer |
| 1154 | */ |
| 1155 | int |
| 1156 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
| 1157 | struct drm_file *file_priv) |
| 1158 | { |
| 1159 | struct drm_i915_gem_sw_finish *args = data; |
| 1160 | struct drm_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1161 | int ret = 0; |
| 1162 | |
| 1163 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1164 | return -ENODEV; |
| 1165 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1166 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1167 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1168 | return ret; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1169 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1170 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1171 | if (obj == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1172 | ret = -ENOENT; |
| 1173 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1174 | } |
| 1175 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1176 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | 3d2a812 | 2010-09-29 11:39:53 +0100 | [diff] [blame] | 1177 | if (to_intel_bo(obj)->pin_count) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1178 | i915_gem_object_flush_cpu_write_domain(obj); |
| 1179 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1180 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1181 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1182 | mutex_unlock(&dev->struct_mutex); |
| 1183 | return ret; |
| 1184 | } |
| 1185 | |
| 1186 | /** |
| 1187 | * Maps the contents of an object, returning the address it is mapped |
| 1188 | * into. |
| 1189 | * |
| 1190 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1191 | * imply a ref on the object itself. |
| 1192 | */ |
| 1193 | int |
| 1194 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
| 1195 | struct drm_file *file_priv) |
| 1196 | { |
| 1197 | struct drm_i915_gem_mmap *args = data; |
| 1198 | struct drm_gem_object *obj; |
| 1199 | loff_t offset; |
| 1200 | unsigned long addr; |
| 1201 | |
| 1202 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1203 | return -ENODEV; |
| 1204 | |
| 1205 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 1206 | if (obj == NULL) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1207 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1208 | |
| 1209 | offset = args->offset; |
| 1210 | |
| 1211 | down_write(¤t->mm->mmap_sem); |
| 1212 | addr = do_mmap(obj->filp, 0, args->size, |
| 1213 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1214 | args->offset); |
| 1215 | up_write(¤t->mm->mmap_sem); |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 1216 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1217 | if (IS_ERR((void *)addr)) |
| 1218 | return addr; |
| 1219 | |
| 1220 | args->addr_ptr = (uint64_t) addr; |
| 1221 | |
| 1222 | return 0; |
| 1223 | } |
| 1224 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1225 | /** |
| 1226 | * i915_gem_fault - fault a page into the GTT |
| 1227 | * vma: VMA in question |
| 1228 | * vmf: fault info |
| 1229 | * |
| 1230 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1231 | * from userspace. The fault handler takes care of binding the object to |
| 1232 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1233 | * only if needed based on whether the old reg is still valid or the object |
| 1234 | * is tiled) and inserting a new PTE into the faulting process. |
| 1235 | * |
| 1236 | * Note that the faulting process may involve evicting existing objects |
| 1237 | * from the GTT and/or fence registers to make room. So performance may |
| 1238 | * suffer if the GTT working set is large or there are few fence registers |
| 1239 | * left. |
| 1240 | */ |
| 1241 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf) |
| 1242 | { |
| 1243 | struct drm_gem_object *obj = vma->vm_private_data; |
| 1244 | struct drm_device *dev = obj->dev; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1245 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1246 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1247 | pgoff_t page_offset; |
| 1248 | unsigned long pfn; |
| 1249 | int ret = 0; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 1250 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1251 | |
| 1252 | /* We don't use vmf->pgoff since that has the fake offset */ |
| 1253 | page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >> |
| 1254 | PAGE_SHIFT; |
| 1255 | |
| 1256 | /* Now bind it into the GTT if needed */ |
| 1257 | mutex_lock(&dev->struct_mutex); |
| 1258 | if (!obj_priv->gtt_space) { |
Chris Wilson | e67b8ce | 2009-09-14 16:50:26 +0100 | [diff] [blame] | 1259 | ret = i915_gem_object_bind_to_gtt(obj, 0); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1260 | if (ret) |
| 1261 | goto unlock; |
Kristian Høgsberg | 07f4f3e | 2009-05-27 14:37:28 -0400 | [diff] [blame] | 1262 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1263 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1264 | if (ret) |
| 1265 | goto unlock; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1266 | } |
| 1267 | |
| 1268 | /* Need a new fence register? */ |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 1269 | if (obj_priv->tiling_mode != I915_TILING_NONE) { |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 1270 | ret = i915_gem_object_get_fence_reg(obj, true); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1271 | if (ret) |
| 1272 | goto unlock; |
Eric Anholt | d9ddcb9 | 2009-01-27 10:33:49 -0800 | [diff] [blame] | 1273 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1274 | |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1275 | if (i915_gem_object_is_inactive(obj_priv)) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1276 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list); |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1277 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1278 | pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) + |
| 1279 | page_offset; |
| 1280 | |
| 1281 | /* Finally, remap it using the new GTT offset */ |
| 1282 | ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1283 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1284 | mutex_unlock(&dev->struct_mutex); |
| 1285 | |
| 1286 | switch (ret) { |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1287 | case 0: |
| 1288 | case -ERESTARTSYS: |
| 1289 | return VM_FAULT_NOPAGE; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1290 | case -ENOMEM: |
| 1291 | case -EAGAIN: |
| 1292 | return VM_FAULT_OOM; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1293 | default: |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1294 | return VM_FAULT_SIGBUS; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1295 | } |
| 1296 | } |
| 1297 | |
| 1298 | /** |
| 1299 | * i915_gem_create_mmap_offset - create a fake mmap offset for an object |
| 1300 | * @obj: obj in question |
| 1301 | * |
| 1302 | * GEM memory mapping works by handing back to userspace a fake mmap offset |
| 1303 | * it can use in a subsequent mmap(2) call. The DRM core code then looks |
| 1304 | * up the object based on the offset and sets up the various memory mapping |
| 1305 | * structures. |
| 1306 | * |
| 1307 | * This routine allocates and attaches a fake offset for @obj. |
| 1308 | */ |
| 1309 | static int |
| 1310 | i915_gem_create_mmap_offset(struct drm_gem_object *obj) |
| 1311 | { |
| 1312 | struct drm_device *dev = obj->dev; |
| 1313 | struct drm_gem_mm *mm = dev->mm_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1314 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1315 | struct drm_map_list *list; |
Benjamin Herrenschmidt | f77d390 | 2009-02-02 16:55:46 +1100 | [diff] [blame] | 1316 | struct drm_local_map *map; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1317 | int ret = 0; |
| 1318 | |
| 1319 | /* Set the object up for mmap'ing */ |
| 1320 | list = &obj->map_list; |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1321 | list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1322 | if (!list->map) |
| 1323 | return -ENOMEM; |
| 1324 | |
| 1325 | map = list->map; |
| 1326 | map->type = _DRM_GEM; |
| 1327 | map->size = obj->size; |
| 1328 | map->handle = obj; |
| 1329 | |
| 1330 | /* Get a DRM GEM mmap offset allocated... */ |
| 1331 | list->file_offset_node = drm_mm_search_free(&mm->offset_manager, |
| 1332 | obj->size / PAGE_SIZE, 0, 0); |
| 1333 | if (!list->file_offset_node) { |
| 1334 | DRM_ERROR("failed to allocate offset for bo %d\n", obj->name); |
Chris Wilson | 9e0ae534 | 2010-09-21 15:05:24 +0100 | [diff] [blame] | 1335 | ret = -ENOSPC; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1336 | goto out_free_list; |
| 1337 | } |
| 1338 | |
| 1339 | list->file_offset_node = drm_mm_get_block(list->file_offset_node, |
| 1340 | obj->size / PAGE_SIZE, 0); |
| 1341 | if (!list->file_offset_node) { |
| 1342 | ret = -ENOMEM; |
| 1343 | goto out_free_list; |
| 1344 | } |
| 1345 | |
| 1346 | list->hash.key = list->file_offset_node->start; |
Chris Wilson | 9e0ae534 | 2010-09-21 15:05:24 +0100 | [diff] [blame] | 1347 | ret = drm_ht_insert_item(&mm->offset_hash, &list->hash); |
| 1348 | if (ret) { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1349 | DRM_ERROR("failed to add to map hash\n"); |
| 1350 | goto out_free_mm; |
| 1351 | } |
| 1352 | |
| 1353 | /* By now we should be all set, any drm_mmap request on the offset |
| 1354 | * below will get to our mmap & fault handler */ |
| 1355 | obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT; |
| 1356 | |
| 1357 | return 0; |
| 1358 | |
| 1359 | out_free_mm: |
| 1360 | drm_mm_put_block(list->file_offset_node); |
| 1361 | out_free_list: |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1362 | kfree(list->map); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1363 | |
| 1364 | return ret; |
| 1365 | } |
| 1366 | |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1367 | /** |
| 1368 | * i915_gem_release_mmap - remove physical page mappings |
| 1369 | * @obj: obj in question |
| 1370 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1371 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1372 | * relinquish ownership of the pages back to the system. |
| 1373 | * |
| 1374 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1375 | * object through the GTT and then lose the fence register due to |
| 1376 | * resource pressure. Similarly if the object has been moved out of the |
| 1377 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1378 | * mapping will then trigger a page fault on the next user access, allowing |
| 1379 | * fixup by i915_gem_fault(). |
| 1380 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1381 | void |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1382 | i915_gem_release_mmap(struct drm_gem_object *obj) |
| 1383 | { |
| 1384 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1385 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1386 | |
| 1387 | if (dev->dev_mapping) |
| 1388 | unmap_mapping_range(dev->dev_mapping, |
| 1389 | obj_priv->mmap_offset, obj->size, 1); |
| 1390 | } |
| 1391 | |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1392 | static void |
| 1393 | i915_gem_free_mmap_offset(struct drm_gem_object *obj) |
| 1394 | { |
| 1395 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1396 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1397 | struct drm_gem_mm *mm = dev->mm_private; |
| 1398 | struct drm_map_list *list; |
| 1399 | |
| 1400 | list = &obj->map_list; |
| 1401 | drm_ht_remove_item(&mm->offset_hash, &list->hash); |
| 1402 | |
| 1403 | if (list->file_offset_node) { |
| 1404 | drm_mm_put_block(list->file_offset_node); |
| 1405 | list->file_offset_node = NULL; |
| 1406 | } |
| 1407 | |
| 1408 | if (list->map) { |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 1409 | kfree(list->map); |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 1410 | list->map = NULL; |
| 1411 | } |
| 1412 | |
| 1413 | obj_priv->mmap_offset = 0; |
| 1414 | } |
| 1415 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1416 | /** |
| 1417 | * i915_gem_get_gtt_alignment - return required GTT alignment for an object |
| 1418 | * @obj: object to check |
| 1419 | * |
| 1420 | * Return the required GTT alignment for an object, taking into account |
| 1421 | * potential fence register mapping if needed. |
| 1422 | */ |
| 1423 | static uint32_t |
| 1424 | i915_gem_get_gtt_alignment(struct drm_gem_object *obj) |
| 1425 | { |
| 1426 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1427 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1428 | int start, i; |
| 1429 | |
| 1430 | /* |
| 1431 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 1432 | * if a fence register is needed for the object. |
| 1433 | */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1434 | if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1435 | return 4096; |
| 1436 | |
| 1437 | /* |
| 1438 | * Previous chips need to be aligned to the size of the smallest |
| 1439 | * fence register that can contain the object. |
| 1440 | */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1441 | if (INTEL_INFO(dev)->gen == 3) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1442 | start = 1024*1024; |
| 1443 | else |
| 1444 | start = 512*1024; |
| 1445 | |
| 1446 | for (i = start; i < obj->size; i <<= 1) |
| 1447 | ; |
| 1448 | |
| 1449 | return i; |
| 1450 | } |
| 1451 | |
| 1452 | /** |
| 1453 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 1454 | * @dev: DRM device |
| 1455 | * @data: GTT mapping ioctl data |
| 1456 | * @file_priv: GEM object info |
| 1457 | * |
| 1458 | * Simply returns the fake offset to userspace so it can mmap it. |
| 1459 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 1460 | * up so we can get faults in the handler above. |
| 1461 | * |
| 1462 | * The fault handler will take care of binding the object into the GTT |
| 1463 | * (since it may have been evicted to make room for something), allocating |
| 1464 | * a fence register, and mapping the appropriate aperture address into |
| 1465 | * userspace. |
| 1466 | */ |
| 1467 | int |
| 1468 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 1469 | struct drm_file *file_priv) |
| 1470 | { |
| 1471 | struct drm_i915_gem_mmap_gtt *args = data; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1472 | struct drm_gem_object *obj; |
| 1473 | struct drm_i915_gem_object *obj_priv; |
| 1474 | int ret; |
| 1475 | |
| 1476 | if (!(dev->driver->driver_features & DRIVER_GEM)) |
| 1477 | return -ENODEV; |
| 1478 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1479 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1480 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1481 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1482 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1483 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1484 | if (obj == NULL) { |
| 1485 | ret = -ENOENT; |
| 1486 | goto unlock; |
| 1487 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1488 | obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1489 | |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1490 | if (obj_priv->madv != I915_MADV_WILLNEED) { |
| 1491 | DRM_ERROR("Attempting to mmap a purgeable buffer\n"); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1492 | ret = -EINVAL; |
| 1493 | goto out; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 1494 | } |
| 1495 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1496 | if (!obj_priv->mmap_offset) { |
| 1497 | ret = i915_gem_create_mmap_offset(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1498 | if (ret) |
| 1499 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1500 | } |
| 1501 | |
| 1502 | args->offset = obj_priv->mmap_offset; |
| 1503 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1504 | /* |
| 1505 | * Pull it into the GTT so that we have a page list (makes the |
| 1506 | * initial fault faster and any subsequent flushing possible). |
| 1507 | */ |
| 1508 | if (!obj_priv->agp_mem) { |
Chris Wilson | e67b8ce | 2009-09-14 16:50:26 +0100 | [diff] [blame] | 1509 | ret = i915_gem_object_bind_to_gtt(obj, 0); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1510 | if (ret) |
| 1511 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1512 | } |
| 1513 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1514 | out: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1515 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1516 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1517 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1518 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1519 | } |
| 1520 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 1521 | static void |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1522 | i915_gem_object_put_pages(struct drm_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1523 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1524 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1525 | int page_count = obj->size / PAGE_SIZE; |
| 1526 | int i; |
| 1527 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1528 | BUG_ON(obj_priv->pages_refcount == 0); |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1529 | BUG_ON(obj_priv->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1530 | |
| 1531 | if (--obj_priv->pages_refcount != 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1532 | return; |
| 1533 | |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 1534 | if (obj_priv->tiling_mode != I915_TILING_NONE) |
| 1535 | i915_gem_object_save_bit_17_swizzle(obj); |
| 1536 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1537 | if (obj_priv->madv == I915_MADV_DONTNEED) |
Chris Wilson | 13a05fd | 2009-09-20 23:03:19 +0100 | [diff] [blame] | 1538 | obj_priv->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1539 | |
| 1540 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1541 | if (obj_priv->dirty) |
| 1542 | set_page_dirty(obj_priv->pages[i]); |
| 1543 | |
| 1544 | if (obj_priv->madv == I915_MADV_WILLNEED) |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1545 | mark_page_accessed(obj_priv->pages[i]); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 1546 | |
| 1547 | page_cache_release(obj_priv->pages[i]); |
| 1548 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1549 | obj_priv->dirty = 0; |
| 1550 | |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 1551 | drm_free_large(obj_priv->pages); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 1552 | obj_priv->pages = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1553 | } |
| 1554 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1555 | static uint32_t |
| 1556 | i915_gem_next_request_seqno(struct drm_device *dev, |
| 1557 | struct intel_ring_buffer *ring) |
| 1558 | { |
| 1559 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1560 | |
| 1561 | ring->outstanding_lazy_request = true; |
| 1562 | return dev_priv->next_seqno; |
| 1563 | } |
| 1564 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1565 | static void |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 1566 | i915_gem_object_move_to_active(struct drm_gem_object *obj, |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1567 | struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1568 | { |
| 1569 | struct drm_device *dev = obj->dev; |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1570 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1571 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1572 | uint32_t seqno = i915_gem_next_request_seqno(dev, ring); |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 1573 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1574 | BUG_ON(ring == NULL); |
| 1575 | obj_priv->ring = ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1576 | |
| 1577 | /* Add a reference if we're newly entering the active list. */ |
| 1578 | if (!obj_priv->active) { |
| 1579 | drm_gem_object_reference(obj); |
| 1580 | obj_priv->active = 1; |
| 1581 | } |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 1582 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1583 | /* Move from whatever list we were on to the tail of execution. */ |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1584 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.active_list); |
| 1585 | list_move_tail(&obj_priv->ring_list, &ring->active_list); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1586 | obj_priv->last_rendering_seqno = seqno; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1587 | } |
| 1588 | |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1589 | static void |
| 1590 | i915_gem_object_move_to_flushing(struct drm_gem_object *obj) |
| 1591 | { |
| 1592 | struct drm_device *dev = obj->dev; |
| 1593 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1594 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1595 | |
| 1596 | BUG_ON(!obj_priv->active); |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1597 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.flushing_list); |
| 1598 | list_del_init(&obj_priv->ring_list); |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1599 | obj_priv->last_rendering_seqno = 0; |
| 1600 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1601 | |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 1602 | /* Immediately discard the backing storage */ |
| 1603 | static void |
| 1604 | i915_gem_object_truncate(struct drm_gem_object *obj) |
| 1605 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1606 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1607 | struct inode *inode; |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 1608 | |
Chris Wilson | ae9fed6 | 2010-08-07 11:01:30 +0100 | [diff] [blame] | 1609 | /* Our goal here is to return as much of the memory as |
| 1610 | * is possible back to the system as we are called from OOM. |
| 1611 | * To do this we must instruct the shmfs to drop all of its |
| 1612 | * backing pages, *now*. Here we mirror the actions taken |
| 1613 | * when by shmem_delete_inode() to release the backing store. |
| 1614 | */ |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1615 | inode = obj->filp->f_path.dentry->d_inode; |
Chris Wilson | ae9fed6 | 2010-08-07 11:01:30 +0100 | [diff] [blame] | 1616 | truncate_inode_pages(inode->i_mapping, 0); |
| 1617 | if (inode->i_op->truncate_range) |
| 1618 | inode->i_op->truncate_range(inode, 0, (loff_t)-1); |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 1619 | |
| 1620 | obj_priv->madv = __I915_MADV_PURGED; |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 1621 | } |
| 1622 | |
| 1623 | static inline int |
| 1624 | i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv) |
| 1625 | { |
| 1626 | return obj_priv->madv == I915_MADV_DONTNEED; |
| 1627 | } |
| 1628 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1629 | static void |
| 1630 | i915_gem_object_move_to_inactive(struct drm_gem_object *obj) |
| 1631 | { |
| 1632 | struct drm_device *dev = obj->dev; |
| 1633 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 1634 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1635 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1636 | if (obj_priv->pin_count != 0) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1637 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.pinned_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1638 | else |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1639 | list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list); |
| 1640 | list_del_init(&obj_priv->ring_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1641 | |
Daniel Vetter | 99fcb76 | 2010-02-07 16:20:18 +0100 | [diff] [blame] | 1642 | BUG_ON(!list_empty(&obj_priv->gpu_write_list)); |
| 1643 | |
Eric Anholt | ce44b0e | 2008-11-06 16:00:31 -0800 | [diff] [blame] | 1644 | obj_priv->last_rendering_seqno = 0; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1645 | obj_priv->ring = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1646 | if (obj_priv->active) { |
| 1647 | obj_priv->active = 0; |
| 1648 | drm_gem_object_unreference(obj); |
| 1649 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1650 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1651 | } |
| 1652 | |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1653 | static void |
| 1654 | i915_gem_process_flushing_list(struct drm_device *dev, |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1655 | uint32_t flush_domains, |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1656 | struct intel_ring_buffer *ring) |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1657 | { |
| 1658 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1659 | struct drm_i915_gem_object *obj_priv, *next; |
| 1660 | |
| 1661 | list_for_each_entry_safe(obj_priv, next, |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 1662 | &ring->gpu_write_list, |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1663 | gpu_write_list) { |
Daniel Vetter | a8089e8 | 2010-04-09 19:05:09 +0000 | [diff] [blame] | 1664 | struct drm_gem_object *obj = &obj_priv->base; |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1665 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 1666 | if (obj->write_domain & flush_domains) { |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1667 | uint32_t old_write_domain = obj->write_domain; |
| 1668 | |
| 1669 | obj->write_domain = 0; |
| 1670 | list_del_init(&obj_priv->gpu_write_list); |
Daniel Vetter | 617dbe2 | 2010-02-11 22:16:02 +0100 | [diff] [blame] | 1671 | i915_gem_object_move_to_active(obj, ring); |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1672 | |
| 1673 | /* update the fence lru list */ |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 1674 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) { |
| 1675 | struct drm_i915_fence_reg *reg = |
| 1676 | &dev_priv->fence_regs[obj_priv->fence_reg]; |
| 1677 | list_move_tail(®->lru_list, |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1678 | &dev_priv->mm.fence_list); |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 1679 | } |
Daniel Vetter | 6356039 | 2010-02-19 11:51:59 +0100 | [diff] [blame] | 1680 | |
| 1681 | trace_i915_gem_object_change_domain(obj, |
| 1682 | obj->read_domains, |
| 1683 | old_write_domain); |
| 1684 | } |
| 1685 | } |
| 1686 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1687 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1688 | int |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1689 | i915_add_request(struct drm_device *dev, |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1690 | struct drm_file *file, |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 1691 | struct drm_i915_gem_request *request, |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1692 | struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1693 | { |
| 1694 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1695 | struct drm_i915_file_private *file_priv = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1696 | uint32_t seqno; |
| 1697 | int was_empty; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1698 | int ret; |
| 1699 | |
| 1700 | BUG_ON(request == NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1701 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1702 | if (file != NULL) |
| 1703 | file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1704 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1705 | ret = ring->add_request(ring, &seqno); |
| 1706 | if (ret) |
| 1707 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1708 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1709 | ring->outstanding_lazy_request = false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1710 | |
| 1711 | request->seqno = seqno; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1712 | request->ring = ring; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1713 | request->emitted_jiffies = jiffies; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1714 | was_empty = list_empty(&ring->request_list); |
| 1715 | list_add_tail(&request->list, &ring->request_list); |
| 1716 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1717 | if (file_priv) { |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 1718 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1719 | request->file_priv = file_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1720 | list_add_tail(&request->client_list, |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1721 | &file_priv->mm.request_list); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 1722 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 1723 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1724 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1725 | if (!dev_priv->mm.suspended) { |
Chris Wilson | b3b079d | 2010-09-13 23:44:34 +0100 | [diff] [blame] | 1726 | mod_timer(&dev_priv->hangcheck_timer, |
| 1727 | jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1728 | if (was_empty) |
Chris Wilson | b3b079d | 2010-09-13 23:44:34 +0100 | [diff] [blame] | 1729 | queue_delayed_work(dev_priv->wq, |
| 1730 | &dev_priv->mm.retire_work, HZ); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1731 | } |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1732 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1733 | } |
| 1734 | |
| 1735 | /** |
| 1736 | * Command execution barrier |
| 1737 | * |
| 1738 | * Ensures that all commands in the ring are finished |
| 1739 | * before signalling the CPU |
| 1740 | */ |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1741 | static void |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1742 | i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1743 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1744 | uint32_t flush_domains = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1745 | |
| 1746 | /* The sampler always gets flushed on i965 (sigh) */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1747 | if (INTEL_INFO(dev)->gen >= 4) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1748 | flush_domains |= I915_GEM_DOMAIN_SAMPLER; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1749 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1750 | ring->flush(ring, I915_GEM_DOMAIN_COMMAND, flush_domains); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1751 | } |
| 1752 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1753 | static inline void |
| 1754 | i915_gem_request_remove_from_client(struct drm_i915_gem_request *request) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1755 | { |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 1756 | struct drm_i915_file_private *file_priv = request->file_priv; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1757 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 1758 | if (!file_priv) |
| 1759 | return; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 1760 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 1761 | spin_lock(&file_priv->mm.lock); |
| 1762 | list_del(&request->client_list); |
| 1763 | request->file_priv = NULL; |
| 1764 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1765 | } |
| 1766 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1767 | static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv, |
| 1768 | struct intel_ring_buffer *ring) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1769 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1770 | while (!list_empty(&ring->request_list)) { |
| 1771 | struct drm_i915_gem_request *request; |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1772 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1773 | request = list_first_entry(&ring->request_list, |
| 1774 | struct drm_i915_gem_request, |
| 1775 | list); |
| 1776 | |
| 1777 | list_del(&request->list); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1778 | i915_gem_request_remove_from_client(request); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1779 | kfree(request); |
| 1780 | } |
| 1781 | |
| 1782 | while (!list_empty(&ring->active_list)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1783 | struct drm_i915_gem_object *obj_priv; |
| 1784 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1785 | obj_priv = list_first_entry(&ring->active_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1786 | struct drm_i915_gem_object, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1787 | ring_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1788 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1789 | obj_priv->base.write_domain = 0; |
| 1790 | list_del_init(&obj_priv->gpu_write_list); |
| 1791 | i915_gem_object_move_to_inactive(&obj_priv->base); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1792 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1793 | } |
| 1794 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 1795 | void i915_gem_reset(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1796 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1797 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1798 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 1799 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1800 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1801 | i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 1802 | i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1803 | i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1804 | |
| 1805 | /* Remove anything from the flushing lists. The GPU cache is likely |
| 1806 | * to be lost on reset along with the data, so simply move the |
| 1807 | * lost bo to the inactive list. |
| 1808 | */ |
| 1809 | while (!list_empty(&dev_priv->mm.flushing_list)) { |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1810 | obj_priv = list_first_entry(&dev_priv->mm.flushing_list, |
| 1811 | struct drm_i915_gem_object, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1812 | mm_list); |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1813 | |
| 1814 | obj_priv->base.write_domain = 0; |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1815 | list_del_init(&obj_priv->gpu_write_list); |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1816 | i915_gem_object_move_to_inactive(&obj_priv->base); |
| 1817 | } |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 1818 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1819 | /* Move everything out of the GPU domains to ensure we do any |
| 1820 | * necessary invalidation upon reuse. |
| 1821 | */ |
Chris Wilson | 77f0123 | 2010-09-19 12:31:36 +0100 | [diff] [blame] | 1822 | list_for_each_entry(obj_priv, |
| 1823 | &dev_priv->mm.inactive_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1824 | mm_list) |
Chris Wilson | 77f0123 | 2010-09-19 12:31:36 +0100 | [diff] [blame] | 1825 | { |
| 1826 | obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS; |
| 1827 | } |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 1828 | |
| 1829 | /* The fence registers are invalidated so clear them out */ |
| 1830 | for (i = 0; i < 16; i++) { |
| 1831 | struct drm_i915_fence_reg *reg; |
| 1832 | |
| 1833 | reg = &dev_priv->fence_regs[i]; |
| 1834 | if (!reg->obj) |
| 1835 | continue; |
| 1836 | |
| 1837 | i915_gem_clear_fence_reg(reg->obj); |
| 1838 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1839 | } |
| 1840 | |
| 1841 | /** |
| 1842 | * This function clears the request list as sequence numbers are passed. |
| 1843 | */ |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1844 | static void |
| 1845 | i915_gem_retire_requests_ring(struct drm_device *dev, |
| 1846 | struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1847 | { |
| 1848 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1849 | uint32_t seqno; |
| 1850 | |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1851 | if (!ring->status_page.page_addr || |
| 1852 | list_empty(&ring->request_list)) |
Karsten Wiese | 6c0594a | 2009-02-23 15:07:57 +0100 | [diff] [blame] | 1853 | return; |
| 1854 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1855 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1856 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1857 | seqno = ring->get_seqno(ring); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1858 | while (!list_empty(&ring->request_list)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1859 | struct drm_i915_gem_request *request; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1860 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1861 | request = list_first_entry(&ring->request_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1862 | struct drm_i915_gem_request, |
| 1863 | list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1864 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1865 | if (!i915_seqno_passed(seqno, request->seqno)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1866 | break; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1867 | |
| 1868 | trace_i915_gem_request_retire(dev, request->seqno); |
| 1869 | |
| 1870 | list_del(&request->list); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 1871 | i915_gem_request_remove_from_client(request); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1872 | kfree(request); |
| 1873 | } |
| 1874 | |
| 1875 | /* Move any buffers on the active list that are no longer referenced |
| 1876 | * by the ringbuffer to the flushing/inactive lists as appropriate. |
| 1877 | */ |
| 1878 | while (!list_empty(&ring->active_list)) { |
| 1879 | struct drm_gem_object *obj; |
| 1880 | struct drm_i915_gem_object *obj_priv; |
| 1881 | |
| 1882 | obj_priv = list_first_entry(&ring->active_list, |
| 1883 | struct drm_i915_gem_object, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1884 | ring_list); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1885 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 1886 | if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno)) |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1887 | break; |
| 1888 | |
| 1889 | obj = &obj_priv->base; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 1890 | if (obj->write_domain != 0) |
| 1891 | i915_gem_object_move_to_flushing(obj); |
| 1892 | else |
| 1893 | i915_gem_object_move_to_inactive(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1894 | } |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 1895 | |
| 1896 | if (unlikely (dev_priv->trace_irq_seqno && |
| 1897 | i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1898 | ring->user_irq_put(ring); |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 1899 | dev_priv->trace_irq_seqno = 0; |
| 1900 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1901 | |
| 1902 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1903 | } |
| 1904 | |
| 1905 | void |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1906 | i915_gem_retire_requests(struct drm_device *dev) |
| 1907 | { |
| 1908 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1909 | |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 1910 | if (!list_empty(&dev_priv->mm.deferred_free_list)) { |
| 1911 | struct drm_i915_gem_object *obj_priv, *tmp; |
| 1912 | |
| 1913 | /* We must be careful that during unbind() we do not |
| 1914 | * accidentally infinitely recurse into retire requests. |
| 1915 | * Currently: |
| 1916 | * retire -> free -> unbind -> wait -> retire_ring |
| 1917 | */ |
| 1918 | list_for_each_entry_safe(obj_priv, tmp, |
| 1919 | &dev_priv->mm.deferred_free_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 1920 | mm_list) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 1921 | i915_gem_free_object_tail(&obj_priv->base); |
| 1922 | } |
| 1923 | |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1924 | i915_gem_retire_requests_ring(dev, &dev_priv->render_ring); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 1925 | i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1926 | i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring); |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1927 | } |
| 1928 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 1929 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1930 | i915_gem_retire_work_handler(struct work_struct *work) |
| 1931 | { |
| 1932 | drm_i915_private_t *dev_priv; |
| 1933 | struct drm_device *dev; |
| 1934 | |
| 1935 | dev_priv = container_of(work, drm_i915_private_t, |
| 1936 | mm.retire_work.work); |
| 1937 | dev = dev_priv->dev; |
| 1938 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 1939 | /* Come back later if the device is busy... */ |
| 1940 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 1941 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ); |
| 1942 | return; |
| 1943 | } |
| 1944 | |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 1945 | i915_gem_retire_requests(dev); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1946 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 1947 | if (!dev_priv->mm.suspended && |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1948 | (!list_empty(&dev_priv->render_ring.request_list) || |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1949 | !list_empty(&dev_priv->bsd_ring.request_list) || |
| 1950 | !list_empty(&dev_priv->blt_ring.request_list))) |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 1951 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1952 | mutex_unlock(&dev->struct_mutex); |
| 1953 | } |
| 1954 | |
Daniel Vetter | 5a5a0c6 | 2009-09-15 22:57:36 +0200 | [diff] [blame] | 1955 | int |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1956 | i915_do_wait_request(struct drm_device *dev, uint32_t seqno, |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 1957 | bool interruptible, struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1958 | { |
| 1959 | drm_i915_private_t *dev_priv = dev->dev_private; |
Jesse Barnes | 802c7eb | 2009-05-05 16:03:48 -0700 | [diff] [blame] | 1960 | u32 ier; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1961 | int ret = 0; |
| 1962 | |
| 1963 | BUG_ON(seqno == 0); |
| 1964 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1965 | if (atomic_read(&dev_priv->mm.wedged)) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 1966 | return -EAGAIN; |
Ben Gamari | ffed1d0 | 2009-09-14 17:48:41 -0400 | [diff] [blame] | 1967 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1968 | if (ring->outstanding_lazy_request) { |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1969 | struct drm_i915_gem_request *request; |
| 1970 | |
| 1971 | request = kzalloc(sizeof(*request), GFP_KERNEL); |
| 1972 | if (request == NULL) |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 1973 | return -ENOMEM; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1974 | |
| 1975 | ret = i915_add_request(dev, NULL, request, ring); |
| 1976 | if (ret) { |
| 1977 | kfree(request); |
| 1978 | return ret; |
| 1979 | } |
| 1980 | |
| 1981 | seqno = request->seqno; |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 1982 | } |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 1983 | BUG_ON(seqno == dev_priv->next_seqno); |
Daniel Vetter | e35a41d | 2010-02-11 22:13:59 +0100 | [diff] [blame] | 1984 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1985 | if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) { |
Eric Anholt | bad720f | 2009-10-22 16:11:14 -0700 | [diff] [blame] | 1986 | if (HAS_PCH_SPLIT(dev)) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1987 | ier = I915_READ(DEIER) | I915_READ(GTIER); |
| 1988 | else |
| 1989 | ier = I915_READ(IER); |
Jesse Barnes | 802c7eb | 2009-05-05 16:03:48 -0700 | [diff] [blame] | 1990 | if (!ier) { |
| 1991 | DRM_ERROR("something (likely vbetool) disabled " |
| 1992 | "interrupts, re-enabling\n"); |
| 1993 | i915_driver_irq_preinstall(dev); |
| 1994 | i915_driver_irq_postinstall(dev); |
| 1995 | } |
| 1996 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 1997 | trace_i915_gem_request_wait_begin(dev, seqno); |
| 1998 | |
Chris Wilson | b222349 | 2010-10-27 15:27:33 +0100 | [diff] [blame] | 1999 | ring->waiting_seqno = seqno; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2000 | ring->user_irq_get(ring); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2001 | if (interruptible) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2002 | ret = wait_event_interruptible(ring->irq_queue, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2003 | i915_seqno_passed(ring->get_seqno(ring), seqno) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2004 | || atomic_read(&dev_priv->mm.wedged)); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2005 | else |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2006 | wait_event(ring->irq_queue, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2007 | i915_seqno_passed(ring->get_seqno(ring), seqno) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2008 | || atomic_read(&dev_priv->mm.wedged)); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2009 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2010 | ring->user_irq_put(ring); |
Chris Wilson | b222349 | 2010-10-27 15:27:33 +0100 | [diff] [blame] | 2011 | ring->waiting_seqno = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2012 | |
| 2013 | trace_i915_gem_request_wait_end(dev, seqno); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2014 | } |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 2015 | if (atomic_read(&dev_priv->mm.wedged)) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 2016 | ret = -EAGAIN; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2017 | |
| 2018 | if (ret && ret != -ERESTARTSYS) |
Daniel Vetter | 8bff917 | 2010-02-11 22:19:40 +0100 | [diff] [blame] | 2019 | DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n", |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2020 | __func__, ret, seqno, ring->get_seqno(ring), |
Daniel Vetter | 8bff917 | 2010-02-11 22:19:40 +0100 | [diff] [blame] | 2021 | dev_priv->next_seqno); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2022 | |
| 2023 | /* Directly dispatch request retiring. While we have the work queue |
| 2024 | * to handle this, the waiter on a request often wants an associated |
| 2025 | * buffer to have made it to the inactive list, and we would need |
| 2026 | * a separate wait queue to handle that. |
| 2027 | */ |
| 2028 | if (ret == 0) |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2029 | i915_gem_retire_requests_ring(dev, ring); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2030 | |
| 2031 | return ret; |
| 2032 | } |
| 2033 | |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2034 | /** |
| 2035 | * Waits for a sequence number to be signaled, and cleans up the |
| 2036 | * request and object lists appropriately for that event. |
| 2037 | */ |
| 2038 | static int |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2039 | i915_wait_request(struct drm_device *dev, uint32_t seqno, |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 2040 | struct intel_ring_buffer *ring) |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2041 | { |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2042 | return i915_do_wait_request(dev, seqno, 1, ring); |
Daniel Vetter | 48764bf | 2009-09-15 22:57:32 +0200 | [diff] [blame] | 2043 | } |
| 2044 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2045 | static void |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2046 | i915_gem_flush_ring(struct drm_device *dev, |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2047 | struct drm_file *file_priv, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2048 | struct intel_ring_buffer *ring, |
| 2049 | uint32_t invalidate_domains, |
| 2050 | uint32_t flush_domains) |
| 2051 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2052 | ring->flush(ring, invalidate_domains, flush_domains); |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2053 | i915_gem_process_flushing_list(dev, flush_domains, ring); |
| 2054 | } |
| 2055 | |
| 2056 | static void |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2057 | i915_gem_flush(struct drm_device *dev, |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2058 | struct drm_file *file_priv, |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2059 | uint32_t invalidate_domains, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2060 | uint32_t flush_domains, |
| 2061 | uint32_t flush_rings) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2062 | { |
| 2063 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 8bff917 | 2010-02-11 22:19:40 +0100 | [diff] [blame] | 2064 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2065 | if (flush_domains & I915_GEM_DOMAIN_CPU) |
| 2066 | drm_agp_chipset_flush(dev); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2067 | |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2068 | if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) { |
| 2069 | if (flush_rings & RING_RENDER) |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2070 | i915_gem_flush_ring(dev, file_priv, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2071 | &dev_priv->render_ring, |
| 2072 | invalidate_domains, flush_domains); |
| 2073 | if (flush_rings & RING_BSD) |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2074 | i915_gem_flush_ring(dev, file_priv, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2075 | &dev_priv->bsd_ring, |
| 2076 | invalidate_domains, flush_domains); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2077 | if (flush_rings & RING_BLT) |
| 2078 | i915_gem_flush_ring(dev, file_priv, |
| 2079 | &dev_priv->blt_ring, |
| 2080 | invalidate_domains, flush_domains); |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2081 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2082 | } |
| 2083 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2084 | /** |
| 2085 | * Ensures that all rendering to the object has completed and the object is |
| 2086 | * safe to unbind from the GTT or access from the CPU. |
| 2087 | */ |
| 2088 | static int |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2089 | i915_gem_object_wait_rendering(struct drm_gem_object *obj, |
| 2090 | bool interruptible) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2091 | { |
| 2092 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2093 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2094 | int ret; |
| 2095 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2096 | /* This function only exists to support waiting for existing rendering, |
| 2097 | * not for emitting required flushes. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2098 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2099 | BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2100 | |
| 2101 | /* If there is rendering queued on the buffer being evicted, wait for |
| 2102 | * it. |
| 2103 | */ |
| 2104 | if (obj_priv->active) { |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2105 | ret = i915_do_wait_request(dev, |
| 2106 | obj_priv->last_rendering_seqno, |
| 2107 | interruptible, |
| 2108 | obj_priv->ring); |
| 2109 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2110 | return ret; |
| 2111 | } |
| 2112 | |
| 2113 | return 0; |
| 2114 | } |
| 2115 | |
| 2116 | /** |
| 2117 | * Unbinds an object from the GTT aperture. |
| 2118 | */ |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2119 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2120 | i915_gem_object_unbind(struct drm_gem_object *obj) |
| 2121 | { |
| 2122 | struct drm_device *dev = obj->dev; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2123 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2124 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2125 | int ret = 0; |
| 2126 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2127 | if (obj_priv->gtt_space == NULL) |
| 2128 | return 0; |
| 2129 | |
| 2130 | if (obj_priv->pin_count != 0) { |
| 2131 | DRM_ERROR("Attempting to unbind pinned buffer\n"); |
| 2132 | return -EINVAL; |
| 2133 | } |
| 2134 | |
Eric Anholt | 5323fd0 | 2009-09-09 11:50:45 -0700 | [diff] [blame] | 2135 | /* blow away mappings if mapped through GTT */ |
| 2136 | i915_gem_release_mmap(obj); |
| 2137 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2138 | /* Move the object to the CPU domain to ensure that |
| 2139 | * any possible CPU writes while it's not in the GTT |
| 2140 | * are flushed when we go to remap it. This will |
| 2141 | * also ensure that all pending GPU writes are finished |
| 2142 | * before we unbind. |
| 2143 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2144 | ret = i915_gem_object_set_to_cpu_domain(obj, 1); |
Chris Wilson | 8dc1775 | 2010-07-23 23:18:51 +0100 | [diff] [blame] | 2145 | if (ret == -ERESTARTSYS) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2146 | return ret; |
Chris Wilson | 8dc1775 | 2010-07-23 23:18:51 +0100 | [diff] [blame] | 2147 | /* Continue on if we fail due to EIO, the GPU is hung so we |
| 2148 | * should be safe and we need to cleanup or else we might |
| 2149 | * cause memory corruption through use-after-free. |
| 2150 | */ |
Chris Wilson | 812ed492 | 2010-09-30 15:08:57 +0100 | [diff] [blame] | 2151 | if (ret) { |
| 2152 | i915_gem_clflush_object(obj); |
| 2153 | obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU; |
| 2154 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2155 | |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2156 | /* release the fence reg _after_ flushing */ |
| 2157 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) |
| 2158 | i915_gem_clear_fence_reg(obj); |
| 2159 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2160 | drm_unbind_agp(obj_priv->agp_mem); |
| 2161 | drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2162 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2163 | i915_gem_object_put_pages(obj); |
Chris Wilson | a32808c | 2009-09-20 21:29:47 +0100 | [diff] [blame] | 2164 | BUG_ON(obj_priv->pages_refcount); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2165 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2166 | i915_gem_info_remove_gtt(dev_priv, obj->size); |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 2167 | list_del_init(&obj_priv->mm_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2168 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2169 | drm_mm_put_block(obj_priv->gtt_space); |
| 2170 | obj_priv->gtt_space = NULL; |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 2171 | obj_priv->gtt_offset = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2172 | |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 2173 | if (i915_gem_object_is_purgeable(obj_priv)) |
| 2174 | i915_gem_object_truncate(obj); |
| 2175 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2176 | trace_i915_gem_object_unbind(obj); |
| 2177 | |
Chris Wilson | 8dc1775 | 2010-07-23 23:18:51 +0100 | [diff] [blame] | 2178 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2179 | } |
| 2180 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 2181 | static int i915_ring_idle(struct drm_device *dev, |
| 2182 | struct intel_ring_buffer *ring) |
| 2183 | { |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 2184 | if (list_empty(&ring->gpu_write_list)) |
| 2185 | return 0; |
| 2186 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 2187 | i915_gem_flush_ring(dev, NULL, ring, |
| 2188 | I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
| 2189 | return i915_wait_request(dev, |
| 2190 | i915_gem_next_request_seqno(dev, ring), |
| 2191 | ring); |
| 2192 | } |
| 2193 | |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 2194 | int |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2195 | i915_gpu_idle(struct drm_device *dev) |
| 2196 | { |
| 2197 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 2198 | bool lists_empty; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2199 | int ret; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2200 | |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2201 | lists_empty = (list_empty(&dev_priv->mm.flushing_list) && |
| 2202 | list_empty(&dev_priv->render_ring.active_list) && |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2203 | list_empty(&dev_priv->bsd_ring.active_list) && |
| 2204 | list_empty(&dev_priv->blt_ring.active_list)); |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2205 | if (lists_empty) |
| 2206 | return 0; |
| 2207 | |
| 2208 | /* Flush everything onto the inactive list. */ |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 2209 | ret = i915_ring_idle(dev, &dev_priv->render_ring); |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 2210 | if (ret) |
| 2211 | return ret; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2212 | |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 2213 | ret = i915_ring_idle(dev, &dev_priv->bsd_ring); |
| 2214 | if (ret) |
| 2215 | return ret; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2216 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2217 | ret = i915_ring_idle(dev, &dev_priv->blt_ring); |
| 2218 | if (ret) |
| 2219 | return ret; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2220 | |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 2221 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2222 | } |
| 2223 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 2224 | static int |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2225 | i915_gem_object_get_pages(struct drm_gem_object *obj, |
| 2226 | gfp_t gfpmask) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2227 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2228 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2229 | int page_count, i; |
| 2230 | struct address_space *mapping; |
| 2231 | struct inode *inode; |
| 2232 | struct page *page; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2233 | |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 2234 | BUG_ON(obj_priv->pages_refcount |
| 2235 | == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT); |
| 2236 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2237 | if (obj_priv->pages_refcount++ != 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2238 | return 0; |
| 2239 | |
| 2240 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2241 | * at this point until we release them. |
| 2242 | */ |
| 2243 | page_count = obj->size / PAGE_SIZE; |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2244 | BUG_ON(obj_priv->pages != NULL); |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 2245 | obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *)); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2246 | if (obj_priv->pages == NULL) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2247 | obj_priv->pages_refcount--; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2248 | return -ENOMEM; |
| 2249 | } |
| 2250 | |
| 2251 | inode = obj->filp->f_path.dentry->d_inode; |
| 2252 | mapping = inode->i_mapping; |
| 2253 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2254 | page = read_cache_page_gfp(mapping, i, |
Linus Torvalds | 985b823 | 2010-07-02 10:04:42 +1000 | [diff] [blame] | 2255 | GFP_HIGHUSER | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2256 | __GFP_COLD | |
Linus Torvalds | cd9f040 | 2010-07-18 09:44:37 -0700 | [diff] [blame] | 2257 | __GFP_RECLAIMABLE | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2258 | gfpmask); |
Chris Wilson | 1f2b101 | 2010-03-12 19:52:55 +0000 | [diff] [blame] | 2259 | if (IS_ERR(page)) |
| 2260 | goto err_pages; |
| 2261 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2262 | obj_priv->pages[i] = page; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2263 | } |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2264 | |
| 2265 | if (obj_priv->tiling_mode != I915_TILING_NONE) |
| 2266 | i915_gem_object_do_bit_17_swizzle(obj); |
| 2267 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2268 | return 0; |
Chris Wilson | 1f2b101 | 2010-03-12 19:52:55 +0000 | [diff] [blame] | 2269 | |
| 2270 | err_pages: |
| 2271 | while (i--) |
| 2272 | page_cache_release(obj_priv->pages[i]); |
| 2273 | |
| 2274 | drm_free_large(obj_priv->pages); |
| 2275 | obj_priv->pages = NULL; |
| 2276 | obj_priv->pages_refcount--; |
| 2277 | return PTR_ERR(page); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2278 | } |
| 2279 | |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2280 | static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2281 | { |
| 2282 | struct drm_gem_object *obj = reg->obj; |
| 2283 | struct drm_device *dev = obj->dev; |
| 2284 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2285 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2286 | int regnum = obj_priv->fence_reg; |
| 2287 | uint64_t val; |
| 2288 | |
| 2289 | val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) & |
| 2290 | 0xfffff000) << 32; |
| 2291 | val |= obj_priv->gtt_offset & 0xfffff000; |
| 2292 | val |= (uint64_t)((obj_priv->stride / 128) - 1) << |
| 2293 | SANDYBRIDGE_FENCE_PITCH_SHIFT; |
| 2294 | |
| 2295 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2296 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 2297 | val |= I965_FENCE_REG_VALID; |
| 2298 | |
| 2299 | I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val); |
| 2300 | } |
| 2301 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2302 | static void i965_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2303 | { |
| 2304 | struct drm_gem_object *obj = reg->obj; |
| 2305 | struct drm_device *dev = obj->dev; |
| 2306 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2307 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2308 | int regnum = obj_priv->fence_reg; |
| 2309 | uint64_t val; |
| 2310 | |
| 2311 | val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) & |
| 2312 | 0xfffff000) << 32; |
| 2313 | val |= obj_priv->gtt_offset & 0xfffff000; |
| 2314 | val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT; |
| 2315 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2316 | val |= 1 << I965_FENCE_TILING_Y_SHIFT; |
| 2317 | val |= I965_FENCE_REG_VALID; |
| 2318 | |
| 2319 | I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val); |
| 2320 | } |
| 2321 | |
| 2322 | static void i915_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2323 | { |
| 2324 | struct drm_gem_object *obj = reg->obj; |
| 2325 | struct drm_device *dev = obj->dev; |
| 2326 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2327 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2328 | int regnum = obj_priv->fence_reg; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2329 | int tile_width; |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2330 | uint32_t fence_reg, val; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2331 | uint32_t pitch_val; |
| 2332 | |
| 2333 | if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) || |
| 2334 | (obj_priv->gtt_offset & (obj->size - 1))) { |
Linus Torvalds | f06da26 | 2009-02-09 08:57:29 -0800 | [diff] [blame] | 2335 | WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n", |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2336 | __func__, obj_priv->gtt_offset, obj->size); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2337 | return; |
| 2338 | } |
| 2339 | |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2340 | if (obj_priv->tiling_mode == I915_TILING_Y && |
| 2341 | HAS_128_BYTE_Y_TILING(dev)) |
| 2342 | tile_width = 128; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2343 | else |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2344 | tile_width = 512; |
| 2345 | |
| 2346 | /* Note: pitch better be a power of two tile widths */ |
| 2347 | pitch_val = obj_priv->stride / tile_width; |
| 2348 | pitch_val = ffs(pitch_val) - 1; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2349 | |
Daniel Vetter | c36a2a6 | 2010-04-17 15:12:03 +0200 | [diff] [blame] | 2350 | if (obj_priv->tiling_mode == I915_TILING_Y && |
| 2351 | HAS_128_BYTE_Y_TILING(dev)) |
| 2352 | WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL); |
| 2353 | else |
| 2354 | WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL); |
| 2355 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2356 | val = obj_priv->gtt_offset; |
| 2357 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2358 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
| 2359 | val |= I915_FENCE_SIZE_BITS(obj->size); |
| 2360 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2361 | val |= I830_FENCE_REG_VALID; |
| 2362 | |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2363 | if (regnum < 8) |
| 2364 | fence_reg = FENCE_REG_830_0 + (regnum * 4); |
| 2365 | else |
| 2366 | fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4); |
| 2367 | I915_WRITE(fence_reg, val); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2368 | } |
| 2369 | |
| 2370 | static void i830_write_fence_reg(struct drm_i915_fence_reg *reg) |
| 2371 | { |
| 2372 | struct drm_gem_object *obj = reg->obj; |
| 2373 | struct drm_device *dev = obj->dev; |
| 2374 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2375 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2376 | int regnum = obj_priv->fence_reg; |
| 2377 | uint32_t val; |
| 2378 | uint32_t pitch_val; |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2379 | uint32_t fence_size_bits; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2380 | |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2381 | if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) || |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2382 | (obj_priv->gtt_offset & (obj->size - 1))) { |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2383 | WARN(1, "%s: object 0x%08x not 512K or size aligned\n", |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2384 | __func__, obj_priv->gtt_offset); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2385 | return; |
| 2386 | } |
| 2387 | |
Eric Anholt | e76a16d | 2009-05-26 17:44:56 -0700 | [diff] [blame] | 2388 | pitch_val = obj_priv->stride / 128; |
| 2389 | pitch_val = ffs(pitch_val) - 1; |
| 2390 | WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL); |
| 2391 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2392 | val = obj_priv->gtt_offset; |
| 2393 | if (obj_priv->tiling_mode == I915_TILING_Y) |
| 2394 | val |= 1 << I830_FENCE_TILING_Y_SHIFT; |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2395 | fence_size_bits = I830_FENCE_SIZE_BITS(obj->size); |
| 2396 | WARN_ON(fence_size_bits & ~0x00000f00); |
| 2397 | val |= fence_size_bits; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2398 | val |= pitch_val << I830_FENCE_PITCH_SHIFT; |
| 2399 | val |= I830_FENCE_REG_VALID; |
| 2400 | |
| 2401 | I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2402 | } |
| 2403 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2404 | static int i915_find_fence_reg(struct drm_device *dev, |
| 2405 | bool interruptible) |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2406 | { |
| 2407 | struct drm_i915_fence_reg *reg = NULL; |
| 2408 | struct drm_i915_gem_object *obj_priv = NULL; |
| 2409 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2410 | struct drm_gem_object *obj = NULL; |
| 2411 | int i, avail, ret; |
| 2412 | |
| 2413 | /* First try to find a free reg */ |
| 2414 | avail = 0; |
| 2415 | for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) { |
| 2416 | reg = &dev_priv->fence_regs[i]; |
| 2417 | if (!reg->obj) |
| 2418 | return i; |
| 2419 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2420 | obj_priv = to_intel_bo(reg->obj); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2421 | if (!obj_priv->pin_count) |
| 2422 | avail++; |
| 2423 | } |
| 2424 | |
| 2425 | if (avail == 0) |
| 2426 | return -ENOSPC; |
| 2427 | |
| 2428 | /* None available, try to steal one or wait for a user to finish */ |
| 2429 | i = I915_FENCE_REG_NONE; |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2430 | list_for_each_entry(reg, &dev_priv->mm.fence_list, |
| 2431 | lru_list) { |
| 2432 | obj = reg->obj; |
| 2433 | obj_priv = to_intel_bo(obj); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2434 | |
| 2435 | if (obj_priv->pin_count) |
| 2436 | continue; |
| 2437 | |
| 2438 | /* found one! */ |
| 2439 | i = obj_priv->fence_reg; |
| 2440 | break; |
| 2441 | } |
| 2442 | |
| 2443 | BUG_ON(i == I915_FENCE_REG_NONE); |
| 2444 | |
| 2445 | /* We only have a reference on obj from the active list. put_fence_reg |
| 2446 | * might drop that one, causing a use-after-free in it. So hold a |
| 2447 | * private reference to obj like the other callers of put_fence_reg |
| 2448 | * (set_tiling ioctl) do. */ |
| 2449 | drm_gem_object_reference(obj); |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2450 | ret = i915_gem_object_put_fence_reg(obj, interruptible); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2451 | drm_gem_object_unreference(obj); |
| 2452 | if (ret != 0) |
| 2453 | return ret; |
| 2454 | |
| 2455 | return i; |
| 2456 | } |
| 2457 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2458 | /** |
| 2459 | * i915_gem_object_get_fence_reg - set up a fence reg for an object |
| 2460 | * @obj: object to map through a fence reg |
| 2461 | * |
| 2462 | * When mapping objects through the GTT, userspace wants to be able to write |
| 2463 | * to them without having to worry about swizzling if the object is tiled. |
| 2464 | * |
| 2465 | * This function walks the fence regs looking for a free one for @obj, |
| 2466 | * stealing one if it can't find any. |
| 2467 | * |
| 2468 | * It then sets up the reg based on the object's properties: address, pitch |
| 2469 | * and tiling format. |
| 2470 | */ |
Chris Wilson | 8c4b8c3 | 2009-06-17 22:08:52 +0100 | [diff] [blame] | 2471 | int |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2472 | i915_gem_object_get_fence_reg(struct drm_gem_object *obj, |
| 2473 | bool interruptible) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2474 | { |
| 2475 | struct drm_device *dev = obj->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2476 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2477 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2478 | struct drm_i915_fence_reg *reg = NULL; |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2479 | int ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2480 | |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2481 | /* Just update our place in the LRU if our fence is getting used. */ |
| 2482 | if (obj_priv->fence_reg != I915_FENCE_REG_NONE) { |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2483 | reg = &dev_priv->fence_regs[obj_priv->fence_reg]; |
| 2484 | list_move_tail(®->lru_list, &dev_priv->mm.fence_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2485 | return 0; |
| 2486 | } |
| 2487 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2488 | switch (obj_priv->tiling_mode) { |
| 2489 | case I915_TILING_NONE: |
| 2490 | WARN(1, "allocating a fence for non-tiled object?\n"); |
| 2491 | break; |
| 2492 | case I915_TILING_X: |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2493 | if (!obj_priv->stride) |
| 2494 | return -EINVAL; |
| 2495 | WARN((obj_priv->stride & (512 - 1)), |
| 2496 | "object 0x%08x is X tiled but has non-512B pitch\n", |
| 2497 | obj_priv->gtt_offset); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2498 | break; |
| 2499 | case I915_TILING_Y: |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2500 | if (!obj_priv->stride) |
| 2501 | return -EINVAL; |
| 2502 | WARN((obj_priv->stride & (128 - 1)), |
| 2503 | "object 0x%08x is Y tiled but has non-128B pitch\n", |
| 2504 | obj_priv->gtt_offset); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2505 | break; |
| 2506 | } |
| 2507 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2508 | ret = i915_find_fence_reg(dev, interruptible); |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2509 | if (ret < 0) |
| 2510 | return ret; |
Chris Wilson | fc7170b | 2009-02-11 14:26:46 +0000 | [diff] [blame] | 2511 | |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2512 | obj_priv->fence_reg = ret; |
| 2513 | reg = &dev_priv->fence_regs[obj_priv->fence_reg]; |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2514 | list_add_tail(®->lru_list, &dev_priv->mm.fence_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 2515 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2516 | reg->obj = obj; |
| 2517 | |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2518 | switch (INTEL_INFO(dev)->gen) { |
| 2519 | case 6: |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2520 | sandybridge_write_fence_reg(reg); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2521 | break; |
| 2522 | case 5: |
| 2523 | case 4: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2524 | i965_write_fence_reg(reg); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2525 | break; |
| 2526 | case 3: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2527 | i915_write_fence_reg(reg); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2528 | break; |
| 2529 | case 2: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2530 | i830_write_fence_reg(reg); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2531 | break; |
| 2532 | } |
Eric Anholt | d9ddcb9 | 2009-01-27 10:33:49 -0800 | [diff] [blame] | 2533 | |
Daniel Vetter | ae3db24 | 2010-02-19 11:51:58 +0100 | [diff] [blame] | 2534 | trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg, |
| 2535 | obj_priv->tiling_mode); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2536 | |
Eric Anholt | d9ddcb9 | 2009-01-27 10:33:49 -0800 | [diff] [blame] | 2537 | return 0; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2538 | } |
| 2539 | |
| 2540 | /** |
| 2541 | * i915_gem_clear_fence_reg - clear out fence register info |
| 2542 | * @obj: object to clear |
| 2543 | * |
| 2544 | * Zeroes out the fence register itself and clears out the associated |
| 2545 | * data structures in dev_priv and obj_priv. |
| 2546 | */ |
| 2547 | static void |
| 2548 | i915_gem_clear_fence_reg(struct drm_gem_object *obj) |
| 2549 | { |
| 2550 | struct drm_device *dev = obj->dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2551 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2552 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2553 | struct drm_i915_fence_reg *reg = |
| 2554 | &dev_priv->fence_regs[obj_priv->fence_reg]; |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2555 | uint32_t fence_reg; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2556 | |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2557 | switch (INTEL_INFO(dev)->gen) { |
| 2558 | case 6: |
Eric Anholt | 4e901fd | 2009-10-26 16:44:17 -0700 | [diff] [blame] | 2559 | I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + |
| 2560 | (obj_priv->fence_reg * 8), 0); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2561 | break; |
| 2562 | case 5: |
| 2563 | case 4: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2564 | I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2565 | break; |
| 2566 | case 3: |
Chris Wilson | 9b74f73 | 2010-09-22 19:10:44 +0100 | [diff] [blame] | 2567 | if (obj_priv->fence_reg >= 8) |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2568 | fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4; |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2569 | else |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2570 | case 2: |
| 2571 | fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4; |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2572 | |
| 2573 | I915_WRITE(fence_reg, 0); |
Chris Wilson | e259bef | 2010-09-17 00:32:02 +0100 | [diff] [blame] | 2574 | break; |
Eric Anholt | dc529a4 | 2009-03-10 22:34:49 -0700 | [diff] [blame] | 2575 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2576 | |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2577 | reg->obj = NULL; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2578 | obj_priv->fence_reg = I915_FENCE_REG_NONE; |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 2579 | list_del_init(®->lru_list); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2580 | } |
| 2581 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2582 | /** |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2583 | * i915_gem_object_put_fence_reg - waits on outstanding fenced access |
| 2584 | * to the buffer to finish, and then resets the fence register. |
| 2585 | * @obj: tiled object holding a fence register. |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2586 | * @bool: whether the wait upon the fence is interruptible |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2587 | * |
| 2588 | * Zeroes out the fence register itself and clears out the associated |
| 2589 | * data structures in dev_priv and obj_priv. |
| 2590 | */ |
| 2591 | int |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2592 | i915_gem_object_put_fence_reg(struct drm_gem_object *obj, |
| 2593 | bool interruptible) |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2594 | { |
| 2595 | struct drm_device *dev = obj->dev; |
Chris Wilson | 53640e1 | 2010-09-20 11:40:50 +0100 | [diff] [blame] | 2596 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2597 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | 53640e1 | 2010-09-20 11:40:50 +0100 | [diff] [blame] | 2598 | struct drm_i915_fence_reg *reg; |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2599 | |
| 2600 | if (obj_priv->fence_reg == I915_FENCE_REG_NONE) |
| 2601 | return 0; |
| 2602 | |
Daniel Vetter | 10ae9bd | 2010-02-01 13:59:17 +0100 | [diff] [blame] | 2603 | /* If we've changed tiling, GTT-mappings of the object |
| 2604 | * need to re-fault to ensure that the correct fence register |
| 2605 | * setup is in place. |
| 2606 | */ |
| 2607 | i915_gem_release_mmap(obj); |
| 2608 | |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2609 | /* On the i915, GPU access to tiled buffers is via a fence, |
| 2610 | * therefore we must wait for any outstanding access to complete |
| 2611 | * before clearing the fence. |
| 2612 | */ |
Chris Wilson | 53640e1 | 2010-09-20 11:40:50 +0100 | [diff] [blame] | 2613 | reg = &dev_priv->fence_regs[obj_priv->fence_reg]; |
| 2614 | if (reg->gpu) { |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2615 | int ret; |
| 2616 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2617 | ret = i915_gem_object_flush_gpu_write_domain(obj, true); |
Chris Wilson | 0bc23aa | 2010-09-14 10:22:23 +0100 | [diff] [blame] | 2618 | if (ret) |
Chris Wilson | 2dafb1e | 2010-06-07 14:03:05 +0100 | [diff] [blame] | 2619 | return ret; |
| 2620 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2621 | ret = i915_gem_object_wait_rendering(obj, interruptible); |
Chris Wilson | 0bc23aa | 2010-09-14 10:22:23 +0100 | [diff] [blame] | 2622 | if (ret) |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2623 | return ret; |
Chris Wilson | 53640e1 | 2010-09-20 11:40:50 +0100 | [diff] [blame] | 2624 | |
| 2625 | reg->gpu = false; |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2626 | } |
| 2627 | |
Daniel Vetter | 4a72661 | 2010-02-01 13:59:16 +0100 | [diff] [blame] | 2628 | i915_gem_object_flush_gtt_write_domain(obj); |
Chris Wilson | 0bc23aa | 2010-09-14 10:22:23 +0100 | [diff] [blame] | 2629 | i915_gem_clear_fence_reg(obj); |
Chris Wilson | 52dc7d3 | 2009-06-06 09:46:01 +0100 | [diff] [blame] | 2630 | |
| 2631 | return 0; |
| 2632 | } |
| 2633 | |
| 2634 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2635 | * Finds free space in the GTT aperture and binds the object there. |
| 2636 | */ |
| 2637 | static int |
| 2638 | i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment) |
| 2639 | { |
| 2640 | struct drm_device *dev = obj->dev; |
| 2641 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2642 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2643 | struct drm_mm_node *free_space; |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2644 | gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2645 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2646 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 2647 | if (obj_priv->madv != I915_MADV_WILLNEED) { |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2648 | DRM_ERROR("Attempting to bind a purgeable object\n"); |
| 2649 | return -EINVAL; |
| 2650 | } |
| 2651 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2652 | if (alignment == 0) |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2653 | alignment = i915_gem_get_gtt_alignment(obj); |
Daniel Vetter | 8d7773a | 2009-03-29 14:09:41 +0200 | [diff] [blame] | 2654 | if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2655 | DRM_ERROR("Invalid object alignment requested %u\n", alignment); |
| 2656 | return -EINVAL; |
| 2657 | } |
| 2658 | |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 2659 | /* If the object is bigger than the entire aperture, reject it early |
| 2660 | * before evicting everything in a vain attempt to find space. |
| 2661 | */ |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2662 | if (obj->size > dev_priv->mm.gtt_total) { |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 2663 | DRM_ERROR("Attempting to bind an object larger than the aperture\n"); |
| 2664 | return -E2BIG; |
| 2665 | } |
| 2666 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2667 | search_free: |
| 2668 | free_space = drm_mm_search_free(&dev_priv->mm.gtt_space, |
| 2669 | obj->size, alignment, 0); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 2670 | if (free_space != NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2671 | obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size, |
| 2672 | alignment); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2673 | if (obj_priv->gtt_space == NULL) { |
| 2674 | /* If the gtt is empty and we're still having trouble |
| 2675 | * fitting our object in, we're out of memory. |
| 2676 | */ |
Daniel Vetter | a6e0aa4 | 2010-09-16 15:45:15 +0200 | [diff] [blame^] | 2677 | ret = i915_gem_evict_something(dev, obj->size, alignment, true); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2678 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2679 | return ret; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2680 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2681 | goto search_free; |
| 2682 | } |
| 2683 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2684 | ret = i915_gem_object_get_pages(obj, gfpmask); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2685 | if (ret) { |
| 2686 | drm_mm_put_block(obj_priv->gtt_space); |
| 2687 | obj_priv->gtt_space = NULL; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2688 | |
| 2689 | if (ret == -ENOMEM) { |
| 2690 | /* first try to clear up some space from the GTT */ |
Daniel Vetter | 0108a3e | 2010-08-07 11:01:21 +0100 | [diff] [blame] | 2691 | ret = i915_gem_evict_something(dev, obj->size, |
Daniel Vetter | a6e0aa4 | 2010-09-16 15:45:15 +0200 | [diff] [blame^] | 2692 | alignment, true); |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2693 | if (ret) { |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2694 | /* now try to shrink everyone else */ |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 2695 | if (gfpmask) { |
| 2696 | gfpmask = 0; |
| 2697 | goto search_free; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2698 | } |
| 2699 | |
| 2700 | return ret; |
| 2701 | } |
| 2702 | |
| 2703 | goto search_free; |
| 2704 | } |
| 2705 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2706 | return ret; |
| 2707 | } |
| 2708 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2709 | /* Create an AGP memory structure pointing at our pages, and bind it |
| 2710 | * into the GTT. |
| 2711 | */ |
| 2712 | obj_priv->agp_mem = drm_agp_bind_pages(dev, |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2713 | obj_priv->pages, |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2714 | obj->size >> PAGE_SHIFT, |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 2715 | obj_priv->gtt_space->start, |
Keith Packard | ba1eb1d | 2008-10-14 19:55:10 -0700 | [diff] [blame] | 2716 | obj_priv->agp_type); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2717 | if (obj_priv->agp_mem == NULL) { |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2718 | i915_gem_object_put_pages(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2719 | drm_mm_put_block(obj_priv->gtt_space); |
| 2720 | obj_priv->gtt_space = NULL; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2721 | |
Daniel Vetter | a6e0aa4 | 2010-09-16 15:45:15 +0200 | [diff] [blame^] | 2722 | ret = i915_gem_evict_something(dev, obj->size, alignment, true); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 2723 | if (ret) |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2724 | return ret; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 2725 | |
| 2726 | goto search_free; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2727 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2728 | |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 2729 | /* keep track of bounds object by adding it to the inactive list */ |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 2730 | list_add_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 2731 | i915_gem_info_add_gtt(dev_priv, obj->size); |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 2732 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2733 | /* Assert that the object is not currently in any GPU domain. As it |
| 2734 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2735 | * a GPU cache |
| 2736 | */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 2737 | BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS); |
| 2738 | BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2739 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 2740 | obj_priv->gtt_offset = obj_priv->gtt_space->start; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2741 | trace_i915_gem_object_bind(obj, obj_priv->gtt_offset); |
| 2742 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2743 | return 0; |
| 2744 | } |
| 2745 | |
| 2746 | void |
| 2747 | i915_gem_clflush_object(struct drm_gem_object *obj) |
| 2748 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2749 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2750 | |
| 2751 | /* If we don't have a page list set up, then we're not pinned |
| 2752 | * to GPU, and we can ignore the cache flush because it'll happen |
| 2753 | * again at bind time. |
| 2754 | */ |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2755 | if (obj_priv->pages == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2756 | return; |
| 2757 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2758 | trace_i915_gem_object_clflush(obj); |
Eric Anholt | cfa16a0 | 2009-05-26 18:46:16 -0700 | [diff] [blame] | 2759 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2760 | drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2761 | } |
| 2762 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2763 | /** Flushes any GPU write domain for the object if it's dirty. */ |
Chris Wilson | 2dafb1e | 2010-06-07 14:03:05 +0100 | [diff] [blame] | 2764 | static int |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2765 | i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj, |
| 2766 | bool pipelined) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2767 | { |
| 2768 | struct drm_device *dev = obj->dev; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2769 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2770 | |
| 2771 | if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0) |
Chris Wilson | 2dafb1e | 2010-06-07 14:03:05 +0100 | [diff] [blame] | 2772 | return 0; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2773 | |
| 2774 | /* Queue the GPU write cache flushing we need. */ |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2775 | old_write_domain = obj->write_domain; |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2776 | i915_gem_flush_ring(dev, NULL, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 2777 | to_intel_bo(obj)->ring, |
| 2778 | 0, obj->write_domain); |
Chris Wilson | 48b956c | 2010-09-14 12:50:34 +0100 | [diff] [blame] | 2779 | BUG_ON(obj->write_domain); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2780 | |
| 2781 | trace_i915_gem_object_change_domain(obj, |
| 2782 | obj->read_domains, |
| 2783 | old_write_domain); |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2784 | |
| 2785 | if (pipelined) |
| 2786 | return 0; |
| 2787 | |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2788 | return i915_gem_object_wait_rendering(obj, true); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2789 | } |
| 2790 | |
| 2791 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 2792 | static void |
| 2793 | i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj) |
| 2794 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2795 | uint32_t old_write_domain; |
| 2796 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2797 | if (obj->write_domain != I915_GEM_DOMAIN_GTT) |
| 2798 | return; |
| 2799 | |
| 2800 | /* No actual flushing is required for the GTT write domain. Writes |
| 2801 | * to it immediately go to main memory as far as we know, so there's |
| 2802 | * no chipset flush. It also doesn't land in render cache. |
| 2803 | */ |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2804 | old_write_domain = obj->write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2805 | obj->write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2806 | |
| 2807 | trace_i915_gem_object_change_domain(obj, |
| 2808 | obj->read_domains, |
| 2809 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2810 | } |
| 2811 | |
| 2812 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 2813 | static void |
| 2814 | i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj) |
| 2815 | { |
| 2816 | struct drm_device *dev = obj->dev; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2817 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2818 | |
| 2819 | if (obj->write_domain != I915_GEM_DOMAIN_CPU) |
| 2820 | return; |
| 2821 | |
| 2822 | i915_gem_clflush_object(obj); |
| 2823 | drm_agp_chipset_flush(dev); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2824 | old_write_domain = obj->write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2825 | obj->write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2826 | |
| 2827 | trace_i915_gem_object_change_domain(obj, |
| 2828 | obj->read_domains, |
| 2829 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2830 | } |
| 2831 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2832 | /** |
| 2833 | * Moves a single object to the GTT read, and possibly write domain. |
| 2834 | * |
| 2835 | * This function returns when the move is complete, including waiting on |
| 2836 | * flushes to occur. |
| 2837 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2838 | int |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2839 | i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write) |
| 2840 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2841 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2842 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2843 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2844 | |
Eric Anholt | 0235439 | 2008-11-26 13:58:13 -0800 | [diff] [blame] | 2845 | /* Not valid to be called on unbound objects. */ |
| 2846 | if (obj_priv->gtt_space == NULL) |
| 2847 | return -EINVAL; |
| 2848 | |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2849 | ret = i915_gem_object_flush_gpu_write_domain(obj, false); |
Chris Wilson | 2dafb1e | 2010-06-07 14:03:05 +0100 | [diff] [blame] | 2850 | if (ret != 0) |
| 2851 | return ret; |
| 2852 | |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 2853 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2854 | |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2855 | if (write) { |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2856 | ret = i915_gem_object_wait_rendering(obj, true); |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2857 | if (ret) |
| 2858 | return ret; |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2859 | } |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2860 | |
| 2861 | old_write_domain = obj->write_domain; |
| 2862 | old_read_domains = obj->read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2863 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2864 | /* It should now be out of any other write domains, and we can update |
| 2865 | * the domain values for our changes. |
| 2866 | */ |
| 2867 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 2868 | obj->read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2869 | if (write) { |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 2870 | obj->read_domains = I915_GEM_DOMAIN_GTT; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2871 | obj->write_domain = I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2872 | obj_priv->dirty = 1; |
| 2873 | } |
| 2874 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2875 | trace_i915_gem_object_change_domain(obj, |
| 2876 | old_read_domains, |
| 2877 | old_write_domain); |
| 2878 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2879 | return 0; |
| 2880 | } |
| 2881 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2882 | /* |
| 2883 | * Prepare buffer for display plane. Use uninterruptible for possible flush |
| 2884 | * wait, as in modesetting process we're not supposed to be interrupted. |
| 2885 | */ |
| 2886 | int |
Chris Wilson | 48b956c | 2010-09-14 12:50:34 +0100 | [diff] [blame] | 2887 | i915_gem_object_set_to_display_plane(struct drm_gem_object *obj, |
| 2888 | bool pipelined) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2889 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 2890 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2891 | uint32_t old_read_domains; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2892 | int ret; |
| 2893 | |
| 2894 | /* Not valid to be called on unbound objects. */ |
| 2895 | if (obj_priv->gtt_space == NULL) |
| 2896 | return -EINVAL; |
| 2897 | |
Chris Wilson | ced270f | 2010-09-26 22:47:46 +0100 | [diff] [blame] | 2898 | ret = i915_gem_object_flush_gpu_write_domain(obj, true); |
Chris Wilson | 2dafb1e | 2010-06-07 14:03:05 +0100 | [diff] [blame] | 2899 | if (ret) |
| 2900 | return ret; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2901 | |
Chris Wilson | ced270f | 2010-09-26 22:47:46 +0100 | [diff] [blame] | 2902 | /* Currently, we are always called from an non-interruptible context. */ |
| 2903 | if (!pipelined) { |
| 2904 | ret = i915_gem_object_wait_rendering(obj, false); |
| 2905 | if (ret) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2906 | return ret; |
| 2907 | } |
| 2908 | |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 2909 | i915_gem_object_flush_cpu_write_domain(obj); |
| 2910 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2911 | old_read_domains = obj->read_domains; |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2912 | obj->read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2913 | |
| 2914 | trace_i915_gem_object_change_domain(obj, |
| 2915 | old_read_domains, |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2916 | obj->write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 2917 | |
| 2918 | return 0; |
| 2919 | } |
| 2920 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2921 | /** |
| 2922 | * Moves a single object to the CPU read, and possibly write domain. |
| 2923 | * |
| 2924 | * This function returns when the move is complete, including waiting on |
| 2925 | * flushes to occur. |
| 2926 | */ |
| 2927 | static int |
| 2928 | i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write) |
| 2929 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2930 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2931 | int ret; |
| 2932 | |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 2933 | ret = i915_gem_object_flush_gpu_write_domain(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2934 | if (ret != 0) |
| 2935 | return ret; |
| 2936 | |
| 2937 | i915_gem_object_flush_gtt_write_domain(obj); |
| 2938 | |
| 2939 | /* If we have a partially-valid cache of the object in the CPU, |
| 2940 | * finish invalidating it and free the per-page flags. |
| 2941 | */ |
| 2942 | i915_gem_object_set_to_full_cpu_read_domain(obj); |
| 2943 | |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 2944 | if (write) { |
Chris Wilson | 2cf34d7 | 2010-09-14 13:03:28 +0100 | [diff] [blame] | 2945 | ret = i915_gem_object_wait_rendering(obj, true); |
Chris Wilson | 7213342 | 2010-09-13 23:56:38 +0100 | [diff] [blame] | 2946 | if (ret) |
| 2947 | return ret; |
| 2948 | } |
| 2949 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2950 | old_write_domain = obj->write_domain; |
| 2951 | old_read_domains = obj->read_domains; |
| 2952 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2953 | /* Flush the CPU cache if it's still invalid. */ |
| 2954 | if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
| 2955 | i915_gem_clflush_object(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2956 | |
| 2957 | obj->read_domains |= I915_GEM_DOMAIN_CPU; |
| 2958 | } |
| 2959 | |
| 2960 | /* It should now be out of any other write domains, and we can update |
| 2961 | * the domain values for our changes. |
| 2962 | */ |
| 2963 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
| 2964 | |
| 2965 | /* If we're writing through the CPU, then the GPU read domains will |
| 2966 | * need to be invalidated at next use. |
| 2967 | */ |
| 2968 | if (write) { |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 2969 | obj->read_domains = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 2970 | obj->write_domain = I915_GEM_DOMAIN_CPU; |
| 2971 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2972 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 2973 | trace_i915_gem_object_change_domain(obj, |
| 2974 | old_read_domains, |
| 2975 | old_write_domain); |
| 2976 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 2977 | return 0; |
| 2978 | } |
| 2979 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2980 | /* |
| 2981 | * Set the next domain for the specified object. This |
| 2982 | * may not actually perform the necessary flushing/invaliding though, |
| 2983 | * as that may want to be batched with other set_domain operations |
| 2984 | * |
| 2985 | * This is (we hope) the only really tricky part of gem. The goal |
| 2986 | * is fairly simple -- track which caches hold bits of the object |
| 2987 | * and make sure they remain coherent. A few concrete examples may |
| 2988 | * help to explain how it works. For shorthand, we use the notation |
| 2989 | * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the |
| 2990 | * a pair of read and write domain masks. |
| 2991 | * |
| 2992 | * Case 1: the batch buffer |
| 2993 | * |
| 2994 | * 1. Allocated |
| 2995 | * 2. Written by CPU |
| 2996 | * 3. Mapped to GTT |
| 2997 | * 4. Read by GPU |
| 2998 | * 5. Unmapped from GTT |
| 2999 | * 6. Freed |
| 3000 | * |
| 3001 | * Let's take these a step at a time |
| 3002 | * |
| 3003 | * 1. Allocated |
| 3004 | * Pages allocated from the kernel may still have |
| 3005 | * cache contents, so we set them to (CPU, CPU) always. |
| 3006 | * 2. Written by CPU (using pwrite) |
| 3007 | * The pwrite function calls set_domain (CPU, CPU) and |
| 3008 | * this function does nothing (as nothing changes) |
| 3009 | * 3. Mapped by GTT |
| 3010 | * This function asserts that the object is not |
| 3011 | * currently in any GPU-based read or write domains |
| 3012 | * 4. Read by GPU |
| 3013 | * i915_gem_execbuffer calls set_domain (COMMAND, 0). |
| 3014 | * As write_domain is zero, this function adds in the |
| 3015 | * current read domains (CPU+COMMAND, 0). |
| 3016 | * flush_domains is set to CPU. |
| 3017 | * invalidate_domains is set to COMMAND |
| 3018 | * clflush is run to get data out of the CPU caches |
| 3019 | * then i915_dev_set_domain calls i915_gem_flush to |
| 3020 | * emit an MI_FLUSH and drm_agp_chipset_flush |
| 3021 | * 5. Unmapped from GTT |
| 3022 | * i915_gem_object_unbind calls set_domain (CPU, CPU) |
| 3023 | * flush_domains and invalidate_domains end up both zero |
| 3024 | * so no flushing/invalidating happens |
| 3025 | * 6. Freed |
| 3026 | * yay, done |
| 3027 | * |
| 3028 | * Case 2: The shared render buffer |
| 3029 | * |
| 3030 | * 1. Allocated |
| 3031 | * 2. Mapped to GTT |
| 3032 | * 3. Read/written by GPU |
| 3033 | * 4. set_domain to (CPU,CPU) |
| 3034 | * 5. Read/written by CPU |
| 3035 | * 6. Read/written by GPU |
| 3036 | * |
| 3037 | * 1. Allocated |
| 3038 | * Same as last example, (CPU, CPU) |
| 3039 | * 2. Mapped to GTT |
| 3040 | * Nothing changes (assertions find that it is not in the GPU) |
| 3041 | * 3. Read/written by GPU |
| 3042 | * execbuffer calls set_domain (RENDER, RENDER) |
| 3043 | * flush_domains gets CPU |
| 3044 | * invalidate_domains gets GPU |
| 3045 | * clflush (obj) |
| 3046 | * MI_FLUSH and drm_agp_chipset_flush |
| 3047 | * 4. set_domain (CPU, CPU) |
| 3048 | * flush_domains gets GPU |
| 3049 | * invalidate_domains gets CPU |
| 3050 | * wait_rendering (obj) to make sure all drawing is complete. |
| 3051 | * This will include an MI_FLUSH to get the data from GPU |
| 3052 | * to memory |
| 3053 | * clflush (obj) to invalidate the CPU cache |
| 3054 | * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?) |
| 3055 | * 5. Read/written by CPU |
| 3056 | * cache lines are loaded and dirtied |
| 3057 | * 6. Read written by GPU |
| 3058 | * Same as last GPU access |
| 3059 | * |
| 3060 | * Case 3: The constant buffer |
| 3061 | * |
| 3062 | * 1. Allocated |
| 3063 | * 2. Written by CPU |
| 3064 | * 3. Read by GPU |
| 3065 | * 4. Updated (written) by CPU again |
| 3066 | * 5. Read by GPU |
| 3067 | * |
| 3068 | * 1. Allocated |
| 3069 | * (CPU, CPU) |
| 3070 | * 2. Written by CPU |
| 3071 | * (CPU, CPU) |
| 3072 | * 3. Read by GPU |
| 3073 | * (CPU+RENDER, 0) |
| 3074 | * flush_domains = CPU |
| 3075 | * invalidate_domains = RENDER |
| 3076 | * clflush (obj) |
| 3077 | * MI_FLUSH |
| 3078 | * drm_agp_chipset_flush |
| 3079 | * 4. Updated (written) by CPU again |
| 3080 | * (CPU, CPU) |
| 3081 | * flush_domains = 0 (no previous write domain) |
| 3082 | * invalidate_domains = 0 (no new read domains) |
| 3083 | * 5. Read by GPU |
| 3084 | * (CPU+RENDER, 0) |
| 3085 | * flush_domains = CPU |
| 3086 | * invalidate_domains = RENDER |
| 3087 | * clflush (obj) |
| 3088 | * MI_FLUSH |
| 3089 | * drm_agp_chipset_flush |
| 3090 | */ |
Keith Packard | c0d9082 | 2008-11-20 23:11:08 -0800 | [diff] [blame] | 3091 | static void |
Chris Wilson | b665145 | 2010-10-23 10:15:06 +0100 | [diff] [blame] | 3092 | i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj, |
| 3093 | struct intel_ring_buffer *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3094 | { |
| 3095 | struct drm_device *dev = obj->dev; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 3096 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3097 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3098 | uint32_t invalidate_domains = 0; |
| 3099 | uint32_t flush_domains = 0; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 3100 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3101 | /* |
| 3102 | * If the object isn't moving to a new write domain, |
| 3103 | * let the object stay in multiple read domains |
| 3104 | */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3105 | if (obj->pending_write_domain == 0) |
| 3106 | obj->pending_read_domains |= obj->read_domains; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3107 | |
| 3108 | /* |
| 3109 | * Flush the current write domain if |
| 3110 | * the new read domains don't match. Invalidate |
| 3111 | * any read domains which differ from the old |
| 3112 | * write domain |
| 3113 | */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3114 | if (obj->write_domain && |
| 3115 | obj->write_domain != obj->pending_read_domains) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3116 | flush_domains |= obj->write_domain; |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3117 | invalidate_domains |= |
| 3118 | obj->pending_read_domains & ~obj->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3119 | } |
| 3120 | /* |
| 3121 | * Invalidate any read caches which may have |
| 3122 | * stale data. That is, any new read domains. |
| 3123 | */ |
Eric Anholt | 8b0e378 | 2009-02-19 14:40:50 -0800 | [diff] [blame] | 3124 | invalidate_domains |= obj->pending_read_domains & ~obj->read_domains; |
Chris Wilson | 3d2a812 | 2010-09-29 11:39:53 +0100 | [diff] [blame] | 3125 | if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3126 | i915_gem_clflush_object(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3127 | |
Eric Anholt | efbeed9 | 2009-02-19 14:54:51 -0800 | [diff] [blame] | 3128 | /* The actual obj->write_domain will be updated with |
| 3129 | * pending_write_domain after we emit the accumulated flush for all |
| 3130 | * of our domain changes in execbuffers (which clears objects' |
| 3131 | * write_domains). So if we have a current write domain that we |
| 3132 | * aren't changing, set pending_write_domain to that. |
| 3133 | */ |
| 3134 | if (flush_domains == 0 && obj->pending_write_domain == 0) |
| 3135 | obj->pending_write_domain = obj->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3136 | |
| 3137 | dev->invalidate_domains |= invalidate_domains; |
| 3138 | dev->flush_domains |= flush_domains; |
Chris Wilson | b665145 | 2010-10-23 10:15:06 +0100 | [diff] [blame] | 3139 | if (flush_domains & I915_GEM_GPU_DOMAINS) |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 3140 | dev_priv->mm.flush_rings |= obj_priv->ring->id; |
Chris Wilson | b665145 | 2010-10-23 10:15:06 +0100 | [diff] [blame] | 3141 | if (invalidate_domains & I915_GEM_GPU_DOMAINS) |
| 3142 | dev_priv->mm.flush_rings |= ring->id; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3143 | } |
| 3144 | |
| 3145 | /** |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3146 | * Moves the object from a partially CPU read to a full one. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3147 | * |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3148 | * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(), |
| 3149 | * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU). |
| 3150 | */ |
| 3151 | static void |
| 3152 | i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj) |
| 3153 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3154 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3155 | |
| 3156 | if (!obj_priv->page_cpu_valid) |
| 3157 | return; |
| 3158 | |
| 3159 | /* If we're partially in the CPU read domain, finish moving it in. |
| 3160 | */ |
| 3161 | if (obj->read_domains & I915_GEM_DOMAIN_CPU) { |
| 3162 | int i; |
| 3163 | |
| 3164 | for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) { |
| 3165 | if (obj_priv->page_cpu_valid[i]) |
| 3166 | continue; |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 3167 | drm_clflush_pages(obj_priv->pages + i, 1); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3168 | } |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3169 | } |
| 3170 | |
| 3171 | /* Free the page_cpu_valid mappings which are now stale, whether |
| 3172 | * or not we've got I915_GEM_DOMAIN_CPU. |
| 3173 | */ |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3174 | kfree(obj_priv->page_cpu_valid); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3175 | obj_priv->page_cpu_valid = NULL; |
| 3176 | } |
| 3177 | |
| 3178 | /** |
| 3179 | * Set the CPU read domain on a range of the object. |
| 3180 | * |
| 3181 | * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's |
| 3182 | * not entirely valid. The page_cpu_valid member of the object flags which |
| 3183 | * pages have been flushed, and will be respected by |
| 3184 | * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping |
| 3185 | * of the whole object. |
| 3186 | * |
| 3187 | * This function returns when the move is complete, including waiting on |
| 3188 | * flushes to occur. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3189 | */ |
| 3190 | static int |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3191 | i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj, |
| 3192 | uint64_t offset, uint64_t size) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3193 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3194 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3195 | uint32_t old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3196 | int i, ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3197 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3198 | if (offset == 0 && size == obj->size) |
| 3199 | return i915_gem_object_set_to_cpu_domain(obj, 0); |
| 3200 | |
Daniel Vetter | ba3d8d7 | 2010-02-11 22:37:04 +0100 | [diff] [blame] | 3201 | ret = i915_gem_object_flush_gpu_write_domain(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3202 | if (ret != 0) |
| 3203 | return ret; |
| 3204 | i915_gem_object_flush_gtt_write_domain(obj); |
| 3205 | |
| 3206 | /* If we're already fully in the CPU read domain, we're done. */ |
| 3207 | if (obj_priv->page_cpu_valid == NULL && |
| 3208 | (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3209 | return 0; |
| 3210 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3211 | /* Otherwise, create/clear the per-page CPU read domain flag if we're |
| 3212 | * newly adding I915_GEM_DOMAIN_CPU |
| 3213 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3214 | if (obj_priv->page_cpu_valid == NULL) { |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3215 | obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE, |
| 3216 | GFP_KERNEL); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3217 | if (obj_priv->page_cpu_valid == NULL) |
| 3218 | return -ENOMEM; |
| 3219 | } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) |
| 3220 | memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3221 | |
| 3222 | /* Flush the cache on any pages that are still invalid from the CPU's |
| 3223 | * perspective. |
| 3224 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3225 | for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE; |
| 3226 | i++) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3227 | if (obj_priv->page_cpu_valid[i]) |
| 3228 | continue; |
| 3229 | |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 3230 | drm_clflush_pages(obj_priv->pages + i, 1); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3231 | |
| 3232 | obj_priv->page_cpu_valid[i] = 1; |
| 3233 | } |
| 3234 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3235 | /* It should now be out of any other write domains, and we can update |
| 3236 | * the domain values for our changes. |
| 3237 | */ |
| 3238 | BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
| 3239 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3240 | old_read_domains = obj->read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3241 | obj->read_domains |= I915_GEM_DOMAIN_CPU; |
| 3242 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3243 | trace_i915_gem_object_change_domain(obj, |
| 3244 | old_read_domains, |
| 3245 | obj->write_domain); |
| 3246 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3247 | return 0; |
| 3248 | } |
| 3249 | |
| 3250 | /** |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3251 | * Pin an object to the GTT and evaluate the relocations landing in it. |
| 3252 | */ |
| 3253 | static int |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3254 | i915_gem_execbuffer_relocate(struct drm_i915_gem_object *obj, |
| 3255 | struct drm_file *file_priv, |
| 3256 | struct drm_i915_gem_exec_object2 *entry) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3257 | { |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3258 | struct drm_device *dev = obj->base.dev; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 3259 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3260 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3261 | struct drm_gem_object *target_obj = NULL; |
| 3262 | uint32_t target_handle = 0; |
| 3263 | int i, ret = 0; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3264 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3265 | user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3266 | for (i = 0; i < entry->relocation_count; i++) { |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3267 | struct drm_i915_gem_relocation_entry reloc; |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3268 | uint32_t target_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3269 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3270 | if (__copy_from_user_inatomic(&reloc, |
| 3271 | user_relocs+i, |
| 3272 | sizeof(reloc))) { |
| 3273 | ret = -EFAULT; |
| 3274 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3275 | } |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3276 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3277 | if (reloc.target_handle != target_handle) { |
| 3278 | drm_gem_object_unreference(target_obj); |
| 3279 | |
| 3280 | target_obj = drm_gem_object_lookup(dev, file_priv, |
| 3281 | reloc.target_handle); |
| 3282 | if (target_obj == NULL) { |
| 3283 | ret = -ENOENT; |
| 3284 | break; |
| 3285 | } |
| 3286 | |
| 3287 | target_handle = reloc.target_handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3288 | } |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3289 | target_offset = to_intel_bo(target_obj)->gtt_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3290 | |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3291 | #if WATCH_RELOC |
| 3292 | DRM_INFO("%s: obj %p offset %08x target %d " |
| 3293 | "read %08x write %08x gtt %08x " |
| 3294 | "presumed %08x delta %08x\n", |
| 3295 | __func__, |
| 3296 | obj, |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3297 | (int) reloc.offset, |
| 3298 | (int) reloc.target_handle, |
| 3299 | (int) reloc.read_domains, |
| 3300 | (int) reloc.write_domain, |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3301 | (int) target_offset, |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3302 | (int) reloc.presumed_offset, |
| 3303 | reloc.delta); |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3304 | #endif |
| 3305 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3306 | /* The target buffer should have appeared before us in the |
| 3307 | * exec_object list, so it should have a GTT space bound by now. |
| 3308 | */ |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3309 | if (target_offset == 0) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3310 | DRM_ERROR("No GTT space found for object %d\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3311 | reloc.target_handle); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3312 | ret = -EINVAL; |
| 3313 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3314 | } |
| 3315 | |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3316 | /* Validate that the target is in a valid r/w GPU domain */ |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3317 | if (reloc.write_domain & (reloc.write_domain - 1)) { |
Daniel Vetter | 16edd55 | 2010-02-19 11:52:02 +0100 | [diff] [blame] | 3318 | DRM_ERROR("reloc with multiple write domains: " |
| 3319 | "obj %p target %d offset %d " |
| 3320 | "read %08x write %08x", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3321 | obj, reloc.target_handle, |
| 3322 | (int) reloc.offset, |
| 3323 | reloc.read_domains, |
| 3324 | reloc.write_domain); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3325 | ret = -EINVAL; |
| 3326 | break; |
Daniel Vetter | 16edd55 | 2010-02-19 11:52:02 +0100 | [diff] [blame] | 3327 | } |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3328 | if (reloc.write_domain & I915_GEM_DOMAIN_CPU || |
| 3329 | reloc.read_domains & I915_GEM_DOMAIN_CPU) { |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3330 | DRM_ERROR("reloc with read/write CPU domains: " |
| 3331 | "obj %p target %d offset %d " |
| 3332 | "read %08x write %08x", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3333 | obj, reloc.target_handle, |
| 3334 | (int) reloc.offset, |
| 3335 | reloc.read_domains, |
| 3336 | reloc.write_domain); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3337 | ret = -EINVAL; |
| 3338 | break; |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3339 | } |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3340 | if (reloc.write_domain && target_obj->pending_write_domain && |
| 3341 | reloc.write_domain != target_obj->pending_write_domain) { |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3342 | DRM_ERROR("Write domain conflict: " |
| 3343 | "obj %p target %d offset %d " |
| 3344 | "new %08x old %08x\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3345 | obj, reloc.target_handle, |
| 3346 | (int) reloc.offset, |
| 3347 | reloc.write_domain, |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3348 | target_obj->pending_write_domain); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3349 | ret = -EINVAL; |
| 3350 | break; |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3351 | } |
| 3352 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3353 | target_obj->pending_read_domains |= reloc.read_domains; |
Chris Wilson | 878a3c3 | 2010-10-22 10:48:12 +0100 | [diff] [blame] | 3354 | target_obj->pending_write_domain |= reloc.write_domain; |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3355 | |
| 3356 | /* If the relocation already has the right value in it, no |
| 3357 | * more work needs to be done. |
| 3358 | */ |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3359 | if (target_offset == reloc.presumed_offset) |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3360 | continue; |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3361 | |
| 3362 | /* Check that the relocation address is valid... */ |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3363 | if (reloc.offset > obj->base.size - 4) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3364 | DRM_ERROR("Relocation beyond object bounds: " |
| 3365 | "obj %p target %d offset %d size %d.\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3366 | obj, reloc.target_handle, |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3367 | (int) reloc.offset, (int) obj->base.size); |
| 3368 | ret = -EINVAL; |
| 3369 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3370 | } |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3371 | if (reloc.offset & 3) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3372 | DRM_ERROR("Relocation not 4-byte aligned: " |
| 3373 | "obj %p target %d offset %d.\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3374 | obj, reloc.target_handle, |
| 3375 | (int) reloc.offset); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3376 | ret = -EINVAL; |
| 3377 | break; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3378 | } |
| 3379 | |
Chris Wilson | 8542a0b | 2009-09-09 21:15:15 +0100 | [diff] [blame] | 3380 | /* and points to somewhere within the target object. */ |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3381 | if (reloc.delta >= target_obj->size) { |
Chris Wilson | cd0b9fb | 2009-09-15 23:23:18 +0100 | [diff] [blame] | 3382 | DRM_ERROR("Relocation beyond target object bounds: " |
| 3383 | "obj %p target %d delta %d size %d.\n", |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3384 | obj, reloc.target_handle, |
| 3385 | (int) reloc.delta, (int) target_obj->size); |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3386 | ret = -EINVAL; |
| 3387 | break; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3388 | } |
| 3389 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3390 | reloc.delta += target_offset; |
| 3391 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) { |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3392 | uint32_t page_offset = reloc.offset & ~PAGE_MASK; |
| 3393 | char *vaddr; |
| 3394 | |
Linus Torvalds | c48c43e | 2010-10-26 18:57:59 -0700 | [diff] [blame] | 3395 | vaddr = kmap_atomic(obj->pages[reloc.offset >> PAGE_SHIFT]); |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3396 | *(uint32_t *)(vaddr + page_offset) = reloc.delta; |
Linus Torvalds | c48c43e | 2010-10-26 18:57:59 -0700 | [diff] [blame] | 3397 | kunmap_atomic(vaddr); |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3398 | } else { |
| 3399 | uint32_t __iomem *reloc_entry; |
| 3400 | void __iomem *reloc_page; |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3401 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3402 | ret = i915_gem_object_set_to_gtt_domain(&obj->base, 1); |
| 3403 | if (ret) |
| 3404 | break; |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3405 | |
| 3406 | /* Map the page containing the relocation we're going to perform. */ |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3407 | reloc.offset += obj->gtt_offset; |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3408 | reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, |
Linus Torvalds | c48c43e | 2010-10-26 18:57:59 -0700 | [diff] [blame] | 3409 | reloc.offset & PAGE_MASK); |
Chris Wilson | f0c43d9 | 2010-10-14 12:44:48 +0100 | [diff] [blame] | 3410 | reloc_entry = (uint32_t __iomem *) |
| 3411 | (reloc_page + (reloc.offset & ~PAGE_MASK)); |
| 3412 | iowrite32(reloc.delta, reloc_entry); |
Linus Torvalds | c48c43e | 2010-10-26 18:57:59 -0700 | [diff] [blame] | 3413 | io_mapping_unmap_atomic(reloc_page); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3414 | } |
| 3415 | |
Chris Wilson | b5dc608 | 2010-10-20 20:59:57 +0100 | [diff] [blame] | 3416 | /* and update the user's relocation entry */ |
| 3417 | reloc.presumed_offset = target_offset; |
| 3418 | if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset, |
| 3419 | &reloc.presumed_offset, |
| 3420 | sizeof(reloc.presumed_offset))) { |
| 3421 | ret = -EFAULT; |
| 3422 | break; |
| 3423 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3424 | } |
| 3425 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3426 | drm_gem_object_unreference(target_obj); |
| 3427 | return ret; |
| 3428 | } |
| 3429 | |
| 3430 | static int |
| 3431 | i915_gem_execbuffer_pin(struct drm_device *dev, |
| 3432 | struct drm_file *file, |
| 3433 | struct drm_gem_object **object_list, |
| 3434 | struct drm_i915_gem_exec_object2 *exec_list, |
| 3435 | int count) |
| 3436 | { |
| 3437 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3438 | int ret, i, retry; |
| 3439 | |
| 3440 | /* attempt to pin all of the buffers into the GTT */ |
| 3441 | for (retry = 0; retry < 2; retry++) { |
| 3442 | ret = 0; |
| 3443 | for (i = 0; i < count; i++) { |
| 3444 | struct drm_i915_gem_exec_object2 *entry = &exec_list[i]; |
| 3445 | struct drm_i915_gem_object *obj= to_intel_bo(object_list[i]); |
| 3446 | bool need_fence = |
| 3447 | entry->flags & EXEC_OBJECT_NEEDS_FENCE && |
| 3448 | obj->tiling_mode != I915_TILING_NONE; |
| 3449 | |
| 3450 | /* Check fence reg constraints and rebind if necessary */ |
| 3451 | if (need_fence && |
| 3452 | !i915_gem_object_fence_offset_ok(&obj->base, |
| 3453 | obj->tiling_mode)) { |
| 3454 | ret = i915_gem_object_unbind(&obj->base); |
| 3455 | if (ret) |
| 3456 | break; |
| 3457 | } |
| 3458 | |
| 3459 | ret = i915_gem_object_pin(&obj->base, entry->alignment); |
| 3460 | if (ret) |
| 3461 | break; |
| 3462 | |
| 3463 | /* |
| 3464 | * Pre-965 chips need a fence register set up in order |
| 3465 | * to properly handle blits to/from tiled surfaces. |
| 3466 | */ |
| 3467 | if (need_fence) { |
| 3468 | ret = i915_gem_object_get_fence_reg(&obj->base, true); |
| 3469 | if (ret) { |
| 3470 | i915_gem_object_unpin(&obj->base); |
| 3471 | break; |
| 3472 | } |
| 3473 | |
| 3474 | dev_priv->fence_regs[obj->fence_reg].gpu = true; |
| 3475 | } |
| 3476 | |
| 3477 | entry->offset = obj->gtt_offset; |
| 3478 | } |
| 3479 | |
| 3480 | while (i--) |
| 3481 | i915_gem_object_unpin(object_list[i]); |
| 3482 | |
| 3483 | if (ret == 0) |
| 3484 | break; |
| 3485 | |
| 3486 | if (ret != -ENOSPC || retry) |
| 3487 | return ret; |
| 3488 | |
| 3489 | ret = i915_gem_evict_everything(dev); |
| 3490 | if (ret) |
| 3491 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3492 | } |
| 3493 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3494 | return 0; |
| 3495 | } |
| 3496 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3497 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 3498 | * emitted over 20 msec ago. |
| 3499 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3500 | * Note that if we were to use the current jiffies each time around the loop, |
| 3501 | * we wouldn't escape the function with any frames outstanding if the time to |
| 3502 | * render a frame was over 20ms. |
| 3503 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3504 | * This should get us reasonable parallelism between CPU and GPU but also |
| 3505 | * relatively low latency when blocking on a particular request to finish. |
| 3506 | */ |
| 3507 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3508 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3509 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3510 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3511 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3512 | unsigned long recent_enough = jiffies - msecs_to_jiffies(20); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3513 | struct drm_i915_gem_request *request; |
| 3514 | struct intel_ring_buffer *ring = NULL; |
| 3515 | u32 seqno = 0; |
| 3516 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3517 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3518 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3519 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3520 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 3521 | break; |
| 3522 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3523 | ring = request->ring; |
| 3524 | seqno = request->seqno; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3525 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3526 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3527 | |
| 3528 | if (seqno == 0) |
| 3529 | return 0; |
| 3530 | |
| 3531 | ret = 0; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 3532 | if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3533 | /* And wait for the seqno passing without holding any locks and |
| 3534 | * causing extra latency for others. This is safe as the irq |
| 3535 | * generation is designed to be run atomically and so is |
| 3536 | * lockless. |
| 3537 | */ |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 3538 | ring->user_irq_get(ring); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3539 | ret = wait_event_interruptible(ring->irq_queue, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 3540 | i915_seqno_passed(ring->get_seqno(ring), seqno) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3541 | || atomic_read(&dev_priv->mm.wedged)); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 3542 | ring->user_irq_put(ring); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3543 | |
| 3544 | if (ret == 0 && atomic_read(&dev_priv->mm.wedged)) |
| 3545 | ret = -EIO; |
| 3546 | } |
| 3547 | |
| 3548 | if (ret == 0) |
| 3549 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3550 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3551 | return ret; |
| 3552 | } |
| 3553 | |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3554 | static int |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3555 | i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec, |
| 3556 | uint64_t exec_offset) |
Chris Wilson | 83d6079 | 2009-06-06 09:45:57 +0100 | [diff] [blame] | 3557 | { |
| 3558 | uint32_t exec_start, exec_len; |
| 3559 | |
| 3560 | exec_start = (uint32_t) exec_offset + exec->batch_start_offset; |
| 3561 | exec_len = (uint32_t) exec->batch_len; |
| 3562 | |
| 3563 | if ((exec_start | exec_len) & 0x7) |
| 3564 | return -EINVAL; |
| 3565 | |
| 3566 | if (!exec_start) |
| 3567 | return -EINVAL; |
| 3568 | |
| 3569 | return 0; |
| 3570 | } |
| 3571 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3572 | static int |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3573 | validate_exec_list(struct drm_i915_gem_exec_object2 *exec, |
| 3574 | int count) |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3575 | { |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3576 | int i; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3577 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3578 | for (i = 0; i < count; i++) { |
| 3579 | char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr; |
| 3580 | size_t length = exec[i].relocation_count * sizeof(struct drm_i915_gem_relocation_entry); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3581 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3582 | if (!access_ok(VERIFY_READ, ptr, length)) |
| 3583 | return -EFAULT; |
| 3584 | |
Chris Wilson | b5dc608 | 2010-10-20 20:59:57 +0100 | [diff] [blame] | 3585 | /* we may also need to update the presumed offsets */ |
| 3586 | if (!access_ok(VERIFY_WRITE, ptr, length)) |
| 3587 | return -EFAULT; |
| 3588 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3589 | if (fault_in_pages_readable(ptr, length)) |
| 3590 | return -EFAULT; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3591 | } |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3592 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3593 | return 0; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3594 | } |
| 3595 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3596 | static int |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3597 | i915_gem_do_execbuffer(struct drm_device *dev, void *data, |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3598 | struct drm_file *file, |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3599 | struct drm_i915_gem_execbuffer2 *args, |
| 3600 | struct drm_i915_gem_exec_object2 *exec_list) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3601 | { |
| 3602 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3603 | struct drm_gem_object **object_list = NULL; |
| 3604 | struct drm_gem_object *batch_obj; |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3605 | struct drm_clip_rect *cliprects = NULL; |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 3606 | struct drm_i915_gem_request *request = NULL; |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3607 | int ret, i, flips; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3608 | uint64_t exec_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3609 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 3610 | struct intel_ring_buffer *ring = NULL; |
| 3611 | |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 3612 | ret = i915_gem_check_is_wedged(dev); |
| 3613 | if (ret) |
| 3614 | return ret; |
| 3615 | |
Chris Wilson | 2549d6c | 2010-10-14 12:10:41 +0100 | [diff] [blame] | 3616 | ret = validate_exec_list(exec_list, args->buffer_count); |
| 3617 | if (ret) |
| 3618 | return ret; |
| 3619 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3620 | #if WATCH_EXEC |
| 3621 | DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n", |
| 3622 | (int) args->buffers_ptr, args->buffer_count, args->batch_len); |
| 3623 | #endif |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 3624 | switch (args->flags & I915_EXEC_RING_MASK) { |
| 3625 | case I915_EXEC_DEFAULT: |
| 3626 | case I915_EXEC_RENDER: |
| 3627 | ring = &dev_priv->render_ring; |
| 3628 | break; |
| 3629 | case I915_EXEC_BSD: |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3630 | if (!HAS_BSD(dev)) { |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 3631 | DRM_ERROR("execbuf with invalid ring (BSD)\n"); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3632 | return -EINVAL; |
| 3633 | } |
| 3634 | ring = &dev_priv->bsd_ring; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 3635 | break; |
| 3636 | case I915_EXEC_BLT: |
| 3637 | if (!HAS_BLT(dev)) { |
| 3638 | DRM_ERROR("execbuf with invalid ring (BLT)\n"); |
| 3639 | return -EINVAL; |
| 3640 | } |
| 3641 | ring = &dev_priv->blt_ring; |
| 3642 | break; |
| 3643 | default: |
| 3644 | DRM_ERROR("execbuf with unknown ring: %d\n", |
| 3645 | (int)(args->flags & I915_EXEC_RING_MASK)); |
| 3646 | return -EINVAL; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3647 | } |
| 3648 | |
Eric Anholt | 4f481ed | 2008-09-10 14:22:49 -0700 | [diff] [blame] | 3649 | if (args->buffer_count < 1) { |
| 3650 | DRM_ERROR("execbuf with %d buffers\n", args->buffer_count); |
| 3651 | return -EINVAL; |
| 3652 | } |
Eric Anholt | c8e0f93 | 2009-11-22 03:49:37 +0100 | [diff] [blame] | 3653 | object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count); |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3654 | if (object_list == NULL) { |
| 3655 | DRM_ERROR("Failed to allocate object list for %d buffers\n", |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3656 | args->buffer_count); |
| 3657 | ret = -ENOMEM; |
| 3658 | goto pre_mutex_err; |
| 3659 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3660 | |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3661 | if (args->num_cliprects != 0) { |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3662 | cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects), |
| 3663 | GFP_KERNEL); |
Owain Ainsworth | a40e8d3 | 2010-02-09 14:25:55 +0000 | [diff] [blame] | 3664 | if (cliprects == NULL) { |
| 3665 | ret = -ENOMEM; |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3666 | goto pre_mutex_err; |
Owain Ainsworth | a40e8d3 | 2010-02-09 14:25:55 +0000 | [diff] [blame] | 3667 | } |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3668 | |
| 3669 | ret = copy_from_user(cliprects, |
| 3670 | (struct drm_clip_rect __user *) |
| 3671 | (uintptr_t) args->cliprects_ptr, |
| 3672 | sizeof(*cliprects) * args->num_cliprects); |
| 3673 | if (ret != 0) { |
| 3674 | DRM_ERROR("copy %d cliprects failed: %d\n", |
| 3675 | args->num_cliprects, ret); |
Dan Carpenter | c877cdce | 2010-06-23 19:03:01 +0200 | [diff] [blame] | 3676 | ret = -EFAULT; |
Eric Anholt | 201361a | 2009-03-11 12:30:04 -0700 | [diff] [blame] | 3677 | goto pre_mutex_err; |
| 3678 | } |
| 3679 | } |
| 3680 | |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 3681 | request = kzalloc(sizeof(*request), GFP_KERNEL); |
| 3682 | if (request == NULL) { |
| 3683 | ret = -ENOMEM; |
Chris Wilson | a198bc8 | 2009-02-06 16:55:20 +0000 | [diff] [blame] | 3684 | goto pre_mutex_err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3685 | } |
| 3686 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 3687 | ret = i915_mutex_lock_interruptible(dev); |
| 3688 | if (ret) |
| 3689 | goto pre_mutex_err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3690 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3691 | if (dev_priv->mm.suspended) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3692 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | a198bc8 | 2009-02-06 16:55:20 +0000 | [diff] [blame] | 3693 | ret = -EBUSY; |
| 3694 | goto pre_mutex_err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3695 | } |
| 3696 | |
Keith Packard | ac94a96 | 2008-11-20 23:30:27 -0800 | [diff] [blame] | 3697 | /* Look up object handles */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3698 | for (i = 0; i < args->buffer_count; i++) { |
Chris Wilson | 7e318e1 | 2010-10-27 13:43:39 +0100 | [diff] [blame] | 3699 | struct drm_i915_gem_object *obj_priv; |
| 3700 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3701 | object_list[i] = drm_gem_object_lookup(dev, file, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3702 | exec_list[i].handle); |
| 3703 | if (object_list[i] == NULL) { |
| 3704 | DRM_ERROR("Invalid object handle %d at index %d\n", |
| 3705 | exec_list[i].handle, i); |
Chris Wilson | 0ce907f | 2010-01-23 20:26:35 +0000 | [diff] [blame] | 3706 | /* prevent error path from reading uninitialized data */ |
| 3707 | args->buffer_count = i + 1; |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 3708 | ret = -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3709 | goto err; |
| 3710 | } |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3711 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 3712 | obj_priv = to_intel_bo(object_list[i]); |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3713 | if (obj_priv->in_execbuffer) { |
| 3714 | DRM_ERROR("Object %p appears more than once in object list\n", |
| 3715 | object_list[i]); |
Chris Wilson | 0ce907f | 2010-01-23 20:26:35 +0000 | [diff] [blame] | 3716 | /* prevent error path from reading uninitialized data */ |
| 3717 | args->buffer_count = i + 1; |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 3718 | ret = -EINVAL; |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3719 | goto err; |
| 3720 | } |
| 3721 | obj_priv->in_execbuffer = true; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 3722 | } |
| 3723 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3724 | /* Move the objects en-masse into the GTT, evicting if necessary. */ |
| 3725 | ret = i915_gem_execbuffer_pin(dev, file, |
| 3726 | object_list, exec_list, |
| 3727 | args->buffer_count); |
| 3728 | if (ret) |
| 3729 | goto err; |
Eric Anholt | 40a5f0d | 2009-03-12 11:23:52 -0700 | [diff] [blame] | 3730 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3731 | /* The objects are in their final locations, apply the relocations. */ |
| 3732 | for (i = 0; i < args->buffer_count; i++) { |
| 3733 | struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]); |
| 3734 | obj->base.pending_read_domains = 0; |
| 3735 | obj->base.pending_write_domain = 0; |
| 3736 | ret = i915_gem_execbuffer_relocate(obj, file, &exec_list[i]); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3737 | if (ret) |
| 3738 | goto err; |
| 3739 | } |
| 3740 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3741 | /* Set the pending read domains for the batch buffer to COMMAND */ |
| 3742 | batch_obj = object_list[args->buffer_count-1]; |
Chris Wilson | 5f26a2c | 2009-06-06 09:45:58 +0100 | [diff] [blame] | 3743 | if (batch_obj->pending_write_domain) { |
| 3744 | DRM_ERROR("Attempting to use self-modifying batch buffer\n"); |
| 3745 | ret = -EINVAL; |
| 3746 | goto err; |
| 3747 | } |
| 3748 | batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3749 | |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3750 | /* Sanity check the batch buffer */ |
| 3751 | exec_offset = to_intel_bo(batch_obj)->gtt_offset; |
| 3752 | ret = i915_gem_check_execbuffer(args, exec_offset); |
Chris Wilson | 83d6079 | 2009-06-06 09:45:57 +0100 | [diff] [blame] | 3753 | if (ret != 0) { |
| 3754 | DRM_ERROR("execbuf with invalid offset/length\n"); |
| 3755 | goto err; |
| 3756 | } |
| 3757 | |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3758 | /* Zero the global flush/invalidate flags. These |
| 3759 | * will be modified as new domains are computed |
| 3760 | * for each object |
| 3761 | */ |
| 3762 | dev->invalidate_domains = 0; |
| 3763 | dev->flush_domains = 0; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 3764 | dev_priv->mm.flush_rings = 0; |
Chris Wilson | 7e318e1 | 2010-10-27 13:43:39 +0100 | [diff] [blame] | 3765 | for (i = 0; i < args->buffer_count; i++) |
| 3766 | i915_gem_object_set_to_gpu_domain(object_list[i], ring); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3767 | |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3768 | if (dev->invalidate_domains | dev->flush_domains) { |
| 3769 | #if WATCH_EXEC |
| 3770 | DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n", |
| 3771 | __func__, |
| 3772 | dev->invalidate_domains, |
| 3773 | dev->flush_domains); |
| 3774 | #endif |
Chris Wilson | 9af90d1 | 2010-10-17 10:01:56 +0100 | [diff] [blame] | 3775 | i915_gem_flush(dev, file, |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3776 | dev->invalidate_domains, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 3777 | dev->flush_domains, |
| 3778 | dev_priv->mm.flush_rings); |
Keith Packard | 646f0f6 | 2008-11-20 23:23:03 -0800 | [diff] [blame] | 3779 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3780 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3781 | #if WATCH_COHERENCY |
| 3782 | for (i = 0; i < args->buffer_count; i++) { |
| 3783 | i915_gem_object_check_coherency(object_list[i], |
| 3784 | exec_list[i].handle); |
| 3785 | } |
| 3786 | #endif |
| 3787 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3788 | #if WATCH_EXEC |
Ben Gamari | 6911a9b | 2009-04-02 11:24:54 -0700 | [diff] [blame] | 3789 | i915_gem_dump_object(batch_obj, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3790 | args->batch_len, |
| 3791 | __func__, |
| 3792 | ~0); |
| 3793 | #endif |
| 3794 | |
Chris Wilson | e59f2ba | 2010-10-07 17:28:15 +0100 | [diff] [blame] | 3795 | /* Check for any pending flips. As we only maintain a flip queue depth |
| 3796 | * of 1, we can simply insert a WAIT for the next display flip prior |
| 3797 | * to executing the batch and avoid stalling the CPU. |
| 3798 | */ |
| 3799 | flips = 0; |
| 3800 | for (i = 0; i < args->buffer_count; i++) { |
| 3801 | if (object_list[i]->write_domain) |
| 3802 | flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip); |
| 3803 | } |
| 3804 | if (flips) { |
| 3805 | int plane, flip_mask; |
| 3806 | |
| 3807 | for (plane = 0; flips >> plane; plane++) { |
| 3808 | if (((flips >> plane) & 1) == 0) |
| 3809 | continue; |
| 3810 | |
| 3811 | if (plane) |
| 3812 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; |
| 3813 | else |
| 3814 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; |
| 3815 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 3816 | ret = intel_ring_begin(ring, 2); |
| 3817 | if (ret) |
| 3818 | goto err; |
| 3819 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 3820 | intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask); |
| 3821 | intel_ring_emit(ring, MI_NOOP); |
| 3822 | intel_ring_advance(ring); |
Chris Wilson | e59f2ba | 2010-10-07 17:28:15 +0100 | [diff] [blame] | 3823 | } |
| 3824 | } |
| 3825 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3826 | /* Exec the batchbuffer */ |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 3827 | ret = ring->dispatch_execbuffer(ring, args, cliprects, exec_offset); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3828 | if (ret) { |
| 3829 | DRM_ERROR("dispatch failed %d\n", ret); |
| 3830 | goto err; |
| 3831 | } |
| 3832 | |
Chris Wilson | 7e318e1 | 2010-10-27 13:43:39 +0100 | [diff] [blame] | 3833 | for (i = 0; i < args->buffer_count; i++) { |
| 3834 | struct drm_gem_object *obj = object_list[i]; |
| 3835 | |
| 3836 | obj->read_domains = obj->pending_read_domains; |
| 3837 | obj->write_domain = obj->pending_write_domain; |
| 3838 | |
| 3839 | i915_gem_object_move_to_active(obj, ring); |
| 3840 | if (obj->write_domain) { |
| 3841 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
| 3842 | obj_priv->dirty = 1; |
| 3843 | list_move_tail(&obj_priv->gpu_write_list, |
| 3844 | &ring->gpu_write_list); |
| 3845 | intel_mark_busy(dev, obj); |
| 3846 | } |
| 3847 | |
| 3848 | trace_i915_gem_object_change_domain(obj, |
| 3849 | obj->read_domains, |
| 3850 | obj->write_domain); |
| 3851 | } |
| 3852 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3853 | /* |
| 3854 | * Ensure that the commands in the batch buffer are |
| 3855 | * finished before the interrupt fires |
| 3856 | */ |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 3857 | i915_retire_commands(dev, ring); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3858 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 3859 | if (i915_add_request(dev, file, request, ring)) |
| 3860 | ring->outstanding_lazy_request = true; |
| 3861 | else |
| 3862 | request = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3863 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3864 | err: |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3865 | for (i = 0; i < args->buffer_count; i++) { |
Chris Wilson | 7e318e1 | 2010-10-27 13:43:39 +0100 | [diff] [blame] | 3866 | if (object_list[i] == NULL) |
| 3867 | break; |
| 3868 | |
| 3869 | to_intel_bo(object_list[i])->in_execbuffer = false; |
Julia Lawall | aad87df | 2008-12-21 16:28:47 +0100 | [diff] [blame] | 3870 | drm_gem_object_unreference(object_list[i]); |
Kristian Høgsberg | b70d11d | 2009-03-03 14:45:57 -0500 | [diff] [blame] | 3871 | } |
Julia Lawall | aad87df | 2008-12-21 16:28:47 +0100 | [diff] [blame] | 3872 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3873 | mutex_unlock(&dev->struct_mutex); |
| 3874 | |
Chris Wilson | 93533c2 | 2010-01-31 10:40:48 +0000 | [diff] [blame] | 3875 | pre_mutex_err: |
Jesse Barnes | 8e7d2b2 | 2009-05-08 16:13:25 -0700 | [diff] [blame] | 3876 | drm_free_large(object_list); |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 3877 | kfree(cliprects); |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 3878 | kfree(request); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3879 | |
| 3880 | return ret; |
| 3881 | } |
| 3882 | |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3883 | /* |
| 3884 | * Legacy execbuffer just creates an exec2 list from the original exec object |
| 3885 | * list array and passes it to the real function. |
| 3886 | */ |
| 3887 | int |
| 3888 | i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 3889 | struct drm_file *file_priv) |
| 3890 | { |
| 3891 | struct drm_i915_gem_execbuffer *args = data; |
| 3892 | struct drm_i915_gem_execbuffer2 exec2; |
| 3893 | struct drm_i915_gem_exec_object *exec_list = NULL; |
| 3894 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 3895 | int ret, i; |
| 3896 | |
| 3897 | #if WATCH_EXEC |
| 3898 | DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n", |
| 3899 | (int) args->buffers_ptr, args->buffer_count, args->batch_len); |
| 3900 | #endif |
| 3901 | |
| 3902 | if (args->buffer_count < 1) { |
| 3903 | DRM_ERROR("execbuf with %d buffers\n", args->buffer_count); |
| 3904 | return -EINVAL; |
| 3905 | } |
| 3906 | |
| 3907 | /* Copy in the exec list from userland */ |
| 3908 | exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count); |
| 3909 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count); |
| 3910 | if (exec_list == NULL || exec2_list == NULL) { |
| 3911 | DRM_ERROR("Failed to allocate exec list for %d buffers\n", |
| 3912 | args->buffer_count); |
| 3913 | drm_free_large(exec_list); |
| 3914 | drm_free_large(exec2_list); |
| 3915 | return -ENOMEM; |
| 3916 | } |
| 3917 | ret = copy_from_user(exec_list, |
| 3918 | (struct drm_i915_relocation_entry __user *) |
| 3919 | (uintptr_t) args->buffers_ptr, |
| 3920 | sizeof(*exec_list) * args->buffer_count); |
| 3921 | if (ret != 0) { |
| 3922 | DRM_ERROR("copy %d exec entries failed %d\n", |
| 3923 | args->buffer_count, ret); |
| 3924 | drm_free_large(exec_list); |
| 3925 | drm_free_large(exec2_list); |
| 3926 | return -EFAULT; |
| 3927 | } |
| 3928 | |
| 3929 | for (i = 0; i < args->buffer_count; i++) { |
| 3930 | exec2_list[i].handle = exec_list[i].handle; |
| 3931 | exec2_list[i].relocation_count = exec_list[i].relocation_count; |
| 3932 | exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr; |
| 3933 | exec2_list[i].alignment = exec_list[i].alignment; |
| 3934 | exec2_list[i].offset = exec_list[i].offset; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 3935 | if (INTEL_INFO(dev)->gen < 4) |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3936 | exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE; |
| 3937 | else |
| 3938 | exec2_list[i].flags = 0; |
| 3939 | } |
| 3940 | |
| 3941 | exec2.buffers_ptr = args->buffers_ptr; |
| 3942 | exec2.buffer_count = args->buffer_count; |
| 3943 | exec2.batch_start_offset = args->batch_start_offset; |
| 3944 | exec2.batch_len = args->batch_len; |
| 3945 | exec2.DR1 = args->DR1; |
| 3946 | exec2.DR4 = args->DR4; |
| 3947 | exec2.num_cliprects = args->num_cliprects; |
| 3948 | exec2.cliprects_ptr = args->cliprects_ptr; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 3949 | exec2.flags = I915_EXEC_RENDER; |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3950 | |
| 3951 | ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list); |
| 3952 | if (!ret) { |
| 3953 | /* Copy the new buffer offsets back to the user's exec list. */ |
| 3954 | for (i = 0; i < args->buffer_count; i++) |
| 3955 | exec_list[i].offset = exec2_list[i].offset; |
| 3956 | /* ... and back out to userspace */ |
| 3957 | ret = copy_to_user((struct drm_i915_relocation_entry __user *) |
| 3958 | (uintptr_t) args->buffers_ptr, |
| 3959 | exec_list, |
| 3960 | sizeof(*exec_list) * args->buffer_count); |
| 3961 | if (ret) { |
| 3962 | ret = -EFAULT; |
| 3963 | DRM_ERROR("failed to copy %d exec entries " |
| 3964 | "back to user (%d)\n", |
| 3965 | args->buffer_count, ret); |
| 3966 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 3967 | } |
| 3968 | |
| 3969 | drm_free_large(exec_list); |
| 3970 | drm_free_large(exec2_list); |
| 3971 | return ret; |
| 3972 | } |
| 3973 | |
| 3974 | int |
| 3975 | i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 3976 | struct drm_file *file_priv) |
| 3977 | { |
| 3978 | struct drm_i915_gem_execbuffer2 *args = data; |
| 3979 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 3980 | int ret; |
| 3981 | |
| 3982 | #if WATCH_EXEC |
| 3983 | DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n", |
| 3984 | (int) args->buffers_ptr, args->buffer_count, args->batch_len); |
| 3985 | #endif |
| 3986 | |
| 3987 | if (args->buffer_count < 1) { |
| 3988 | DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count); |
| 3989 | return -EINVAL; |
| 3990 | } |
| 3991 | |
| 3992 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count); |
| 3993 | if (exec2_list == NULL) { |
| 3994 | DRM_ERROR("Failed to allocate exec list for %d buffers\n", |
| 3995 | args->buffer_count); |
| 3996 | return -ENOMEM; |
| 3997 | } |
| 3998 | ret = copy_from_user(exec2_list, |
| 3999 | (struct drm_i915_relocation_entry __user *) |
| 4000 | (uintptr_t) args->buffers_ptr, |
| 4001 | sizeof(*exec2_list) * args->buffer_count); |
| 4002 | if (ret != 0) { |
| 4003 | DRM_ERROR("copy %d exec entries failed %d\n", |
| 4004 | args->buffer_count, ret); |
| 4005 | drm_free_large(exec2_list); |
| 4006 | return -EFAULT; |
| 4007 | } |
| 4008 | |
| 4009 | ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list); |
| 4010 | if (!ret) { |
| 4011 | /* Copy the new buffer offsets back to the user's exec list. */ |
| 4012 | ret = copy_to_user((struct drm_i915_relocation_entry __user *) |
| 4013 | (uintptr_t) args->buffers_ptr, |
| 4014 | exec2_list, |
| 4015 | sizeof(*exec2_list) * args->buffer_count); |
| 4016 | if (ret) { |
| 4017 | ret = -EFAULT; |
| 4018 | DRM_ERROR("failed to copy %d exec entries " |
| 4019 | "back to user (%d)\n", |
| 4020 | args->buffer_count, ret); |
| 4021 | } |
| 4022 | } |
| 4023 | |
| 4024 | drm_free_large(exec2_list); |
| 4025 | return ret; |
| 4026 | } |
| 4027 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4028 | int |
| 4029 | i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment) |
| 4030 | { |
| 4031 | struct drm_device *dev = obj->dev; |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4032 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4033 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4034 | int ret; |
| 4035 | |
Daniel Vetter | 778c354 | 2010-05-13 11:49:44 +0200 | [diff] [blame] | 4036 | BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT); |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 4037 | WARN_ON(i915_verify_lists(dev)); |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4038 | |
| 4039 | if (obj_priv->gtt_space != NULL) { |
| 4040 | if (alignment == 0) |
| 4041 | alignment = i915_gem_get_gtt_alignment(obj); |
| 4042 | if (obj_priv->gtt_offset & (alignment - 1)) { |
Chris Wilson | ae7d49d | 2010-08-04 12:37:41 +0100 | [diff] [blame] | 4043 | WARN(obj_priv->pin_count, |
| 4044 | "bo is already pinned with incorrect alignment:" |
| 4045 | " offset=%x, req.alignment=%x\n", |
| 4046 | obj_priv->gtt_offset, alignment); |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4047 | ret = i915_gem_object_unbind(obj); |
| 4048 | if (ret) |
| 4049 | return ret; |
| 4050 | } |
| 4051 | } |
| 4052 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4053 | if (obj_priv->gtt_space == NULL) { |
| 4054 | ret = i915_gem_object_bind_to_gtt(obj, alignment); |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 4055 | if (ret) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4056 | return ret; |
Chris Wilson | 22c344e | 2009-02-11 14:26:45 +0000 | [diff] [blame] | 4057 | } |
Jesse Barnes | 76446ca | 2009-12-17 22:05:42 -0500 | [diff] [blame] | 4058 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4059 | obj_priv->pin_count++; |
| 4060 | |
| 4061 | /* If the object is not active and not pending a flush, |
| 4062 | * remove it from the inactive list |
| 4063 | */ |
| 4064 | if (obj_priv->pin_count == 1) { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4065 | i915_gem_info_add_pin(dev_priv, obj->size); |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4066 | if (!obj_priv->active) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4067 | list_move_tail(&obj_priv->mm_list, |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4068 | &dev_priv->mm.pinned_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4069 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4070 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 4071 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4072 | return 0; |
| 4073 | } |
| 4074 | |
| 4075 | void |
| 4076 | i915_gem_object_unpin(struct drm_gem_object *obj) |
| 4077 | { |
| 4078 | struct drm_device *dev = obj->dev; |
| 4079 | drm_i915_private_t *dev_priv = dev->dev_private; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4080 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4081 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 4082 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4083 | obj_priv->pin_count--; |
| 4084 | BUG_ON(obj_priv->pin_count < 0); |
| 4085 | BUG_ON(obj_priv->gtt_space == NULL); |
| 4086 | |
| 4087 | /* If the object is no longer pinned, and is |
| 4088 | * neither active nor being flushed, then stick it on |
| 4089 | * the inactive list |
| 4090 | */ |
| 4091 | if (obj_priv->pin_count == 0) { |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4092 | if (!obj_priv->active) |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4093 | list_move_tail(&obj_priv->mm_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4094 | &dev_priv->mm.inactive_list); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4095 | i915_gem_info_remove_pin(dev_priv, obj->size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4096 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 4097 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4098 | } |
| 4099 | |
| 4100 | int |
| 4101 | i915_gem_pin_ioctl(struct drm_device *dev, void *data, |
| 4102 | struct drm_file *file_priv) |
| 4103 | { |
| 4104 | struct drm_i915_gem_pin *args = data; |
| 4105 | struct drm_gem_object *obj; |
| 4106 | struct drm_i915_gem_object *obj_priv; |
| 4107 | int ret; |
| 4108 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4109 | ret = i915_mutex_lock_interruptible(dev); |
| 4110 | if (ret) |
| 4111 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4112 | |
| 4113 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4114 | if (obj == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4115 | ret = -ENOENT; |
| 4116 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4117 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4118 | obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4119 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4120 | if (obj_priv->madv != I915_MADV_WILLNEED) { |
| 4121 | DRM_ERROR("Attempting to pin a purgeable buffer\n"); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4122 | ret = -EINVAL; |
| 4123 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4124 | } |
| 4125 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4126 | if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) { |
| 4127 | DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n", |
| 4128 | args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4129 | ret = -EINVAL; |
| 4130 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4131 | } |
| 4132 | |
| 4133 | obj_priv->user_pin_count++; |
| 4134 | obj_priv->pin_filp = file_priv; |
| 4135 | if (obj_priv->user_pin_count == 1) { |
| 4136 | ret = i915_gem_object_pin(obj, args->alignment); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4137 | if (ret) |
| 4138 | goto out; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4139 | } |
| 4140 | |
| 4141 | /* XXX - flush the CPU caches for pinned objects |
| 4142 | * as the X server doesn't manage domains yet |
| 4143 | */ |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4144 | i915_gem_object_flush_cpu_write_domain(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4145 | args->offset = obj_priv->gtt_offset; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4146 | out: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4147 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4148 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4149 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4150 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4151 | } |
| 4152 | |
| 4153 | int |
| 4154 | i915_gem_unpin_ioctl(struct drm_device *dev, void *data, |
| 4155 | struct drm_file *file_priv) |
| 4156 | { |
| 4157 | struct drm_i915_gem_pin *args = data; |
| 4158 | struct drm_gem_object *obj; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4159 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4160 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4161 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4162 | ret = i915_mutex_lock_interruptible(dev); |
| 4163 | if (ret) |
| 4164 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4165 | |
| 4166 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4167 | if (obj == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4168 | ret = -ENOENT; |
| 4169 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4170 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4171 | obj_priv = to_intel_bo(obj); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4172 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4173 | if (obj_priv->pin_filp != file_priv) { |
| 4174 | DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n", |
| 4175 | args->handle); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4176 | ret = -EINVAL; |
| 4177 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4178 | } |
| 4179 | obj_priv->user_pin_count--; |
| 4180 | if (obj_priv->user_pin_count == 0) { |
| 4181 | obj_priv->pin_filp = NULL; |
| 4182 | i915_gem_object_unpin(obj); |
| 4183 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4184 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4185 | out: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4186 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4187 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4188 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4189 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4190 | } |
| 4191 | |
| 4192 | int |
| 4193 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
| 4194 | struct drm_file *file_priv) |
| 4195 | { |
| 4196 | struct drm_i915_gem_busy *args = data; |
| 4197 | struct drm_gem_object *obj; |
| 4198 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 4199 | int ret; |
| 4200 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4201 | ret = i915_mutex_lock_interruptible(dev); |
| 4202 | if (ret) |
| 4203 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4204 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4205 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4206 | if (obj == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4207 | ret = -ENOENT; |
| 4208 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4209 | } |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4210 | obj_priv = to_intel_bo(obj); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4211 | |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4212 | /* Count all active objects as busy, even if they are currently not used |
| 4213 | * by the gpu. Users of this interface expect objects to eventually |
| 4214 | * become non-busy without any further actions, therefore emit any |
| 4215 | * necessary flushes here. |
Eric Anholt | c4de0a5 | 2008-12-14 19:05:04 -0800 | [diff] [blame] | 4216 | */ |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4217 | args->busy = obj_priv->active; |
| 4218 | if (args->busy) { |
| 4219 | /* Unconditionally flush objects, even when the gpu still uses this |
| 4220 | * object. Userspace calling this function indicates that it wants to |
| 4221 | * use this buffer rather sooner than later, so issuing the required |
| 4222 | * flush earlier is beneficial. |
| 4223 | */ |
Chris Wilson | c78ec30 | 2010-09-20 12:50:23 +0100 | [diff] [blame] | 4224 | if (obj->write_domain & I915_GEM_GPU_DOMAINS) |
| 4225 | i915_gem_flush_ring(dev, file_priv, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 4226 | obj_priv->ring, |
| 4227 | 0, obj->write_domain); |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4228 | |
| 4229 | /* Update the active list for the hardware's current position. |
| 4230 | * Otherwise this only updates on a delayed timer or when irqs |
| 4231 | * are actually unmasked, and our working set ends up being |
| 4232 | * larger than required. |
| 4233 | */ |
| 4234 | i915_gem_retire_requests_ring(dev, obj_priv->ring); |
| 4235 | |
| 4236 | args->busy = obj_priv->active; |
| 4237 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4238 | |
| 4239 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4240 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4241 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4242 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4243 | } |
| 4244 | |
| 4245 | int |
| 4246 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4247 | struct drm_file *file_priv) |
| 4248 | { |
| 4249 | return i915_gem_ring_throttle(dev, file_priv); |
| 4250 | } |
| 4251 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4252 | int |
| 4253 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4254 | struct drm_file *file_priv) |
| 4255 | { |
| 4256 | struct drm_i915_gem_madvise *args = data; |
| 4257 | struct drm_gem_object *obj; |
| 4258 | struct drm_i915_gem_object *obj_priv; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4259 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4260 | |
| 4261 | switch (args->madv) { |
| 4262 | case I915_MADV_DONTNEED: |
| 4263 | case I915_MADV_WILLNEED: |
| 4264 | break; |
| 4265 | default: |
| 4266 | return -EINVAL; |
| 4267 | } |
| 4268 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4269 | ret = i915_mutex_lock_interruptible(dev); |
| 4270 | if (ret) |
| 4271 | return ret; |
| 4272 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4273 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
| 4274 | if (obj == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4275 | ret = -ENOENT; |
| 4276 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4277 | } |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4278 | obj_priv = to_intel_bo(obj); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4279 | |
| 4280 | if (obj_priv->pin_count) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4281 | ret = -EINVAL; |
| 4282 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4283 | } |
| 4284 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4285 | if (obj_priv->madv != __I915_MADV_PURGED) |
| 4286 | obj_priv->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4287 | |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4288 | /* if the object is no longer bound, discard its backing storage */ |
| 4289 | if (i915_gem_object_is_purgeable(obj_priv) && |
| 4290 | obj_priv->gtt_space == NULL) |
| 4291 | i915_gem_object_truncate(obj); |
| 4292 | |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4293 | args->retained = obj_priv->madv != __I915_MADV_PURGED; |
| 4294 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4295 | out: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4296 | drm_gem_object_unreference(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4297 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4298 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4299 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4300 | } |
| 4301 | |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4302 | struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev, |
| 4303 | size_t size) |
| 4304 | { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4305 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4306 | struct drm_i915_gem_object *obj; |
| 4307 | |
| 4308 | obj = kzalloc(sizeof(*obj), GFP_KERNEL); |
| 4309 | if (obj == NULL) |
| 4310 | return NULL; |
| 4311 | |
| 4312 | if (drm_gem_object_init(dev, &obj->base, size) != 0) { |
| 4313 | kfree(obj); |
| 4314 | return NULL; |
| 4315 | } |
| 4316 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4317 | i915_gem_info_add_obj(dev_priv, size); |
| 4318 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4319 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4320 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4321 | |
| 4322 | obj->agp_type = AGP_USER_MEMORY; |
Daniel Vetter | 62b8b21 | 2010-04-09 19:05:08 +0000 | [diff] [blame] | 4323 | obj->base.driver_private = NULL; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4324 | obj->fence_reg = I915_FENCE_REG_NONE; |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4325 | INIT_LIST_HEAD(&obj->mm_list); |
| 4326 | INIT_LIST_HEAD(&obj->ring_list); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4327 | INIT_LIST_HEAD(&obj->gpu_write_list); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4328 | obj->madv = I915_MADV_WILLNEED; |
| 4329 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4330 | return &obj->base; |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4331 | } |
| 4332 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4333 | int i915_gem_init_object(struct drm_gem_object *obj) |
| 4334 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4335 | BUG(); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4336 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4337 | return 0; |
| 4338 | } |
| 4339 | |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4340 | static void i915_gem_free_object_tail(struct drm_gem_object *obj) |
| 4341 | { |
| 4342 | struct drm_device *dev = obj->dev; |
| 4343 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4344 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
| 4345 | int ret; |
| 4346 | |
| 4347 | ret = i915_gem_object_unbind(obj); |
| 4348 | if (ret == -ERESTARTSYS) { |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4349 | list_move(&obj_priv->mm_list, |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4350 | &dev_priv->mm.deferred_free_list); |
| 4351 | return; |
| 4352 | } |
| 4353 | |
| 4354 | if (obj_priv->mmap_offset) |
| 4355 | i915_gem_free_mmap_offset(obj); |
| 4356 | |
| 4357 | drm_gem_object_release(obj); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4358 | i915_gem_info_remove_obj(dev_priv, obj->size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4359 | |
| 4360 | kfree(obj_priv->page_cpu_valid); |
| 4361 | kfree(obj_priv->bit_17); |
| 4362 | kfree(obj_priv); |
| 4363 | } |
| 4364 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4365 | void i915_gem_free_object(struct drm_gem_object *obj) |
| 4366 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4367 | struct drm_device *dev = obj->dev; |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4368 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4369 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4370 | trace_i915_gem_object_destroy(obj); |
| 4371 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4372 | while (obj_priv->pin_count > 0) |
| 4373 | i915_gem_object_unpin(obj); |
| 4374 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4375 | if (obj_priv->phys_obj) |
| 4376 | i915_gem_detach_phys_object(dev, obj); |
| 4377 | |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4378 | i915_gem_free_object_tail(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4379 | } |
| 4380 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 4381 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4382 | i915_gem_idle(struct drm_device *dev) |
| 4383 | { |
| 4384 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4385 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4386 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4387 | mutex_lock(&dev->struct_mutex); |
| 4388 | |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4389 | if (dev_priv->mm.suspended) { |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4390 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4391 | return 0; |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4392 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4393 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4394 | ret = i915_gpu_idle(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4395 | if (ret) { |
| 4396 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4397 | return ret; |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4398 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4399 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4400 | /* Under UMS, be paranoid and evict. */ |
| 4401 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) { |
Chris Wilson | b47eb4a | 2010-08-07 11:01:23 +0100 | [diff] [blame] | 4402 | ret = i915_gem_evict_inactive(dev); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4403 | if (ret) { |
| 4404 | mutex_unlock(&dev->struct_mutex); |
| 4405 | return ret; |
| 4406 | } |
| 4407 | } |
| 4408 | |
| 4409 | /* Hack! Don't let anybody do execbuf while we don't control the chip. |
| 4410 | * We need to replace this with a semaphore, or something. |
| 4411 | * And not confound mm.suspended! |
| 4412 | */ |
| 4413 | dev_priv->mm.suspended = 1; |
Daniel Vetter | bc0c7f1 | 2010-08-20 18:18:48 +0200 | [diff] [blame] | 4414 | del_timer_sync(&dev_priv->hangcheck_timer); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4415 | |
| 4416 | i915_kernel_lost_context(dev); |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4417 | i915_gem_cleanup_ringbuffer(dev); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4418 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4419 | mutex_unlock(&dev->struct_mutex); |
| 4420 | |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4421 | /* Cancel the retire work handler, which should be idle now. */ |
| 4422 | cancel_delayed_work_sync(&dev_priv->mm.retire_work); |
| 4423 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4424 | return 0; |
| 4425 | } |
| 4426 | |
Jesse Barnes | e552eb7 | 2010-04-21 11:39:23 -0700 | [diff] [blame] | 4427 | /* |
| 4428 | * 965+ support PIPE_CONTROL commands, which provide finer grained control |
| 4429 | * over cache flushing. |
| 4430 | */ |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4431 | static int |
Jesse Barnes | e552eb7 | 2010-04-21 11:39:23 -0700 | [diff] [blame] | 4432 | i915_gem_init_pipe_control(struct drm_device *dev) |
| 4433 | { |
| 4434 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4435 | struct drm_gem_object *obj; |
| 4436 | struct drm_i915_gem_object *obj_priv; |
| 4437 | int ret; |
| 4438 | |
Eric Anholt | 34dc4d4 | 2010-05-07 14:30:03 -0700 | [diff] [blame] | 4439 | obj = i915_gem_alloc_object(dev, 4096); |
Jesse Barnes | e552eb7 | 2010-04-21 11:39:23 -0700 | [diff] [blame] | 4440 | if (obj == NULL) { |
| 4441 | DRM_ERROR("Failed to allocate seqno page\n"); |
| 4442 | ret = -ENOMEM; |
| 4443 | goto err; |
| 4444 | } |
| 4445 | obj_priv = to_intel_bo(obj); |
| 4446 | obj_priv->agp_type = AGP_USER_CACHED_MEMORY; |
| 4447 | |
| 4448 | ret = i915_gem_object_pin(obj, 4096); |
| 4449 | if (ret) |
| 4450 | goto err_unref; |
| 4451 | |
| 4452 | dev_priv->seqno_gfx_addr = obj_priv->gtt_offset; |
| 4453 | dev_priv->seqno_page = kmap(obj_priv->pages[0]); |
| 4454 | if (dev_priv->seqno_page == NULL) |
| 4455 | goto err_unpin; |
| 4456 | |
| 4457 | dev_priv->seqno_obj = obj; |
| 4458 | memset(dev_priv->seqno_page, 0, PAGE_SIZE); |
| 4459 | |
| 4460 | return 0; |
| 4461 | |
| 4462 | err_unpin: |
| 4463 | i915_gem_object_unpin(obj); |
| 4464 | err_unref: |
| 4465 | drm_gem_object_unreference(obj); |
| 4466 | err: |
| 4467 | return ret; |
| 4468 | } |
| 4469 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4470 | |
| 4471 | static void |
Jesse Barnes | e552eb7 | 2010-04-21 11:39:23 -0700 | [diff] [blame] | 4472 | i915_gem_cleanup_pipe_control(struct drm_device *dev) |
| 4473 | { |
| 4474 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4475 | struct drm_gem_object *obj; |
| 4476 | struct drm_i915_gem_object *obj_priv; |
| 4477 | |
| 4478 | obj = dev_priv->seqno_obj; |
| 4479 | obj_priv = to_intel_bo(obj); |
| 4480 | kunmap(obj_priv->pages[0]); |
| 4481 | i915_gem_object_unpin(obj); |
| 4482 | drm_gem_object_unreference(obj); |
| 4483 | dev_priv->seqno_obj = NULL; |
| 4484 | |
| 4485 | dev_priv->seqno_page = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4486 | } |
| 4487 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4488 | int |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4489 | i915_gem_init_ringbuffer(struct drm_device *dev) |
| 4490 | { |
| 4491 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4492 | int ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4493 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4494 | if (HAS_PIPE_CONTROL(dev)) { |
| 4495 | ret = i915_gem_init_pipe_control(dev); |
| 4496 | if (ret) |
| 4497 | return ret; |
| 4498 | } |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4499 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4500 | ret = intel_init_render_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4501 | if (ret) |
| 4502 | goto cleanup_pipe_control; |
| 4503 | |
| 4504 | if (HAS_BSD(dev)) { |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4505 | ret = intel_init_bsd_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4506 | if (ret) |
| 4507 | goto cleanup_render_ring; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4508 | } |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4509 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4510 | if (HAS_BLT(dev)) { |
| 4511 | ret = intel_init_blt_ring_buffer(dev); |
| 4512 | if (ret) |
| 4513 | goto cleanup_bsd_ring; |
| 4514 | } |
| 4515 | |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 4516 | dev_priv->next_seqno = 1; |
| 4517 | |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4518 | return 0; |
| 4519 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4520 | cleanup_bsd_ring: |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 4521 | intel_cleanup_ring_buffer(&dev_priv->bsd_ring); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4522 | cleanup_render_ring: |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 4523 | intel_cleanup_ring_buffer(&dev_priv->render_ring); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4524 | cleanup_pipe_control: |
| 4525 | if (HAS_PIPE_CONTROL(dev)) |
| 4526 | i915_gem_cleanup_pipe_control(dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4527 | return ret; |
| 4528 | } |
| 4529 | |
| 4530 | void |
| 4531 | i915_gem_cleanup_ringbuffer(struct drm_device *dev) |
| 4532 | { |
| 4533 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4534 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 4535 | intel_cleanup_ring_buffer(&dev_priv->render_ring); |
| 4536 | intel_cleanup_ring_buffer(&dev_priv->bsd_ring); |
| 4537 | intel_cleanup_ring_buffer(&dev_priv->blt_ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4538 | if (HAS_PIPE_CONTROL(dev)) |
| 4539 | i915_gem_cleanup_pipe_control(dev); |
| 4540 | } |
| 4541 | |
| 4542 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4543 | i915_gem_entervt_ioctl(struct drm_device *dev, void *data, |
| 4544 | struct drm_file *file_priv) |
| 4545 | { |
| 4546 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4547 | int ret; |
| 4548 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4549 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4550 | return 0; |
| 4551 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 4552 | if (atomic_read(&dev_priv->mm.wedged)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4553 | DRM_ERROR("Reenabling wedged hardware, good luck\n"); |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 4554 | atomic_set(&dev_priv->mm.wedged, 0); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4555 | } |
| 4556 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4557 | mutex_lock(&dev->struct_mutex); |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4558 | dev_priv->mm.suspended = 0; |
| 4559 | |
| 4560 | ret = i915_gem_init_ringbuffer(dev); |
Wu Fengguang | d816f6a | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4561 | if (ret != 0) { |
| 4562 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4563 | return ret; |
Wu Fengguang | d816f6a | 2009-04-18 10:43:32 +0800 | [diff] [blame] | 4564 | } |
Eric Anholt | 9bb2d6f | 2008-12-23 18:42:32 -0800 | [diff] [blame] | 4565 | |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4566 | BUG_ON(!list_empty(&dev_priv->mm.active_list)); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 4567 | BUG_ON(!list_empty(&dev_priv->render_ring.active_list)); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4568 | BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list)); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4569 | BUG_ON(!list_empty(&dev_priv->blt_ring.active_list)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4570 | BUG_ON(!list_empty(&dev_priv->mm.flushing_list)); |
| 4571 | BUG_ON(!list_empty(&dev_priv->mm.inactive_list)); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 4572 | BUG_ON(!list_empty(&dev_priv->render_ring.request_list)); |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4573 | BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list)); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4574 | BUG_ON(!list_empty(&dev_priv->blt_ring.request_list)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4575 | mutex_unlock(&dev->struct_mutex); |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4576 | |
Chris Wilson | 5f35308 | 2010-06-07 14:03:03 +0100 | [diff] [blame] | 4577 | ret = drm_irq_install(dev); |
| 4578 | if (ret) |
| 4579 | goto cleanup_ringbuffer; |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4580 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4581 | return 0; |
Chris Wilson | 5f35308 | 2010-06-07 14:03:03 +0100 | [diff] [blame] | 4582 | |
| 4583 | cleanup_ringbuffer: |
| 4584 | mutex_lock(&dev->struct_mutex); |
| 4585 | i915_gem_cleanup_ringbuffer(dev); |
| 4586 | dev_priv->mm.suspended = 1; |
| 4587 | mutex_unlock(&dev->struct_mutex); |
| 4588 | |
| 4589 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4590 | } |
| 4591 | |
| 4592 | int |
| 4593 | i915_gem_leavevt_ioctl(struct drm_device *dev, void *data, |
| 4594 | struct drm_file *file_priv) |
| 4595 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4596 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4597 | return 0; |
| 4598 | |
Kristian Høgsberg | dbb19d3 | 2008-08-20 11:04:27 -0400 | [diff] [blame] | 4599 | drm_irq_uninstall(dev); |
Linus Torvalds | e6890f6 | 2009-09-08 17:09:24 -0700 | [diff] [blame] | 4600 | return i915_gem_idle(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4601 | } |
| 4602 | |
| 4603 | void |
| 4604 | i915_gem_lastclose(struct drm_device *dev) |
| 4605 | { |
| 4606 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4607 | |
Eric Anholt | e806b49 | 2009-01-22 09:56:58 -0800 | [diff] [blame] | 4608 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4609 | return; |
| 4610 | |
Keith Packard | 6dbe277 | 2008-10-14 21:41:13 -0700 | [diff] [blame] | 4611 | ret = i915_gem_idle(dev); |
| 4612 | if (ret) |
| 4613 | DRM_ERROR("failed to idle hardware: %d\n", ret); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4614 | } |
| 4615 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4616 | static void |
| 4617 | init_ring_lists(struct intel_ring_buffer *ring) |
| 4618 | { |
| 4619 | INIT_LIST_HEAD(&ring->active_list); |
| 4620 | INIT_LIST_HEAD(&ring->request_list); |
| 4621 | INIT_LIST_HEAD(&ring->gpu_write_list); |
| 4622 | } |
| 4623 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4624 | void |
| 4625 | i915_gem_load(struct drm_device *dev) |
| 4626 | { |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4627 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4628 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4629 | |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4630 | INIT_LIST_HEAD(&dev_priv->mm.active_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4631 | INIT_LIST_HEAD(&dev_priv->mm.flushing_list); |
| 4632 | INIT_LIST_HEAD(&dev_priv->mm.inactive_list); |
Chris Wilson | f13d3f7 | 2010-09-20 17:36:15 +0100 | [diff] [blame] | 4633 | INIT_LIST_HEAD(&dev_priv->mm.pinned_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4634 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4635 | INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4636 | init_ring_lists(&dev_priv->render_ring); |
| 4637 | init_ring_lists(&dev_priv->bsd_ring); |
| 4638 | init_ring_lists(&dev_priv->blt_ring); |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 4639 | for (i = 0; i < 16; i++) |
| 4640 | INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4641 | INIT_DELAYED_WORK(&dev_priv->mm.retire_work, |
| 4642 | i915_gem_retire_work_handler); |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 4643 | init_completion(&dev_priv->error_completion); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4644 | spin_lock(&shrink_list_lock); |
| 4645 | list_add(&dev_priv->mm.shrink_list, &shrink_list); |
| 4646 | spin_unlock(&shrink_list_lock); |
| 4647 | |
Dave Airlie | 9440012 | 2010-07-20 13:15:31 +1000 | [diff] [blame] | 4648 | /* On GEN3 we really need to make sure the ARB C3 LP bit is set */ |
| 4649 | if (IS_GEN3(dev)) { |
| 4650 | u32 tmp = I915_READ(MI_ARB_STATE); |
| 4651 | if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) { |
| 4652 | /* arb state is a masked write, so set bit + bit in mask */ |
| 4653 | tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT); |
| 4654 | I915_WRITE(MI_ARB_STATE, tmp); |
| 4655 | } |
| 4656 | } |
| 4657 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4658 | /* Old X drivers will take 0-2 for front, back, depth buffers */ |
Eric Anholt | b397c83 | 2010-01-26 09:43:10 -0800 | [diff] [blame] | 4659 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
| 4660 | dev_priv->fence_reg_start = 3; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4661 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 4662 | if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 4663 | dev_priv->num_fence_regs = 16; |
| 4664 | else |
| 4665 | dev_priv->num_fence_regs = 8; |
| 4666 | |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4667 | /* Initialize fence registers to zero */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 4668 | switch (INTEL_INFO(dev)->gen) { |
| 4669 | case 6: |
| 4670 | for (i = 0; i < 16; i++) |
| 4671 | I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0); |
| 4672 | break; |
| 4673 | case 5: |
| 4674 | case 4: |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4675 | for (i = 0; i < 16; i++) |
| 4676 | I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 4677 | break; |
| 4678 | case 3: |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4679 | if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
| 4680 | for (i = 0; i < 8; i++) |
| 4681 | I915_WRITE(FENCE_REG_945_8 + (i * 4), 0); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 4682 | case 2: |
| 4683 | for (i = 0; i < 8; i++) |
| 4684 | I915_WRITE(FENCE_REG_830_0 + (i * 4), 0); |
| 4685 | break; |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 4686 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4687 | i915_gem_detect_bit_6_swizzle(dev); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 4688 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4689 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4690 | |
| 4691 | /* |
| 4692 | * Create a physically contiguous memory object for this object |
| 4693 | * e.g. for cursor + overlay regs |
| 4694 | */ |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 4695 | static int i915_gem_init_phys_object(struct drm_device *dev, |
| 4696 | int id, int size, int align) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4697 | { |
| 4698 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4699 | struct drm_i915_gem_phys_object *phys_obj; |
| 4700 | int ret; |
| 4701 | |
| 4702 | if (dev_priv->mm.phys_objs[id - 1] || !size) |
| 4703 | return 0; |
| 4704 | |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4705 | phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4706 | if (!phys_obj) |
| 4707 | return -ENOMEM; |
| 4708 | |
| 4709 | phys_obj->id = id; |
| 4710 | |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4711 | phys_obj->handle = drm_pci_alloc(dev, size, align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4712 | if (!phys_obj->handle) { |
| 4713 | ret = -ENOMEM; |
| 4714 | goto kfree_obj; |
| 4715 | } |
| 4716 | #ifdef CONFIG_X86 |
| 4717 | set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4718 | #endif |
| 4719 | |
| 4720 | dev_priv->mm.phys_objs[id - 1] = phys_obj; |
| 4721 | |
| 4722 | return 0; |
| 4723 | kfree_obj: |
Eric Anholt | 9a298b2 | 2009-03-24 12:23:04 -0700 | [diff] [blame] | 4724 | kfree(phys_obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4725 | return ret; |
| 4726 | } |
| 4727 | |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 4728 | static void i915_gem_free_phys_object(struct drm_device *dev, int id) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4729 | { |
| 4730 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4731 | struct drm_i915_gem_phys_object *phys_obj; |
| 4732 | |
| 4733 | if (!dev_priv->mm.phys_objs[id - 1]) |
| 4734 | return; |
| 4735 | |
| 4736 | phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4737 | if (phys_obj->cur_obj) { |
| 4738 | i915_gem_detach_phys_object(dev, phys_obj->cur_obj); |
| 4739 | } |
| 4740 | |
| 4741 | #ifdef CONFIG_X86 |
| 4742 | set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE); |
| 4743 | #endif |
| 4744 | drm_pci_free(dev, phys_obj->handle); |
| 4745 | kfree(phys_obj); |
| 4746 | dev_priv->mm.phys_objs[id - 1] = NULL; |
| 4747 | } |
| 4748 | |
| 4749 | void i915_gem_free_all_phys_object(struct drm_device *dev) |
| 4750 | { |
| 4751 | int i; |
| 4752 | |
Dave Airlie | 260883c | 2009-01-22 17:58:49 +1000 | [diff] [blame] | 4753 | for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4754 | i915_gem_free_phys_object(dev, i); |
| 4755 | } |
| 4756 | |
| 4757 | void i915_gem_detach_phys_object(struct drm_device *dev, |
| 4758 | struct drm_gem_object *obj) |
| 4759 | { |
| 4760 | struct drm_i915_gem_object *obj_priv; |
| 4761 | int i; |
| 4762 | int ret; |
| 4763 | int page_count; |
| 4764 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4765 | obj_priv = to_intel_bo(obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4766 | if (!obj_priv->phys_obj) |
| 4767 | return; |
| 4768 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 4769 | ret = i915_gem_object_get_pages(obj, 0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4770 | if (ret) |
| 4771 | goto out; |
| 4772 | |
| 4773 | page_count = obj->size / PAGE_SIZE; |
| 4774 | |
| 4775 | for (i = 0; i < page_count; i++) { |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 4776 | char *dst = kmap_atomic(obj_priv->pages[i]); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4777 | char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE); |
| 4778 | |
| 4779 | memcpy(dst, src, PAGE_SIZE); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 4780 | kunmap_atomic(dst); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4781 | } |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 4782 | drm_clflush_pages(obj_priv->pages, page_count); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4783 | drm_agp_chipset_flush(dev); |
Chris Wilson | d78b47b | 2009-06-17 21:52:49 +0100 | [diff] [blame] | 4784 | |
| 4785 | i915_gem_object_put_pages(obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4786 | out: |
| 4787 | obj_priv->phys_obj->cur_obj = NULL; |
| 4788 | obj_priv->phys_obj = NULL; |
| 4789 | } |
| 4790 | |
| 4791 | int |
| 4792 | i915_gem_attach_phys_object(struct drm_device *dev, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4793 | struct drm_gem_object *obj, |
| 4794 | int id, |
| 4795 | int align) |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4796 | { |
| 4797 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4798 | struct drm_i915_gem_object *obj_priv; |
| 4799 | int ret = 0; |
| 4800 | int page_count; |
| 4801 | int i; |
| 4802 | |
| 4803 | if (id > I915_MAX_PHYS_OBJECT) |
| 4804 | return -EINVAL; |
| 4805 | |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4806 | obj_priv = to_intel_bo(obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4807 | |
| 4808 | if (obj_priv->phys_obj) { |
| 4809 | if (obj_priv->phys_obj->id == id) |
| 4810 | return 0; |
| 4811 | i915_gem_detach_phys_object(dev, obj); |
| 4812 | } |
| 4813 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4814 | /* create a new object */ |
| 4815 | if (!dev_priv->mm.phys_objs[id - 1]) { |
| 4816 | ret = i915_gem_init_phys_object(dev, id, |
Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 4817 | obj->size, align); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4818 | if (ret) { |
Linus Torvalds | aeb565d | 2009-01-26 10:01:53 -0800 | [diff] [blame] | 4819 | DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4820 | goto out; |
| 4821 | } |
| 4822 | } |
| 4823 | |
| 4824 | /* bind to the object */ |
| 4825 | obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1]; |
| 4826 | obj_priv->phys_obj->cur_obj = obj; |
| 4827 | |
Chris Wilson | 4bdadb9 | 2010-01-27 13:36:32 +0000 | [diff] [blame] | 4828 | ret = i915_gem_object_get_pages(obj, 0); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4829 | if (ret) { |
| 4830 | DRM_ERROR("failed to get page list\n"); |
| 4831 | goto out; |
| 4832 | } |
| 4833 | |
| 4834 | page_count = obj->size / PAGE_SIZE; |
| 4835 | |
| 4836 | for (i = 0; i < page_count; i++) { |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 4837 | char *src = kmap_atomic(obj_priv->pages[i]); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4838 | char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE); |
| 4839 | |
| 4840 | memcpy(dst, src, PAGE_SIZE); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 4841 | kunmap_atomic(src); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4842 | } |
| 4843 | |
Chris Wilson | d78b47b | 2009-06-17 21:52:49 +0100 | [diff] [blame] | 4844 | i915_gem_object_put_pages(obj); |
| 4845 | |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4846 | return 0; |
| 4847 | out: |
| 4848 | return ret; |
| 4849 | } |
| 4850 | |
| 4851 | static int |
| 4852 | i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj, |
| 4853 | struct drm_i915_gem_pwrite *args, |
| 4854 | struct drm_file *file_priv) |
| 4855 | { |
Daniel Vetter | 23010e4 | 2010-03-08 13:35:02 +0100 | [diff] [blame] | 4856 | struct drm_i915_gem_object *obj_priv = to_intel_bo(obj); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4857 | void *obj_addr; |
| 4858 | int ret; |
| 4859 | char __user *user_data; |
| 4860 | |
| 4861 | user_data = (char __user *) (uintptr_t) args->data_ptr; |
| 4862 | obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset; |
| 4863 | |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 4864 | DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size); |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4865 | ret = copy_from_user(obj_addr, user_data, args->size); |
| 4866 | if (ret) |
| 4867 | return -EFAULT; |
| 4868 | |
| 4869 | drm_agp_chipset_flush(dev); |
| 4870 | return 0; |
| 4871 | } |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4872 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4873 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4874 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4875 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4876 | |
| 4877 | /* Clean up our request list when the client is going away, so that |
| 4878 | * later retire_requests won't dereference our soon-to-be-gone |
| 4879 | * file_priv. |
| 4880 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4881 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4882 | while (!list_empty(&file_priv->mm.request_list)) { |
| 4883 | struct drm_i915_gem_request *request; |
| 4884 | |
| 4885 | request = list_first_entry(&file_priv->mm.request_list, |
| 4886 | struct drm_i915_gem_request, |
| 4887 | client_list); |
| 4888 | list_del(&request->client_list); |
| 4889 | request->file_priv = NULL; |
| 4890 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4891 | spin_unlock(&file_priv->mm.lock); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4892 | } |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4893 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4894 | static int |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4895 | i915_gpu_is_active(struct drm_device *dev) |
| 4896 | { |
| 4897 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 4898 | int lists_empty; |
| 4899 | |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4900 | lists_empty = list_empty(&dev_priv->mm.flushing_list) && |
Chris Wilson | 87acb0a | 2010-10-19 10:13:00 +0100 | [diff] [blame] | 4901 | list_empty(&dev_priv->render_ring.active_list) && |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4902 | list_empty(&dev_priv->bsd_ring.active_list) && |
| 4903 | list_empty(&dev_priv->blt_ring.active_list); |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4904 | |
| 4905 | return !lists_empty; |
| 4906 | } |
| 4907 | |
| 4908 | static int |
Dave Chinner | 7f8275d | 2010-07-19 14:56:17 +1000 | [diff] [blame] | 4909 | i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask) |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4910 | { |
| 4911 | drm_i915_private_t *dev_priv, *next_dev; |
| 4912 | struct drm_i915_gem_object *obj_priv, *next_obj; |
| 4913 | int cnt = 0; |
| 4914 | int would_deadlock = 1; |
| 4915 | |
| 4916 | /* "fast-path" to count number of available objects */ |
| 4917 | if (nr_to_scan == 0) { |
| 4918 | spin_lock(&shrink_list_lock); |
| 4919 | list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) { |
| 4920 | struct drm_device *dev = dev_priv->dev; |
| 4921 | |
| 4922 | if (mutex_trylock(&dev->struct_mutex)) { |
| 4923 | list_for_each_entry(obj_priv, |
| 4924 | &dev_priv->mm.inactive_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4925 | mm_list) |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4926 | cnt++; |
| 4927 | mutex_unlock(&dev->struct_mutex); |
| 4928 | } |
| 4929 | } |
| 4930 | spin_unlock(&shrink_list_lock); |
| 4931 | |
| 4932 | return (cnt / 100) * sysctl_vfs_cache_pressure; |
| 4933 | } |
| 4934 | |
| 4935 | spin_lock(&shrink_list_lock); |
| 4936 | |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4937 | rescan: |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4938 | /* first scan for clean buffers */ |
| 4939 | list_for_each_entry_safe(dev_priv, next_dev, |
| 4940 | &shrink_list, mm.shrink_list) { |
| 4941 | struct drm_device *dev = dev_priv->dev; |
| 4942 | |
| 4943 | if (! mutex_trylock(&dev->struct_mutex)) |
| 4944 | continue; |
| 4945 | |
| 4946 | spin_unlock(&shrink_list_lock); |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 4947 | i915_gem_retire_requests(dev); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4948 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4949 | list_for_each_entry_safe(obj_priv, next_obj, |
| 4950 | &dev_priv->mm.inactive_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4951 | mm_list) { |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4952 | if (i915_gem_object_is_purgeable(obj_priv)) { |
Daniel Vetter | a8089e8 | 2010-04-09 19:05:09 +0000 | [diff] [blame] | 4953 | i915_gem_object_unbind(&obj_priv->base); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4954 | if (--nr_to_scan <= 0) |
| 4955 | break; |
| 4956 | } |
| 4957 | } |
| 4958 | |
| 4959 | spin_lock(&shrink_list_lock); |
| 4960 | mutex_unlock(&dev->struct_mutex); |
| 4961 | |
Chris Wilson | 963b483 | 2009-09-20 23:03:54 +0100 | [diff] [blame] | 4962 | would_deadlock = 0; |
| 4963 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4964 | if (nr_to_scan <= 0) |
| 4965 | break; |
| 4966 | } |
| 4967 | |
| 4968 | /* second pass, evict/count anything still on the inactive list */ |
| 4969 | list_for_each_entry_safe(dev_priv, next_dev, |
| 4970 | &shrink_list, mm.shrink_list) { |
| 4971 | struct drm_device *dev = dev_priv->dev; |
| 4972 | |
| 4973 | if (! mutex_trylock(&dev->struct_mutex)) |
| 4974 | continue; |
| 4975 | |
| 4976 | spin_unlock(&shrink_list_lock); |
| 4977 | |
| 4978 | list_for_each_entry_safe(obj_priv, next_obj, |
| 4979 | &dev_priv->mm.inactive_list, |
Chris Wilson | 69dc498 | 2010-10-19 10:36:51 +0100 | [diff] [blame] | 4980 | mm_list) { |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4981 | if (nr_to_scan > 0) { |
Daniel Vetter | a8089e8 | 2010-04-09 19:05:09 +0000 | [diff] [blame] | 4982 | i915_gem_object_unbind(&obj_priv->base); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4983 | nr_to_scan--; |
| 4984 | } else |
| 4985 | cnt++; |
| 4986 | } |
| 4987 | |
| 4988 | spin_lock(&shrink_list_lock); |
| 4989 | mutex_unlock(&dev->struct_mutex); |
| 4990 | |
| 4991 | would_deadlock = 0; |
| 4992 | } |
| 4993 | |
Chris Wilson | 1637ef4 | 2010-04-20 17:10:35 +0100 | [diff] [blame] | 4994 | if (nr_to_scan) { |
| 4995 | int active = 0; |
| 4996 | |
| 4997 | /* |
| 4998 | * We are desperate for pages, so as a last resort, wait |
| 4999 | * for the GPU to finish and discard whatever we can. |
| 5000 | * This has a dramatic impact to reduce the number of |
| 5001 | * OOM-killer events whilst running the GPU aggressively. |
| 5002 | */ |
| 5003 | list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) { |
| 5004 | struct drm_device *dev = dev_priv->dev; |
| 5005 | |
| 5006 | if (!mutex_trylock(&dev->struct_mutex)) |
| 5007 | continue; |
| 5008 | |
| 5009 | spin_unlock(&shrink_list_lock); |
| 5010 | |
| 5011 | if (i915_gpu_is_active(dev)) { |
| 5012 | i915_gpu_idle(dev); |
| 5013 | active++; |
| 5014 | } |
| 5015 | |
| 5016 | spin_lock(&shrink_list_lock); |
| 5017 | mutex_unlock(&dev->struct_mutex); |
| 5018 | } |
| 5019 | |
| 5020 | if (active) |
| 5021 | goto rescan; |
| 5022 | } |
| 5023 | |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5024 | spin_unlock(&shrink_list_lock); |
| 5025 | |
| 5026 | if (would_deadlock) |
| 5027 | return -1; |
| 5028 | else if (cnt > 0) |
| 5029 | return (cnt / 100) * sysctl_vfs_cache_pressure; |
| 5030 | else |
| 5031 | return 0; |
| 5032 | } |
| 5033 | |
| 5034 | static struct shrinker shrinker = { |
| 5035 | .shrink = i915_gem_shrink, |
| 5036 | .seeks = DEFAULT_SEEKS, |
| 5037 | }; |
| 5038 | |
| 5039 | __init void |
| 5040 | i915_gem_shrinker_init(void) |
| 5041 | { |
| 5042 | register_shrinker(&shrinker); |
| 5043 | } |
| 5044 | |
| 5045 | __exit void |
| 5046 | i915_gem_shrinker_exit(void) |
| 5047 | { |
| 5048 | unregister_shrinker(&shrinker); |
| 5049 | } |