blob: 254eb0c46aeb942ebcc55410a5e65e6586b67b68 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson5cdf5882010-09-27 15:51:07 +010061static int
62i915_gem_object_get_pages(struct drm_gem_object *obj,
63 gfp_t gfpmask);
64
65static void
66i915_gem_object_put_pages(struct drm_gem_object *obj);
67
Chris Wilson31169712009-09-14 16:50:28 +010068static LIST_HEAD(shrink_list);
69static DEFINE_SPINLOCK(shrink_list_lock);
70
Chris Wilson73aa8082010-09-30 11:46:12 +010071/* some bookkeeping */
72static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
75 dev_priv->mm.object_count++;
76 dev_priv->mm.object_memory += size;
77}
78
79static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
80 size_t size)
81{
82 dev_priv->mm.object_count--;
83 dev_priv->mm.object_memory -= size;
84}
85
86static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
87 size_t size)
88{
89 dev_priv->mm.gtt_count++;
90 dev_priv->mm.gtt_memory += size;
91}
92
93static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
94 size_t size)
95{
96 dev_priv->mm.gtt_count--;
97 dev_priv->mm.gtt_memory -= size;
98}
99
100static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
101 size_t size)
102{
103 dev_priv->mm.pin_count++;
104 dev_priv->mm.pin_memory += size;
105}
106
107static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
108 size_t size)
109{
110 dev_priv->mm.pin_count--;
111 dev_priv->mm.pin_memory -= size;
112}
113
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114int
115i915_gem_check_is_wedged(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct completion *x = &dev_priv->error_completion;
119 unsigned long flags;
120 int ret;
121
122 if (!atomic_read(&dev_priv->mm.wedged))
123 return 0;
124
125 ret = wait_for_completion_interruptible(x);
126 if (ret)
127 return ret;
128
129 /* Success, we reset the GPU! */
130 if (!atomic_read(&dev_priv->mm.wedged))
131 return 0;
132
133 /* GPU is hung, bump the completion count to account for
134 * the token we just consumed so that we never hit zero and
135 * end up waiting upon a subsequent completion event that
136 * will never happen.
137 */
138 spin_lock_irqsave(&x->wait.lock, flags);
139 x->done++;
140 spin_unlock_irqrestore(&x->wait.lock, flags);
141 return -EIO;
142}
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144static int i915_mutex_lock_interruptible(struct drm_device *dev)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 int ret;
148
149 ret = i915_gem_check_is_wedged(dev);
150 if (ret)
151 return ret;
152
153 ret = mutex_lock_interruptible(&dev->struct_mutex);
154 if (ret)
155 return ret;
156
157 if (atomic_read(&dev_priv->mm.wedged)) {
158 mutex_unlock(&dev->struct_mutex);
159 return -EAGAIN;
160 }
161
Chris Wilson23bc5982010-09-29 16:10:57 +0100162 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100163 return 0;
164}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100165
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166static inline bool
167i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
168{
169 return obj_priv->gtt_space &&
170 !obj_priv->active &&
171 obj_priv->pin_count == 0;
172}
173
Chris Wilson73aa8082010-09-30 11:46:12 +0100174int i915_gem_do_init(struct drm_device *dev,
175 unsigned long start,
Jesse Barnes79e53942008-11-07 14:24:08 -0800176 unsigned long end)
177{
178 drm_i915_private_t *dev_priv = dev->dev_private;
179
180 if (start >= end ||
181 (start & (PAGE_SIZE - 1)) != 0 ||
182 (end & (PAGE_SIZE - 1)) != 0) {
183 return -EINVAL;
184 }
185
186 drm_mm_init(&dev_priv->mm.gtt_space, start,
187 end - start);
188
Chris Wilson73aa8082010-09-30 11:46:12 +0100189 dev_priv->mm.gtt_total = end - start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200190 dev_priv->mm.gtt_mappable_end = end;
Jesse Barnes79e53942008-11-07 14:24:08 -0800191
192 return 0;
193}
Keith Packard6dbe2772008-10-14 21:41:13 -0700194
Eric Anholt673a3942008-07-30 12:06:12 -0700195int
196i915_gem_init_ioctl(struct drm_device *dev, void *data,
197 struct drm_file *file_priv)
198{
Eric Anholt673a3942008-07-30 12:06:12 -0700199 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800200 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700201
202 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -0800203 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700204 mutex_unlock(&dev->struct_mutex);
205
Jesse Barnes79e53942008-11-07 14:24:08 -0800206 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700207}
208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209int
210i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
211 struct drm_file *file_priv)
212{
Chris Wilson73aa8082010-09-30 11:46:12 +0100213 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700214 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700215
216 if (!(dev->driver->driver_features & DRIVER_GEM))
217 return -ENODEV;
218
Chris Wilson73aa8082010-09-30 11:46:12 +0100219 mutex_lock(&dev->struct_mutex);
220 args->aper_size = dev_priv->mm.gtt_total;
221 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
222 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700223
224 return 0;
225}
226
Eric Anholt673a3942008-07-30 12:06:12 -0700227
228/**
229 * Creates a new mm object and returns a handle to it.
230 */
231int
232i915_gem_create_ioctl(struct drm_device *dev, void *data,
233 struct drm_file *file_priv)
234{
235 struct drm_i915_gem_create *args = data;
236 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300237 int ret;
238 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700239
240 args->size = roundup(args->size, PAGE_SIZE);
241
242 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000243 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700244 if (obj == NULL)
245 return -ENOMEM;
246
247 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100248 if (ret) {
Chris Wilson202f2fe2010-10-14 13:20:40 +0100249 drm_gem_object_release(obj);
250 i915_gem_info_remove_obj(dev->dev_private, obj->size);
251 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700252 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100253 }
254
Chris Wilson202f2fe2010-10-14 13:20:40 +0100255 /* drop reference from allocate - handle holds it now */
256 drm_gem_object_unreference(obj);
257 trace_i915_gem_object_create(obj);
258
Eric Anholt673a3942008-07-30 12:06:12 -0700259 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700260 return 0;
261}
262
Eric Anholt40123c12009-03-09 13:42:30 -0700263static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700264fast_shmem_read(struct page **pages,
265 loff_t page_base, int page_offset,
266 char __user *data,
267 int length)
268{
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100269 char *vaddr;
Chris Wilson4f27b752010-10-14 15:26:45 +0100270 int ret;
Eric Anholteb014592009-03-10 11:44:52 -0700271
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700272 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
Chris Wilson4f27b752010-10-14 15:26:45 +0100273 ret = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700274 kunmap_atomic(vaddr);
Eric Anholteb014592009-03-10 11:44:52 -0700275
Chris Wilson4f27b752010-10-14 15:26:45 +0100276 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700277}
278
Eric Anholt280b7132009-03-12 16:56:27 -0700279static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
280{
281 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100282 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700283
284 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
285 obj_priv->tiling_mode != I915_TILING_NONE;
286}
287
Chris Wilson99a03df2010-05-27 14:15:34 +0100288static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700289slow_shmem_copy(struct page *dst_page,
290 int dst_offset,
291 struct page *src_page,
292 int src_offset,
293 int length)
294{
295 char *dst_vaddr, *src_vaddr;
296
Chris Wilson99a03df2010-05-27 14:15:34 +0100297 dst_vaddr = kmap(dst_page);
298 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700299
300 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
301
Chris Wilson99a03df2010-05-27 14:15:34 +0100302 kunmap(src_page);
303 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700304}
305
Chris Wilson99a03df2010-05-27 14:15:34 +0100306static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700307slow_shmem_bit17_copy(struct page *gpu_page,
308 int gpu_offset,
309 struct page *cpu_page,
310 int cpu_offset,
311 int length,
312 int is_read)
313{
314 char *gpu_vaddr, *cpu_vaddr;
315
316 /* Use the unswizzled path if this page isn't affected. */
317 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
318 if (is_read)
319 return slow_shmem_copy(cpu_page, cpu_offset,
320 gpu_page, gpu_offset, length);
321 else
322 return slow_shmem_copy(gpu_page, gpu_offset,
323 cpu_page, cpu_offset, length);
324 }
325
Chris Wilson99a03df2010-05-27 14:15:34 +0100326 gpu_vaddr = kmap(gpu_page);
327 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700328
329 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
330 * XORing with the other bits (A9 for Y, A9 and A10 for X)
331 */
332 while (length > 0) {
333 int cacheline_end = ALIGN(gpu_offset + 1, 64);
334 int this_length = min(cacheline_end - gpu_offset, length);
335 int swizzled_gpu_offset = gpu_offset ^ 64;
336
337 if (is_read) {
338 memcpy(cpu_vaddr + cpu_offset,
339 gpu_vaddr + swizzled_gpu_offset,
340 this_length);
341 } else {
342 memcpy(gpu_vaddr + swizzled_gpu_offset,
343 cpu_vaddr + cpu_offset,
344 this_length);
345 }
346 cpu_offset += this_length;
347 gpu_offset += this_length;
348 length -= this_length;
349 }
350
Chris Wilson99a03df2010-05-27 14:15:34 +0100351 kunmap(cpu_page);
352 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700353}
354
Eric Anholt673a3942008-07-30 12:06:12 -0700355/**
Eric Anholteb014592009-03-10 11:44:52 -0700356 * This is the fast shmem pread path, which attempts to copy_from_user directly
357 * from the backing pages of the object to the user's address space. On a
358 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
359 */
360static int
361i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
362 struct drm_i915_gem_pread *args,
363 struct drm_file *file_priv)
364{
Daniel Vetter23010e42010-03-08 13:35:02 +0100365 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700366 ssize_t remain;
367 loff_t offset, page_base;
368 char __user *user_data;
369 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700370
371 user_data = (char __user *) (uintptr_t) args->data_ptr;
372 remain = args->size;
373
Daniel Vetter23010e42010-03-08 13:35:02 +0100374 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700375 offset = args->offset;
376
377 while (remain > 0) {
378 /* Operation in this page
379 *
380 * page_base = page offset within aperture
381 * page_offset = offset within page
382 * page_length = bytes to copy for this page
383 */
384 page_base = (offset & ~(PAGE_SIZE-1));
385 page_offset = offset & (PAGE_SIZE-1);
386 page_length = remain;
387 if ((page_offset + remain) > PAGE_SIZE)
388 page_length = PAGE_SIZE - page_offset;
389
Chris Wilson4f27b752010-10-14 15:26:45 +0100390 if (fast_shmem_read(obj_priv->pages,
391 page_base, page_offset,
392 user_data, page_length))
393 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700394
395 remain -= page_length;
396 user_data += page_length;
397 offset += page_length;
398 }
399
Chris Wilson4f27b752010-10-14 15:26:45 +0100400 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700401}
402
Chris Wilson07f73f62009-09-14 16:50:30 +0100403static int
404i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
405{
406 int ret;
407
Chris Wilson4bdadb92010-01-27 13:36:32 +0000408 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100409
410 /* If we've insufficient memory to map in the pages, attempt
411 * to make some space by throwing out some old buffers.
412 */
413 if (ret == -ENOMEM) {
414 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100415
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100416 ret = i915_gem_evict_something(dev, obj->size,
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200417 i915_gem_get_gtt_alignment(obj),
418 false);
Chris Wilson07f73f62009-09-14 16:50:30 +0100419 if (ret)
420 return ret;
421
Chris Wilson4bdadb92010-01-27 13:36:32 +0000422 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100423 }
424
425 return ret;
426}
427
Eric Anholteb014592009-03-10 11:44:52 -0700428/**
429 * This is the fallback shmem pread path, which allocates temporary storage
430 * in kernel space to copy_to_user into outside of the struct_mutex, so we
431 * can copy out of the object's backing pages while holding the struct mutex
432 * and not take page faults.
433 */
434static int
435i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
436 struct drm_i915_gem_pread *args,
437 struct drm_file *file_priv)
438{
Daniel Vetter23010e42010-03-08 13:35:02 +0100439 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700440 struct mm_struct *mm = current->mm;
441 struct page **user_pages;
442 ssize_t remain;
443 loff_t offset, pinned_pages, i;
444 loff_t first_data_page, last_data_page, num_pages;
445 int shmem_page_index, shmem_page_offset;
446 int data_page_index, data_page_offset;
447 int page_length;
448 int ret;
449 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700450 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700451
452 remain = args->size;
453
454 /* Pin the user pages containing the data. We can't fault while
455 * holding the struct mutex, yet we want to hold it while
456 * dereferencing the user data.
457 */
458 first_data_page = data_ptr / PAGE_SIZE;
459 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
460 num_pages = last_data_page - first_data_page + 1;
461
Chris Wilson4f27b752010-10-14 15:26:45 +0100462 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700463 if (user_pages == NULL)
464 return -ENOMEM;
465
Chris Wilson4f27b752010-10-14 15:26:45 +0100466 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700467 down_read(&mm->mmap_sem);
468 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700469 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700470 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100471 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700472 if (pinned_pages < num_pages) {
473 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100474 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700475 }
476
Chris Wilson4f27b752010-10-14 15:26:45 +0100477 ret = i915_gem_object_set_cpu_read_domain_range(obj,
478 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700479 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100480 if (ret)
481 goto out;
482
483 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700484
Daniel Vetter23010e42010-03-08 13:35:02 +0100485 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700486 offset = args->offset;
487
488 while (remain > 0) {
489 /* Operation in this page
490 *
491 * shmem_page_index = page number within shmem file
492 * shmem_page_offset = offset within page in shmem file
493 * data_page_index = page number in get_user_pages return
494 * data_page_offset = offset with data_page_index page.
495 * page_length = bytes to copy for this page
496 */
497 shmem_page_index = offset / PAGE_SIZE;
498 shmem_page_offset = offset & ~PAGE_MASK;
499 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
500 data_page_offset = data_ptr & ~PAGE_MASK;
501
502 page_length = remain;
503 if ((shmem_page_offset + page_length) > PAGE_SIZE)
504 page_length = PAGE_SIZE - shmem_page_offset;
505 if ((data_page_offset + page_length) > PAGE_SIZE)
506 page_length = PAGE_SIZE - data_page_offset;
507
Eric Anholt280b7132009-03-12 16:56:27 -0700508 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100509 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700510 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100511 user_pages[data_page_index],
512 data_page_offset,
513 page_length,
514 1);
515 } else {
516 slow_shmem_copy(user_pages[data_page_index],
517 data_page_offset,
518 obj_priv->pages[shmem_page_index],
519 shmem_page_offset,
520 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700521 }
Eric Anholteb014592009-03-10 11:44:52 -0700522
523 remain -= page_length;
524 data_ptr += page_length;
525 offset += page_length;
526 }
527
Chris Wilson4f27b752010-10-14 15:26:45 +0100528out:
Eric Anholteb014592009-03-10 11:44:52 -0700529 for (i = 0; i < pinned_pages; i++) {
530 SetPageDirty(user_pages[i]);
531 page_cache_release(user_pages[i]);
532 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700533 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700534
535 return ret;
536}
537
Eric Anholt673a3942008-07-30 12:06:12 -0700538/**
539 * Reads data from the object referenced by handle.
540 *
541 * On error, the contents of *data are undefined.
542 */
543int
544i915_gem_pread_ioctl(struct drm_device *dev, void *data,
545 struct drm_file *file_priv)
546{
547 struct drm_i915_gem_pread *args = data;
548 struct drm_gem_object *obj;
549 struct drm_i915_gem_object *obj_priv;
Chris Wilson35b62a82010-09-26 20:23:38 +0100550 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700551
Chris Wilson4f27b752010-10-14 15:26:45 +0100552 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700555
556 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100557 if (obj == NULL) {
558 ret = -ENOENT;
559 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100560 }
Daniel Vetter23010e42010-03-08 13:35:02 +0100561 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700562
Chris Wilson7dcd2492010-09-26 20:21:44 +0100563 /* Bounds check source. */
564 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100565 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100566 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100567 }
568
Chris Wilson35b62a82010-09-26 20:23:38 +0100569 if (args->size == 0)
570 goto out;
571
Chris Wilsonce9d4192010-09-26 20:50:05 +0100572 if (!access_ok(VERIFY_WRITE,
573 (char __user *)(uintptr_t)args->data_ptr,
574 args->size)) {
575 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +0100576 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700577 }
578
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100579 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
580 args->size);
581 if (ret) {
582 ret = -EFAULT;
583 goto out;
584 }
585
Chris Wilson4f27b752010-10-14 15:26:45 +0100586 ret = i915_gem_object_get_pages_or_evict(obj);
587 if (ret)
588 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700589
Chris Wilson4f27b752010-10-14 15:26:45 +0100590 ret = i915_gem_object_set_cpu_read_domain_range(obj,
591 args->offset,
592 args->size);
593 if (ret)
594 goto out_put;
595
596 ret = -EFAULT;
597 if (!i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt673a3942008-07-30 12:06:12 -0700598 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
Chris Wilson4f27b752010-10-14 15:26:45 +0100599 if (ret == -EFAULT)
600 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700601
Chris Wilson4f27b752010-10-14 15:26:45 +0100602out_put:
603 i915_gem_object_put_pages(obj);
Chris Wilson35b62a82010-09-26 20:23:38 +0100604out:
Chris Wilson4f27b752010-10-14 15:26:45 +0100605 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100606unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100607 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700608 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700609}
610
Keith Packard0839ccb2008-10-30 19:38:48 -0700611/* This is the fast write path which cannot handle
612 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700613 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700614
Keith Packard0839ccb2008-10-30 19:38:48 -0700615static inline int
616fast_user_write(struct io_mapping *mapping,
617 loff_t page_base, int page_offset,
618 char __user *user_data,
619 int length)
620{
621 char *vaddr_atomic;
622 unsigned long unwritten;
623
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700624 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700625 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
626 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700627 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100628 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700629}
630
631/* Here's the write path which can sleep for
632 * page faults
633 */
634
Chris Wilsonab34c222010-05-27 14:15:35 +0100635static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700636slow_kernel_write(struct io_mapping *mapping,
637 loff_t gtt_base, int gtt_offset,
638 struct page *user_page, int user_offset,
639 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700640{
Chris Wilsonab34c222010-05-27 14:15:35 +0100641 char __iomem *dst_vaddr;
642 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700643
Chris Wilsonab34c222010-05-27 14:15:35 +0100644 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
645 src_vaddr = kmap(user_page);
646
647 memcpy_toio(dst_vaddr + gtt_offset,
648 src_vaddr + user_offset,
649 length);
650
651 kunmap(user_page);
652 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700653}
654
Eric Anholt40123c12009-03-09 13:42:30 -0700655static inline int
656fast_shmem_write(struct page **pages,
657 loff_t page_base, int page_offset,
658 char __user *data,
659 int length)
660{
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100661 char *vaddr;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100662 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700663
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700664 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100665 ret = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700666 kunmap_atomic(vaddr);
Eric Anholt40123c12009-03-09 13:42:30 -0700667
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100668 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700669}
670
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671/**
672 * This is the fast pwrite path, where we copy the data directly from the
673 * user into the GTT, uncached.
674 */
Eric Anholt673a3942008-07-30 12:06:12 -0700675static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
677 struct drm_i915_gem_pwrite *args,
678 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700679{
Daniel Vetter23010e42010-03-08 13:35:02 +0100680 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700681 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700682 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700683 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700684 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700685 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700686
687 user_data = (char __user *) (uintptr_t) args->data_ptr;
688 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700689
Daniel Vetter23010e42010-03-08 13:35:02 +0100690 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700691 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700692
693 while (remain > 0) {
694 /* Operation in this page
695 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700696 * page_base = page offset within aperture
697 * page_offset = offset within page
698 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700699 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700700 page_base = (offset & ~(PAGE_SIZE-1));
701 page_offset = offset & (PAGE_SIZE-1);
702 page_length = remain;
703 if ((page_offset + remain) > PAGE_SIZE)
704 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700705
Keith Packard0839ccb2008-10-30 19:38:48 -0700706 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700707 * source page isn't available. Return the error and we'll
708 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700709 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100710 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
711 page_offset, user_data, page_length))
712
713 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700714
Keith Packard0839ccb2008-10-30 19:38:48 -0700715 remain -= page_length;
716 user_data += page_length;
717 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700718 }
Eric Anholt673a3942008-07-30 12:06:12 -0700719
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100720 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700721}
722
Eric Anholt3de09aa2009-03-09 09:42:23 -0700723/**
724 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
725 * the memory and maps it using kmap_atomic for copying.
726 *
727 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
728 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
729 */
Eric Anholt3043c602008-10-02 12:24:47 -0700730static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700731i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
732 struct drm_i915_gem_pwrite *args,
733 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700734{
Daniel Vetter23010e42010-03-08 13:35:02 +0100735 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700736 drm_i915_private_t *dev_priv = dev->dev_private;
737 ssize_t remain;
738 loff_t gtt_page_base, offset;
739 loff_t first_data_page, last_data_page, num_pages;
740 loff_t pinned_pages, i;
741 struct page **user_pages;
742 struct mm_struct *mm = current->mm;
743 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700744 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700745 uint64_t data_ptr = args->data_ptr;
746
747 remain = args->size;
748
749 /* Pin the user pages containing the data. We can't fault while
750 * holding the struct mutex, and all of the pwrite implementations
751 * want to hold it while dereferencing the user data.
752 */
753 first_data_page = data_ptr / PAGE_SIZE;
754 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
755 num_pages = last_data_page - first_data_page + 1;
756
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100757 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758 if (user_pages == NULL)
759 return -ENOMEM;
760
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100761 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700762 down_read(&mm->mmap_sem);
763 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
764 num_pages, 0, 0, user_pages, NULL);
765 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100766 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700767 if (pinned_pages < num_pages) {
768 ret = -EFAULT;
769 goto out_unpin_pages;
770 }
771
Eric Anholt3de09aa2009-03-09 09:42:23 -0700772 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
773 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100774 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700775
Daniel Vetter23010e42010-03-08 13:35:02 +0100776 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700777 offset = obj_priv->gtt_offset + args->offset;
778
779 while (remain > 0) {
780 /* Operation in this page
781 *
782 * gtt_page_base = page offset within aperture
783 * gtt_page_offset = offset within page in aperture
784 * data_page_index = page number in get_user_pages return
785 * data_page_offset = offset with data_page_index page.
786 * page_length = bytes to copy for this page
787 */
788 gtt_page_base = offset & PAGE_MASK;
789 gtt_page_offset = offset & ~PAGE_MASK;
790 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
791 data_page_offset = data_ptr & ~PAGE_MASK;
792
793 page_length = remain;
794 if ((gtt_page_offset + page_length) > PAGE_SIZE)
795 page_length = PAGE_SIZE - gtt_page_offset;
796 if ((data_page_offset + page_length) > PAGE_SIZE)
797 page_length = PAGE_SIZE - data_page_offset;
798
Chris Wilsonab34c222010-05-27 14:15:35 +0100799 slow_kernel_write(dev_priv->mm.gtt_mapping,
800 gtt_page_base, gtt_page_offset,
801 user_pages[data_page_index],
802 data_page_offset,
803 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700804
805 remain -= page_length;
806 offset += page_length;
807 data_ptr += page_length;
808 }
809
Eric Anholt3de09aa2009-03-09 09:42:23 -0700810out_unpin_pages:
811 for (i = 0; i < pinned_pages; i++)
812 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700813 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700814
815 return ret;
816}
817
Eric Anholt40123c12009-03-09 13:42:30 -0700818/**
819 * This is the fast shmem pwrite path, which attempts to directly
820 * copy_from_user into the kmapped pages backing the object.
821 */
Eric Anholt673a3942008-07-30 12:06:12 -0700822static int
Eric Anholt40123c12009-03-09 13:42:30 -0700823i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
824 struct drm_i915_gem_pwrite *args,
825 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700826{
Daniel Vetter23010e42010-03-08 13:35:02 +0100827 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700828 ssize_t remain;
829 loff_t offset, page_base;
830 char __user *user_data;
831 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700832
833 user_data = (char __user *) (uintptr_t) args->data_ptr;
834 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700835
Daniel Vetter23010e42010-03-08 13:35:02 +0100836 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700837 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700838 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700839
Eric Anholt40123c12009-03-09 13:42:30 -0700840 while (remain > 0) {
841 /* Operation in this page
842 *
843 * page_base = page offset within aperture
844 * page_offset = offset within page
845 * page_length = bytes to copy for this page
846 */
847 page_base = (offset & ~(PAGE_SIZE-1));
848 page_offset = offset & (PAGE_SIZE-1);
849 page_length = remain;
850 if ((page_offset + remain) > PAGE_SIZE)
851 page_length = PAGE_SIZE - page_offset;
852
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100853 if (fast_shmem_write(obj_priv->pages,
Eric Anholt40123c12009-03-09 13:42:30 -0700854 page_base, page_offset,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100855 user_data, page_length))
856 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700857
858 remain -= page_length;
859 user_data += page_length;
860 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700861 }
862
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100863 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700864}
865
866/**
867 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
868 * the memory and maps it using kmap_atomic for copying.
869 *
870 * This avoids taking mmap_sem for faulting on the user's address while the
871 * struct_mutex is held.
872 */
873static int
874i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
875 struct drm_i915_gem_pwrite *args,
876 struct drm_file *file_priv)
877{
Daniel Vetter23010e42010-03-08 13:35:02 +0100878 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700879 struct mm_struct *mm = current->mm;
880 struct page **user_pages;
881 ssize_t remain;
882 loff_t offset, pinned_pages, i;
883 loff_t first_data_page, last_data_page, num_pages;
884 int shmem_page_index, shmem_page_offset;
885 int data_page_index, data_page_offset;
886 int page_length;
887 int ret;
888 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700889 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700890
891 remain = args->size;
892
893 /* Pin the user pages containing the data. We can't fault while
894 * holding the struct mutex, and all of the pwrite implementations
895 * want to hold it while dereferencing the user data.
896 */
897 first_data_page = data_ptr / PAGE_SIZE;
898 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
899 num_pages = last_data_page - first_data_page + 1;
900
Chris Wilson4f27b752010-10-14 15:26:45 +0100901 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700902 if (user_pages == NULL)
903 return -ENOMEM;
904
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100905 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700906 down_read(&mm->mmap_sem);
907 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
908 num_pages, 0, 0, user_pages, NULL);
909 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700911 if (pinned_pages < num_pages) {
912 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700914 }
915
Eric Anholt40123c12009-03-09 13:42:30 -0700916 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100917 if (ret)
918 goto out;
919
920 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700921
Daniel Vetter23010e42010-03-08 13:35:02 +0100922 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700923 offset = args->offset;
924 obj_priv->dirty = 1;
925
926 while (remain > 0) {
927 /* Operation in this page
928 *
929 * shmem_page_index = page number within shmem file
930 * shmem_page_offset = offset within page in shmem file
931 * data_page_index = page number in get_user_pages return
932 * data_page_offset = offset with data_page_index page.
933 * page_length = bytes to copy for this page
934 */
935 shmem_page_index = offset / PAGE_SIZE;
936 shmem_page_offset = offset & ~PAGE_MASK;
937 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
938 data_page_offset = data_ptr & ~PAGE_MASK;
939
940 page_length = remain;
941 if ((shmem_page_offset + page_length) > PAGE_SIZE)
942 page_length = PAGE_SIZE - shmem_page_offset;
943 if ((data_page_offset + page_length) > PAGE_SIZE)
944 page_length = PAGE_SIZE - data_page_offset;
945
Eric Anholt280b7132009-03-12 16:56:27 -0700946 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100947 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700948 shmem_page_offset,
949 user_pages[data_page_index],
950 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100951 page_length,
952 0);
953 } else {
954 slow_shmem_copy(obj_priv->pages[shmem_page_index],
955 shmem_page_offset,
956 user_pages[data_page_index],
957 data_page_offset,
958 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700959 }
Eric Anholt40123c12009-03-09 13:42:30 -0700960
961 remain -= page_length;
962 data_ptr += page_length;
963 offset += page_length;
964 }
965
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100966out:
Eric Anholt40123c12009-03-09 13:42:30 -0700967 for (i = 0; i < pinned_pages; i++)
968 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700969 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700970
971 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700972}
973
974/**
975 * Writes data to the object referenced by handle.
976 *
977 * On error, the contents of the buffer that were to be modified are undefined.
978 */
979int
980i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100981 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700982{
983 struct drm_i915_gem_pwrite *args = data;
984 struct drm_gem_object *obj;
985 struct drm_i915_gem_object *obj_priv;
986 int ret = 0;
987
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100988 ret = i915_mutex_lock_interruptible(dev);
989 if (ret)
990 return ret;
991
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100992 obj = drm_gem_object_lookup(dev, file, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100993 if (obj == NULL) {
994 ret = -ENOENT;
995 goto unlock;
996 }
Daniel Vetter23010e42010-03-08 13:35:02 +0100997 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700998
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100999
Chris Wilson7dcd2492010-09-26 20:21:44 +01001000 /* Bounds check destination. */
1001 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001002 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001003 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001004 }
1005
Chris Wilson35b62a82010-09-26 20:23:38 +01001006 if (args->size == 0)
1007 goto out;
1008
Chris Wilsonce9d4192010-09-26 20:50:05 +01001009 if (!access_ok(VERIFY_READ,
1010 (char __user *)(uintptr_t)args->data_ptr,
1011 args->size)) {
1012 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +01001013 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07001014 }
1015
Chris Wilsonb5e4feb2010-10-14 13:47:43 +01001016 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
1017 args->size);
1018 if (ret) {
1019 ret = -EFAULT;
1020 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07001021 }
1022
1023 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1024 * it would end up going through the fenced access, and we'll get
1025 * different detiling behavior between reading and writing.
1026 * pread/pwrite currently are reading and writing from the CPU
1027 * perspective, requiring manual detiling by the client.
1028 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001029 if (obj_priv->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001030 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001031 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson5cdf5882010-09-27 15:51:07 +01001032 obj_priv->gtt_space &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001033 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001034 ret = i915_gem_object_pin(obj, 0);
1035 if (ret)
1036 goto out;
1037
1038 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
1039 if (ret)
1040 goto out_unpin;
1041
1042 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1043 if (ret == -EFAULT)
1044 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1045
1046out_unpin:
1047 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001048 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001049 ret = i915_gem_object_get_pages_or_evict(obj);
1050 if (ret)
1051 goto out;
1052
1053 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1054 if (ret)
1055 goto out_put;
1056
1057 ret = -EFAULT;
1058 if (!i915_gem_object_needs_bit17_swizzle(obj))
1059 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1060 if (ret == -EFAULT)
1061 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
1062
1063out_put:
1064 i915_gem_object_put_pages(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001065 }
Eric Anholt673a3942008-07-30 12:06:12 -07001066
Chris Wilson35b62a82010-09-26 20:23:38 +01001067out:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001068 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001071 return ret;
1072}
1073
1074/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001075 * Called when user space prepares to use an object with the CPU, either
1076 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001077 */
1078int
1079i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv)
1081{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001082 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001083 struct drm_i915_gem_set_domain *args = data;
1084 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001085 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001086 uint32_t read_domains = args->read_domains;
1087 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001088 int ret;
1089
1090 if (!(dev->driver->driver_features & DRIVER_GEM))
1091 return -ENODEV;
1092
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001093 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001094 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001095 return -EINVAL;
1096
Chris Wilson21d509e2009-06-06 09:46:02 +01001097 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001098 return -EINVAL;
1099
1100 /* Having something in the write domain implies it's in the read
1101 * domain, and only that read domain. Enforce that in the request.
1102 */
1103 if (write_domain != 0 && read_domains != write_domain)
1104 return -EINVAL;
1105
Chris Wilson76c1dec2010-09-25 11:22:51 +01001106 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001107 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001108 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001109
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001110 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1111 if (obj == NULL) {
1112 ret = -ENOENT;
1113 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001114 }
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001115 obj_priv = to_intel_bo(obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001116
1117 intel_mark_busy(dev, obj);
1118
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001119 if (read_domains & I915_GEM_DOMAIN_GTT) {
1120 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001121
Eric Anholta09ba7f2009-08-29 12:49:51 -07001122 /* Update the LRU on the fence for the CPU access that's
1123 * about to occur.
1124 */
1125 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001126 struct drm_i915_fence_reg *reg =
1127 &dev_priv->fence_regs[obj_priv->fence_reg];
1128 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001129 &dev_priv->mm.fence_list);
1130 }
1131
Eric Anholt02354392008-11-26 13:58:13 -08001132 /* Silently promote "you're not bound, there was nothing to do"
1133 * to success, since the client was just asking us to
1134 * make sure everything was done.
1135 */
1136 if (ret == -EINVAL)
1137 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001138 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001139 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001140 }
1141
Chris Wilson7d1c4802010-08-07 21:45:03 +01001142 /* Maintain LRU order of "inactive" objects */
1143 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
Chris Wilson69dc4982010-10-19 10:36:51 +01001144 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001145
Eric Anholt673a3942008-07-30 12:06:12 -07001146 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001147unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001148 mutex_unlock(&dev->struct_mutex);
1149 return ret;
1150}
1151
1152/**
1153 * Called when user space has done writes to this buffer
1154 */
1155int
1156i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1157 struct drm_file *file_priv)
1158{
1159 struct drm_i915_gem_sw_finish *args = data;
1160 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001161 int ret = 0;
1162
1163 if (!(dev->driver->driver_features & DRIVER_GEM))
1164 return -ENODEV;
1165
Chris Wilson76c1dec2010-09-25 11:22:51 +01001166 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001167 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001168 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001169
Eric Anholt673a3942008-07-30 12:06:12 -07001170 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1171 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001172 ret = -ENOENT;
1173 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001174 }
1175
Eric Anholt673a3942008-07-30 12:06:12 -07001176 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson3d2a8122010-09-29 11:39:53 +01001177 if (to_intel_bo(obj)->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001178 i915_gem_object_flush_cpu_write_domain(obj);
1179
Eric Anholt673a3942008-07-30 12:06:12 -07001180 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001181unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001182 mutex_unlock(&dev->struct_mutex);
1183 return ret;
1184}
1185
1186/**
1187 * Maps the contents of an object, returning the address it is mapped
1188 * into.
1189 *
1190 * While the mapping holds a reference on the contents of the object, it doesn't
1191 * imply a ref on the object itself.
1192 */
1193int
1194i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1195 struct drm_file *file_priv)
1196{
1197 struct drm_i915_gem_mmap *args = data;
1198 struct drm_gem_object *obj;
1199 loff_t offset;
1200 unsigned long addr;
1201
1202 if (!(dev->driver->driver_features & DRIVER_GEM))
1203 return -ENODEV;
1204
1205 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1206 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001207 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001208
1209 offset = args->offset;
1210
1211 down_write(&current->mm->mmap_sem);
1212 addr = do_mmap(obj->filp, 0, args->size,
1213 PROT_READ | PROT_WRITE, MAP_SHARED,
1214 args->offset);
1215 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001216 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001217 if (IS_ERR((void *)addr))
1218 return addr;
1219
1220 args->addr_ptr = (uint64_t) addr;
1221
1222 return 0;
1223}
1224
Jesse Barnesde151cf2008-11-12 10:03:55 -08001225/**
1226 * i915_gem_fault - fault a page into the GTT
1227 * vma: VMA in question
1228 * vmf: fault info
1229 *
1230 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1231 * from userspace. The fault handler takes care of binding the object to
1232 * the GTT (if needed), allocating and programming a fence register (again,
1233 * only if needed based on whether the old reg is still valid or the object
1234 * is tiled) and inserting a new PTE into the faulting process.
1235 *
1236 * Note that the faulting process may involve evicting existing objects
1237 * from the GTT and/or fence registers to make room. So performance may
1238 * suffer if the GTT working set is large or there are few fence registers
1239 * left.
1240 */
1241int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1242{
1243 struct drm_gem_object *obj = vma->vm_private_data;
1244 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001245 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001246 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001247 pgoff_t page_offset;
1248 unsigned long pfn;
1249 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001250 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001251
1252 /* We don't use vmf->pgoff since that has the fake offset */
1253 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1254 PAGE_SHIFT;
1255
1256 /* Now bind it into the GTT if needed */
1257 mutex_lock(&dev->struct_mutex);
1258 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001259 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001260 if (ret)
1261 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001262
Jesse Barnesde151cf2008-11-12 10:03:55 -08001263 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001264 if (ret)
1265 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001266 }
1267
1268 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001269 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001270 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001271 if (ret)
1272 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001273 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001274
Chris Wilson7d1c4802010-08-07 21:45:03 +01001275 if (i915_gem_object_is_inactive(obj_priv))
Chris Wilson69dc4982010-10-19 10:36:51 +01001276 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001277
Jesse Barnesde151cf2008-11-12 10:03:55 -08001278 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1279 page_offset;
1280
1281 /* Finally, remap it using the new GTT offset */
1282 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001283unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001284 mutex_unlock(&dev->struct_mutex);
1285
1286 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001287 case 0:
1288 case -ERESTARTSYS:
1289 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001290 case -ENOMEM:
1291 case -EAGAIN:
1292 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001293 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001294 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001295 }
1296}
1297
1298/**
1299 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1300 * @obj: obj in question
1301 *
1302 * GEM memory mapping works by handing back to userspace a fake mmap offset
1303 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1304 * up the object based on the offset and sets up the various memory mapping
1305 * structures.
1306 *
1307 * This routine allocates and attaches a fake offset for @obj.
1308 */
1309static int
1310i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1311{
1312 struct drm_device *dev = obj->dev;
1313 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001314 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001315 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001316 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001317 int ret = 0;
1318
1319 /* Set the object up for mmap'ing */
1320 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001321 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001322 if (!list->map)
1323 return -ENOMEM;
1324
1325 map = list->map;
1326 map->type = _DRM_GEM;
1327 map->size = obj->size;
1328 map->handle = obj;
1329
1330 /* Get a DRM GEM mmap offset allocated... */
1331 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1332 obj->size / PAGE_SIZE, 0, 0);
1333 if (!list->file_offset_node) {
1334 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001335 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001336 goto out_free_list;
1337 }
1338
1339 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1340 obj->size / PAGE_SIZE, 0);
1341 if (!list->file_offset_node) {
1342 ret = -ENOMEM;
1343 goto out_free_list;
1344 }
1345
1346 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001347 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1348 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001349 DRM_ERROR("failed to add to map hash\n");
1350 goto out_free_mm;
1351 }
1352
1353 /* By now we should be all set, any drm_mmap request on the offset
1354 * below will get to our mmap & fault handler */
1355 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1356
1357 return 0;
1358
1359out_free_mm:
1360 drm_mm_put_block(list->file_offset_node);
1361out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001362 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001363
1364 return ret;
1365}
1366
Chris Wilson901782b2009-07-10 08:18:50 +01001367/**
1368 * i915_gem_release_mmap - remove physical page mappings
1369 * @obj: obj in question
1370 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001371 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001372 * relinquish ownership of the pages back to the system.
1373 *
1374 * It is vital that we remove the page mapping if we have mapped a tiled
1375 * object through the GTT and then lose the fence register due to
1376 * resource pressure. Similarly if the object has been moved out of the
1377 * aperture, than pages mapped into userspace must be revoked. Removing the
1378 * mapping will then trigger a page fault on the next user access, allowing
1379 * fixup by i915_gem_fault().
1380 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001381void
Chris Wilson901782b2009-07-10 08:18:50 +01001382i915_gem_release_mmap(struct drm_gem_object *obj)
1383{
1384 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001385 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001386
1387 if (dev->dev_mapping)
1388 unmap_mapping_range(dev->dev_mapping,
1389 obj_priv->mmap_offset, obj->size, 1);
1390}
1391
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001392static void
1393i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1394{
1395 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001396 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001397 struct drm_gem_mm *mm = dev->mm_private;
1398 struct drm_map_list *list;
1399
1400 list = &obj->map_list;
1401 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1402
1403 if (list->file_offset_node) {
1404 drm_mm_put_block(list->file_offset_node);
1405 list->file_offset_node = NULL;
1406 }
1407
1408 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001409 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001410 list->map = NULL;
1411 }
1412
1413 obj_priv->mmap_offset = 0;
1414}
1415
Jesse Barnesde151cf2008-11-12 10:03:55 -08001416/**
1417 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1418 * @obj: object to check
1419 *
1420 * Return the required GTT alignment for an object, taking into account
1421 * potential fence register mapping if needed.
1422 */
1423static uint32_t
1424i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1425{
1426 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001427 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001428 int start, i;
1429
1430 /*
1431 * Minimum alignment is 4k (GTT page size), but might be greater
1432 * if a fence register is needed for the object.
1433 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001434 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001435 return 4096;
1436
1437 /*
1438 * Previous chips need to be aligned to the size of the smallest
1439 * fence register that can contain the object.
1440 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001441 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001442 start = 1024*1024;
1443 else
1444 start = 512*1024;
1445
1446 for (i = start; i < obj->size; i <<= 1)
1447 ;
1448
1449 return i;
1450}
1451
1452/**
1453 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1454 * @dev: DRM device
1455 * @data: GTT mapping ioctl data
1456 * @file_priv: GEM object info
1457 *
1458 * Simply returns the fake offset to userspace so it can mmap it.
1459 * The mmap call will end up in drm_gem_mmap(), which will set things
1460 * up so we can get faults in the handler above.
1461 *
1462 * The fault handler will take care of binding the object into the GTT
1463 * (since it may have been evicted to make room for something), allocating
1464 * a fence register, and mapping the appropriate aperture address into
1465 * userspace.
1466 */
1467int
1468i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1469 struct drm_file *file_priv)
1470{
1471 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472 struct drm_gem_object *obj;
1473 struct drm_i915_gem_object *obj_priv;
1474 int ret;
1475
1476 if (!(dev->driver->driver_features & DRIVER_GEM))
1477 return -ENODEV;
1478
Chris Wilson76c1dec2010-09-25 11:22:51 +01001479 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001480 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001481 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001482
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001484 if (obj == NULL) {
1485 ret = -ENOENT;
1486 goto unlock;
1487 }
Daniel Vetter23010e42010-03-08 13:35:02 +01001488 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001489
Chris Wilsonab182822009-09-22 18:46:17 +01001490 if (obj_priv->madv != I915_MADV_WILLNEED) {
1491 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001492 ret = -EINVAL;
1493 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001494 }
1495
Jesse Barnesde151cf2008-11-12 10:03:55 -08001496 if (!obj_priv->mmap_offset) {
1497 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001498 if (ret)
1499 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001500 }
1501
1502 args->offset = obj_priv->mmap_offset;
1503
Jesse Barnesde151cf2008-11-12 10:03:55 -08001504 /*
1505 * Pull it into the GTT so that we have a page list (makes the
1506 * initial fault faster and any subsequent flushing possible).
1507 */
1508 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001509 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001510 if (ret)
1511 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001512 }
1513
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001514out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001515 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001516unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001517 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001518 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001519}
1520
Chris Wilson5cdf5882010-09-27 15:51:07 +01001521static void
Eric Anholt856fa192009-03-19 14:10:50 -07001522i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001523{
Daniel Vetter23010e42010-03-08 13:35:02 +01001524 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001525 int page_count = obj->size / PAGE_SIZE;
1526 int i;
1527
Eric Anholt856fa192009-03-19 14:10:50 -07001528 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001529 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001530
1531 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001532 return;
1533
Eric Anholt280b7132009-03-12 16:56:27 -07001534 if (obj_priv->tiling_mode != I915_TILING_NONE)
1535 i915_gem_object_save_bit_17_swizzle(obj);
1536
Chris Wilson3ef94da2009-09-14 16:50:29 +01001537 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001538 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001539
1540 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001541 if (obj_priv->dirty)
1542 set_page_dirty(obj_priv->pages[i]);
1543
1544 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001545 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001546
1547 page_cache_release(obj_priv->pages[i]);
1548 }
Eric Anholt673a3942008-07-30 12:06:12 -07001549 obj_priv->dirty = 0;
1550
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001551 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001552 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001553}
1554
Chris Wilsona56ba562010-09-28 10:07:56 +01001555static uint32_t
1556i915_gem_next_request_seqno(struct drm_device *dev,
1557 struct intel_ring_buffer *ring)
1558{
1559 drm_i915_private_t *dev_priv = dev->dev_private;
1560
1561 ring->outstanding_lazy_request = true;
1562 return dev_priv->next_seqno;
1563}
1564
Eric Anholt673a3942008-07-30 12:06:12 -07001565static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001566i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001567 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001568{
1569 struct drm_device *dev = obj->dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001570 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001571 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001572 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001573
Zou Nan hai852835f2010-05-21 09:08:56 +08001574 BUG_ON(ring == NULL);
1575 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001576
1577 /* Add a reference if we're newly entering the active list. */
1578 if (!obj_priv->active) {
1579 drm_gem_object_reference(obj);
1580 obj_priv->active = 1;
1581 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001582
Eric Anholt673a3942008-07-30 12:06:12 -07001583 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson69dc4982010-10-19 10:36:51 +01001584 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.active_list);
1585 list_move_tail(&obj_priv->ring_list, &ring->active_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001586 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001587}
1588
Eric Anholtce44b0e2008-11-06 16:00:31 -08001589static void
1590i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1591{
1592 struct drm_device *dev = obj->dev;
1593 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001594 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001595
1596 BUG_ON(!obj_priv->active);
Chris Wilson69dc4982010-10-19 10:36:51 +01001597 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.flushing_list);
1598 list_del_init(&obj_priv->ring_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001599 obj_priv->last_rendering_seqno = 0;
1600}
Eric Anholt673a3942008-07-30 12:06:12 -07001601
Chris Wilson963b4832009-09-20 23:03:54 +01001602/* Immediately discard the backing storage */
1603static void
1604i915_gem_object_truncate(struct drm_gem_object *obj)
1605{
Daniel Vetter23010e42010-03-08 13:35:02 +01001606 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001607 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001608
Chris Wilsonae9fed62010-08-07 11:01:30 +01001609 /* Our goal here is to return as much of the memory as
1610 * is possible back to the system as we are called from OOM.
1611 * To do this we must instruct the shmfs to drop all of its
1612 * backing pages, *now*. Here we mirror the actions taken
1613 * when by shmem_delete_inode() to release the backing store.
1614 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001615 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001616 truncate_inode_pages(inode->i_mapping, 0);
1617 if (inode->i_op->truncate_range)
1618 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001619
1620 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001621}
1622
1623static inline int
1624i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1625{
1626 return obj_priv->madv == I915_MADV_DONTNEED;
1627}
1628
Eric Anholt673a3942008-07-30 12:06:12 -07001629static void
1630i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1631{
1632 struct drm_device *dev = obj->dev;
1633 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001634 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001635
Eric Anholt673a3942008-07-30 12:06:12 -07001636 if (obj_priv->pin_count != 0)
Chris Wilson69dc4982010-10-19 10:36:51 +01001637 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001638 else
Chris Wilson69dc4982010-10-19 10:36:51 +01001639 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
1640 list_del_init(&obj_priv->ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001641
Daniel Vetter99fcb762010-02-07 16:20:18 +01001642 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1643
Eric Anholtce44b0e2008-11-06 16:00:31 -08001644 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001645 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001646 if (obj_priv->active) {
1647 obj_priv->active = 0;
1648 drm_gem_object_unreference(obj);
1649 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001650 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001651}
1652
Daniel Vetter63560392010-02-19 11:51:59 +01001653static void
1654i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001655 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001656 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001657{
1658 drm_i915_private_t *dev_priv = dev->dev_private;
1659 struct drm_i915_gem_object *obj_priv, *next;
1660
1661 list_for_each_entry_safe(obj_priv, next,
Chris Wilson64193402010-10-24 12:38:05 +01001662 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001663 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001664 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001665
Chris Wilson64193402010-10-24 12:38:05 +01001666 if (obj->write_domain & flush_domains) {
Daniel Vetter63560392010-02-19 11:51:59 +01001667 uint32_t old_write_domain = obj->write_domain;
1668
1669 obj->write_domain = 0;
1670 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001671 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001672
1673 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001674 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1675 struct drm_i915_fence_reg *reg =
1676 &dev_priv->fence_regs[obj_priv->fence_reg];
1677 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001678 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001679 }
Daniel Vetter63560392010-02-19 11:51:59 +01001680
1681 trace_i915_gem_object_change_domain(obj,
1682 obj->read_domains,
1683 old_write_domain);
1684 }
1685 }
1686}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001687
Chris Wilson3cce4692010-10-27 16:11:02 +01001688int
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001689i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001690 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001691 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001692 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001693{
1694 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001695 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001696 uint32_t seqno;
1697 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001698 int ret;
1699
1700 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001701
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001702 if (file != NULL)
1703 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001704
Chris Wilson3cce4692010-10-27 16:11:02 +01001705 ret = ring->add_request(ring, &seqno);
1706 if (ret)
1707 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001708
Chris Wilsona56ba562010-09-28 10:07:56 +01001709 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001710
1711 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001712 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001713 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001714 was_empty = list_empty(&ring->request_list);
1715 list_add_tail(&request->list, &ring->request_list);
1716
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001717 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001718 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001719 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001720 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001721 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001722 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001723 }
Eric Anholt673a3942008-07-30 12:06:12 -07001724
Ben Gamarif65d9422009-09-14 17:48:44 -04001725 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001726 mod_timer(&dev_priv->hangcheck_timer,
1727 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001728 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001729 queue_delayed_work(dev_priv->wq,
1730 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001731 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001732 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001733}
1734
1735/**
1736 * Command execution barrier
1737 *
1738 * Ensures that all commands in the ring are finished
1739 * before signalling the CPU
1740 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001741static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001742i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001743{
Eric Anholt673a3942008-07-30 12:06:12 -07001744 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001745
1746 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001747 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001748 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001749
Chris Wilson78501ea2010-10-27 12:18:21 +01001750 ring->flush(ring, I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001751}
1752
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001753static inline void
1754i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001755{
Chris Wilson1c255952010-09-26 11:03:27 +01001756 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001757
Chris Wilson1c255952010-09-26 11:03:27 +01001758 if (!file_priv)
1759 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001760
Chris Wilson1c255952010-09-26 11:03:27 +01001761 spin_lock(&file_priv->mm.lock);
1762 list_del(&request->client_list);
1763 request->file_priv = NULL;
1764 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001765}
1766
Chris Wilsondfaae392010-09-22 10:31:52 +01001767static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1768 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001769{
Chris Wilsondfaae392010-09-22 10:31:52 +01001770 while (!list_empty(&ring->request_list)) {
1771 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001772
Chris Wilsondfaae392010-09-22 10:31:52 +01001773 request = list_first_entry(&ring->request_list,
1774 struct drm_i915_gem_request,
1775 list);
1776
1777 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001778 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001779 kfree(request);
1780 }
1781
1782 while (!list_empty(&ring->active_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001783 struct drm_i915_gem_object *obj_priv;
1784
Chris Wilsondfaae392010-09-22 10:31:52 +01001785 obj_priv = list_first_entry(&ring->active_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001786 struct drm_i915_gem_object,
Chris Wilson69dc4982010-10-19 10:36:51 +01001787 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001788
Chris Wilsondfaae392010-09-22 10:31:52 +01001789 obj_priv->base.write_domain = 0;
1790 list_del_init(&obj_priv->gpu_write_list);
1791 i915_gem_object_move_to_inactive(&obj_priv->base);
Eric Anholt673a3942008-07-30 12:06:12 -07001792 }
Eric Anholt673a3942008-07-30 12:06:12 -07001793}
1794
Chris Wilson069efc12010-09-30 16:53:18 +01001795void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001796{
Chris Wilsondfaae392010-09-22 10:31:52 +01001797 struct drm_i915_private *dev_priv = dev->dev_private;
1798 struct drm_i915_gem_object *obj_priv;
Chris Wilson069efc12010-09-30 16:53:18 +01001799 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001800
Chris Wilsondfaae392010-09-22 10:31:52 +01001801 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001802 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001803 i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001804
1805 /* Remove anything from the flushing lists. The GPU cache is likely
1806 * to be lost on reset along with the data, so simply move the
1807 * lost bo to the inactive list.
1808 */
1809 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001810 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1811 struct drm_i915_gem_object,
Chris Wilson69dc4982010-10-19 10:36:51 +01001812 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001813
1814 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001815 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001816 i915_gem_object_move_to_inactive(&obj_priv->base);
1817 }
Chris Wilson9375e442010-09-19 12:21:28 +01001818
Chris Wilsondfaae392010-09-22 10:31:52 +01001819 /* Move everything out of the GPU domains to ensure we do any
1820 * necessary invalidation upon reuse.
1821 */
Chris Wilson77f01232010-09-19 12:31:36 +01001822 list_for_each_entry(obj_priv,
1823 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001824 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001825 {
1826 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1827 }
Chris Wilson069efc12010-09-30 16:53:18 +01001828
1829 /* The fence registers are invalidated so clear them out */
1830 for (i = 0; i < 16; i++) {
1831 struct drm_i915_fence_reg *reg;
1832
1833 reg = &dev_priv->fence_regs[i];
1834 if (!reg->obj)
1835 continue;
1836
1837 i915_gem_clear_fence_reg(reg->obj);
1838 }
Eric Anholt673a3942008-07-30 12:06:12 -07001839}
1840
1841/**
1842 * This function clears the request list as sequence numbers are passed.
1843 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001844static void
1845i915_gem_retire_requests_ring(struct drm_device *dev,
1846 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001847{
1848 drm_i915_private_t *dev_priv = dev->dev_private;
1849 uint32_t seqno;
1850
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001851 if (!ring->status_page.page_addr ||
1852 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001853 return;
1854
Chris Wilson23bc5982010-09-29 16:10:57 +01001855 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001856
Chris Wilson78501ea2010-10-27 12:18:21 +01001857 seqno = ring->get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001858 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001859 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001860
Zou Nan hai852835f2010-05-21 09:08:56 +08001861 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001862 struct drm_i915_gem_request,
1863 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001864
Chris Wilsondfaae392010-09-22 10:31:52 +01001865 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001866 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001867
1868 trace_i915_gem_request_retire(dev, request->seqno);
1869
1870 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001871 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001872 kfree(request);
1873 }
1874
1875 /* Move any buffers on the active list that are no longer referenced
1876 * by the ringbuffer to the flushing/inactive lists as appropriate.
1877 */
1878 while (!list_empty(&ring->active_list)) {
1879 struct drm_gem_object *obj;
1880 struct drm_i915_gem_object *obj_priv;
1881
1882 obj_priv = list_first_entry(&ring->active_list,
1883 struct drm_i915_gem_object,
Chris Wilson69dc4982010-10-19 10:36:51 +01001884 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001885
Chris Wilsondfaae392010-09-22 10:31:52 +01001886 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001887 break;
1888
1889 obj = &obj_priv->base;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001890 if (obj->write_domain != 0)
1891 i915_gem_object_move_to_flushing(obj);
1892 else
1893 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001894 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001895
1896 if (unlikely (dev_priv->trace_irq_seqno &&
1897 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001898 ring->user_irq_put(ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001899 dev_priv->trace_irq_seqno = 0;
1900 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001901
1902 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001903}
1904
1905void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001906i915_gem_retire_requests(struct drm_device *dev)
1907{
1908 drm_i915_private_t *dev_priv = dev->dev_private;
1909
Chris Wilsonbe726152010-07-23 23:18:50 +01001910 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1911 struct drm_i915_gem_object *obj_priv, *tmp;
1912
1913 /* We must be careful that during unbind() we do not
1914 * accidentally infinitely recurse into retire requests.
1915 * Currently:
1916 * retire -> free -> unbind -> wait -> retire_ring
1917 */
1918 list_for_each_entry_safe(obj_priv, tmp,
1919 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001920 mm_list)
Chris Wilsonbe726152010-07-23 23:18:50 +01001921 i915_gem_free_object_tail(&obj_priv->base);
1922 }
1923
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001924 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001925 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001926 i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001927}
1928
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001929static void
Eric Anholt673a3942008-07-30 12:06:12 -07001930i915_gem_retire_work_handler(struct work_struct *work)
1931{
1932 drm_i915_private_t *dev_priv;
1933 struct drm_device *dev;
1934
1935 dev_priv = container_of(work, drm_i915_private_t,
1936 mm.retire_work.work);
1937 dev = dev_priv->dev;
1938
Chris Wilson891b48c2010-09-29 12:26:37 +01001939 /* Come back later if the device is busy... */
1940 if (!mutex_trylock(&dev->struct_mutex)) {
1941 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1942 return;
1943 }
1944
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001945 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001946
Keith Packard6dbe2772008-10-14 21:41:13 -07001947 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001948 (!list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilson549f7362010-10-19 11:19:32 +01001949 !list_empty(&dev_priv->bsd_ring.request_list) ||
1950 !list_empty(&dev_priv->blt_ring.request_list)))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001951 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001952 mutex_unlock(&dev->struct_mutex);
1953}
1954
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001955int
Zou Nan hai852835f2010-05-21 09:08:56 +08001956i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001957 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001958{
1959 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001960 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001961 int ret = 0;
1962
1963 BUG_ON(seqno == 0);
1964
Ben Gamariba1234d2009-09-14 17:48:47 -04001965 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001966 return -EAGAIN;
Ben Gamariffed1d02009-09-14 17:48:41 -04001967
Chris Wilsona56ba562010-09-28 10:07:56 +01001968 if (ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001969 struct drm_i915_gem_request *request;
1970
1971 request = kzalloc(sizeof(*request), GFP_KERNEL);
1972 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001973 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001974
1975 ret = i915_add_request(dev, NULL, request, ring);
1976 if (ret) {
1977 kfree(request);
1978 return ret;
1979 }
1980
1981 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001982 }
Chris Wilsona56ba562010-09-28 10:07:56 +01001983 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001984
Chris Wilson78501ea2010-10-27 12:18:21 +01001985 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001986 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001987 ier = I915_READ(DEIER) | I915_READ(GTIER);
1988 else
1989 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001990 if (!ier) {
1991 DRM_ERROR("something (likely vbetool) disabled "
1992 "interrupts, re-enabling\n");
1993 i915_driver_irq_preinstall(dev);
1994 i915_driver_irq_postinstall(dev);
1995 }
1996
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001997 trace_i915_gem_request_wait_begin(dev, seqno);
1998
Chris Wilsonb2223492010-10-27 15:27:33 +01001999 ring->waiting_seqno = seqno;
Chris Wilson78501ea2010-10-27 12:18:21 +01002000 ring->user_irq_get(ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002001 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08002002 ret = wait_event_interruptible(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01002003 i915_seqno_passed(ring->get_seqno(ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002004 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002005 else
Zou Nan hai852835f2010-05-21 09:08:56 +08002006 wait_event(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01002007 i915_seqno_passed(ring->get_seqno(ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002008 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002009
Chris Wilson78501ea2010-10-27 12:18:21 +01002010 ring->user_irq_put(ring);
Chris Wilsonb2223492010-10-27 15:27:33 +01002011 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002012
2013 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002014 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002015 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002016 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002017
2018 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002019 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01002020 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002021 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002022
2023 /* Directly dispatch request retiring. While we have the work queue
2024 * to handle this, the waiter on a request often wants an associated
2025 * buffer to have made it to the inactive list, and we would need
2026 * a separate wait queue to handle that.
2027 */
2028 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002029 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002030
2031 return ret;
2032}
2033
Daniel Vetter48764bf2009-09-15 22:57:32 +02002034/**
2035 * Waits for a sequence number to be signaled, and cleans up the
2036 * request and object lists appropriately for that event.
2037 */
2038static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002039i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002040 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002041{
Zou Nan hai852835f2010-05-21 09:08:56 +08002042 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002043}
2044
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002045static void
Chris Wilson92204342010-09-18 11:02:01 +01002046i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002047 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002048 struct intel_ring_buffer *ring,
2049 uint32_t invalidate_domains,
2050 uint32_t flush_domains)
2051{
Chris Wilson78501ea2010-10-27 12:18:21 +01002052 ring->flush(ring, invalidate_domains, flush_domains);
Chris Wilson92204342010-09-18 11:02:01 +01002053 i915_gem_process_flushing_list(dev, flush_domains, ring);
2054}
2055
2056static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002057i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002058 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002059 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002060 uint32_t flush_domains,
2061 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002062{
2063 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002064
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002065 if (flush_domains & I915_GEM_DOMAIN_CPU)
2066 drm_agp_chipset_flush(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002067
Chris Wilson92204342010-09-18 11:02:01 +01002068 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2069 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002070 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002071 &dev_priv->render_ring,
2072 invalidate_domains, flush_domains);
2073 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002074 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002075 &dev_priv->bsd_ring,
2076 invalidate_domains, flush_domains);
Chris Wilson549f7362010-10-19 11:19:32 +01002077 if (flush_rings & RING_BLT)
2078 i915_gem_flush_ring(dev, file_priv,
2079 &dev_priv->blt_ring,
2080 invalidate_domains, flush_domains);
Chris Wilson92204342010-09-18 11:02:01 +01002081 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002082}
2083
Eric Anholt673a3942008-07-30 12:06:12 -07002084/**
2085 * Ensures that all rendering to the object has completed and the object is
2086 * safe to unbind from the GTT or access from the CPU.
2087 */
2088static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002089i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2090 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002091{
2092 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002093 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002094 int ret;
2095
Eric Anholte47c68e2008-11-14 13:35:19 -08002096 /* This function only exists to support waiting for existing rendering,
2097 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002098 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002099 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002100
2101 /* If there is rendering queued on the buffer being evicted, wait for
2102 * it.
2103 */
2104 if (obj_priv->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002105 ret = i915_do_wait_request(dev,
2106 obj_priv->last_rendering_seqno,
2107 interruptible,
2108 obj_priv->ring);
2109 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002110 return ret;
2111 }
2112
2113 return 0;
2114}
2115
2116/**
2117 * Unbinds an object from the GTT aperture.
2118 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002119int
Eric Anholt673a3942008-07-30 12:06:12 -07002120i915_gem_object_unbind(struct drm_gem_object *obj)
2121{
2122 struct drm_device *dev = obj->dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002123 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002124 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002125 int ret = 0;
2126
Eric Anholt673a3942008-07-30 12:06:12 -07002127 if (obj_priv->gtt_space == NULL)
2128 return 0;
2129
2130 if (obj_priv->pin_count != 0) {
2131 DRM_ERROR("Attempting to unbind pinned buffer\n");
2132 return -EINVAL;
2133 }
2134
Eric Anholt5323fd02009-09-09 11:50:45 -07002135 /* blow away mappings if mapped through GTT */
2136 i915_gem_release_mmap(obj);
2137
Eric Anholt673a3942008-07-30 12:06:12 -07002138 /* Move the object to the CPU domain to ensure that
2139 * any possible CPU writes while it's not in the GTT
2140 * are flushed when we go to remap it. This will
2141 * also ensure that all pending GPU writes are finished
2142 * before we unbind.
2143 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002144 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002145 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002146 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002147 /* Continue on if we fail due to EIO, the GPU is hung so we
2148 * should be safe and we need to cleanup or else we might
2149 * cause memory corruption through use-after-free.
2150 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002151 if (ret) {
2152 i915_gem_clflush_object(obj);
2153 obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
2154 }
Eric Anholt673a3942008-07-30 12:06:12 -07002155
Daniel Vetter96b47b62009-12-15 17:50:00 +01002156 /* release the fence reg _after_ flushing */
2157 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2158 i915_gem_clear_fence_reg(obj);
2159
Chris Wilson73aa8082010-09-30 11:46:12 +01002160 drm_unbind_agp(obj_priv->agp_mem);
2161 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002162
Eric Anholt856fa192009-03-19 14:10:50 -07002163 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002164 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002165
Chris Wilson73aa8082010-09-30 11:46:12 +01002166 i915_gem_info_remove_gtt(dev_priv, obj->size);
Chris Wilson69dc4982010-10-19 10:36:51 +01002167 list_del_init(&obj_priv->mm_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002168
Chris Wilson73aa8082010-09-30 11:46:12 +01002169 drm_mm_put_block(obj_priv->gtt_space);
2170 obj_priv->gtt_space = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01002171 obj_priv->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002172
Chris Wilson963b4832009-09-20 23:03:54 +01002173 if (i915_gem_object_is_purgeable(obj_priv))
2174 i915_gem_object_truncate(obj);
2175
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002176 trace_i915_gem_object_unbind(obj);
2177
Chris Wilson8dc17752010-07-23 23:18:51 +01002178 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002179}
2180
Chris Wilsona56ba562010-09-28 10:07:56 +01002181static int i915_ring_idle(struct drm_device *dev,
2182 struct intel_ring_buffer *ring)
2183{
Chris Wilson64193402010-10-24 12:38:05 +01002184 if (list_empty(&ring->gpu_write_list))
2185 return 0;
2186
Chris Wilsona56ba562010-09-28 10:07:56 +01002187 i915_gem_flush_ring(dev, NULL, ring,
2188 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2189 return i915_wait_request(dev,
2190 i915_gem_next_request_seqno(dev, ring),
2191 ring);
2192}
2193
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002194int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002195i915_gpu_idle(struct drm_device *dev)
2196{
2197 drm_i915_private_t *dev_priv = dev->dev_private;
2198 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002199 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002200
Zou Nan haid1b851f2010-05-21 09:08:57 +08002201 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2202 list_empty(&dev_priv->render_ring.active_list) &&
Chris Wilson549f7362010-10-19 11:19:32 +01002203 list_empty(&dev_priv->bsd_ring.active_list) &&
2204 list_empty(&dev_priv->blt_ring.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002205 if (lists_empty)
2206 return 0;
2207
2208 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002209 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002210 if (ret)
2211 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002212
Chris Wilson87acb0a2010-10-19 10:13:00 +01002213 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
2214 if (ret)
2215 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002216
Chris Wilson549f7362010-10-19 11:19:32 +01002217 ret = i915_ring_idle(dev, &dev_priv->blt_ring);
2218 if (ret)
2219 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002220
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002221 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002222}
2223
Chris Wilson5cdf5882010-09-27 15:51:07 +01002224static int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002225i915_gem_object_get_pages(struct drm_gem_object *obj,
2226 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002227{
Daniel Vetter23010e42010-03-08 13:35:02 +01002228 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002229 int page_count, i;
2230 struct address_space *mapping;
2231 struct inode *inode;
2232 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002233
Daniel Vetter778c3542010-05-13 11:49:44 +02002234 BUG_ON(obj_priv->pages_refcount
2235 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2236
Eric Anholt856fa192009-03-19 14:10:50 -07002237 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002238 return 0;
2239
2240 /* Get the list of pages out of our struct file. They'll be pinned
2241 * at this point until we release them.
2242 */
2243 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002244 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002245 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002246 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002247 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002248 return -ENOMEM;
2249 }
2250
2251 inode = obj->filp->f_path.dentry->d_inode;
2252 mapping = inode->i_mapping;
2253 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002254 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002255 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002256 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002257 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002258 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002259 if (IS_ERR(page))
2260 goto err_pages;
2261
Eric Anholt856fa192009-03-19 14:10:50 -07002262 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002263 }
Eric Anholt280b7132009-03-12 16:56:27 -07002264
2265 if (obj_priv->tiling_mode != I915_TILING_NONE)
2266 i915_gem_object_do_bit_17_swizzle(obj);
2267
Eric Anholt673a3942008-07-30 12:06:12 -07002268 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002269
2270err_pages:
2271 while (i--)
2272 page_cache_release(obj_priv->pages[i]);
2273
2274 drm_free_large(obj_priv->pages);
2275 obj_priv->pages = NULL;
2276 obj_priv->pages_refcount--;
2277 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002278}
2279
Eric Anholt4e901fd2009-10-26 16:44:17 -07002280static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2281{
2282 struct drm_gem_object *obj = reg->obj;
2283 struct drm_device *dev = obj->dev;
2284 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002285 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002286 int regnum = obj_priv->fence_reg;
2287 uint64_t val;
2288
2289 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2290 0xfffff000) << 32;
2291 val |= obj_priv->gtt_offset & 0xfffff000;
2292 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2293 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2294
2295 if (obj_priv->tiling_mode == I915_TILING_Y)
2296 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2297 val |= I965_FENCE_REG_VALID;
2298
2299 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2300}
2301
Jesse Barnesde151cf2008-11-12 10:03:55 -08002302static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2303{
2304 struct drm_gem_object *obj = reg->obj;
2305 struct drm_device *dev = obj->dev;
2306 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002307 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002308 int regnum = obj_priv->fence_reg;
2309 uint64_t val;
2310
2311 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2312 0xfffff000) << 32;
2313 val |= obj_priv->gtt_offset & 0xfffff000;
2314 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2315 if (obj_priv->tiling_mode == I915_TILING_Y)
2316 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2317 val |= I965_FENCE_REG_VALID;
2318
2319 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2320}
2321
2322static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2323{
2324 struct drm_gem_object *obj = reg->obj;
2325 struct drm_device *dev = obj->dev;
2326 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002327 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002328 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002329 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002330 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002331 uint32_t pitch_val;
2332
2333 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2334 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002335 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002336 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002337 return;
2338 }
2339
Jesse Barnes0f973f22009-01-26 17:10:45 -08002340 if (obj_priv->tiling_mode == I915_TILING_Y &&
2341 HAS_128_BYTE_Y_TILING(dev))
2342 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002343 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002344 tile_width = 512;
2345
2346 /* Note: pitch better be a power of two tile widths */
2347 pitch_val = obj_priv->stride / tile_width;
2348 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002349
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002350 if (obj_priv->tiling_mode == I915_TILING_Y &&
2351 HAS_128_BYTE_Y_TILING(dev))
2352 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2353 else
2354 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2355
Jesse Barnesde151cf2008-11-12 10:03:55 -08002356 val = obj_priv->gtt_offset;
2357 if (obj_priv->tiling_mode == I915_TILING_Y)
2358 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2359 val |= I915_FENCE_SIZE_BITS(obj->size);
2360 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2361 val |= I830_FENCE_REG_VALID;
2362
Eric Anholtdc529a42009-03-10 22:34:49 -07002363 if (regnum < 8)
2364 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2365 else
2366 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2367 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002368}
2369
2370static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2371{
2372 struct drm_gem_object *obj = reg->obj;
2373 struct drm_device *dev = obj->dev;
2374 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002375 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002376 int regnum = obj_priv->fence_reg;
2377 uint32_t val;
2378 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002379 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002380
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002381 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002382 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002383 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002384 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002385 return;
2386 }
2387
Eric Anholte76a16d2009-05-26 17:44:56 -07002388 pitch_val = obj_priv->stride / 128;
2389 pitch_val = ffs(pitch_val) - 1;
2390 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2391
Jesse Barnesde151cf2008-11-12 10:03:55 -08002392 val = obj_priv->gtt_offset;
2393 if (obj_priv->tiling_mode == I915_TILING_Y)
2394 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002395 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2396 WARN_ON(fence_size_bits & ~0x00000f00);
2397 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002398 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2399 val |= I830_FENCE_REG_VALID;
2400
2401 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002402}
2403
Chris Wilson2cf34d72010-09-14 13:03:28 +01002404static int i915_find_fence_reg(struct drm_device *dev,
2405 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002406{
2407 struct drm_i915_fence_reg *reg = NULL;
2408 struct drm_i915_gem_object *obj_priv = NULL;
2409 struct drm_i915_private *dev_priv = dev->dev_private;
2410 struct drm_gem_object *obj = NULL;
2411 int i, avail, ret;
2412
2413 /* First try to find a free reg */
2414 avail = 0;
2415 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2416 reg = &dev_priv->fence_regs[i];
2417 if (!reg->obj)
2418 return i;
2419
Daniel Vetter23010e42010-03-08 13:35:02 +01002420 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002421 if (!obj_priv->pin_count)
2422 avail++;
2423 }
2424
2425 if (avail == 0)
2426 return -ENOSPC;
2427
2428 /* None available, try to steal one or wait for a user to finish */
2429 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002430 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2431 lru_list) {
2432 obj = reg->obj;
2433 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002434
2435 if (obj_priv->pin_count)
2436 continue;
2437
2438 /* found one! */
2439 i = obj_priv->fence_reg;
2440 break;
2441 }
2442
2443 BUG_ON(i == I915_FENCE_REG_NONE);
2444
2445 /* We only have a reference on obj from the active list. put_fence_reg
2446 * might drop that one, causing a use-after-free in it. So hold a
2447 * private reference to obj like the other callers of put_fence_reg
2448 * (set_tiling ioctl) do. */
2449 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002450 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002451 drm_gem_object_unreference(obj);
2452 if (ret != 0)
2453 return ret;
2454
2455 return i;
2456}
2457
Jesse Barnesde151cf2008-11-12 10:03:55 -08002458/**
2459 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2460 * @obj: object to map through a fence reg
2461 *
2462 * When mapping objects through the GTT, userspace wants to be able to write
2463 * to them without having to worry about swizzling if the object is tiled.
2464 *
2465 * This function walks the fence regs looking for a free one for @obj,
2466 * stealing one if it can't find any.
2467 *
2468 * It then sets up the reg based on the object's properties: address, pitch
2469 * and tiling format.
2470 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002471int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002472i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2473 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002474{
2475 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002476 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002477 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002478 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002479 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002480
Eric Anholta09ba7f2009-08-29 12:49:51 -07002481 /* Just update our place in the LRU if our fence is getting used. */
2482 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002483 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2484 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002485 return 0;
2486 }
2487
Jesse Barnesde151cf2008-11-12 10:03:55 -08002488 switch (obj_priv->tiling_mode) {
2489 case I915_TILING_NONE:
2490 WARN(1, "allocating a fence for non-tiled object?\n");
2491 break;
2492 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002493 if (!obj_priv->stride)
2494 return -EINVAL;
2495 WARN((obj_priv->stride & (512 - 1)),
2496 "object 0x%08x is X tiled but has non-512B pitch\n",
2497 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002498 break;
2499 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002500 if (!obj_priv->stride)
2501 return -EINVAL;
2502 WARN((obj_priv->stride & (128 - 1)),
2503 "object 0x%08x is Y tiled but has non-128B pitch\n",
2504 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002505 break;
2506 }
2507
Chris Wilson2cf34d72010-09-14 13:03:28 +01002508 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002509 if (ret < 0)
2510 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002511
Daniel Vetterae3db242010-02-19 11:51:58 +01002512 obj_priv->fence_reg = ret;
2513 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002514 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002515
Jesse Barnesde151cf2008-11-12 10:03:55 -08002516 reg->obj = obj;
2517
Chris Wilsone259bef2010-09-17 00:32:02 +01002518 switch (INTEL_INFO(dev)->gen) {
2519 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002520 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002521 break;
2522 case 5:
2523 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002524 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002525 break;
2526 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002527 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002528 break;
2529 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002530 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002531 break;
2532 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002533
Daniel Vetterae3db242010-02-19 11:51:58 +01002534 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2535 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002536
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002537 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002538}
2539
2540/**
2541 * i915_gem_clear_fence_reg - clear out fence register info
2542 * @obj: object to clear
2543 *
2544 * Zeroes out the fence register itself and clears out the associated
2545 * data structures in dev_priv and obj_priv.
2546 */
2547static void
2548i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2549{
2550 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002551 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002552 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002553 struct drm_i915_fence_reg *reg =
2554 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002555 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002556
Chris Wilsone259bef2010-09-17 00:32:02 +01002557 switch (INTEL_INFO(dev)->gen) {
2558 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002559 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2560 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002561 break;
2562 case 5:
2563 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002564 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002565 break;
2566 case 3:
Chris Wilson9b74f732010-09-22 19:10:44 +01002567 if (obj_priv->fence_reg >= 8)
Chris Wilsone259bef2010-09-17 00:32:02 +01002568 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002569 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002570 case 2:
2571 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002572
2573 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002574 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002575 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002576
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002577 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002578 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002579 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580}
2581
Eric Anholt673a3942008-07-30 12:06:12 -07002582/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002583 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2584 * to the buffer to finish, and then resets the fence register.
2585 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002586 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002587 *
2588 * Zeroes out the fence register itself and clears out the associated
2589 * data structures in dev_priv and obj_priv.
2590 */
2591int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002592i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2593 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002594{
2595 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002596 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002597 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002598 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002599
2600 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2601 return 0;
2602
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002603 /* If we've changed tiling, GTT-mappings of the object
2604 * need to re-fault to ensure that the correct fence register
2605 * setup is in place.
2606 */
2607 i915_gem_release_mmap(obj);
2608
Chris Wilson52dc7d32009-06-06 09:46:01 +01002609 /* On the i915, GPU access to tiled buffers is via a fence,
2610 * therefore we must wait for any outstanding access to complete
2611 * before clearing the fence.
2612 */
Chris Wilson53640e12010-09-20 11:40:50 +01002613 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2614 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002615 int ret;
2616
Chris Wilson2cf34d72010-09-14 13:03:28 +01002617 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002618 if (ret)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002619 return ret;
2620
Chris Wilson2cf34d72010-09-14 13:03:28 +01002621 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002622 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002623 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002624
2625 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002626 }
2627
Daniel Vetter4a726612010-02-01 13:59:16 +01002628 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002629 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002630
2631 return 0;
2632}
2633
2634/**
Eric Anholt673a3942008-07-30 12:06:12 -07002635 * Finds free space in the GTT aperture and binds the object there.
2636 */
2637static int
2638i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2639{
2640 struct drm_device *dev = obj->dev;
2641 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002642 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002643 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002644 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002645 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002646
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002647 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002648 DRM_ERROR("Attempting to bind a purgeable object\n");
2649 return -EINVAL;
2650 }
2651
Eric Anholt673a3942008-07-30 12:06:12 -07002652 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002653 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002654 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002655 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2656 return -EINVAL;
2657 }
2658
Chris Wilson654fc602010-05-27 13:18:21 +01002659 /* If the object is bigger than the entire aperture, reject it early
2660 * before evicting everything in a vain attempt to find space.
2661 */
Chris Wilson73aa8082010-09-30 11:46:12 +01002662 if (obj->size > dev_priv->mm.gtt_total) {
Chris Wilson654fc602010-05-27 13:18:21 +01002663 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2664 return -E2BIG;
2665 }
2666
Eric Anholt673a3942008-07-30 12:06:12 -07002667 search_free:
2668 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2669 obj->size, alignment, 0);
Chris Wilson9af90d12010-10-17 10:01:56 +01002670 if (free_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002671 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2672 alignment);
Eric Anholt673a3942008-07-30 12:06:12 -07002673 if (obj_priv->gtt_space == NULL) {
2674 /* If the gtt is empty and we're still having trouble
2675 * fitting our object in, we're out of memory.
2676 */
Daniel Vettera6e0aa42010-09-16 15:45:15 +02002677 ret = i915_gem_evict_something(dev, obj->size, alignment, true);
Chris Wilson97311292009-09-21 00:22:34 +01002678 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002679 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002680
Eric Anholt673a3942008-07-30 12:06:12 -07002681 goto search_free;
2682 }
2683
Chris Wilson4bdadb92010-01-27 13:36:32 +00002684 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002685 if (ret) {
2686 drm_mm_put_block(obj_priv->gtt_space);
2687 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002688
2689 if (ret == -ENOMEM) {
2690 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002691 ret = i915_gem_evict_something(dev, obj->size,
Daniel Vettera6e0aa42010-09-16 15:45:15 +02002692 alignment, true);
Chris Wilson07f73f62009-09-14 16:50:30 +01002693 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002694 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002695 if (gfpmask) {
2696 gfpmask = 0;
2697 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002698 }
2699
2700 return ret;
2701 }
2702
2703 goto search_free;
2704 }
2705
Eric Anholt673a3942008-07-30 12:06:12 -07002706 return ret;
2707 }
2708
Eric Anholt673a3942008-07-30 12:06:12 -07002709 /* Create an AGP memory structure pointing at our pages, and bind it
2710 * into the GTT.
2711 */
2712 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002713 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002714 obj->size >> PAGE_SHIFT,
Chris Wilson9af90d12010-10-17 10:01:56 +01002715 obj_priv->gtt_space->start,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002716 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002717 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002718 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002719 drm_mm_put_block(obj_priv->gtt_space);
2720 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002721
Daniel Vettera6e0aa42010-09-16 15:45:15 +02002722 ret = i915_gem_evict_something(dev, obj->size, alignment, true);
Chris Wilson97311292009-09-21 00:22:34 +01002723 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002724 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002725
2726 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002727 }
Eric Anholt673a3942008-07-30 12:06:12 -07002728
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002729 /* keep track of bounds object by adding it to the inactive list */
Chris Wilson69dc4982010-10-19 10:36:51 +01002730 list_add_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01002731 i915_gem_info_add_gtt(dev_priv, obj->size);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002732
Eric Anholt673a3942008-07-30 12:06:12 -07002733 /* Assert that the object is not currently in any GPU domain. As it
2734 * wasn't in the GTT, there shouldn't be any way it could have been in
2735 * a GPU cache
2736 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002737 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2738 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002739
Chris Wilson9af90d12010-10-17 10:01:56 +01002740 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002741 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2742
Eric Anholt673a3942008-07-30 12:06:12 -07002743 return 0;
2744}
2745
2746void
2747i915_gem_clflush_object(struct drm_gem_object *obj)
2748{
Daniel Vetter23010e42010-03-08 13:35:02 +01002749 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002750
2751 /* If we don't have a page list set up, then we're not pinned
2752 * to GPU, and we can ignore the cache flush because it'll happen
2753 * again at bind time.
2754 */
Eric Anholt856fa192009-03-19 14:10:50 -07002755 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002756 return;
2757
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002758 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002759
Eric Anholt856fa192009-03-19 14:10:50 -07002760 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002761}
2762
Eric Anholte47c68e2008-11-14 13:35:19 -08002763/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002764static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002765i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2766 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002767{
2768 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002769 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002770
2771 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002772 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002773
2774 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002775 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002776 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002777 to_intel_bo(obj)->ring,
2778 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002779 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002780
2781 trace_i915_gem_object_change_domain(obj,
2782 obj->read_domains,
2783 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002784
2785 if (pipelined)
2786 return 0;
2787
Chris Wilson2cf34d72010-09-14 13:03:28 +01002788 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002789}
2790
2791/** Flushes the GTT write domain for the object if it's dirty. */
2792static void
2793i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2794{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002795 uint32_t old_write_domain;
2796
Eric Anholte47c68e2008-11-14 13:35:19 -08002797 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2798 return;
2799
2800 /* No actual flushing is required for the GTT write domain. Writes
2801 * to it immediately go to main memory as far as we know, so there's
2802 * no chipset flush. It also doesn't land in render cache.
2803 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002804 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002805 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002806
2807 trace_i915_gem_object_change_domain(obj,
2808 obj->read_domains,
2809 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002810}
2811
2812/** Flushes the CPU write domain for the object if it's dirty. */
2813static void
2814i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2815{
2816 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002817 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002818
2819 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2820 return;
2821
2822 i915_gem_clflush_object(obj);
2823 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002824 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002825 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002826
2827 trace_i915_gem_object_change_domain(obj,
2828 obj->read_domains,
2829 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002830}
2831
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002832/**
2833 * Moves a single object to the GTT read, and possibly write domain.
2834 *
2835 * This function returns when the move is complete, including waiting on
2836 * flushes to occur.
2837 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002838int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002839i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2840{
Daniel Vetter23010e42010-03-08 13:35:02 +01002841 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002842 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002843 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002844
Eric Anholt02354392008-11-26 13:58:13 -08002845 /* Not valid to be called on unbound objects. */
2846 if (obj_priv->gtt_space == NULL)
2847 return -EINVAL;
2848
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002849 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002850 if (ret != 0)
2851 return ret;
2852
Chris Wilson72133422010-09-13 23:56:38 +01002853 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002854
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002855 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002856 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002857 if (ret)
2858 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002859 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002860
2861 old_write_domain = obj->write_domain;
2862 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002863
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002864 /* It should now be out of any other write domains, and we can update
2865 * the domain values for our changes.
2866 */
2867 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2868 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002869 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002870 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002871 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002872 obj_priv->dirty = 1;
2873 }
2874
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002875 trace_i915_gem_object_change_domain(obj,
2876 old_read_domains,
2877 old_write_domain);
2878
Eric Anholte47c68e2008-11-14 13:35:19 -08002879 return 0;
2880}
2881
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002882/*
2883 * Prepare buffer for display plane. Use uninterruptible for possible flush
2884 * wait, as in modesetting process we're not supposed to be interrupted.
2885 */
2886int
Chris Wilson48b956c2010-09-14 12:50:34 +01002887i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2888 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002889{
Daniel Vetter23010e42010-03-08 13:35:02 +01002890 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002891 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002892 int ret;
2893
2894 /* Not valid to be called on unbound objects. */
2895 if (obj_priv->gtt_space == NULL)
2896 return -EINVAL;
2897
Chris Wilsonced270f2010-09-26 22:47:46 +01002898 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002899 if (ret)
2900 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002901
Chris Wilsonced270f2010-09-26 22:47:46 +01002902 /* Currently, we are always called from an non-interruptible context. */
2903 if (!pipelined) {
2904 ret = i915_gem_object_wait_rendering(obj, false);
2905 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002906 return ret;
2907 }
2908
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002909 i915_gem_object_flush_cpu_write_domain(obj);
2910
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002911 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002912 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002913
2914 trace_i915_gem_object_change_domain(obj,
2915 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002916 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002917
2918 return 0;
2919}
2920
Eric Anholte47c68e2008-11-14 13:35:19 -08002921/**
2922 * Moves a single object to the CPU read, and possibly write domain.
2923 *
2924 * This function returns when the move is complete, including waiting on
2925 * flushes to occur.
2926 */
2927static int
2928i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2929{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002930 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002931 int ret;
2932
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002933 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002934 if (ret != 0)
2935 return ret;
2936
2937 i915_gem_object_flush_gtt_write_domain(obj);
2938
2939 /* If we have a partially-valid cache of the object in the CPU,
2940 * finish invalidating it and free the per-page flags.
2941 */
2942 i915_gem_object_set_to_full_cpu_read_domain(obj);
2943
Chris Wilson72133422010-09-13 23:56:38 +01002944 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002945 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002946 if (ret)
2947 return ret;
2948 }
2949
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002950 old_write_domain = obj->write_domain;
2951 old_read_domains = obj->read_domains;
2952
Eric Anholte47c68e2008-11-14 13:35:19 -08002953 /* Flush the CPU cache if it's still invalid. */
2954 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2955 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002956
2957 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2958 }
2959
2960 /* It should now be out of any other write domains, and we can update
2961 * the domain values for our changes.
2962 */
2963 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2964
2965 /* If we're writing through the CPU, then the GPU read domains will
2966 * need to be invalidated at next use.
2967 */
2968 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002969 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002970 obj->write_domain = I915_GEM_DOMAIN_CPU;
2971 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002972
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002973 trace_i915_gem_object_change_domain(obj,
2974 old_read_domains,
2975 old_write_domain);
2976
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002977 return 0;
2978}
2979
Eric Anholt673a3942008-07-30 12:06:12 -07002980/*
2981 * Set the next domain for the specified object. This
2982 * may not actually perform the necessary flushing/invaliding though,
2983 * as that may want to be batched with other set_domain operations
2984 *
2985 * This is (we hope) the only really tricky part of gem. The goal
2986 * is fairly simple -- track which caches hold bits of the object
2987 * and make sure they remain coherent. A few concrete examples may
2988 * help to explain how it works. For shorthand, we use the notation
2989 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2990 * a pair of read and write domain masks.
2991 *
2992 * Case 1: the batch buffer
2993 *
2994 * 1. Allocated
2995 * 2. Written by CPU
2996 * 3. Mapped to GTT
2997 * 4. Read by GPU
2998 * 5. Unmapped from GTT
2999 * 6. Freed
3000 *
3001 * Let's take these a step at a time
3002 *
3003 * 1. Allocated
3004 * Pages allocated from the kernel may still have
3005 * cache contents, so we set them to (CPU, CPU) always.
3006 * 2. Written by CPU (using pwrite)
3007 * The pwrite function calls set_domain (CPU, CPU) and
3008 * this function does nothing (as nothing changes)
3009 * 3. Mapped by GTT
3010 * This function asserts that the object is not
3011 * currently in any GPU-based read or write domains
3012 * 4. Read by GPU
3013 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3014 * As write_domain is zero, this function adds in the
3015 * current read domains (CPU+COMMAND, 0).
3016 * flush_domains is set to CPU.
3017 * invalidate_domains is set to COMMAND
3018 * clflush is run to get data out of the CPU caches
3019 * then i915_dev_set_domain calls i915_gem_flush to
3020 * emit an MI_FLUSH and drm_agp_chipset_flush
3021 * 5. Unmapped from GTT
3022 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3023 * flush_domains and invalidate_domains end up both zero
3024 * so no flushing/invalidating happens
3025 * 6. Freed
3026 * yay, done
3027 *
3028 * Case 2: The shared render buffer
3029 *
3030 * 1. Allocated
3031 * 2. Mapped to GTT
3032 * 3. Read/written by GPU
3033 * 4. set_domain to (CPU,CPU)
3034 * 5. Read/written by CPU
3035 * 6. Read/written by GPU
3036 *
3037 * 1. Allocated
3038 * Same as last example, (CPU, CPU)
3039 * 2. Mapped to GTT
3040 * Nothing changes (assertions find that it is not in the GPU)
3041 * 3. Read/written by GPU
3042 * execbuffer calls set_domain (RENDER, RENDER)
3043 * flush_domains gets CPU
3044 * invalidate_domains gets GPU
3045 * clflush (obj)
3046 * MI_FLUSH and drm_agp_chipset_flush
3047 * 4. set_domain (CPU, CPU)
3048 * flush_domains gets GPU
3049 * invalidate_domains gets CPU
3050 * wait_rendering (obj) to make sure all drawing is complete.
3051 * This will include an MI_FLUSH to get the data from GPU
3052 * to memory
3053 * clflush (obj) to invalidate the CPU cache
3054 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3055 * 5. Read/written by CPU
3056 * cache lines are loaded and dirtied
3057 * 6. Read written by GPU
3058 * Same as last GPU access
3059 *
3060 * Case 3: The constant buffer
3061 *
3062 * 1. Allocated
3063 * 2. Written by CPU
3064 * 3. Read by GPU
3065 * 4. Updated (written) by CPU again
3066 * 5. Read by GPU
3067 *
3068 * 1. Allocated
3069 * (CPU, CPU)
3070 * 2. Written by CPU
3071 * (CPU, CPU)
3072 * 3. Read by GPU
3073 * (CPU+RENDER, 0)
3074 * flush_domains = CPU
3075 * invalidate_domains = RENDER
3076 * clflush (obj)
3077 * MI_FLUSH
3078 * drm_agp_chipset_flush
3079 * 4. Updated (written) by CPU again
3080 * (CPU, CPU)
3081 * flush_domains = 0 (no previous write domain)
3082 * invalidate_domains = 0 (no new read domains)
3083 * 5. Read by GPU
3084 * (CPU+RENDER, 0)
3085 * flush_domains = CPU
3086 * invalidate_domains = RENDER
3087 * clflush (obj)
3088 * MI_FLUSH
3089 * drm_agp_chipset_flush
3090 */
Keith Packardc0d90822008-11-20 23:11:08 -08003091static void
Chris Wilsonb6651452010-10-23 10:15:06 +01003092i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj,
3093 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07003094{
3095 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003096 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003097 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003098 uint32_t invalidate_domains = 0;
3099 uint32_t flush_domains = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003100
Eric Anholt673a3942008-07-30 12:06:12 -07003101 /*
3102 * If the object isn't moving to a new write domain,
3103 * let the object stay in multiple read domains
3104 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003105 if (obj->pending_write_domain == 0)
3106 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003107
3108 /*
3109 * Flush the current write domain if
3110 * the new read domains don't match. Invalidate
3111 * any read domains which differ from the old
3112 * write domain
3113 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003114 if (obj->write_domain &&
3115 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003116 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003117 invalidate_domains |=
3118 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003119 }
3120 /*
3121 * Invalidate any read caches which may have
3122 * stale data. That is, any new read domains.
3123 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003124 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003125 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003126 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003127
Eric Anholtefbeed92009-02-19 14:54:51 -08003128 /* The actual obj->write_domain will be updated with
3129 * pending_write_domain after we emit the accumulated flush for all
3130 * of our domain changes in execbuffers (which clears objects'
3131 * write_domains). So if we have a current write domain that we
3132 * aren't changing, set pending_write_domain to that.
3133 */
3134 if (flush_domains == 0 && obj->pending_write_domain == 0)
3135 obj->pending_write_domain = obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003136
3137 dev->invalidate_domains |= invalidate_domains;
3138 dev->flush_domains |= flush_domains;
Chris Wilsonb6651452010-10-23 10:15:06 +01003139 if (flush_domains & I915_GEM_GPU_DOMAINS)
Chris Wilson92204342010-09-18 11:02:01 +01003140 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Chris Wilsonb6651452010-10-23 10:15:06 +01003141 if (invalidate_domains & I915_GEM_GPU_DOMAINS)
3142 dev_priv->mm.flush_rings |= ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07003143}
3144
3145/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003146 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003147 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003148 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3149 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3150 */
3151static void
3152i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3153{
Daniel Vetter23010e42010-03-08 13:35:02 +01003154 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003155
3156 if (!obj_priv->page_cpu_valid)
3157 return;
3158
3159 /* If we're partially in the CPU read domain, finish moving it in.
3160 */
3161 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3162 int i;
3163
3164 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3165 if (obj_priv->page_cpu_valid[i])
3166 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003167 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003168 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003169 }
3170
3171 /* Free the page_cpu_valid mappings which are now stale, whether
3172 * or not we've got I915_GEM_DOMAIN_CPU.
3173 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003174 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003175 obj_priv->page_cpu_valid = NULL;
3176}
3177
3178/**
3179 * Set the CPU read domain on a range of the object.
3180 *
3181 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3182 * not entirely valid. The page_cpu_valid member of the object flags which
3183 * pages have been flushed, and will be respected by
3184 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3185 * of the whole object.
3186 *
3187 * This function returns when the move is complete, including waiting on
3188 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003189 */
3190static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003191i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3192 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003193{
Daniel Vetter23010e42010-03-08 13:35:02 +01003194 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003195 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003196 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003197
Eric Anholte47c68e2008-11-14 13:35:19 -08003198 if (offset == 0 && size == obj->size)
3199 return i915_gem_object_set_to_cpu_domain(obj, 0);
3200
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003201 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003202 if (ret != 0)
3203 return ret;
3204 i915_gem_object_flush_gtt_write_domain(obj);
3205
3206 /* If we're already fully in the CPU read domain, we're done. */
3207 if (obj_priv->page_cpu_valid == NULL &&
3208 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003209 return 0;
3210
Eric Anholte47c68e2008-11-14 13:35:19 -08003211 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3212 * newly adding I915_GEM_DOMAIN_CPU
3213 */
Eric Anholt673a3942008-07-30 12:06:12 -07003214 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003215 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3216 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003217 if (obj_priv->page_cpu_valid == NULL)
3218 return -ENOMEM;
3219 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3220 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003221
3222 /* Flush the cache on any pages that are still invalid from the CPU's
3223 * perspective.
3224 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003225 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3226 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003227 if (obj_priv->page_cpu_valid[i])
3228 continue;
3229
Eric Anholt856fa192009-03-19 14:10:50 -07003230 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003231
3232 obj_priv->page_cpu_valid[i] = 1;
3233 }
3234
Eric Anholte47c68e2008-11-14 13:35:19 -08003235 /* It should now be out of any other write domains, and we can update
3236 * the domain values for our changes.
3237 */
3238 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3239
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003240 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003241 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3242
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003243 trace_i915_gem_object_change_domain(obj,
3244 old_read_domains,
3245 obj->write_domain);
3246
Eric Anholt673a3942008-07-30 12:06:12 -07003247 return 0;
3248}
3249
3250/**
Eric Anholt673a3942008-07-30 12:06:12 -07003251 * Pin an object to the GTT and evaluate the relocations landing in it.
3252 */
3253static int
Chris Wilson9af90d12010-10-17 10:01:56 +01003254i915_gem_execbuffer_relocate(struct drm_i915_gem_object *obj,
3255 struct drm_file *file_priv,
3256 struct drm_i915_gem_exec_object2 *entry)
Eric Anholt673a3942008-07-30 12:06:12 -07003257{
Chris Wilson9af90d12010-10-17 10:01:56 +01003258 struct drm_device *dev = obj->base.dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003259 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2549d6c2010-10-14 12:10:41 +01003260 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson9af90d12010-10-17 10:01:56 +01003261 struct drm_gem_object *target_obj = NULL;
3262 uint32_t target_handle = 0;
3263 int i, ret = 0;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003264
Chris Wilson2549d6c2010-10-14 12:10:41 +01003265 user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -07003266 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson2549d6c2010-10-14 12:10:41 +01003267 struct drm_i915_gem_relocation_entry reloc;
Chris Wilson9af90d12010-10-17 10:01:56 +01003268 uint32_t target_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003269
Chris Wilson9af90d12010-10-17 10:01:56 +01003270 if (__copy_from_user_inatomic(&reloc,
3271 user_relocs+i,
3272 sizeof(reloc))) {
3273 ret = -EFAULT;
3274 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003275 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003276
Chris Wilson9af90d12010-10-17 10:01:56 +01003277 if (reloc.target_handle != target_handle) {
3278 drm_gem_object_unreference(target_obj);
3279
3280 target_obj = drm_gem_object_lookup(dev, file_priv,
3281 reloc.target_handle);
3282 if (target_obj == NULL) {
3283 ret = -ENOENT;
3284 break;
3285 }
3286
3287 target_handle = reloc.target_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07003288 }
Chris Wilson9af90d12010-10-17 10:01:56 +01003289 target_offset = to_intel_bo(target_obj)->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003290
Chris Wilson8542a0b2009-09-09 21:15:15 +01003291#if WATCH_RELOC
3292 DRM_INFO("%s: obj %p offset %08x target %d "
3293 "read %08x write %08x gtt %08x "
3294 "presumed %08x delta %08x\n",
3295 __func__,
3296 obj,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003297 (int) reloc.offset,
3298 (int) reloc.target_handle,
3299 (int) reloc.read_domains,
3300 (int) reloc.write_domain,
Chris Wilson9af90d12010-10-17 10:01:56 +01003301 (int) target_offset,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003302 (int) reloc.presumed_offset,
3303 reloc.delta);
Chris Wilson8542a0b2009-09-09 21:15:15 +01003304#endif
3305
Eric Anholt673a3942008-07-30 12:06:12 -07003306 /* The target buffer should have appeared before us in the
3307 * exec_object list, so it should have a GTT space bound by now.
3308 */
Chris Wilson9af90d12010-10-17 10:01:56 +01003309 if (target_offset == 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07003310 DRM_ERROR("No GTT space found for object %d\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003311 reloc.target_handle);
Chris Wilson9af90d12010-10-17 10:01:56 +01003312 ret = -EINVAL;
3313 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003314 }
3315
Chris Wilson8542a0b2009-09-09 21:15:15 +01003316 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003317 if (reloc.write_domain & (reloc.write_domain - 1)) {
Daniel Vetter16edd552010-02-19 11:52:02 +01003318 DRM_ERROR("reloc with multiple write domains: "
3319 "obj %p target %d offset %d "
3320 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003321 obj, reloc.target_handle,
3322 (int) reloc.offset,
3323 reloc.read_domains,
3324 reloc.write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003325 ret = -EINVAL;
3326 break;
Daniel Vetter16edd552010-02-19 11:52:02 +01003327 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003328 if (reloc.write_domain & I915_GEM_DOMAIN_CPU ||
3329 reloc.read_domains & I915_GEM_DOMAIN_CPU) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003330 DRM_ERROR("reloc with read/write CPU domains: "
3331 "obj %p target %d offset %d "
3332 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003333 obj, reloc.target_handle,
3334 (int) reloc.offset,
3335 reloc.read_domains,
3336 reloc.write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003337 ret = -EINVAL;
3338 break;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003339 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003340 if (reloc.write_domain && target_obj->pending_write_domain &&
3341 reloc.write_domain != target_obj->pending_write_domain) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003342 DRM_ERROR("Write domain conflict: "
3343 "obj %p target %d offset %d "
3344 "new %08x old %08x\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003345 obj, reloc.target_handle,
3346 (int) reloc.offset,
3347 reloc.write_domain,
Chris Wilson8542a0b2009-09-09 21:15:15 +01003348 target_obj->pending_write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003349 ret = -EINVAL;
3350 break;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003351 }
3352
Chris Wilson2549d6c2010-10-14 12:10:41 +01003353 target_obj->pending_read_domains |= reloc.read_domains;
Chris Wilson878a3c32010-10-22 10:48:12 +01003354 target_obj->pending_write_domain |= reloc.write_domain;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003355
3356 /* If the relocation already has the right value in it, no
3357 * more work needs to be done.
3358 */
Chris Wilson9af90d12010-10-17 10:01:56 +01003359 if (target_offset == reloc.presumed_offset)
Chris Wilson8542a0b2009-09-09 21:15:15 +01003360 continue;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003361
3362 /* Check that the relocation address is valid... */
Chris Wilson9af90d12010-10-17 10:01:56 +01003363 if (reloc.offset > obj->base.size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003364 DRM_ERROR("Relocation beyond object bounds: "
3365 "obj %p target %d offset %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003366 obj, reloc.target_handle,
Chris Wilson9af90d12010-10-17 10:01:56 +01003367 (int) reloc.offset, (int) obj->base.size);
3368 ret = -EINVAL;
3369 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003370 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003371 if (reloc.offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003372 DRM_ERROR("Relocation not 4-byte aligned: "
3373 "obj %p target %d offset %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003374 obj, reloc.target_handle,
3375 (int) reloc.offset);
Chris Wilson9af90d12010-10-17 10:01:56 +01003376 ret = -EINVAL;
3377 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003378 }
3379
Chris Wilson8542a0b2009-09-09 21:15:15 +01003380 /* and points to somewhere within the target object. */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003381 if (reloc.delta >= target_obj->size) {
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003382 DRM_ERROR("Relocation beyond target object bounds: "
3383 "obj %p target %d delta %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003384 obj, reloc.target_handle,
3385 (int) reloc.delta, (int) target_obj->size);
Chris Wilson9af90d12010-10-17 10:01:56 +01003386 ret = -EINVAL;
3387 break;
Eric Anholte47c68e2008-11-14 13:35:19 -08003388 }
3389
Chris Wilson9af90d12010-10-17 10:01:56 +01003390 reloc.delta += target_offset;
3391 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003392 uint32_t page_offset = reloc.offset & ~PAGE_MASK;
3393 char *vaddr;
3394
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003395 vaddr = kmap_atomic(obj->pages[reloc.offset >> PAGE_SHIFT]);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003396 *(uint32_t *)(vaddr + page_offset) = reloc.delta;
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003397 kunmap_atomic(vaddr);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003398 } else {
3399 uint32_t __iomem *reloc_entry;
3400 void __iomem *reloc_page;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003401
Chris Wilson9af90d12010-10-17 10:01:56 +01003402 ret = i915_gem_object_set_to_gtt_domain(&obj->base, 1);
3403 if (ret)
3404 break;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003405
3406 /* Map the page containing the relocation we're going to perform. */
Chris Wilson9af90d12010-10-17 10:01:56 +01003407 reloc.offset += obj->gtt_offset;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003408 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003409 reloc.offset & PAGE_MASK);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003410 reloc_entry = (uint32_t __iomem *)
3411 (reloc_page + (reloc.offset & ~PAGE_MASK));
3412 iowrite32(reloc.delta, reloc_entry);
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003413 io_mapping_unmap_atomic(reloc_page);
Eric Anholt673a3942008-07-30 12:06:12 -07003414 }
3415
Chris Wilsonb5dc6082010-10-20 20:59:57 +01003416 /* and update the user's relocation entry */
3417 reloc.presumed_offset = target_offset;
3418 if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset,
3419 &reloc.presumed_offset,
3420 sizeof(reloc.presumed_offset))) {
3421 ret = -EFAULT;
3422 break;
3423 }
Eric Anholt673a3942008-07-30 12:06:12 -07003424 }
3425
Chris Wilson9af90d12010-10-17 10:01:56 +01003426 drm_gem_object_unreference(target_obj);
3427 return ret;
3428}
3429
3430static int
3431i915_gem_execbuffer_pin(struct drm_device *dev,
3432 struct drm_file *file,
3433 struct drm_gem_object **object_list,
3434 struct drm_i915_gem_exec_object2 *exec_list,
3435 int count)
3436{
3437 struct drm_i915_private *dev_priv = dev->dev_private;
3438 int ret, i, retry;
3439
3440 /* attempt to pin all of the buffers into the GTT */
3441 for (retry = 0; retry < 2; retry++) {
3442 ret = 0;
3443 for (i = 0; i < count; i++) {
3444 struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
3445 struct drm_i915_gem_object *obj= to_intel_bo(object_list[i]);
3446 bool need_fence =
3447 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3448 obj->tiling_mode != I915_TILING_NONE;
3449
3450 /* Check fence reg constraints and rebind if necessary */
3451 if (need_fence &&
3452 !i915_gem_object_fence_offset_ok(&obj->base,
3453 obj->tiling_mode)) {
3454 ret = i915_gem_object_unbind(&obj->base);
3455 if (ret)
3456 break;
3457 }
3458
3459 ret = i915_gem_object_pin(&obj->base, entry->alignment);
3460 if (ret)
3461 break;
3462
3463 /*
3464 * Pre-965 chips need a fence register set up in order
3465 * to properly handle blits to/from tiled surfaces.
3466 */
3467 if (need_fence) {
3468 ret = i915_gem_object_get_fence_reg(&obj->base, true);
3469 if (ret) {
3470 i915_gem_object_unpin(&obj->base);
3471 break;
3472 }
3473
3474 dev_priv->fence_regs[obj->fence_reg].gpu = true;
3475 }
3476
3477 entry->offset = obj->gtt_offset;
3478 }
3479
3480 while (i--)
3481 i915_gem_object_unpin(object_list[i]);
3482
3483 if (ret == 0)
3484 break;
3485
3486 if (ret != -ENOSPC || retry)
3487 return ret;
3488
3489 ret = i915_gem_evict_everything(dev);
3490 if (ret)
3491 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003492 }
3493
Eric Anholt673a3942008-07-30 12:06:12 -07003494 return 0;
3495}
3496
Eric Anholt673a3942008-07-30 12:06:12 -07003497/* Throttle our rendering by waiting until the ring has completed our requests
3498 * emitted over 20 msec ago.
3499 *
Eric Anholtb9624422009-06-03 07:27:35 +00003500 * Note that if we were to use the current jiffies each time around the loop,
3501 * we wouldn't escape the function with any frames outstanding if the time to
3502 * render a frame was over 20ms.
3503 *
Eric Anholt673a3942008-07-30 12:06:12 -07003504 * This should get us reasonable parallelism between CPU and GPU but also
3505 * relatively low latency when blocking on a particular request to finish.
3506 */
3507static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003508i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003509{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003510 struct drm_i915_private *dev_priv = dev->dev_private;
3511 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003512 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003513 struct drm_i915_gem_request *request;
3514 struct intel_ring_buffer *ring = NULL;
3515 u32 seqno = 0;
3516 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003517
Chris Wilson1c255952010-09-26 11:03:27 +01003518 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003519 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003520 if (time_after_eq(request->emitted_jiffies, recent_enough))
3521 break;
3522
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003523 ring = request->ring;
3524 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003525 }
Chris Wilson1c255952010-09-26 11:03:27 +01003526 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003527
3528 if (seqno == 0)
3529 return 0;
3530
3531 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003532 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003533 /* And wait for the seqno passing without holding any locks and
3534 * causing extra latency for others. This is safe as the irq
3535 * generation is designed to be run atomically and so is
3536 * lockless.
3537 */
Chris Wilson78501ea2010-10-27 12:18:21 +01003538 ring->user_irq_get(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003539 ret = wait_event_interruptible(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01003540 i915_seqno_passed(ring->get_seqno(ring), seqno)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003541 || atomic_read(&dev_priv->mm.wedged));
Chris Wilson78501ea2010-10-27 12:18:21 +01003542 ring->user_irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003543
3544 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3545 ret = -EIO;
3546 }
3547
3548 if (ret == 0)
3549 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003550
Eric Anholt673a3942008-07-30 12:06:12 -07003551 return ret;
3552}
3553
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003554static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003555i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
3556 uint64_t exec_offset)
Chris Wilson83d60792009-06-06 09:45:57 +01003557{
3558 uint32_t exec_start, exec_len;
3559
3560 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3561 exec_len = (uint32_t) exec->batch_len;
3562
3563 if ((exec_start | exec_len) & 0x7)
3564 return -EINVAL;
3565
3566 if (!exec_start)
3567 return -EINVAL;
3568
3569 return 0;
3570}
3571
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003572static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003573validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
3574 int count)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003575{
Chris Wilson2549d6c2010-10-14 12:10:41 +01003576 int i;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003577
Chris Wilson2549d6c2010-10-14 12:10:41 +01003578 for (i = 0; i < count; i++) {
3579 char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
3580 size_t length = exec[i].relocation_count * sizeof(struct drm_i915_gem_relocation_entry);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003581
Chris Wilson2549d6c2010-10-14 12:10:41 +01003582 if (!access_ok(VERIFY_READ, ptr, length))
3583 return -EFAULT;
3584
Chris Wilsonb5dc6082010-10-20 20:59:57 +01003585 /* we may also need to update the presumed offsets */
3586 if (!access_ok(VERIFY_WRITE, ptr, length))
3587 return -EFAULT;
3588
Chris Wilson2549d6c2010-10-14 12:10:41 +01003589 if (fault_in_pages_readable(ptr, length))
3590 return -EFAULT;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003591 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003592
Chris Wilson2549d6c2010-10-14 12:10:41 +01003593 return 0;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003594}
3595
Chris Wilson2549d6c2010-10-14 12:10:41 +01003596static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003597i915_gem_do_execbuffer(struct drm_device *dev, void *data,
Chris Wilson9af90d12010-10-17 10:01:56 +01003598 struct drm_file *file,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003599 struct drm_i915_gem_execbuffer2 *args,
3600 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003601{
3602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003603 struct drm_gem_object **object_list = NULL;
3604 struct drm_gem_object *batch_obj;
Eric Anholt201361a2009-03-11 12:30:04 -07003605 struct drm_clip_rect *cliprects = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003606 struct drm_i915_gem_request *request = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01003607 int ret, i, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003608 uint64_t exec_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003609
Zou Nan hai852835f2010-05-21 09:08:56 +08003610 struct intel_ring_buffer *ring = NULL;
3611
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003612 ret = i915_gem_check_is_wedged(dev);
3613 if (ret)
3614 return ret;
3615
Chris Wilson2549d6c2010-10-14 12:10:41 +01003616 ret = validate_exec_list(exec_list, args->buffer_count);
3617 if (ret)
3618 return ret;
3619
Eric Anholt673a3942008-07-30 12:06:12 -07003620#if WATCH_EXEC
3621 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3622 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3623#endif
Chris Wilson549f7362010-10-19 11:19:32 +01003624 switch (args->flags & I915_EXEC_RING_MASK) {
3625 case I915_EXEC_DEFAULT:
3626 case I915_EXEC_RENDER:
3627 ring = &dev_priv->render_ring;
3628 break;
3629 case I915_EXEC_BSD:
Zou Nan haid1b851f2010-05-21 09:08:57 +08003630 if (!HAS_BSD(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003631 DRM_ERROR("execbuf with invalid ring (BSD)\n");
Zou Nan haid1b851f2010-05-21 09:08:57 +08003632 return -EINVAL;
3633 }
3634 ring = &dev_priv->bsd_ring;
Chris Wilson549f7362010-10-19 11:19:32 +01003635 break;
3636 case I915_EXEC_BLT:
3637 if (!HAS_BLT(dev)) {
3638 DRM_ERROR("execbuf with invalid ring (BLT)\n");
3639 return -EINVAL;
3640 }
3641 ring = &dev_priv->blt_ring;
3642 break;
3643 default:
3644 DRM_ERROR("execbuf with unknown ring: %d\n",
3645 (int)(args->flags & I915_EXEC_RING_MASK));
3646 return -EINVAL;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003647 }
3648
Eric Anholt4f481ed2008-09-10 14:22:49 -07003649 if (args->buffer_count < 1) {
3650 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3651 return -EINVAL;
3652 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003653 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003654 if (object_list == NULL) {
3655 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003656 args->buffer_count);
3657 ret = -ENOMEM;
3658 goto pre_mutex_err;
3659 }
Eric Anholt673a3942008-07-30 12:06:12 -07003660
Eric Anholt201361a2009-03-11 12:30:04 -07003661 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003662 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3663 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003664 if (cliprects == NULL) {
3665 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003666 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003667 }
Eric Anholt201361a2009-03-11 12:30:04 -07003668
3669 ret = copy_from_user(cliprects,
3670 (struct drm_clip_rect __user *)
3671 (uintptr_t) args->cliprects_ptr,
3672 sizeof(*cliprects) * args->num_cliprects);
3673 if (ret != 0) {
3674 DRM_ERROR("copy %d cliprects failed: %d\n",
3675 args->num_cliprects, ret);
Dan Carpenterc877cdce2010-06-23 19:03:01 +02003676 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003677 goto pre_mutex_err;
3678 }
3679 }
3680
Chris Wilson8dc5d142010-08-12 12:36:12 +01003681 request = kzalloc(sizeof(*request), GFP_KERNEL);
3682 if (request == NULL) {
3683 ret = -ENOMEM;
Chris Wilsona198bc82009-02-06 16:55:20 +00003684 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003685 }
3686
Chris Wilson76c1dec2010-09-25 11:22:51 +01003687 ret = i915_mutex_lock_interruptible(dev);
3688 if (ret)
3689 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003690
Eric Anholt673a3942008-07-30 12:06:12 -07003691 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003692 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003693 ret = -EBUSY;
3694 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003695 }
3696
Keith Packardac94a962008-11-20 23:30:27 -08003697 /* Look up object handles */
Eric Anholt673a3942008-07-30 12:06:12 -07003698 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson7e318e12010-10-27 13:43:39 +01003699 struct drm_i915_gem_object *obj_priv;
3700
Chris Wilson9af90d12010-10-17 10:01:56 +01003701 object_list[i] = drm_gem_object_lookup(dev, file,
Eric Anholt673a3942008-07-30 12:06:12 -07003702 exec_list[i].handle);
3703 if (object_list[i] == NULL) {
3704 DRM_ERROR("Invalid object handle %d at index %d\n",
3705 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003706 /* prevent error path from reading uninitialized data */
3707 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003708 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003709 goto err;
3710 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003711
Daniel Vetter23010e42010-03-08 13:35:02 +01003712 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003713 if (obj_priv->in_execbuffer) {
3714 DRM_ERROR("Object %p appears more than once in object list\n",
3715 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003716 /* prevent error path from reading uninitialized data */
3717 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003718 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003719 goto err;
3720 }
3721 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003722 }
3723
Chris Wilson9af90d12010-10-17 10:01:56 +01003724 /* Move the objects en-masse into the GTT, evicting if necessary. */
3725 ret = i915_gem_execbuffer_pin(dev, file,
3726 object_list, exec_list,
3727 args->buffer_count);
3728 if (ret)
3729 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003730
Chris Wilson9af90d12010-10-17 10:01:56 +01003731 /* The objects are in their final locations, apply the relocations. */
3732 for (i = 0; i < args->buffer_count; i++) {
3733 struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
3734 obj->base.pending_read_domains = 0;
3735 obj->base.pending_write_domain = 0;
3736 ret = i915_gem_execbuffer_relocate(obj, file, &exec_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003737 if (ret)
3738 goto err;
3739 }
3740
Eric Anholt673a3942008-07-30 12:06:12 -07003741 /* Set the pending read domains for the batch buffer to COMMAND */
3742 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003743 if (batch_obj->pending_write_domain) {
3744 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3745 ret = -EINVAL;
3746 goto err;
3747 }
3748 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003749
Chris Wilson9af90d12010-10-17 10:01:56 +01003750 /* Sanity check the batch buffer */
3751 exec_offset = to_intel_bo(batch_obj)->gtt_offset;
3752 ret = i915_gem_check_execbuffer(args, exec_offset);
Chris Wilson83d60792009-06-06 09:45:57 +01003753 if (ret != 0) {
3754 DRM_ERROR("execbuf with invalid offset/length\n");
3755 goto err;
3756 }
3757
Keith Packard646f0f62008-11-20 23:23:03 -08003758 /* Zero the global flush/invalidate flags. These
3759 * will be modified as new domains are computed
3760 * for each object
3761 */
3762 dev->invalidate_domains = 0;
3763 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003764 dev_priv->mm.flush_rings = 0;
Chris Wilson7e318e12010-10-27 13:43:39 +01003765 for (i = 0; i < args->buffer_count; i++)
3766 i915_gem_object_set_to_gpu_domain(object_list[i], ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003767
Keith Packard646f0f62008-11-20 23:23:03 -08003768 if (dev->invalidate_domains | dev->flush_domains) {
3769#if WATCH_EXEC
3770 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3771 __func__,
3772 dev->invalidate_domains,
3773 dev->flush_domains);
3774#endif
Chris Wilson9af90d12010-10-17 10:01:56 +01003775 i915_gem_flush(dev, file,
Keith Packard646f0f62008-11-20 23:23:03 -08003776 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003777 dev->flush_domains,
3778 dev_priv->mm.flush_rings);
Keith Packard646f0f62008-11-20 23:23:03 -08003779 }
Eric Anholt673a3942008-07-30 12:06:12 -07003780
Eric Anholt673a3942008-07-30 12:06:12 -07003781#if WATCH_COHERENCY
3782 for (i = 0; i < args->buffer_count; i++) {
3783 i915_gem_object_check_coherency(object_list[i],
3784 exec_list[i].handle);
3785 }
3786#endif
3787
Eric Anholt673a3942008-07-30 12:06:12 -07003788#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003789 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003790 args->batch_len,
3791 __func__,
3792 ~0);
3793#endif
3794
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003795 /* Check for any pending flips. As we only maintain a flip queue depth
3796 * of 1, we can simply insert a WAIT for the next display flip prior
3797 * to executing the batch and avoid stalling the CPU.
3798 */
3799 flips = 0;
3800 for (i = 0; i < args->buffer_count; i++) {
3801 if (object_list[i]->write_domain)
3802 flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip);
3803 }
3804 if (flips) {
3805 int plane, flip_mask;
3806
3807 for (plane = 0; flips >> plane; plane++) {
3808 if (((flips >> plane) & 1) == 0)
3809 continue;
3810
3811 if (plane)
3812 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
3813 else
3814 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
3815
Chris Wilsone1f99ce2010-10-27 12:45:26 +01003816 ret = intel_ring_begin(ring, 2);
3817 if (ret)
3818 goto err;
3819
Chris Wilson78501ea2010-10-27 12:18:21 +01003820 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
3821 intel_ring_emit(ring, MI_NOOP);
3822 intel_ring_advance(ring);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003823 }
3824 }
3825
Eric Anholt673a3942008-07-30 12:06:12 -07003826 /* Exec the batchbuffer */
Chris Wilson78501ea2010-10-27 12:18:21 +01003827 ret = ring->dispatch_execbuffer(ring, args, cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003828 if (ret) {
3829 DRM_ERROR("dispatch failed %d\n", ret);
3830 goto err;
3831 }
3832
Chris Wilson7e318e12010-10-27 13:43:39 +01003833 for (i = 0; i < args->buffer_count; i++) {
3834 struct drm_gem_object *obj = object_list[i];
3835
3836 obj->read_domains = obj->pending_read_domains;
3837 obj->write_domain = obj->pending_write_domain;
3838
3839 i915_gem_object_move_to_active(obj, ring);
3840 if (obj->write_domain) {
3841 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
3842 obj_priv->dirty = 1;
3843 list_move_tail(&obj_priv->gpu_write_list,
3844 &ring->gpu_write_list);
3845 intel_mark_busy(dev, obj);
3846 }
3847
3848 trace_i915_gem_object_change_domain(obj,
3849 obj->read_domains,
3850 obj->write_domain);
3851 }
3852
Eric Anholt673a3942008-07-30 12:06:12 -07003853 /*
3854 * Ensure that the commands in the batch buffer are
3855 * finished before the interrupt fires
3856 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003857 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003858
Chris Wilson3cce4692010-10-27 16:11:02 +01003859 if (i915_add_request(dev, file, request, ring))
3860 ring->outstanding_lazy_request = true;
3861 else
3862 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003863
Eric Anholt673a3942008-07-30 12:06:12 -07003864err:
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003865 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson7e318e12010-10-27 13:43:39 +01003866 if (object_list[i] == NULL)
3867 break;
3868
3869 to_intel_bo(object_list[i])->in_execbuffer = false;
Julia Lawallaad87df2008-12-21 16:28:47 +01003870 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003871 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003872
Eric Anholt673a3942008-07-30 12:06:12 -07003873 mutex_unlock(&dev->struct_mutex);
3874
Chris Wilson93533c22010-01-31 10:40:48 +00003875pre_mutex_err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003876 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003877 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003878 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003879
3880 return ret;
3881}
3882
Jesse Barnes76446ca2009-12-17 22:05:42 -05003883/*
3884 * Legacy execbuffer just creates an exec2 list from the original exec object
3885 * list array and passes it to the real function.
3886 */
3887int
3888i915_gem_execbuffer(struct drm_device *dev, void *data,
3889 struct drm_file *file_priv)
3890{
3891 struct drm_i915_gem_execbuffer *args = data;
3892 struct drm_i915_gem_execbuffer2 exec2;
3893 struct drm_i915_gem_exec_object *exec_list = NULL;
3894 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3895 int ret, i;
3896
3897#if WATCH_EXEC
3898 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3899 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3900#endif
3901
3902 if (args->buffer_count < 1) {
3903 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3904 return -EINVAL;
3905 }
3906
3907 /* Copy in the exec list from userland */
3908 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3909 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3910 if (exec_list == NULL || exec2_list == NULL) {
3911 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3912 args->buffer_count);
3913 drm_free_large(exec_list);
3914 drm_free_large(exec2_list);
3915 return -ENOMEM;
3916 }
3917 ret = copy_from_user(exec_list,
3918 (struct drm_i915_relocation_entry __user *)
3919 (uintptr_t) args->buffers_ptr,
3920 sizeof(*exec_list) * args->buffer_count);
3921 if (ret != 0) {
3922 DRM_ERROR("copy %d exec entries failed %d\n",
3923 args->buffer_count, ret);
3924 drm_free_large(exec_list);
3925 drm_free_large(exec2_list);
3926 return -EFAULT;
3927 }
3928
3929 for (i = 0; i < args->buffer_count; i++) {
3930 exec2_list[i].handle = exec_list[i].handle;
3931 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3932 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3933 exec2_list[i].alignment = exec_list[i].alignment;
3934 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003935 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05003936 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3937 else
3938 exec2_list[i].flags = 0;
3939 }
3940
3941 exec2.buffers_ptr = args->buffers_ptr;
3942 exec2.buffer_count = args->buffer_count;
3943 exec2.batch_start_offset = args->batch_start_offset;
3944 exec2.batch_len = args->batch_len;
3945 exec2.DR1 = args->DR1;
3946 exec2.DR4 = args->DR4;
3947 exec2.num_cliprects = args->num_cliprects;
3948 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003949 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003950
3951 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3952 if (!ret) {
3953 /* Copy the new buffer offsets back to the user's exec list. */
3954 for (i = 0; i < args->buffer_count; i++)
3955 exec_list[i].offset = exec2_list[i].offset;
3956 /* ... and back out to userspace */
3957 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3958 (uintptr_t) args->buffers_ptr,
3959 exec_list,
3960 sizeof(*exec_list) * args->buffer_count);
3961 if (ret) {
3962 ret = -EFAULT;
3963 DRM_ERROR("failed to copy %d exec entries "
3964 "back to user (%d)\n",
3965 args->buffer_count, ret);
3966 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003967 }
3968
3969 drm_free_large(exec_list);
3970 drm_free_large(exec2_list);
3971 return ret;
3972}
3973
3974int
3975i915_gem_execbuffer2(struct drm_device *dev, void *data,
3976 struct drm_file *file_priv)
3977{
3978 struct drm_i915_gem_execbuffer2 *args = data;
3979 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3980 int ret;
3981
3982#if WATCH_EXEC
3983 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3984 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3985#endif
3986
3987 if (args->buffer_count < 1) {
3988 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3989 return -EINVAL;
3990 }
3991
3992 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3993 if (exec2_list == NULL) {
3994 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3995 args->buffer_count);
3996 return -ENOMEM;
3997 }
3998 ret = copy_from_user(exec2_list,
3999 (struct drm_i915_relocation_entry __user *)
4000 (uintptr_t) args->buffers_ptr,
4001 sizeof(*exec2_list) * args->buffer_count);
4002 if (ret != 0) {
4003 DRM_ERROR("copy %d exec entries failed %d\n",
4004 args->buffer_count, ret);
4005 drm_free_large(exec2_list);
4006 return -EFAULT;
4007 }
4008
4009 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4010 if (!ret) {
4011 /* Copy the new buffer offsets back to the user's exec list. */
4012 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4013 (uintptr_t) args->buffers_ptr,
4014 exec2_list,
4015 sizeof(*exec2_list) * args->buffer_count);
4016 if (ret) {
4017 ret = -EFAULT;
4018 DRM_ERROR("failed to copy %d exec entries "
4019 "back to user (%d)\n",
4020 args->buffer_count, ret);
4021 }
4022 }
4023
4024 drm_free_large(exec2_list);
4025 return ret;
4026}
4027
Eric Anholt673a3942008-07-30 12:06:12 -07004028int
4029i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4030{
4031 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004032 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004033 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004034 int ret;
4035
Daniel Vetter778c3542010-05-13 11:49:44 +02004036 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01004037 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004038
4039 if (obj_priv->gtt_space != NULL) {
4040 if (alignment == 0)
4041 alignment = i915_gem_get_gtt_alignment(obj);
4042 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004043 WARN(obj_priv->pin_count,
4044 "bo is already pinned with incorrect alignment:"
4045 " offset=%x, req.alignment=%x\n",
4046 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004047 ret = i915_gem_object_unbind(obj);
4048 if (ret)
4049 return ret;
4050 }
4051 }
4052
Eric Anholt673a3942008-07-30 12:06:12 -07004053 if (obj_priv->gtt_space == NULL) {
4054 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004055 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004056 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004057 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004058
Eric Anholt673a3942008-07-30 12:06:12 -07004059 obj_priv->pin_count++;
4060
4061 /* If the object is not active and not pending a flush,
4062 * remove it from the inactive list
4063 */
4064 if (obj_priv->pin_count == 1) {
Chris Wilson73aa8082010-09-30 11:46:12 +01004065 i915_gem_info_add_pin(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004066 if (!obj_priv->active)
Chris Wilson69dc4982010-10-19 10:36:51 +01004067 list_move_tail(&obj_priv->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004068 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004069 }
Eric Anholt673a3942008-07-30 12:06:12 -07004070
Chris Wilson23bc5982010-09-29 16:10:57 +01004071 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004072 return 0;
4073}
4074
4075void
4076i915_gem_object_unpin(struct drm_gem_object *obj)
4077{
4078 struct drm_device *dev = obj->dev;
4079 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004080 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004081
Chris Wilson23bc5982010-09-29 16:10:57 +01004082 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004083 obj_priv->pin_count--;
4084 BUG_ON(obj_priv->pin_count < 0);
4085 BUG_ON(obj_priv->gtt_space == NULL);
4086
4087 /* If the object is no longer pinned, and is
4088 * neither active nor being flushed, then stick it on
4089 * the inactive list
4090 */
4091 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004092 if (!obj_priv->active)
Chris Wilson69dc4982010-10-19 10:36:51 +01004093 list_move_tail(&obj_priv->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07004094 &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01004095 i915_gem_info_remove_pin(dev_priv, obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07004096 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004097 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004098}
4099
4100int
4101i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4102 struct drm_file *file_priv)
4103{
4104 struct drm_i915_gem_pin *args = data;
4105 struct drm_gem_object *obj;
4106 struct drm_i915_gem_object *obj_priv;
4107 int ret;
4108
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004109 ret = i915_mutex_lock_interruptible(dev);
4110 if (ret)
4111 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004112
4113 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4114 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004115 ret = -ENOENT;
4116 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004117 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004118 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004119
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004120 if (obj_priv->madv != I915_MADV_WILLNEED) {
4121 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004122 ret = -EINVAL;
4123 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004124 }
4125
Jesse Barnes79e53942008-11-07 14:24:08 -08004126 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4127 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4128 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004129 ret = -EINVAL;
4130 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004131 }
4132
4133 obj_priv->user_pin_count++;
4134 obj_priv->pin_filp = file_priv;
4135 if (obj_priv->user_pin_count == 1) {
4136 ret = i915_gem_object_pin(obj, args->alignment);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004137 if (ret)
4138 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004139 }
4140
4141 /* XXX - flush the CPU caches for pinned objects
4142 * as the X server doesn't manage domains yet
4143 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004144 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004145 args->offset = obj_priv->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004146out:
Eric Anholt673a3942008-07-30 12:06:12 -07004147 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004148unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004149 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004150 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004151}
4152
4153int
4154i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4155 struct drm_file *file_priv)
4156{
4157 struct drm_i915_gem_pin *args = data;
4158 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004159 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004160 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004161
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004162 ret = i915_mutex_lock_interruptible(dev);
4163 if (ret)
4164 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004165
4166 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4167 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004168 ret = -ENOENT;
4169 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004170 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004171 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004172
Jesse Barnes79e53942008-11-07 14:24:08 -08004173 if (obj_priv->pin_filp != file_priv) {
4174 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4175 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004176 ret = -EINVAL;
4177 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004178 }
4179 obj_priv->user_pin_count--;
4180 if (obj_priv->user_pin_count == 0) {
4181 obj_priv->pin_filp = NULL;
4182 i915_gem_object_unpin(obj);
4183 }
Eric Anholt673a3942008-07-30 12:06:12 -07004184
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004185out:
Eric Anholt673a3942008-07-30 12:06:12 -07004186 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004187unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004188 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004189 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004190}
4191
4192int
4193i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4194 struct drm_file *file_priv)
4195{
4196 struct drm_i915_gem_busy *args = data;
4197 struct drm_gem_object *obj;
4198 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004199 int ret;
4200
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004201 ret = i915_mutex_lock_interruptible(dev);
4202 if (ret)
4203 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004204
Eric Anholt673a3942008-07-30 12:06:12 -07004205 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4206 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004207 ret = -ENOENT;
4208 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004209 }
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004210 obj_priv = to_intel_bo(obj);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004211
Chris Wilson0be555b2010-08-04 15:36:30 +01004212 /* Count all active objects as busy, even if they are currently not used
4213 * by the gpu. Users of this interface expect objects to eventually
4214 * become non-busy without any further actions, therefore emit any
4215 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004216 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004217 args->busy = obj_priv->active;
4218 if (args->busy) {
4219 /* Unconditionally flush objects, even when the gpu still uses this
4220 * object. Userspace calling this function indicates that it wants to
4221 * use this buffer rather sooner than later, so issuing the required
4222 * flush earlier is beneficial.
4223 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004224 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4225 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004226 obj_priv->ring,
4227 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004228
4229 /* Update the active list for the hardware's current position.
4230 * Otherwise this only updates on a delayed timer or when irqs
4231 * are actually unmasked, and our working set ends up being
4232 * larger than required.
4233 */
4234 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4235
4236 args->busy = obj_priv->active;
4237 }
Eric Anholt673a3942008-07-30 12:06:12 -07004238
4239 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004240unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004241 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004242 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004243}
4244
4245int
4246i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4247 struct drm_file *file_priv)
4248{
4249 return i915_gem_ring_throttle(dev, file_priv);
4250}
4251
Chris Wilson3ef94da2009-09-14 16:50:29 +01004252int
4253i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4254 struct drm_file *file_priv)
4255{
4256 struct drm_i915_gem_madvise *args = data;
4257 struct drm_gem_object *obj;
4258 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004259 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004260
4261 switch (args->madv) {
4262 case I915_MADV_DONTNEED:
4263 case I915_MADV_WILLNEED:
4264 break;
4265 default:
4266 return -EINVAL;
4267 }
4268
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004269 ret = i915_mutex_lock_interruptible(dev);
4270 if (ret)
4271 return ret;
4272
Chris Wilson3ef94da2009-09-14 16:50:29 +01004273 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4274 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004275 ret = -ENOENT;
4276 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004277 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004278 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004279
4280 if (obj_priv->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004281 ret = -EINVAL;
4282 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004283 }
4284
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004285 if (obj_priv->madv != __I915_MADV_PURGED)
4286 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004287
Chris Wilson2d7ef392009-09-20 23:13:10 +01004288 /* if the object is no longer bound, discard its backing storage */
4289 if (i915_gem_object_is_purgeable(obj_priv) &&
4290 obj_priv->gtt_space == NULL)
4291 i915_gem_object_truncate(obj);
4292
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004293 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4294
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004295out:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004296 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004297unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004298 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004299 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004300}
4301
Daniel Vetterac52bc52010-04-09 19:05:06 +00004302struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4303 size_t size)
4304{
Chris Wilson73aa8082010-09-30 11:46:12 +01004305 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004306 struct drm_i915_gem_object *obj;
4307
4308 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4309 if (obj == NULL)
4310 return NULL;
4311
4312 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4313 kfree(obj);
4314 return NULL;
4315 }
4316
Chris Wilson73aa8082010-09-30 11:46:12 +01004317 i915_gem_info_add_obj(dev_priv, size);
4318
Daniel Vetterc397b902010-04-09 19:05:07 +00004319 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4320 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4321
4322 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004323 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004324 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01004325 INIT_LIST_HEAD(&obj->mm_list);
4326 INIT_LIST_HEAD(&obj->ring_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004327 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004328 obj->madv = I915_MADV_WILLNEED;
4329
Daniel Vetterc397b902010-04-09 19:05:07 +00004330 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004331}
4332
Eric Anholt673a3942008-07-30 12:06:12 -07004333int i915_gem_init_object(struct drm_gem_object *obj)
4334{
Daniel Vetterc397b902010-04-09 19:05:07 +00004335 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004336
Eric Anholt673a3942008-07-30 12:06:12 -07004337 return 0;
4338}
4339
Chris Wilsonbe726152010-07-23 23:18:50 +01004340static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4341{
4342 struct drm_device *dev = obj->dev;
4343 drm_i915_private_t *dev_priv = dev->dev_private;
4344 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4345 int ret;
4346
4347 ret = i915_gem_object_unbind(obj);
4348 if (ret == -ERESTARTSYS) {
Chris Wilson69dc4982010-10-19 10:36:51 +01004349 list_move(&obj_priv->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01004350 &dev_priv->mm.deferred_free_list);
4351 return;
4352 }
4353
4354 if (obj_priv->mmap_offset)
4355 i915_gem_free_mmap_offset(obj);
4356
4357 drm_gem_object_release(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01004358 i915_gem_info_remove_obj(dev_priv, obj->size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004359
4360 kfree(obj_priv->page_cpu_valid);
4361 kfree(obj_priv->bit_17);
4362 kfree(obj_priv);
4363}
4364
Eric Anholt673a3942008-07-30 12:06:12 -07004365void i915_gem_free_object(struct drm_gem_object *obj)
4366{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004367 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004368 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004369
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004370 trace_i915_gem_object_destroy(obj);
4371
Eric Anholt673a3942008-07-30 12:06:12 -07004372 while (obj_priv->pin_count > 0)
4373 i915_gem_object_unpin(obj);
4374
Dave Airlie71acb5e2008-12-30 20:31:46 +10004375 if (obj_priv->phys_obj)
4376 i915_gem_detach_phys_object(dev, obj);
4377
Chris Wilsonbe726152010-07-23 23:18:50 +01004378 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004379}
4380
Jesse Barnes5669fca2009-02-17 15:13:31 -08004381int
Eric Anholt673a3942008-07-30 12:06:12 -07004382i915_gem_idle(struct drm_device *dev)
4383{
4384 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004385 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004386
Keith Packard6dbe2772008-10-14 21:41:13 -07004387 mutex_lock(&dev->struct_mutex);
4388
Chris Wilson87acb0a2010-10-19 10:13:00 +01004389 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004390 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004391 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004392 }
Eric Anholt673a3942008-07-30 12:06:12 -07004393
Chris Wilson29105cc2010-01-07 10:39:13 +00004394 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004395 if (ret) {
4396 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004397 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004398 }
Eric Anholt673a3942008-07-30 12:06:12 -07004399
Chris Wilson29105cc2010-01-07 10:39:13 +00004400 /* Under UMS, be paranoid and evict. */
4401 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004402 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004403 if (ret) {
4404 mutex_unlock(&dev->struct_mutex);
4405 return ret;
4406 }
4407 }
4408
4409 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4410 * We need to replace this with a semaphore, or something.
4411 * And not confound mm.suspended!
4412 */
4413 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004414 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004415
4416 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004417 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004418
Keith Packard6dbe2772008-10-14 21:41:13 -07004419 mutex_unlock(&dev->struct_mutex);
4420
Chris Wilson29105cc2010-01-07 10:39:13 +00004421 /* Cancel the retire work handler, which should be idle now. */
4422 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4423
Eric Anholt673a3942008-07-30 12:06:12 -07004424 return 0;
4425}
4426
Jesse Barnese552eb72010-04-21 11:39:23 -07004427/*
4428 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4429 * over cache flushing.
4430 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004431static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004432i915_gem_init_pipe_control(struct drm_device *dev)
4433{
4434 drm_i915_private_t *dev_priv = dev->dev_private;
4435 struct drm_gem_object *obj;
4436 struct drm_i915_gem_object *obj_priv;
4437 int ret;
4438
Eric Anholt34dc4d42010-05-07 14:30:03 -07004439 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004440 if (obj == NULL) {
4441 DRM_ERROR("Failed to allocate seqno page\n");
4442 ret = -ENOMEM;
4443 goto err;
4444 }
4445 obj_priv = to_intel_bo(obj);
4446 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4447
4448 ret = i915_gem_object_pin(obj, 4096);
4449 if (ret)
4450 goto err_unref;
4451
4452 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4453 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4454 if (dev_priv->seqno_page == NULL)
4455 goto err_unpin;
4456
4457 dev_priv->seqno_obj = obj;
4458 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4459
4460 return 0;
4461
4462err_unpin:
4463 i915_gem_object_unpin(obj);
4464err_unref:
4465 drm_gem_object_unreference(obj);
4466err:
4467 return ret;
4468}
4469
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004470
4471static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004472i915_gem_cleanup_pipe_control(struct drm_device *dev)
4473{
4474 drm_i915_private_t *dev_priv = dev->dev_private;
4475 struct drm_gem_object *obj;
4476 struct drm_i915_gem_object *obj_priv;
4477
4478 obj = dev_priv->seqno_obj;
4479 obj_priv = to_intel_bo(obj);
4480 kunmap(obj_priv->pages[0]);
4481 i915_gem_object_unpin(obj);
4482 drm_gem_object_unreference(obj);
4483 dev_priv->seqno_obj = NULL;
4484
4485 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004486}
4487
Eric Anholt673a3942008-07-30 12:06:12 -07004488int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004489i915_gem_init_ringbuffer(struct drm_device *dev)
4490{
4491 drm_i915_private_t *dev_priv = dev->dev_private;
4492 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004493
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004494 if (HAS_PIPE_CONTROL(dev)) {
4495 ret = i915_gem_init_pipe_control(dev);
4496 if (ret)
4497 return ret;
4498 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004499
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004500 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004501 if (ret)
4502 goto cleanup_pipe_control;
4503
4504 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004505 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004506 if (ret)
4507 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004508 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004509
Chris Wilson549f7362010-10-19 11:19:32 +01004510 if (HAS_BLT(dev)) {
4511 ret = intel_init_blt_ring_buffer(dev);
4512 if (ret)
4513 goto cleanup_bsd_ring;
4514 }
4515
Chris Wilson6f392d52010-08-07 11:01:22 +01004516 dev_priv->next_seqno = 1;
4517
Chris Wilson68f95ba2010-05-27 13:18:22 +01004518 return 0;
4519
Chris Wilson549f7362010-10-19 11:19:32 +01004520cleanup_bsd_ring:
Chris Wilson78501ea2010-10-27 12:18:21 +01004521 intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004522cleanup_render_ring:
Chris Wilson78501ea2010-10-27 12:18:21 +01004523 intel_cleanup_ring_buffer(&dev_priv->render_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004524cleanup_pipe_control:
4525 if (HAS_PIPE_CONTROL(dev))
4526 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004527 return ret;
4528}
4529
4530void
4531i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4532{
4533 drm_i915_private_t *dev_priv = dev->dev_private;
4534
Chris Wilson78501ea2010-10-27 12:18:21 +01004535 intel_cleanup_ring_buffer(&dev_priv->render_ring);
4536 intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
4537 intel_cleanup_ring_buffer(&dev_priv->blt_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004538 if (HAS_PIPE_CONTROL(dev))
4539 i915_gem_cleanup_pipe_control(dev);
4540}
4541
4542int
Eric Anholt673a3942008-07-30 12:06:12 -07004543i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4544 struct drm_file *file_priv)
4545{
4546 drm_i915_private_t *dev_priv = dev->dev_private;
4547 int ret;
4548
Jesse Barnes79e53942008-11-07 14:24:08 -08004549 if (drm_core_check_feature(dev, DRIVER_MODESET))
4550 return 0;
4551
Ben Gamariba1234d2009-09-14 17:48:47 -04004552 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004553 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004554 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004555 }
4556
Eric Anholt673a3942008-07-30 12:06:12 -07004557 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004558 dev_priv->mm.suspended = 0;
4559
4560 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004561 if (ret != 0) {
4562 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004563 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004564 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004565
Chris Wilson69dc4982010-10-19 10:36:51 +01004566 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004567 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004568 BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004569 BUG_ON(!list_empty(&dev_priv->blt_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004570 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4571 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004572 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004573 BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004574 BUG_ON(!list_empty(&dev_priv->blt_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004575 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004576
Chris Wilson5f353082010-06-07 14:03:03 +01004577 ret = drm_irq_install(dev);
4578 if (ret)
4579 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004580
Eric Anholt673a3942008-07-30 12:06:12 -07004581 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004582
4583cleanup_ringbuffer:
4584 mutex_lock(&dev->struct_mutex);
4585 i915_gem_cleanup_ringbuffer(dev);
4586 dev_priv->mm.suspended = 1;
4587 mutex_unlock(&dev->struct_mutex);
4588
4589 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004590}
4591
4592int
4593i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4594 struct drm_file *file_priv)
4595{
Jesse Barnes79e53942008-11-07 14:24:08 -08004596 if (drm_core_check_feature(dev, DRIVER_MODESET))
4597 return 0;
4598
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004599 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004600 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004601}
4602
4603void
4604i915_gem_lastclose(struct drm_device *dev)
4605{
4606 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004607
Eric Anholte806b492009-01-22 09:56:58 -08004608 if (drm_core_check_feature(dev, DRIVER_MODESET))
4609 return;
4610
Keith Packard6dbe2772008-10-14 21:41:13 -07004611 ret = i915_gem_idle(dev);
4612 if (ret)
4613 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004614}
4615
Chris Wilson64193402010-10-24 12:38:05 +01004616static void
4617init_ring_lists(struct intel_ring_buffer *ring)
4618{
4619 INIT_LIST_HEAD(&ring->active_list);
4620 INIT_LIST_HEAD(&ring->request_list);
4621 INIT_LIST_HEAD(&ring->gpu_write_list);
4622}
4623
Eric Anholt673a3942008-07-30 12:06:12 -07004624void
4625i915_gem_load(struct drm_device *dev)
4626{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004627 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004628 drm_i915_private_t *dev_priv = dev->dev_private;
4629
Chris Wilson69dc4982010-10-19 10:36:51 +01004630 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004631 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
4632 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004633 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004634 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004635 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Chris Wilson64193402010-10-24 12:38:05 +01004636 init_ring_lists(&dev_priv->render_ring);
4637 init_ring_lists(&dev_priv->bsd_ring);
4638 init_ring_lists(&dev_priv->blt_ring);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004639 for (i = 0; i < 16; i++)
4640 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004641 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4642 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004643 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004644 spin_lock(&shrink_list_lock);
4645 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4646 spin_unlock(&shrink_list_lock);
4647
Dave Airlie94400122010-07-20 13:15:31 +10004648 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4649 if (IS_GEN3(dev)) {
4650 u32 tmp = I915_READ(MI_ARB_STATE);
4651 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4652 /* arb state is a masked write, so set bit + bit in mask */
4653 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4654 I915_WRITE(MI_ARB_STATE, tmp);
4655 }
4656 }
4657
Jesse Barnesde151cf2008-11-12 10:03:55 -08004658 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004659 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4660 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004661
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004662 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004663 dev_priv->num_fence_regs = 16;
4664 else
4665 dev_priv->num_fence_regs = 8;
4666
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004667 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004668 switch (INTEL_INFO(dev)->gen) {
4669 case 6:
4670 for (i = 0; i < 16; i++)
4671 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4672 break;
4673 case 5:
4674 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004675 for (i = 0; i < 16; i++)
4676 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004677 break;
4678 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004679 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4680 for (i = 0; i < 8; i++)
4681 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004682 case 2:
4683 for (i = 0; i < 8; i++)
4684 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4685 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004686 }
Eric Anholt673a3942008-07-30 12:06:12 -07004687 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004688 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004689}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004690
4691/*
4692 * Create a physically contiguous memory object for this object
4693 * e.g. for cursor + overlay regs
4694 */
Chris Wilson995b6762010-08-20 13:23:26 +01004695static int i915_gem_init_phys_object(struct drm_device *dev,
4696 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004697{
4698 drm_i915_private_t *dev_priv = dev->dev_private;
4699 struct drm_i915_gem_phys_object *phys_obj;
4700 int ret;
4701
4702 if (dev_priv->mm.phys_objs[id - 1] || !size)
4703 return 0;
4704
Eric Anholt9a298b22009-03-24 12:23:04 -07004705 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004706 if (!phys_obj)
4707 return -ENOMEM;
4708
4709 phys_obj->id = id;
4710
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004711 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004712 if (!phys_obj->handle) {
4713 ret = -ENOMEM;
4714 goto kfree_obj;
4715 }
4716#ifdef CONFIG_X86
4717 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4718#endif
4719
4720 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4721
4722 return 0;
4723kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004724 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004725 return ret;
4726}
4727
Chris Wilson995b6762010-08-20 13:23:26 +01004728static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004729{
4730 drm_i915_private_t *dev_priv = dev->dev_private;
4731 struct drm_i915_gem_phys_object *phys_obj;
4732
4733 if (!dev_priv->mm.phys_objs[id - 1])
4734 return;
4735
4736 phys_obj = dev_priv->mm.phys_objs[id - 1];
4737 if (phys_obj->cur_obj) {
4738 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4739 }
4740
4741#ifdef CONFIG_X86
4742 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4743#endif
4744 drm_pci_free(dev, phys_obj->handle);
4745 kfree(phys_obj);
4746 dev_priv->mm.phys_objs[id - 1] = NULL;
4747}
4748
4749void i915_gem_free_all_phys_object(struct drm_device *dev)
4750{
4751 int i;
4752
Dave Airlie260883c2009-01-22 17:58:49 +10004753 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004754 i915_gem_free_phys_object(dev, i);
4755}
4756
4757void i915_gem_detach_phys_object(struct drm_device *dev,
4758 struct drm_gem_object *obj)
4759{
4760 struct drm_i915_gem_object *obj_priv;
4761 int i;
4762 int ret;
4763 int page_count;
4764
Daniel Vetter23010e42010-03-08 13:35:02 +01004765 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004766 if (!obj_priv->phys_obj)
4767 return;
4768
Chris Wilson4bdadb92010-01-27 13:36:32 +00004769 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004770 if (ret)
4771 goto out;
4772
4773 page_count = obj->size / PAGE_SIZE;
4774
4775 for (i = 0; i < page_count; i++) {
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004776 char *dst = kmap_atomic(obj_priv->pages[i]);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004777 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4778
4779 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004780 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004781 }
Eric Anholt856fa192009-03-19 14:10:50 -07004782 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004783 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004784
4785 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004786out:
4787 obj_priv->phys_obj->cur_obj = NULL;
4788 obj_priv->phys_obj = NULL;
4789}
4790
4791int
4792i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004793 struct drm_gem_object *obj,
4794 int id,
4795 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004796{
4797 drm_i915_private_t *dev_priv = dev->dev_private;
4798 struct drm_i915_gem_object *obj_priv;
4799 int ret = 0;
4800 int page_count;
4801 int i;
4802
4803 if (id > I915_MAX_PHYS_OBJECT)
4804 return -EINVAL;
4805
Daniel Vetter23010e42010-03-08 13:35:02 +01004806 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004807
4808 if (obj_priv->phys_obj) {
4809 if (obj_priv->phys_obj->id == id)
4810 return 0;
4811 i915_gem_detach_phys_object(dev, obj);
4812 }
4813
Dave Airlie71acb5e2008-12-30 20:31:46 +10004814 /* create a new object */
4815 if (!dev_priv->mm.phys_objs[id - 1]) {
4816 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004817 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004818 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004819 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004820 goto out;
4821 }
4822 }
4823
4824 /* bind to the object */
4825 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4826 obj_priv->phys_obj->cur_obj = obj;
4827
Chris Wilson4bdadb92010-01-27 13:36:32 +00004828 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004829 if (ret) {
4830 DRM_ERROR("failed to get page list\n");
4831 goto out;
4832 }
4833
4834 page_count = obj->size / PAGE_SIZE;
4835
4836 for (i = 0; i < page_count; i++) {
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004837 char *src = kmap_atomic(obj_priv->pages[i]);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004838 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4839
4840 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004841 kunmap_atomic(src);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004842 }
4843
Chris Wilsond78b47b2009-06-17 21:52:49 +01004844 i915_gem_object_put_pages(obj);
4845
Dave Airlie71acb5e2008-12-30 20:31:46 +10004846 return 0;
4847out:
4848 return ret;
4849}
4850
4851static int
4852i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4853 struct drm_i915_gem_pwrite *args,
4854 struct drm_file *file_priv)
4855{
Daniel Vetter23010e42010-03-08 13:35:02 +01004856 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004857 void *obj_addr;
4858 int ret;
4859 char __user *user_data;
4860
4861 user_data = (char __user *) (uintptr_t) args->data_ptr;
4862 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4863
Zhao Yakui44d98a62009-10-09 11:39:40 +08004864 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004865 ret = copy_from_user(obj_addr, user_data, args->size);
4866 if (ret)
4867 return -EFAULT;
4868
4869 drm_agp_chipset_flush(dev);
4870 return 0;
4871}
Eric Anholtb9624422009-06-03 07:27:35 +00004872
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004873void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004874{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004875 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004876
4877 /* Clean up our request list when the client is going away, so that
4878 * later retire_requests won't dereference our soon-to-be-gone
4879 * file_priv.
4880 */
Chris Wilson1c255952010-09-26 11:03:27 +01004881 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004882 while (!list_empty(&file_priv->mm.request_list)) {
4883 struct drm_i915_gem_request *request;
4884
4885 request = list_first_entry(&file_priv->mm.request_list,
4886 struct drm_i915_gem_request,
4887 client_list);
4888 list_del(&request->client_list);
4889 request->file_priv = NULL;
4890 }
Chris Wilson1c255952010-09-26 11:03:27 +01004891 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004892}
Chris Wilson31169712009-09-14 16:50:28 +01004893
Chris Wilson31169712009-09-14 16:50:28 +01004894static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004895i915_gpu_is_active(struct drm_device *dev)
4896{
4897 drm_i915_private_t *dev_priv = dev->dev_private;
4898 int lists_empty;
4899
Chris Wilson1637ef42010-04-20 17:10:35 +01004900 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson87acb0a2010-10-19 10:13:00 +01004901 list_empty(&dev_priv->render_ring.active_list) &&
Chris Wilson549f7362010-10-19 11:19:32 +01004902 list_empty(&dev_priv->bsd_ring.active_list) &&
4903 list_empty(&dev_priv->blt_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004904
4905 return !lists_empty;
4906}
4907
4908static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004909i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004910{
4911 drm_i915_private_t *dev_priv, *next_dev;
4912 struct drm_i915_gem_object *obj_priv, *next_obj;
4913 int cnt = 0;
4914 int would_deadlock = 1;
4915
4916 /* "fast-path" to count number of available objects */
4917 if (nr_to_scan == 0) {
4918 spin_lock(&shrink_list_lock);
4919 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4920 struct drm_device *dev = dev_priv->dev;
4921
4922 if (mutex_trylock(&dev->struct_mutex)) {
4923 list_for_each_entry(obj_priv,
4924 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01004925 mm_list)
Chris Wilson31169712009-09-14 16:50:28 +01004926 cnt++;
4927 mutex_unlock(&dev->struct_mutex);
4928 }
4929 }
4930 spin_unlock(&shrink_list_lock);
4931
4932 return (cnt / 100) * sysctl_vfs_cache_pressure;
4933 }
4934
4935 spin_lock(&shrink_list_lock);
4936
Chris Wilson1637ef42010-04-20 17:10:35 +01004937rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004938 /* first scan for clean buffers */
4939 list_for_each_entry_safe(dev_priv, next_dev,
4940 &shrink_list, mm.shrink_list) {
4941 struct drm_device *dev = dev_priv->dev;
4942
4943 if (! mutex_trylock(&dev->struct_mutex))
4944 continue;
4945
4946 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004947 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004948
Chris Wilson31169712009-09-14 16:50:28 +01004949 list_for_each_entry_safe(obj_priv, next_obj,
4950 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01004951 mm_list) {
Chris Wilson31169712009-09-14 16:50:28 +01004952 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004953 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004954 if (--nr_to_scan <= 0)
4955 break;
4956 }
4957 }
4958
4959 spin_lock(&shrink_list_lock);
4960 mutex_unlock(&dev->struct_mutex);
4961
Chris Wilson963b4832009-09-20 23:03:54 +01004962 would_deadlock = 0;
4963
Chris Wilson31169712009-09-14 16:50:28 +01004964 if (nr_to_scan <= 0)
4965 break;
4966 }
4967
4968 /* second pass, evict/count anything still on the inactive list */
4969 list_for_each_entry_safe(dev_priv, next_dev,
4970 &shrink_list, mm.shrink_list) {
4971 struct drm_device *dev = dev_priv->dev;
4972
4973 if (! mutex_trylock(&dev->struct_mutex))
4974 continue;
4975
4976 spin_unlock(&shrink_list_lock);
4977
4978 list_for_each_entry_safe(obj_priv, next_obj,
4979 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01004980 mm_list) {
Chris Wilson31169712009-09-14 16:50:28 +01004981 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004982 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004983 nr_to_scan--;
4984 } else
4985 cnt++;
4986 }
4987
4988 spin_lock(&shrink_list_lock);
4989 mutex_unlock(&dev->struct_mutex);
4990
4991 would_deadlock = 0;
4992 }
4993
Chris Wilson1637ef42010-04-20 17:10:35 +01004994 if (nr_to_scan) {
4995 int active = 0;
4996
4997 /*
4998 * We are desperate for pages, so as a last resort, wait
4999 * for the GPU to finish and discard whatever we can.
5000 * This has a dramatic impact to reduce the number of
5001 * OOM-killer events whilst running the GPU aggressively.
5002 */
5003 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5004 struct drm_device *dev = dev_priv->dev;
5005
5006 if (!mutex_trylock(&dev->struct_mutex))
5007 continue;
5008
5009 spin_unlock(&shrink_list_lock);
5010
5011 if (i915_gpu_is_active(dev)) {
5012 i915_gpu_idle(dev);
5013 active++;
5014 }
5015
5016 spin_lock(&shrink_list_lock);
5017 mutex_unlock(&dev->struct_mutex);
5018 }
5019
5020 if (active)
5021 goto rescan;
5022 }
5023
Chris Wilson31169712009-09-14 16:50:28 +01005024 spin_unlock(&shrink_list_lock);
5025
5026 if (would_deadlock)
5027 return -1;
5028 else if (cnt > 0)
5029 return (cnt / 100) * sysctl_vfs_cache_pressure;
5030 else
5031 return 0;
5032}
5033
5034static struct shrinker shrinker = {
5035 .shrink = i915_gem_shrink,
5036 .seeks = DEFAULT_SEEKS,
5037};
5038
5039__init void
5040i915_gem_shrinker_init(void)
5041{
5042 register_shrinker(&shrinker);
5043}
5044
5045__exit void
5046i915_gem_shrinker_exit(void)
5047{
5048 unregister_shrinker(&shrinker);
5049}