blob: b918ba3640f9115dd829ec9af4cf83a4a9ddbf49 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Akeem G. Abodunrin4b9ea462013-01-08 18:31:12 +00004 Copyright(c) 2007-2013 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for igb */
29
30#include <linux/vmalloc.h>
31#include <linux/netdevice.h>
32#include <linux/pci.h>
33#include <linux/delay.h>
34#include <linux/interrupt.h>
35#include <linux/if_ether.h>
36#include <linux/ethtool.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040037#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000039#include <linux/pm_runtime.h>
Alexander Duyck1a1c2252012-09-25 00:30:52 +000040#include <linux/highmem.h>
Matthew Vick87371b92013-02-21 03:32:52 +000041#include <linux/mdio.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080042
43#include "igb.h"
44
45struct igb_stats {
46 char stat_string[ETH_GSTRING_LEN];
47 int sizeof_stat;
48 int stat_offset;
49};
50
Alexander Duyck128e45e2009-11-12 18:37:38 +000051#define IGB_STAT(_name, _stat) { \
52 .stat_string = _name, \
53 .sizeof_stat = FIELD_SIZEOF(struct igb_adapter, _stat), \
54 .stat_offset = offsetof(struct igb_adapter, _stat) \
55}
Auke Kok9d5c8242008-01-24 02:22:38 -080056static const struct igb_stats igb_gstrings_stats[] = {
Alexander Duyck128e45e2009-11-12 18:37:38 +000057 IGB_STAT("rx_packets", stats.gprc),
58 IGB_STAT("tx_packets", stats.gptc),
59 IGB_STAT("rx_bytes", stats.gorc),
60 IGB_STAT("tx_bytes", stats.gotc),
61 IGB_STAT("rx_broadcast", stats.bprc),
62 IGB_STAT("tx_broadcast", stats.bptc),
63 IGB_STAT("rx_multicast", stats.mprc),
64 IGB_STAT("tx_multicast", stats.mptc),
65 IGB_STAT("multicast", stats.mprc),
66 IGB_STAT("collisions", stats.colc),
67 IGB_STAT("rx_crc_errors", stats.crcerrs),
68 IGB_STAT("rx_no_buffer_count", stats.rnbc),
69 IGB_STAT("rx_missed_errors", stats.mpc),
70 IGB_STAT("tx_aborted_errors", stats.ecol),
71 IGB_STAT("tx_carrier_errors", stats.tncrs),
72 IGB_STAT("tx_window_errors", stats.latecol),
73 IGB_STAT("tx_abort_late_coll", stats.latecol),
74 IGB_STAT("tx_deferred_ok", stats.dc),
75 IGB_STAT("tx_single_coll_ok", stats.scc),
76 IGB_STAT("tx_multi_coll_ok", stats.mcc),
77 IGB_STAT("tx_timeout_count", tx_timeout_count),
78 IGB_STAT("rx_long_length_errors", stats.roc),
79 IGB_STAT("rx_short_length_errors", stats.ruc),
80 IGB_STAT("rx_align_errors", stats.algnerrc),
81 IGB_STAT("tx_tcp_seg_good", stats.tsctc),
82 IGB_STAT("tx_tcp_seg_failed", stats.tsctfc),
83 IGB_STAT("rx_flow_control_xon", stats.xonrxc),
84 IGB_STAT("rx_flow_control_xoff", stats.xoffrxc),
85 IGB_STAT("tx_flow_control_xon", stats.xontxc),
86 IGB_STAT("tx_flow_control_xoff", stats.xofftxc),
87 IGB_STAT("rx_long_byte_count", stats.gorc),
88 IGB_STAT("tx_dma_out_of_sync", stats.doosync),
89 IGB_STAT("tx_smbus", stats.mgptc),
90 IGB_STAT("rx_smbus", stats.mgprc),
91 IGB_STAT("dropped_smbus", stats.mgpdc),
Carolyn Wyborny0a915b92011-02-26 07:42:37 +000092 IGB_STAT("os2bmc_rx_by_bmc", stats.o2bgptc),
93 IGB_STAT("os2bmc_tx_by_bmc", stats.b2ospc),
94 IGB_STAT("os2bmc_tx_by_host", stats.o2bspc),
95 IGB_STAT("os2bmc_rx_by_host", stats.b2ogprc),
Matthew Vick428f1f72012-12-13 07:20:34 +000096 IGB_STAT("tx_hwtstamp_timeouts", tx_hwtstamp_timeouts),
Matthew Vickfc580752012-12-13 07:20:35 +000097 IGB_STAT("rx_hwtstamp_cleared", rx_hwtstamp_cleared),
Auke Kok9d5c8242008-01-24 02:22:38 -080098};
99
Alexander Duyck128e45e2009-11-12 18:37:38 +0000100#define IGB_NETDEV_STAT(_net_stat) { \
101 .stat_string = __stringify(_net_stat), \
Eric Dumazet12dcd862010-10-15 17:27:10 +0000102 .sizeof_stat = FIELD_SIZEOF(struct rtnl_link_stats64, _net_stat), \
103 .stat_offset = offsetof(struct rtnl_link_stats64, _net_stat) \
Alexander Duyck128e45e2009-11-12 18:37:38 +0000104}
105static const struct igb_stats igb_gstrings_net_stats[] = {
106 IGB_NETDEV_STAT(rx_errors),
107 IGB_NETDEV_STAT(tx_errors),
108 IGB_NETDEV_STAT(tx_dropped),
109 IGB_NETDEV_STAT(rx_length_errors),
110 IGB_NETDEV_STAT(rx_over_errors),
111 IGB_NETDEV_STAT(rx_frame_errors),
112 IGB_NETDEV_STAT(rx_fifo_errors),
113 IGB_NETDEV_STAT(tx_fifo_errors),
114 IGB_NETDEV_STAT(tx_heartbeat_errors)
115};
116
Auke Kok9d5c8242008-01-24 02:22:38 -0800117#define IGB_GLOBAL_STATS_LEN \
Alexander Duyck317f66b2009-10-27 23:46:20 +0000118 (sizeof(igb_gstrings_stats) / sizeof(struct igb_stats))
Alexander Duyck128e45e2009-11-12 18:37:38 +0000119#define IGB_NETDEV_STATS_LEN \
120 (sizeof(igb_gstrings_net_stats) / sizeof(struct igb_stats))
121#define IGB_RX_QUEUE_STATS_LEN \
122 (sizeof(struct igb_rx_queue_stats) / sizeof(u64))
Eric Dumazet12dcd862010-10-15 17:27:10 +0000123
124#define IGB_TX_QUEUE_STATS_LEN 3 /* packets, bytes, restart_queue */
125
Alexander Duyck128e45e2009-11-12 18:37:38 +0000126#define IGB_QUEUE_STATS_LEN \
127 ((((struct igb_adapter *)netdev_priv(netdev))->num_rx_queues * \
128 IGB_RX_QUEUE_STATS_LEN) + \
129 (((struct igb_adapter *)netdev_priv(netdev))->num_tx_queues * \
130 IGB_TX_QUEUE_STATS_LEN))
131#define IGB_STATS_LEN \
132 (IGB_GLOBAL_STATS_LEN + IGB_NETDEV_STATS_LEN + IGB_QUEUE_STATS_LEN)
133
Auke Kok9d5c8242008-01-24 02:22:38 -0800134static const char igb_gstrings_test[][ETH_GSTRING_LEN] = {
135 "Register test (offline)", "Eeprom test (offline)",
136 "Interrupt test (offline)", "Loopback test (offline)",
137 "Link test (on/offline)"
138};
Alexander Duyck317f66b2009-10-27 23:46:20 +0000139#define IGB_TEST_LEN (sizeof(igb_gstrings_test) / ETH_GSTRING_LEN)
Auke Kok9d5c8242008-01-24 02:22:38 -0800140
141static int igb_get_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
142{
143 struct igb_adapter *adapter = netdev_priv(netdev);
144 struct e1000_hw *hw = &adapter->hw;
Akeem G. Abodunrin641ac5c2013-04-24 16:54:50 +0000145 struct e1000_dev_spec_82575 *dev_spec = &hw->dev_spec._82575;
146 struct e1000_sfp_flags *eth_flags = &dev_spec->eth_flags;
Alexander Duyck317f66b2009-10-27 23:46:20 +0000147 u32 status;
Auke Kok9d5c8242008-01-24 02:22:38 -0800148
149 if (hw->phy.media_type == e1000_media_type_copper) {
150
151 ecmd->supported = (SUPPORTED_10baseT_Half |
152 SUPPORTED_10baseT_Full |
153 SUPPORTED_100baseT_Half |
154 SUPPORTED_100baseT_Full |
155 SUPPORTED_1000baseT_Full|
156 SUPPORTED_Autoneg |
Akeem G. Abodunrin42f3c432012-08-17 03:35:07 +0000157 SUPPORTED_TP |
158 SUPPORTED_Pause);
159 ecmd->advertising = ADVERTISED_TP;
Auke Kok9d5c8242008-01-24 02:22:38 -0800160
161 if (hw->mac.autoneg == 1) {
162 ecmd->advertising |= ADVERTISED_Autoneg;
163 /* the e1000 autoneg seems to match ethtool nicely */
164 ecmd->advertising |= hw->phy.autoneg_advertised;
165 }
166
167 ecmd->port = PORT_TP;
168 ecmd->phy_address = hw->phy.addr;
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000169 ecmd->transceiver = XCVR_INTERNAL;
Auke Kok9d5c8242008-01-24 02:22:38 -0800170 } else {
Akeem G. Abodunrin641ac5c2013-04-24 16:54:50 +0000171 ecmd->supported = (SUPPORTED_FIBRE |
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000172 SUPPORTED_Autoneg |
173 SUPPORTED_Pause);
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000174 ecmd->advertising = ADVERTISED_FIBRE;
Akeem G Abodunrin41fcfbe2013-08-30 23:49:36 +0000175
Akeem G. Abodunrin641ac5c2013-04-24 16:54:50 +0000176 if ((eth_flags->e1000_base_lx) || (eth_flags->e1000_base_sx)) {
177 ecmd->supported |= SUPPORTED_1000baseT_Full;
178 ecmd->advertising |= ADVERTISED_1000baseT_Full;
179 }
180 if (eth_flags->e100_base_fx) {
181 ecmd->supported |= SUPPORTED_100baseT_Full;
182 ecmd->advertising |= ADVERTISED_100baseT_Full;
183 }
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000184 if (hw->mac.autoneg == 1)
185 ecmd->advertising |= ADVERTISED_Autoneg;
Auke Kok9d5c8242008-01-24 02:22:38 -0800186
187 ecmd->port = PORT_FIBRE;
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000188 ecmd->transceiver = XCVR_EXTERNAL;
Auke Kok9d5c8242008-01-24 02:22:38 -0800189 }
190
Akeem G. Abodunrin373e6972013-03-29 15:22:17 +0000191 if (hw->mac.autoneg != 1)
192 ecmd->advertising &= ~(ADVERTISED_Pause |
193 ADVERTISED_Asym_Pause);
194
195 if (hw->fc.requested_mode == e1000_fc_full)
196 ecmd->advertising |= ADVERTISED_Pause;
197 else if (hw->fc.requested_mode == e1000_fc_rx_pause)
198 ecmd->advertising |= (ADVERTISED_Pause |
199 ADVERTISED_Asym_Pause);
200 else if (hw->fc.requested_mode == e1000_fc_tx_pause)
201 ecmd->advertising |= ADVERTISED_Asym_Pause;
202 else
203 ecmd->advertising &= ~(ADVERTISED_Pause |
204 ADVERTISED_Asym_Pause);
205
Alexander Duyck317f66b2009-10-27 23:46:20 +0000206 status = rd32(E1000_STATUS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800207
Alexander Duyck317f66b2009-10-27 23:46:20 +0000208 if (status & E1000_STATUS_LU) {
Akeem G Abodunrin41fcfbe2013-08-30 23:49:36 +0000209 if (hw->mac.type == e1000_i354) {
210 if ((status & E1000_STATUS_2P5_SKU) &&
211 !(status & E1000_STATUS_2P5_SKU_OVER)) {
212 ecmd->supported = SUPPORTED_2500baseX_Full;
213 ecmd->advertising = ADVERTISED_2500baseX_Full;
214 ecmd->speed = SPEED_2500;
215 } else {
216 ecmd->supported = SUPPORTED_1000baseT_Full;
217 ecmd->advertising = ADVERTISED_1000baseT_Full;
218 }
219 } else if (status & E1000_STATUS_SPEED_1000) {
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000220 ecmd->speed = SPEED_1000;
Akeem G Abodunrin41fcfbe2013-08-30 23:49:36 +0000221 } else if (status & E1000_STATUS_SPEED_100) {
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000222 ecmd->speed = SPEED_100;
Akeem G Abodunrin41fcfbe2013-08-30 23:49:36 +0000223 } else {
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000224 ecmd->speed = SPEED_10;
Akeem G Abodunrin41fcfbe2013-08-30 23:49:36 +0000225 }
Alexander Duyck317f66b2009-10-27 23:46:20 +0000226 if ((status & E1000_STATUS_FD) ||
227 hw->phy.media_type != e1000_media_type_copper)
Auke Kok9d5c8242008-01-24 02:22:38 -0800228 ecmd->duplex = DUPLEX_FULL;
229 else
230 ecmd->duplex = DUPLEX_HALF;
231 } else {
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000232 ecmd->speed = -1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800233 ecmd->duplex = -1;
234 }
235
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000236 if ((hw->phy.media_type == e1000_media_type_fiber) ||
237 hw->mac.autoneg)
238 ecmd->autoneg = AUTONEG_ENABLE;
239 else
240 ecmd->autoneg = AUTONEG_DISABLE;
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000241
242 /* MDI-X => 2; MDI =>1; Invalid =>0 */
243 if (hw->phy.media_type == e1000_media_type_copper)
244 ecmd->eth_tp_mdix = hw->phy.is_mdix ? ETH_TP_MDI_X :
245 ETH_TP_MDI;
246 else
247 ecmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
248
249 if (hw->phy.mdix == AUTO_ALL_MODES)
250 ecmd->eth_tp_mdix_ctrl = ETH_TP_MDI_AUTO;
251 else
252 ecmd->eth_tp_mdix_ctrl = hw->phy.mdix;
253
Auke Kok9d5c8242008-01-24 02:22:38 -0800254 return 0;
255}
256
257static int igb_set_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
258{
259 struct igb_adapter *adapter = netdev_priv(netdev);
260 struct e1000_hw *hw = &adapter->hw;
261
262 /* When SoL/IDER sessions are active, autoneg/speed/duplex
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000263 * cannot be changed
264 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800265 if (igb_check_reset_block(hw)) {
Jesper Juhld836200a2012-08-01 05:41:30 +0000266 dev_err(&adapter->pdev->dev,
267 "Cannot change link characteristics when SoL/IDER is active.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -0800268 return -EINVAL;
269 }
270
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000271 /* MDI setting is only allowed when autoneg enabled because
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000272 * some hardware doesn't allow MDI setting when speed or
273 * duplex is forced.
274 */
275 if (ecmd->eth_tp_mdix_ctrl) {
276 if (hw->phy.media_type != e1000_media_type_copper)
277 return -EOPNOTSUPP;
278
279 if ((ecmd->eth_tp_mdix_ctrl != ETH_TP_MDI_AUTO) &&
280 (ecmd->autoneg != AUTONEG_ENABLE)) {
281 dev_err(&adapter->pdev->dev, "forcing MDI/MDI-X state is not supported when link speed and/or duplex are forced\n");
282 return -EINVAL;
283 }
284 }
285
Auke Kok9d5c8242008-01-24 02:22:38 -0800286 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
287 msleep(1);
288
289 if (ecmd->autoneg == AUTONEG_ENABLE) {
290 hw->mac.autoneg = 1;
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000291 if (hw->phy.media_type == e1000_media_type_fiber) {
292 hw->phy.autoneg_advertised = ecmd->advertising |
293 ADVERTISED_FIBRE |
294 ADVERTISED_Autoneg;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000295 switch (adapter->link_speed) {
296 case SPEED_2500:
297 hw->phy.autoneg_advertised =
298 ADVERTISED_2500baseX_Full;
299 break;
300 case SPEED_1000:
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000301 hw->phy.autoneg_advertised =
302 ADVERTISED_1000baseT_Full;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000303 break;
304 case SPEED_100:
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000305 hw->phy.autoneg_advertised =
306 ADVERTISED_100baseT_Full;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000307 break;
308 default:
309 break;
310 }
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000311 } else {
312 hw->phy.autoneg_advertised = ecmd->advertising |
313 ADVERTISED_TP |
314 ADVERTISED_Autoneg;
315 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800316 ecmd->advertising = hw->phy.autoneg_advertised;
Alexander Duyck0cce1192009-07-23 18:10:24 +0000317 if (adapter->fc_autoneg)
318 hw->fc.requested_mode = e1000_fc_default;
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000319 } else {
David Decotigny25db0332011-04-27 18:32:39 +0000320 u32 speed = ethtool_cmd_speed(ecmd);
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000321 /* calling this overrides forced MDI setting */
David Decotigny14ad2512011-04-27 18:32:43 +0000322 if (igb_set_spd_dplx(adapter, speed, ecmd->duplex)) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800323 clear_bit(__IGB_RESETTING, &adapter->state);
324 return -EINVAL;
325 }
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000326 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800327
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000328 /* MDI-X => 2; MDI => 1; Auto => 3 */
329 if (ecmd->eth_tp_mdix_ctrl) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000330 /* fix up the value for auto (3 => 0) as zero is mapped
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000331 * internally to auto
332 */
333 if (ecmd->eth_tp_mdix_ctrl == ETH_TP_MDI_AUTO)
334 hw->phy.mdix = AUTO_ALL_MODES;
335 else
336 hw->phy.mdix = ecmd->eth_tp_mdix_ctrl;
337 }
338
Auke Kok9d5c8242008-01-24 02:22:38 -0800339 /* reset the link */
Auke Kok9d5c8242008-01-24 02:22:38 -0800340 if (netif_running(adapter->netdev)) {
341 igb_down(adapter);
342 igb_up(adapter);
343 } else
344 igb_reset(adapter);
345
346 clear_bit(__IGB_RESETTING, &adapter->state);
347 return 0;
348}
349
Nick Nunley31455352010-02-17 01:01:21 +0000350static u32 igb_get_link(struct net_device *netdev)
351{
352 struct igb_adapter *adapter = netdev_priv(netdev);
353 struct e1000_mac_info *mac = &adapter->hw.mac;
354
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000355 /* If the link is not reported up to netdev, interrupts are disabled,
Nick Nunley31455352010-02-17 01:01:21 +0000356 * and so the physical link state may have changed since we last
357 * looked. Set get_link_status to make sure that the true link
358 * state is interrogated, rather than pulling a cached and possibly
359 * stale link state from the driver.
360 */
361 if (!netif_carrier_ok(netdev))
362 mac->get_link_status = 1;
363
364 return igb_has_link(adapter);
365}
366
Auke Kok9d5c8242008-01-24 02:22:38 -0800367static void igb_get_pauseparam(struct net_device *netdev,
368 struct ethtool_pauseparam *pause)
369{
370 struct igb_adapter *adapter = netdev_priv(netdev);
371 struct e1000_hw *hw = &adapter->hw;
372
373 pause->autoneg =
374 (adapter->fc_autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE);
375
Alexander Duyck0cce1192009-07-23 18:10:24 +0000376 if (hw->fc.current_mode == e1000_fc_rx_pause)
Auke Kok9d5c8242008-01-24 02:22:38 -0800377 pause->rx_pause = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +0000378 else if (hw->fc.current_mode == e1000_fc_tx_pause)
Auke Kok9d5c8242008-01-24 02:22:38 -0800379 pause->tx_pause = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +0000380 else if (hw->fc.current_mode == e1000_fc_full) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800381 pause->rx_pause = 1;
382 pause->tx_pause = 1;
383 }
384}
385
386static int igb_set_pauseparam(struct net_device *netdev,
387 struct ethtool_pauseparam *pause)
388{
389 struct igb_adapter *adapter = netdev_priv(netdev);
390 struct e1000_hw *hw = &adapter->hw;
391 int retval = 0;
392
Akeem G. Abodunrin373e6972013-03-29 15:22:17 +0000393 /* 100basefx does not support setting link flow control */
394 if (hw->dev_spec._82575.eth_flags.e100_base_fx)
395 return -EINVAL;
396
Auke Kok9d5c8242008-01-24 02:22:38 -0800397 adapter->fc_autoneg = pause->autoneg;
398
399 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
400 msleep(1);
401
Auke Kok9d5c8242008-01-24 02:22:38 -0800402 if (adapter->fc_autoneg == AUTONEG_ENABLE) {
Alexander Duyck0cce1192009-07-23 18:10:24 +0000403 hw->fc.requested_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -0800404 if (netif_running(adapter->netdev)) {
405 igb_down(adapter);
406 igb_up(adapter);
Alexander Duyck317f66b2009-10-27 23:46:20 +0000407 } else {
Auke Kok9d5c8242008-01-24 02:22:38 -0800408 igb_reset(adapter);
Alexander Duyck317f66b2009-10-27 23:46:20 +0000409 }
Alexander Duyck0cce1192009-07-23 18:10:24 +0000410 } else {
411 if (pause->rx_pause && pause->tx_pause)
412 hw->fc.requested_mode = e1000_fc_full;
413 else if (pause->rx_pause && !pause->tx_pause)
414 hw->fc.requested_mode = e1000_fc_rx_pause;
415 else if (!pause->rx_pause && pause->tx_pause)
416 hw->fc.requested_mode = e1000_fc_tx_pause;
417 else if (!pause->rx_pause && !pause->tx_pause)
418 hw->fc.requested_mode = e1000_fc_none;
419
420 hw->fc.current_mode = hw->fc.requested_mode;
421
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000422 retval = ((hw->phy.media_type == e1000_media_type_copper) ?
423 igb_force_mac_fc(hw) : igb_setup_link(hw));
Alexander Duyck0cce1192009-07-23 18:10:24 +0000424 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800425
426 clear_bit(__IGB_RESETTING, &adapter->state);
427 return retval;
428}
429
Auke Kok9d5c8242008-01-24 02:22:38 -0800430static u32 igb_get_msglevel(struct net_device *netdev)
431{
432 struct igb_adapter *adapter = netdev_priv(netdev);
433 return adapter->msg_enable;
434}
435
436static void igb_set_msglevel(struct net_device *netdev, u32 data)
437{
438 struct igb_adapter *adapter = netdev_priv(netdev);
439 adapter->msg_enable = data;
440}
441
442static int igb_get_regs_len(struct net_device *netdev)
443{
Koki Sanagi7e3b4ff2012-02-15 14:45:39 +0000444#define IGB_REGS_LEN 739
Auke Kok9d5c8242008-01-24 02:22:38 -0800445 return IGB_REGS_LEN * sizeof(u32);
446}
447
448static void igb_get_regs(struct net_device *netdev,
449 struct ethtool_regs *regs, void *p)
450{
451 struct igb_adapter *adapter = netdev_priv(netdev);
452 struct e1000_hw *hw = &adapter->hw;
453 u32 *regs_buff = p;
454 u8 i;
455
456 memset(p, 0, IGB_REGS_LEN * sizeof(u32));
457
458 regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
459
460 /* General Registers */
461 regs_buff[0] = rd32(E1000_CTRL);
462 regs_buff[1] = rd32(E1000_STATUS);
463 regs_buff[2] = rd32(E1000_CTRL_EXT);
464 regs_buff[3] = rd32(E1000_MDIC);
465 regs_buff[4] = rd32(E1000_SCTL);
466 regs_buff[5] = rd32(E1000_CONNSW);
467 regs_buff[6] = rd32(E1000_VET);
468 regs_buff[7] = rd32(E1000_LEDCTL);
469 regs_buff[8] = rd32(E1000_PBA);
470 regs_buff[9] = rd32(E1000_PBS);
471 regs_buff[10] = rd32(E1000_FRTIMER);
472 regs_buff[11] = rd32(E1000_TCPTIMER);
473
474 /* NVM Register */
475 regs_buff[12] = rd32(E1000_EECD);
476
477 /* Interrupt */
Alexander Duyckfe59de32008-08-26 04:25:05 -0700478 /* Reading EICS for EICR because they read the
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000479 * same but EICS does not clear on read
480 */
Alexander Duyckfe59de32008-08-26 04:25:05 -0700481 regs_buff[13] = rd32(E1000_EICS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800482 regs_buff[14] = rd32(E1000_EICS);
483 regs_buff[15] = rd32(E1000_EIMS);
484 regs_buff[16] = rd32(E1000_EIMC);
485 regs_buff[17] = rd32(E1000_EIAC);
486 regs_buff[18] = rd32(E1000_EIAM);
Alexander Duyckfe59de32008-08-26 04:25:05 -0700487 /* Reading ICS for ICR because they read the
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000488 * same but ICS does not clear on read
489 */
Alexander Duyckfe59de32008-08-26 04:25:05 -0700490 regs_buff[19] = rd32(E1000_ICS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800491 regs_buff[20] = rd32(E1000_ICS);
492 regs_buff[21] = rd32(E1000_IMS);
493 regs_buff[22] = rd32(E1000_IMC);
494 regs_buff[23] = rd32(E1000_IAC);
495 regs_buff[24] = rd32(E1000_IAM);
496 regs_buff[25] = rd32(E1000_IMIRVP);
497
498 /* Flow Control */
499 regs_buff[26] = rd32(E1000_FCAL);
500 regs_buff[27] = rd32(E1000_FCAH);
501 regs_buff[28] = rd32(E1000_FCTTV);
502 regs_buff[29] = rd32(E1000_FCRTL);
503 regs_buff[30] = rd32(E1000_FCRTH);
504 regs_buff[31] = rd32(E1000_FCRTV);
505
506 /* Receive */
507 regs_buff[32] = rd32(E1000_RCTL);
508 regs_buff[33] = rd32(E1000_RXCSUM);
509 regs_buff[34] = rd32(E1000_RLPML);
510 regs_buff[35] = rd32(E1000_RFCTL);
511 regs_buff[36] = rd32(E1000_MRQC);
Alexander Duycke1739522009-02-19 20:39:44 -0800512 regs_buff[37] = rd32(E1000_VT_CTL);
Auke Kok9d5c8242008-01-24 02:22:38 -0800513
514 /* Transmit */
515 regs_buff[38] = rd32(E1000_TCTL);
516 regs_buff[39] = rd32(E1000_TCTL_EXT);
517 regs_buff[40] = rd32(E1000_TIPG);
518 regs_buff[41] = rd32(E1000_DTXCTL);
519
520 /* Wake Up */
521 regs_buff[42] = rd32(E1000_WUC);
522 regs_buff[43] = rd32(E1000_WUFC);
523 regs_buff[44] = rd32(E1000_WUS);
524 regs_buff[45] = rd32(E1000_IPAV);
525 regs_buff[46] = rd32(E1000_WUPL);
526
527 /* MAC */
528 regs_buff[47] = rd32(E1000_PCS_CFG0);
529 regs_buff[48] = rd32(E1000_PCS_LCTL);
530 regs_buff[49] = rd32(E1000_PCS_LSTAT);
531 regs_buff[50] = rd32(E1000_PCS_ANADV);
532 regs_buff[51] = rd32(E1000_PCS_LPAB);
533 regs_buff[52] = rd32(E1000_PCS_NPTX);
534 regs_buff[53] = rd32(E1000_PCS_LPABNP);
535
536 /* Statistics */
537 regs_buff[54] = adapter->stats.crcerrs;
538 regs_buff[55] = adapter->stats.algnerrc;
539 regs_buff[56] = adapter->stats.symerrs;
540 regs_buff[57] = adapter->stats.rxerrc;
541 regs_buff[58] = adapter->stats.mpc;
542 regs_buff[59] = adapter->stats.scc;
543 regs_buff[60] = adapter->stats.ecol;
544 regs_buff[61] = adapter->stats.mcc;
545 regs_buff[62] = adapter->stats.latecol;
546 regs_buff[63] = adapter->stats.colc;
547 regs_buff[64] = adapter->stats.dc;
548 regs_buff[65] = adapter->stats.tncrs;
549 regs_buff[66] = adapter->stats.sec;
550 regs_buff[67] = adapter->stats.htdpmc;
551 regs_buff[68] = adapter->stats.rlec;
552 regs_buff[69] = adapter->stats.xonrxc;
553 regs_buff[70] = adapter->stats.xontxc;
554 regs_buff[71] = adapter->stats.xoffrxc;
555 regs_buff[72] = adapter->stats.xofftxc;
556 regs_buff[73] = adapter->stats.fcruc;
557 regs_buff[74] = adapter->stats.prc64;
558 regs_buff[75] = adapter->stats.prc127;
559 regs_buff[76] = adapter->stats.prc255;
560 regs_buff[77] = adapter->stats.prc511;
561 regs_buff[78] = adapter->stats.prc1023;
562 regs_buff[79] = adapter->stats.prc1522;
563 regs_buff[80] = adapter->stats.gprc;
564 regs_buff[81] = adapter->stats.bprc;
565 regs_buff[82] = adapter->stats.mprc;
566 regs_buff[83] = adapter->stats.gptc;
567 regs_buff[84] = adapter->stats.gorc;
568 regs_buff[86] = adapter->stats.gotc;
569 regs_buff[88] = adapter->stats.rnbc;
570 regs_buff[89] = adapter->stats.ruc;
571 regs_buff[90] = adapter->stats.rfc;
572 regs_buff[91] = adapter->stats.roc;
573 regs_buff[92] = adapter->stats.rjc;
574 regs_buff[93] = adapter->stats.mgprc;
575 regs_buff[94] = adapter->stats.mgpdc;
576 regs_buff[95] = adapter->stats.mgptc;
577 regs_buff[96] = adapter->stats.tor;
578 regs_buff[98] = adapter->stats.tot;
579 regs_buff[100] = adapter->stats.tpr;
580 regs_buff[101] = adapter->stats.tpt;
581 regs_buff[102] = adapter->stats.ptc64;
582 regs_buff[103] = adapter->stats.ptc127;
583 regs_buff[104] = adapter->stats.ptc255;
584 regs_buff[105] = adapter->stats.ptc511;
585 regs_buff[106] = adapter->stats.ptc1023;
586 regs_buff[107] = adapter->stats.ptc1522;
587 regs_buff[108] = adapter->stats.mptc;
588 regs_buff[109] = adapter->stats.bptc;
589 regs_buff[110] = adapter->stats.tsctc;
590 regs_buff[111] = adapter->stats.iac;
591 regs_buff[112] = adapter->stats.rpthc;
592 regs_buff[113] = adapter->stats.hgptc;
593 regs_buff[114] = adapter->stats.hgorc;
594 regs_buff[116] = adapter->stats.hgotc;
595 regs_buff[118] = adapter->stats.lenerrs;
596 regs_buff[119] = adapter->stats.scvpc;
597 regs_buff[120] = adapter->stats.hrmpc;
598
Auke Kok9d5c8242008-01-24 02:22:38 -0800599 for (i = 0; i < 4; i++)
600 regs_buff[121 + i] = rd32(E1000_SRRCTL(i));
601 for (i = 0; i < 4; i++)
Alexander Duyck83ab50a2009-10-27 15:55:41 +0000602 regs_buff[125 + i] = rd32(E1000_PSRTYPE(i));
Auke Kok9d5c8242008-01-24 02:22:38 -0800603 for (i = 0; i < 4; i++)
604 regs_buff[129 + i] = rd32(E1000_RDBAL(i));
605 for (i = 0; i < 4; i++)
606 regs_buff[133 + i] = rd32(E1000_RDBAH(i));
607 for (i = 0; i < 4; i++)
608 regs_buff[137 + i] = rd32(E1000_RDLEN(i));
609 for (i = 0; i < 4; i++)
610 regs_buff[141 + i] = rd32(E1000_RDH(i));
611 for (i = 0; i < 4; i++)
612 regs_buff[145 + i] = rd32(E1000_RDT(i));
613 for (i = 0; i < 4; i++)
614 regs_buff[149 + i] = rd32(E1000_RXDCTL(i));
615
616 for (i = 0; i < 10; i++)
617 regs_buff[153 + i] = rd32(E1000_EITR(i));
618 for (i = 0; i < 8; i++)
619 regs_buff[163 + i] = rd32(E1000_IMIR(i));
620 for (i = 0; i < 8; i++)
621 regs_buff[171 + i] = rd32(E1000_IMIREXT(i));
622 for (i = 0; i < 16; i++)
623 regs_buff[179 + i] = rd32(E1000_RAL(i));
624 for (i = 0; i < 16; i++)
625 regs_buff[195 + i] = rd32(E1000_RAH(i));
626
627 for (i = 0; i < 4; i++)
628 regs_buff[211 + i] = rd32(E1000_TDBAL(i));
629 for (i = 0; i < 4; i++)
630 regs_buff[215 + i] = rd32(E1000_TDBAH(i));
631 for (i = 0; i < 4; i++)
632 regs_buff[219 + i] = rd32(E1000_TDLEN(i));
633 for (i = 0; i < 4; i++)
634 regs_buff[223 + i] = rd32(E1000_TDH(i));
635 for (i = 0; i < 4; i++)
636 regs_buff[227 + i] = rd32(E1000_TDT(i));
637 for (i = 0; i < 4; i++)
638 regs_buff[231 + i] = rd32(E1000_TXDCTL(i));
639 for (i = 0; i < 4; i++)
640 regs_buff[235 + i] = rd32(E1000_TDWBAL(i));
641 for (i = 0; i < 4; i++)
642 regs_buff[239 + i] = rd32(E1000_TDWBAH(i));
643 for (i = 0; i < 4; i++)
644 regs_buff[243 + i] = rd32(E1000_DCA_TXCTRL(i));
645
646 for (i = 0; i < 4; i++)
647 regs_buff[247 + i] = rd32(E1000_IP4AT_REG(i));
648 for (i = 0; i < 4; i++)
649 regs_buff[251 + i] = rd32(E1000_IP6AT_REG(i));
650 for (i = 0; i < 32; i++)
651 regs_buff[255 + i] = rd32(E1000_WUPM_REG(i));
652 for (i = 0; i < 128; i++)
653 regs_buff[287 + i] = rd32(E1000_FFMT_REG(i));
654 for (i = 0; i < 128; i++)
655 regs_buff[415 + i] = rd32(E1000_FFVT_REG(i));
656 for (i = 0; i < 4; i++)
657 regs_buff[543 + i] = rd32(E1000_FFLT_REG(i));
658
659 regs_buff[547] = rd32(E1000_TDFH);
660 regs_buff[548] = rd32(E1000_TDFT);
661 regs_buff[549] = rd32(E1000_TDFHS);
662 regs_buff[550] = rd32(E1000_TDFPC);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000663
664 if (hw->mac.type > e1000_82580) {
665 regs_buff[551] = adapter->stats.o2bgptc;
666 regs_buff[552] = adapter->stats.b2ospc;
667 regs_buff[553] = adapter->stats.o2bspc;
668 regs_buff[554] = adapter->stats.b2ogprc;
669 }
Koki Sanagi7e3b4ff2012-02-15 14:45:39 +0000670
671 if (hw->mac.type != e1000_82576)
672 return;
673 for (i = 0; i < 12; i++)
674 regs_buff[555 + i] = rd32(E1000_SRRCTL(i + 4));
675 for (i = 0; i < 4; i++)
676 regs_buff[567 + i] = rd32(E1000_PSRTYPE(i + 4));
677 for (i = 0; i < 12; i++)
678 regs_buff[571 + i] = rd32(E1000_RDBAL(i + 4));
679 for (i = 0; i < 12; i++)
680 regs_buff[583 + i] = rd32(E1000_RDBAH(i + 4));
681 for (i = 0; i < 12; i++)
682 regs_buff[595 + i] = rd32(E1000_RDLEN(i + 4));
683 for (i = 0; i < 12; i++)
684 regs_buff[607 + i] = rd32(E1000_RDH(i + 4));
685 for (i = 0; i < 12; i++)
686 regs_buff[619 + i] = rd32(E1000_RDT(i + 4));
687 for (i = 0; i < 12; i++)
688 regs_buff[631 + i] = rd32(E1000_RXDCTL(i + 4));
689
690 for (i = 0; i < 12; i++)
691 regs_buff[643 + i] = rd32(E1000_TDBAL(i + 4));
692 for (i = 0; i < 12; i++)
693 regs_buff[655 + i] = rd32(E1000_TDBAH(i + 4));
694 for (i = 0; i < 12; i++)
695 regs_buff[667 + i] = rd32(E1000_TDLEN(i + 4));
696 for (i = 0; i < 12; i++)
697 regs_buff[679 + i] = rd32(E1000_TDH(i + 4));
698 for (i = 0; i < 12; i++)
699 regs_buff[691 + i] = rd32(E1000_TDT(i + 4));
700 for (i = 0; i < 12; i++)
701 regs_buff[703 + i] = rd32(E1000_TXDCTL(i + 4));
702 for (i = 0; i < 12; i++)
703 regs_buff[715 + i] = rd32(E1000_TDWBAL(i + 4));
704 for (i = 0; i < 12; i++)
705 regs_buff[727 + i] = rd32(E1000_TDWBAH(i + 4));
Auke Kok9d5c8242008-01-24 02:22:38 -0800706}
707
708static int igb_get_eeprom_len(struct net_device *netdev)
709{
710 struct igb_adapter *adapter = netdev_priv(netdev);
711 return adapter->hw.nvm.word_size * 2;
712}
713
714static int igb_get_eeprom(struct net_device *netdev,
715 struct ethtool_eeprom *eeprom, u8 *bytes)
716{
717 struct igb_adapter *adapter = netdev_priv(netdev);
718 struct e1000_hw *hw = &adapter->hw;
719 u16 *eeprom_buff;
720 int first_word, last_word;
721 int ret_val = 0;
722 u16 i;
723
724 if (eeprom->len == 0)
725 return -EINVAL;
726
727 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
728
729 first_word = eeprom->offset >> 1;
730 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
731
732 eeprom_buff = kmalloc(sizeof(u16) *
733 (last_word - first_word + 1), GFP_KERNEL);
734 if (!eeprom_buff)
735 return -ENOMEM;
736
737 if (hw->nvm.type == e1000_nvm_eeprom_spi)
Alexander Duyck312c75a2009-02-06 23:17:47 +0000738 ret_val = hw->nvm.ops.read(hw, first_word,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000739 last_word - first_word + 1,
740 eeprom_buff);
Auke Kok9d5c8242008-01-24 02:22:38 -0800741 else {
742 for (i = 0; i < last_word - first_word + 1; i++) {
Alexander Duyck312c75a2009-02-06 23:17:47 +0000743 ret_val = hw->nvm.ops.read(hw, first_word + i, 1,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000744 &eeprom_buff[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800745 if (ret_val)
746 break;
747 }
748 }
749
750 /* Device's eeprom is always little-endian, word addressable */
751 for (i = 0; i < last_word - first_word + 1; i++)
752 le16_to_cpus(&eeprom_buff[i]);
753
754 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1),
755 eeprom->len);
756 kfree(eeprom_buff);
757
758 return ret_val;
759}
760
761static int igb_set_eeprom(struct net_device *netdev,
762 struct ethtool_eeprom *eeprom, u8 *bytes)
763{
764 struct igb_adapter *adapter = netdev_priv(netdev);
765 struct e1000_hw *hw = &adapter->hw;
766 u16 *eeprom_buff;
767 void *ptr;
768 int max_len, first_word, last_word, ret_val = 0;
769 u16 i;
770
771 if (eeprom->len == 0)
772 return -EOPNOTSUPP;
773
Fujinaka, Todda71fc312013-10-23 05:52:11 +0000774 if ((hw->mac.type >= e1000_i210) &&
775 !igb_get_flash_presence_i210(hw)) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000776 return -EOPNOTSUPP;
Fujinaka, Todda71fc312013-10-23 05:52:11 +0000777 }
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000778
Auke Kok9d5c8242008-01-24 02:22:38 -0800779 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
780 return -EFAULT;
781
782 max_len = hw->nvm.word_size * 2;
783
784 first_word = eeprom->offset >> 1;
785 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
786 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
787 if (!eeprom_buff)
788 return -ENOMEM;
789
790 ptr = (void *)eeprom_buff;
791
792 if (eeprom->offset & 1) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000793 /* need read/modify/write of first changed EEPROM word
794 * only the second byte of the word is being modified
795 */
Alexander Duyck312c75a2009-02-06 23:17:47 +0000796 ret_val = hw->nvm.ops.read(hw, first_word, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800797 &eeprom_buff[0]);
798 ptr++;
799 }
800 if (((eeprom->offset + eeprom->len) & 1) && (ret_val == 0)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000801 /* need read/modify/write of last changed EEPROM word
802 * only the first byte of the word is being modified
803 */
Alexander Duyck312c75a2009-02-06 23:17:47 +0000804 ret_val = hw->nvm.ops.read(hw, last_word, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800805 &eeprom_buff[last_word - first_word]);
806 }
807
808 /* Device's eeprom is always little-endian, word addressable */
809 for (i = 0; i < last_word - first_word + 1; i++)
810 le16_to_cpus(&eeprom_buff[i]);
811
812 memcpy(ptr, bytes, eeprom->len);
813
814 for (i = 0; i < last_word - first_word + 1; i++)
815 eeprom_buff[i] = cpu_to_le16(eeprom_buff[i]);
816
Alexander Duyck312c75a2009-02-06 23:17:47 +0000817 ret_val = hw->nvm.ops.write(hw, first_word,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000818 last_word - first_word + 1, eeprom_buff);
Auke Kok9d5c8242008-01-24 02:22:38 -0800819
Carolyn Wyborny2a0a0f12013-04-25 17:22:34 +0000820 /* Update the checksum if nvm write succeeded */
821 if (ret_val == 0)
Carolyn Wyborny4322e562011-03-11 20:43:18 -0800822 hw->nvm.ops.update(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -0800823
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000824 igb_set_fw_version(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800825 kfree(eeprom_buff);
826 return ret_val;
827}
828
829static void igb_get_drvinfo(struct net_device *netdev,
830 struct ethtool_drvinfo *drvinfo)
831{
832 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800833
Rick Jones612a94d2011-11-14 08:13:25 +0000834 strlcpy(drvinfo->driver, igb_driver_name, sizeof(drvinfo->driver));
835 strlcpy(drvinfo->version, igb_driver_version, sizeof(drvinfo->version));
Auke Kok9d5c8242008-01-24 02:22:38 -0800836
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000837 /* EEPROM image version # is reported as firmware version # for
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000838 * 82575 controllers
839 */
840 strlcpy(drvinfo->fw_version, adapter->fw_version,
841 sizeof(drvinfo->fw_version));
Rick Jones612a94d2011-11-14 08:13:25 +0000842 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
843 sizeof(drvinfo->bus_info));
Auke Kok9d5c8242008-01-24 02:22:38 -0800844 drvinfo->n_stats = IGB_STATS_LEN;
845 drvinfo->testinfo_len = IGB_TEST_LEN;
846 drvinfo->regdump_len = igb_get_regs_len(netdev);
847 drvinfo->eedump_len = igb_get_eeprom_len(netdev);
848}
849
850static void igb_get_ringparam(struct net_device *netdev,
851 struct ethtool_ringparam *ring)
852{
853 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800854
855 ring->rx_max_pending = IGB_MAX_RXD;
856 ring->tx_max_pending = IGB_MAX_TXD;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800857 ring->rx_pending = adapter->rx_ring_count;
858 ring->tx_pending = adapter->tx_ring_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800859}
860
861static int igb_set_ringparam(struct net_device *netdev,
862 struct ethtool_ringparam *ring)
863{
864 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800865 struct igb_ring *temp_ring;
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000866 int i, err = 0;
Alexander Duyck0e15439a2009-11-12 18:36:41 +0000867 u16 new_rx_count, new_tx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800868
869 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
870 return -EINVAL;
871
Alexander Duyck0e15439a2009-11-12 18:36:41 +0000872 new_rx_count = min_t(u32, ring->rx_pending, IGB_MAX_RXD);
873 new_rx_count = max_t(u16, new_rx_count, IGB_MIN_RXD);
Auke Kok9d5c8242008-01-24 02:22:38 -0800874 new_rx_count = ALIGN(new_rx_count, REQ_RX_DESCRIPTOR_MULTIPLE);
875
Alexander Duyck0e15439a2009-11-12 18:36:41 +0000876 new_tx_count = min_t(u32, ring->tx_pending, IGB_MAX_TXD);
877 new_tx_count = max_t(u16, new_tx_count, IGB_MIN_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -0800878 new_tx_count = ALIGN(new_tx_count, REQ_TX_DESCRIPTOR_MULTIPLE);
879
Alexander Duyck68fd9912008-11-20 00:48:10 -0800880 if ((new_tx_count == adapter->tx_ring_count) &&
881 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800882 /* nothing to do */
883 return 0;
884 }
885
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000886 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
887 msleep(1);
888
889 if (!netif_running(adapter->netdev)) {
890 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000891 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000892 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000893 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000894 adapter->tx_ring_count = new_tx_count;
895 adapter->rx_ring_count = new_rx_count;
896 goto clear_reset;
897 }
898
Alexander Duyck68fd9912008-11-20 00:48:10 -0800899 if (adapter->num_tx_queues > adapter->num_rx_queues)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000900 temp_ring = vmalloc(adapter->num_tx_queues *
901 sizeof(struct igb_ring));
Alexander Duyck68fd9912008-11-20 00:48:10 -0800902 else
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000903 temp_ring = vmalloc(adapter->num_rx_queues *
904 sizeof(struct igb_ring));
Alexander Duyck68fd9912008-11-20 00:48:10 -0800905
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000906 if (!temp_ring) {
907 err = -ENOMEM;
908 goto clear_reset;
909 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800910
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000911 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800912
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000913 /* We can't just free everything and then setup again,
Auke Kok9d5c8242008-01-24 02:22:38 -0800914 * because the ISRs in MSI-X mode get passed pointers
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000915 * to the Tx and Rx ring structs.
Auke Kok9d5c8242008-01-24 02:22:38 -0800916 */
Alexander Duyck68fd9912008-11-20 00:48:10 -0800917 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800918 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +0000919 memcpy(&temp_ring[i], adapter->tx_ring[i],
920 sizeof(struct igb_ring));
921
Alexander Duyck68fd9912008-11-20 00:48:10 -0800922 temp_ring[i].count = new_tx_count;
Alexander Duyck80785292009-10-27 15:51:47 +0000923 err = igb_setup_tx_resources(&temp_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800924 if (err) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800925 while (i) {
926 i--;
927 igb_free_tx_resources(&temp_ring[i]);
928 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800929 goto err_setup;
930 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800931 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800932
Alexander Duyck3025a442010-02-17 01:02:39 +0000933 for (i = 0; i < adapter->num_tx_queues; i++) {
934 igb_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800935
Alexander Duyck3025a442010-02-17 01:02:39 +0000936 memcpy(adapter->tx_ring[i], &temp_ring[i],
937 sizeof(struct igb_ring));
938 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800939
940 adapter->tx_ring_count = new_tx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800941 }
942
Alexander Duyck3025a442010-02-17 01:02:39 +0000943 if (new_rx_count != adapter->rx_ring_count) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800944 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +0000945 memcpy(&temp_ring[i], adapter->rx_ring[i],
946 sizeof(struct igb_ring));
947
Alexander Duyck68fd9912008-11-20 00:48:10 -0800948 temp_ring[i].count = new_rx_count;
Alexander Duyck80785292009-10-27 15:51:47 +0000949 err = igb_setup_rx_resources(&temp_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800950 if (err) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800951 while (i) {
952 i--;
953 igb_free_rx_resources(&temp_ring[i]);
954 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800955 goto err_setup;
956 }
957
Auke Kok9d5c8242008-01-24 02:22:38 -0800958 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800959
Alexander Duyck3025a442010-02-17 01:02:39 +0000960 for (i = 0; i < adapter->num_rx_queues; i++) {
961 igb_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800962
Alexander Duyck3025a442010-02-17 01:02:39 +0000963 memcpy(adapter->rx_ring[i], &temp_ring[i],
964 sizeof(struct igb_ring));
965 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800966
967 adapter->rx_ring_count = new_rx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800968 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800969err_setup:
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000970 igb_up(adapter);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800971 vfree(temp_ring);
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000972clear_reset:
973 clear_bit(__IGB_RESETTING, &adapter->state);
Auke Kok9d5c8242008-01-24 02:22:38 -0800974 return err;
975}
976
977/* ethtool register test data */
978struct igb_reg_test {
979 u16 reg;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700980 u16 reg_offset;
981 u16 array_len;
982 u16 test_type;
Auke Kok9d5c8242008-01-24 02:22:38 -0800983 u32 mask;
984 u32 write;
985};
986
987/* In the hardware, registers are laid out either singly, in arrays
988 * spaced 0x100 bytes apart, or in contiguous tables. We assume
989 * most tests take place on arrays or single registers (handled
990 * as a single-element array) and special-case the tables.
991 * Table tests are always pattern tests.
992 *
993 * We also make provision for some required setup steps by specifying
994 * registers to be written without any read-back testing.
995 */
996
997#define PATTERN_TEST 1
998#define SET_READ_TEST 2
999#define WRITE_NO_TEST 3
1000#define TABLE32_TEST 4
1001#define TABLE64_TEST_LO 5
1002#define TABLE64_TEST_HI 6
1003
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001004/* i210 reg test */
1005static struct igb_reg_test reg_test_i210[] = {
1006 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1007 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1008 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1009 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1010 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1011 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1012 /* RDH is read-only for i210, only test RDT. */
1013 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1014 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1015 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1016 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1017 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1018 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1019 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1020 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1021 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1022 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1023 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1024 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1025 { E1000_RA, 0, 16, TABLE64_TEST_LO,
1026 0xFFFFFFFF, 0xFFFFFFFF },
1027 { E1000_RA, 0, 16, TABLE64_TEST_HI,
1028 0x900FFFFF, 0xFFFFFFFF },
1029 { E1000_MTA, 0, 128, TABLE32_TEST,
1030 0xFFFFFFFF, 0xFFFFFFFF },
1031 { 0, 0, 0, 0, 0 }
1032};
1033
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001034/* i350 reg test */
1035static struct igb_reg_test reg_test_i350[] = {
1036 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1037 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1038 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1039 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFF0000, 0xFFFF0000 },
1040 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1041 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +00001042 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001043 { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1044 { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +00001045 { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001046 /* RDH is read-only for i350, only test RDT. */
1047 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1048 { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1049 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1050 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1051 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1052 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1053 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +00001054 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001055 { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1056 { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +00001057 { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001058 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1059 { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1060 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1061 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1062 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1063 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1064 { E1000_RA, 0, 16, TABLE64_TEST_LO,
1065 0xFFFFFFFF, 0xFFFFFFFF },
1066 { E1000_RA, 0, 16, TABLE64_TEST_HI,
1067 0xC3FFFFFF, 0xFFFFFFFF },
1068 { E1000_RA2, 0, 16, TABLE64_TEST_LO,
1069 0xFFFFFFFF, 0xFFFFFFFF },
1070 { E1000_RA2, 0, 16, TABLE64_TEST_HI,
1071 0xC3FFFFFF, 0xFFFFFFFF },
1072 { E1000_MTA, 0, 128, TABLE32_TEST,
1073 0xFFFFFFFF, 0xFFFFFFFF },
1074 { 0, 0, 0, 0 }
1075};
1076
Alexander Duyck55cac242009-11-19 12:42:21 +00001077/* 82580 reg test */
1078static struct igb_reg_test reg_test_82580[] = {
1079 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1080 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1081 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1082 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1083 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1084 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1085 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1086 { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1087 { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1088 { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1089 /* RDH is read-only for 82580, only test RDT. */
1090 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1091 { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1092 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1093 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1094 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1095 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1096 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1097 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1098 { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1099 { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1100 { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1101 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1102 { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1103 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1104 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1105 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1106 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1107 { E1000_RA, 0, 16, TABLE64_TEST_LO,
1108 0xFFFFFFFF, 0xFFFFFFFF },
1109 { E1000_RA, 0, 16, TABLE64_TEST_HI,
1110 0x83FFFFFF, 0xFFFFFFFF },
1111 { E1000_RA2, 0, 8, TABLE64_TEST_LO,
1112 0xFFFFFFFF, 0xFFFFFFFF },
1113 { E1000_RA2, 0, 8, TABLE64_TEST_HI,
1114 0x83FFFFFF, 0xFFFFFFFF },
1115 { E1000_MTA, 0, 128, TABLE32_TEST,
1116 0xFFFFFFFF, 0xFFFFFFFF },
1117 { 0, 0, 0, 0 }
1118};
1119
Alexander Duyck2d064c02008-07-08 15:10:12 -07001120/* 82576 reg test */
1121static struct igb_reg_test reg_test_82576[] = {
1122 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1123 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1124 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1125 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1126 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1127 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1128 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001129 { E1000_RDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1130 { E1000_RDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1131 { E1000_RDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1132 /* Enable all RX queues before testing. */
1133 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, E1000_RXDCTL_QUEUE_ENABLE },
1134 { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0, E1000_RXDCTL_QUEUE_ENABLE },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001135 /* RDH is read-only for 82576, only test RDT. */
1136 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001137 { E1000_RDT(4), 0x40, 12, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001138 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001139 { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0, 0 },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001140 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1141 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1142 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1143 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1144 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1145 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001146 { E1000_TDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1147 { E1000_TDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1148 { E1000_TDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001149 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1150 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1151 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1152 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1153 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1154 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
1155 { E1000_RA2, 0, 8, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1156 { E1000_RA2, 0, 8, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
1157 { E1000_MTA, 0, 128,TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1158 { 0, 0, 0, 0 }
1159};
1160
1161/* 82575 register test */
1162static struct igb_reg_test reg_test_82575[] = {
1163 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1164 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1165 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1166 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1167 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1168 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1169 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1170 /* Enable all four RX queues before testing. */
1171 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, E1000_RXDCTL_QUEUE_ENABLE },
Auke Kok9d5c8242008-01-24 02:22:38 -08001172 /* RDH is read-only for 82575, only test RDT. */
Alexander Duyck2d064c02008-07-08 15:10:12 -07001173 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1174 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
1175 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1176 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1177 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1178 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1179 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1180 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1181 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1182 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0x003FFFFB },
1183 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0xFFFFFFFF },
1184 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1185 { E1000_TXCW, 0x100, 1, PATTERN_TEST, 0xC000FFFF, 0x0000FFFF },
1186 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1187 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x800FFFFF, 0xFFFFFFFF },
1188 { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Auke Kok9d5c8242008-01-24 02:22:38 -08001189 { 0, 0, 0, 0 }
1190};
1191
1192static bool reg_pattern_test(struct igb_adapter *adapter, u64 *data,
1193 int reg, u32 mask, u32 write)
1194{
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001195 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001196 u32 pat, val;
Alexander Duyck317f66b2009-10-27 23:46:20 +00001197 static const u32 _test[] =
Auke Kok9d5c8242008-01-24 02:22:38 -08001198 {0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
1199 for (pat = 0; pat < ARRAY_SIZE(_test); pat++) {
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001200 wr32(reg, (_test[pat] & write));
Carolyn Wyborny93ed8352011-02-24 03:12:15 +00001201 val = rd32(reg) & mask;
Auke Kok9d5c8242008-01-24 02:22:38 -08001202 if (val != (_test[pat] & write & mask)) {
Jesper Juhld836200a2012-08-01 05:41:30 +00001203 dev_err(&adapter->pdev->dev,
1204 "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001205 reg, val, (_test[pat] & write & mask));
1206 *data = reg;
1207 return 1;
1208 }
1209 }
Alexander Duyck317f66b2009-10-27 23:46:20 +00001210
Auke Kok9d5c8242008-01-24 02:22:38 -08001211 return 0;
1212}
1213
1214static bool reg_set_and_check(struct igb_adapter *adapter, u64 *data,
1215 int reg, u32 mask, u32 write)
1216{
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001217 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001218 u32 val;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001219 wr32(reg, write & mask);
1220 val = rd32(reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001221 if ((write & mask) != (val & mask)) {
Jesper Juhld836200a2012-08-01 05:41:30 +00001222 dev_err(&adapter->pdev->dev,
1223 "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n", reg,
Auke Kok9d5c8242008-01-24 02:22:38 -08001224 (val & mask), (write & mask));
1225 *data = reg;
1226 return 1;
1227 }
Alexander Duyck317f66b2009-10-27 23:46:20 +00001228
Auke Kok9d5c8242008-01-24 02:22:38 -08001229 return 0;
1230}
1231
1232#define REG_PATTERN_TEST(reg, mask, write) \
1233 do { \
1234 if (reg_pattern_test(adapter, data, reg, mask, write)) \
1235 return 1; \
1236 } while (0)
1237
1238#define REG_SET_AND_CHECK(reg, mask, write) \
1239 do { \
1240 if (reg_set_and_check(adapter, data, reg, mask, write)) \
1241 return 1; \
1242 } while (0)
1243
1244static int igb_reg_test(struct igb_adapter *adapter, u64 *data)
1245{
1246 struct e1000_hw *hw = &adapter->hw;
1247 struct igb_reg_test *test;
1248 u32 value, before, after;
1249 u32 i, toggle;
1250
Alexander Duyck2d064c02008-07-08 15:10:12 -07001251 switch (adapter->hw.mac.type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001252 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001253 case e1000_i354:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001254 test = reg_test_i350;
1255 toggle = 0x7FEFF3FF;
1256 break;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001257 case e1000_i210:
1258 case e1000_i211:
1259 test = reg_test_i210;
1260 toggle = 0x7FEFF3FF;
1261 break;
Alexander Duyck55cac242009-11-19 12:42:21 +00001262 case e1000_82580:
1263 test = reg_test_82580;
1264 toggle = 0x7FEFF3FF;
1265 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001266 case e1000_82576:
1267 test = reg_test_82576;
Alexander Duyck317f66b2009-10-27 23:46:20 +00001268 toggle = 0x7FFFF3FF;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001269 break;
1270 default:
1271 test = reg_test_82575;
Alexander Duyck317f66b2009-10-27 23:46:20 +00001272 toggle = 0x7FFFF3FF;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001273 break;
1274 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001275
1276 /* Because the status register is such a special case,
1277 * we handle it separately from the rest of the register
1278 * tests. Some bits are read-only, some toggle, and some
1279 * are writable on newer MACs.
1280 */
1281 before = rd32(E1000_STATUS);
1282 value = (rd32(E1000_STATUS) & toggle);
1283 wr32(E1000_STATUS, toggle);
1284 after = rd32(E1000_STATUS) & toggle;
1285 if (value != after) {
Jesper Juhld836200a2012-08-01 05:41:30 +00001286 dev_err(&adapter->pdev->dev,
1287 "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1288 after, value);
Auke Kok9d5c8242008-01-24 02:22:38 -08001289 *data = 1;
1290 return 1;
1291 }
1292 /* restore previous status */
1293 wr32(E1000_STATUS, before);
1294
1295 /* Perform the remainder of the register test, looping through
1296 * the test table until we either fail or reach the null entry.
1297 */
1298 while (test->reg) {
1299 for (i = 0; i < test->array_len; i++) {
1300 switch (test->test_type) {
1301 case PATTERN_TEST:
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001302 REG_PATTERN_TEST(test->reg +
1303 (i * test->reg_offset),
Auke Kok9d5c8242008-01-24 02:22:38 -08001304 test->mask,
1305 test->write);
1306 break;
1307 case SET_READ_TEST:
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001308 REG_SET_AND_CHECK(test->reg +
1309 (i * test->reg_offset),
Auke Kok9d5c8242008-01-24 02:22:38 -08001310 test->mask,
1311 test->write);
1312 break;
1313 case WRITE_NO_TEST:
1314 writel(test->write,
1315 (adapter->hw.hw_addr + test->reg)
Alexander Duyck2d064c02008-07-08 15:10:12 -07001316 + (i * test->reg_offset));
Auke Kok9d5c8242008-01-24 02:22:38 -08001317 break;
1318 case TABLE32_TEST:
1319 REG_PATTERN_TEST(test->reg + (i * 4),
1320 test->mask,
1321 test->write);
1322 break;
1323 case TABLE64_TEST_LO:
1324 REG_PATTERN_TEST(test->reg + (i * 8),
1325 test->mask,
1326 test->write);
1327 break;
1328 case TABLE64_TEST_HI:
1329 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1330 test->mask,
1331 test->write);
1332 break;
1333 }
1334 }
1335 test++;
1336 }
1337
1338 *data = 0;
1339 return 0;
1340}
1341
1342static int igb_eeprom_test(struct igb_adapter *adapter, u64 *data)
1343{
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +00001344 struct e1000_hw *hw = &adapter->hw;
1345
Auke Kok9d5c8242008-01-24 02:22:38 -08001346 *data = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001347
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +00001348 /* Validate eeprom on all parts but flashless */
1349 switch (hw->mac.type) {
1350 case e1000_i210:
1351 case e1000_i211:
1352 if (igb_get_flash_presence_i210(hw)) {
1353 if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
1354 *data = 2;
1355 }
1356 break;
1357 default:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001358 if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
1359 *data = 2;
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +00001360 break;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001361 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001362
1363 return *data;
1364}
1365
1366static irqreturn_t igb_test_intr(int irq, void *data)
1367{
Alexander Duyck317f66b2009-10-27 23:46:20 +00001368 struct igb_adapter *adapter = (struct igb_adapter *) data;
Auke Kok9d5c8242008-01-24 02:22:38 -08001369 struct e1000_hw *hw = &adapter->hw;
1370
1371 adapter->test_icr |= rd32(E1000_ICR);
1372
1373 return IRQ_HANDLED;
1374}
1375
1376static int igb_intr_test(struct igb_adapter *adapter, u64 *data)
1377{
1378 struct e1000_hw *hw = &adapter->hw;
1379 struct net_device *netdev = adapter->netdev;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001380 u32 mask, ics_mask, i = 0, shared_int = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08001381 u32 irq = adapter->pdev->irq;
1382
1383 *data = 0;
1384
1385 /* Hook up test interrupt handler just for this test */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001386 if (adapter->msix_entries) {
1387 if (request_irq(adapter->msix_entries[0].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08001388 igb_test_intr, 0, netdev->name, adapter)) {
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001389 *data = 1;
1390 return -1;
1391 }
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001392 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001393 shared_int = false;
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001394 if (request_irq(irq,
Joe Perchesa0607fd2009-11-18 23:29:17 -08001395 igb_test_intr, 0, netdev->name, adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001396 *data = 1;
1397 return -1;
1398 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001399 } else if (!request_irq(irq, igb_test_intr, IRQF_PROBE_SHARED,
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001400 netdev->name, adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001401 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001402 } else if (request_irq(irq, igb_test_intr, IRQF_SHARED,
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001403 netdev->name, adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001404 *data = 1;
1405 return -1;
1406 }
1407 dev_info(&adapter->pdev->dev, "testing %s interrupt\n",
1408 (shared_int ? "shared" : "unshared"));
Alexander Duyck317f66b2009-10-27 23:46:20 +00001409
Auke Kok9d5c8242008-01-24 02:22:38 -08001410 /* Disable all the interrupts */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001411 wr32(E1000_IMC, ~0);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001412 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001413 msleep(10);
1414
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001415 /* Define all writable bits for ICS */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001416 switch (hw->mac.type) {
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001417 case e1000_82575:
1418 ics_mask = 0x37F47EDD;
1419 break;
1420 case e1000_82576:
1421 ics_mask = 0x77D4FBFD;
1422 break;
Alexander Duyck55cac242009-11-19 12:42:21 +00001423 case e1000_82580:
1424 ics_mask = 0x77DCFED5;
1425 break;
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001426 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001427 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001428 case e1000_i210:
1429 case e1000_i211:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001430 ics_mask = 0x77DCFED5;
1431 break;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001432 default:
1433 ics_mask = 0x7FFFFFFF;
1434 break;
1435 }
1436
Auke Kok9d5c8242008-01-24 02:22:38 -08001437 /* Test each interrupt */
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001438 for (; i < 31; i++) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001439 /* Interrupt to test */
1440 mask = 1 << i;
1441
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001442 if (!(mask & ics_mask))
1443 continue;
1444
Auke Kok9d5c8242008-01-24 02:22:38 -08001445 if (!shared_int) {
1446 /* Disable the interrupt to be reported in
1447 * the cause register and then force the same
1448 * interrupt and see if one gets posted. If
1449 * an interrupt was posted to the bus, the
1450 * test failed.
1451 */
1452 adapter->test_icr = 0;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001453
1454 /* Flush any pending interrupts */
1455 wr32(E1000_ICR, ~0);
1456
1457 wr32(E1000_IMC, mask);
1458 wr32(E1000_ICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001459 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001460 msleep(10);
1461
1462 if (adapter->test_icr & mask) {
1463 *data = 3;
1464 break;
1465 }
1466 }
1467
1468 /* Enable the interrupt to be reported in
1469 * the cause register and then force the same
1470 * interrupt and see if one gets posted. If
1471 * an interrupt was not posted to the bus, the
1472 * test failed.
1473 */
1474 adapter->test_icr = 0;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001475
1476 /* Flush any pending interrupts */
1477 wr32(E1000_ICR, ~0);
1478
Auke Kok9d5c8242008-01-24 02:22:38 -08001479 wr32(E1000_IMS, mask);
1480 wr32(E1000_ICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001481 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001482 msleep(10);
1483
1484 if (!(adapter->test_icr & mask)) {
1485 *data = 4;
1486 break;
1487 }
1488
1489 if (!shared_int) {
1490 /* Disable the other interrupts to be reported in
1491 * the cause register and then force the other
1492 * interrupts and see if any get posted. If
1493 * an interrupt was posted to the bus, the
1494 * test failed.
1495 */
1496 adapter->test_icr = 0;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001497
1498 /* Flush any pending interrupts */
1499 wr32(E1000_ICR, ~0);
1500
1501 wr32(E1000_IMC, ~mask);
1502 wr32(E1000_ICS, ~mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001503 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001504 msleep(10);
1505
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001506 if (adapter->test_icr & mask) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001507 *data = 5;
1508 break;
1509 }
1510 }
1511 }
1512
1513 /* Disable all the interrupts */
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001514 wr32(E1000_IMC, ~0);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001515 wrfl();
Auke Kok9d5c8242008-01-24 02:22:38 -08001516 msleep(10);
1517
1518 /* Unhook test interrupt handler */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001519 if (adapter->msix_entries)
1520 free_irq(adapter->msix_entries[0].vector, adapter);
1521 else
1522 free_irq(irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001523
1524 return *data;
1525}
1526
1527static void igb_free_desc_rings(struct igb_adapter *adapter)
1528{
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001529 igb_free_tx_resources(&adapter->test_tx_ring);
1530 igb_free_rx_resources(&adapter->test_rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08001531}
1532
1533static int igb_setup_desc_rings(struct igb_adapter *adapter)
1534{
Auke Kok9d5c8242008-01-24 02:22:38 -08001535 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1536 struct igb_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001537 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckad93d172009-10-27 15:55:02 +00001538 int ret_val;
Auke Kok9d5c8242008-01-24 02:22:38 -08001539
1540 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001541 tx_ring->count = IGB_DEFAULT_TXD;
Alexander Duyck59d71982010-04-27 13:09:25 +00001542 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001543 tx_ring->netdev = adapter->netdev;
1544 tx_ring->reg_idx = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08001545
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001546 if (igb_setup_tx_resources(tx_ring)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001547 ret_val = 1;
1548 goto err_nomem;
1549 }
1550
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001551 igb_setup_tctl(adapter);
1552 igb_configure_tx_ring(adapter, tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08001553
Auke Kok9d5c8242008-01-24 02:22:38 -08001554 /* Setup Rx descriptor ring and Rx buffers */
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001555 rx_ring->count = IGB_DEFAULT_RXD;
Alexander Duyck59d71982010-04-27 13:09:25 +00001556 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001557 rx_ring->netdev = adapter->netdev;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001558 rx_ring->reg_idx = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08001559
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001560 if (igb_setup_rx_resources(rx_ring)) {
1561 ret_val = 3;
Auke Kok9d5c8242008-01-24 02:22:38 -08001562 goto err_nomem;
1563 }
1564
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001565 /* set the default queue to queue 0 of PF */
1566 wr32(E1000_MRQC, adapter->vfs_allocated_count << 3);
Auke Kok9d5c8242008-01-24 02:22:38 -08001567
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001568 /* enable receive ring */
1569 igb_setup_rctl(adapter);
1570 igb_configure_rx_ring(adapter, rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08001571
Alexander Duyckcd392f52011-08-26 07:43:59 +00001572 igb_alloc_rx_buffers(rx_ring, igb_desc_unused(rx_ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001573
1574 return 0;
1575
1576err_nomem:
1577 igb_free_desc_rings(adapter);
1578 return ret_val;
1579}
1580
1581static void igb_phy_disable_receiver(struct igb_adapter *adapter)
1582{
1583 struct e1000_hw *hw = &adapter->hw;
1584
1585 /* Write out to PHY registers 29 and 30 to disable the Receiver. */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001586 igb_write_phy_reg(hw, 29, 0x001F);
1587 igb_write_phy_reg(hw, 30, 0x8FFC);
1588 igb_write_phy_reg(hw, 29, 0x001A);
1589 igb_write_phy_reg(hw, 30, 0x8FF0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001590}
1591
1592static int igb_integrated_phy_loopback(struct igb_adapter *adapter)
1593{
1594 struct e1000_hw *hw = &adapter->hw;
1595 u32 ctrl_reg = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001596
1597 hw->mac.autoneg = false;
1598
Carolyn Wyborny8aa23f02012-06-08 05:01:39 +00001599 if (hw->phy.type == e1000_phy_m88) {
1600 if (hw->phy.id != I210_I_PHY_ID) {
1601 /* Auto-MDI/MDIX Off */
1602 igb_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 0x0808);
1603 /* reset to update Auto-MDI/MDIX */
1604 igb_write_phy_reg(hw, PHY_CONTROL, 0x9140);
1605 /* autoneg off */
1606 igb_write_phy_reg(hw, PHY_CONTROL, 0x8140);
1607 } else {
1608 /* force 1000, set loopback */
1609 igb_write_phy_reg(hw, I347AT4_PAGE_SELECT, 0);
1610 igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
1611 }
Todd Fujinaka5aa3a442013-09-17 05:08:48 +00001612 } else if (hw->phy.type == e1000_phy_82580) {
1613 /* enable MII loopback */
1614 igb_write_phy_reg(hw, I82580_PHY_LBK_CTRL, 0x8041);
Auke Kok9d5c8242008-01-24 02:22:38 -08001615 }
1616
Stefan Assmann119b0e02012-08-07 00:45:57 -07001617 /* add small delay to avoid loopback test failure */
1618 msleep(50);
1619
Auke Kok9d5c8242008-01-24 02:22:38 -08001620 /* force 1000, set loopback */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001621 igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
Auke Kok9d5c8242008-01-24 02:22:38 -08001622
1623 /* Now set up the MAC to the same speed/duplex as the PHY. */
1624 ctrl_reg = rd32(E1000_CTRL);
1625 ctrl_reg &= ~E1000_CTRL_SPD_SEL; /* Clear the speed sel bits */
1626 ctrl_reg |= (E1000_CTRL_FRCSPD | /* Set the Force Speed Bit */
1627 E1000_CTRL_FRCDPX | /* Set the Force Duplex Bit */
1628 E1000_CTRL_SPD_1000 |/* Force Speed to 1000 */
Alexander Duyckcdfa9f62009-03-31 20:38:56 +00001629 E1000_CTRL_FD | /* Force Duplex to FULL */
1630 E1000_CTRL_SLU); /* Set link up enable bit */
Auke Kok9d5c8242008-01-24 02:22:38 -08001631
Carolyn Wyborny8aa23f02012-06-08 05:01:39 +00001632 if (hw->phy.type == e1000_phy_m88)
Auke Kok9d5c8242008-01-24 02:22:38 -08001633 ctrl_reg |= E1000_CTRL_ILOS; /* Invert Loss of Signal */
Auke Kok9d5c8242008-01-24 02:22:38 -08001634
1635 wr32(E1000_CTRL, ctrl_reg);
1636
1637 /* Disable the receiver on the PHY so when a cable is plugged in, the
1638 * PHY does not begin to autoneg when a cable is reconnected to the NIC.
1639 */
Carolyn Wyborny8aa23f02012-06-08 05:01:39 +00001640 if (hw->phy.type == e1000_phy_m88)
Auke Kok9d5c8242008-01-24 02:22:38 -08001641 igb_phy_disable_receiver(adapter);
1642
Carolyn Wyborny8aa23f02012-06-08 05:01:39 +00001643 mdelay(500);
Auke Kok9d5c8242008-01-24 02:22:38 -08001644 return 0;
1645}
1646
1647static int igb_set_phy_loopback(struct igb_adapter *adapter)
1648{
1649 return igb_integrated_phy_loopback(adapter);
1650}
1651
1652static int igb_setup_loopback_test(struct igb_adapter *adapter)
1653{
1654 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001655 u32 reg;
Auke Kok9d5c8242008-01-24 02:22:38 -08001656
Alexander Duyck317f66b2009-10-27 23:46:20 +00001657 reg = rd32(E1000_CTRL_EXT);
1658
1659 /* use CTRL_EXT to identify link type as SGMII can appear as copper */
1660 if (reg & E1000_CTRL_EXT_LINK_MODE_MASK) {
Robert Healya14bc2b2011-07-12 08:46:20 +00001661 if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1662 (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1663 (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
Fujinaka, Todda4e979a2013-10-01 04:33:55 -07001664 (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
1665 (hw->device_id == E1000_DEV_ID_I354_SGMII)) {
Robert Healya14bc2b2011-07-12 08:46:20 +00001666
1667 /* Enable DH89xxCC MPHY for near end loopback */
1668 reg = rd32(E1000_MPHY_ADDR_CTL);
1669 reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1670 E1000_MPHY_PCS_CLK_REG_OFFSET;
1671 wr32(E1000_MPHY_ADDR_CTL, reg);
1672
1673 reg = rd32(E1000_MPHY_DATA);
1674 reg |= E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1675 wr32(E1000_MPHY_DATA, reg);
1676 }
1677
Alexander Duyck2d064c02008-07-08 15:10:12 -07001678 reg = rd32(E1000_RCTL);
1679 reg |= E1000_RCTL_LBM_TCVR;
1680 wr32(E1000_RCTL, reg);
1681
1682 wr32(E1000_SCTL, E1000_ENABLE_SERDES_LOOPBACK);
1683
1684 reg = rd32(E1000_CTRL);
1685 reg &= ~(E1000_CTRL_RFCE |
1686 E1000_CTRL_TFCE |
1687 E1000_CTRL_LRST);
1688 reg |= E1000_CTRL_SLU |
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001689 E1000_CTRL_FD;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001690 wr32(E1000_CTRL, reg);
1691
1692 /* Unset switch control to serdes energy detect */
1693 reg = rd32(E1000_CONNSW);
1694 reg &= ~E1000_CONNSW_ENRGSRC;
1695 wr32(E1000_CONNSW, reg);
1696
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +00001697 /* Unset sigdetect for SERDES loopback on
Akeem G. Abodunrin0ba96d32013-03-20 08:01:40 +00001698 * 82580 and newer devices.
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +00001699 */
Akeem G. Abodunrin0ba96d32013-03-20 08:01:40 +00001700 if (hw->mac.type >= e1000_82580) {
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +00001701 reg = rd32(E1000_PCS_CFG0);
1702 reg |= E1000_PCS_CFG_IGN_SD;
1703 wr32(E1000_PCS_CFG0, reg);
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +00001704 }
1705
Alexander Duyck2d064c02008-07-08 15:10:12 -07001706 /* Set PCS register for forced speed */
1707 reg = rd32(E1000_PCS_LCTL);
1708 reg &= ~E1000_PCS_LCTL_AN_ENABLE; /* Disable Autoneg*/
1709 reg |= E1000_PCS_LCTL_FLV_LINK_UP | /* Force link up */
1710 E1000_PCS_LCTL_FSV_1000 | /* Force 1000 */
1711 E1000_PCS_LCTL_FDV_FULL | /* SerDes Full duplex */
1712 E1000_PCS_LCTL_FSD | /* Force Speed */
1713 E1000_PCS_LCTL_FORCE_LINK; /* Force Link */
1714 wr32(E1000_PCS_LCTL, reg);
1715
Auke Kok9d5c8242008-01-24 02:22:38 -08001716 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001717 }
1718
Alexander Duyck317f66b2009-10-27 23:46:20 +00001719 return igb_set_phy_loopback(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001720}
1721
1722static void igb_loopback_cleanup(struct igb_adapter *adapter)
1723{
1724 struct e1000_hw *hw = &adapter->hw;
1725 u32 rctl;
1726 u16 phy_reg;
1727
Robert Healya14bc2b2011-07-12 08:46:20 +00001728 if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1729 (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1730 (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
Fujinaka, Todda4e979a2013-10-01 04:33:55 -07001731 (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
1732 (hw->device_id == E1000_DEV_ID_I354_SGMII)) {
Robert Healya14bc2b2011-07-12 08:46:20 +00001733 u32 reg;
1734
1735 /* Disable near end loopback on DH89xxCC */
1736 reg = rd32(E1000_MPHY_ADDR_CTL);
1737 reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1738 E1000_MPHY_PCS_CLK_REG_OFFSET;
1739 wr32(E1000_MPHY_ADDR_CTL, reg);
1740
1741 reg = rd32(E1000_MPHY_DATA);
1742 reg &= ~E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1743 wr32(E1000_MPHY_DATA, reg);
1744 }
1745
Auke Kok9d5c8242008-01-24 02:22:38 -08001746 rctl = rd32(E1000_RCTL);
1747 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
1748 wr32(E1000_RCTL, rctl);
1749
1750 hw->mac.autoneg = true;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001751 igb_read_phy_reg(hw, PHY_CONTROL, &phy_reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001752 if (phy_reg & MII_CR_LOOPBACK) {
1753 phy_reg &= ~MII_CR_LOOPBACK;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001754 igb_write_phy_reg(hw, PHY_CONTROL, phy_reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001755 igb_phy_sw_reset(hw);
1756 }
1757}
1758
1759static void igb_create_lbtest_frame(struct sk_buff *skb,
1760 unsigned int frame_size)
1761{
1762 memset(skb->data, 0xFF, frame_size);
Alexander Duyck317f66b2009-10-27 23:46:20 +00001763 frame_size /= 2;
1764 memset(&skb->data[frame_size], 0xAA, frame_size - 1);
1765 memset(&skb->data[frame_size + 10], 0xBE, 1);
1766 memset(&skb->data[frame_size + 12], 0xAF, 1);
Auke Kok9d5c8242008-01-24 02:22:38 -08001767}
1768
Alexander Duyck1a1c2252012-09-25 00:30:52 +00001769static int igb_check_lbtest_frame(struct igb_rx_buffer *rx_buffer,
1770 unsigned int frame_size)
Auke Kok9d5c8242008-01-24 02:22:38 -08001771{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00001772 unsigned char *data;
1773 bool match = true;
1774
1775 frame_size >>= 1;
1776
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001777 data = kmap(rx_buffer->page);
Alexander Duyck1a1c2252012-09-25 00:30:52 +00001778
1779 if (data[3] != 0xFF ||
1780 data[frame_size + 10] != 0xBE ||
1781 data[frame_size + 12] != 0xAF)
1782 match = false;
1783
1784 kunmap(rx_buffer->page);
1785
1786 return match;
Auke Kok9d5c8242008-01-24 02:22:38 -08001787}
1788
Alexander Duyckad93d172009-10-27 15:55:02 +00001789static int igb_clean_test_rings(struct igb_ring *rx_ring,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001790 struct igb_ring *tx_ring,
1791 unsigned int size)
Alexander Duyckad93d172009-10-27 15:55:02 +00001792{
1793 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00001794 struct igb_rx_buffer *rx_buffer_info;
1795 struct igb_tx_buffer *tx_buffer_info;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00001796 u16 rx_ntc, tx_ntc, count = 0;
Alexander Duyckad93d172009-10-27 15:55:02 +00001797
1798 /* initialize next to clean and descriptor values */
1799 rx_ntc = rx_ring->next_to_clean;
1800 tx_ntc = tx_ring->next_to_clean;
Alexander Duyck601369062011-08-26 07:44:05 +00001801 rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
Alexander Duyckad93d172009-10-27 15:55:02 +00001802
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00001803 while (igb_test_staterr(rx_desc, E1000_RXD_STAT_DD)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001804 /* check Rx buffer */
Alexander Duyck06034642011-08-26 07:44:22 +00001805 rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
Alexander Duyckad93d172009-10-27 15:55:02 +00001806
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001807 /* sync Rx buffer for CPU read */
1808 dma_sync_single_for_cpu(rx_ring->dev,
1809 rx_buffer_info->dma,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00001810 IGB_RX_BUFSZ,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001811 DMA_FROM_DEVICE);
Alexander Duyckad93d172009-10-27 15:55:02 +00001812
1813 /* verify contents of skb */
Alexander Duyck1a1c2252012-09-25 00:30:52 +00001814 if (igb_check_lbtest_frame(rx_buffer_info, size))
Alexander Duyckad93d172009-10-27 15:55:02 +00001815 count++;
1816
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001817 /* sync Rx buffer for device write */
1818 dma_sync_single_for_device(rx_ring->dev,
1819 rx_buffer_info->dma,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00001820 IGB_RX_BUFSZ,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001821 DMA_FROM_DEVICE);
1822
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001823 /* unmap buffer on Tx side */
Alexander Duyck06034642011-08-26 07:44:22 +00001824 tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
1825 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duyckad93d172009-10-27 15:55:02 +00001826
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001827 /* increment Rx/Tx next to clean counters */
Alexander Duyckad93d172009-10-27 15:55:02 +00001828 rx_ntc++;
1829 if (rx_ntc == rx_ring->count)
1830 rx_ntc = 0;
1831 tx_ntc++;
1832 if (tx_ntc == tx_ring->count)
1833 tx_ntc = 0;
1834
1835 /* fetch next descriptor */
Alexander Duyck601369062011-08-26 07:44:05 +00001836 rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
Alexander Duyckad93d172009-10-27 15:55:02 +00001837 }
1838
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001839 netdev_tx_reset_queue(txring_txq(tx_ring));
Jeff Kirsher51a76c32012-01-19 18:31:34 +00001840
Alexander Duyckad93d172009-10-27 15:55:02 +00001841 /* re-map buffers to ring, store next to clean values */
Alexander Duyckcd392f52011-08-26 07:43:59 +00001842 igb_alloc_rx_buffers(rx_ring, count);
Alexander Duyckad93d172009-10-27 15:55:02 +00001843 rx_ring->next_to_clean = rx_ntc;
1844 tx_ring->next_to_clean = tx_ntc;
1845
1846 return count;
1847}
1848
Auke Kok9d5c8242008-01-24 02:22:38 -08001849static int igb_run_loopback_test(struct igb_adapter *adapter)
1850{
Auke Kok9d5c8242008-01-24 02:22:38 -08001851 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1852 struct igb_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00001853 u16 i, j, lc, good_cnt;
1854 int ret_val = 0;
Alexander Duyck44390ca2011-08-26 07:43:38 +00001855 unsigned int size = IGB_RX_HDR_LEN;
Alexander Duyckad93d172009-10-27 15:55:02 +00001856 netdev_tx_t tx_ret_val;
1857 struct sk_buff *skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08001858
Alexander Duyckad93d172009-10-27 15:55:02 +00001859 /* allocate test skb */
1860 skb = alloc_skb(size, GFP_KERNEL);
1861 if (!skb)
1862 return 11;
1863
1864 /* place data into test skb */
1865 igb_create_lbtest_frame(skb, size);
1866 skb_put(skb, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08001867
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001868 /* Calculate the loop count based on the largest descriptor ring
Auke Kok9d5c8242008-01-24 02:22:38 -08001869 * The idea is to wrap the largest ring a number of times using 64
1870 * send/receive pairs during each loop
1871 */
1872
1873 if (rx_ring->count <= tx_ring->count)
1874 lc = ((tx_ring->count / 64) * 2) + 1;
1875 else
1876 lc = ((rx_ring->count / 64) * 2) + 1;
1877
Auke Kok9d5c8242008-01-24 02:22:38 -08001878 for (j = 0; j <= lc; j++) { /* loop count loop */
Alexander Duyckad93d172009-10-27 15:55:02 +00001879 /* reset count of good packets */
Auke Kok9d5c8242008-01-24 02:22:38 -08001880 good_cnt = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001881
Alexander Duyckad93d172009-10-27 15:55:02 +00001882 /* place 64 packets on the transmit queue*/
1883 for (i = 0; i < 64; i++) {
1884 skb_get(skb);
Alexander Duyckcd392f52011-08-26 07:43:59 +00001885 tx_ret_val = igb_xmit_frame_ring(skb, tx_ring);
Alexander Duyckad93d172009-10-27 15:55:02 +00001886 if (tx_ret_val == NETDEV_TX_OK)
Auke Kok9d5c8242008-01-24 02:22:38 -08001887 good_cnt++;
Alexander Duyckad93d172009-10-27 15:55:02 +00001888 }
1889
Auke Kok9d5c8242008-01-24 02:22:38 -08001890 if (good_cnt != 64) {
Alexander Duyckad93d172009-10-27 15:55:02 +00001891 ret_val = 12;
Auke Kok9d5c8242008-01-24 02:22:38 -08001892 break;
1893 }
Alexander Duyckad93d172009-10-27 15:55:02 +00001894
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001895 /* allow 200 milliseconds for packets to go from Tx to Rx */
Alexander Duyckad93d172009-10-27 15:55:02 +00001896 msleep(200);
1897
1898 good_cnt = igb_clean_test_rings(rx_ring, tx_ring, size);
1899 if (good_cnt != 64) {
1900 ret_val = 13;
Auke Kok9d5c8242008-01-24 02:22:38 -08001901 break;
1902 }
1903 } /* end loop count loop */
Alexander Duyckad93d172009-10-27 15:55:02 +00001904
1905 /* free the original skb */
1906 kfree_skb(skb);
1907
Auke Kok9d5c8242008-01-24 02:22:38 -08001908 return ret_val;
1909}
1910
1911static int igb_loopback_test(struct igb_adapter *adapter, u64 *data)
1912{
1913 /* PHY loopback cannot be performed if SoL/IDER
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001914 * sessions are active
1915 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001916 if (igb_check_reset_block(&adapter->hw)) {
1917 dev_err(&adapter->pdev->dev,
Jesper Juhld836200a2012-08-01 05:41:30 +00001918 "Cannot do PHY loopback test when SoL/IDER is active.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001919 *data = 0;
1920 goto out;
1921 }
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001922
1923 if (adapter->hw.mac.type == e1000_i354) {
1924 dev_info(&adapter->pdev->dev,
1925 "Loopback test not supported on i354.\n");
1926 *data = 0;
1927 goto out;
1928 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001929 *data = igb_setup_desc_rings(adapter);
1930 if (*data)
1931 goto out;
1932 *data = igb_setup_loopback_test(adapter);
1933 if (*data)
1934 goto err_loopback;
1935 *data = igb_run_loopback_test(adapter);
1936 igb_loopback_cleanup(adapter);
1937
1938err_loopback:
1939 igb_free_desc_rings(adapter);
1940out:
1941 return *data;
1942}
1943
1944static int igb_link_test(struct igb_adapter *adapter, u64 *data)
1945{
1946 struct e1000_hw *hw = &adapter->hw;
1947 *data = 0;
1948 if (hw->phy.media_type == e1000_media_type_internal_serdes) {
1949 int i = 0;
1950 hw->mac.serdes_has_link = false;
1951
1952 /* On some blade server designs, link establishment
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001953 * could take as long as 2-3 minutes
1954 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001955 do {
1956 hw->mac.ops.check_for_link(&adapter->hw);
1957 if (hw->mac.serdes_has_link)
1958 return *data;
1959 msleep(20);
1960 } while (i++ < 3750);
1961
1962 *data = 1;
1963 } else {
1964 hw->mac.ops.check_for_link(&adapter->hw);
1965 if (hw->mac.autoneg)
Stefan Assmann4507dc92013-02-02 08:31:50 +00001966 msleep(5000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001967
Alexander Duyck317f66b2009-10-27 23:46:20 +00001968 if (!(rd32(E1000_STATUS) & E1000_STATUS_LU))
Auke Kok9d5c8242008-01-24 02:22:38 -08001969 *data = 1;
1970 }
1971 return *data;
1972}
1973
1974static void igb_diag_test(struct net_device *netdev,
1975 struct ethtool_test *eth_test, u64 *data)
1976{
1977 struct igb_adapter *adapter = netdev_priv(netdev);
1978 u16 autoneg_advertised;
1979 u8 forced_speed_duplex, autoneg;
1980 bool if_running = netif_running(netdev);
1981
1982 set_bit(__IGB_TESTING, &adapter->state);
1983 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1984 /* Offline tests */
1985
1986 /* save speed, duplex, autoneg settings */
1987 autoneg_advertised = adapter->hw.phy.autoneg_advertised;
1988 forced_speed_duplex = adapter->hw.mac.forced_speed_duplex;
1989 autoneg = adapter->hw.mac.autoneg;
1990
1991 dev_info(&adapter->pdev->dev, "offline testing starting\n");
1992
Nick Nunley88a268c2010-02-17 01:01:59 +00001993 /* power up link for link test */
1994 igb_power_up_link(adapter);
1995
Auke Kok9d5c8242008-01-24 02:22:38 -08001996 /* Link test performed before hardware reset so autoneg doesn't
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001997 * interfere with test result
1998 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001999 if (igb_link_test(adapter, &data[4]))
2000 eth_test->flags |= ETH_TEST_FL_FAILED;
2001
2002 if (if_running)
2003 /* indicate we're in test mode */
2004 dev_close(netdev);
2005 else
2006 igb_reset(adapter);
2007
2008 if (igb_reg_test(adapter, &data[0]))
2009 eth_test->flags |= ETH_TEST_FL_FAILED;
2010
2011 igb_reset(adapter);
2012 if (igb_eeprom_test(adapter, &data[1]))
2013 eth_test->flags |= ETH_TEST_FL_FAILED;
2014
2015 igb_reset(adapter);
2016 if (igb_intr_test(adapter, &data[2]))
2017 eth_test->flags |= ETH_TEST_FL_FAILED;
2018
2019 igb_reset(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00002020 /* power up link for loopback test */
2021 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002022 if (igb_loopback_test(adapter, &data[3]))
2023 eth_test->flags |= ETH_TEST_FL_FAILED;
2024
2025 /* restore speed, duplex, autoneg settings */
2026 adapter->hw.phy.autoneg_advertised = autoneg_advertised;
2027 adapter->hw.mac.forced_speed_duplex = forced_speed_duplex;
2028 adapter->hw.mac.autoneg = autoneg;
2029
2030 /* force this routine to wait until autoneg complete/timeout */
2031 adapter->hw.phy.autoneg_wait_to_complete = true;
2032 igb_reset(adapter);
2033 adapter->hw.phy.autoneg_wait_to_complete = false;
2034
2035 clear_bit(__IGB_TESTING, &adapter->state);
2036 if (if_running)
2037 dev_open(netdev);
2038 } else {
2039 dev_info(&adapter->pdev->dev, "online testing starting\n");
Nick Nunley88a268c2010-02-17 01:01:59 +00002040
2041 /* PHY is powered down when interface is down */
Alexander Duyck8d420a12010-07-01 13:39:01 +00002042 if (if_running && igb_link_test(adapter, &data[4]))
2043 eth_test->flags |= ETH_TEST_FL_FAILED;
2044 else
Nick Nunley88a268c2010-02-17 01:01:59 +00002045 data[4] = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002046
2047 /* Online tests aren't run; pass by default */
2048 data[0] = 0;
2049 data[1] = 0;
2050 data[2] = 0;
2051 data[3] = 0;
2052
2053 clear_bit(__IGB_TESTING, &adapter->state);
2054 }
2055 msleep_interruptible(4 * 1000);
2056}
2057
Auke Kok9d5c8242008-01-24 02:22:38 -08002058static void igb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2059{
2060 struct igb_adapter *adapter = netdev_priv(netdev);
2061
2062 wol->supported = WAKE_UCAST | WAKE_MCAST |
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002063 WAKE_BCAST | WAKE_MAGIC |
2064 WAKE_PHY;
Auke Kok9d5c8242008-01-24 02:22:38 -08002065 wol->wolopts = 0;
2066
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002067 if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
Auke Kok9d5c8242008-01-24 02:22:38 -08002068 return;
2069
2070 /* apply any specific unsupported masks here */
2071 switch (adapter->hw.device_id) {
2072 default:
2073 break;
2074 }
2075
2076 if (adapter->wol & E1000_WUFC_EX)
2077 wol->wolopts |= WAKE_UCAST;
2078 if (adapter->wol & E1000_WUFC_MC)
2079 wol->wolopts |= WAKE_MCAST;
2080 if (adapter->wol & E1000_WUFC_BC)
2081 wol->wolopts |= WAKE_BCAST;
2082 if (adapter->wol & E1000_WUFC_MAG)
2083 wol->wolopts |= WAKE_MAGIC;
Nick Nunley22939f02010-02-17 01:01:01 +00002084 if (adapter->wol & E1000_WUFC_LNKC)
2085 wol->wolopts |= WAKE_PHY;
Auke Kok9d5c8242008-01-24 02:22:38 -08002086}
2087
2088static int igb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2089{
2090 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002091
Nick Nunley22939f02010-02-17 01:01:01 +00002092 if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
Auke Kok9d5c8242008-01-24 02:22:38 -08002093 return -EOPNOTSUPP;
2094
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002095 if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
Auke Kok9d5c8242008-01-24 02:22:38 -08002096 return wol->wolopts ? -EOPNOTSUPP : 0;
2097
Auke Kok9d5c8242008-01-24 02:22:38 -08002098 /* these settings will always override what we currently have */
2099 adapter->wol = 0;
2100
2101 if (wol->wolopts & WAKE_UCAST)
2102 adapter->wol |= E1000_WUFC_EX;
2103 if (wol->wolopts & WAKE_MCAST)
2104 adapter->wol |= E1000_WUFC_MC;
2105 if (wol->wolopts & WAKE_BCAST)
2106 adapter->wol |= E1000_WUFC_BC;
2107 if (wol->wolopts & WAKE_MAGIC)
2108 adapter->wol |= E1000_WUFC_MAG;
Nick Nunley22939f02010-02-17 01:01:01 +00002109 if (wol->wolopts & WAKE_PHY)
2110 adapter->wol |= E1000_WUFC_LNKC;
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00002111 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2112
Auke Kok9d5c8242008-01-24 02:22:38 -08002113 return 0;
2114}
2115
Auke Kok9d5c8242008-01-24 02:22:38 -08002116/* bit defines for adapter->led_status */
2117#define IGB_LED_ON 0
2118
Jeff Kirsher936db352011-05-07 06:37:14 +00002119static int igb_set_phys_id(struct net_device *netdev,
2120 enum ethtool_phys_id_state state)
Auke Kok9d5c8242008-01-24 02:22:38 -08002121{
2122 struct igb_adapter *adapter = netdev_priv(netdev);
2123 struct e1000_hw *hw = &adapter->hw;
2124
Jeff Kirsher936db352011-05-07 06:37:14 +00002125 switch (state) {
2126 case ETHTOOL_ID_ACTIVE:
2127 igb_blink_led(hw);
2128 return 2;
2129 case ETHTOOL_ID_ON:
2130 igb_blink_led(hw);
2131 break;
2132 case ETHTOOL_ID_OFF:
2133 igb_led_off(hw);
2134 break;
2135 case ETHTOOL_ID_INACTIVE:
2136 igb_led_off(hw);
2137 clear_bit(IGB_LED_ON, &adapter->led_status);
2138 igb_cleanup_led(hw);
2139 break;
2140 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002141
2142 return 0;
2143}
2144
2145static int igb_set_coalesce(struct net_device *netdev,
2146 struct ethtool_coalesce *ec)
2147{
2148 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07002149 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08002150
2151 if ((ec->rx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2152 ((ec->rx_coalesce_usecs > 3) &&
2153 (ec->rx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2154 (ec->rx_coalesce_usecs == 2))
2155 return -EINVAL;
2156
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002157 if ((ec->tx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2158 ((ec->tx_coalesce_usecs > 3) &&
2159 (ec->tx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2160 (ec->tx_coalesce_usecs == 2))
2161 return -EINVAL;
2162
2163 if ((adapter->flags & IGB_FLAG_QUEUE_PAIRS) && ec->tx_coalesce_usecs)
2164 return -EINVAL;
2165
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08002166 /* If ITR is disabled, disable DMAC */
2167 if (ec->rx_coalesce_usecs == 0) {
2168 if (adapter->flags & IGB_FLAG_DMAC)
2169 adapter->flags &= ~IGB_FLAG_DMAC;
2170 }
2171
Auke Kok9d5c8242008-01-24 02:22:38 -08002172 /* convert to rate of irq's per second */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002173 if (ec->rx_coalesce_usecs && ec->rx_coalesce_usecs <= 3)
2174 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
2175 else
2176 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2177
2178 /* convert to rate of irq's per second */
2179 if (adapter->flags & IGB_FLAG_QUEUE_PAIRS)
2180 adapter->tx_itr_setting = adapter->rx_itr_setting;
2181 else if (ec->tx_coalesce_usecs && ec->tx_coalesce_usecs <= 3)
2182 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
2183 else
2184 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
Auke Kok9d5c8242008-01-24 02:22:38 -08002185
Alexander Duyck047e0032009-10-27 15:49:27 +00002186 for (i = 0; i < adapter->num_q_vectors; i++) {
2187 struct igb_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck0ba82992011-08-26 07:45:47 +00002188 q_vector->tx.work_limit = adapter->tx_work_limit;
2189 if (q_vector->rx.ring)
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002190 q_vector->itr_val = adapter->rx_itr_setting;
2191 else
2192 q_vector->itr_val = adapter->tx_itr_setting;
2193 if (q_vector->itr_val && q_vector->itr_val <= 3)
2194 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00002195 q_vector->set_itr = 1;
2196 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002197
2198 return 0;
2199}
2200
2201static int igb_get_coalesce(struct net_device *netdev,
2202 struct ethtool_coalesce *ec)
2203{
2204 struct igb_adapter *adapter = netdev_priv(netdev);
2205
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002206 if (adapter->rx_itr_setting <= 3)
2207 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -08002208 else
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002209 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
2210
2211 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS)) {
2212 if (adapter->tx_itr_setting <= 3)
2213 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2214 else
2215 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
2216 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002217
2218 return 0;
2219}
2220
Auke Kok9d5c8242008-01-24 02:22:38 -08002221static int igb_nway_reset(struct net_device *netdev)
2222{
2223 struct igb_adapter *adapter = netdev_priv(netdev);
2224 if (netif_running(netdev))
2225 igb_reinit_locked(adapter);
2226 return 0;
2227}
2228
2229static int igb_get_sset_count(struct net_device *netdev, int sset)
2230{
2231 switch (sset) {
2232 case ETH_SS_STATS:
2233 return IGB_STATS_LEN;
2234 case ETH_SS_TEST:
2235 return IGB_TEST_LEN;
2236 default:
2237 return -ENOTSUPP;
2238 }
2239}
2240
2241static void igb_get_ethtool_stats(struct net_device *netdev,
2242 struct ethtool_stats *stats, u64 *data)
2243{
2244 struct igb_adapter *adapter = netdev_priv(netdev);
Eric Dumazet12dcd862010-10-15 17:27:10 +00002245 struct rtnl_link_stats64 *net_stats = &adapter->stats64;
2246 unsigned int start;
2247 struct igb_ring *ring;
2248 int i, j;
Alexander Duyck128e45e2009-11-12 18:37:38 +00002249 char *p;
Auke Kok9d5c8242008-01-24 02:22:38 -08002250
Eric Dumazet12dcd862010-10-15 17:27:10 +00002251 spin_lock(&adapter->stats64_lock);
2252 igb_update_stats(adapter, net_stats);
Alexander Duyck317f66b2009-10-27 23:46:20 +00002253
Auke Kok9d5c8242008-01-24 02:22:38 -08002254 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
Alexander Duyck128e45e2009-11-12 18:37:38 +00002255 p = (char *)adapter + igb_gstrings_stats[i].stat_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -08002256 data[i] = (igb_gstrings_stats[i].sizeof_stat ==
2257 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2258 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00002259 for (j = 0; j < IGB_NETDEV_STATS_LEN; j++, i++) {
2260 p = (char *)net_stats + igb_gstrings_net_stats[j].stat_offset;
2261 data[i] = (igb_gstrings_net_stats[j].sizeof_stat ==
2262 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2263 }
Alexander Duycke21ed352008-07-08 15:07:24 -07002264 for (j = 0; j < adapter->num_tx_queues; j++) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00002265 u64 restart2;
2266
2267 ring = adapter->tx_ring[j];
2268 do {
2269 start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
2270 data[i] = ring->tx_stats.packets;
2271 data[i+1] = ring->tx_stats.bytes;
2272 data[i+2] = ring->tx_stats.restart_queue;
2273 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
2274 do {
2275 start = u64_stats_fetch_begin_bh(&ring->tx_syncp2);
2276 restart2 = ring->tx_stats.restart_queue2;
2277 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp2, start));
2278 data[i+2] += restart2;
2279
2280 i += IGB_TX_QUEUE_STATS_LEN;
Alexander Duycke21ed352008-07-08 15:07:24 -07002281 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002282 for (j = 0; j < adapter->num_rx_queues; j++) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00002283 ring = adapter->rx_ring[j];
2284 do {
2285 start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
2286 data[i] = ring->rx_stats.packets;
2287 data[i+1] = ring->rx_stats.bytes;
2288 data[i+2] = ring->rx_stats.drops;
2289 data[i+3] = ring->rx_stats.csum_err;
2290 data[i+4] = ring->rx_stats.alloc_failed;
2291 } while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
2292 i += IGB_RX_QUEUE_STATS_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002293 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00002294 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08002295}
2296
2297static void igb_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
2298{
2299 struct igb_adapter *adapter = netdev_priv(netdev);
2300 u8 *p = data;
2301 int i;
2302
2303 switch (stringset) {
2304 case ETH_SS_TEST:
2305 memcpy(data, *igb_gstrings_test,
2306 IGB_TEST_LEN*ETH_GSTRING_LEN);
2307 break;
2308 case ETH_SS_STATS:
2309 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
2310 memcpy(p, igb_gstrings_stats[i].stat_string,
2311 ETH_GSTRING_LEN);
2312 p += ETH_GSTRING_LEN;
2313 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00002314 for (i = 0; i < IGB_NETDEV_STATS_LEN; i++) {
2315 memcpy(p, igb_gstrings_net_stats[i].stat_string,
2316 ETH_GSTRING_LEN);
2317 p += ETH_GSTRING_LEN;
2318 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002319 for (i = 0; i < adapter->num_tx_queues; i++) {
2320 sprintf(p, "tx_queue_%u_packets", i);
2321 p += ETH_GSTRING_LEN;
2322 sprintf(p, "tx_queue_%u_bytes", i);
2323 p += ETH_GSTRING_LEN;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00002324 sprintf(p, "tx_queue_%u_restart", i);
2325 p += ETH_GSTRING_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002326 }
2327 for (i = 0; i < adapter->num_rx_queues; i++) {
2328 sprintf(p, "rx_queue_%u_packets", i);
2329 p += ETH_GSTRING_LEN;
2330 sprintf(p, "rx_queue_%u_bytes", i);
2331 p += ETH_GSTRING_LEN;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +00002332 sprintf(p, "rx_queue_%u_drops", i);
2333 p += ETH_GSTRING_LEN;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00002334 sprintf(p, "rx_queue_%u_csum_err", i);
2335 p += ETH_GSTRING_LEN;
2336 sprintf(p, "rx_queue_%u_alloc_failed", i);
2337 p += ETH_GSTRING_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002338 }
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002339 /* BUG_ON(p - data != IGB_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9d5c8242008-01-24 02:22:38 -08002340 break;
2341 }
2342}
2343
Matthew Vicka79f4f82012-08-10 05:40:44 +00002344static int igb_get_ts_info(struct net_device *dev,
Matthew Vicka9188022012-08-28 06:33:05 +00002345 struct ethtool_ts_info *info)
Carolyn Wybornycb411452012-04-04 17:43:59 +00002346{
2347 struct igb_adapter *adapter = netdev_priv(dev);
2348
Matthew Vicka9188022012-08-28 06:33:05 +00002349 switch (adapter->hw.mac.type) {
Matthew Vickb66e2392012-12-13 07:20:33 +00002350 case e1000_82575:
2351 info->so_timestamping =
2352 SOF_TIMESTAMPING_TX_SOFTWARE |
2353 SOF_TIMESTAMPING_RX_SOFTWARE |
2354 SOF_TIMESTAMPING_SOFTWARE;
2355 return 0;
Matthew Vicka9188022012-08-28 06:33:05 +00002356 case e1000_82576:
2357 case e1000_82580:
2358 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002359 case e1000_i354:
Matthew Vicka9188022012-08-28 06:33:05 +00002360 case e1000_i210:
2361 case e1000_i211:
2362 info->so_timestamping =
Matthew Vickb66e2392012-12-13 07:20:33 +00002363 SOF_TIMESTAMPING_TX_SOFTWARE |
2364 SOF_TIMESTAMPING_RX_SOFTWARE |
2365 SOF_TIMESTAMPING_SOFTWARE |
Matthew Vicka9188022012-08-28 06:33:05 +00002366 SOF_TIMESTAMPING_TX_HARDWARE |
2367 SOF_TIMESTAMPING_RX_HARDWARE |
2368 SOF_TIMESTAMPING_RAW_HARDWARE;
Carolyn Wybornycb411452012-04-04 17:43:59 +00002369
Matthew Vicka9188022012-08-28 06:33:05 +00002370 if (adapter->ptp_clock)
2371 info->phc_index = ptp_clock_index(adapter->ptp_clock);
2372 else
2373 info->phc_index = -1;
Carolyn Wybornycb411452012-04-04 17:43:59 +00002374
Matthew Vicka9188022012-08-28 06:33:05 +00002375 info->tx_types =
2376 (1 << HWTSTAMP_TX_OFF) |
2377 (1 << HWTSTAMP_TX_ON);
Carolyn Wybornycb411452012-04-04 17:43:59 +00002378
Matthew Vicka9188022012-08-28 06:33:05 +00002379 info->rx_filters = 1 << HWTSTAMP_FILTER_NONE;
Carolyn Wybornycb411452012-04-04 17:43:59 +00002380
Matthew Vicka9188022012-08-28 06:33:05 +00002381 /* 82576 does not support timestamping all packets. */
2382 if (adapter->hw.mac.type >= e1000_82580)
2383 info->rx_filters |= 1 << HWTSTAMP_FILTER_ALL;
2384 else
2385 info->rx_filters |=
2386 (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
2387 (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
2388 (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
2389 (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
2390 (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
2391 (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
2392 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
2393
2394 return 0;
Matthew Vicka9188022012-08-28 06:33:05 +00002395 default:
2396 return -EOPNOTSUPP;
2397 }
2398}
Carolyn Wybornycb411452012-04-04 17:43:59 +00002399
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002400static int igb_get_rss_hash_opts(struct igb_adapter *adapter,
2401 struct ethtool_rxnfc *cmd)
2402{
2403 cmd->data = 0;
2404
2405 /* Report default options for RSS on igb */
2406 switch (cmd->flow_type) {
2407 case TCP_V4_FLOW:
2408 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2409 case UDP_V4_FLOW:
2410 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
2411 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2412 case SCTP_V4_FLOW:
2413 case AH_ESP_V4_FLOW:
2414 case AH_V4_FLOW:
2415 case ESP_V4_FLOW:
2416 case IPV4_FLOW:
2417 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2418 break;
2419 case TCP_V6_FLOW:
2420 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2421 case UDP_V6_FLOW:
2422 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
2423 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2424 case SCTP_V6_FLOW:
2425 case AH_ESP_V6_FLOW:
2426 case AH_V6_FLOW:
2427 case ESP_V6_FLOW:
2428 case IPV6_FLOW:
2429 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2430 break;
2431 default:
2432 return -EINVAL;
2433 }
2434
2435 return 0;
2436}
2437
2438static int igb_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002439 u32 *rule_locs)
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002440{
2441 struct igb_adapter *adapter = netdev_priv(dev);
2442 int ret = -EOPNOTSUPP;
2443
2444 switch (cmd->cmd) {
2445 case ETHTOOL_GRXRINGS:
2446 cmd->data = adapter->num_rx_queues;
2447 ret = 0;
2448 break;
2449 case ETHTOOL_GRXFH:
2450 ret = igb_get_rss_hash_opts(adapter, cmd);
2451 break;
2452 default:
2453 break;
2454 }
2455
2456 return ret;
2457}
2458
2459#define UDP_RSS_FLAGS (IGB_FLAG_RSS_FIELD_IPV4_UDP | \
2460 IGB_FLAG_RSS_FIELD_IPV6_UDP)
2461static int igb_set_rss_hash_opt(struct igb_adapter *adapter,
2462 struct ethtool_rxnfc *nfc)
2463{
2464 u32 flags = adapter->flags;
2465
2466 /* RSS does not support anything other than hashing
2467 * to queues on src and dst IPs and ports
2468 */
2469 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2470 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2471 return -EINVAL;
2472
2473 switch (nfc->flow_type) {
2474 case TCP_V4_FLOW:
2475 case TCP_V6_FLOW:
2476 if (!(nfc->data & RXH_IP_SRC) ||
2477 !(nfc->data & RXH_IP_DST) ||
2478 !(nfc->data & RXH_L4_B_0_1) ||
2479 !(nfc->data & RXH_L4_B_2_3))
2480 return -EINVAL;
2481 break;
2482 case UDP_V4_FLOW:
2483 if (!(nfc->data & RXH_IP_SRC) ||
2484 !(nfc->data & RXH_IP_DST))
2485 return -EINVAL;
2486 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2487 case 0:
2488 flags &= ~IGB_FLAG_RSS_FIELD_IPV4_UDP;
2489 break;
2490 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2491 flags |= IGB_FLAG_RSS_FIELD_IPV4_UDP;
2492 break;
2493 default:
2494 return -EINVAL;
2495 }
2496 break;
2497 case UDP_V6_FLOW:
2498 if (!(nfc->data & RXH_IP_SRC) ||
2499 !(nfc->data & RXH_IP_DST))
2500 return -EINVAL;
2501 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2502 case 0:
2503 flags &= ~IGB_FLAG_RSS_FIELD_IPV6_UDP;
2504 break;
2505 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2506 flags |= IGB_FLAG_RSS_FIELD_IPV6_UDP;
2507 break;
2508 default:
2509 return -EINVAL;
2510 }
2511 break;
2512 case AH_ESP_V4_FLOW:
2513 case AH_V4_FLOW:
2514 case ESP_V4_FLOW:
2515 case SCTP_V4_FLOW:
2516 case AH_ESP_V6_FLOW:
2517 case AH_V6_FLOW:
2518 case ESP_V6_FLOW:
2519 case SCTP_V6_FLOW:
2520 if (!(nfc->data & RXH_IP_SRC) ||
2521 !(nfc->data & RXH_IP_DST) ||
2522 (nfc->data & RXH_L4_B_0_1) ||
2523 (nfc->data & RXH_L4_B_2_3))
2524 return -EINVAL;
2525 break;
2526 default:
2527 return -EINVAL;
2528 }
2529
2530 /* if we changed something we need to update flags */
2531 if (flags != adapter->flags) {
2532 struct e1000_hw *hw = &adapter->hw;
2533 u32 mrqc = rd32(E1000_MRQC);
2534
2535 if ((flags & UDP_RSS_FLAGS) &&
2536 !(adapter->flags & UDP_RSS_FLAGS))
2537 dev_err(&adapter->pdev->dev,
2538 "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
2539
2540 adapter->flags = flags;
2541
2542 /* Perform hash on these packet types */
2543 mrqc |= E1000_MRQC_RSS_FIELD_IPV4 |
2544 E1000_MRQC_RSS_FIELD_IPV4_TCP |
2545 E1000_MRQC_RSS_FIELD_IPV6 |
2546 E1000_MRQC_RSS_FIELD_IPV6_TCP;
2547
2548 mrqc &= ~(E1000_MRQC_RSS_FIELD_IPV4_UDP |
2549 E1000_MRQC_RSS_FIELD_IPV6_UDP);
2550
2551 if (flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
2552 mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
2553
2554 if (flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
2555 mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
2556
2557 wr32(E1000_MRQC, mrqc);
2558 }
2559
2560 return 0;
2561}
2562
2563static int igb_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2564{
2565 struct igb_adapter *adapter = netdev_priv(dev);
2566 int ret = -EOPNOTSUPP;
2567
2568 switch (cmd->cmd) {
2569 case ETHTOOL_SRXFH:
2570 ret = igb_set_rss_hash_opt(adapter, cmd);
2571 break;
2572 default:
2573 break;
2574 }
2575
2576 return ret;
2577}
2578
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00002579static int igb_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
2580{
2581 struct igb_adapter *adapter = netdev_priv(netdev);
2582 struct e1000_hw *hw = &adapter->hw;
Matthew Vick87371b92013-02-21 03:32:52 +00002583 u32 ipcnfg, eeer, ret_val;
2584 u16 phy_data;
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00002585
2586 if ((hw->mac.type < e1000_i350) ||
2587 (hw->phy.media_type != e1000_media_type_copper))
2588 return -EOPNOTSUPP;
2589
2590 edata->supported = (SUPPORTED_1000baseT_Full |
2591 SUPPORTED_100baseT_Full);
2592
2593 ipcnfg = rd32(E1000_IPCNFG);
2594 eeer = rd32(E1000_EEER);
2595
2596 /* EEE status on negotiated link */
2597 if (ipcnfg & E1000_IPCNFG_EEE_1G_AN)
2598 edata->advertised = ADVERTISED_1000baseT_Full;
2599
2600 if (ipcnfg & E1000_IPCNFG_EEE_100M_AN)
2601 edata->advertised |= ADVERTISED_100baseT_Full;
2602
Matthew Vick87371b92013-02-21 03:32:52 +00002603 /* EEE Link Partner Advertised */
2604 switch (hw->mac.type) {
2605 case e1000_i350:
2606 ret_val = igb_read_emi_reg(hw, E1000_EEE_LP_ADV_ADDR_I350,
2607 &phy_data);
2608 if (ret_val)
2609 return -ENODATA;
2610
2611 edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
2612
2613 break;
2614 case e1000_i210:
2615 case e1000_i211:
2616 ret_val = igb_read_xmdio_reg(hw, E1000_EEE_LP_ADV_ADDR_I210,
2617 E1000_EEE_LP_ADV_DEV_I210,
2618 &phy_data);
2619 if (ret_val)
2620 return -ENODATA;
2621
2622 edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
2623
2624 break;
2625 default:
2626 break;
2627 }
2628
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00002629 if (eeer & E1000_EEER_EEE_NEG)
2630 edata->eee_active = true;
2631
2632 edata->eee_enabled = !hw->dev_spec._82575.eee_disable;
2633
2634 if (eeer & E1000_EEER_TX_LPI_EN)
2635 edata->tx_lpi_enabled = true;
2636
2637 /* Report correct negotiated EEE status for devices that
2638 * wrongly report EEE at half-duplex
2639 */
2640 if (adapter->link_duplex == HALF_DUPLEX) {
2641 edata->eee_enabled = false;
2642 edata->eee_active = false;
2643 edata->tx_lpi_enabled = false;
2644 edata->advertised &= ~edata->advertised;
2645 }
2646
2647 return 0;
2648}
2649
2650static int igb_set_eee(struct net_device *netdev,
2651 struct ethtool_eee *edata)
2652{
2653 struct igb_adapter *adapter = netdev_priv(netdev);
2654 struct e1000_hw *hw = &adapter->hw;
2655 struct ethtool_eee eee_curr;
2656 s32 ret_val;
2657
2658 if ((hw->mac.type < e1000_i350) ||
2659 (hw->phy.media_type != e1000_media_type_copper))
2660 return -EOPNOTSUPP;
2661
Andi Kleen58e4e1f2013-09-30 13:29:08 -07002662 memset(&eee_curr, 0, sizeof(struct ethtool_eee));
2663
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00002664 ret_val = igb_get_eee(netdev, &eee_curr);
2665 if (ret_val)
2666 return ret_val;
2667
2668 if (eee_curr.eee_enabled) {
2669 if (eee_curr.tx_lpi_enabled != edata->tx_lpi_enabled) {
2670 dev_err(&adapter->pdev->dev,
2671 "Setting EEE tx-lpi is not supported\n");
2672 return -EINVAL;
2673 }
2674
2675 /* Tx LPI timer is not implemented currently */
2676 if (edata->tx_lpi_timer) {
2677 dev_err(&adapter->pdev->dev,
2678 "Setting EEE Tx LPI timer is not supported\n");
2679 return -EINVAL;
2680 }
2681
2682 if (eee_curr.advertised != edata->advertised) {
2683 dev_err(&adapter->pdev->dev,
2684 "Setting EEE Advertisement is not supported\n");
2685 return -EINVAL;
2686 }
2687
2688 } else if (!edata->eee_enabled) {
2689 dev_err(&adapter->pdev->dev,
2690 "Setting EEE options are not supported with EEE disabled\n");
2691 return -EINVAL;
2692 }
2693
2694 if (hw->dev_spec._82575.eee_disable != !edata->eee_enabled) {
2695 hw->dev_spec._82575.eee_disable = !edata->eee_enabled;
2696 igb_set_eee_i350(hw);
2697
2698 /* reset link */
Akeem G Abodunrin8a650aa2013-05-24 07:20:57 +00002699 if (netif_running(netdev))
2700 igb_reinit_locked(adapter);
2701 else
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00002702 igb_reset(adapter);
2703 }
2704
2705 return 0;
2706}
2707
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00002708static int igb_get_module_info(struct net_device *netdev,
2709 struct ethtool_modinfo *modinfo)
2710{
2711 struct igb_adapter *adapter = netdev_priv(netdev);
2712 struct e1000_hw *hw = &adapter->hw;
2713 u32 status = E1000_SUCCESS;
2714 u16 sff8472_rev, addr_mode;
2715 bool page_swap = false;
2716
2717 if ((hw->phy.media_type == e1000_media_type_copper) ||
2718 (hw->phy.media_type == e1000_media_type_unknown))
2719 return -EOPNOTSUPP;
2720
2721 /* Check whether we support SFF-8472 or not */
2722 status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_COMP, &sff8472_rev);
2723 if (status != E1000_SUCCESS)
2724 return -EIO;
2725
2726 /* addressing mode is not supported */
2727 status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_SWAP, &addr_mode);
2728 if (status != E1000_SUCCESS)
2729 return -EIO;
2730
2731 /* addressing mode is not supported */
2732 if ((addr_mode & 0xFF) & IGB_SFF_ADDRESSING_MODE) {
2733 hw_dbg("Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
2734 page_swap = true;
2735 }
2736
2737 if ((sff8472_rev & 0xFF) == IGB_SFF_8472_UNSUP || page_swap) {
2738 /* We have an SFP, but it does not support SFF-8472 */
2739 modinfo->type = ETH_MODULE_SFF_8079;
2740 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
2741 } else {
2742 /* We have an SFP which supports a revision of SFF-8472 */
2743 modinfo->type = ETH_MODULE_SFF_8472;
2744 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
2745 }
2746
2747 return 0;
2748}
2749
2750static int igb_get_module_eeprom(struct net_device *netdev,
2751 struct ethtool_eeprom *ee, u8 *data)
2752{
2753 struct igb_adapter *adapter = netdev_priv(netdev);
2754 struct e1000_hw *hw = &adapter->hw;
2755 u32 status = E1000_SUCCESS;
2756 u16 *dataword;
2757 u16 first_word, last_word;
2758 int i = 0;
2759
2760 if (ee->len == 0)
2761 return -EINVAL;
2762
2763 first_word = ee->offset >> 1;
2764 last_word = (ee->offset + ee->len - 1) >> 1;
2765
2766 dataword = kmalloc(sizeof(u16) * (last_word - first_word + 1),
2767 GFP_KERNEL);
2768 if (!dataword)
2769 return -ENOMEM;
2770
2771 /* Read EEPROM block, SFF-8079/SFF-8472, word at a time */
2772 for (i = 0; i < last_word - first_word + 1; i++) {
2773 status = igb_read_phy_reg_i2c(hw, first_word + i, &dataword[i]);
2774 if (status != E1000_SUCCESS)
2775 /* Error occurred while reading module */
2776 return -EIO;
2777
2778 be16_to_cpus(&dataword[i]);
2779 }
2780
2781 memcpy(data, (u8 *)dataword + (ee->offset & 1), ee->len);
2782 kfree(dataword);
2783
2784 return 0;
2785}
2786
Matthew Vicka79f4f82012-08-10 05:40:44 +00002787static int igb_ethtool_begin(struct net_device *netdev)
2788{
2789 struct igb_adapter *adapter = netdev_priv(netdev);
2790 pm_runtime_get_sync(&adapter->pdev->dev);
2791 return 0;
2792}
2793
2794static void igb_ethtool_complete(struct net_device *netdev)
2795{
2796 struct igb_adapter *adapter = netdev_priv(netdev);
2797 pm_runtime_put(&adapter->pdev->dev);
2798}
2799
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00002800static u32 igb_get_rxfh_indir_size(struct net_device *netdev)
2801{
2802 return IGB_RETA_SIZE;
2803}
2804
2805static int igb_get_rxfh_indir(struct net_device *netdev, u32 *indir)
2806{
2807 struct igb_adapter *adapter = netdev_priv(netdev);
2808 int i;
2809
2810 for (i = 0; i < IGB_RETA_SIZE; i++)
2811 indir[i] = adapter->rss_indir_tbl[i];
2812
2813 return 0;
2814}
2815
2816void igb_write_rss_indir_tbl(struct igb_adapter *adapter)
2817{
2818 struct e1000_hw *hw = &adapter->hw;
2819 u32 reg = E1000_RETA(0);
2820 u32 shift = 0;
2821 int i = 0;
2822
2823 switch (hw->mac.type) {
2824 case e1000_82575:
2825 shift = 6;
2826 break;
2827 case e1000_82576:
2828 /* 82576 supports 2 RSS queues for SR-IOV */
2829 if (adapter->vfs_allocated_count)
2830 shift = 3;
2831 break;
2832 default:
2833 break;
2834 }
2835
2836 while (i < IGB_RETA_SIZE) {
2837 u32 val = 0;
2838 int j;
2839
2840 for (j = 3; j >= 0; j--) {
2841 val <<= 8;
2842 val |= adapter->rss_indir_tbl[i + j];
2843 }
2844
2845 wr32(reg, val << shift);
2846 reg += 4;
2847 i += 4;
2848 }
2849}
2850
2851static int igb_set_rxfh_indir(struct net_device *netdev, const u32 *indir)
2852{
2853 struct igb_adapter *adapter = netdev_priv(netdev);
2854 struct e1000_hw *hw = &adapter->hw;
2855 int i;
2856 u32 num_queues;
2857
2858 num_queues = adapter->rss_queues;
2859
2860 switch (hw->mac.type) {
2861 case e1000_82576:
2862 /* 82576 supports 2 RSS queues for SR-IOV */
2863 if (adapter->vfs_allocated_count)
2864 num_queues = 2;
2865 break;
2866 default:
2867 break;
2868 }
2869
2870 /* Verify user input. */
2871 for (i = 0; i < IGB_RETA_SIZE; i++)
2872 if (indir[i] >= num_queues)
2873 return -EINVAL;
2874
2875
2876 for (i = 0; i < IGB_RETA_SIZE; i++)
2877 adapter->rss_indir_tbl[i] = indir[i];
2878
2879 igb_write_rss_indir_tbl(adapter);
2880
2881 return 0;
2882}
2883
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07002884static unsigned int igb_max_channels(struct igb_adapter *adapter)
2885{
2886 struct e1000_hw *hw = &adapter->hw;
2887 unsigned int max_combined = 0;
2888
2889 switch (hw->mac.type) {
2890 case e1000_i211:
2891 max_combined = IGB_MAX_RX_QUEUES_I211;
2892 break;
2893 case e1000_82575:
2894 case e1000_i210:
2895 max_combined = IGB_MAX_RX_QUEUES_82575;
2896 break;
2897 case e1000_i350:
2898 if (!!adapter->vfs_allocated_count) {
2899 max_combined = 1;
2900 break;
2901 }
2902 /* fall through */
2903 case e1000_82576:
2904 if (!!adapter->vfs_allocated_count) {
2905 max_combined = 2;
2906 break;
2907 }
2908 /* fall through */
2909 case e1000_82580:
2910 case e1000_i354:
2911 default:
2912 max_combined = IGB_MAX_RX_QUEUES;
2913 break;
2914 }
2915
2916 return max_combined;
2917}
2918
2919static void igb_get_channels(struct net_device *netdev,
2920 struct ethtool_channels *ch)
2921{
2922 struct igb_adapter *adapter = netdev_priv(netdev);
2923
2924 /* Report maximum channels */
2925 ch->max_combined = igb_max_channels(adapter);
2926
2927 /* Report info for other vector */
2928 if (adapter->msix_entries) {
2929 ch->max_other = NON_Q_VECTORS;
2930 ch->other_count = NON_Q_VECTORS;
2931 }
2932
2933 ch->combined_count = adapter->rss_queues;
2934}
2935
2936static int igb_set_channels(struct net_device *netdev,
2937 struct ethtool_channels *ch)
2938{
2939 struct igb_adapter *adapter = netdev_priv(netdev);
2940 unsigned int count = ch->combined_count;
2941
2942 /* Verify they are not requesting separate vectors */
2943 if (!count || ch->rx_count || ch->tx_count)
2944 return -EINVAL;
2945
2946 /* Verify other_count is valid and has not been changed */
2947 if (ch->other_count != NON_Q_VECTORS)
2948 return -EINVAL;
2949
2950 /* Verify the number of channels doesn't exceed hw limits */
2951 if (count > igb_max_channels(adapter))
2952 return -EINVAL;
2953
2954 if (count != adapter->rss_queues) {
2955 adapter->rss_queues = count;
2956
2957 /* Hardware has to reinitialize queues and interrupts to
2958 * match the new configuration.
2959 */
2960 return igb_reinit_queues(adapter);
2961 }
2962
2963 return 0;
2964}
2965
Stephen Hemminger0fc0b732009-09-02 01:03:33 -07002966static const struct ethtool_ops igb_ethtool_ops = {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002967 .get_settings = igb_get_settings,
2968 .set_settings = igb_set_settings,
2969 .get_drvinfo = igb_get_drvinfo,
2970 .get_regs_len = igb_get_regs_len,
2971 .get_regs = igb_get_regs,
2972 .get_wol = igb_get_wol,
2973 .set_wol = igb_set_wol,
2974 .get_msglevel = igb_get_msglevel,
2975 .set_msglevel = igb_set_msglevel,
2976 .nway_reset = igb_nway_reset,
2977 .get_link = igb_get_link,
2978 .get_eeprom_len = igb_get_eeprom_len,
2979 .get_eeprom = igb_get_eeprom,
2980 .set_eeprom = igb_set_eeprom,
2981 .get_ringparam = igb_get_ringparam,
2982 .set_ringparam = igb_set_ringparam,
2983 .get_pauseparam = igb_get_pauseparam,
2984 .set_pauseparam = igb_set_pauseparam,
2985 .self_test = igb_diag_test,
2986 .get_strings = igb_get_strings,
2987 .set_phys_id = igb_set_phys_id,
2988 .get_sset_count = igb_get_sset_count,
2989 .get_ethtool_stats = igb_get_ethtool_stats,
2990 .get_coalesce = igb_get_coalesce,
2991 .set_coalesce = igb_set_coalesce,
2992 .get_ts_info = igb_get_ts_info,
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002993 .get_rxnfc = igb_get_rxnfc,
2994 .set_rxnfc = igb_set_rxnfc,
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00002995 .get_eee = igb_get_eee,
2996 .set_eee = igb_set_eee,
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00002997 .get_module_info = igb_get_module_info,
2998 .get_module_eeprom = igb_get_module_eeprom,
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00002999 .get_rxfh_indir_size = igb_get_rxfh_indir_size,
3000 .get_rxfh_indir = igb_get_rxfh_indir,
3001 .set_rxfh_indir = igb_set_rxfh_indir,
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07003002 .get_channels = igb_get_channels,
3003 .set_channels = igb_set_channels,
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003004 .begin = igb_ethtool_begin,
3005 .complete = igb_ethtool_complete,
Auke Kok9d5c8242008-01-24 02:22:38 -08003006};
3007
3008void igb_set_ethtool_ops(struct net_device *netdev)
3009{
3010 SET_ETHTOOL_OPS(netdev, &igb_ethtool_ops);
3011}