blob: 0e4fbb3bea3310156eed28de8a6ac88466a2f744 [file] [log] [blame]
Sujithf1dc5602008-10-29 10:16:30 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujithf1dc5602008-10-29 10:16:30 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070017#include "hw.h"
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -040018#include "hw-ops.h"
Paul Gortmakeree40fa02011-05-27 16:14:23 -040019#include <linux/export.h>
Sujithf1dc5602008-10-29 10:16:30 +053020
Sujithcbe61d82009-02-09 13:27:12 +053021static void ath9k_hw_set_txq_interrupts(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +053022 struct ath9k_tx_queue_info *qi)
23{
Joe Perches226afe62010-12-02 19:12:37 -080024 ath_dbg(ath9k_hw_common(ah), ATH_DBG_INTERRUPT,
25 "tx ok 0x%x err 0x%x desc 0x%x eol 0x%x urn 0x%x\n",
26 ah->txok_interrupt_mask, ah->txerr_interrupt_mask,
27 ah->txdesc_interrupt_mask, ah->txeol_interrupt_mask,
28 ah->txurn_interrupt_mask);
Sujithf1dc5602008-10-29 10:16:30 +053029
Sujith7d0d0df2010-04-16 11:53:57 +053030 ENABLE_REGWRITE_BUFFER(ah);
31
Sujithf1dc5602008-10-29 10:16:30 +053032 REG_WRITE(ah, AR_IMR_S0,
Sujith2660b812009-02-09 13:27:26 +053033 SM(ah->txok_interrupt_mask, AR_IMR_S0_QCU_TXOK)
34 | SM(ah->txdesc_interrupt_mask, AR_IMR_S0_QCU_TXDESC));
Sujithf1dc5602008-10-29 10:16:30 +053035 REG_WRITE(ah, AR_IMR_S1,
Sujith2660b812009-02-09 13:27:26 +053036 SM(ah->txerr_interrupt_mask, AR_IMR_S1_QCU_TXERR)
37 | SM(ah->txeol_interrupt_mask, AR_IMR_S1_QCU_TXEOL));
Pavel Roskin74bad5c2010-02-23 18:15:27 -050038
39 ah->imrs2_reg &= ~AR_IMR_S2_QCU_TXURN;
40 ah->imrs2_reg |= (ah->txurn_interrupt_mask & AR_IMR_S2_QCU_TXURN);
41 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujith7d0d0df2010-04-16 11:53:57 +053042
43 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +053044}
45
Sujithcbe61d82009-02-09 13:27:12 +053046u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053047{
48 return REG_READ(ah, AR_QTXDP(q));
49}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040050EXPORT_SYMBOL(ath9k_hw_gettxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053051
Sujith54e4cec2009-08-07 09:45:09 +053052void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp)
Sujithf1dc5602008-10-29 10:16:30 +053053{
54 REG_WRITE(ah, AR_QTXDP(q), txdp);
Sujithf1dc5602008-10-29 10:16:30 +053055}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040056EXPORT_SYMBOL(ath9k_hw_puttxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053057
Sujith54e4cec2009-08-07 09:45:09 +053058void ath9k_hw_txstart(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053059{
Joe Perches226afe62010-12-02 19:12:37 -080060 ath_dbg(ath9k_hw_common(ah), ATH_DBG_QUEUE,
61 "Enable TXE on queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +053062 REG_WRITE(ah, AR_Q_TXE, 1 << q);
Sujithf1dc5602008-10-29 10:16:30 +053063}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040064EXPORT_SYMBOL(ath9k_hw_txstart);
Sujithf1dc5602008-10-29 10:16:30 +053065
Sujithcbe61d82009-02-09 13:27:12 +053066u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053067{
68 u32 npend;
69
70 npend = REG_READ(ah, AR_QSTS(q)) & AR_Q_STS_PEND_FR_CNT;
71 if (npend == 0) {
72
73 if (REG_READ(ah, AR_Q_TXE) & (1 << q))
74 npend = 1;
75 }
76
77 return npend;
78}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040079EXPORT_SYMBOL(ath9k_hw_numtxpending);
Sujithf1dc5602008-10-29 10:16:30 +053080
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -050081/**
82 * ath9k_hw_updatetxtriglevel - adjusts the frame trigger level
83 *
84 * @ah: atheros hardware struct
85 * @bIncTrigLevel: whether or not the frame trigger level should be updated
86 *
87 * The frame trigger level specifies the minimum number of bytes,
88 * in units of 64 bytes, that must be DMA'ed into the PCU TX FIFO
89 * before the PCU will initiate sending the frame on the air. This can
90 * mean we initiate transmit before a full frame is on the PCU TX FIFO.
91 * Resets to 0x1 (meaning 64 bytes or a full frame, whichever occurs
92 * first)
93 *
94 * Caution must be taken to ensure to set the frame trigger level based
95 * on the DMA request size. For example if the DMA request size is set to
96 * 128 bytes the trigger level cannot exceed 6 * 64 = 384. This is because
97 * there need to be enough space in the tx FIFO for the requested transfer
98 * size. Hence the tx FIFO will stop with 512 - 128 = 384 bytes. If we set
99 * the threshold to a value beyond 6, then the transmit will hang.
100 *
101 * Current dual stream devices have a PCU TX FIFO size of 8 KB.
102 * Current single stream devices have a PCU TX FIFO size of 4 KB, however,
103 * there is a hardware issue which forces us to use 2 KB instead so the
104 * frame trigger level must not exceed 2 KB for these chipsets.
105 */
Sujithcbe61d82009-02-09 13:27:12 +0530106bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel)
Sujithf1dc5602008-10-29 10:16:30 +0530107{
Sujithf1dc5602008-10-29 10:16:30 +0530108 u32 txcfg, curLevel, newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530109
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500110 if (ah->tx_trig_level >= ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530111 return false;
112
Felix Fietkau4df30712010-11-08 20:54:47 +0100113 ath9k_hw_disable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530114
115 txcfg = REG_READ(ah, AR_TXCFG);
116 curLevel = MS(txcfg, AR_FTRIG);
117 newLevel = curLevel;
118 if (bIncTrigLevel) {
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500119 if (curLevel < ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530120 newLevel++;
121 } else if (curLevel > MIN_TX_FIFO_THRESHOLD)
122 newLevel--;
123 if (newLevel != curLevel)
124 REG_WRITE(ah, AR_TXCFG,
125 (txcfg & ~AR_FTRIG) | SM(newLevel, AR_FTRIG));
126
Felix Fietkau4df30712010-11-08 20:54:47 +0100127 ath9k_hw_enable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Sujith2660b812009-02-09 13:27:26 +0530129 ah->tx_trig_level = newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530130
131 return newLevel != curLevel;
132}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400133EXPORT_SYMBOL(ath9k_hw_updatetxtriglevel);
Sujithf1dc5602008-10-29 10:16:30 +0530134
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100135void ath9k_hw_abort_tx_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530136{
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100137 int i, q;
138
139 REG_WRITE(ah, AR_Q_TXD, AR_Q_TXD_M);
140
141 REG_SET_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
142 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
143 REG_SET_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
144
145 for (q = 0; q < AR_NUM_QCU; q++) {
146 for (i = 0; i < 1000; i++) {
147 if (i)
148 udelay(5);
149
150 if (!ath9k_hw_numtxpending(ah, q))
151 break;
152 }
153 }
154
155 REG_CLR_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
156 REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
157 REG_CLR_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
158
159 REG_WRITE(ah, AR_Q_TXD, 0);
160}
161EXPORT_SYMBOL(ath9k_hw_abort_tx_dma);
162
Felix Fietkauefff3952011-03-11 21:38:20 +0100163bool ath9k_hw_stop_dma_queue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530164{
Felix Fietkauefff3952011-03-11 21:38:20 +0100165#define ATH9K_TX_STOP_DMA_TIMEOUT 1000 /* usec */
Sujith94ff91d2009-01-27 15:06:38 +0530166#define ATH9K_TIME_QUANTUM 100 /* usec */
Felix Fietkauefff3952011-03-11 21:38:20 +0100167 int wait_time = ATH9K_TX_STOP_DMA_TIMEOUT / ATH9K_TIME_QUANTUM;
168 int wait;
Sujithf1dc5602008-10-29 10:16:30 +0530169
170 REG_WRITE(ah, AR_Q_TXD, 1 << q);
171
Sujith94ff91d2009-01-27 15:06:38 +0530172 for (wait = wait_time; wait != 0; wait--) {
Felix Fietkauefff3952011-03-11 21:38:20 +0100173 if (wait != wait_time)
174 udelay(ATH9K_TIME_QUANTUM);
175
Sujithf1dc5602008-10-29 10:16:30 +0530176 if (ath9k_hw_numtxpending(ah, q) == 0)
177 break;
Sujithf1dc5602008-10-29 10:16:30 +0530178 }
179
180 REG_WRITE(ah, AR_Q_TXD, 0);
Felix Fietkauefff3952011-03-11 21:38:20 +0100181
Sujithf1dc5602008-10-29 10:16:30 +0530182 return wait != 0;
Sujith94ff91d2009-01-27 15:06:38 +0530183
184#undef ATH9K_TX_STOP_DMA_TIMEOUT
185#undef ATH9K_TIME_QUANTUM
Sujithf1dc5602008-10-29 10:16:30 +0530186}
Felix Fietkauefff3952011-03-11 21:38:20 +0100187EXPORT_SYMBOL(ath9k_hw_stop_dma_queue);
Sujithf1dc5602008-10-29 10:16:30 +0530188
Sujithcbe61d82009-02-09 13:27:12 +0530189void ath9k_hw_gettxintrtxqs(struct ath_hw *ah, u32 *txqs)
Sujithf1dc5602008-10-29 10:16:30 +0530190{
Sujith2660b812009-02-09 13:27:26 +0530191 *txqs &= ah->intr_txqs;
192 ah->intr_txqs &= ~(*txqs);
Sujithf1dc5602008-10-29 10:16:30 +0530193}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400194EXPORT_SYMBOL(ath9k_hw_gettxintrtxqs);
Sujithf1dc5602008-10-29 10:16:30 +0530195
Sujithcbe61d82009-02-09 13:27:12 +0530196bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530197 const struct ath9k_tx_queue_info *qinfo)
198{
199 u32 cw;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700200 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530201 struct ath9k_tx_queue_info *qi;
202
Sujith2660b812009-02-09 13:27:26 +0530203 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530204 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800205 ath_dbg(common, ATH_DBG_QUEUE,
206 "Set TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530207 return false;
208 }
209
Joe Perches226afe62010-12-02 19:12:37 -0800210 ath_dbg(common, ATH_DBG_QUEUE, "Set queue properties for: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530211
212 qi->tqi_ver = qinfo->tqi_ver;
213 qi->tqi_subtype = qinfo->tqi_subtype;
214 qi->tqi_qflags = qinfo->tqi_qflags;
215 qi->tqi_priority = qinfo->tqi_priority;
216 if (qinfo->tqi_aifs != ATH9K_TXQ_USEDEFAULT)
217 qi->tqi_aifs = min(qinfo->tqi_aifs, 255U);
218 else
219 qi->tqi_aifs = INIT_AIFS;
220 if (qinfo->tqi_cwmin != ATH9K_TXQ_USEDEFAULT) {
221 cw = min(qinfo->tqi_cwmin, 1024U);
222 qi->tqi_cwmin = 1;
223 while (qi->tqi_cwmin < cw)
224 qi->tqi_cwmin = (qi->tqi_cwmin << 1) | 1;
225 } else
226 qi->tqi_cwmin = qinfo->tqi_cwmin;
227 if (qinfo->tqi_cwmax != ATH9K_TXQ_USEDEFAULT) {
228 cw = min(qinfo->tqi_cwmax, 1024U);
229 qi->tqi_cwmax = 1;
230 while (qi->tqi_cwmax < cw)
231 qi->tqi_cwmax = (qi->tqi_cwmax << 1) | 1;
232 } else
233 qi->tqi_cwmax = INIT_CWMAX;
234
235 if (qinfo->tqi_shretry != 0)
236 qi->tqi_shretry = min((u32) qinfo->tqi_shretry, 15U);
237 else
238 qi->tqi_shretry = INIT_SH_RETRY;
239 if (qinfo->tqi_lgretry != 0)
240 qi->tqi_lgretry = min((u32) qinfo->tqi_lgretry, 15U);
241 else
242 qi->tqi_lgretry = INIT_LG_RETRY;
243 qi->tqi_cbrPeriod = qinfo->tqi_cbrPeriod;
244 qi->tqi_cbrOverflowLimit = qinfo->tqi_cbrOverflowLimit;
245 qi->tqi_burstTime = qinfo->tqi_burstTime;
246 qi->tqi_readyTime = qinfo->tqi_readyTime;
247
248 switch (qinfo->tqi_subtype) {
249 case ATH9K_WME_UPSD:
250 if (qi->tqi_type == ATH9K_TX_QUEUE_DATA)
251 qi->tqi_intFlags = ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS;
252 break;
253 default:
254 break;
255 }
256
257 return true;
258}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400259EXPORT_SYMBOL(ath9k_hw_set_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530260
Sujithcbe61d82009-02-09 13:27:12 +0530261bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530262 struct ath9k_tx_queue_info *qinfo)
263{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700264 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530265 struct ath9k_tx_queue_info *qi;
266
Sujith2660b812009-02-09 13:27:26 +0530267 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530268 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800269 ath_dbg(common, ATH_DBG_QUEUE,
270 "Get TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530271 return false;
272 }
273
274 qinfo->tqi_qflags = qi->tqi_qflags;
275 qinfo->tqi_ver = qi->tqi_ver;
276 qinfo->tqi_subtype = qi->tqi_subtype;
277 qinfo->tqi_qflags = qi->tqi_qflags;
278 qinfo->tqi_priority = qi->tqi_priority;
279 qinfo->tqi_aifs = qi->tqi_aifs;
280 qinfo->tqi_cwmin = qi->tqi_cwmin;
281 qinfo->tqi_cwmax = qi->tqi_cwmax;
282 qinfo->tqi_shretry = qi->tqi_shretry;
283 qinfo->tqi_lgretry = qi->tqi_lgretry;
284 qinfo->tqi_cbrPeriod = qi->tqi_cbrPeriod;
285 qinfo->tqi_cbrOverflowLimit = qi->tqi_cbrOverflowLimit;
286 qinfo->tqi_burstTime = qi->tqi_burstTime;
287 qinfo->tqi_readyTime = qi->tqi_readyTime;
288
289 return true;
290}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400291EXPORT_SYMBOL(ath9k_hw_get_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530292
Sujithcbe61d82009-02-09 13:27:12 +0530293int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
Sujithf1dc5602008-10-29 10:16:30 +0530294 const struct ath9k_tx_queue_info *qinfo)
295{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700296 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530297 struct ath9k_tx_queue_info *qi;
Sujithf1dc5602008-10-29 10:16:30 +0530298 int q;
299
300 switch (type) {
301 case ATH9K_TX_QUEUE_BEACON:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100302 q = ATH9K_NUM_TX_QUEUES - 1;
Sujithf1dc5602008-10-29 10:16:30 +0530303 break;
304 case ATH9K_TX_QUEUE_CAB:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100305 q = ATH9K_NUM_TX_QUEUES - 2;
Sujithf1dc5602008-10-29 10:16:30 +0530306 break;
307 case ATH9K_TX_QUEUE_PSPOLL:
308 q = 1;
309 break;
310 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100311 q = ATH9K_NUM_TX_QUEUES - 3;
Sujithf1dc5602008-10-29 10:16:30 +0530312 break;
313 case ATH9K_TX_QUEUE_DATA:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100314 for (q = 0; q < ATH9K_NUM_TX_QUEUES; q++)
Sujith2660b812009-02-09 13:27:26 +0530315 if (ah->txq[q].tqi_type ==
Sujithf1dc5602008-10-29 10:16:30 +0530316 ATH9K_TX_QUEUE_INACTIVE)
317 break;
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100318 if (q == ATH9K_NUM_TX_QUEUES) {
Joe Perches38002762010-12-02 19:12:36 -0800319 ath_err(common, "No available TX queue\n");
Sujithf1dc5602008-10-29 10:16:30 +0530320 return -1;
321 }
322 break;
323 default:
Joe Perches38002762010-12-02 19:12:36 -0800324 ath_err(common, "Invalid TX queue type: %u\n", type);
Sujithf1dc5602008-10-29 10:16:30 +0530325 return -1;
326 }
327
Joe Perches226afe62010-12-02 19:12:37 -0800328 ath_dbg(common, ATH_DBG_QUEUE, "Setup TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530329
Sujith2660b812009-02-09 13:27:26 +0530330 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530331 if (qi->tqi_type != ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches38002762010-12-02 19:12:36 -0800332 ath_err(common, "TX queue: %u already active\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530333 return -1;
334 }
335 memset(qi, 0, sizeof(struct ath9k_tx_queue_info));
336 qi->tqi_type = type;
Rajkumar Manoharan479c6892011-08-13 10:28:12 +0530337 qi->tqi_physCompBuf = qinfo->tqi_physCompBuf;
338 (void) ath9k_hw_set_txq_props(ah, q, qinfo);
Sujithf1dc5602008-10-29 10:16:30 +0530339
340 return q;
341}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400342EXPORT_SYMBOL(ath9k_hw_setuptxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530343
Sujithcbe61d82009-02-09 13:27:12 +0530344bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530345{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700346 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530347 struct ath9k_tx_queue_info *qi;
348
Sujith2660b812009-02-09 13:27:26 +0530349 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530350 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800351 ath_dbg(common, ATH_DBG_QUEUE,
352 "Release TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530353 return false;
354 }
355
Joe Perches226afe62010-12-02 19:12:37 -0800356 ath_dbg(common, ATH_DBG_QUEUE, "Release TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530357
358 qi->tqi_type = ATH9K_TX_QUEUE_INACTIVE;
Sujith2660b812009-02-09 13:27:26 +0530359 ah->txok_interrupt_mask &= ~(1 << q);
360 ah->txerr_interrupt_mask &= ~(1 << q);
361 ah->txdesc_interrupt_mask &= ~(1 << q);
362 ah->txeol_interrupt_mask &= ~(1 << q);
363 ah->txurn_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530364 ath9k_hw_set_txq_interrupts(ah, qi);
365
366 return true;
367}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400368EXPORT_SYMBOL(ath9k_hw_releasetxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530369
Sujithcbe61d82009-02-09 13:27:12 +0530370bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530371{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700372 struct ath_common *common = ath9k_hw_common(ah);
Sujith2660b812009-02-09 13:27:26 +0530373 struct ath9k_channel *chan = ah->curchan;
Sujithf1dc5602008-10-29 10:16:30 +0530374 struct ath9k_tx_queue_info *qi;
375 u32 cwMin, chanCwMin, value;
376
Sujith2660b812009-02-09 13:27:26 +0530377 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530378 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches226afe62010-12-02 19:12:37 -0800379 ath_dbg(common, ATH_DBG_QUEUE,
380 "Reset TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530381 return true;
382 }
383
Joe Perches226afe62010-12-02 19:12:37 -0800384 ath_dbg(common, ATH_DBG_QUEUE, "Reset TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530385
386 if (qi->tqi_cwmin == ATH9K_TXQ_USEDEFAULT) {
387 if (chan && IS_CHAN_B(chan))
388 chanCwMin = INIT_CWMIN_11B;
389 else
390 chanCwMin = INIT_CWMIN;
391
392 for (cwMin = 1; cwMin < chanCwMin; cwMin = (cwMin << 1) | 1);
393 } else
394 cwMin = qi->tqi_cwmin;
395
Sujith7d0d0df2010-04-16 11:53:57 +0530396 ENABLE_REGWRITE_BUFFER(ah);
397
Sujithf1dc5602008-10-29 10:16:30 +0530398 REG_WRITE(ah, AR_DLCL_IFS(q),
399 SM(cwMin, AR_D_LCL_IFS_CWMIN) |
400 SM(qi->tqi_cwmax, AR_D_LCL_IFS_CWMAX) |
401 SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
402
403 REG_WRITE(ah, AR_DRETRY_LIMIT(q),
404 SM(INIT_SSH_RETRY, AR_D_RETRY_LIMIT_STA_SH) |
405 SM(INIT_SLG_RETRY, AR_D_RETRY_LIMIT_STA_LG) |
406 SM(qi->tqi_shretry, AR_D_RETRY_LIMIT_FR_SH));
407
408 REG_WRITE(ah, AR_QMISC(q), AR_Q_MISC_DCU_EARLY_TERM_REQ);
Rajkumar Manoharan94333f52011-05-09 19:11:27 +0530409
410 if (AR_SREV_9340(ah))
411 REG_WRITE(ah, AR_DMISC(q),
412 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x1);
413 else
414 REG_WRITE(ah, AR_DMISC(q),
415 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x2);
Sujithf1dc5602008-10-29 10:16:30 +0530416
417 if (qi->tqi_cbrPeriod) {
418 REG_WRITE(ah, AR_QCBRCFG(q),
419 SM(qi->tqi_cbrPeriod, AR_Q_CBRCFG_INTERVAL) |
420 SM(qi->tqi_cbrOverflowLimit, AR_Q_CBRCFG_OVF_THRESH));
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100421 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_FSP_CBR |
422 (qi->tqi_cbrOverflowLimit ?
423 AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN : 0));
Sujithf1dc5602008-10-29 10:16:30 +0530424 }
425 if (qi->tqi_readyTime && (qi->tqi_type != ATH9K_TX_QUEUE_CAB)) {
426 REG_WRITE(ah, AR_QRDYTIMECFG(q),
427 SM(qi->tqi_readyTime, AR_Q_RDYTIMECFG_DURATION) |
428 AR_Q_RDYTIMECFG_EN);
429 }
430
431 REG_WRITE(ah, AR_DCHNTIME(q),
432 SM(qi->tqi_burstTime, AR_D_CHNTIME_DUR) |
433 (qi->tqi_burstTime ? AR_D_CHNTIME_EN : 0));
434
435 if (qi->tqi_burstTime
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100436 && (qi->tqi_qflags & TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE))
437 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_RDYTIME_EXP_POLICY);
Sujithf1dc5602008-10-29 10:16:30 +0530438
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100439 if (qi->tqi_qflags & TXQ_FLAG_BACKOFF_DISABLE)
440 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530441
442 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530443
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100444 if (qi->tqi_qflags & TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE)
445 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_FRAG_BKOFF_EN);
446
Sujithf1dc5602008-10-29 10:16:30 +0530447 switch (qi->tqi_type) {
448 case ATH9K_TX_QUEUE_BEACON:
Sujith7d0d0df2010-04-16 11:53:57 +0530449 ENABLE_REGWRITE_BUFFER(ah);
450
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100451 REG_SET_BIT(ah, AR_QMISC(q),
452 AR_Q_MISC_FSP_DBA_GATED
453 | AR_Q_MISC_BEACON_USE
454 | AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530455
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100456 REG_SET_BIT(ah, AR_DMISC(q),
457 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530458 AR_D_MISC_ARB_LOCKOUT_CNTRL_S)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100459 | AR_D_MISC_BEACON_USE
460 | AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530461
462 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530463
Luis R. Rodriguez9a2af882010-06-14 20:17:36 -0400464 /*
465 * cwmin and cwmax should be 0 for beacon queue
466 * but not for IBSS as we would create an imbalance
467 * on beaconing fairness for participating nodes.
468 */
469 if (AR_SREV_9300_20_OR_LATER(ah) &&
470 ah->opmode != NL80211_IFTYPE_ADHOC) {
Luis R. Rodriguez3deb4da2010-04-15 17:39:32 -0400471 REG_WRITE(ah, AR_DLCL_IFS(q), SM(0, AR_D_LCL_IFS_CWMIN)
472 | SM(0, AR_D_LCL_IFS_CWMAX)
473 | SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
474 }
Sujithf1dc5602008-10-29 10:16:30 +0530475 break;
476 case ATH9K_TX_QUEUE_CAB:
Sujith7d0d0df2010-04-16 11:53:57 +0530477 ENABLE_REGWRITE_BUFFER(ah);
478
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100479 REG_SET_BIT(ah, AR_QMISC(q),
480 AR_Q_MISC_FSP_DBA_GATED
481 | AR_Q_MISC_CBR_INCR_DIS1
482 | AR_Q_MISC_CBR_INCR_DIS0);
Sujithf1dc5602008-10-29 10:16:30 +0530483 value = (qi->tqi_readyTime -
Sujith2660b812009-02-09 13:27:26 +0530484 (ah->config.sw_beacon_response_time -
485 ah->config.dma_beacon_response_time) -
486 ah->config.additional_swba_backoff) * 1024;
Sujithf1dc5602008-10-29 10:16:30 +0530487 REG_WRITE(ah, AR_QRDYTIMECFG(q),
488 value | AR_Q_RDYTIMECFG_EN);
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100489 REG_SET_BIT(ah, AR_DMISC(q),
490 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530491 AR_D_MISC_ARB_LOCKOUT_CNTRL_S));
Sujith7d0d0df2010-04-16 11:53:57 +0530492
493 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530494
Sujithf1dc5602008-10-29 10:16:30 +0530495 break;
496 case ATH9K_TX_QUEUE_PSPOLL:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100497 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530498 break;
499 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100500 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530501 break;
502 default:
503 break;
504 }
505
506 if (qi->tqi_intFlags & ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100507 REG_SET_BIT(ah, AR_DMISC(q),
508 SM(AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL,
509 AR_D_MISC_ARB_LOCKOUT_CNTRL) |
510 AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530511 }
512
Luis R. Rodriguez79de2372010-04-15 17:39:31 -0400513 if (AR_SREV_9300_20_OR_LATER(ah))
514 REG_WRITE(ah, AR_Q_DESC_CRCCHK, AR_Q_DESC_CRCCHK_EN);
515
Sujithf1dc5602008-10-29 10:16:30 +0530516 if (qi->tqi_qflags & TXQ_FLAG_TXOKINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530517 ah->txok_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530518 else
Sujith2660b812009-02-09 13:27:26 +0530519 ah->txok_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530520 if (qi->tqi_qflags & TXQ_FLAG_TXERRINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530521 ah->txerr_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530522 else
Sujith2660b812009-02-09 13:27:26 +0530523 ah->txerr_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530524 if (qi->tqi_qflags & TXQ_FLAG_TXDESCINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530525 ah->txdesc_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530526 else
Sujith2660b812009-02-09 13:27:26 +0530527 ah->txdesc_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530528 if (qi->tqi_qflags & TXQ_FLAG_TXEOLINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530529 ah->txeol_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530530 else
Sujith2660b812009-02-09 13:27:26 +0530531 ah->txeol_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530532 if (qi->tqi_qflags & TXQ_FLAG_TXURNINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530533 ah->txurn_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530534 else
Sujith2660b812009-02-09 13:27:26 +0530535 ah->txurn_interrupt_mask &= ~(1 << q);
Sujithf1dc5602008-10-29 10:16:30 +0530536 ath9k_hw_set_txq_interrupts(ah, qi);
537
538 return true;
539}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400540EXPORT_SYMBOL(ath9k_hw_resettxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530541
Sujithcbe61d82009-02-09 13:27:12 +0530542int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
Rajkumar Manoharan3de21112011-08-13 10:28:11 +0530543 struct ath_rx_status *rs)
Sujithf1dc5602008-10-29 10:16:30 +0530544{
545 struct ar5416_desc ads;
546 struct ar5416_desc *adsp = AR5416DESC(ds);
547 u32 phyerr;
548
549 if ((adsp->ds_rxstatus8 & AR_RxDone) == 0)
550 return -EINPROGRESS;
551
552 ads.u.rx = adsp->u.rx;
553
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700554 rs->rs_status = 0;
555 rs->rs_flags = 0;
Sujithf1dc5602008-10-29 10:16:30 +0530556
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700557 rs->rs_datalen = ads.ds_rxstatus1 & AR_DataLen;
558 rs->rs_tstamp = ads.AR_RcvTimestamp;
Sujithf1dc5602008-10-29 10:16:30 +0530559
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400560 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700561 rs->rs_rssi = ATH9K_RSSI_BAD;
562 rs->rs_rssi_ctl0 = ATH9K_RSSI_BAD;
563 rs->rs_rssi_ctl1 = ATH9K_RSSI_BAD;
564 rs->rs_rssi_ctl2 = ATH9K_RSSI_BAD;
565 rs->rs_rssi_ext0 = ATH9K_RSSI_BAD;
566 rs->rs_rssi_ext1 = ATH9K_RSSI_BAD;
567 rs->rs_rssi_ext2 = ATH9K_RSSI_BAD;
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400568 } else {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700569 rs->rs_rssi = MS(ads.ds_rxstatus4, AR_RxRSSICombined);
570 rs->rs_rssi_ctl0 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400571 AR_RxRSSIAnt00);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700572 rs->rs_rssi_ctl1 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400573 AR_RxRSSIAnt01);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700574 rs->rs_rssi_ctl2 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400575 AR_RxRSSIAnt02);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700576 rs->rs_rssi_ext0 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400577 AR_RxRSSIAnt10);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700578 rs->rs_rssi_ext1 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400579 AR_RxRSSIAnt11);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700580 rs->rs_rssi_ext2 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400581 AR_RxRSSIAnt12);
582 }
Sujithf1dc5602008-10-29 10:16:30 +0530583 if (ads.ds_rxstatus8 & AR_RxKeyIdxValid)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700584 rs->rs_keyix = MS(ads.ds_rxstatus8, AR_KeyIdx);
Sujithf1dc5602008-10-29 10:16:30 +0530585 else
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700586 rs->rs_keyix = ATH9K_RXKEYIX_INVALID;
Sujithf1dc5602008-10-29 10:16:30 +0530587
Felix Fietkau1b8714f2011-09-15 14:25:35 +0200588 rs->rs_rate = MS(ads.ds_rxstatus0, AR_RxRate);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700589 rs->rs_more = (ads.ds_rxstatus1 & AR_RxMore) ? 1 : 0;
Sujithf1dc5602008-10-29 10:16:30 +0530590
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700591 rs->rs_isaggr = (ads.ds_rxstatus8 & AR_RxAggr) ? 1 : 0;
592 rs->rs_moreaggr =
Sujithf1dc5602008-10-29 10:16:30 +0530593 (ads.ds_rxstatus8 & AR_RxMoreAggr) ? 1 : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700594 rs->rs_antenna = MS(ads.ds_rxstatus3, AR_RxAntenna);
595 rs->rs_flags =
Sujithf1dc5602008-10-29 10:16:30 +0530596 (ads.ds_rxstatus3 & AR_GI) ? ATH9K_RX_GI : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700597 rs->rs_flags |=
Sujithf1dc5602008-10-29 10:16:30 +0530598 (ads.ds_rxstatus3 & AR_2040) ? ATH9K_RX_2040 : 0;
599
600 if (ads.ds_rxstatus8 & AR_PreDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700601 rs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
Sujithf1dc5602008-10-29 10:16:30 +0530602 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700603 rs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
Sujithf1dc5602008-10-29 10:16:30 +0530604 if (ads.ds_rxstatus8 & AR_DecryptBusyErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700605 rs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
Sujithf1dc5602008-10-29 10:16:30 +0530606
607 if ((ads.ds_rxstatus8 & AR_RxFrameOK) == 0) {
Felix Fietkau115dad72011-01-14 00:06:27 +0100608 /*
609 * Treat these errors as mutually exclusive to avoid spurious
610 * extra error reports from the hardware. If a CRC error is
611 * reported, then decryption and MIC errors are irrelevant,
612 * the frame is going to be dropped either way
613 */
Sujithf1dc5602008-10-29 10:16:30 +0530614 if (ads.ds_rxstatus8 & AR_CRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700615 rs->rs_status |= ATH9K_RXERR_CRC;
Felix Fietkau115dad72011-01-14 00:06:27 +0100616 else if (ads.ds_rxstatus8 & AR_PHYErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700617 rs->rs_status |= ATH9K_RXERR_PHY;
Sujithf1dc5602008-10-29 10:16:30 +0530618 phyerr = MS(ads.ds_rxstatus8, AR_PHYErrCode);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700619 rs->rs_phyerr = phyerr;
Felix Fietkau115dad72011-01-14 00:06:27 +0100620 } else if (ads.ds_rxstatus8 & AR_DecryptCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700621 rs->rs_status |= ATH9K_RXERR_DECRYPT;
Felix Fietkau115dad72011-01-14 00:06:27 +0100622 else if (ads.ds_rxstatus8 & AR_MichaelErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700623 rs->rs_status |= ATH9K_RXERR_MIC;
Felix Fietkau846d9362011-10-08 22:02:58 +0200624 if (ads.ds_rxstatus8 & AR_KeyMiss)
625 rs->rs_status |= ATH9K_RXERR_KEYMISS;
Sujithf1dc5602008-10-29 10:16:30 +0530626 }
627
628 return 0;
629}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400630EXPORT_SYMBOL(ath9k_hw_rxprocdesc);
Sujithf1dc5602008-10-29 10:16:30 +0530631
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -0500632/*
633 * This can stop or re-enables RX.
634 *
635 * If bool is set this will kill any frame which is currently being
636 * transferred between the MAC and baseband and also prevent any new
637 * frames from getting started.
638 */
Sujithcbe61d82009-02-09 13:27:12 +0530639bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set)
Sujithf1dc5602008-10-29 10:16:30 +0530640{
641 u32 reg;
642
643 if (set) {
644 REG_SET_BIT(ah, AR_DIAG_SW,
645 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
646
Sujith0caa7b12009-02-16 13:23:20 +0530647 if (!ath9k_hw_wait(ah, AR_OBS_BUS_1, AR_OBS_BUS_1_RX_STATE,
648 0, AH_WAIT_TIMEOUT)) {
Sujithf1dc5602008-10-29 10:16:30 +0530649 REG_CLR_BIT(ah, AR_DIAG_SW,
650 (AR_DIAG_RX_DIS |
651 AR_DIAG_RX_ABORT));
652
653 reg = REG_READ(ah, AR_OBS_BUS_1);
Joe Perches38002762010-12-02 19:12:36 -0800654 ath_err(ath9k_hw_common(ah),
655 "RX failed to go idle in 10 ms RXSM=0x%x\n",
656 reg);
Sujithf1dc5602008-10-29 10:16:30 +0530657
658 return false;
659 }
660 } else {
661 REG_CLR_BIT(ah, AR_DIAG_SW,
662 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
663 }
664
665 return true;
666}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400667EXPORT_SYMBOL(ath9k_hw_setrxabort);
Sujithf1dc5602008-10-29 10:16:30 +0530668
Sujithcbe61d82009-02-09 13:27:12 +0530669void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp)
Sujithf1dc5602008-10-29 10:16:30 +0530670{
671 REG_WRITE(ah, AR_RXDP, rxdp);
672}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400673EXPORT_SYMBOL(ath9k_hw_putrxbuf);
Sujithf1dc5602008-10-29 10:16:30 +0530674
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400675void ath9k_hw_startpcureceive(struct ath_hw *ah, bool is_scanning)
Sujithf1dc5602008-10-29 10:16:30 +0530676{
Sujithf1dc5602008-10-29 10:16:30 +0530677 ath9k_enable_mib_counters(ah);
678
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400679 ath9k_ani_reset(ah, is_scanning);
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530680
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +0530681 REG_CLR_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
Sujithf1dc5602008-10-29 10:16:30 +0530682}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400683EXPORT_SYMBOL(ath9k_hw_startpcureceive);
Sujithf1dc5602008-10-29 10:16:30 +0530684
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -0400685void ath9k_hw_abortpcurecv(struct ath_hw *ah)
686{
687 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_ABORT | AR_DIAG_RX_DIS);
688
689 ath9k_hw_disable_mib_counters(ah);
690}
691EXPORT_SYMBOL(ath9k_hw_abortpcurecv);
692
Felix Fietkau5882da022011-04-08 20:13:18 +0200693bool ath9k_hw_stopdmarecv(struct ath_hw *ah, bool *reset)
Sujithf1dc5602008-10-29 10:16:30 +0530694{
Sujith0caa7b12009-02-16 13:23:20 +0530695#define AH_RX_STOP_DMA_TIMEOUT 10000 /* usec */
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700696 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau5882da022011-04-08 20:13:18 +0200697 u32 mac_status, last_mac_status = 0;
Sujith0caa7b12009-02-16 13:23:20 +0530698 int i;
699
Felix Fietkau5882da022011-04-08 20:13:18 +0200700 /* Enable access to the DMA observation bus */
701 REG_WRITE(ah, AR_MACMISC,
702 ((AR_MACMISC_DMA_OBS_LINE_8 << AR_MACMISC_DMA_OBS_S) |
703 (AR_MACMISC_MISC_OBS_BUS_1 <<
704 AR_MACMISC_MISC_OBS_BUS_MSB_S)));
705
Sujithf1dc5602008-10-29 10:16:30 +0530706 REG_WRITE(ah, AR_CR, AR_CR_RXD);
707
Sujith0caa7b12009-02-16 13:23:20 +0530708 /* Wait for rx enable bit to go low */
709 for (i = AH_RX_STOP_DMA_TIMEOUT / AH_TIME_QUANTUM; i != 0; i--) {
710 if ((REG_READ(ah, AR_CR) & AR_CR_RXE) == 0)
711 break;
Felix Fietkau5882da022011-04-08 20:13:18 +0200712
713 if (!AR_SREV_9300_20_OR_LATER(ah)) {
714 mac_status = REG_READ(ah, AR_DMADBG_7) & 0x7f0;
715 if (mac_status == 0x1c0 && mac_status == last_mac_status) {
716 *reset = true;
717 break;
718 }
719
720 last_mac_status = mac_status;
721 }
722
Sujith0caa7b12009-02-16 13:23:20 +0530723 udelay(AH_TIME_QUANTUM);
724 }
725
726 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -0800727 ath_err(common,
Felix Fietkau5882da022011-04-08 20:13:18 +0200728 "DMA failed to stop in %d ms AR_CR=0x%08x AR_DIAG_SW=0x%08x DMADBG_7=0x%08x\n",
Joe Perches38002762010-12-02 19:12:36 -0800729 AH_RX_STOP_DMA_TIMEOUT / 1000,
730 REG_READ(ah, AR_CR),
Felix Fietkau5882da022011-04-08 20:13:18 +0200731 REG_READ(ah, AR_DIAG_SW),
732 REG_READ(ah, AR_DMADBG_7));
Sujithf1dc5602008-10-29 10:16:30 +0530733 return false;
734 } else {
735 return true;
736 }
Sujith0caa7b12009-02-16 13:23:20 +0530737
Sujith0caa7b12009-02-16 13:23:20 +0530738#undef AH_RX_STOP_DMA_TIMEOUT
Sujithf1dc5602008-10-29 10:16:30 +0530739}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400740EXPORT_SYMBOL(ath9k_hw_stopdmarecv);
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400741
742int ath9k_hw_beaconq_setup(struct ath_hw *ah)
743{
744 struct ath9k_tx_queue_info qi;
745
746 memset(&qi, 0, sizeof(qi));
747 qi.tqi_aifs = 1;
748 qi.tqi_cwmin = 0;
749 qi.tqi_cwmax = 0;
750 /* NB: don't enable any interrupts */
751 return ath9k_hw_setuptxqueue(ah, ATH9K_TX_QUEUE_BEACON, &qi);
752}
753EXPORT_SYMBOL(ath9k_hw_beaconq_setup);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400754
755bool ath9k_hw_intrpend(struct ath_hw *ah)
756{
757 u32 host_isr;
758
759 if (AR_SREV_9100(ah))
760 return true;
761
762 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
Mohammed Shafi Shajakhane3584812011-11-30 10:41:20 +0530763
764 if (((host_isr & AR_INTR_MAC_IRQ) ||
765 (host_isr & AR_INTR_ASYNC_MASK_MCI)) &&
766 (host_isr != AR_INTR_SPURIOUS))
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400767 return true;
768
769 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
770 if ((host_isr & AR_INTR_SYNC_DEFAULT)
771 && (host_isr != AR_INTR_SPURIOUS))
772 return true;
773
774 return false;
775}
776EXPORT_SYMBOL(ath9k_hw_intrpend);
777
Felix Fietkau4df30712010-11-08 20:54:47 +0100778void ath9k_hw_disable_interrupts(struct ath_hw *ah)
779{
780 struct ath_common *common = ath9k_hw_common(ah);
781
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530782 if (!(ah->imask & ATH9K_INT_GLOBAL))
783 atomic_set(&ah->intr_ref_cnt, -1);
784 else
785 atomic_dec(&ah->intr_ref_cnt);
786
Joe Perches226afe62010-12-02 19:12:37 -0800787 ath_dbg(common, ATH_DBG_INTERRUPT, "disable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100788 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
789 (void) REG_READ(ah, AR_IER);
790 if (!AR_SREV_9100(ah)) {
791 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
792 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
793
794 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
795 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
796 }
797}
798EXPORT_SYMBOL(ath9k_hw_disable_interrupts);
799
800void ath9k_hw_enable_interrupts(struct ath_hw *ah)
801{
802 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530803 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530804 u32 async_mask;
Felix Fietkau4df30712010-11-08 20:54:47 +0100805
806 if (!(ah->imask & ATH9K_INT_GLOBAL))
807 return;
808
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530809 if (!atomic_inc_and_test(&ah->intr_ref_cnt)) {
810 ath_dbg(common, ATH_DBG_INTERRUPT,
811 "Do not enable IER ref count %d\n",
812 atomic_read(&ah->intr_ref_cnt));
813 return;
814 }
815
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530816 if (AR_SREV_9340(ah))
817 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
818
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530819 async_mask = AR_INTR_MAC_IRQ;
820
821 if (ah->imask & ATH9K_INT_MCI)
822 async_mask |= AR_INTR_ASYNC_MASK_MCI;
823
Joe Perches226afe62010-12-02 19:12:37 -0800824 ath_dbg(common, ATH_DBG_INTERRUPT, "enable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100825 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
826 if (!AR_SREV_9100(ah)) {
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530827 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, async_mask);
828 REG_WRITE(ah, AR_INTR_ASYNC_MASK, async_mask);
Felix Fietkau4df30712010-11-08 20:54:47 +0100829
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530830 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
831 REG_WRITE(ah, AR_INTR_SYNC_MASK, sync_default);
Felix Fietkau4df30712010-11-08 20:54:47 +0100832 }
Joe Perches226afe62010-12-02 19:12:37 -0800833 ath_dbg(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
834 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Felix Fietkau4df30712010-11-08 20:54:47 +0100835}
836EXPORT_SYMBOL(ath9k_hw_enable_interrupts);
837
Felix Fietkau72d874c2011-10-08 20:06:19 +0200838void ath9k_hw_set_interrupts(struct ath_hw *ah)
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400839{
Felix Fietkau72d874c2011-10-08 20:06:19 +0200840 enum ath9k_int ints = ah->imask;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400841 u32 mask, mask2;
842 struct ath9k_hw_capabilities *pCap = &ah->caps;
843 struct ath_common *common = ath9k_hw_common(ah);
844
Felix Fietkau4df30712010-11-08 20:54:47 +0100845 if (!(ints & ATH9K_INT_GLOBAL))
Stanislaw Gruszka385918c2011-02-21 15:02:41 +0100846 ath9k_hw_disable_interrupts(ah);
Felix Fietkau4df30712010-11-08 20:54:47 +0100847
Felix Fietkau72d874c2011-10-08 20:06:19 +0200848 ath_dbg(common, ATH_DBG_INTERRUPT, "New interrupt mask 0x%x\n", ints);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400849
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400850 mask = ints & ATH9K_INT_COMMON;
851 mask2 = 0;
852
853 if (ints & ATH9K_INT_TX) {
854 if (ah->config.tx_intr_mitigation)
855 mask |= AR_IMR_TXMINTR | AR_IMR_TXINTM;
Luis R. Rodriguez5bea4002010-04-26 15:04:41 -0400856 else {
857 if (ah->txok_interrupt_mask)
858 mask |= AR_IMR_TXOK;
859 if (ah->txdesc_interrupt_mask)
860 mask |= AR_IMR_TXDESC;
861 }
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400862 if (ah->txerr_interrupt_mask)
863 mask |= AR_IMR_TXERR;
864 if (ah->txeol_interrupt_mask)
865 mask |= AR_IMR_TXEOL;
866 }
867 if (ints & ATH9K_INT_RX) {
868 if (AR_SREV_9300_20_OR_LATER(ah)) {
869 mask |= AR_IMR_RXERR | AR_IMR_RXOK_HP;
870 if (ah->config.rx_intr_mitigation) {
871 mask &= ~AR_IMR_RXOK_LP;
872 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
873 } else {
874 mask |= AR_IMR_RXOK_LP;
875 }
876 } else {
877 if (ah->config.rx_intr_mitigation)
878 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
879 else
880 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
881 }
882 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
883 mask |= AR_IMR_GENTMR;
884 }
885
Vivek Natarajanf78eb652011-04-26 10:39:54 +0530886 if (ints & ATH9K_INT_GENTIMER)
887 mask |= AR_IMR_GENTMR;
888
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400889 if (ints & (ATH9K_INT_BMISC)) {
890 mask |= AR_IMR_BCNMISC;
891 if (ints & ATH9K_INT_TIM)
892 mask2 |= AR_IMR_S2_TIM;
893 if (ints & ATH9K_INT_DTIM)
894 mask2 |= AR_IMR_S2_DTIM;
895 if (ints & ATH9K_INT_DTIMSYNC)
896 mask2 |= AR_IMR_S2_DTIMSYNC;
897 if (ints & ATH9K_INT_CABEND)
898 mask2 |= AR_IMR_S2_CABEND;
899 if (ints & ATH9K_INT_TSFOOR)
900 mask2 |= AR_IMR_S2_TSFOOR;
901 }
902
903 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
904 mask |= AR_IMR_BCNMISC;
905 if (ints & ATH9K_INT_GTT)
906 mask2 |= AR_IMR_S2_GTT;
907 if (ints & ATH9K_INT_CST)
908 mask2 |= AR_IMR_S2_CST;
909 }
910
Joe Perches226afe62010-12-02 19:12:37 -0800911 ath_dbg(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400912 REG_WRITE(ah, AR_IMR, mask);
913 ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
914 AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
915 AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
916 ah->imrs2_reg |= mask2;
917 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
918
919 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
920 if (ints & ATH9K_INT_TIM_TIMER)
921 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
922 else
923 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
924 }
925
Felix Fietkau4df30712010-11-08 20:54:47 +0100926 return;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400927}
928EXPORT_SYMBOL(ath9k_hw_set_interrupts);