blob: dafbe97a969c78f18ea67320dcd122b37f0cb7d9 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080046#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040047
Sujith394cf0a2009-02-09 13:26:54 +053048#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040049
Sujith394cf0a2009-02-09 13:26:54 +053050#define AR_SUBVENDOR_ID_NOG 0x0e11
51#define AR_SUBVENDOR_ID_NEW_A 0x7065
52#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053054#define AR9280_COEX2WIRE_SUBSYSID 0x309b
55#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
56#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
57
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070058#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
59
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070060#define ATH_DEFAULT_NOISE_FLOOR -95
61
John W. Linville04658fb2009-11-13 13:12:59 -050062#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070063
Felix Fietkaucac42202010-10-09 02:39:30 +020064#define ATH9K_NUM_CHANNELS 38
65
Sujith394cf0a2009-02-09 13:26:54 +053066/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070067#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010068 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070069
70#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010071 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070072
Sujith Manoharan09a525d2011-01-04 13:17:18 +053073#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010074 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053075
Felix Fietkau845e03c2011-03-23 20:57:25 +010076#define REG_RMW(_ah, _reg, _set, _clr) \
77 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
78
Sujith20b3efd2010-04-16 11:53:55 +053079#define ENABLE_REGWRITE_BUFFER(_ah) \
80 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010081 if ((_ah)->reg_ops.enable_write_buffer) \
82 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053083 } while (0)
84
Sujith20b3efd2010-04-16 11:53:55 +053085#define REGWRITE_BUFFER_FLUSH(_ah) \
86 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010087 if ((_ah)->reg_ops.write_flush) \
88 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053089 } while (0)
90
Sujith394cf0a2009-02-09 13:26:54 +053091#define SM(_v, _f) (((_v) << _f##_S) & _f)
92#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +053093#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +010094 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -040095#define REG_READ_FIELD(_a, _r, _f) \
96 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +053097#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +010098 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +053099#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100100 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530102#define DO_DELAY(x) do { \
103 if (((++(x) % 64) == 0) && \
104 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
105 != ATH_USB)) \
106 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530107 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700108
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100109#define REG_WRITE_ARRAY(iniarray, column, regWr) \
110 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700111
Sujith394cf0a2009-02-09 13:26:54 +0530112#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
113#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
114#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
115#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530116#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530117#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
118#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119
Sujith394cf0a2009-02-09 13:26:54 +0530120#define AR_GPIOD_MASK 0x00001FFF
121#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700122
Sujith394cf0a2009-02-09 13:26:54 +0530123#define BASE_ACTIVATE_DELAY 100
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +0530124#define RTC_PLL_SETTLE_DELAY 100
Sujith394cf0a2009-02-09 13:26:54 +0530125#define COEF_SCALE_S 24
126#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127
Sujith394cf0a2009-02-09 13:26:54 +0530128#define ATH9K_ANTENNA0_CHAINMASK 0x1
129#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700130
Sujith394cf0a2009-02-09 13:26:54 +0530131#define ATH9K_NUM_DMA_DEBUG_REGS 8
132#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700133
Sujith394cf0a2009-02-09 13:26:54 +0530134#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530135#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200136#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530137#define AH_TIME_QUANTUM 10
138#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530139#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530140#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700141
Sujith394cf0a2009-02-09 13:26:54 +0530142#define CAB_TIMEOUT_VAL 10
143#define BEACON_TIMEOUT_VAL 10
144#define MIN_BEACON_TIMEOUT_VAL 1
145#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define INIT_CONFIG_STATUS 0x00000000
148#define INIT_RSSI_THR 0x00000700
149#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700150
Sujith394cf0a2009-02-09 13:26:54 +0530151#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700152
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400153#define ATH9K_HW_RX_HP_QDEPTH 16
154#define ATH9K_HW_RX_LP_QDEPTH 128
155
Felix Fietkau717f6be2010-06-12 00:34:00 -0400156#define PAPRD_GAIN_TABLE_ENTRIES 32
157#define PAPRD_TABLE_SZ 24
158
Felix Fietkau066dae92010-11-07 14:59:39 +0100159enum ath_hw_txq_subtype {
160 ATH_TXQ_AC_BE = 0,
161 ATH_TXQ_AC_BK = 1,
162 ATH_TXQ_AC_VI = 2,
163 ATH_TXQ_AC_VO = 3,
164};
165
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400166enum ath_ini_subsys {
167 ATH_INI_PRE = 0,
168 ATH_INI_CORE,
169 ATH_INI_POST,
170 ATH_INI_NUM_SPLIT,
171};
172
Sujith394cf0a2009-02-09 13:26:54 +0530173enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200174 ATH9K_HW_CAP_HT = BIT(0),
175 ATH9K_HW_CAP_RFSILENT = BIT(1),
176 ATH9K_HW_CAP_CST = BIT(2),
177 ATH9K_HW_CAP_ENHANCEDPM = BIT(3),
178 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
179 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
180 ATH9K_HW_CAP_EDMA = BIT(6),
181 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
182 ATH9K_HW_CAP_LDPC = BIT(8),
183 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
184 ATH9K_HW_CAP_SGI_20 = BIT(10),
185 ATH9K_HW_CAP_PAPRD = BIT(11),
186 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
Felix Fietkaud4659912010-10-14 16:02:39 +0200187 ATH9K_HW_CAP_2GHZ = BIT(13),
188 ATH9K_HW_CAP_5GHZ = BIT(14),
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530189 ATH9K_HW_CAP_APM = BIT(15),
Sujith394cf0a2009-02-09 13:26:54 +0530190};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700191
Sujith394cf0a2009-02-09 13:26:54 +0530192struct ath9k_hw_capabilities {
193 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530194 u16 total_queues;
195 u16 keycache_size;
196 u16 low_5ghz_chan, high_5ghz_chan;
197 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530198 u16 rts_aggr_limit;
199 u8 tx_chainmask;
200 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800201 u8 max_txchains;
202 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530203 u16 tx_triglevel_max;
204 u16 reg_cap;
205 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400206 u8 rx_hp_qdepth;
207 u8 rx_lp_qdepth;
208 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400209 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400210 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800211 u16 pcie_lcr_offset;
212 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530213};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700214
Sujith394cf0a2009-02-09 13:26:54 +0530215struct ath9k_ops_config {
216 int dma_beacon_response_time;
217 int sw_beacon_response_time;
218 int additional_swba_backoff;
219 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400220 u32 cwm_ignore_extcca;
Sujith394cf0a2009-02-09 13:26:54 +0530221 u8 pcie_powersave_enable;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400222 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530223 u8 pcie_clock_req;
224 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530225 u8 analog_shiftreg;
226 u8 ht_enable;
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800227 u8 paprd_disable;
Sujith394cf0a2009-02-09 13:26:54 +0530228 u32 ofdm_trig_low;
229 u32 ofdm_trig_high;
230 u32 cck_trig_high;
231 u32 cck_trig_low;
232 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530233 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530234 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400235 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530236#define SPUR_DISABLE 0
237#define SPUR_ENABLE_IOCTL 1
238#define SPUR_ENABLE_EEPROM 2
Sujith394cf0a2009-02-09 13:26:54 +0530239#define AR_SPUR_5413_1 1640
240#define AR_SPUR_5413_2 1200
241#define AR_NO_SPUR 0x8000
242#define AR_BASE_FREQ_2GHZ 2300
243#define AR_BASE_FREQ_5GHZ 4900
244#define AR_SPUR_FEEQ_BOUND_HT40 19
245#define AR_SPUR_FEEQ_BOUND_HT20 10
246 int spurmode;
247 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500248 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400249 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530250};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700251
Sujith394cf0a2009-02-09 13:26:54 +0530252enum ath9k_int {
253 ATH9K_INT_RX = 0x00000001,
254 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400255 ATH9K_INT_RXHP = 0x00000001,
256 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530257 ATH9K_INT_RXNOFRM = 0x00000008,
258 ATH9K_INT_RXEOL = 0x00000010,
259 ATH9K_INT_RXORN = 0x00000020,
260 ATH9K_INT_TX = 0x00000040,
261 ATH9K_INT_TXDESC = 0x00000080,
262 ATH9K_INT_TIM_TIMER = 0x00000100,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400263 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530264 ATH9K_INT_TXURN = 0x00000800,
265 ATH9K_INT_MIB = 0x00001000,
266 ATH9K_INT_RXPHY = 0x00004000,
267 ATH9K_INT_RXKCM = 0x00008000,
268 ATH9K_INT_SWBA = 0x00010000,
269 ATH9K_INT_BMISS = 0x00040000,
270 ATH9K_INT_BNR = 0x00100000,
271 ATH9K_INT_TIM = 0x00200000,
272 ATH9K_INT_DTIM = 0x00400000,
273 ATH9K_INT_DTIMSYNC = 0x00800000,
274 ATH9K_INT_GPIO = 0x01000000,
275 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530276 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530277 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530278 ATH9K_INT_CST = 0x10000000,
279 ATH9K_INT_GTT = 0x20000000,
280 ATH9K_INT_FATAL = 0x40000000,
281 ATH9K_INT_GLOBAL = 0x80000000,
282 ATH9K_INT_BMISC = ATH9K_INT_TIM |
283 ATH9K_INT_DTIM |
284 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530285 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530286 ATH9K_INT_CABEND,
287 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
288 ATH9K_INT_RXDESC |
289 ATH9K_INT_RXEOL |
290 ATH9K_INT_RXORN |
291 ATH9K_INT_TXURN |
292 ATH9K_INT_TXDESC |
293 ATH9K_INT_MIB |
294 ATH9K_INT_RXPHY |
295 ATH9K_INT_RXKCM |
296 ATH9K_INT_SWBA |
297 ATH9K_INT_BMISS |
298 ATH9K_INT_GPIO,
299 ATH9K_INT_NOCARD = 0xffffffff
300};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700301
Sujith394cf0a2009-02-09 13:26:54 +0530302#define CHANNEL_CW_INT 0x00002
303#define CHANNEL_CCK 0x00020
304#define CHANNEL_OFDM 0x00040
305#define CHANNEL_2GHZ 0x00080
306#define CHANNEL_5GHZ 0x00100
307#define CHANNEL_PASSIVE 0x00200
308#define CHANNEL_DYN 0x00400
309#define CHANNEL_HALF 0x04000
310#define CHANNEL_QUARTER 0x08000
311#define CHANNEL_HT20 0x10000
312#define CHANNEL_HT40PLUS 0x20000
313#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700314
Sujith394cf0a2009-02-09 13:26:54 +0530315#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
316#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
317#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
318#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
319#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
320#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
321#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
322#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
323#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
324#define CHANNEL_ALL \
325 (CHANNEL_OFDM| \
326 CHANNEL_CCK| \
327 CHANNEL_2GHZ | \
328 CHANNEL_5GHZ | \
329 CHANNEL_HT20 | \
330 CHANNEL_HT40PLUS | \
331 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700332
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200333struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530334 u16 channel;
335 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530336 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530337 int8_t iCoff;
338 int8_t qCoff;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400339 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200340 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200341 bool nfcal_interference;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400342 u16 small_signal_gain[AR9300_MAX_CHAINS];
343 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200344 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
345};
346
347struct ath9k_channel {
348 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200349 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200350 u16 channel;
351 u32 channelFlags;
352 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200353 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530354};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700355
Sujith394cf0a2009-02-09 13:26:54 +0530356#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
357 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
358 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
359 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
360#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
361#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
362#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530363#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
364#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400365#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530366 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400367 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700368
Sujith394cf0a2009-02-09 13:26:54 +0530369/* These macros check chanmode and not channelFlags */
370#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
371#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
372 ((_c)->chanmode == CHANNEL_G_HT20))
373#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
374 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
375 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
376 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
377#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700378
Sujith394cf0a2009-02-09 13:26:54 +0530379enum ath9k_power_mode {
380 ATH9K_PM_AWAKE = 0,
381 ATH9K_PM_FULL_SLEEP,
382 ATH9K_PM_NETWORK_SLEEP,
383 ATH9K_PM_UNDEFINED
384};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700385
Sujith394cf0a2009-02-09 13:26:54 +0530386enum ath9k_tp_scale {
387 ATH9K_TP_SCALE_MAX = 0,
388 ATH9K_TP_SCALE_50,
389 ATH9K_TP_SCALE_25,
390 ATH9K_TP_SCALE_12,
391 ATH9K_TP_SCALE_MIN
392};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700393
Sujith394cf0a2009-02-09 13:26:54 +0530394enum ser_reg_mode {
395 SER_REG_MODE_OFF = 0,
396 SER_REG_MODE_ON = 1,
397 SER_REG_MODE_AUTO = 2,
398};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700399
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400400enum ath9k_rx_qtype {
401 ATH9K_RX_QUEUE_HP,
402 ATH9K_RX_QUEUE_LP,
403 ATH9K_RX_QUEUE_MAX,
404};
405
Sujith394cf0a2009-02-09 13:26:54 +0530406struct ath9k_beacon_state {
407 u32 bs_nexttbtt;
408 u32 bs_nextdtim;
409 u32 bs_intval;
410#define ATH9K_BEACON_PERIOD 0x0000ffff
Sujith4af9cf42009-02-12 10:06:47 +0530411#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530412 u32 bs_dtimperiod;
413 u16 bs_cfpperiod;
414 u16 bs_cfpmaxduration;
415 u32 bs_cfpnext;
416 u16 bs_timoffset;
417 u16 bs_bmissthreshold;
418 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530419 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530420};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700421
Sujith394cf0a2009-02-09 13:26:54 +0530422struct chan_centers {
423 u16 synth_center;
424 u16 ctl_center;
425 u16 ext_center;
426};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700427
Sujith394cf0a2009-02-09 13:26:54 +0530428enum {
429 ATH9K_RESET_POWER_ON,
430 ATH9K_RESET_WARM,
431 ATH9K_RESET_COLD,
432};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433
Sujithd535a422009-02-09 13:27:06 +0530434struct ath9k_hw_version {
435 u32 magic;
436 u16 devid;
437 u16 subvendorid;
438 u32 macVersion;
439 u16 macRev;
440 u16 phyRev;
441 u16 analog5GhzRev;
442 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530443 u16 subsysid;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530444 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530445};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530447/* Generic TSF timer definitions */
448
449#define ATH_MAX_GEN_TIMER 16
450
451#define AR_GENTMR_BIT(_index) (1 << (_index))
452
453/*
Walter Goldens77c20612010-05-18 04:44:54 -0700454 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530455 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
456 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530457#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530458
459struct ath_gen_timer_configuration {
460 u32 next_addr;
461 u32 period_addr;
462 u32 mode_addr;
463 u32 mode_mask;
464};
465
466struct ath_gen_timer {
467 void (*trigger)(void *arg);
468 void (*overflow)(void *arg);
469 void *arg;
470 u8 index;
471};
472
473struct ath_gen_timer_table {
474 u32 gen_timer_index[32];
475 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
476 union {
477 unsigned long timer_bits;
478 u16 val;
479 } timer_mask;
480};
481
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700482struct ath_hw_antcomb_conf {
483 u8 main_lna_conf;
484 u8 alt_lna_conf;
485 u8 fast_div_bias;
486};
487
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400488/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100489 * struct ath_hw_radar_conf - radar detection initialization parameters
490 *
491 * @pulse_inband: threshold for checking the ratio of in-band power
492 * to total power for short radar pulses (half dB steps)
493 * @pulse_inband_step: threshold for checking an in-band power to total
494 * power ratio increase for short radar pulses (half dB steps)
495 * @pulse_height: threshold for detecting the beginning of a short
496 * radar pulse (dB step)
497 * @pulse_rssi: threshold for detecting if a short radar pulse is
498 * gone (dB step)
499 * @pulse_maxlen: maximum pulse length (0.8 us steps)
500 *
501 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
502 * @radar_inband: threshold for checking the ratio of in-band power
503 * to total power for long radar pulses (half dB steps)
504 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
505 *
506 * @ext_channel: enable extension channel radar detection
507 */
508struct ath_hw_radar_conf {
509 unsigned int pulse_inband;
510 unsigned int pulse_inband_step;
511 unsigned int pulse_height;
512 unsigned int pulse_rssi;
513 unsigned int pulse_maxlen;
514
515 unsigned int radar_rssi;
516 unsigned int radar_inband;
517 int fir_power;
518
519 bool ext_channel;
520};
521
522/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400523 * struct ath_hw_private_ops - callbacks used internally by hardware code
524 *
525 * This structure contains private callbacks designed to only be used internally
526 * by the hardware core.
527 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400528 * @init_cal_settings: setup types of calibrations supported
529 * @init_cal: starts actual calibration
530 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400531 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400532 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400533 *
534 * @rf_set_freq: change frequency
535 * @spur_mitigate_freq: spur mitigation
536 * @rf_alloc_ext_banks:
537 * @rf_free_ext_banks:
538 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400539 * @compute_pll_control: compute the PLL control value to use for
540 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400541 * @setup_calibration: set up calibration
542 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400543 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400544 * @ani_cache_ini_regs: cache the values for ANI from the initial
545 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400546 */
547struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400548 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400549 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400550 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
551
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400552 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400553 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400554 void (*setup_calibration)(struct ath_hw *ah,
555 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400556
557 /* PHY ops */
558 int (*rf_set_freq)(struct ath_hw *ah,
559 struct ath9k_channel *chan);
560 void (*spur_mitigate_freq)(struct ath_hw *ah,
561 struct ath9k_channel *chan);
562 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
563 void (*rf_free_ext_banks)(struct ath_hw *ah);
564 bool (*set_rf_regs)(struct ath_hw *ah,
565 struct ath9k_channel *chan,
566 u16 modesIndex);
567 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
568 void (*init_bb)(struct ath_hw *ah,
569 struct ath9k_channel *chan);
570 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
571 void (*olc_init)(struct ath_hw *ah);
572 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
573 void (*mark_phy_inactive)(struct ath_hw *ah);
574 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
575 bool (*rfbus_req)(struct ath_hw *ah);
576 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400577 void (*restore_chainmask)(struct ath_hw *ah);
578 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400579 u32 (*compute_pll_control)(struct ath_hw *ah,
580 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400581 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
582 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400583 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100584 void (*set_radar_params)(struct ath_hw *ah,
585 struct ath_hw_radar_conf *conf);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400586
587 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400588 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400589};
590
591/**
592 * struct ath_hw_ops - callbacks used by hardware code and driver code
593 *
594 * This structure contains callbacks designed to to be used internally by
595 * hardware code and also by the lower level driver.
596 *
597 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400598 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400599 */
600struct ath_hw_ops {
601 void (*config_pci_powersave)(struct ath_hw *ah,
602 int restore,
603 int power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400604 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400605 void (*set_desc_link)(void *ds, u32 link);
606 void (*get_desc_link)(void *ds, u32 **link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400607 bool (*calibrate)(struct ath_hw *ah,
608 struct ath9k_channel *chan,
609 u8 rxchainmask,
610 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400611 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400612 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
613 bool is_firstseg, bool is_is_lastseg,
614 const void *ds0, dma_addr_t buf_addr,
615 unsigned int qcu);
616 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
617 struct ath_tx_status *ts);
618 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
619 u32 pktLen, enum ath9k_pkt_type type,
620 u32 txPower, u32 keyIx,
621 enum ath9k_key_type keyType,
622 u32 flags);
623 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
624 void *lastds,
625 u32 durUpdateEn, u32 rtsctsRate,
626 u32 rtsctsDuration,
627 struct ath9k_11n_rate_series series[],
628 u32 nseries, u32 flags);
629 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
630 u32 aggrLen);
631 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
632 u32 numDelims);
633 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
634 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
635 void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
636 u32 burstDuration);
637 void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
638 u32 vmf);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639};
640
Felix Fietkauf2552e22010-07-02 00:09:50 +0200641struct ath_nf_limits {
642 s16 max;
643 s16 min;
644 s16 nominal;
645};
646
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530647/* ah_flags */
648#define AH_USE_EEPROM 0x1
649#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
650
Sujithcbe61d82009-02-09 13:27:12 +0530651struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100652 struct ath_ops reg_ops;
653
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700654 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700655 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530656 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530657 struct ath9k_ops_config config;
658 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200659 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530660 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530661
Sujithcbe61d82009-02-09 13:27:12 +0530662 union {
663 struct ar5416_eeprom_def def;
664 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400665 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400666 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530667 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530668 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530669
670 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530671 bool is_pciexpress;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530672 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400673 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530674 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200675
Felix Fietkaubbacee12010-07-11 15:44:42 +0200676 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200677 struct ath_nf_limits nf_2g;
678 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530679 u16 rfsilent;
680 u32 rfkill_gpio;
681 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530682 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530683
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400684 bool htc_reset_init;
685
Sujith2660b812009-02-09 13:27:26 +0530686 enum nl80211_iftype opmode;
687 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530688
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200689 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530690 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530691 struct ar5416Stats stats;
692 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530693
Sujith2660b812009-02-09 13:27:26 +0530694 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400695 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500696 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530697 u32 txok_interrupt_mask;
698 u32 txerr_interrupt_mask;
699 u32 txdesc_interrupt_mask;
700 u32 txeol_interrupt_mask;
701 u32 txurn_interrupt_mask;
702 bool chip_fullsleep;
703 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530704
705 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200706 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530707 struct ath9k_cal_list iq_caldata;
708 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530709 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400710 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530711 struct ath9k_cal_list *cal_list;
712 struct ath9k_cal_list *cal_list_last;
713 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530714#define totalPowerMeasI meas0.unsign
715#define totalPowerMeasQ meas1.unsign
716#define totalIqCorrMeas meas2.sign
717#define totalAdcIOddPhase meas0.unsign
718#define totalAdcIEvenPhase meas1.unsign
719#define totalAdcQOddPhase meas2.unsign
720#define totalAdcQEvenPhase meas3.unsign
721#define totalAdcDcOffsetIOddPhase meas0.sign
722#define totalAdcDcOffsetIEvenPhase meas1.sign
723#define totalAdcDcOffsetQOddPhase meas2.sign
724#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700725 union {
726 u32 unsign[AR5416_MAX_CHAINS];
727 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530728 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700729 union {
730 u32 unsign[AR5416_MAX_CHAINS];
731 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530732 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700733 union {
734 u32 unsign[AR5416_MAX_CHAINS];
735 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530736 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700737 union {
738 u32 unsign[AR5416_MAX_CHAINS];
739 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530740 } meas3;
741 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530742
Sujith2660b812009-02-09 13:27:26 +0530743 u32 sta_id1_defaults;
744 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700745 enum {
746 AUTO_32KHZ,
747 USE_32KHZ,
748 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530749 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530750
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400751 /* Private to hardware code */
752 struct ath_hw_private_ops private_ops;
753 /* Accessed by the lower level driver */
754 struct ath_hw_ops ops;
755
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400756 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530757 u32 *analogBank0Data;
758 u32 *analogBank1Data;
759 u32 *analogBank2Data;
760 u32 *analogBank3Data;
761 u32 *analogBank6Data;
762 u32 *analogBank6TPCData;
763 u32 *analogBank7Data;
764 u32 *addac5416_21;
765 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530766
Felix Fietkau597a94b2010-04-26 15:04:37 -0400767 u8 txpower_limit;
Felix Fietkaue239d852010-01-15 02:34:58 +0100768 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530769 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530770 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530771
772 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530773 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530774 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530775 int totalSizeDesired[5];
776 int coarse_high[5];
777 int coarse_low[5];
778 int firpwr[5];
779 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530780
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700781 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700782 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700783
Sujith2660b812009-02-09 13:27:26 +0530784 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530785 u8 txchainmask;
786 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530787
Felix Fietkauc5d08552010-11-13 20:22:41 +0100788 struct ath_hw_radar_conf radar_conf;
789
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530790 u32 originalGain[22];
791 int initPDADC;
792 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100793 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100794 u32 gpio_mask;
795 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530796
Sujith2660b812009-02-09 13:27:26 +0530797 struct ar5416IniArray iniModes;
798 struct ar5416IniArray iniCommon;
799 struct ar5416IniArray iniBank0;
800 struct ar5416IniArray iniBB_RfGain;
801 struct ar5416IniArray iniBank1;
802 struct ar5416IniArray iniBank2;
803 struct ar5416IniArray iniBank3;
804 struct ar5416IniArray iniBank6;
805 struct ar5416IniArray iniBank6TPC;
806 struct ar5416IniArray iniBank7;
807 struct ar5416IniArray iniAddac;
808 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400809 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530810 struct ar5416IniArray iniModesAdditional;
811 struct ar5416IniArray iniModesRxGain;
812 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400813 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530814 struct ar5416IniArray iniCckfirNormal;
815 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530816 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
817 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
818 struct ar5416IniArray iniModes_9271_ANI_reg;
819 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
820 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530821
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400822 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
823 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
824 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
825 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
826
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530827 u32 intr_gen_timer_trigger;
828 u32 intr_gen_timer_thresh;
829 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400830
831 struct ar9003_txs *ts_ring;
832 void *ts_start;
833 u32 ts_paddr_start;
834 u32 ts_paddr_end;
835 u16 ts_tail;
836 u8 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400837
838 u32 bb_watchdog_last_status;
839 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400840
Felix Fietkau1bf38662010-12-13 08:40:54 +0100841 unsigned int paprd_target_power;
842 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800843 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100844 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -0800845 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400846 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
847 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400848 /*
849 * Store the permanent value of Reg 0x4004in WARegVal
850 * so we dont have to R/M/W. We should not be reading
851 * this register when in sleep states.
852 */
853 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800854
855 /* Enterprise mode cap */
856 u32 ent_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700857};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700858
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700859static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
860{
861 return &ah->common;
862}
863
864static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
865{
866 return &(ath9k_hw_common(ah)->regulatory);
867}
868
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400869static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
870{
871 return &ah->private_ops;
872}
873
874static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
875{
876 return &ah->ops;
877}
878
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -0800879static inline u8 get_streams(int mask)
880{
881 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
882}
883
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700884/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530885const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530886void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700887int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530888int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200889 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100890int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400891u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700892
Sujith394cf0a2009-02-09 13:26:54 +0530893/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530894void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
895u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
896void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530897 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530898void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530899u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
900void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700901void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
902 struct ath_hw_antcomb_conf *antconf);
903void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
904 struct ath_hw_antcomb_conf *antconf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700905
Sujith394cf0a2009-02-09 13:26:54 +0530906/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530907bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100908void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
909 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +0530910u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530911bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400912u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100913 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530914 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530915void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530916 struct ath9k_channel *chan,
917 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530918u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
919void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
920bool ath9k_hw_phy_disable(struct ath_hw *ah);
921bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +0200922void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +0530923void ath9k_hw_setopmode(struct ath_hw *ah);
924void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700925void ath9k_hw_setbssidmask(struct ath_hw *ah);
926void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +0100927u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530928u64 ath9k_hw_gettsf64(struct ath_hw *ah);
929void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
930void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530931void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100932void ath9k_hw_init_global_settings(struct ath_hw *ah);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530933unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700934void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530935void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
936void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530937 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200938bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700939
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700940bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700941
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530942/* Generic hw timer primitives */
943struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
944 void (*trigger)(void *),
945 void (*overflow)(void *),
946 void *arg,
947 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700948void ath9k_hw_gen_timer_start(struct ath_hw *ah,
949 struct ath_gen_timer *timer,
950 u32 timer_next,
951 u32 timer_period);
952void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
953
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530954void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
955void ath_gen_timer_isr(struct ath_hw *hw);
956
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400957void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400958
Sujith05020d22010-03-17 14:25:23 +0530959/* HTC */
960void ath9k_hw_htc_resetinit(struct ath_hw *ah);
961
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400962/* PHY */
963void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
964 u32 *coef_mantissa, u32 *coef_exponent);
965
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400966/*
967 * Code Specific to AR5008, AR9001 or AR9002,
968 * we stuff these here to avoid callbacks for AR9003.
969 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400970void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400971int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400972void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Sujithe9141f72010-06-01 15:14:10 +0530973void ar9002_hw_update_async_fifo(struct ath_hw *ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -0400974void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400975
Felix Fietkau641d9922010-04-15 17:38:49 -0400976/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400977 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -0400978 * for older families
979 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400980void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
981void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
982void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400983void ar9003_paprd_enable(struct ath_hw *ah, bool val);
984void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200985 struct ath9k_hw_cal_data *caldata,
986 int chain);
987int ar9003_paprd_create_curve(struct ath_hw *ah,
988 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400989int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
990int ar9003_paprd_init_table(struct ath_hw *ah);
991bool ar9003_paprd_is_done(struct ath_hw *ah);
992void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -0400993
994/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400995void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400996void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
997void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400998
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400999void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1000void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1001
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001002void ar9002_hw_attach_ops(struct ath_hw *ah);
1003void ar9003_hw_attach_ops(struct ath_hw *ah);
1004
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301005void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001006/*
1007 * ANI work can be shared between all families but a next
1008 * generation implementation of ANI will be used only for AR9003 only
1009 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001010 * next generation ANI. Feel free to start testing it though for the
1011 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001012 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001013extern int modparam_force_new_ani;
Felix Fietkau8eb49802010-10-04 20:09:49 +02001014void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkaubfc472b2010-10-04 20:09:48 +02001015void ath9k_hw_proc_mib_event(struct ath_hw *ah);
Felix Fietkau95792172010-10-04 20:09:50 +02001016void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001017
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +05301018#define ATH_PCIE_CAP_LINK_CTRL 0x70
1019#define ATH_PCIE_CAP_LINK_L0S 1
1020#define ATH_PCIE_CAP_LINK_L1 2
1021
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001022#define ATH9K_CLOCK_RATE_CCK 22
1023#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1024#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1025#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1026
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001027#endif