blob: 7dccf4ab11ff29a7f14574937428904eda497c23 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Younaab74d32011-07-16 10:49:51 +090019#include <asm/hardware/gic.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090020
21#include <plat/cpu.h>
22#include <plat/clock.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090023#include <plat/exynos4.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090024#include <plat/sdhci.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090025#include <plat/devs.h>
26#include <plat/fimc-core.h>
Sylwester Nawrocki5f272752011-07-06 16:04:09 +090027#include <plat/iic-core.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090028
29#include <mach/regs-irq.h>
30
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090031extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
32 unsigned int irq_start);
33extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
34
35/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090036static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090037 {
Changhwan Youn2b740152011-03-11 10:39:35 +090038 .virtual = (unsigned long)S5P_VA_SYSTIMER,
39 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
40 .length = SZ_4K,
41 .type = MT_DEVICE,
42 }, {
Changhwan Youn766211e2010-08-27 17:57:44 +090043 .virtual = (unsigned long)S5P_VA_SYSRAM,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090044 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
Changhwan Youn766211e2010-08-27 17:57:44 +090045 .length = SZ_4K,
46 .type = MT_DEVICE,
47 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090048 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090049 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090050 .length = SZ_128K,
51 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090052 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090053 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090054 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090055 .length = SZ_64K,
56 .type = MT_DEVICE,
57 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090058 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090059 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090060 .length = SZ_4K,
61 .type = MT_DEVICE,
62 }, {
63 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090064 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090065 .length = SZ_8K,
66 .type = MT_DEVICE,
67 }, {
68 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090069 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090070 .length = SZ_4K,
71 .type = MT_DEVICE,
72 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090073 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090074 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090075 .length = SZ_4K,
76 .type = MT_DEVICE,
77 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090078 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090079 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090080 .length = SZ_4K,
81 .type = MT_DEVICE,
82 }, {
83 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090084 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090085 .length = SZ_256,
86 .type = MT_DEVICE,
87 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090088 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090089 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090090 .length = SZ_4K,
91 .type = MT_DEVICE,
92 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090093 .virtual = (unsigned long)S3C_VA_UART,
94 .pfn = __phys_to_pfn(S3C_PA_UART),
95 .length = SZ_512K,
96 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +090097 }, {
98 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090099 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +0900100 .length = SZ_4K,
101 .type = MT_DEVICE,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900102 }, {
Kukjin Kim08115a12011-06-01 15:09:05 -0700103 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900104 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
105 .length = SZ_4K,
106 .type = MT_DEVICE,
Changhwan Youneb13f2b2011-07-16 10:48:47 +0900107 }, {
108 .virtual = (unsigned long)S5P_VA_GIC_CPU,
109 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
110 .length = SZ_64K,
111 .type = MT_DEVICE,
112 }, {
113 .virtual = (unsigned long)S5P_VA_GIC_DIST,
114 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
115 .length = SZ_64K,
116 .type = MT_DEVICE,
117 },
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900118};
119
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900120static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900121{
122 if (!need_resched())
123 cpu_do_idle();
124
125 local_irq_enable();
126}
127
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900128/*
129 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900130 *
131 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900132 */
133void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900134{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900135 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900136
137 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900138 exynos4_default_sdhci0();
139 exynos4_default_sdhci1();
140 exynos4_default_sdhci2();
141 exynos4_default_sdhci3();
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900142
143 s3c_fimc_setname(0, "exynos4-fimc");
144 s3c_fimc_setname(1, "exynos4-fimc");
145 s3c_fimc_setname(2, "exynos4-fimc");
146 s3c_fimc_setname(3, "exynos4-fimc");
Sylwester Nawrocki5f272752011-07-06 16:04:09 +0900147
148 /* The I2C bus controllers are directly compatible with s3c2440 */
149 s3c_i2c0_setname("s3c2440-i2c");
150 s3c_i2c1_setname("s3c2440-i2c");
151 s3c_i2c2_setname("s3c2440-i2c");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900152}
153
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900154void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900155{
156 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
157
158 s3c24xx_register_baseclocks(xtal);
159 s5p_register_clocks(xtal);
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900160 exynos4_register_clocks();
161 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900162}
163
Changhwan Younaab74d32011-07-16 10:49:51 +0900164static void exynos4_gic_irq_eoi(struct irq_data *d)
165{
166 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
167
168 gic_data->cpu_base = S5P_VA_GIC_CPU +
169 (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
170}
171
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900172void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900173{
174 int irq;
175
Russell Kingb580b892010-12-04 15:55:14 +0000176 gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
Changhwan Younaab74d32011-07-16 10:49:51 +0900177 gic_arch_extn.irq_eoi = exynos4_gic_irq_eoi;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900178
179 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900180
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900181 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
182 COMBINER_IRQ(irq, 0));
183 combiner_cascade_irq(irq, IRQ_SPI(irq));
184 }
185
186 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900187 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900188 * uses GIC instead of VIC.
189 */
190 s5p_init_irq(NULL, 0);
191}
192
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900193struct sysdev_class exynos4_sysclass = {
194 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900195};
196
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900197static struct sys_device exynos4_sysdev = {
198 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900199};
200
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900201static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900202{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900203 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900204}
205
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900206core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900207
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900208#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900209static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900210{
211 /* TAG, Data Latency Control: 2cycle */
212 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
213 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
214
215 /* L2X0 Prefetch Control */
216 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
217
218 /* L2X0 Power Control */
219 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
220 S5P_VA_L2CC + L2X0_POWER_CTRL);
221
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900222 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900223
224 return 0;
225}
226
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900227early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900228#endif
229
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900230int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900231{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900232 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900233
234 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900235 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900236
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900237 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900238}