blob: bca62036303797e8926151c175ca8ec2f4efcada [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080077
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +020078static void iwl_pcie_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030079{
80/*
81 * (for documentation purposes)
82 * to set power to V_AUX, do:
83
84 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020085 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030086 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
87 ~APMG_PS_CTRL_MSK_PWR_SRC);
88 */
89
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020090 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +030091 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
92 ~APMG_PS_CTRL_MSK_PWR_SRC);
93}
94
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020095/* PCI registers */
96#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020097
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +020098static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +020099{
Johannes Berg20d3b642012-05-16 22:54:29 +0200100 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200101 u16 lctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200102
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200103 /*
104 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
105 * Check if BIOS (or OS) enabled L1-ASPM on this device.
106 * If so (likely), disable L0S, so device moves directly L0->L1;
107 * costs negligible amount of power savings.
108 * If not (unlikely), enable L0S, so there is at least some
109 * power savings, even without L1.
110 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200111 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700112 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200113 /* L1-ASPM enabled; disable(!) L0S */
114 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700115 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200116 } else {
117 /* L1-ASPM disabled; enable(!) L0S */
118 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Joe Perches6a4b09f2012-10-28 01:05:47 -0700119 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200120 }
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700121 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200122}
123
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200124/*
125 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200126 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200127 * NOTE: This does not load uCode nor start the embedded processor
128 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200129static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200130{
Don Fry83626402012-03-07 09:52:37 -0800131 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200132 int ret = 0;
133 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
134
135 /*
136 * Use "set_bit" below rather than "write", to preserve any hardware
137 * bits already set by default after reset.
138 */
139
140 /* Disable L0S exit timer (platform NMI Work/Around) */
141 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200142 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200143
144 /*
145 * Disable L0s without affecting L1;
146 * don't wait for ICH L0s (ICH bug W/A)
147 */
148 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200149 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200150
151 /* Set FH wait threshold to maximum (HW error during stress W/A) */
152 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
153
154 /*
155 * Enable HAP INTA (interrupt from management bus) to
156 * wake device's PCI Express link L1a -> L0s
157 */
158 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200159 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200160
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200161 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200162
163 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700164 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200165 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700166 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200167
168 /*
169 * Set "initialization complete" bit to move adapter from
170 * D0U* --> D0A* (powered-up active) state.
171 */
172 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
173
174 /*
175 * Wait for clock stabilization; once stabilized, access to
176 * device-internal resources is supported, e.g. iwl_write_prph()
177 * and accesses to uCode SRAM.
178 */
179 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200180 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
181 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200182 if (ret < 0) {
183 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
184 goto out;
185 }
186
187 /*
188 * Enable DMA clock and wait for it to stabilize.
189 *
190 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
191 * do not disable clocks. This preserves any hardware bits already
192 * set by default in "CLK_CTRL_REG" after reset.
193 */
194 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
195 udelay(20);
196
197 /* Disable L1-Active */
198 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
199 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
200
Don Fry83626402012-03-07 09:52:37 -0800201 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200202
203out:
204 return ret;
205}
206
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200207static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200208{
209 int ret = 0;
210
211 /* stop device's busmaster DMA activity */
212 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
213
214 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200215 CSR_RESET_REG_FLAG_MASTER_DISABLED,
216 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200217 if (ret)
218 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
219
220 IWL_DEBUG_INFO(trans, "stop master\n");
221
222 return ret;
223}
224
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200225static void iwl_pcie_apm_stop(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200226{
Don Fry83626402012-03-07 09:52:37 -0800227 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200228 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
229
Don Fry83626402012-03-07 09:52:37 -0800230 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200231
232 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200233 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200234
235 /* Reset the entire device */
236 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
237
238 udelay(10);
239
240 /*
241 * Clear "initialization complete" bit to move adapter from
242 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
243 */
244 iwl_clear_bit(trans, CSR_GP_CNTRL,
245 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
246}
247
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200248static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300249{
Johannes Berg7b114882012-02-05 13:55:11 -0800250 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300251 unsigned long flags;
252
253 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800254 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200255 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300256
257 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Johannes Berg20d3b642012-05-16 22:54:29 +0200258 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300259
Johannes Berg7b114882012-02-05 13:55:11 -0800260 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300261
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200262 iwl_pcie_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300263
Johannes Bergecdb9752012-03-06 13:31:03 -0800264 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300265
266 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200267 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300268
269 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200270 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300271 return -ENOMEM;
272
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700273 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300274 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200275 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200276 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300277 }
278
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300279 return 0;
280}
281
282#define HW_READY_TIMEOUT (50)
283
284/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200285static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300286{
287 int ret;
288
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200289 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200290 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300291
292 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200293 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200294 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
295 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
296 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300297
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700298 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300299 return ret;
300}
301
302/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200303static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300304{
305 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300306 int t = 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300307
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700308 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300309
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200310 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200311 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300312 if (ret >= 0)
313 return 0;
314
315 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200316 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200317 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300318
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300319 do {
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200320 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300321 if (ret >= 0)
322 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300323
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300324 usleep_range(200, 1000);
325 t += 200;
326 } while (t < 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300327
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300328 return ret;
329}
330
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200331/*
332 * ucode
333 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200334static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200335 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200336{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800337 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200338 int ret;
339
Johannes Berg13df1aa2012-03-06 13:31:00 -0800340 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200341
342 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200343 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
344 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200345
346 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200347 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
348 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200349
350 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200351 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
352 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200353
354 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200355 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
356 (iwl_get_dma_hi_addr(phy_addr)
357 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200358
359 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200360 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
361 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
362 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
363 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200364
365 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200366 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
367 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
368 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
369 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200370
Johannes Berg13df1aa2012-03-06 13:31:00 -0800371 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
372 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200373 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200374 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200375 return -ETIMEDOUT;
376 }
377
378 return 0;
379}
380
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200381static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200382 const struct fw_desc *section)
383{
384 u8 *v_addr;
385 dma_addr_t p_addr;
386 u32 offset;
387 int ret = 0;
388
389 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
390 section_num);
391
392 v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL);
393 if (!v_addr)
394 return -ENOMEM;
395
396 for (offset = 0; offset < section->len; offset += PAGE_SIZE) {
397 u32 copy_size;
398
399 copy_size = min_t(u32, PAGE_SIZE, section->len - offset);
400
401 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200402 ret = iwl_pcie_load_firmware_chunk(trans,
403 section->offset + offset,
404 p_addr, copy_size);
Johannes Berg83f84d72012-09-10 11:50:18 +0200405 if (ret) {
406 IWL_ERR(trans,
407 "Could not load the [%d] uCode section\n",
408 section_num);
409 break;
410 }
411 }
412
413 dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr);
414 return ret;
415}
416
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200417static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800418 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200419{
Johannes Berg2d1c0042012-09-09 20:59:17 +0200420 int i, ret = 0;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200421
Johannes Berg2d1c0042012-09-09 20:59:17 +0200422 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200423 if (!image->sec[i].data)
Johannes Berg2d1c0042012-09-09 20:59:17 +0200424 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200425
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200426 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
Johannes Berg2d1c0042012-09-09 20:59:17 +0200427 if (ret)
428 return ret;
429 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200430
431 /* Remove all resets to allow NIC to operate */
432 iwl_write32(trans, CSR_RESET, 0);
433
434 return 0;
435}
436
Johannes Berg0692fe42012-03-06 13:30:37 -0800437static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200438 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300439{
Johannes Bergd18aa872012-11-06 16:36:21 +0100440 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300441 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800442 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300443
Johannes Berg496bab32012-03-06 13:30:45 -0800444 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200445 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700446 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300447 return -EIO;
448 }
449
Johannes Bergd18aa872012-11-06 16:36:21 +0100450 clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
451
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200452 iwl_enable_rfkill_int(trans);
453
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300454 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200455 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800456 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200457 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300458 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300459
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200460 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300461
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200462 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300463 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700464 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300465 return ret;
466 }
467
468 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200469 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
470 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300471 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
472
473 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200474 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700475 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300476
477 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200478 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
479 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300480
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200481 /* Load the given image to the HW */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200482 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300483}
484
Emmanuel Grumbachadca1232012-10-25 23:08:27 +0200485static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200486{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200487 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200488 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700489}
490
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800491static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700492{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800493 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +0200494 unsigned long flags;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700495
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800496 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -0800497 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700498 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800499 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700500
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300501 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200502 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300503
504 /*
505 * If a HW restart happens during firmware loading,
506 * then the firmware loading might call this function
507 * and later it might be called again due to the
508 * restart. So don't process again if the device is
509 * already dead.
510 */
Don Fry83626402012-03-07 09:52:37 -0800511 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200512 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200513 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200514
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300515 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200516 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300517 APMG_CLK_VAL_DMA_CLK_RQT);
518 udelay(5);
519 }
520
521 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200522 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200523 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300524
525 /* Stop the device, and put it in low power state */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200526 iwl_pcie_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800527
528 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
529 * Clean again the interrupt here
530 */
Johannes Berg7b114882012-02-05 13:55:11 -0800531 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800532 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800533 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800534
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700535 iwl_enable_rfkill_int(trans);
536
Emmanuel Grumbach43e58852011-11-09 16:50:50 -0800537 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200538 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -0700539
540 /* clear all status bits */
541 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
542 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
543 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -0700544 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200545 clear_bit(STATUS_RFKILL, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300546}
547
Johannes Berg2dd4f9f2012-03-05 11:24:35 -0800548static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
549{
550 /* let the ucode operate on its own */
551 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
552 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
553
554 iwl_disable_interrupts(trans);
555 iwl_clear_bit(trans, CSR_GP_CNTRL,
556 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
557}
558
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200559static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +0300560{
Johannes Bergc9eec952012-03-06 13:30:43 -0800561 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +0100562 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +0300563
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200564 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200565 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +0200566 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +0100567 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200568 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200569
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200570 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200571
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +0200572 /* From now on, the op_mode will be kept updated about RF kill state */
573 iwl_enable_rfkill_int(trans);
574
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200575 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800576 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +0200577
Johannes Berga8b691e2012-12-27 23:08:06 +0100578 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300579}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700580
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700581static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
582 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200583{
Johannes Berg20d3b642012-05-16 22:54:29 +0200584 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200585 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700586 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200587
David Spinadelee7d7372012-08-12 08:14:04 +0300588 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
589 iwl_disable_interrupts(trans);
590 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
591
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200592 iwl_pcie_apm_stop(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200593
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700594 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
595 iwl_disable_interrupts(trans);
596 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
597
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +0200598 iwl_pcie_disable_ict(trans);
599
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700600 if (!op_mode_leaving) {
601 /*
602 * Even if we stop the HW, we still want the RF kill
603 * interrupt
604 */
605 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +0200606
Emmanuel Grumbach218733c2012-03-31 08:28:38 -0700607 /*
608 * Check again since the RF kill state may have changed while
609 * all the interrupts were disabled, in this case we couldn't
610 * receive the RF kill interrupt and update the state in the
611 * op_mode.
612 */
613 hw_rfkill = iwl_is_rfkill_set(trans);
614 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
615 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200616}
617
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200618static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
619{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800620 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200621}
622
623static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
624{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800625 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200626}
627
628static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
629{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800630 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +0200631}
632
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +0200633static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
634{
635 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
636 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
637}
638
639static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
640 u32 val)
641{
642 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
643 ((addr & 0x0000FFFF) | (3 << 24)));
644 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
645}
646
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800647static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700648 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800649{
650 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
651
652 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300653 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Johannes Bergd663ee72012-03-10 13:00:07 -0800654 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
655 trans_pcie->n_no_reclaim_cmds = 0;
656 else
657 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
658 if (trans_pcie->n_no_reclaim_cmds)
659 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
660 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -0700661
Johannes Bergb2cf4102012-04-09 17:46:51 -0700662 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
663 if (trans_pcie->rx_buf_size_8k)
664 trans_pcie->rx_page_order = get_order(8 * 1024);
665 else
666 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700667
668 trans_pcie->wd_timeout =
669 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700670
671 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200672 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800673}
674
Johannes Bergd1ff5252012-04-12 06:24:30 -0700675void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700676{
Johannes Berg20d3b642012-05-16 22:54:29 +0200677 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800678
Johannes Berg0aa86df2012-12-27 22:58:21 +0100679 synchronize_irq(trans_pcie->pci_dev->irq);
680 tasklet_kill(&trans_pcie->irq_tasklet);
681
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200682 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200683 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200684
Johannes Berga8b691e2012-12-27 23:08:06 +0100685 free_irq(trans_pcie->pci_dev->irq, trans);
686 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800687
688 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -0800689 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800690 pci_release_regions(trans_pcie->pci_dev);
691 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +0300692 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800693
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700694 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700695}
696
Don Fry47107e82012-03-15 13:27:06 -0700697static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
698{
699 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
700
701 if (state)
Don Fry01d651d2012-03-23 08:34:31 -0700702 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700703 else
Don Fry01d651d2012-03-23 08:34:31 -0700704 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -0700705}
706
Johannes Bergc01a4042011-09-15 11:46:45 -0700707#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700708static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
709{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700710 return 0;
711}
712
713static int iwl_trans_pcie_resume(struct iwl_trans *trans)
714{
Johannes Bergc9eec952012-03-06 13:30:43 -0800715 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700716
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200717 iwl_enable_rfkill_int(trans);
718
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200719 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +0200720 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700721
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200722 if (!hw_rfkill)
723 iwl_enable_interrupts(trans);
724
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700725 return 0;
726}
Johannes Bergc01a4042011-09-15 11:46:45 -0700727#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -0700728
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200729static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent)
730{
731 int ret;
732
733 lockdep_assert_held(&trans->reg_lock);
734
735 /* this bit wakes up the NIC */
736 __iwl_set_bit(trans, CSR_GP_CNTRL,
737 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
738
739 /*
740 * These bits say the device is running, and should keep running for
741 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
742 * but they do not indicate that embedded SRAM is restored yet;
743 * 3945 and 4965 have volatile SRAM, and must save/restore contents
744 * to/from host DRAM when sleeping/waking for power-saving.
745 * Each direction takes approximately 1/4 millisecond; with this
746 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
747 * series of register accesses are expected (e.g. reading Event Log),
748 * to keep device from sleeping.
749 *
750 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
751 * SRAM is okay/restored. We don't check that here because this call
752 * is just for hardware register access; but GP1 MAC_SLEEP check is a
753 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
754 *
755 * 5000 series and later (including 1000 series) have non-volatile SRAM,
756 * and do not save/restore SRAM when power cycling.
757 */
758 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
759 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
760 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
761 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
762 if (unlikely(ret < 0)) {
763 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
764 if (!silent) {
765 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
766 WARN_ONCE(1,
767 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
768 val);
769 return false;
770 }
771 }
772
773 return true;
774}
775
776static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans)
777{
778 lockdep_assert_held(&trans->reg_lock);
779 __iwl_clear_bit(trans, CSR_GP_CNTRL,
780 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
781 /*
782 * Above we read the CSR_GP_CNTRL register, which will flush
783 * any previous writes, but we need the write that clears the
784 * MAC_ACCESS_REQ bit to be performed before any other writes
785 * scheduled on different CPUs (after we drop reg_lock).
786 */
787 mmiowb();
788}
789
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200790static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
791 void *buf, int dwords)
792{
793 unsigned long flags;
794 int offs, ret = 0;
795 u32 *vals = buf;
796
797 spin_lock_irqsave(&trans->reg_lock, flags);
798 if (likely(iwl_trans_grab_nic_access(trans, false))) {
799 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
800 for (offs = 0; offs < dwords; offs++)
801 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
802 iwl_trans_release_nic_access(trans);
803 } else {
804 ret = -EBUSY;
805 }
806 spin_unlock_irqrestore(&trans->reg_lock, flags);
807 return ret;
808}
809
810static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
811 void *buf, int dwords)
812{
813 unsigned long flags;
814 int offs, ret = 0;
815 u32 *vals = buf;
816
817 spin_lock_irqsave(&trans->reg_lock, flags);
818 if (likely(iwl_trans_grab_nic_access(trans, false))) {
819 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
820 for (offs = 0; offs < dwords; offs++)
821 iwl_write32(trans, HBUS_TARG_MEM_WDAT, vals[offs]);
822 iwl_trans_release_nic_access(trans);
823 } else {
824 ret = -EBUSY;
825 }
826 spin_unlock_irqrestore(&trans->reg_lock, flags);
827 return ret;
828}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +0200829
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700830#define IWL_FLUSH_WAIT_MS 2000
831
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200832static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700833{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700834 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200835 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700836 struct iwl_queue *q;
837 int cnt;
838 unsigned long now = jiffies;
839 int ret = 0;
840
841 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700842 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800843 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700844 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700845 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -0700846 q = &txq->q;
847 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
848 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
849 msleep(1);
850
851 if (q->read_ptr != q->write_ptr) {
852 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
853 ret = -ETIMEDOUT;
854 break;
855 }
856 }
857 return ret;
858}
859
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700860static const char *get_fh_string(int cmd)
861{
Johannes Bergd9fb6462012-03-26 08:23:39 -0700862#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700863 switch (cmd) {
864 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
865 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
866 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
867 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
868 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
869 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
870 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
871 IWL_CMD(FH_TSSR_TX_STATUS_REG);
872 IWL_CMD(FH_TSSR_TX_ERROR_REG);
873 default:
874 return "UNKNOWN";
875 }
Johannes Bergd9fb6462012-03-26 08:23:39 -0700876#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700877}
878
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200879int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf)
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700880{
881 int i;
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700882 static const u32 fh_tbl[] = {
883 FH_RSCSR_CHNL0_STTS_WPTR_REG,
884 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
885 FH_RSCSR_CHNL0_WPTR,
886 FH_MEM_RCSR_CHNL0_CONFIG_REG,
887 FH_MEM_RSSR_SHARED_CTRL_REG,
888 FH_MEM_RSSR_RX_STATUS_REG,
889 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
890 FH_TSSR_TX_STATUS_REG,
891 FH_TSSR_TX_ERROR_REG
892 };
Johannes Berg94543a82012-08-21 18:57:10 +0200893
894#ifdef CONFIG_IWLWIFI_DEBUGFS
895 if (buf) {
896 int pos = 0;
897 size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
898
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700899 *buf = kmalloc(bufsz, GFP_KERNEL);
900 if (!*buf)
901 return -ENOMEM;
Johannes Berg94543a82012-08-21 18:57:10 +0200902
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700903 pos += scnprintf(*buf + pos, bufsz - pos,
904 "FH register values:\n");
Johannes Berg94543a82012-08-21 18:57:10 +0200905
906 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700907 pos += scnprintf(*buf + pos, bufsz - pos,
908 " %34s: 0X%08x\n",
909 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200910 iwl_read_direct32(trans, fh_tbl[i]));
Johannes Berg94543a82012-08-21 18:57:10 +0200911
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700912 return pos;
913 }
914#endif
Johannes Berg94543a82012-08-21 18:57:10 +0200915
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700916 IWL_ERR(trans, "FH register values:\n");
Johannes Berg94543a82012-08-21 18:57:10 +0200917 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700918 IWL_ERR(trans, " %34s: 0X%08x\n",
919 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200920 iwl_read_direct32(trans, fh_tbl[i]));
Johannes Berg94543a82012-08-21 18:57:10 +0200921
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700922 return 0;
923}
924
925static const char *get_csr_string(int cmd)
926{
Johannes Bergd9fb6462012-03-26 08:23:39 -0700927#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700928 switch (cmd) {
929 IWL_CMD(CSR_HW_IF_CONFIG_REG);
930 IWL_CMD(CSR_INT_COALESCING);
931 IWL_CMD(CSR_INT);
932 IWL_CMD(CSR_INT_MASK);
933 IWL_CMD(CSR_FH_INT_STATUS);
934 IWL_CMD(CSR_GPIO_IN);
935 IWL_CMD(CSR_RESET);
936 IWL_CMD(CSR_GP_CNTRL);
937 IWL_CMD(CSR_HW_REV);
938 IWL_CMD(CSR_EEPROM_REG);
939 IWL_CMD(CSR_EEPROM_GP);
940 IWL_CMD(CSR_OTP_GP_REG);
941 IWL_CMD(CSR_GIO_REG);
942 IWL_CMD(CSR_GP_UCODE_REG);
943 IWL_CMD(CSR_GP_DRIVER_REG);
944 IWL_CMD(CSR_UCODE_DRV_GP1);
945 IWL_CMD(CSR_UCODE_DRV_GP2);
946 IWL_CMD(CSR_LED_REG);
947 IWL_CMD(CSR_DRAM_INT_TBL_REG);
948 IWL_CMD(CSR_GIO_CHICKEN_BITS);
949 IWL_CMD(CSR_ANA_PLL_CFG);
950 IWL_CMD(CSR_HW_REV_WA_REG);
951 IWL_CMD(CSR_DBG_HPET_MEM_REG);
952 default:
953 return "UNKNOWN";
954 }
Johannes Bergd9fb6462012-03-26 08:23:39 -0700955#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700956}
957
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200958void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700959{
960 int i;
961 static const u32 csr_tbl[] = {
962 CSR_HW_IF_CONFIG_REG,
963 CSR_INT_COALESCING,
964 CSR_INT,
965 CSR_INT_MASK,
966 CSR_FH_INT_STATUS,
967 CSR_GPIO_IN,
968 CSR_RESET,
969 CSR_GP_CNTRL,
970 CSR_HW_REV,
971 CSR_EEPROM_REG,
972 CSR_EEPROM_GP,
973 CSR_OTP_GP_REG,
974 CSR_GIO_REG,
975 CSR_GP_UCODE_REG,
976 CSR_GP_DRIVER_REG,
977 CSR_UCODE_DRV_GP1,
978 CSR_UCODE_DRV_GP2,
979 CSR_LED_REG,
980 CSR_DRAM_INT_TBL_REG,
981 CSR_GIO_CHICKEN_BITS,
982 CSR_ANA_PLL_CFG,
983 CSR_HW_REV_WA_REG,
984 CSR_DBG_HPET_MEM_REG
985 };
986 IWL_ERR(trans, "CSR values:\n");
987 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
988 "CSR_INT_PERIODIC_REG)\n");
989 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
990 IWL_ERR(trans, " %25s: 0X%08x\n",
991 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200992 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -0700993 }
994}
995
Emmanuel Grumbach87e56662011-08-25 23:10:50 -0700996#ifdef CONFIG_IWLWIFI_DEBUGFS
997/* create and remove of files */
998#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700999 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001000 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001001 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001002} while (0)
1003
1004/* file operation */
1005#define DEBUGFS_READ_FUNC(name) \
1006static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1007 char __user *user_buf, \
1008 size_t count, loff_t *ppos);
1009
1010#define DEBUGFS_WRITE_FUNC(name) \
1011static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1012 const char __user *user_buf, \
1013 size_t count, loff_t *ppos);
1014
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001015#define DEBUGFS_READ_FILE_OPS(name) \
1016 DEBUGFS_READ_FUNC(name); \
1017static const struct file_operations iwl_dbgfs_##name##_ops = { \
1018 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001019 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001020 .llseek = generic_file_llseek, \
1021};
1022
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001023#define DEBUGFS_WRITE_FILE_OPS(name) \
1024 DEBUGFS_WRITE_FUNC(name); \
1025static const struct file_operations iwl_dbgfs_##name##_ops = { \
1026 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001027 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001028 .llseek = generic_file_llseek, \
1029};
1030
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001031#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1032 DEBUGFS_READ_FUNC(name); \
1033 DEBUGFS_WRITE_FUNC(name); \
1034static const struct file_operations iwl_dbgfs_##name##_ops = { \
1035 .write = iwl_dbgfs_##name##_write, \
1036 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001037 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001038 .llseek = generic_file_llseek, \
1039};
1040
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001041static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001042 char __user *user_buf,
1043 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001044{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001045 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001046 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001047 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001048 struct iwl_queue *q;
1049 char *buf;
1050 int pos = 0;
1051 int cnt;
1052 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001053 size_t bufsz;
1054
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001055 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001056
Johannes Bergf9e75442012-03-30 09:37:39 +02001057 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001058 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001059
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001060 buf = kzalloc(bufsz, GFP_KERNEL);
1061 if (!buf)
1062 return -ENOMEM;
1063
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001064 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001065 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001066 q = &txq->q;
1067 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001068 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001069 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001070 !!test_bit(cnt, trans_pcie->queue_used),
1071 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001072 }
1073 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1074 kfree(buf);
1075 return ret;
1076}
1077
1078static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001079 char __user *user_buf,
1080 size_t count, loff_t *ppos)
1081{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001082 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001083 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001084 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001085 char buf[256];
1086 int pos = 0;
1087 const size_t bufsz = sizeof(buf);
1088
1089 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1090 rxq->read);
1091 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1092 rxq->write);
1093 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1094 rxq->free_count);
1095 if (rxq->rb_stts) {
1096 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1097 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1098 } else {
1099 pos += scnprintf(buf + pos, bufsz - pos,
1100 "closed_rb_num: Not Allocated\n");
1101 }
1102 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1103}
1104
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001105static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1106 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001107 size_t count, loff_t *ppos)
1108{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001109 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001110 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001111 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1112
1113 int pos = 0;
1114 char *buf;
1115 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1116 ssize_t ret;
1117
1118 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001119 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001120 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001121
1122 pos += scnprintf(buf + pos, bufsz - pos,
1123 "Interrupt Statistics Report:\n");
1124
1125 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1126 isr_stats->hw);
1127 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1128 isr_stats->sw);
1129 if (isr_stats->sw || isr_stats->hw) {
1130 pos += scnprintf(buf + pos, bufsz - pos,
1131 "\tLast Restarting Code: 0x%X\n",
1132 isr_stats->err_code);
1133 }
1134#ifdef CONFIG_IWLWIFI_DEBUG
1135 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1136 isr_stats->sch);
1137 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1138 isr_stats->alive);
1139#endif
1140 pos += scnprintf(buf + pos, bufsz - pos,
1141 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1142
1143 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1144 isr_stats->ctkill);
1145
1146 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1147 isr_stats->wakeup);
1148
1149 pos += scnprintf(buf + pos, bufsz - pos,
1150 "Rx command responses:\t\t %u\n", isr_stats->rx);
1151
1152 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1153 isr_stats->tx);
1154
1155 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1156 isr_stats->unhandled);
1157
1158 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1159 kfree(buf);
1160 return ret;
1161}
1162
1163static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1164 const char __user *user_buf,
1165 size_t count, loff_t *ppos)
1166{
1167 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001168 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001169 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1170
1171 char buf[8];
1172 int buf_size;
1173 u32 reset_flag;
1174
1175 memset(buf, 0, sizeof(buf));
1176 buf_size = min(count, sizeof(buf) - 1);
1177 if (copy_from_user(buf, user_buf, buf_size))
1178 return -EFAULT;
1179 if (sscanf(buf, "%x", &reset_flag) != 1)
1180 return -EFAULT;
1181 if (reset_flag == 0)
1182 memset(isr_stats, 0, sizeof(*isr_stats));
1183
1184 return count;
1185}
1186
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001187static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001188 const char __user *user_buf,
1189 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001190{
1191 struct iwl_trans *trans = file->private_data;
1192 char buf[8];
1193 int buf_size;
1194 int csr;
1195
1196 memset(buf, 0, sizeof(buf));
1197 buf_size = min(count, sizeof(buf) - 1);
1198 if (copy_from_user(buf, user_buf, buf_size))
1199 return -EFAULT;
1200 if (sscanf(buf, "%d", &csr) != 1)
1201 return -EFAULT;
1202
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001203 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001204
1205 return count;
1206}
1207
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001208static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001209 char __user *user_buf,
1210 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001211{
1212 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001213 char *buf = NULL;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001214 int pos = 0;
1215 ssize_t ret = -EFAULT;
1216
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001217 ret = pos = iwl_pcie_dump_fh(trans, &buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001218 if (buf) {
1219 ret = simple_read_from_buffer(user_buf,
1220 count, ppos, buf, pos);
1221 kfree(buf);
1222 }
1223
1224 return ret;
1225}
1226
Johannes Berg48dffd32012-04-09 17:46:57 -07001227static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
1228 const char __user *user_buf,
1229 size_t count, loff_t *ppos)
1230{
1231 struct iwl_trans *trans = file->private_data;
1232
1233 if (!trans->op_mode)
1234 return -EAGAIN;
1235
Emmanuel Grumbach24172f32012-06-17 16:04:25 +03001236 local_bh_disable();
Johannes Berg48dffd32012-04-09 17:46:57 -07001237 iwl_op_mode_nic_error(trans->op_mode);
Emmanuel Grumbach24172f32012-06-17 16:04:25 +03001238 local_bh_enable();
Johannes Berg48dffd32012-04-09 17:46:57 -07001239
1240 return count;
1241}
1242
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001243DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001244DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001245DEBUGFS_READ_FILE_OPS(rx_queue);
1246DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001247DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07001248DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001249
1250/*
1251 * Create the debugfs files and directories
1252 *
1253 */
1254static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001255 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001256{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001257 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1258 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001259 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001260 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1261 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07001262 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001263 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001264
1265err:
1266 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1267 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001268}
1269#else
1270static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001271 struct dentry *dir)
1272{
1273 return 0;
1274}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001275#endif /*CONFIG_IWLWIFI_DEBUGFS */
1276
Johannes Bergd1ff5252012-04-12 06:24:30 -07001277static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001278 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001279 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001280 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001281 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001282 .stop_device = iwl_trans_pcie_stop_device,
1283
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001284 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
1285
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001286 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001287
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001288 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001289 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001290
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03001291 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001292 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001293
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001294 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001295
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001296 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001297
Johannes Bergc01a4042011-09-15 11:46:45 -07001298#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001299 .suspend = iwl_trans_pcie_suspend,
1300 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07001301#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001302 .write8 = iwl_trans_pcie_write8,
1303 .write32 = iwl_trans_pcie_write32,
1304 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001305 .read_prph = iwl_trans_pcie_read_prph,
1306 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001307 .read_mem = iwl_trans_pcie_read_mem,
1308 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001309 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07001310 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001311 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
1312 .release_nic_access = iwl_trans_pcie_release_nic_access
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001313};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001314
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07001315struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001316 const struct pci_device_id *ent,
1317 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001318{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001319 struct iwl_trans_pcie *trans_pcie;
1320 struct iwl_trans *trans;
1321 u16 pci_cmd;
1322 int err;
1323
1324 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02001325 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001326
Emmanuel Grumbachdbeca582012-11-13 13:19:33 +02001327 if (!trans)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001328 return NULL;
1329
1330 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1331
1332 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001333 trans->cfg = cfg;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001334 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08001335 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08001336 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001337
1338 /* W/A - seems to solve weird behavior. We need to remove this if we
1339 * don't want to stay in L1 all the time. This wastes a lot of power */
1340 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
Johannes Berg20d3b642012-05-16 22:54:29 +02001341 PCIE_LINK_STATE_CLKPM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001342
1343 if (pci_enable_device(pdev)) {
1344 err = -ENODEV;
1345 goto out_no_pci;
1346 }
1347
1348 pci_set_master(pdev);
1349
1350 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1351 if (!err)
1352 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1353 if (err) {
1354 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1355 if (!err)
1356 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02001357 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001358 /* both attempts failed: */
1359 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001360 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001361 goto out_pci_disable_device;
1362 }
1363 }
1364
1365 err = pci_request_regions(pdev, DRV_NAME);
1366 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001367 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001368 goto out_pci_disable_device;
1369 }
1370
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001371 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001372 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001373 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001374 err = -ENODEV;
1375 goto out_pci_release_regions;
1376 }
1377
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001378 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1379 * PCI Tx retries from interfering with C3 CPU state */
1380 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1381
1382 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001383 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07001384 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02001385 /* enable rfkill interrupt: hw bug w/a */
1386 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1387 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1388 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1389 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1390 }
1391 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001392
1393 trans->dev = &pdev->dev;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001394 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02001395 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02001396 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02001397 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1398 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001399
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001400 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001401 init_waitqueue_head(&trans_pcie->wait_command_queue);
Emmanuel Grumbach8b5bed92012-04-23 15:03:06 -07001402 spin_lock_init(&trans->reg_lock);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08001403
Johannes Berg3ec45882012-07-12 13:56:28 +02001404 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1405 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001406
1407 trans->dev_cmd_headroom = 0;
1408 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02001409 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001410 sizeof(struct iwl_device_cmd)
1411 + trans->dev_cmd_headroom,
1412 sizeof(void *),
1413 SLAB_HWCACHE_ALIGN,
1414 NULL);
1415
1416 if (!trans->dev_cmd_pool)
1417 goto out_pci_disable_msi;
1418
Johannes Berga8b691e2012-12-27 23:08:06 +01001419 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1420
1421 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1422 iwl_pcie_tasklet, (unsigned long)trans);
1423
1424 if (iwl_pcie_alloc_ict(trans))
1425 goto out_free_cmd_pool;
1426
1427 err = request_irq(pdev->irq, iwl_pcie_isr_ict,
1428 IRQF_SHARED, DRV_NAME, trans);
1429 if (err) {
1430 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1431 goto out_free_ict;
1432 }
1433
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001434 return trans;
1435
Johannes Berga8b691e2012-12-27 23:08:06 +01001436out_free_ict:
1437 iwl_pcie_free_ict(trans);
1438out_free_cmd_pool:
1439 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001440out_pci_disable_msi:
1441 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001442out_pci_release_regions:
1443 pci_release_regions(pdev);
1444out_pci_disable_device:
1445 pci_disable_device(pdev);
1446out_no_pci:
1447 kfree(trans);
1448 return NULL;
1449}