blob: e8a04a18a7d0a1f64b1490aa62039d5b65a860eb [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070075#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070076#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020077#include "internal.h"
Johannes Berg6238b002012-04-02 15:04:33 +020078/* FIXME: need to abstract out TX command (once we know what it looks like) */
79#include "iwl-commands.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030080
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080081#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -070082 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080083 (~(1<<(trans_pcie)->cmd_queue)))
84
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070085static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086{
Johannes Berg20d3b642012-05-16 22:54:29 +020087 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070088 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020089 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030090
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070091 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030092
93 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030094
95 if (WARN_ON(rxq->bd || rxq->rb_stts))
96 return -EINVAL;
97
98 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010099 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
100 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300101 if (!rxq->bd)
102 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300103
104 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100105 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
106 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300107 if (!rxq->rb_stts)
108 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300109
110 return 0;
111
112err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300113 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
Johannes Berg20d3b642012-05-16 22:54:29 +0200114 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300115 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
116 rxq->bd = NULL;
117err_bd:
118 return -ENOMEM;
119}
120
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700121static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300122{
Johannes Berg20d3b642012-05-16 22:54:29 +0200123 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700124 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300125 int i;
126
127 /* Fill the rx_used queue with _all_ of the Rx buffers */
128 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
129 /* In the reset function, these buffers may have been allocated
130 * to an SKB, so we need to unmap and free potential storage */
131 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200132 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Johannes Berg20d3b642012-05-16 22:54:29 +0200133 PAGE_SIZE << trans_pcie->rx_page_order,
134 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700135 __free_pages(rxq->pool[i].page,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700136 trans_pcie->rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300137 rxq->pool[i].page = NULL;
138 }
139 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
140 }
141}
142
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700143static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700144 struct iwl_rx_queue *rxq)
145{
Johannes Bergb2cf4102012-04-09 17:46:51 -0700146 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147 u32 rb_size;
148 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700149 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700150
Johannes Bergb2cf4102012-04-09 17:46:51 -0700151 if (trans_pcie->rx_buf_size_8k)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
153 else
154 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
155
156 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200157 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158
159 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200160 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700161
162 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200163 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700164 (u32)(rxq->bd_dma >> 8));
165
166 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200167 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700168 rxq->rb_stts_dma >> 4);
169
170 /* Enable Rx DMA
171 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
172 * the credit mechanism in 5000 HW RX FIFO
173 * Direct rx interrupts to hosts
174 * Rx buffer size 4 or 8k
175 * RB timeout 0x10
176 * 256 RBDs
177 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200178 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700179 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
180 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
181 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700182 rb_size|
183 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
184 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
185
186 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200187 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700188}
189
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700190static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300191{
Johannes Berg20d3b642012-05-16 22:54:29 +0200192 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700193 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
194
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300195 int i, err;
196 unsigned long flags;
197
198 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700199 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300200 if (err)
201 return err;
202 }
203
204 spin_lock_irqsave(&rxq->lock, flags);
205 INIT_LIST_HEAD(&rxq->rx_free);
206 INIT_LIST_HEAD(&rxq->rx_used);
207
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700208 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300209
210 for (i = 0; i < RX_QUEUE_SIZE; i++)
211 rxq->queue[i] = NULL;
212
213 /* Set us so that we have processed and used all buffers, but have
214 * not restocked the Rx queue with fresh buffers */
215 rxq->read = rxq->write = 0;
216 rxq->write_actual = 0;
217 rxq->free_count = 0;
218 spin_unlock_irqrestore(&rxq->lock, flags);
219
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700220 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700221
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700222 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700223
Johannes Berg7b114882012-02-05 13:55:11 -0800224 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700226 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800227 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700228
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300229 return 0;
230}
231
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700232static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300233{
Johannes Berg20d3b642012-05-16 22:54:29 +0200234 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700235 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300236 unsigned long flags;
237
238 /*if rxq->bd is NULL, it means that nothing has been allocated,
239 * exit now */
240 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700241 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300242 return;
243 }
244
245 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700246 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300247 spin_unlock_irqrestore(&rxq->lock, flags);
248
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200249 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300250 rxq->bd, rxq->bd_dma);
251 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
252 rxq->bd = NULL;
253
254 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200255 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300256 sizeof(struct iwl_rb_status),
257 rxq->rb_stts, rxq->rb_stts_dma);
258 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700259 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300260 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
261 rxq->rb_stts = NULL;
262}
263
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700264static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700265{
266
267 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200268 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
269 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200270 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700271}
272
Johannes Berg20d3b642012-05-16 22:54:29 +0200273static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
274 struct iwl_dma_ptr *ptr, size_t size)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700275{
276 if (WARN_ON(ptr->addr))
277 return -EINVAL;
278
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200279 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700280 &ptr->dma, GFP_KERNEL);
281 if (!ptr->addr)
282 return -ENOMEM;
283 ptr->size = size;
284 return 0;
285}
286
Johannes Berg20d3b642012-05-16 22:54:29 +0200287static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
288 struct iwl_dma_ptr *ptr)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700289{
290 if (unlikely(!ptr->addr))
291 return;
292
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200293 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700294 memset(ptr, 0, sizeof(*ptr));
295}
296
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700297static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
298{
299 struct iwl_tx_queue *txq = (void *)data;
300 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
301 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
302
303 spin_lock(&txq->lock);
304 /* check if triggered erroneously */
305 if (txq->q.read_ptr == txq->q.write_ptr) {
306 spin_unlock(&txq->lock);
307 return;
308 }
309 spin_unlock(&txq->lock);
310
311
312 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
313 jiffies_to_msecs(trans_pcie->wd_timeout));
314 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
315 txq->q.read_ptr, txq->q.write_ptr);
316 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
317 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
318 & (TFD_QUEUE_SIZE_MAX - 1),
319 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
320
321 iwl_op_mode_nic_error(trans->op_mode);
322}
323
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700324static int iwl_trans_txq_alloc(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200325 struct iwl_tx_queue *txq, int slots_num,
326 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700327{
Johannes Berg20d3b642012-05-16 22:54:29 +0200328 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700329 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700330 int i;
331
Johannes Bergbf8440e2012-03-19 17:12:06 +0100332 if (WARN_ON(txq->entries || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700333 return -EINVAL;
334
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700335 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
336 (unsigned long)txq);
337 txq->trans_pcie = trans_pcie;
338
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700339 txq->q.n_window = slots_num;
340
Johannes Bergbf8440e2012-03-19 17:12:06 +0100341 txq->entries = kcalloc(slots_num,
342 sizeof(struct iwl_pcie_tx_queue_entry),
343 GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700344
Johannes Bergbf8440e2012-03-19 17:12:06 +0100345 if (!txq->entries)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700346 goto error;
347
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800348 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700349 for (i = 0; i < slots_num; i++) {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100350 txq->entries[i].cmd =
351 kmalloc(sizeof(struct iwl_device_cmd),
352 GFP_KERNEL);
353 if (!txq->entries[i].cmd)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700354 goto error;
355 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700356
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700357 /* Circular buffer of transmit frame descriptors (TFDs),
358 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200359 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700360 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700361 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700362 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700363 goto error;
364 }
365 txq->q.id = txq_id;
366
367 return 0;
368error:
Johannes Bergbf8440e2012-03-19 17:12:06 +0100369 if (txq->entries && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700370 for (i = 0; i < slots_num; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100371 kfree(txq->entries[i].cmd);
372 kfree(txq->entries);
373 txq->entries = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700374
375 return -ENOMEM;
376
377}
378
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700379static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700380 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700381{
382 int ret;
383
384 txq->need_update = 0;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700385
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700386 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
387 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
388 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
389
390 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700391 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700392 txq_id);
393 if (ret)
394 return ret;
395
Johannes Berg015c15e2012-03-05 11:24:24 -0800396 spin_lock_init(&txq->lock);
397
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700398 /*
399 * Tell nic where to find circular buffer of Tx Frame Descriptors for
400 * given Tx queue, and enable the DMA channel used for that queue.
401 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200402 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700403 txq->q.dma_addr >> 8);
404
405 return 0;
406}
407
408/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700409 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
410 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700411static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700412{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700413 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
414 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700415 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700416 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700417
418 if (!q->n_bd)
419 return;
420
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700421 /* In the command queue, all the TBs are mapped as BIDI
422 * so unmap them as such.
423 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800424 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700425 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800426 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700427 dma_dir = DMA_TO_DEVICE;
428
Johannes Berg015c15e2012-03-05 11:24:24 -0800429 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700430 while (q->write_ptr != q->read_ptr) {
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200431 iwl_txq_free_tfd(trans, txq, dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700432 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
433 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800434 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700435}
436
437/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700438 * iwl_tx_queue_free - Deallocate DMA queue.
439 * @txq: Transmit queue to deallocate.
440 *
441 * Empty queue by removing and destroying all BD's.
442 * Free all buffers.
443 * 0-fill, but do not free "txq" descriptor structure.
444 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700445static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700446{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700447 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
448 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200449 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700450 int i;
Johannes Berg20d3b642012-05-16 22:54:29 +0200451
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700452 if (WARN_ON(!txq))
453 return;
454
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700455 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700456
457 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700458
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800459 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700460 for (i = 0; i < txq->q.n_window; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100461 kfree(txq->entries[i].cmd);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700462
463 /* De-alloc circular buffer of TFDs */
464 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700465 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700466 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
467 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
468 }
469
Johannes Bergbf8440e2012-03-19 17:12:06 +0100470 kfree(txq->entries);
471 txq->entries = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700472
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700473 del_timer_sync(&txq->stuck_timer);
474
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700475 /* 0-fill queue descriptor structure */
476 memset(txq, 0, sizeof(*txq));
477}
478
479/**
480 * iwl_trans_tx_free - Free TXQ Context
481 *
482 * Destroy all TX DMA queues and structures
483 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700484static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700485{
486 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700487 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700488
489 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700490 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700491 for (txq_id = 0;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700492 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700493 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700494 }
495
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700496 kfree(trans_pcie->txq);
497 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700498
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700499 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700500
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700501 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700502}
503
504/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700505 * iwl_trans_tx_alloc - allocate TX context
506 * Allocate all Tx DMA structures and initialize them
507 *
508 * @param priv
509 * @return error code
510 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700511static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700512{
513 int ret;
514 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700515 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700516
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700517 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700518 sizeof(struct iwlagn_scd_bc_tbl);
519
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700520 /*It is not allowed to alloc twice, so warn when this happens.
521 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700522 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700523 ret = -EINVAL;
524 goto error;
525 }
526
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700527 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700528 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700529 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700530 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700531 goto error;
532 }
533
534 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700535 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700536 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700537 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700538 goto error;
539 }
540
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700541 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700542 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700543 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700544 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700545 ret = ENOMEM;
546 goto error;
547 }
548
549 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700550 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800551 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800552 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700553 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700554 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
555 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700556 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700557 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 goto error;
559 }
560 }
561
562 return 0;
563
564error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700565 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700566
567 return ret;
568}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700569static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700570{
Johannes Berg20d3b642012-05-16 22:54:29 +0200571 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700572 int ret;
573 int txq_id, slots_num;
574 unsigned long flags;
575 bool alloc = false;
576
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700577 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700578 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700579 if (ret)
580 goto error;
581 alloc = true;
582 }
583
Johannes Berg7b114882012-02-05 13:55:11 -0800584 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700585
586 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200587 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700588
589 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200590 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700591 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700592
Johannes Berg7b114882012-02-05 13:55:11 -0800593 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
595 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700596 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800597 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800598 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700599 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700600 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
601 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700602 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700603 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700604 goto error;
605 }
606 }
607
608 return 0;
609error:
610 /*Upon error, free only if we allocated something */
611 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700612 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700613 return ret;
614}
615
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700616static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300617{
618/*
619 * (for documentation purposes)
620 * to set power to V_AUX, do:
621
622 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200623 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300624 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
625 ~APMG_PS_CTRL_MSK_PWR_SRC);
626 */
627
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200628 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300629 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
630 ~APMG_PS_CTRL_MSK_PWR_SRC);
631}
632
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200633/* PCI registers */
634#define PCI_CFG_RETRY_TIMEOUT 0x041
635#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
636#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
637
638static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
639{
Johannes Berg20d3b642012-05-16 22:54:29 +0200640 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200641 int pos;
642 u16 pci_lnk_ctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200643
644 struct pci_dev *pci_dev = trans_pcie->pci_dev;
645
646 pos = pci_pcie_cap(pci_dev);
647 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
648 return pci_lnk_ctl;
649}
650
651static void iwl_apm_config(struct iwl_trans *trans)
652{
653 /*
654 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
655 * Check if BIOS (or OS) enabled L1-ASPM on this device.
656 * If so (likely), disable L0S, so device moves directly L0->L1;
657 * costs negligible amount of power savings.
658 * If not (unlikely), enable L0S, so there is at least some
659 * power savings, even without L1.
660 */
661 u16 lctl = iwl_pciexp_link_ctrl(trans);
662
663 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
664 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
665 /* L1-ASPM enabled; disable(!) L0S */
666 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
667 dev_printk(KERN_INFO, trans->dev,
668 "L1 Enabled; Disabling L0S\n");
669 } else {
670 /* L1-ASPM disabled; enable(!) L0S */
671 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
672 dev_printk(KERN_INFO, trans->dev,
673 "L1 Disabled; Enabling L0S\n");
674 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200675 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200676}
677
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200678/*
679 * Start up NIC's basic functionality after it has been reset
680 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
681 * NOTE: This does not load uCode nor start the embedded processor
682 */
683static int iwl_apm_init(struct iwl_trans *trans)
684{
Don Fry83626402012-03-07 09:52:37 -0800685 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200686 int ret = 0;
687 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
688
689 /*
690 * Use "set_bit" below rather than "write", to preserve any hardware
691 * bits already set by default after reset.
692 */
693
694 /* Disable L0S exit timer (platform NMI Work/Around) */
695 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200696 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200697
698 /*
699 * Disable L0s without affecting L1;
700 * don't wait for ICH L0s (ICH bug W/A)
701 */
702 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200703 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200704
705 /* Set FH wait threshold to maximum (HW error during stress W/A) */
706 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
707
708 /*
709 * Enable HAP INTA (interrupt from management bus) to
710 * wake device's PCI Express link L1a -> L0s
711 */
712 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200713 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200714
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200715 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200716
717 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700718 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200719 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700720 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200721
722 /*
723 * Set "initialization complete" bit to move adapter from
724 * D0U* --> D0A* (powered-up active) state.
725 */
726 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
727
728 /*
729 * Wait for clock stabilization; once stabilized, access to
730 * device-internal resources is supported, e.g. iwl_write_prph()
731 * and accesses to uCode SRAM.
732 */
733 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200734 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
735 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200736 if (ret < 0) {
737 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
738 goto out;
739 }
740
741 /*
742 * Enable DMA clock and wait for it to stabilize.
743 *
744 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
745 * do not disable clocks. This preserves any hardware bits already
746 * set by default in "CLK_CTRL_REG" after reset.
747 */
748 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
749 udelay(20);
750
751 /* Disable L1-Active */
752 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
753 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
754
Don Fry83626402012-03-07 09:52:37 -0800755 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200756
757out:
758 return ret;
759}
760
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200761static int iwl_apm_stop_master(struct iwl_trans *trans)
762{
763 int ret = 0;
764
765 /* stop device's busmaster DMA activity */
766 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
767
768 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200769 CSR_RESET_REG_FLAG_MASTER_DISABLED,
770 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200771 if (ret)
772 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
773
774 IWL_DEBUG_INFO(trans, "stop master\n");
775
776 return ret;
777}
778
779static void iwl_apm_stop(struct iwl_trans *trans)
780{
Don Fry83626402012-03-07 09:52:37 -0800781 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200782 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
783
Don Fry83626402012-03-07 09:52:37 -0800784 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200785
786 /* Stop device's DMA activity */
787 iwl_apm_stop_master(trans);
788
789 /* Reset the entire device */
790 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
791
792 udelay(10);
793
794 /*
795 * Clear "initialization complete" bit to move adapter from
796 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
797 */
798 iwl_clear_bit(trans, CSR_GP_CNTRL,
799 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
800}
801
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300803{
Johannes Berg7b114882012-02-05 13:55:11 -0800804 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300805 unsigned long flags;
806
807 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800808 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200809 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300810
811 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Johannes Berg20d3b642012-05-16 22:54:29 +0200812 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300813
Johannes Berg7b114882012-02-05 13:55:11 -0800814 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300815
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700816 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300817
Johannes Bergecdb9752012-03-06 13:31:03 -0800818 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300819
Gregory Greenmana5916972012-01-10 19:22:56 +0200820#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300821 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700822 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200823#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300824
825 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700826 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300827 return -ENOMEM;
828
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700829 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300830 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200831 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200832 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300833 }
834
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300835 return 0;
836}
837
838#define HW_READY_TIMEOUT (50)
839
840/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700841static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300842{
843 int ret;
844
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200845 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200846 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300847
848 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200849 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200850 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
851 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
852 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300853
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700854 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300855 return ret;
856}
857
858/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200859static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300860{
861 int ret;
862
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700863 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300864
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700865 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200866 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300867 if (ret >= 0)
868 return 0;
869
870 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200871 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200872 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300873
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200874 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200875 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
876 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300877
878 if (ret < 0)
879 return ret;
880
881 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700882 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300883 if (ret >= 0)
884 return 0;
885 return ret;
886}
887
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200888/*
889 * ucode
890 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800891static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
892 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200893{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800894 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800895 dma_addr_t phy_addr = section->p_addr;
896 u32 byte_cnt = section->len;
897 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200898 int ret;
899
Johannes Berg13df1aa2012-03-06 13:31:00 -0800900 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200901
902 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200903 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
904 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200905
906 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200907 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
908 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200909
910 iwl_write_direct32(trans,
911 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
912 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
913
914 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200915 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
916 (iwl_get_dma_hi_addr(phy_addr)
917 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200918
919 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200920 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
921 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
922 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
923 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200924
925 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200926 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
927 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
928 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
929 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200930
David Spinadel6dfa8d02012-03-10 13:00:14 -0800931 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
932 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800933 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
934 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200935 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800936 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
937 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200938 return -ETIMEDOUT;
939 }
940
941 return 0;
942}
943
Johannes Berg0692fe42012-03-06 13:30:37 -0800944static int iwl_load_given_ucode(struct iwl_trans *trans,
945 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200946{
947 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -0800948 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200949
David Spinadel6dfa8d02012-03-10 13:00:14 -0800950 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
951 if (!image->sec[i].p_addr)
952 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200953
David Spinadel6dfa8d02012-03-10 13:00:14 -0800954 ret = iwl_load_section(trans, i, &image->sec[i]);
955 if (ret)
956 return ret;
957 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200958
959 /* Remove all resets to allow NIC to operate */
960 iwl_write32(trans, CSR_RESET, 0);
961
962 return 0;
963}
964
Johannes Berg0692fe42012-03-06 13:30:37 -0800965static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
966 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300967{
968 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800969 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300970
Johannes Berg496bab32012-03-06 13:30:45 -0800971 /* This may fail if AMT took ownership of the device */
972 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700973 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300974 return -EIO;
975 }
976
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200977 iwl_enable_rfkill_int(trans);
978
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300979 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200980 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800981 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200982 if (hw_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300983 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300984
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200985 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300986
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700987 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300988 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700989 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300990 return ret;
991 }
992
993 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200994 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
995 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300996 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
997
998 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200999 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001000 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001001
1002 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001003 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1004 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001005
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001006 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001007 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001008}
1009
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001010/*
1011 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001012 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001013 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001014static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001015{
Johannes Berg7b114882012-02-05 13:55:11 -08001016 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1017 IWL_TRANS_GET_PCIE_TRANS(trans);
1018
1019 lockdep_assert_held(&trans_pcie->irq_lock);
1020
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001021 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001022}
1023
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001024static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001025{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001026 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001027 u32 a;
1028 unsigned long flags;
1029 int i, chan;
1030 u32 reg_val;
1031
Johannes Berg7b114882012-02-05 13:55:11 -08001032 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001033
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001034 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001035 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001036 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001037 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001038 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001039 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001040 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001041 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001042 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001043 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001044 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001045 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001046 SCD_TRANS_TBL_OFFSET_QUEUE(
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001047 trans->cfg->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001048 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001049 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001050
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001051 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001052 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001053
1054 /* Enable DMA channel */
1055 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001056 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001057 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1058 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1059
1060 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001061 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1062 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001063 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1064
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001065 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001066 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001067 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001068
1069 /* initiate the queues */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001070 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001071 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1072 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1073 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001074 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001075 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001076 SCD_CONTEXT_QUEUE_OFFSET(i) +
1077 sizeof(u32),
1078 ((SCD_WIN_SIZE <<
1079 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1080 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1081 ((SCD_FRAME_LIMIT <<
1082 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1083 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1084 }
1085
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001086 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Johannes Berg20d3b642012-05-16 22:54:29 +02001087 IWL_MASK(0, trans->cfg->base_params->num_of_queues));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001088
1089 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001090 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001091
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001092 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001093
Johannes Berg9eae88f2012-03-15 13:26:52 -07001094 /* make sure all queue are not stopped/used */
1095 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1096 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001097
Johannes Berg9eae88f2012-03-15 13:26:52 -07001098 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1099 int fifo = trans_pcie->setup_q_to_fifo[i];
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001100
Johannes Berg9eae88f2012-03-15 13:26:52 -07001101 set_bit(i, trans_pcie->queue_used);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001102
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001103 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
Johannes Berg9eae88f2012-03-15 13:26:52 -07001104 fifo, true);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001105 }
1106
Johannes Berg7b114882012-02-05 13:55:11 -08001107 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001108
1109 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001110 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001111 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001112}
1113
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001114static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1115{
1116 iwl_reset_ict(trans);
1117 iwl_tx_start(trans);
1118}
1119
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001120/**
1121 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1122 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001123static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001124{
Johannes Berg20d3b642012-05-16 22:54:29 +02001125 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001126 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001127 unsigned long flags;
1128
1129 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001130 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001131
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001132 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001133
1134 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001135 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001136 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001137 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001138 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001139 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001140 if (ret < 0)
Johannes Berg20d3b642012-05-16 22:54:29 +02001141 IWL_ERR(trans,
1142 "Failing on timeout while stopping DMA channel %d [0x%08x]",
1143 ch,
1144 iwl_read_direct32(trans,
1145 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001146 }
Johannes Berg7b114882012-02-05 13:55:11 -08001147 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001148
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001149 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001150 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001151 return 0;
1152 }
1153
1154 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001155 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001156 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001157 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001158
1159 return 0;
1160}
1161
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001162static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001163{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001164 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +02001165 unsigned long flags;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001166
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001167 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001168 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001169 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001170 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001171
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001172 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001173 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001174
1175 /*
1176 * If a HW restart happens during firmware loading,
1177 * then the firmware loading might call this function
1178 * and later it might be called again due to the
1179 * restart. So don't process again if the device is
1180 * already dead.
1181 */
Don Fry83626402012-03-07 09:52:37 -08001182 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001183 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001184#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001185 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001186#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001187 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001188 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001189 APMG_CLK_VAL_DMA_CLK_RQT);
1190 udelay(5);
1191 }
1192
1193 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001194 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001195 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001196
1197 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001198 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001199
1200 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1201 * Clean again the interrupt here
1202 */
Johannes Berg7b114882012-02-05 13:55:11 -08001203 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001204 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001205 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001206
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001207 iwl_enable_rfkill_int(trans);
1208
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001209 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001210 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001211 tasklet_kill(&trans_pcie->irq_tasklet);
1212
Johannes Berg1ee158d2012-02-17 10:07:44 -08001213 cancel_work_sync(&trans_pcie->rx_replenish);
1214
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001215 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001216 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -07001217
1218 /* clear all status bits */
1219 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1220 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1221 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -07001222 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001223}
1224
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001225static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1226{
1227 /* let the ucode operate on its own */
1228 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1229 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1230
1231 iwl_disable_interrupts(trans);
1232 iwl_clear_bit(trans, CSR_GP_CNTRL,
1233 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1234}
1235
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001236static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001237 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001238{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001239 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1240 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001241 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001242 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001243 struct iwl_tx_queue *txq;
1244 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001245 dma_addr_t phys_addr = 0;
1246 dma_addr_t txcmd_phys;
1247 dma_addr_t scratch_phys;
1248 u16 len, firstlen, secondlen;
1249 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001250 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001251 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001252 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001253
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001254 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001255 q = &txq->q;
1256
Johannes Berg9eae88f2012-03-15 13:26:52 -07001257 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1258 WARN_ON_ONCE(1);
1259 return -EINVAL;
1260 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001261
Johannes Berg9eae88f2012-03-15 13:26:52 -07001262 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001263
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001264 /* Set up driver data for this TFD */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001265 txq->entries[q->write_ptr].skb = skb;
1266 txq->entries[q->write_ptr].cmd = dev_cmd;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001267
1268 dev_cmd->hdr.cmd = REPLY_TX;
Johannes Berg20d3b642012-05-16 22:54:29 +02001269 dev_cmd->hdr.sequence =
1270 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1271 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001272
1273 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001274 out_meta = &txq->entries[q->write_ptr].meta;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001275
1276 /*
1277 * Use the first empty entry in this queue's command buffer array
1278 * to contain the Tx command and MAC header concatenated together
1279 * (payload data will be in another buffer).
1280 * Size of this varies, due to varying MAC header length.
1281 * If end is not dword aligned, we'll have 2 extra bytes at the end
1282 * of the MAC header (device reads on dword boundaries).
1283 * We'll tell device about this padding later.
1284 */
1285 len = sizeof(struct iwl_tx_cmd) +
1286 sizeof(struct iwl_cmd_header) + hdr_len;
1287 firstlen = (len + 3) & ~3;
1288
1289 /* Tell NIC about any 2-byte padding after MAC header */
1290 if (firstlen != len)
1291 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1292
1293 /* Physical address of this Tx command's header (not MAC header!),
1294 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001295 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001296 &dev_cmd->hdr, firstlen,
1297 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001298 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001299 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001300 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1301 dma_unmap_len_set(out_meta, len, firstlen);
1302
1303 if (!ieee80211_has_morefrags(fc)) {
1304 txq->need_update = 1;
1305 } else {
1306 wait_write_ptr = 1;
1307 txq->need_update = 0;
1308 }
1309
1310 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1311 * if any (802.11 null frames have no payload). */
1312 secondlen = skb->len - hdr_len;
1313 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001314 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001315 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001316 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1317 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001318 dma_unmap_addr(out_meta, mapping),
1319 dma_unmap_len(out_meta, len),
1320 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001321 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001322 }
1323 }
1324
1325 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001326 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001327 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001328 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001329 secondlen, 0);
1330
1331 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1332 offsetof(struct iwl_tx_cmd, scratch);
1333
1334 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001335 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001336 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001337 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1338 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1339
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001340 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001341 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001342 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001343
1344 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001345 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001346
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001347 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001348 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001349
Johannes Berg6c1011e2012-03-06 13:30:48 -08001350 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001351 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1352 sizeof(struct iwl_tfd),
1353 &dev_cmd->hdr, firstlen,
1354 skb->data + hdr_len, secondlen);
1355
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001356 /* start timer if queue currently empty */
1357 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1358 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1359
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001360 /* Tell device the write index *just past* this latest filled TFD */
1361 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001362 iwl_txq_update_write_ptr(trans, txq);
1363
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001364 /*
1365 * At this point the frame is "transmitted" successfully
1366 * and we will get a TX status notification eventually,
1367 * regardless of the value of ret. "ret" only indicates
1368 * whether or not we should update the write pointer.
1369 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001370 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001371 if (wait_write_ptr) {
1372 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001373 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001374 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001375 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001376 }
1377 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001378 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001379 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001380 out_err:
1381 spin_unlock(&txq->lock);
1382 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001383}
1384
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001385static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001386{
Johannes Berg20d3b642012-05-16 22:54:29 +02001387 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001388 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001389 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001390
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001391 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001392
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001393 if (!trans_pcie->irq_requested) {
1394 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1395 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001396
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001397 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001398
Johannes Berg75595532012-03-06 13:31:01 -08001399 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Johannes Berg20d3b642012-05-16 22:54:29 +02001400 DRV_NAME, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001401 if (err) {
1402 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001403 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001404 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001405 }
1406
1407 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1408 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001409 }
1410
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001411 err = iwl_prepare_card_hw(trans);
1412 if (err) {
1413 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001414 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001415 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001416
1417 iwl_apm_init(trans);
1418
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001419 /* From now on, the op_mode will be kept updated about RF kill state */
1420 iwl_enable_rfkill_int(trans);
1421
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001422 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001423 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001424
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001425 return err;
1426
Johannes Bergf057ac42012-01-29 18:36:01 -08001427err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001428 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001429error:
1430 iwl_free_isr_ict(trans);
1431 tasklet_kill(&trans_pcie->irq_tasklet);
1432 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001433}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001434
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001435static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1436 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001437{
Johannes Berg20d3b642012-05-16 22:54:29 +02001438 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001439 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001440 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001441
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001442 iwl_apm_stop(trans);
1443
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001444 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1445 iwl_disable_interrupts(trans);
1446 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1447
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001448 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1449
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001450 if (!op_mode_leaving) {
1451 /*
1452 * Even if we stop the HW, we still want the RF kill
1453 * interrupt
1454 */
1455 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001456
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001457 /*
1458 * Check again since the RF kill state may have changed while
1459 * all the interrupts were disabled, in this case we couldn't
1460 * receive the RF kill interrupt and update the state in the
1461 * op_mode.
1462 */
1463 hw_rfkill = iwl_is_rfkill_set(trans);
1464 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1465 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001466}
1467
Johannes Berg9eae88f2012-03-15 13:26:52 -07001468static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1469 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001470{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001471 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1472 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001473 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1474 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001475 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001476
Johannes Berg015c15e2012-03-05 11:24:24 -08001477 spin_lock(&txq->lock);
1478
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001479 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001480 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1481 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001482 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001483 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001484 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001485 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001486
1487 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001488}
1489
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001490static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1491{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001492 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001493}
1494
1495static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1496{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001497 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001498}
1499
1500static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1501{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001502 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001503}
1504
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001505static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001506 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001507{
1508 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1509
1510 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001511 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1512 trans_pcie->n_no_reclaim_cmds = 0;
1513 else
1514 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1515 if (trans_pcie->n_no_reclaim_cmds)
1516 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1517 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001518
1519 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1520
1521 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1522 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1523
1524 /* at least the command queue must be mapped */
1525 WARN_ON(!trans_pcie->n_q_to_fifo);
1526
1527 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1528 trans_pcie->n_q_to_fifo * sizeof(u8));
Johannes Bergb2cf4102012-04-09 17:46:51 -07001529
1530 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1531 if (trans_pcie->rx_buf_size_8k)
1532 trans_pcie->rx_page_order = get_order(8 * 1024);
1533 else
1534 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001535
1536 trans_pcie->wd_timeout =
1537 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -07001538
1539 trans_pcie->command_names = trans_cfg->command_names;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001540}
1541
Johannes Bergd1ff5252012-04-12 06:24:30 -07001542void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001543{
Johannes Berg20d3b642012-05-16 22:54:29 +02001544 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001545
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001546 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001547#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001548 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001549#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001550 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001551 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001552 iwl_free_isr_ict(trans);
1553 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001554
1555 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001556 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001557 pci_release_regions(trans_pcie->pci_dev);
1558 pci_disable_device(trans_pcie->pci_dev);
1559
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001560 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001561}
1562
Don Fry47107e82012-03-15 13:27:06 -07001563static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1564{
1565 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1566
1567 if (state)
Don Fry01d651d2012-03-23 08:34:31 -07001568 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001569 else
Don Fry01d651d2012-03-23 08:34:31 -07001570 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001571}
1572
Johannes Bergc01a4042011-09-15 11:46:45 -07001573#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001574static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1575{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001576 return 0;
1577}
1578
1579static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1580{
Johannes Bergc9eec952012-03-06 13:30:43 -08001581 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001582
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001583 iwl_enable_rfkill_int(trans);
1584
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001585 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001586 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001587
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001588 if (!hw_rfkill)
1589 iwl_enable_interrupts(trans);
1590
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001591 return 0;
1592}
Johannes Bergc01a4042011-09-15 11:46:45 -07001593#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001594
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001595#define IWL_FLUSH_WAIT_MS 2000
1596
1597static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1598{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001599 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001600 struct iwl_tx_queue *txq;
1601 struct iwl_queue *q;
1602 int cnt;
1603 unsigned long now = jiffies;
1604 int ret = 0;
1605
1606 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001607 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001608 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001609 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001610 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001611 q = &txq->q;
1612 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1613 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1614 msleep(1);
1615
1616 if (q->read_ptr != q->write_ptr) {
1617 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1618 ret = -ETIMEDOUT;
1619 break;
1620 }
1621 }
1622 return ret;
1623}
1624
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001625static const char *get_fh_string(int cmd)
1626{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001627#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001628 switch (cmd) {
1629 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1630 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1631 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1632 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1633 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1634 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1635 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1636 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1637 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1638 default:
1639 return "UNKNOWN";
1640 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001641#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001642}
1643
1644int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1645{
1646 int i;
1647#ifdef CONFIG_IWLWIFI_DEBUG
1648 int pos = 0;
1649 size_t bufsz = 0;
1650#endif
1651 static const u32 fh_tbl[] = {
1652 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1653 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1654 FH_RSCSR_CHNL0_WPTR,
1655 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1656 FH_MEM_RSSR_SHARED_CTRL_REG,
1657 FH_MEM_RSSR_RX_STATUS_REG,
1658 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1659 FH_TSSR_TX_STATUS_REG,
1660 FH_TSSR_TX_ERROR_REG
1661 };
1662#ifdef CONFIG_IWLWIFI_DEBUG
1663 if (display) {
1664 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1665 *buf = kmalloc(bufsz, GFP_KERNEL);
1666 if (!*buf)
1667 return -ENOMEM;
1668 pos += scnprintf(*buf + pos, bufsz - pos,
1669 "FH register values:\n");
1670 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1671 pos += scnprintf(*buf + pos, bufsz - pos,
1672 " %34s: 0X%08x\n",
1673 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001674 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001675 }
1676 return pos;
1677 }
1678#endif
1679 IWL_ERR(trans, "FH register values:\n");
1680 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1681 IWL_ERR(trans, " %34s: 0X%08x\n",
1682 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001683 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001684 }
1685 return 0;
1686}
1687
1688static const char *get_csr_string(int cmd)
1689{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001690#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001691 switch (cmd) {
1692 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1693 IWL_CMD(CSR_INT_COALESCING);
1694 IWL_CMD(CSR_INT);
1695 IWL_CMD(CSR_INT_MASK);
1696 IWL_CMD(CSR_FH_INT_STATUS);
1697 IWL_CMD(CSR_GPIO_IN);
1698 IWL_CMD(CSR_RESET);
1699 IWL_CMD(CSR_GP_CNTRL);
1700 IWL_CMD(CSR_HW_REV);
1701 IWL_CMD(CSR_EEPROM_REG);
1702 IWL_CMD(CSR_EEPROM_GP);
1703 IWL_CMD(CSR_OTP_GP_REG);
1704 IWL_CMD(CSR_GIO_REG);
1705 IWL_CMD(CSR_GP_UCODE_REG);
1706 IWL_CMD(CSR_GP_DRIVER_REG);
1707 IWL_CMD(CSR_UCODE_DRV_GP1);
1708 IWL_CMD(CSR_UCODE_DRV_GP2);
1709 IWL_CMD(CSR_LED_REG);
1710 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1711 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1712 IWL_CMD(CSR_ANA_PLL_CFG);
1713 IWL_CMD(CSR_HW_REV_WA_REG);
1714 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1715 default:
1716 return "UNKNOWN";
1717 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001718#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001719}
1720
1721void iwl_dump_csr(struct iwl_trans *trans)
1722{
1723 int i;
1724 static const u32 csr_tbl[] = {
1725 CSR_HW_IF_CONFIG_REG,
1726 CSR_INT_COALESCING,
1727 CSR_INT,
1728 CSR_INT_MASK,
1729 CSR_FH_INT_STATUS,
1730 CSR_GPIO_IN,
1731 CSR_RESET,
1732 CSR_GP_CNTRL,
1733 CSR_HW_REV,
1734 CSR_EEPROM_REG,
1735 CSR_EEPROM_GP,
1736 CSR_OTP_GP_REG,
1737 CSR_GIO_REG,
1738 CSR_GP_UCODE_REG,
1739 CSR_GP_DRIVER_REG,
1740 CSR_UCODE_DRV_GP1,
1741 CSR_UCODE_DRV_GP2,
1742 CSR_LED_REG,
1743 CSR_DRAM_INT_TBL_REG,
1744 CSR_GIO_CHICKEN_BITS,
1745 CSR_ANA_PLL_CFG,
1746 CSR_HW_REV_WA_REG,
1747 CSR_DBG_HPET_MEM_REG
1748 };
1749 IWL_ERR(trans, "CSR values:\n");
1750 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1751 "CSR_INT_PERIODIC_REG)\n");
1752 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1753 IWL_ERR(trans, " %25s: 0X%08x\n",
1754 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001755 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001756 }
1757}
1758
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001759#ifdef CONFIG_IWLWIFI_DEBUGFS
1760/* create and remove of files */
1761#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001762 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001763 &iwl_dbgfs_##name##_ops)) \
1764 return -ENOMEM; \
1765} while (0)
1766
1767/* file operation */
1768#define DEBUGFS_READ_FUNC(name) \
1769static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1770 char __user *user_buf, \
1771 size_t count, loff_t *ppos);
1772
1773#define DEBUGFS_WRITE_FUNC(name) \
1774static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1775 const char __user *user_buf, \
1776 size_t count, loff_t *ppos);
1777
1778
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001779#define DEBUGFS_READ_FILE_OPS(name) \
1780 DEBUGFS_READ_FUNC(name); \
1781static const struct file_operations iwl_dbgfs_##name##_ops = { \
1782 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001783 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001784 .llseek = generic_file_llseek, \
1785};
1786
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001787#define DEBUGFS_WRITE_FILE_OPS(name) \
1788 DEBUGFS_WRITE_FUNC(name); \
1789static const struct file_operations iwl_dbgfs_##name##_ops = { \
1790 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001791 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001792 .llseek = generic_file_llseek, \
1793};
1794
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001795#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1796 DEBUGFS_READ_FUNC(name); \
1797 DEBUGFS_WRITE_FUNC(name); \
1798static const struct file_operations iwl_dbgfs_##name##_ops = { \
1799 .write = iwl_dbgfs_##name##_write, \
1800 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001801 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001802 .llseek = generic_file_llseek, \
1803};
1804
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001805static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001806 char __user *user_buf,
1807 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001808{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001809 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001810 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001811 struct iwl_tx_queue *txq;
1812 struct iwl_queue *q;
1813 char *buf;
1814 int pos = 0;
1815 int cnt;
1816 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001817 size_t bufsz;
1818
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001819 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001820
Johannes Bergf9e75442012-03-30 09:37:39 +02001821 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001822 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001823
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001824 buf = kzalloc(bufsz, GFP_KERNEL);
1825 if (!buf)
1826 return -ENOMEM;
1827
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001828 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001829 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001830 q = &txq->q;
1831 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001832 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001833 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001834 !!test_bit(cnt, trans_pcie->queue_used),
1835 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001836 }
1837 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1838 kfree(buf);
1839 return ret;
1840}
1841
1842static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001843 char __user *user_buf,
1844 size_t count, loff_t *ppos)
1845{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001846 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001847 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001848 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001849 char buf[256];
1850 int pos = 0;
1851 const size_t bufsz = sizeof(buf);
1852
1853 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1854 rxq->read);
1855 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1856 rxq->write);
1857 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1858 rxq->free_count);
1859 if (rxq->rb_stts) {
1860 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1861 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1862 } else {
1863 pos += scnprintf(buf + pos, bufsz - pos,
1864 "closed_rb_num: Not Allocated\n");
1865 }
1866 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1867}
1868
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001869static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1870 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001871 size_t count, loff_t *ppos)
1872{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001873 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001874 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001875 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1876
1877 int pos = 0;
1878 char *buf;
1879 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1880 ssize_t ret;
1881
1882 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001883 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001884 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001885
1886 pos += scnprintf(buf + pos, bufsz - pos,
1887 "Interrupt Statistics Report:\n");
1888
1889 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1890 isr_stats->hw);
1891 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1892 isr_stats->sw);
1893 if (isr_stats->sw || isr_stats->hw) {
1894 pos += scnprintf(buf + pos, bufsz - pos,
1895 "\tLast Restarting Code: 0x%X\n",
1896 isr_stats->err_code);
1897 }
1898#ifdef CONFIG_IWLWIFI_DEBUG
1899 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1900 isr_stats->sch);
1901 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1902 isr_stats->alive);
1903#endif
1904 pos += scnprintf(buf + pos, bufsz - pos,
1905 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1906
1907 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1908 isr_stats->ctkill);
1909
1910 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1911 isr_stats->wakeup);
1912
1913 pos += scnprintf(buf + pos, bufsz - pos,
1914 "Rx command responses:\t\t %u\n", isr_stats->rx);
1915
1916 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1917 isr_stats->tx);
1918
1919 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1920 isr_stats->unhandled);
1921
1922 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1923 kfree(buf);
1924 return ret;
1925}
1926
1927static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1928 const char __user *user_buf,
1929 size_t count, loff_t *ppos)
1930{
1931 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001932 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001933 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1934
1935 char buf[8];
1936 int buf_size;
1937 u32 reset_flag;
1938
1939 memset(buf, 0, sizeof(buf));
1940 buf_size = min(count, sizeof(buf) - 1);
1941 if (copy_from_user(buf, user_buf, buf_size))
1942 return -EFAULT;
1943 if (sscanf(buf, "%x", &reset_flag) != 1)
1944 return -EFAULT;
1945 if (reset_flag == 0)
1946 memset(isr_stats, 0, sizeof(*isr_stats));
1947
1948 return count;
1949}
1950
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001951static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001952 const char __user *user_buf,
1953 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001954{
1955 struct iwl_trans *trans = file->private_data;
1956 char buf[8];
1957 int buf_size;
1958 int csr;
1959
1960 memset(buf, 0, sizeof(buf));
1961 buf_size = min(count, sizeof(buf) - 1);
1962 if (copy_from_user(buf, user_buf, buf_size))
1963 return -EFAULT;
1964 if (sscanf(buf, "%d", &csr) != 1)
1965 return -EFAULT;
1966
1967 iwl_dump_csr(trans);
1968
1969 return count;
1970}
1971
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001972static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001973 char __user *user_buf,
1974 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001975{
1976 struct iwl_trans *trans = file->private_data;
1977 char *buf;
1978 int pos = 0;
1979 ssize_t ret = -EFAULT;
1980
1981 ret = pos = iwl_dump_fh(trans, &buf, true);
1982 if (buf) {
1983 ret = simple_read_from_buffer(user_buf,
1984 count, ppos, buf, pos);
1985 kfree(buf);
1986 }
1987
1988 return ret;
1989}
1990
Johannes Berg48dffd32012-04-09 17:46:57 -07001991static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
1992 const char __user *user_buf,
1993 size_t count, loff_t *ppos)
1994{
1995 struct iwl_trans *trans = file->private_data;
1996
1997 if (!trans->op_mode)
1998 return -EAGAIN;
1999
2000 iwl_op_mode_nic_error(trans->op_mode);
2001
2002 return count;
2003}
2004
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002005DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002006DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002007DEBUGFS_READ_FILE_OPS(rx_queue);
2008DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002009DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07002010DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002011
2012/*
2013 * Create the debugfs files and directories
2014 *
2015 */
2016static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002017 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002018{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002019 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2020 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002021 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002022 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2023 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07002024 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002025 return 0;
2026}
2027#else
2028static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002029 struct dentry *dir)
2030{
2031 return 0;
2032}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002033#endif /*CONFIG_IWLWIFI_DEBUGFS */
2034
Johannes Bergd1ff5252012-04-12 06:24:30 -07002035static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002036 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002037 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002038 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002039 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002040 .stop_device = iwl_trans_pcie_stop_device,
2041
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002042 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2043
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002044 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002045
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002046 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002047 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002048
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07002049 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07002050 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002051
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002052 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002053
2054 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2055
Johannes Bergc01a4042011-09-15 11:46:45 -07002056#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002057 .suspend = iwl_trans_pcie_suspend,
2058 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002059#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002060 .write8 = iwl_trans_pcie_write8,
2061 .write32 = iwl_trans_pcie_write32,
2062 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002063 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002064 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002065};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002066
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002067struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002068 const struct pci_device_id *ent,
2069 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002070{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002071 struct iwl_trans_pcie *trans_pcie;
2072 struct iwl_trans *trans;
2073 u16 pci_cmd;
2074 int err;
2075
2076 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02002077 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002078
2079 if (WARN_ON(!trans))
2080 return NULL;
2081
2082 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2083
2084 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002085 trans->cfg = cfg;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002086 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002087 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002088 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002089
2090 /* W/A - seems to solve weird behavior. We need to remove this if we
2091 * don't want to stay in L1 all the time. This wastes a lot of power */
2092 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
Johannes Berg20d3b642012-05-16 22:54:29 +02002093 PCIE_LINK_STATE_CLKPM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002094
2095 if (pci_enable_device(pdev)) {
2096 err = -ENODEV;
2097 goto out_no_pci;
2098 }
2099
2100 pci_set_master(pdev);
2101
2102 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2103 if (!err)
2104 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2105 if (err) {
2106 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2107 if (!err)
2108 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002109 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002110 /* both attempts failed: */
2111 if (err) {
2112 dev_printk(KERN_ERR, &pdev->dev,
2113 "No suitable DMA available.\n");
2114 goto out_pci_disable_device;
2115 }
2116 }
2117
2118 err = pci_request_regions(pdev, DRV_NAME);
2119 if (err) {
2120 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2121 goto out_pci_disable_device;
2122 }
2123
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002124 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002125 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002126 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002127 err = -ENODEV;
2128 goto out_pci_release_regions;
2129 }
2130
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002131 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002132 "pci_resource_len = 0x%08llx\n",
2133 (unsigned long long) pci_resource_len(pdev, 0));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002134 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002135 "pci_resource_base = %p\n", trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002136
2137 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002138 "HW Revision ID = 0x%X\n", pdev->revision);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002139
2140 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2141 * PCI Tx retries from interfering with C3 CPU state */
2142 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2143
2144 err = pci_enable_msi(pdev);
2145 if (err)
2146 dev_printk(KERN_ERR, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002147 "pci_enable_msi failed(0X%x)", err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002148
2149 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002150 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002151 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002152 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002153 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002154 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2155 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002156
2157 /* TODO: Move this away, not needed if not MSI */
2158 /* enable rfkill interrupt: hw bug w/a */
2159 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2160 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2161 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2162 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2163 }
2164
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002165 /* Initialize the wait queue for commands */
2166 init_waitqueue_head(&trans->wait_command_queue);
Emmanuel Grumbach8b5bed92012-04-23 15:03:06 -07002167 spin_lock_init(&trans->reg_lock);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002168
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002169 return trans;
2170
2171out_pci_release_regions:
2172 pci_release_regions(pdev);
2173out_pci_disable_device:
2174 pci_disable_device(pdev);
2175out_no_pci:
2176 kfree(trans);
2177 return NULL;
2178}