blob: 3ae925b0045f42d6099d4774ab2ae054a53f9c2e [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
46static __must_check int
Ben Widawsky07fe0b12013-07-31 17:00:10 -070047i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
48 struct i915_address_space *vm,
49 unsigned alignment,
50 bool map_and_fenceable,
51 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070056
Chris Wilson61050802012-04-17 15:31:31 +010057static void i915_gem_write_fence(struct drm_device *dev, int reg,
58 struct drm_i915_gem_object *obj);
59static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
60 struct drm_i915_fence_reg *fence,
61 bool enable);
62
Dave Chinner7dc19d52013-08-28 10:18:11 +100063static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
64 struct shrink_control *sc);
65static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
66 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020067static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
Dave Chinner7dc19d52013-08-28 10:18:11 +100068static long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010069static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010070
Chris Wilsonc76ce032013-08-08 14:41:03 +010071static bool cpu_cache_is_coherent(struct drm_device *dev,
72 enum i915_cache_level level)
73{
74 return HAS_LLC(dev) || level != I915_CACHE_NONE;
75}
76
Chris Wilson2c225692013-08-09 12:26:45 +010077static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
78{
79 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
80 return true;
81
82 return obj->pin_display;
83}
84
Chris Wilson61050802012-04-17 15:31:31 +010085static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
86{
87 if (obj->tiling_mode)
88 i915_gem_release_mmap(obj);
89
90 /* As we do not have an associated fence register, we will force
91 * a tiling change if we ever need to acquire one.
92 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010093 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010094 obj->fence_reg = I915_FENCE_REG_NONE;
95}
96
Chris Wilson73aa8082010-09-30 11:46:12 +010097/* some bookkeeping */
98static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
99 size_t size)
100{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102 dev_priv->mm.object_count++;
103 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105}
106
107static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
108 size_t size)
109{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200110 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100111 dev_priv->mm.object_count--;
112 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200113 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100114}
115
Chris Wilson21dd3732011-01-26 15:55:56 +0000116static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100117i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 int ret;
120
Daniel Vetter7abb6902013-05-24 21:29:32 +0200121#define EXIT_COND (!i915_reset_in_progress(error) || \
122 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100123 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124 return 0;
125
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 /*
127 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
128 * userspace. If it takes that long something really bad is going on and
129 * we should simply try to bail out and fail as gracefully as possible.
130 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100131 ret = wait_event_interruptible_timeout(error->reset_queue,
132 EXIT_COND,
133 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 if (ret == 0) {
135 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
136 return -EIO;
137 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200139 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100140#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson21dd3732011-01-26 15:55:56 +0000142 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143}
144
Chris Wilson54cf91d2010-11-25 18:00:26 +0000145int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146{
Daniel Vetter33196de2012-11-14 17:14:05 +0100147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100148 int ret;
149
Daniel Vetter33196de2012-11-14 17:14:05 +0100150 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100151 if (ret)
152 return ret;
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
157
Chris Wilson23bc5982010-09-29 16:10:57 +0100158 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100159 return 0;
160}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100161
Chris Wilson7d1c4802010-08-07 21:45:03 +0100162static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000163i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100164{
Ben Widawsky98438772013-07-31 17:00:12 -0700165 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166}
167
Eric Anholt673a3942008-07-30 12:06:12 -0700168int
169i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700171{
Ben Widawsky93d18792013-01-17 12:45:17 -0800172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700173 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000174
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200175 if (drm_core_check_feature(dev, DRIVER_MODESET))
176 return -ENODEV;
177
Chris Wilson20217462010-11-23 15:26:33 +0000178 if (args->gtt_start >= args->gtt_end ||
179 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
Daniel Vetterf534bc02012-03-26 22:37:04 +0200182 /* GEM with user mode setting was never supported on ilk and later. */
183 if (INTEL_INFO(dev)->gen >= 5)
184 return -ENODEV;
185
Eric Anholt673a3942008-07-30 12:06:12 -0700186 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800187 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
188 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800189 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700190 mutex_unlock(&dev->struct_mutex);
191
Chris Wilson20217462010-11-23 15:26:33 +0000192 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700193}
194
Eric Anholt5a125c32008-10-22 21:40:13 -0700195int
196i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000197 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700198{
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700200 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000201 struct drm_i915_gem_object *obj;
202 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700203
Chris Wilson6299f992010-11-24 12:23:44 +0000204 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100205 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700206 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100207 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700208 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100209 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700210
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700211 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000213
Eric Anholt5a125c32008-10-22 21:40:13 -0700214 return 0;
215}
216
Chris Wilson42dcedd2012-11-15 11:32:30 +0000217void *i915_gem_object_alloc(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700220 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000221}
222
223void i915_gem_object_free(struct drm_i915_gem_object *obj)
224{
225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
226 kmem_cache_free(dev_priv->slab, obj);
227}
228
Dave Airlieff72145b2011-02-07 12:16:14 +1000229static int
230i915_gem_create(struct drm_file *file,
231 struct drm_device *dev,
232 uint64_t size,
233 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700234{
Chris Wilson05394f32010-11-08 19:18:58 +0000235 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200240 if (size == 0)
241 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700242
243 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700245 if (obj == NULL)
246 return -ENOMEM;
247
Chris Wilson05394f32010-11-08 19:18:58 +0000248 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100249 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200250 drm_gem_object_unreference_unlocked(&obj->base);
251 if (ret)
252 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100253
Dave Airlieff72145b2011-02-07 12:16:14 +1000254 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700255 return 0;
256}
257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258int
259i915_gem_dumb_create(struct drm_file *file,
260 struct drm_device *dev,
261 struct drm_mode_create_dumb *args)
262{
263 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000264 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 args->size = args->pitch * args->height;
266 return i915_gem_create(file, dev,
267 args->size, &args->handle);
268}
269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270/**
271 * Creates a new mm object and returns a handle to it.
272 */
273int
274i915_gem_create_ioctl(struct drm_device *dev, void *data,
275 struct drm_file *file)
276{
277 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200278
Dave Airlieff72145b2011-02-07 12:16:14 +1000279 return i915_gem_create(file, dev,
280 args->size, &args->handle);
281}
282
Daniel Vetter8c599672011-12-14 13:57:31 +0100283static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100284__copy_to_user_swizzled(char __user *cpu_vaddr,
285 const char *gpu_vaddr, int gpu_offset,
286 int length)
287{
288 int ret, cpu_offset = 0;
289
290 while (length > 0) {
291 int cacheline_end = ALIGN(gpu_offset + 1, 64);
292 int this_length = min(cacheline_end - gpu_offset, length);
293 int swizzled_gpu_offset = gpu_offset ^ 64;
294
295 ret = __copy_to_user(cpu_vaddr + cpu_offset,
296 gpu_vaddr + swizzled_gpu_offset,
297 this_length);
298 if (ret)
299 return ret + length;
300
301 cpu_offset += this_length;
302 gpu_offset += this_length;
303 length -= this_length;
304 }
305
306 return 0;
307}
308
309static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700310__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
311 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100312 int length)
313{
314 int ret, cpu_offset = 0;
315
316 while (length > 0) {
317 int cacheline_end = ALIGN(gpu_offset + 1, 64);
318 int this_length = min(cacheline_end - gpu_offset, length);
319 int swizzled_gpu_offset = gpu_offset ^ 64;
320
321 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
322 cpu_vaddr + cpu_offset,
323 this_length);
324 if (ret)
325 return ret + length;
326
327 cpu_offset += this_length;
328 gpu_offset += this_length;
329 length -= this_length;
330 }
331
332 return 0;
333}
334
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335/* Per-page copy function for the shmem pread fastpath.
336 * Flushes invalid cachelines before reading the target if
337 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700338static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200339shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
340 char __user *user_data,
341 bool page_do_bit17_swizzling, bool needs_clflush)
342{
343 char *vaddr;
344 int ret;
345
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200346 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347 return -EINVAL;
348
349 vaddr = kmap_atomic(page);
350 if (needs_clflush)
351 drm_clflush_virt_range(vaddr + shmem_page_offset,
352 page_length);
353 ret = __copy_to_user_inatomic(user_data,
354 vaddr + shmem_page_offset,
355 page_length);
356 kunmap_atomic(vaddr);
357
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100358 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200359}
360
Daniel Vetter23c18c72012-03-25 19:47:42 +0200361static void
362shmem_clflush_swizzled_range(char *addr, unsigned long length,
363 bool swizzled)
364{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200365 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200366 unsigned long start = (unsigned long) addr;
367 unsigned long end = (unsigned long) addr + length;
368
369 /* For swizzling simply ensure that we always flush both
370 * channels. Lame, but simple and it works. Swizzled
371 * pwrite/pread is far from a hotpath - current userspace
372 * doesn't use it at all. */
373 start = round_down(start, 128);
374 end = round_up(end, 128);
375
376 drm_clflush_virt_range((void *)start, end - start);
377 } else {
378 drm_clflush_virt_range(addr, length);
379 }
380
381}
382
Daniel Vetterd174bd62012-03-25 19:47:40 +0200383/* Only difference to the fast-path function is that this can handle bit17
384 * and uses non-atomic copy and kmap functions. */
385static int
386shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
387 char __user *user_data,
388 bool page_do_bit17_swizzling, bool needs_clflush)
389{
390 char *vaddr;
391 int ret;
392
393 vaddr = kmap(page);
394 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200395 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
396 page_length,
397 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398
399 if (page_do_bit17_swizzling)
400 ret = __copy_to_user_swizzled(user_data,
401 vaddr, shmem_page_offset,
402 page_length);
403 else
404 ret = __copy_to_user(user_data,
405 vaddr + shmem_page_offset,
406 page_length);
407 kunmap(page);
408
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100409 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200410}
411
Eric Anholteb014592009-03-10 11:44:52 -0700412static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200413i915_gem_shmem_pread(struct drm_device *dev,
414 struct drm_i915_gem_object *obj,
415 struct drm_i915_gem_pread *args,
416 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700417{
Daniel Vetter8461d222011-12-14 13:57:32 +0100418 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700419 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100421 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200423 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200424 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200425 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700426
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200427 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700428 remain = args->size;
429
Daniel Vetter8461d222011-12-14 13:57:32 +0100430 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700431
Daniel Vetter84897312012-03-25 19:47:31 +0200432 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
433 /* If we're not in the cpu read domain, set ourself into the gtt
434 * read domain and manually flush cachelines (if required). This
435 * optimizes for the case when the gpu will dirty the data
436 * anyway again before the next pread happens. */
Chris Wilsonc76ce032013-08-08 14:41:03 +0100437 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
Ben Widawsky23f54482013-09-11 14:57:48 -0700438 ret = i915_gem_object_wait_rendering(obj, true);
439 if (ret)
440 return ret;
Daniel Vetter84897312012-03-25 19:47:31 +0200441 }
Eric Anholteb014592009-03-10 11:44:52 -0700442
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100443 ret = i915_gem_object_get_pages(obj);
444 if (ret)
445 return ret;
446
447 i915_gem_object_pin_pages(obj);
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100450
Imre Deak67d5a502013-02-18 19:28:02 +0200451 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
452 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200453 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100454
455 if (remain <= 0)
456 break;
457
Eric Anholteb014592009-03-10 11:44:52 -0700458 /* Operation in this page
459 *
Eric Anholteb014592009-03-10 11:44:52 -0700460 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700461 * page_length = bytes to copy for this page
462 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100463 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700464 page_length = remain;
465 if ((shmem_page_offset + page_length) > PAGE_SIZE)
466 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700467
Daniel Vetter8461d222011-12-14 13:57:32 +0100468 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
469 (page_to_phys(page) & (1 << 17)) != 0;
470
Daniel Vetterd174bd62012-03-25 19:47:40 +0200471 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
474 if (ret == 0)
475 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_unlock(&dev->struct_mutex);
478
Xiong Zhang0b74b502013-07-19 13:51:24 +0800479 if (likely(!i915_prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200480 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200481 /* Userspace is tricking us, but we've already clobbered
482 * its pages with the prefault and promised to write the
483 * data up to the first fault. Hence ignore any errors
484 * and just continue. */
485 (void)ret;
486 prefaulted = 1;
487 }
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100498 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500
Eric Anholteb014592009-03-10 11:44:52 -0700501 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100502 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset += page_length;
504 }
505
Chris Wilson4f27b752010-10-14 15:26:45 +0100506out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100507 i915_gem_object_unpin_pages(obj);
508
Eric Anholteb014592009-03-10 11:44:52 -0700509 return ret;
510}
511
Eric Anholt673a3942008-07-30 12:06:12 -0700512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700520{
521 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100523 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700524
Chris Wilson51311d02010-11-17 09:10:42 +0000525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200529 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000530 args->size))
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Daniel Vetter1286ff72012-05-10 15:25:09 +0200550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
Chris Wilsondb53a302011-02-03 11:57:46 +0000558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200560 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700579 void __iomem *vaddr_atomic;
580 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100589 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Chris Wilson05394f32010-11-08 19:18:58 +0000597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700599 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000600 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 int page_offset, page_length, ret;
607
Ben Widawskyc37e2202013-07-31 16:59:58 -0700608 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200620 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700621 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 while (remain > 0) {
626 /* Operation in this page
627 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700631 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800642 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Daniel Vetter935aaa62012-03-25 19:47:35 +0200653out_unpin:
654 i915_gem_object_unpin(obj);
655out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700657}
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700663static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700669{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687
Chris Wilson755d2212012-09-04 21:02:55 +0100688 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700693static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 char *vaddr;
701 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710 user_data,
711 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100721
Chris Wilson755d2212012-09-04 21:02:55 +0100722 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700723}
724
Eric Anholt40123c12009-03-09 13:42:30 -0700725static int
Daniel Vettere244a442012-03-25 19:47:28 +0200726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700730{
Eric Anholt40123c12009-03-09 13:42:30 -0700731 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100732 loff_t offset;
733 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100734 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200736 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200737 int needs_clflush_after = 0;
738 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200739 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700740
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200741 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700742 remain = args->size;
743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700745
Daniel Vetter58642882012-03-25 19:47:37 +0200746 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
747 /* If we're not in the cpu write domain, set ourself into the gtt
748 * write domain and manually flush cachelines (if required). This
749 * optimizes for the case when the gpu will use the data
750 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100751 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700752 ret = i915_gem_object_wait_rendering(obj, false);
753 if (ret)
754 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100756 /* Same trick applies to invalidate partially written cachelines read
757 * before writing. */
758 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
759 needs_clflush_before =
760 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Imre Deak67d5a502013-02-18 19:28:02 +0200771 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
772 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200773 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200774 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775
Chris Wilson9da3da62012-06-01 15:20:22 +0100776 if (remain <= 0)
777 break;
778
Eric Anholt40123c12009-03-09 13:42:30 -0700779 /* Operation in this page
780 *
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700782 * page_length = bytes to copy for this page
783 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100784 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700785
786 page_length = remain;
787 if ((shmem_page_offset + page_length) > PAGE_SIZE)
788 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700789
Daniel Vetter58642882012-03-25 19:47:37 +0200790 /* If we don't overwrite a cacheline completely we need to be
791 * careful to have up-to-date data by first clflushing. Don't
792 * overcomplicate things and flush the entire patch. */
793 partial_cacheline_write = needs_clflush_before &&
794 ((shmem_page_offset | page_length)
795 & (boot_cpu_data.x86_clflush_size - 1));
796
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
798 (page_to_phys(page) & (1 << 17)) != 0;
799
Daniel Vetterd174bd62012-03-25 19:47:40 +0200800 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
801 user_data, page_do_bit17_swizzling,
802 partial_cacheline_write,
803 needs_clflush_after);
804 if (ret == 0)
805 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700806
Daniel Vettere244a442012-03-25 19:47:28 +0200807 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200808 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vettere244a442012-03-25 19:47:28 +0200814 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100815
Daniel Vettere244a442012-03-25 19:47:28 +0200816next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100817 set_page_dirty(page);
818 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100819
Chris Wilson755d2212012-09-04 21:02:55 +0100820 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100821 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100822
Eric Anholt40123c12009-03-09 13:42:30 -0700823 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700825 offset += page_length;
826 }
827
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100828out:
Chris Wilson755d2212012-09-04 21:02:55 +0100829 i915_gem_object_unpin_pages(obj);
830
Daniel Vettere244a442012-03-25 19:47:28 +0200831 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100832 /*
833 * Fixup: Flush cpu caches in case we didn't flush the dirty
834 * cachelines in-line while writing and the object moved
835 * out of the cpu write domain while we've dropped the lock.
836 */
837 if (!needs_clflush_after &&
838 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100839 if (i915_gem_clflush_object(obj, obj->pin_display))
840 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200841 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100842 }
Eric Anholt40123c12009-03-09 13:42:30 -0700843
Daniel Vetter58642882012-03-25 19:47:37 +0200844 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200846
Eric Anholt40123c12009-03-09 13:42:30 -0700847 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700848}
849
850/**
851 * Writes data to the object referenced by handle.
852 *
853 * On error, the contents of the buffer that were to be modified are undefined.
854 */
855int
856i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100857 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700858{
859 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000860 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000861 int ret;
862
863 if (args->size == 0)
864 return 0;
865
866 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200867 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000868 args->size))
869 return -EFAULT;
870
Xiong Zhang0b74b502013-07-19 13:51:24 +0800871 if (likely(!i915_prefault_disable)) {
872 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
873 args->size);
874 if (ret)
875 return -EFAULT;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100878 ret = i915_mutex_lock_interruptible(dev);
879 if (ret)
880 return ret;
881
Chris Wilson05394f32010-11-08 19:18:58 +0000882 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000883 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = -ENOENT;
885 goto unlock;
886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Chris Wilson7dcd2492010-09-26 20:21:44 +0100888 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000889 if (args->offset > obj->base.size ||
890 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100891 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100892 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100893 }
894
Daniel Vetter1286ff72012-05-10 15:25:09 +0200895 /* prime objects have no backing filp to GEM pread/pwrite
896 * pages from.
897 */
898 if (!obj->base.filp) {
899 ret = -EINVAL;
900 goto out;
901 }
902
Chris Wilsondb53a302011-02-03 11:57:46 +0000903 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
904
Daniel Vetter935aaa62012-03-25 19:47:35 +0200905 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700906 /* We can only do the GTT pwrite on untiled buffers, as otherwise
907 * it would end up going through the fenced access, and we'll get
908 * different detiling behavior between reading and writing.
909 * pread/pwrite currently are reading and writing from the CPU
910 * perspective, requiring manual detiling by the client.
911 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100912 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100914 goto out;
915 }
916
Chris Wilson2c225692013-08-09 12:26:45 +0100917 if (obj->tiling_mode == I915_TILING_NONE &&
918 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
919 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200921 /* Note that the gtt paths might fail with non-page-backed user
922 * pointers (e.g. gtt mappings when moving data between
923 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700924 }
Eric Anholt673a3942008-07-30 12:06:12 -0700925
Chris Wilson86a1ee22012-08-11 15:41:04 +0100926 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100928
Chris Wilson35b62a82010-09-26 20:23:38 +0100929out:
Chris Wilson05394f32010-11-08 19:18:58 +0000930 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100931unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700933 return ret;
934}
935
Chris Wilsonb3612372012-08-24 09:35:08 +0100936int
Daniel Vetter33196de2012-11-14 17:14:05 +0100937i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 bool interruptible)
939{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100940 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100941 /* Non-interruptible callers can't handle -EAGAIN, hence return
942 * -EIO unconditionally for these. */
943 if (!interruptible)
944 return -EIO;
945
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100946 /* Recovery complete, but the reset failed ... */
947 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100948 return -EIO;
949
950 return -EAGAIN;
951 }
952
953 return 0;
954}
955
956/*
957 * Compare seqno against outstanding lazy request. Emit a request if they are
958 * equal.
959 */
960static int
961i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
962{
963 int ret;
964
965 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
966
967 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100968 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300969 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100970
971 return ret;
972}
973
974/**
975 * __wait_seqno - wait until execution of seqno has finished
976 * @ring: the ring expected to report seqno
977 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100978 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100979 * @interruptible: do an interruptible wait (normally yes)
980 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
981 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100982 * Note: It is of utmost importance that the passed in seqno and reset_counter
983 * values have been read by the caller in an smp safe manner. Where read-side
984 * locks are involved, it is sufficient to read the reset_counter before
985 * unlocking the lock that protects the seqno. For lockless tricks, the
986 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
987 * inserted.
988 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100989 * Returns 0 if the seqno was found within the alloted time. Else returns the
990 * errno with remaining time filled in timeout argument.
991 */
992static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100993 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100994 bool interruptible, struct timespec *timeout)
995{
996 drm_i915_private_t *dev_priv = ring->dev->dev_private;
997 struct timespec before, now, wait_time={1,0};
998 unsigned long timeout_jiffies;
999 long end;
1000 bool wait_forever = true;
1001 int ret;
1002
Paulo Zanonic67a4702013-08-19 13:18:09 -03001003 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1004
Chris Wilsonb3612372012-08-24 09:35:08 +01001005 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1006 return 0;
1007
1008 trace_i915_gem_request_wait_begin(ring, seqno);
1009
1010 if (timeout != NULL) {
1011 wait_time = *timeout;
1012 wait_forever = false;
1013 }
1014
Imre Deake054cc32013-05-21 20:03:19 +03001015 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001016
1017 if (WARN_ON(!ring->irq_get(ring)))
1018 return -ENODEV;
1019
1020 /* Record current time in case interrupted by signal, or wedged * */
1021 getrawmonotonic(&before);
1022
1023#define EXIT_COND \
1024 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001025 i915_reset_in_progress(&dev_priv->gpu_error) || \
1026 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001027 do {
1028 if (interruptible)
1029 end = wait_event_interruptible_timeout(ring->irq_queue,
1030 EXIT_COND,
1031 timeout_jiffies);
1032 else
1033 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1034 timeout_jiffies);
1035
Daniel Vetterf69061b2012-12-06 09:01:42 +01001036 /* We need to check whether any gpu reset happened in between
1037 * the caller grabbing the seqno and now ... */
1038 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1039 end = -EAGAIN;
1040
1041 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1042 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001043 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001044 if (ret)
1045 end = ret;
1046 } while (end == 0 && wait_forever);
1047
1048 getrawmonotonic(&now);
1049
1050 ring->irq_put(ring);
1051 trace_i915_gem_request_wait_end(ring, seqno);
1052#undef EXIT_COND
1053
1054 if (timeout) {
1055 struct timespec sleep_time = timespec_sub(now, before);
1056 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001057 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1058 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001059 }
1060
1061 switch (end) {
1062 case -EIO:
1063 case -EAGAIN: /* Wedged */
1064 case -ERESTARTSYS: /* Signal */
1065 return (int)end;
1066 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001067 return -ETIME;
1068 default: /* Completed */
1069 WARN_ON(end < 0); /* We're not aware of other errors */
1070 return 0;
1071 }
1072}
1073
1074/**
1075 * Waits for a sequence number to be signaled, and cleans up the
1076 * request and object lists appropriately for that event.
1077 */
1078int
1079i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1080{
1081 struct drm_device *dev = ring->dev;
1082 struct drm_i915_private *dev_priv = dev->dev_private;
1083 bool interruptible = dev_priv->mm.interruptible;
1084 int ret;
1085
1086 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1087 BUG_ON(seqno == 0);
1088
Daniel Vetter33196de2012-11-14 17:14:05 +01001089 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001090 if (ret)
1091 return ret;
1092
1093 ret = i915_gem_check_olr(ring, seqno);
1094 if (ret)
1095 return ret;
1096
Daniel Vetterf69061b2012-12-06 09:01:42 +01001097 return __wait_seqno(ring, seqno,
1098 atomic_read(&dev_priv->gpu_error.reset_counter),
1099 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001100}
1101
Chris Wilsond26e3af2013-06-29 22:05:26 +01001102static int
1103i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1104 struct intel_ring_buffer *ring)
1105{
1106 i915_gem_retire_requests_ring(ring);
1107
1108 /* Manually manage the write flush as we may have not yet
1109 * retired the buffer.
1110 *
1111 * Note that the last_write_seqno is always the earlier of
1112 * the two (read/write) seqno, so if we haved successfully waited,
1113 * we know we have passed the last write.
1114 */
1115 obj->last_write_seqno = 0;
1116 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1117
1118 return 0;
1119}
1120
Chris Wilsonb3612372012-08-24 09:35:08 +01001121/**
1122 * Ensures that all rendering to the object has completed and the object is
1123 * safe to unbind from the GTT or access from the CPU.
1124 */
1125static __must_check int
1126i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1127 bool readonly)
1128{
1129 struct intel_ring_buffer *ring = obj->ring;
1130 u32 seqno;
1131 int ret;
1132
1133 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1134 if (seqno == 0)
1135 return 0;
1136
1137 ret = i915_wait_seqno(ring, seqno);
1138 if (ret)
1139 return ret;
1140
Chris Wilsond26e3af2013-06-29 22:05:26 +01001141 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001142}
1143
Chris Wilson3236f572012-08-24 09:35:09 +01001144/* A nonblocking variant of the above wait. This is a highly dangerous routine
1145 * as the object state may change during this call.
1146 */
1147static __must_check int
1148i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1149 bool readonly)
1150{
1151 struct drm_device *dev = obj->base.dev;
1152 struct drm_i915_private *dev_priv = dev->dev_private;
1153 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001154 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001155 u32 seqno;
1156 int ret;
1157
1158 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1159 BUG_ON(!dev_priv->mm.interruptible);
1160
1161 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1162 if (seqno == 0)
1163 return 0;
1164
Daniel Vetter33196de2012-11-14 17:14:05 +01001165 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001166 if (ret)
1167 return ret;
1168
1169 ret = i915_gem_check_olr(ring, seqno);
1170 if (ret)
1171 return ret;
1172
Daniel Vetterf69061b2012-12-06 09:01:42 +01001173 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001174 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001175 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001176 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001177 if (ret)
1178 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001179
Chris Wilsond26e3af2013-06-29 22:05:26 +01001180 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001181}
1182
Eric Anholt673a3942008-07-30 12:06:12 -07001183/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001184 * Called when user space prepares to use an object with the CPU, either
1185 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001186 */
1187int
1188i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001189 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001190{
1191 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001192 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001193 uint32_t read_domains = args->read_domains;
1194 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001195 int ret;
1196
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001197 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001198 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001199 return -EINVAL;
1200
Chris Wilson21d509e2009-06-06 09:46:02 +01001201 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001202 return -EINVAL;
1203
1204 /* Having something in the write domain implies it's in the read
1205 * domain, and only that read domain. Enforce that in the request.
1206 */
1207 if (write_domain != 0 && read_domains != write_domain)
1208 return -EINVAL;
1209
Chris Wilson76c1dec2010-09-25 11:22:51 +01001210 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001211 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001212 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001213
Chris Wilson05394f32010-11-08 19:18:58 +00001214 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001215 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001216 ret = -ENOENT;
1217 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001218 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001219
Chris Wilson3236f572012-08-24 09:35:09 +01001220 /* Try to flush the object off the GPU without holding the lock.
1221 * We will repeat the flush holding the lock in the normal manner
1222 * to catch cases where we are gazumped.
1223 */
1224 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1225 if (ret)
1226 goto unref;
1227
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001228 if (read_domains & I915_GEM_DOMAIN_GTT) {
1229 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001230
1231 /* Silently promote "you're not bound, there was nothing to do"
1232 * to success, since the client was just asking us to
1233 * make sure everything was done.
1234 */
1235 if (ret == -EINVAL)
1236 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001237 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001238 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001239 }
1240
Chris Wilson3236f572012-08-24 09:35:09 +01001241unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001242 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001243unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001244 mutex_unlock(&dev->struct_mutex);
1245 return ret;
1246}
1247
1248/**
1249 * Called when user space has done writes to this buffer
1250 */
1251int
1252i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001253 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001254{
1255 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001256 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 int ret = 0;
1258
Chris Wilson76c1dec2010-09-25 11:22:51 +01001259 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001260 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001261 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001264 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001265 ret = -ENOENT;
1266 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001267 }
1268
Eric Anholt673a3942008-07-30 12:06:12 -07001269 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001270 if (obj->pin_display)
1271 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001272
Chris Wilson05394f32010-11-08 19:18:58 +00001273 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001274unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001275 mutex_unlock(&dev->struct_mutex);
1276 return ret;
1277}
1278
1279/**
1280 * Maps the contents of an object, returning the address it is mapped
1281 * into.
1282 *
1283 * While the mapping holds a reference on the contents of the object, it doesn't
1284 * imply a ref on the object itself.
1285 */
1286int
1287i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001288 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001289{
1290 struct drm_i915_gem_mmap *args = data;
1291 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001292 unsigned long addr;
1293
Chris Wilson05394f32010-11-08 19:18:58 +00001294 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001295 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001296 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001297
Daniel Vetter1286ff72012-05-10 15:25:09 +02001298 /* prime objects have no backing filp to GEM mmap
1299 * pages from.
1300 */
1301 if (!obj->filp) {
1302 drm_gem_object_unreference_unlocked(obj);
1303 return -EINVAL;
1304 }
1305
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001306 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001307 PROT_READ | PROT_WRITE, MAP_SHARED,
1308 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001309 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001310 if (IS_ERR((void *)addr))
1311 return addr;
1312
1313 args->addr_ptr = (uint64_t) addr;
1314
1315 return 0;
1316}
1317
Jesse Barnesde151cf2008-11-12 10:03:55 -08001318/**
1319 * i915_gem_fault - fault a page into the GTT
1320 * vma: VMA in question
1321 * vmf: fault info
1322 *
1323 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1324 * from userspace. The fault handler takes care of binding the object to
1325 * the GTT (if needed), allocating and programming a fence register (again,
1326 * only if needed based on whether the old reg is still valid or the object
1327 * is tiled) and inserting a new PTE into the faulting process.
1328 *
1329 * Note that the faulting process may involve evicting existing objects
1330 * from the GTT and/or fence registers to make room. So performance may
1331 * suffer if the GTT working set is large or there are few fence registers
1332 * left.
1333 */
1334int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1335{
Chris Wilson05394f32010-11-08 19:18:58 +00001336 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1337 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001338 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001339 pgoff_t page_offset;
1340 unsigned long pfn;
1341 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001342 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001343
1344 /* We don't use vmf->pgoff since that has the fake offset */
1345 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1346 PAGE_SHIFT;
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 ret = i915_mutex_lock_interruptible(dev);
1349 if (ret)
1350 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001351
Chris Wilsondb53a302011-02-03 11:57:46 +00001352 trace_i915_gem_object_fault(obj, page_offset, true, write);
1353
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001354 /* Access to snoopable pages through the GTT is incoherent. */
1355 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1356 ret = -EINVAL;
1357 goto unlock;
1358 }
1359
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001360 /* Now bind it into the GTT if needed */
Ben Widawskyc37e2202013-07-31 16:59:58 -07001361 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001362 if (ret)
1363 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001364
Chris Wilsonc9839302012-11-20 10:45:17 +00001365 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1366 if (ret)
1367 goto unpin;
1368
1369 ret = i915_gem_object_get_fence(obj);
1370 if (ret)
1371 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001372
Chris Wilson6299f992010-11-24 12:23:44 +00001373 obj->fault_mappable = true;
1374
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001375 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1376 pfn >>= PAGE_SHIFT;
1377 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001378
1379 /* Finally, remap it using the new GTT offset */
1380 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001381unpin:
1382 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001383unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001384 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001385out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001386 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001387 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001388 /* If this -EIO is due to a gpu hang, give the reset code a
1389 * chance to clean up the mess. Otherwise return the proper
1390 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001391 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001392 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001393 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001394 /*
1395 * EAGAIN means the gpu is hung and we'll wait for the error
1396 * handler to reset everything when re-faulting in
1397 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001398 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001399 case 0:
1400 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001401 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001402 case -EBUSY:
1403 /*
1404 * EBUSY is ok: this just means that another thread
1405 * already did the job.
1406 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001407 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001408 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001410 case -ENOSPC:
1411 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001412 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001413 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001414 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001415 }
1416}
1417
1418/**
Chris Wilson901782b2009-07-10 08:18:50 +01001419 * i915_gem_release_mmap - remove physical page mappings
1420 * @obj: obj in question
1421 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001422 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001423 * relinquish ownership of the pages back to the system.
1424 *
1425 * It is vital that we remove the page mapping if we have mapped a tiled
1426 * object through the GTT and then lose the fence register due to
1427 * resource pressure. Similarly if the object has been moved out of the
1428 * aperture, than pages mapped into userspace must be revoked. Removing the
1429 * mapping will then trigger a page fault on the next user access, allowing
1430 * fixup by i915_gem_fault().
1431 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001432void
Chris Wilson05394f32010-11-08 19:18:58 +00001433i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001434{
Chris Wilson6299f992010-11-24 12:23:44 +00001435 if (!obj->fault_mappable)
1436 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001437
David Herrmann51335df2013-07-24 21:10:03 +02001438 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001439 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001440}
1441
Imre Deak0fa87792013-01-07 21:47:35 +02001442uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001443i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001444{
Chris Wilsone28f8712011-07-18 13:11:49 -07001445 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001446
1447 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 tiling_mode == I915_TILING_NONE)
1449 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450
1451 /* Previous chips need a power-of-two fence region when tiling */
1452 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456
Chris Wilsone28f8712011-07-18 13:11:49 -07001457 while (gtt_size < size)
1458 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001459
Chris Wilsone28f8712011-07-18 13:11:49 -07001460 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001461}
1462
Jesse Barnesde151cf2008-11-12 10:03:55 -08001463/**
1464 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1465 * @obj: object to check
1466 *
1467 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001468 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 */
Imre Deakd865110c2013-01-07 21:47:33 +02001470uint32_t
1471i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1472 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001473{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474 /*
1475 * Minimum alignment is 4k (GTT page size), but might be greater
1476 * if a fence register is needed for the object.
1477 */
Imre Deakd865110c2013-01-07 21:47:33 +02001478 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001479 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001480 return 4096;
1481
1482 /*
1483 * Previous chips need to be aligned to the size of the smallest
1484 * fence register that can contain the object.
1485 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001486 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001487}
1488
Chris Wilsond8cb5082012-08-11 15:41:03 +01001489static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1490{
1491 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1492 int ret;
1493
David Herrmann0de23972013-07-24 21:07:52 +02001494 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001495 return 0;
1496
Daniel Vetterda494d72012-12-20 15:11:16 +01001497 dev_priv->mm.shrinker_no_lock_stealing = true;
1498
Chris Wilsond8cb5082012-08-11 15:41:03 +01001499 ret = drm_gem_create_mmap_offset(&obj->base);
1500 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001501 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001502
1503 /* Badly fragmented mmap space? The only way we can recover
1504 * space is by destroying unwanted objects. We can't randomly release
1505 * mmap_offsets as userspace expects them to be persistent for the
1506 * lifetime of the objects. The closest we can is to release the
1507 * offsets on purgeable objects by truncating it and marking it purged,
1508 * which prevents userspace from ever using that object again.
1509 */
1510 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1511 ret = drm_gem_create_mmap_offset(&obj->base);
1512 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001513 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001514
1515 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001516 ret = drm_gem_create_mmap_offset(&obj->base);
1517out:
1518 dev_priv->mm.shrinker_no_lock_stealing = false;
1519
1520 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001521}
1522
1523static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1524{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001525 drm_gem_free_mmap_offset(&obj->base);
1526}
1527
Jesse Barnesde151cf2008-11-12 10:03:55 -08001528int
Dave Airlieff72145b2011-02-07 12:16:14 +10001529i915_gem_mmap_gtt(struct drm_file *file,
1530 struct drm_device *dev,
1531 uint32_t handle,
1532 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001533{
Chris Wilsonda761a62010-10-27 17:37:08 +01001534 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001535 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001536 int ret;
1537
Chris Wilson76c1dec2010-09-25 11:22:51 +01001538 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001539 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001540 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001541
Dave Airlieff72145b2011-02-07 12:16:14 +10001542 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001543 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001544 ret = -ENOENT;
1545 goto unlock;
1546 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001548 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001549 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001550 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001551 }
1552
Chris Wilson05394f32010-11-08 19:18:58 +00001553 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001554 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001555 ret = -EINVAL;
1556 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001557 }
1558
Chris Wilsond8cb5082012-08-11 15:41:03 +01001559 ret = i915_gem_object_create_mmap_offset(obj);
1560 if (ret)
1561 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562
David Herrmann0de23972013-07-24 21:07:52 +02001563 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001564
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565out:
Chris Wilson05394f32010-11-08 19:18:58 +00001566 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001567unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001569 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570}
1571
Dave Airlieff72145b2011-02-07 12:16:14 +10001572/**
1573 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1574 * @dev: DRM device
1575 * @data: GTT mapping ioctl data
1576 * @file: GEM object info
1577 *
1578 * Simply returns the fake offset to userspace so it can mmap it.
1579 * The mmap call will end up in drm_gem_mmap(), which will set things
1580 * up so we can get faults in the handler above.
1581 *
1582 * The fault handler will take care of binding the object into the GTT
1583 * (since it may have been evicted to make room for something), allocating
1584 * a fence register, and mapping the appropriate aperture address into
1585 * userspace.
1586 */
1587int
1588i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1589 struct drm_file *file)
1590{
1591 struct drm_i915_gem_mmap_gtt *args = data;
1592
Dave Airlieff72145b2011-02-07 12:16:14 +10001593 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1594}
1595
Daniel Vetter225067e2012-08-20 10:23:20 +02001596/* Immediately discard the backing storage */
1597static void
1598i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001600 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001601
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001602 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001603
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001604 if (obj->base.filp == NULL)
1605 return;
1606
Daniel Vetter225067e2012-08-20 10:23:20 +02001607 /* Our goal here is to return as much of the memory as
1608 * is possible back to the system as we are called from OOM.
1609 * To do this we must instruct the shmfs to drop all of its
1610 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001611 */
Al Viro496ad9a2013-01-23 17:07:38 -05001612 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001613 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001614
Daniel Vetter225067e2012-08-20 10:23:20 +02001615 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001616}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001617
Daniel Vetter225067e2012-08-20 10:23:20 +02001618static inline int
1619i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1620{
1621 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001622}
1623
Chris Wilson5cdf5882010-09-27 15:51:07 +01001624static void
Chris Wilson05394f32010-11-08 19:18:58 +00001625i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001626{
Imre Deak90797e62013-02-18 19:28:03 +02001627 struct sg_page_iter sg_iter;
1628 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001629
Chris Wilson05394f32010-11-08 19:18:58 +00001630 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001631
Chris Wilson6c085a72012-08-20 11:40:46 +02001632 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1633 if (ret) {
1634 /* In the event of a disaster, abandon all caches and
1635 * hope for the best.
1636 */
1637 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001638 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001639 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1640 }
1641
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001642 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001643 i915_gem_object_save_bit_17_swizzle(obj);
1644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 if (obj->madv == I915_MADV_DONTNEED)
1646 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001647
Imre Deak90797e62013-02-18 19:28:03 +02001648 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001649 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001653
Chris Wilson05394f32010-11-08 19:18:58 +00001654 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656
Chris Wilson9da3da62012-06-01 15:20:22 +01001657 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001658 }
Chris Wilson05394f32010-11-08 19:18:58 +00001659 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
Chris Wilson9da3da62012-06-01 15:20:22 +01001661 sg_free_table(obj->pages);
1662 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001663}
1664
Chris Wilsondd624af2013-01-15 12:39:35 +00001665int
Chris Wilson37e680a2012-06-07 15:38:42 +01001666i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1667{
1668 const struct drm_i915_gem_object_ops *ops = obj->ops;
1669
Chris Wilson2f745ad2012-09-04 21:02:58 +01001670 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001671 return 0;
1672
Chris Wilsona5570172012-09-04 21:02:54 +01001673 if (obj->pages_pin_count)
1674 return -EBUSY;
1675
Ben Widawsky98438772013-07-31 17:00:12 -07001676 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001677
Chris Wilsona2165e32012-12-03 11:49:00 +00001678 /* ->put_pages might need to allocate memory for the bit17 swizzle
1679 * array, hence protect them from being reaped by removing them from gtt
1680 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001681 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001682
Chris Wilson37e680a2012-06-07 15:38:42 +01001683 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001685
Chris Wilson6c085a72012-08-20 11:40:46 +02001686 if (i915_gem_object_is_purgeable(obj))
1687 i915_gem_object_truncate(obj);
1688
1689 return 0;
1690}
1691
1692static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001693__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1694 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001695{
Chris Wilson57094f82013-09-04 10:45:50 +01001696 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001697 struct drm_i915_gem_object *obj, *next;
1698 long count = 0;
1699
1700 list_for_each_entry_safe(obj, next,
1701 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001702 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001703 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001704 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001705 count += obj->base.size >> PAGE_SHIFT;
1706 if (count >= target)
1707 return count;
1708 }
1709 }
1710
Chris Wilson57094f82013-09-04 10:45:50 +01001711 /*
1712 * As we may completely rewrite the bound list whilst unbinding
1713 * (due to retiring requests) we have to strictly process only
1714 * one element of the list at the time, and recheck the list
1715 * on every iteration.
1716 */
1717 INIT_LIST_HEAD(&still_bound_list);
1718 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001719 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001720
Chris Wilson57094f82013-09-04 10:45:50 +01001721 obj = list_first_entry(&dev_priv->mm.bound_list,
1722 typeof(*obj), global_list);
1723 list_move_tail(&obj->global_list, &still_bound_list);
1724
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001725 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1726 continue;
1727
Chris Wilson57094f82013-09-04 10:45:50 +01001728 /*
1729 * Hold a reference whilst we unbind this object, as we may
1730 * end up waiting for and retiring requests. This might
1731 * release the final reference (held by the active list)
1732 * and result in the object being freed from under us.
1733 * in this object being freed.
1734 *
1735 * Note 1: Shrinking the bound list is special since only active
1736 * (and hence bound objects) can contain such limbo objects, so
1737 * we don't need special tricks for shrinking the unbound list.
1738 * The only other place where we have to be careful with active
1739 * objects suddenly disappearing due to retiring requests is the
1740 * eviction code.
1741 *
1742 * Note 2: Even though the bound list doesn't hold a reference
1743 * to the object we can safely grab one here: The final object
1744 * unreferencing and the bound_list are both protected by the
1745 * dev->struct_mutex and so we won't ever be able to observe an
1746 * object on the bound_list with a reference count equals 0.
1747 */
1748 drm_gem_object_reference(&obj->base);
1749
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001750 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1751 if (i915_vma_unbind(vma))
1752 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001753
Chris Wilson57094f82013-09-04 10:45:50 +01001754 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001755 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001756
1757 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001758 }
Chris Wilson57094f82013-09-04 10:45:50 +01001759 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001760
1761 return count;
1762}
1763
Daniel Vetter93927ca2013-01-10 18:03:00 +01001764static long
1765i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1766{
1767 return __i915_gem_shrink(dev_priv, target, true);
1768}
1769
Dave Chinner7dc19d52013-08-28 10:18:11 +10001770static long
Chris Wilson6c085a72012-08-20 11:40:46 +02001771i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1772{
1773 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001774 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001775
1776 i915_gem_evict_everything(dev_priv->dev);
1777
Ben Widawsky35c20a62013-05-31 11:28:48 -07001778 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001779 global_list) {
1780 if (obj->pages_pin_count == 0)
1781 freed += obj->base.size >> PAGE_SHIFT;
Chris Wilson37e680a2012-06-07 15:38:42 +01001782 i915_gem_object_put_pages(obj);
Dave Chinner7dc19d52013-08-28 10:18:11 +10001783 }
1784 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001785}
1786
Chris Wilson37e680a2012-06-07 15:38:42 +01001787static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001788i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001789{
Chris Wilson6c085a72012-08-20 11:40:46 +02001790 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001791 int page_count, i;
1792 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001793 struct sg_table *st;
1794 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001795 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001796 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001797 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001798 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001799
Chris Wilson6c085a72012-08-20 11:40:46 +02001800 /* Assert that the object is not currently in any GPU domain. As it
1801 * wasn't in the GTT, there shouldn't be any way it could have been in
1802 * a GPU cache
1803 */
1804 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1805 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1806
Chris Wilson9da3da62012-06-01 15:20:22 +01001807 st = kmalloc(sizeof(*st), GFP_KERNEL);
1808 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001809 return -ENOMEM;
1810
Chris Wilson9da3da62012-06-01 15:20:22 +01001811 page_count = obj->base.size / PAGE_SIZE;
1812 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001813 kfree(st);
1814 return -ENOMEM;
1815 }
1816
1817 /* Get the list of pages out of our struct file. They'll be pinned
1818 * at this point until we release them.
1819 *
1820 * Fail silently without starting the shrinker
1821 */
Al Viro496ad9a2013-01-23 17:07:38 -05001822 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001823 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001824 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001825 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001826 sg = st->sgl;
1827 st->nents = 0;
1828 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001829 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1830 if (IS_ERR(page)) {
1831 i915_gem_purge(dev_priv, page_count);
1832 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1833 }
1834 if (IS_ERR(page)) {
1835 /* We've tried hard to allocate the memory by reaping
1836 * our own buffer, now let the real VM do its job and
1837 * go down in flames if truly OOM.
1838 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001839 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001840 gfp |= __GFP_IO | __GFP_WAIT;
1841
1842 i915_gem_shrink_all(dev_priv);
1843 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1844 if (IS_ERR(page))
1845 goto err_pages;
1846
Linus Torvaldscaf49192012-12-10 10:51:16 -08001847 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001848 gfp &= ~(__GFP_IO | __GFP_WAIT);
1849 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001850#ifdef CONFIG_SWIOTLB
1851 if (swiotlb_nr_tbl()) {
1852 st->nents++;
1853 sg_set_page(sg, page, PAGE_SIZE, 0);
1854 sg = sg_next(sg);
1855 continue;
1856 }
1857#endif
Imre Deak90797e62013-02-18 19:28:03 +02001858 if (!i || page_to_pfn(page) != last_pfn + 1) {
1859 if (i)
1860 sg = sg_next(sg);
1861 st->nents++;
1862 sg_set_page(sg, page, PAGE_SIZE, 0);
1863 } else {
1864 sg->length += PAGE_SIZE;
1865 }
1866 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001867 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001868#ifdef CONFIG_SWIOTLB
1869 if (!swiotlb_nr_tbl())
1870#endif
1871 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001872 obj->pages = st;
1873
Eric Anholt673a3942008-07-30 12:06:12 -07001874 if (i915_gem_object_needs_bit17_swizzle(obj))
1875 i915_gem_object_do_bit_17_swizzle(obj);
1876
1877 return 0;
1878
1879err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001880 sg_mark_end(sg);
1881 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001882 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001883 sg_free_table(st);
1884 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001885 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001886}
1887
Chris Wilson37e680a2012-06-07 15:38:42 +01001888/* Ensure that the associated pages are gathered from the backing storage
1889 * and pinned into our object. i915_gem_object_get_pages() may be called
1890 * multiple times before they are released by a single call to
1891 * i915_gem_object_put_pages() - once the pages are no longer referenced
1892 * either as a result of memory pressure (reaping pages under the shrinker)
1893 * or as the object is itself released.
1894 */
1895int
1896i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1897{
1898 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1899 const struct drm_i915_gem_object_ops *ops = obj->ops;
1900 int ret;
1901
Chris Wilson2f745ad2012-09-04 21:02:58 +01001902 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001903 return 0;
1904
Chris Wilson43e28f02013-01-08 10:53:09 +00001905 if (obj->madv != I915_MADV_WILLNEED) {
1906 DRM_ERROR("Attempting to obtain a purgeable object\n");
1907 return -EINVAL;
1908 }
1909
Chris Wilsona5570172012-09-04 21:02:54 +01001910 BUG_ON(obj->pages_pin_count);
1911
Chris Wilson37e680a2012-06-07 15:38:42 +01001912 ret = ops->get_pages(obj);
1913 if (ret)
1914 return ret;
1915
Ben Widawsky35c20a62013-05-31 11:28:48 -07001916 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001917 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001918}
1919
Ben Widawskye2d05a82013-09-24 09:57:58 -07001920static void
Chris Wilson05394f32010-11-08 19:18:58 +00001921i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001922 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001923{
Chris Wilson05394f32010-11-08 19:18:58 +00001924 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001925 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001926 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001927
Zou Nan hai852835f2010-05-21 09:08:56 +08001928 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001929 if (obj->ring != ring && obj->last_write_seqno) {
1930 /* Keep the seqno relative to the current ring */
1931 obj->last_write_seqno = seqno;
1932 }
Chris Wilson05394f32010-11-08 19:18:58 +00001933 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001934
1935 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001936 if (!obj->active) {
1937 drm_gem_object_reference(&obj->base);
1938 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001939 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001940
Chris Wilson05394f32010-11-08 19:18:58 +00001941 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001942
Chris Wilson0201f1e2012-07-20 12:41:01 +01001943 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001944
Chris Wilsoncaea7472010-11-12 13:53:37 +00001945 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001946 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001947
Chris Wilson7dd49062012-03-21 10:48:18 +00001948 /* Bump MRU to take account of the delayed flush */
1949 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1950 struct drm_i915_fence_reg *reg;
1951
1952 reg = &dev_priv->fence_regs[obj->fence_reg];
1953 list_move_tail(&reg->lru_list,
1954 &dev_priv->mm.fence_list);
1955 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001956 }
1957}
1958
Ben Widawskye2d05a82013-09-24 09:57:58 -07001959void i915_vma_move_to_active(struct i915_vma *vma,
1960 struct intel_ring_buffer *ring)
1961{
1962 list_move_tail(&vma->mm_list, &vma->vm->active_list);
1963 return i915_gem_object_move_to_active(vma->obj, ring);
1964}
1965
Chris Wilsoncaea7472010-11-12 13:53:37 +00001966static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001967i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1968{
Ben Widawskyca191b12013-07-31 17:00:14 -07001969 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1970 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1971 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001972
Chris Wilson65ce3022012-07-20 12:41:02 +01001973 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001974 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001975
Ben Widawskyca191b12013-07-31 17:00:14 -07001976 list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001977
Chris Wilson65ce3022012-07-20 12:41:02 +01001978 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001979 obj->ring = NULL;
1980
Chris Wilson65ce3022012-07-20 12:41:02 +01001981 obj->last_read_seqno = 0;
1982 obj->last_write_seqno = 0;
1983 obj->base.write_domain = 0;
1984
1985 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001986 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001987
1988 obj->active = 0;
1989 drm_gem_object_unreference(&obj->base);
1990
1991 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001992}
Eric Anholt673a3942008-07-30 12:06:12 -07001993
Chris Wilson9d7730912012-11-27 16:22:52 +00001994static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001995i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001996{
Chris Wilson9d7730912012-11-27 16:22:52 +00001997 struct drm_i915_private *dev_priv = dev->dev_private;
1998 struct intel_ring_buffer *ring;
1999 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002000
Chris Wilson107f27a52012-12-10 13:56:17 +02002001 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002002 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002003 ret = intel_ring_idle(ring);
2004 if (ret)
2005 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002006 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002007 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002008
2009 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002010 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002011 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002012
Chris Wilson9d7730912012-11-27 16:22:52 +00002013 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2014 ring->sync_seqno[j] = 0;
2015 }
2016
2017 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002018}
2019
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002020int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2021{
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 int ret;
2024
2025 if (seqno == 0)
2026 return -EINVAL;
2027
2028 /* HWS page needs to be set less than what we
2029 * will inject to ring
2030 */
2031 ret = i915_gem_init_seqno(dev, seqno - 1);
2032 if (ret)
2033 return ret;
2034
2035 /* Carefully set the last_seqno value so that wrap
2036 * detection still works
2037 */
2038 dev_priv->next_seqno = seqno;
2039 dev_priv->last_seqno = seqno - 1;
2040 if (dev_priv->last_seqno == 0)
2041 dev_priv->last_seqno--;
2042
2043 return 0;
2044}
2045
Chris Wilson9d7730912012-11-27 16:22:52 +00002046int
2047i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002048{
Chris Wilson9d7730912012-11-27 16:22:52 +00002049 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002050
Chris Wilson9d7730912012-11-27 16:22:52 +00002051 /* reserve 0 for non-seqno */
2052 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002053 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002054 if (ret)
2055 return ret;
2056
2057 dev_priv->next_seqno = 1;
2058 }
2059
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002060 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002061 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002062}
2063
Mika Kuoppala0025c072013-06-12 12:35:30 +03002064int __i915_add_request(struct intel_ring_buffer *ring,
2065 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002066 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002067 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002068{
Chris Wilsondb53a302011-02-03 11:57:46 +00002069 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002070 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002071 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002072 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002073 int ret;
2074
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002075 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002076 /*
2077 * Emit any outstanding flushes - execbuf can fail to emit the flush
2078 * after having emitted the batchbuffer command. Hence we need to fix
2079 * things up similar to emitting the lazy request. The difference here
2080 * is that the flush _must_ happen before the next request, no matter
2081 * what.
2082 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002083 ret = intel_ring_flush_all_caches(ring);
2084 if (ret)
2085 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002086
Chris Wilson3c0e2342013-09-04 10:45:52 +01002087 request = ring->preallocated_lazy_request;
2088 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002089 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002090
Chris Wilsona71d8d92012-02-15 11:25:36 +00002091 /* Record the position of the start of the request so that
2092 * should we detect the updated seqno part-way through the
2093 * GPU processing the request, we never over-estimate the
2094 * position of the head.
2095 */
2096 request_ring_position = intel_ring_get_tail(ring);
2097
Chris Wilson9d7730912012-11-27 16:22:52 +00002098 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002099 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002100 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002101
Chris Wilson9d7730912012-11-27 16:22:52 +00002102 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002103 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002104 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002105 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002106
2107 /* Whilst this request exists, batch_obj will be on the
2108 * active_list, and so will hold the active reference. Only when this
2109 * request is retired will the the batch_obj be moved onto the
2110 * inactive_list and lose its active reference. Hence we do not need
2111 * to explicitly hold another reference here.
2112 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002113 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002114
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002115 /* Hold a reference to the current context so that we can inspect
2116 * it later in case a hangcheck error event fires.
2117 */
2118 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002119 if (request->ctx)
2120 i915_gem_context_reference(request->ctx);
2121
Eric Anholt673a3942008-07-30 12:06:12 -07002122 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002123 was_empty = list_empty(&ring->request_list);
2124 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002125 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002126
Chris Wilsondb53a302011-02-03 11:57:46 +00002127 if (file) {
2128 struct drm_i915_file_private *file_priv = file->driver_priv;
2129
Chris Wilson1c255952010-09-26 11:03:27 +01002130 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002131 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002132 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002133 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002134 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002135 }
Eric Anholt673a3942008-07-30 12:06:12 -07002136
Chris Wilson9d7730912012-11-27 16:22:52 +00002137 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002138 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002139 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002140
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002141 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002142 i915_queue_hangcheck(ring->dev);
2143
Chris Wilsonf047e392012-07-21 12:31:41 +01002144 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002145 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002146 &dev_priv->mm.retire_work,
2147 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002148 intel_mark_busy(dev_priv->dev);
2149 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002150 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002151
Chris Wilsonacb868d2012-09-26 13:47:30 +01002152 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002153 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002154 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002155}
2156
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002157static inline void
2158i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002159{
Chris Wilson1c255952010-09-26 11:03:27 +01002160 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002161
Chris Wilson1c255952010-09-26 11:03:27 +01002162 if (!file_priv)
2163 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002164
Chris Wilson1c255952010-09-26 11:03:27 +01002165 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002166 if (request->file_priv) {
2167 list_del(&request->client_list);
2168 request->file_priv = NULL;
2169 }
Chris Wilson1c255952010-09-26 11:03:27 +01002170 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002171}
2172
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002173static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
2174 struct i915_address_space *vm)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002175{
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002176 if (acthd >= i915_gem_obj_offset(obj, vm) &&
2177 acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002178 return true;
2179
2180 return false;
2181}
2182
2183static bool i915_head_inside_request(const u32 acthd_unmasked,
2184 const u32 request_start,
2185 const u32 request_end)
2186{
2187 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2188
2189 if (request_start < request_end) {
2190 if (acthd >= request_start && acthd < request_end)
2191 return true;
2192 } else if (request_start > request_end) {
2193 if (acthd >= request_start || acthd < request_end)
2194 return true;
2195 }
2196
2197 return false;
2198}
2199
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002200static struct i915_address_space *
2201request_to_vm(struct drm_i915_gem_request *request)
2202{
2203 struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
2204 struct i915_address_space *vm;
2205
2206 vm = &dev_priv->gtt.base;
2207
2208 return vm;
2209}
2210
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002211static bool i915_request_guilty(struct drm_i915_gem_request *request,
2212 const u32 acthd, bool *inside)
2213{
2214 /* There is a possibility that unmasked head address
2215 * pointing inside the ring, matches the batch_obj address range.
2216 * However this is extremely unlikely.
2217 */
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002218 if (request->batch_obj) {
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002219 if (i915_head_inside_object(acthd, request->batch_obj,
2220 request_to_vm(request))) {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002221 *inside = true;
2222 return true;
2223 }
2224 }
2225
2226 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2227 *inside = false;
2228 return true;
2229 }
2230
2231 return false;
2232}
2233
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002234static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
2235{
2236 const unsigned long elapsed = get_seconds() - hs->guilty_ts;
2237
2238 if (hs->banned)
2239 return true;
2240
2241 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2242 DRM_ERROR("context hanging too fast, declaring banned!\n");
2243 return true;
2244 }
2245
2246 return false;
2247}
2248
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002249static void i915_set_reset_status(struct intel_ring_buffer *ring,
2250 struct drm_i915_gem_request *request,
2251 u32 acthd)
2252{
2253 struct i915_ctx_hang_stats *hs = NULL;
2254 bool inside, guilty;
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002255 unsigned long offset = 0;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002256
2257 /* Innocent until proven guilty */
2258 guilty = false;
2259
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002260 if (request->batch_obj)
2261 offset = i915_gem_obj_offset(request->batch_obj,
2262 request_to_vm(request));
2263
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002264 if (ring->hangcheck.action != HANGCHECK_WAIT &&
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002265 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002266 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002267 ring->name,
2268 inside ? "inside" : "flushing",
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002269 offset,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002270 request->ctx ? request->ctx->id : 0,
2271 acthd);
2272
2273 guilty = true;
2274 }
2275
2276 /* If contexts are disabled or this is the default context, use
2277 * file_priv->reset_state
2278 */
2279 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2280 hs = &request->ctx->hang_stats;
2281 else if (request->file_priv)
2282 hs = &request->file_priv->hang_stats;
2283
2284 if (hs) {
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002285 if (guilty) {
2286 hs->banned = i915_context_is_banned(hs);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002287 hs->batch_active++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002288 hs->guilty_ts = get_seconds();
2289 } else {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002290 hs->batch_pending++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002291 }
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002292 }
2293}
2294
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002295static void i915_gem_free_request(struct drm_i915_gem_request *request)
2296{
2297 list_del(&request->list);
2298 i915_gem_request_remove_from_client(request);
2299
2300 if (request->ctx)
2301 i915_gem_context_unreference(request->ctx);
2302
2303 kfree(request);
2304}
2305
Chris Wilsondfaae392010-09-22 10:31:52 +01002306static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2307 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002308{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002309 u32 completed_seqno;
2310 u32 acthd;
2311
2312 acthd = intel_ring_get_active_head(ring);
2313 completed_seqno = ring->get_seqno(ring, false);
2314
Chris Wilsondfaae392010-09-22 10:31:52 +01002315 while (!list_empty(&ring->request_list)) {
2316 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002317
Chris Wilsondfaae392010-09-22 10:31:52 +01002318 request = list_first_entry(&ring->request_list,
2319 struct drm_i915_gem_request,
2320 list);
2321
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002322 if (request->seqno > completed_seqno)
2323 i915_set_reset_status(ring, request, acthd);
2324
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002325 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002326 }
2327
2328 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002329 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002330
Chris Wilson05394f32010-11-08 19:18:58 +00002331 obj = list_first_entry(&ring->active_list,
2332 struct drm_i915_gem_object,
2333 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002334
Chris Wilson05394f32010-11-08 19:18:58 +00002335 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002336 }
Eric Anholt673a3942008-07-30 12:06:12 -07002337}
2338
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002339void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002340{
2341 struct drm_i915_private *dev_priv = dev->dev_private;
2342 int i;
2343
Daniel Vetter4b9de732011-10-09 21:52:02 +02002344 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002345 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002346
Daniel Vetter94a335d2013-07-17 14:51:28 +02002347 /*
2348 * Commit delayed tiling changes if we have an object still
2349 * attached to the fence, otherwise just clear the fence.
2350 */
2351 if (reg->obj) {
2352 i915_gem_object_update_fence(reg->obj, reg,
2353 reg->obj->tiling_mode);
2354 } else {
2355 i915_gem_write_fence(dev, i, NULL);
2356 }
Chris Wilson312817a2010-11-22 11:50:11 +00002357 }
2358}
2359
Chris Wilson069efc12010-09-30 16:53:18 +01002360void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002361{
Chris Wilsondfaae392010-09-22 10:31:52 +01002362 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002363 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002364 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002365
Chris Wilsonb4519512012-05-11 14:29:30 +01002366 for_each_ring(ring, dev_priv, i)
2367 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002368
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002369 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002370}
2371
2372/**
2373 * This function clears the request list as sequence numbers are passed.
2374 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002375void
Chris Wilsondb53a302011-02-03 11:57:46 +00002376i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002377{
Eric Anholt673a3942008-07-30 12:06:12 -07002378 uint32_t seqno;
2379
Chris Wilsondb53a302011-02-03 11:57:46 +00002380 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002381 return;
2382
Chris Wilsondb53a302011-02-03 11:57:46 +00002383 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002384
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002385 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002386
Zou Nan hai852835f2010-05-21 09:08:56 +08002387 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002388 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002389
Zou Nan hai852835f2010-05-21 09:08:56 +08002390 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002391 struct drm_i915_gem_request,
2392 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002393
Chris Wilsondfaae392010-09-22 10:31:52 +01002394 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002395 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002396
Chris Wilsondb53a302011-02-03 11:57:46 +00002397 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002398 /* We know the GPU must have read the request to have
2399 * sent us the seqno + interrupt, so use the position
2400 * of tail of the request to update the last known position
2401 * of the GPU head.
2402 */
2403 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002404
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002405 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002406 }
2407
2408 /* Move any buffers on the active list that are no longer referenced
2409 * by the ringbuffer to the flushing/inactive lists as appropriate.
2410 */
2411 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002412 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002413
Akshay Joshi0206e352011-08-16 15:34:10 -04002414 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002415 struct drm_i915_gem_object,
2416 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002417
Chris Wilson0201f1e2012-07-20 12:41:01 +01002418 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002419 break;
2420
Chris Wilson65ce3022012-07-20 12:41:02 +01002421 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002422 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002423
Chris Wilsondb53a302011-02-03 11:57:46 +00002424 if (unlikely(ring->trace_irq_seqno &&
2425 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002426 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002427 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002428 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002429
Chris Wilsondb53a302011-02-03 11:57:46 +00002430 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002431}
2432
2433void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002434i915_gem_retire_requests(struct drm_device *dev)
2435{
2436 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002437 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002438 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002439
Chris Wilsonb4519512012-05-11 14:29:30 +01002440 for_each_ring(ring, dev_priv, i)
2441 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002442}
2443
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002444static void
Eric Anholt673a3942008-07-30 12:06:12 -07002445i915_gem_retire_work_handler(struct work_struct *work)
2446{
2447 drm_i915_private_t *dev_priv;
2448 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002449 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002450 bool idle;
2451 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002452
2453 dev_priv = container_of(work, drm_i915_private_t,
2454 mm.retire_work.work);
2455 dev = dev_priv->dev;
2456
Chris Wilson891b48c2010-09-29 12:26:37 +01002457 /* Come back later if the device is busy... */
2458 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002459 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2460 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002461 return;
2462 }
2463
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002464 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002465
Chris Wilson0a587052011-01-09 21:05:44 +00002466 /* Send a periodic flush down the ring so we don't hold onto GEM
2467 * objects indefinitely.
2468 */
2469 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002470 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002471 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002472 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002473
2474 idle &= list_empty(&ring->request_list);
2475 }
2476
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002477 if (!dev_priv->ums.mm_suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002478 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2479 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002480 if (idle)
2481 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002482
Eric Anholt673a3942008-07-30 12:06:12 -07002483 mutex_unlock(&dev->struct_mutex);
2484}
2485
Ben Widawsky5816d642012-04-11 11:18:19 -07002486/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002487 * Ensures that an object will eventually get non-busy by flushing any required
2488 * write domains, emitting any outstanding lazy request and retiring and
2489 * completed requests.
2490 */
2491static int
2492i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2493{
2494 int ret;
2495
2496 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002497 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002498 if (ret)
2499 return ret;
2500
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002501 i915_gem_retire_requests_ring(obj->ring);
2502 }
2503
2504 return 0;
2505}
2506
2507/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002508 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2509 * @DRM_IOCTL_ARGS: standard ioctl arguments
2510 *
2511 * Returns 0 if successful, else an error is returned with the remaining time in
2512 * the timeout parameter.
2513 * -ETIME: object is still busy after timeout
2514 * -ERESTARTSYS: signal interrupted the wait
2515 * -ENONENT: object doesn't exist
2516 * Also possible, but rare:
2517 * -EAGAIN: GPU wedged
2518 * -ENOMEM: damn
2519 * -ENODEV: Internal IRQ fail
2520 * -E?: The add request failed
2521 *
2522 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2523 * non-zero timeout parameter the wait ioctl will wait for the given number of
2524 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2525 * without holding struct_mutex the object may become re-busied before this
2526 * function completes. A similar but shorter * race condition exists in the busy
2527 * ioctl
2528 */
2529int
2530i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2531{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002532 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002533 struct drm_i915_gem_wait *args = data;
2534 struct drm_i915_gem_object *obj;
2535 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002536 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002537 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002538 u32 seqno = 0;
2539 int ret = 0;
2540
Ben Widawskyeac1f142012-06-05 15:24:24 -07002541 if (args->timeout_ns >= 0) {
2542 timeout_stack = ns_to_timespec(args->timeout_ns);
2543 timeout = &timeout_stack;
2544 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002545
2546 ret = i915_mutex_lock_interruptible(dev);
2547 if (ret)
2548 return ret;
2549
2550 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2551 if (&obj->base == NULL) {
2552 mutex_unlock(&dev->struct_mutex);
2553 return -ENOENT;
2554 }
2555
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002556 /* Need to make sure the object gets inactive eventually. */
2557 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002558 if (ret)
2559 goto out;
2560
2561 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002562 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002563 ring = obj->ring;
2564 }
2565
2566 if (seqno == 0)
2567 goto out;
2568
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002569 /* Do this after OLR check to make sure we make forward progress polling
2570 * on this IOCTL with a 0 timeout (like busy ioctl)
2571 */
2572 if (!args->timeout_ns) {
2573 ret = -ETIME;
2574 goto out;
2575 }
2576
2577 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002578 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002579 mutex_unlock(&dev->struct_mutex);
2580
Daniel Vetterf69061b2012-12-06 09:01:42 +01002581 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002582 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002583 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002584 return ret;
2585
2586out:
2587 drm_gem_object_unreference(&obj->base);
2588 mutex_unlock(&dev->struct_mutex);
2589 return ret;
2590}
2591
2592/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002593 * i915_gem_object_sync - sync an object to a ring.
2594 *
2595 * @obj: object which may be in use on another ring.
2596 * @to: ring we wish to use the object on. May be NULL.
2597 *
2598 * This code is meant to abstract object synchronization with the GPU.
2599 * Calling with NULL implies synchronizing the object with the CPU
2600 * rather than a particular GPU ring.
2601 *
2602 * Returns 0 if successful, else propagates up the lower layer error.
2603 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002604int
2605i915_gem_object_sync(struct drm_i915_gem_object *obj,
2606 struct intel_ring_buffer *to)
2607{
2608 struct intel_ring_buffer *from = obj->ring;
2609 u32 seqno;
2610 int ret, idx;
2611
2612 if (from == NULL || to == from)
2613 return 0;
2614
Ben Widawsky5816d642012-04-11 11:18:19 -07002615 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002616 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002617
2618 idx = intel_ring_sync_index(from, to);
2619
Chris Wilson0201f1e2012-07-20 12:41:01 +01002620 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002621 if (seqno <= from->sync_seqno[idx])
2622 return 0;
2623
Ben Widawskyb4aca012012-04-25 20:50:12 -07002624 ret = i915_gem_check_olr(obj->ring, seqno);
2625 if (ret)
2626 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002627
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002628 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002629 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002630 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002631 /* We use last_read_seqno because sync_to()
2632 * might have just caused seqno wrap under
2633 * the radar.
2634 */
2635 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002636
Ben Widawskye3a5a222012-04-11 11:18:20 -07002637 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002638}
2639
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002640static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2641{
2642 u32 old_write_domain, old_read_domains;
2643
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002644 /* Force a pagefault for domain tracking on next user access */
2645 i915_gem_release_mmap(obj);
2646
Keith Packardb97c3d92011-06-24 21:02:59 -07002647 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2648 return;
2649
Chris Wilson97c809fd2012-10-09 19:24:38 +01002650 /* Wait for any direct GTT access to complete */
2651 mb();
2652
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002653 old_read_domains = obj->base.read_domains;
2654 old_write_domain = obj->base.write_domain;
2655
2656 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2657 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2658
2659 trace_i915_gem_object_change_domain(obj,
2660 old_read_domains,
2661 old_write_domain);
2662}
2663
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002664int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002665{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002666 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002667 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002668 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002669
Daniel Vetterb93dab62013-08-26 11:23:47 +02002670 /* For now we only ever use 1 vma per object */
2671 WARN_ON(!list_is_singular(&obj->vma_list));
2672
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002673 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002674 return 0;
2675
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002676 if (!drm_mm_node_allocated(&vma->node)) {
2677 i915_gem_vma_destroy(vma);
2678
2679 return 0;
2680 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002681
Chris Wilson31d8d652012-05-24 19:11:20 +01002682 if (obj->pin_count)
2683 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002684
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002685 BUG_ON(obj->pages == NULL);
2686
Chris Wilsona8198ee2011-04-13 22:04:09 +01002687 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002688 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002689 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002690 /* Continue on if we fail due to EIO, the GPU is hung so we
2691 * should be safe and we need to cleanup or else we might
2692 * cause memory corruption through use-after-free.
2693 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002694
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002695 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002696
Daniel Vetter96b47b62009-12-15 17:50:00 +01002697 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002698 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002699 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002700 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002701
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002702 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002703
Daniel Vetter74898d72012-02-15 23:50:22 +01002704 if (obj->has_global_gtt_mapping)
2705 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002706 if (obj->has_aliasing_ppgtt_mapping) {
2707 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2708 obj->has_aliasing_ppgtt_mapping = 0;
2709 }
Daniel Vetter74163902012-02-15 23:50:21 +01002710 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002711 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002712
Ben Widawskyca191b12013-07-31 17:00:14 -07002713 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002714 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002715 if (i915_is_ggtt(vma->vm))
2716 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002717
Ben Widawsky2f633152013-07-17 12:19:03 -07002718 drm_mm_remove_node(&vma->node);
Ben Widawsky433544b2013-08-13 18:09:06 -07002719
Ben Widawsky2f633152013-07-17 12:19:03 -07002720 i915_gem_vma_destroy(vma);
2721
2722 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002723 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002724 if (list_empty(&obj->vma_list))
2725 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002726
Chris Wilson88241782011-01-07 17:09:48 +00002727 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002728}
2729
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002730/**
2731 * Unbinds an object from the global GTT aperture.
2732 */
2733int
2734i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2735{
2736 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2737 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2738
Dan Carpenter58e73e12013-08-09 12:44:11 +03002739 if (!i915_gem_obj_ggtt_bound(obj))
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002740 return 0;
2741
2742 if (obj->pin_count)
2743 return -EBUSY;
2744
2745 BUG_ON(obj->pages == NULL);
2746
2747 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2748}
2749
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002750int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002751{
2752 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002753 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002754 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002755
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002756 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002757 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002758 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2759 if (ret)
2760 return ret;
2761
Chris Wilson3e960502012-11-27 16:22:54 +00002762 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002763 if (ret)
2764 return ret;
2765 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002766
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002767 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002768}
2769
Chris Wilson9ce079e2012-04-17 15:31:30 +01002770static void i965_write_fence_reg(struct drm_device *dev, int reg,
2771 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002772{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002773 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002774 int fence_reg;
2775 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002776
Imre Deak56c844e2013-01-07 21:47:34 +02002777 if (INTEL_INFO(dev)->gen >= 6) {
2778 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2779 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2780 } else {
2781 fence_reg = FENCE_REG_965_0;
2782 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2783 }
2784
Chris Wilsond18b9612013-07-10 13:36:23 +01002785 fence_reg += reg * 8;
2786
2787 /* To w/a incoherency with non-atomic 64-bit register updates,
2788 * we split the 64-bit update into two 32-bit writes. In order
2789 * for a partial fence not to be evaluated between writes, we
2790 * precede the update with write to turn off the fence register,
2791 * and only enable the fence as the last step.
2792 *
2793 * For extra levels of paranoia, we make sure each step lands
2794 * before applying the next step.
2795 */
2796 I915_WRITE(fence_reg, 0);
2797 POSTING_READ(fence_reg);
2798
Chris Wilson9ce079e2012-04-17 15:31:30 +01002799 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002800 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002801 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002802
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002803 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002804 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002805 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002806 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002807 if (obj->tiling_mode == I915_TILING_Y)
2808 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2809 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002810
Chris Wilsond18b9612013-07-10 13:36:23 +01002811 I915_WRITE(fence_reg + 4, val >> 32);
2812 POSTING_READ(fence_reg + 4);
2813
2814 I915_WRITE(fence_reg + 0, val);
2815 POSTING_READ(fence_reg);
2816 } else {
2817 I915_WRITE(fence_reg + 4, 0);
2818 POSTING_READ(fence_reg + 4);
2819 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002820}
2821
Chris Wilson9ce079e2012-04-17 15:31:30 +01002822static void i915_write_fence_reg(struct drm_device *dev, int reg,
2823 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002824{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002825 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002826 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002827
Chris Wilson9ce079e2012-04-17 15:31:30 +01002828 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002829 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002830 int pitch_val;
2831 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002832
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002833 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002834 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002835 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2836 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2837 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002838
2839 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2840 tile_width = 128;
2841 else
2842 tile_width = 512;
2843
2844 /* Note: pitch better be a power of two tile widths */
2845 pitch_val = obj->stride / tile_width;
2846 pitch_val = ffs(pitch_val) - 1;
2847
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002848 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002849 if (obj->tiling_mode == I915_TILING_Y)
2850 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2851 val |= I915_FENCE_SIZE_BITS(size);
2852 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2853 val |= I830_FENCE_REG_VALID;
2854 } else
2855 val = 0;
2856
2857 if (reg < 8)
2858 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002859 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002860 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002861
Chris Wilson9ce079e2012-04-17 15:31:30 +01002862 I915_WRITE(reg, val);
2863 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002864}
2865
Chris Wilson9ce079e2012-04-17 15:31:30 +01002866static void i830_write_fence_reg(struct drm_device *dev, int reg,
2867 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002868{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002869 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002870 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002871
Chris Wilson9ce079e2012-04-17 15:31:30 +01002872 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002873 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002874 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002875
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002876 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002877 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002878 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2879 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2880 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002881
Chris Wilson9ce079e2012-04-17 15:31:30 +01002882 pitch_val = obj->stride / 128;
2883 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002884
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002885 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002886 if (obj->tiling_mode == I915_TILING_Y)
2887 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2888 val |= I830_FENCE_SIZE_BITS(size);
2889 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2890 val |= I830_FENCE_REG_VALID;
2891 } else
2892 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002893
Chris Wilson9ce079e2012-04-17 15:31:30 +01002894 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2895 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2896}
2897
Chris Wilsond0a57782012-10-09 19:24:37 +01002898inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2899{
2900 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2901}
2902
Chris Wilson9ce079e2012-04-17 15:31:30 +01002903static void i915_gem_write_fence(struct drm_device *dev, int reg,
2904 struct drm_i915_gem_object *obj)
2905{
Chris Wilsond0a57782012-10-09 19:24:37 +01002906 struct drm_i915_private *dev_priv = dev->dev_private;
2907
2908 /* Ensure that all CPU reads are completed before installing a fence
2909 * and all writes before removing the fence.
2910 */
2911 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2912 mb();
2913
Daniel Vetter94a335d2013-07-17 14:51:28 +02002914 WARN(obj && (!obj->stride || !obj->tiling_mode),
2915 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2916 obj->stride, obj->tiling_mode);
2917
Chris Wilson9ce079e2012-04-17 15:31:30 +01002918 switch (INTEL_INFO(dev)->gen) {
2919 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002920 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002921 case 5:
2922 case 4: i965_write_fence_reg(dev, reg, obj); break;
2923 case 3: i915_write_fence_reg(dev, reg, obj); break;
2924 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002925 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002926 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002927
2928 /* And similarly be paranoid that no direct access to this region
2929 * is reordered to before the fence is installed.
2930 */
2931 if (i915_gem_object_needs_mb(obj))
2932 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002933}
2934
Chris Wilson61050802012-04-17 15:31:31 +01002935static inline int fence_number(struct drm_i915_private *dev_priv,
2936 struct drm_i915_fence_reg *fence)
2937{
2938 return fence - dev_priv->fence_regs;
2939}
2940
2941static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2942 struct drm_i915_fence_reg *fence,
2943 bool enable)
2944{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002945 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002946 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002947
Chris Wilson46a0b632013-07-10 13:36:24 +01002948 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002949
2950 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002951 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002952 fence->obj = obj;
2953 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2954 } else {
2955 obj->fence_reg = I915_FENCE_REG_NONE;
2956 fence->obj = NULL;
2957 list_del_init(&fence->lru_list);
2958 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002959 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002960}
2961
Chris Wilsond9e86c02010-11-10 16:40:20 +00002962static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002963i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002964{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002965 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002966 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002967 if (ret)
2968 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002969
2970 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002971 }
2972
Chris Wilson86d5bc32012-07-20 12:41:04 +01002973 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002974 return 0;
2975}
2976
2977int
2978i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2979{
Chris Wilson61050802012-04-17 15:31:31 +01002980 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002981 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002982 int ret;
2983
Chris Wilsond0a57782012-10-09 19:24:37 +01002984 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002985 if (ret)
2986 return ret;
2987
Chris Wilson61050802012-04-17 15:31:31 +01002988 if (obj->fence_reg == I915_FENCE_REG_NONE)
2989 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002990
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002991 fence = &dev_priv->fence_regs[obj->fence_reg];
2992
Chris Wilson61050802012-04-17 15:31:31 +01002993 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002994 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002995
2996 return 0;
2997}
2998
2999static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003000i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003001{
Daniel Vetterae3db242010-02-19 11:51:58 +01003002 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003003 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003004 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003005
3006 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003007 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003008 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3009 reg = &dev_priv->fence_regs[i];
3010 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003011 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003012
Chris Wilson1690e1e2011-12-14 13:57:08 +01003013 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003014 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003015 }
3016
Chris Wilsond9e86c02010-11-10 16:40:20 +00003017 if (avail == NULL)
3018 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003019
3020 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003021 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003022 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003023 continue;
3024
Chris Wilson8fe301a2012-04-17 15:31:28 +01003025 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003026 }
3027
Chris Wilson8fe301a2012-04-17 15:31:28 +01003028 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003029}
3030
Jesse Barnesde151cf2008-11-12 10:03:55 -08003031/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003032 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003033 * @obj: object to map through a fence reg
3034 *
3035 * When mapping objects through the GTT, userspace wants to be able to write
3036 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003037 * This function walks the fence regs looking for a free one for @obj,
3038 * stealing one if it can't find any.
3039 *
3040 * It then sets up the reg based on the object's properties: address, pitch
3041 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003042 *
3043 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003044 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003045int
Chris Wilson06d98132012-04-17 15:31:24 +01003046i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003047{
Chris Wilson05394f32010-11-08 19:18:58 +00003048 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003049 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003050 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003051 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003052 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003053
Chris Wilson14415742012-04-17 15:31:33 +01003054 /* Have we updated the tiling parameters upon the object and so
3055 * will need to serialise the write to the associated fence register?
3056 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003057 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003058 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003059 if (ret)
3060 return ret;
3061 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003062
Chris Wilsond9e86c02010-11-10 16:40:20 +00003063 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003064 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3065 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003066 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003067 list_move_tail(&reg->lru_list,
3068 &dev_priv->mm.fence_list);
3069 return 0;
3070 }
3071 } else if (enable) {
3072 reg = i915_find_fence_reg(dev);
3073 if (reg == NULL)
3074 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003075
Chris Wilson14415742012-04-17 15:31:33 +01003076 if (reg->obj) {
3077 struct drm_i915_gem_object *old = reg->obj;
3078
Chris Wilsond0a57782012-10-09 19:24:37 +01003079 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003080 if (ret)
3081 return ret;
3082
Chris Wilson14415742012-04-17 15:31:33 +01003083 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003084 }
Chris Wilson14415742012-04-17 15:31:33 +01003085 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003086 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003087
Chris Wilson14415742012-04-17 15:31:33 +01003088 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003089
Chris Wilson9ce079e2012-04-17 15:31:30 +01003090 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003091}
3092
Chris Wilson42d6ab42012-07-26 11:49:32 +01003093static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3094 struct drm_mm_node *gtt_space,
3095 unsigned long cache_level)
3096{
3097 struct drm_mm_node *other;
3098
3099 /* On non-LLC machines we have to be careful when putting differing
3100 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003101 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003102 */
3103 if (HAS_LLC(dev))
3104 return true;
3105
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003106 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003107 return true;
3108
3109 if (list_empty(&gtt_space->node_list))
3110 return true;
3111
3112 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3113 if (other->allocated && !other->hole_follows && other->color != cache_level)
3114 return false;
3115
3116 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3117 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3118 return false;
3119
3120 return true;
3121}
3122
3123static void i915_gem_verify_gtt(struct drm_device *dev)
3124{
3125#if WATCH_GTT
3126 struct drm_i915_private *dev_priv = dev->dev_private;
3127 struct drm_i915_gem_object *obj;
3128 int err = 0;
3129
Ben Widawsky35c20a62013-05-31 11:28:48 -07003130 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003131 if (obj->gtt_space == NULL) {
3132 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3133 err++;
3134 continue;
3135 }
3136
3137 if (obj->cache_level != obj->gtt_space->color) {
3138 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003139 i915_gem_obj_ggtt_offset(obj),
3140 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003141 obj->cache_level,
3142 obj->gtt_space->color);
3143 err++;
3144 continue;
3145 }
3146
3147 if (!i915_gem_valid_gtt_space(dev,
3148 obj->gtt_space,
3149 obj->cache_level)) {
3150 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003151 i915_gem_obj_ggtt_offset(obj),
3152 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003153 obj->cache_level);
3154 err++;
3155 continue;
3156 }
3157 }
3158
3159 WARN_ON(err);
3160#endif
3161}
3162
Jesse Barnesde151cf2008-11-12 10:03:55 -08003163/**
Eric Anholt673a3942008-07-30 12:06:12 -07003164 * Finds free space in the GTT aperture and binds the object there.
3165 */
3166static int
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003167i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3168 struct i915_address_space *vm,
3169 unsigned alignment,
3170 bool map_and_fenceable,
3171 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003172{
Chris Wilson05394f32010-11-08 19:18:58 +00003173 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003174 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003175 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003176 size_t gtt_max =
3177 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003178 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003179 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003180
Chris Wilsone28f8712011-07-18 13:11:49 -07003181 fence_size = i915_gem_get_gtt_size(dev,
3182 obj->base.size,
3183 obj->tiling_mode);
3184 fence_alignment = i915_gem_get_gtt_alignment(dev,
3185 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003186 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003187 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003188 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003189 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003190 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003191
Eric Anholt673a3942008-07-30 12:06:12 -07003192 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003193 alignment = map_and_fenceable ? fence_alignment :
3194 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003195 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003196 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3197 return -EINVAL;
3198 }
3199
Chris Wilson05394f32010-11-08 19:18:58 +00003200 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003201
Chris Wilson654fc602010-05-27 13:18:21 +01003202 /* If the object is bigger than the entire aperture, reject it early
3203 * before evicting everything in a vain attempt to find space.
3204 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003205 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003206 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003207 obj->base.size,
3208 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003209 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003210 return -E2BIG;
3211 }
3212
Chris Wilson37e680a2012-06-07 15:38:42 +01003213 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003214 if (ret)
3215 return ret;
3216
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003217 i915_gem_object_pin_pages(obj);
3218
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003219 BUG_ON(!i915_is_ggtt(vm));
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003220
Ben Widawskyaccfef22013-08-14 11:38:35 +02003221 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003222 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003223 ret = PTR_ERR(vma);
3224 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003225 }
3226
Ben Widawskyaccfef22013-08-14 11:38:35 +02003227 /* For now we only ever use 1 vma per object */
3228 WARN_ON(!list_is_singular(&obj->vma_list));
3229
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003230search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003231 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003232 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003233 obj->cache_level, 0, gtt_max,
3234 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003235 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003236 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003237 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003238 map_and_fenceable,
3239 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003240 if (ret == 0)
3241 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003242
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003243 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003244 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003245 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003246 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003247 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003248 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003249 }
3250
Daniel Vetter74163902012-02-15 23:50:21 +01003251 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003252 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003253 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003254
Ben Widawsky35c20a62013-05-31 11:28:48 -07003255 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003256 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003257
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003258 if (i915_is_ggtt(vm)) {
3259 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003260
Daniel Vetter49987092013-08-14 10:21:23 +02003261 fenceable = (vma->node.size == fence_size &&
3262 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003263
Daniel Vetter49987092013-08-14 10:21:23 +02003264 mappable = (vma->node.start + obj->base.size <=
3265 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003266
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003267 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003268 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003269
Ben Widawsky7ace7ef2013-08-09 22:12:12 -07003270 WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003271
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003272 trace_i915_vma_bind(vma, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003273 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003274 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003275
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003276err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003277 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003278err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003279 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003280err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003281 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003282 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003283}
3284
Chris Wilson000433b2013-08-08 14:41:09 +01003285bool
Chris Wilson2c225692013-08-09 12:26:45 +01003286i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3287 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003288{
Eric Anholt673a3942008-07-30 12:06:12 -07003289 /* If we don't have a page list set up, then we're not pinned
3290 * to GPU, and we can ignore the cache flush because it'll happen
3291 * again at bind time.
3292 */
Chris Wilson05394f32010-11-08 19:18:58 +00003293 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003294 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003295
Imre Deak769ce462013-02-13 21:56:05 +02003296 /*
3297 * Stolen memory is always coherent with the GPU as it is explicitly
3298 * marked as wc by the system, or the system is cache-coherent.
3299 */
3300 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003301 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003302
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003303 /* If the GPU is snooping the contents of the CPU cache,
3304 * we do not need to manually clear the CPU cache lines. However,
3305 * the caches are only snooped when the render cache is
3306 * flushed/invalidated. As we always have to emit invalidations
3307 * and flushes when moving into and out of the RENDER domain, correct
3308 * snooping behaviour occurs naturally as the result of our domain
3309 * tracking.
3310 */
Chris Wilson2c225692013-08-09 12:26:45 +01003311 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003312 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003313
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003314 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003315 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003316
3317 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003318}
3319
3320/** Flushes the GTT write domain for the object if it's dirty. */
3321static void
Chris Wilson05394f32010-11-08 19:18:58 +00003322i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003323{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003324 uint32_t old_write_domain;
3325
Chris Wilson05394f32010-11-08 19:18:58 +00003326 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003327 return;
3328
Chris Wilson63256ec2011-01-04 18:42:07 +00003329 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003330 * to it immediately go to main memory as far as we know, so there's
3331 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003332 *
3333 * However, we do have to enforce the order so that all writes through
3334 * the GTT land before any writes to the device, such as updates to
3335 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003336 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003337 wmb();
3338
Chris Wilson05394f32010-11-08 19:18:58 +00003339 old_write_domain = obj->base.write_domain;
3340 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003341
3342 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003343 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003344 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003345}
3346
3347/** Flushes the CPU write domain for the object if it's dirty. */
3348static void
Chris Wilson2c225692013-08-09 12:26:45 +01003349i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3350 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003351{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003352 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003353
Chris Wilson05394f32010-11-08 19:18:58 +00003354 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003355 return;
3356
Chris Wilson000433b2013-08-08 14:41:09 +01003357 if (i915_gem_clflush_object(obj, force))
3358 i915_gem_chipset_flush(obj->base.dev);
3359
Chris Wilson05394f32010-11-08 19:18:58 +00003360 old_write_domain = obj->base.write_domain;
3361 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003362
3363 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003364 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003365 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003366}
3367
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003368/**
3369 * Moves a single object to the GTT read, and possibly write domain.
3370 *
3371 * This function returns when the move is complete, including waiting on
3372 * flushes to occur.
3373 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003374int
Chris Wilson20217462010-11-23 15:26:33 +00003375i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003376{
Chris Wilson8325a092012-04-24 15:52:35 +01003377 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003378 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003379 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003380
Eric Anholt02354392008-11-26 13:58:13 -08003381 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003382 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003383 return -EINVAL;
3384
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003385 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3386 return 0;
3387
Chris Wilson0201f1e2012-07-20 12:41:01 +01003388 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003389 if (ret)
3390 return ret;
3391
Chris Wilson2c225692013-08-09 12:26:45 +01003392 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003393
Chris Wilsond0a57782012-10-09 19:24:37 +01003394 /* Serialise direct access to this object with the barriers for
3395 * coherent writes from the GPU, by effectively invalidating the
3396 * GTT domain upon first access.
3397 */
3398 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3399 mb();
3400
Chris Wilson05394f32010-11-08 19:18:58 +00003401 old_write_domain = obj->base.write_domain;
3402 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003403
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003404 /* It should now be out of any other write domains, and we can update
3405 * the domain values for our changes.
3406 */
Chris Wilson05394f32010-11-08 19:18:58 +00003407 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3408 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003409 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003410 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3411 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3412 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003413 }
3414
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003415 trace_i915_gem_object_change_domain(obj,
3416 old_read_domains,
3417 old_write_domain);
3418
Chris Wilson8325a092012-04-24 15:52:35 +01003419 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003420 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003421 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003422 if (vma)
3423 list_move_tail(&vma->mm_list,
3424 &dev_priv->gtt.base.inactive_list);
3425
3426 }
Chris Wilson8325a092012-04-24 15:52:35 +01003427
Eric Anholte47c68e2008-11-14 13:35:19 -08003428 return 0;
3429}
3430
Chris Wilsone4ffd172011-04-04 09:44:39 +01003431int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3432 enum i915_cache_level cache_level)
3433{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003434 struct drm_device *dev = obj->base.dev;
3435 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003436 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003437 int ret;
3438
3439 if (obj->cache_level == cache_level)
3440 return 0;
3441
3442 if (obj->pin_count) {
3443 DRM_DEBUG("can not change the cache level of pinned objects\n");
3444 return -EBUSY;
3445 }
3446
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003447 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3448 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003449 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003450 if (ret)
3451 return ret;
3452
3453 break;
3454 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003455 }
3456
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003457 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003458 ret = i915_gem_object_finish_gpu(obj);
3459 if (ret)
3460 return ret;
3461
3462 i915_gem_object_finish_gtt(obj);
3463
3464 /* Before SandyBridge, you could not use tiling or fence
3465 * registers with snooped memory, so relinquish any fences
3466 * currently pointing to our region in the aperture.
3467 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003468 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003469 ret = i915_gem_object_put_fence(obj);
3470 if (ret)
3471 return ret;
3472 }
3473
Daniel Vetter74898d72012-02-15 23:50:22 +01003474 if (obj->has_global_gtt_mapping)
3475 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003476 if (obj->has_aliasing_ppgtt_mapping)
3477 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3478 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003479 }
3480
Chris Wilson2c225692013-08-09 12:26:45 +01003481 list_for_each_entry(vma, &obj->vma_list, vma_link)
3482 vma->node.color = cache_level;
3483 obj->cache_level = cache_level;
3484
3485 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003486 u32 old_read_domains, old_write_domain;
3487
3488 /* If we're coming from LLC cached, then we haven't
3489 * actually been tracking whether the data is in the
3490 * CPU cache or not, since we only allow one bit set
3491 * in obj->write_domain and have been skipping the clflushes.
3492 * Just set it to the CPU cache for now.
3493 */
3494 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003495
3496 old_read_domains = obj->base.read_domains;
3497 old_write_domain = obj->base.write_domain;
3498
3499 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3500 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3501
3502 trace_i915_gem_object_change_domain(obj,
3503 old_read_domains,
3504 old_write_domain);
3505 }
3506
Chris Wilson42d6ab42012-07-26 11:49:32 +01003507 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003508 return 0;
3509}
3510
Ben Widawsky199adf42012-09-21 17:01:20 -07003511int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3512 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003513{
Ben Widawsky199adf42012-09-21 17:01:20 -07003514 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003515 struct drm_i915_gem_object *obj;
3516 int ret;
3517
3518 ret = i915_mutex_lock_interruptible(dev);
3519 if (ret)
3520 return ret;
3521
3522 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3523 if (&obj->base == NULL) {
3524 ret = -ENOENT;
3525 goto unlock;
3526 }
3527
Chris Wilson651d7942013-08-08 14:41:10 +01003528 switch (obj->cache_level) {
3529 case I915_CACHE_LLC:
3530 case I915_CACHE_L3_LLC:
3531 args->caching = I915_CACHING_CACHED;
3532 break;
3533
Chris Wilson4257d3b2013-08-08 14:41:11 +01003534 case I915_CACHE_WT:
3535 args->caching = I915_CACHING_DISPLAY;
3536 break;
3537
Chris Wilson651d7942013-08-08 14:41:10 +01003538 default:
3539 args->caching = I915_CACHING_NONE;
3540 break;
3541 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003542
3543 drm_gem_object_unreference(&obj->base);
3544unlock:
3545 mutex_unlock(&dev->struct_mutex);
3546 return ret;
3547}
3548
Ben Widawsky199adf42012-09-21 17:01:20 -07003549int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3550 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003551{
Ben Widawsky199adf42012-09-21 17:01:20 -07003552 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003553 struct drm_i915_gem_object *obj;
3554 enum i915_cache_level level;
3555 int ret;
3556
Ben Widawsky199adf42012-09-21 17:01:20 -07003557 switch (args->caching) {
3558 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003559 level = I915_CACHE_NONE;
3560 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003561 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003562 level = I915_CACHE_LLC;
3563 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003564 case I915_CACHING_DISPLAY:
3565 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3566 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003567 default:
3568 return -EINVAL;
3569 }
3570
Ben Widawsky3bc29132012-09-26 16:15:20 -07003571 ret = i915_mutex_lock_interruptible(dev);
3572 if (ret)
3573 return ret;
3574
Chris Wilsone6994ae2012-07-10 10:27:08 +01003575 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3576 if (&obj->base == NULL) {
3577 ret = -ENOENT;
3578 goto unlock;
3579 }
3580
3581 ret = i915_gem_object_set_cache_level(obj, level);
3582
3583 drm_gem_object_unreference(&obj->base);
3584unlock:
3585 mutex_unlock(&dev->struct_mutex);
3586 return ret;
3587}
3588
Chris Wilsoncc98b412013-08-09 12:25:09 +01003589static bool is_pin_display(struct drm_i915_gem_object *obj)
3590{
3591 /* There are 3 sources that pin objects:
3592 * 1. The display engine (scanouts, sprites, cursors);
3593 * 2. Reservations for execbuffer;
3594 * 3. The user.
3595 *
3596 * We can ignore reservations as we hold the struct_mutex and
3597 * are only called outside of the reservation path. The user
3598 * can only increment pin_count once, and so if after
3599 * subtracting the potential reference by the user, any pin_count
3600 * remains, it must be due to another use by the display engine.
3601 */
3602 return obj->pin_count - !!obj->user_pin_count;
3603}
3604
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003605/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003606 * Prepare buffer for display plane (scanout, cursors, etc).
3607 * Can be called from an uninterruptible phase (modesetting) and allows
3608 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003609 */
3610int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003611i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3612 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003613 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003614{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003615 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003616 int ret;
3617
Chris Wilson0be73282010-12-06 14:36:27 +00003618 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003619 ret = i915_gem_object_sync(obj, pipelined);
3620 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003621 return ret;
3622 }
3623
Chris Wilsoncc98b412013-08-09 12:25:09 +01003624 /* Mark the pin_display early so that we account for the
3625 * display coherency whilst setting up the cache domains.
3626 */
3627 obj->pin_display = true;
3628
Eric Anholta7ef0642011-03-29 16:59:54 -07003629 /* The display engine is not coherent with the LLC cache on gen6. As
3630 * a result, we make sure that the pinning that is about to occur is
3631 * done with uncached PTEs. This is lowest common denominator for all
3632 * chipsets.
3633 *
3634 * However for gen6+, we could do better by using the GFDT bit instead
3635 * of uncaching, which would allow us to flush all the LLC-cached data
3636 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3637 */
Chris Wilson651d7942013-08-08 14:41:10 +01003638 ret = i915_gem_object_set_cache_level(obj,
3639 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003640 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003641 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003642
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003643 /* As the user may map the buffer once pinned in the display plane
3644 * (e.g. libkms for the bootup splash), we have to ensure that we
3645 * always use map_and_fenceable for all scanout buffers.
3646 */
Ben Widawskyc37e2202013-07-31 16:59:58 -07003647 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003648 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003649 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003650
Chris Wilson2c225692013-08-09 12:26:45 +01003651 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003652
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003653 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003654 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003655
3656 /* It should now be out of any other write domains, and we can update
3657 * the domain values for our changes.
3658 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003659 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003660 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003661
3662 trace_i915_gem_object_change_domain(obj,
3663 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003664 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003665
3666 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003667
3668err_unpin_display:
3669 obj->pin_display = is_pin_display(obj);
3670 return ret;
3671}
3672
3673void
3674i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3675{
3676 i915_gem_object_unpin(obj);
3677 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003678}
3679
Chris Wilson85345512010-11-13 09:49:11 +00003680int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003681i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003682{
Chris Wilson88241782011-01-07 17:09:48 +00003683 int ret;
3684
Chris Wilsona8198ee2011-04-13 22:04:09 +01003685 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003686 return 0;
3687
Chris Wilson0201f1e2012-07-20 12:41:01 +01003688 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003689 if (ret)
3690 return ret;
3691
Chris Wilsona8198ee2011-04-13 22:04:09 +01003692 /* Ensure that we invalidate the GPU's caches and TLBs. */
3693 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003694 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003695}
3696
Eric Anholte47c68e2008-11-14 13:35:19 -08003697/**
3698 * Moves a single object to the CPU read, and possibly write domain.
3699 *
3700 * This function returns when the move is complete, including waiting on
3701 * flushes to occur.
3702 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003703int
Chris Wilson919926a2010-11-12 13:42:53 +00003704i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003705{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003706 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003707 int ret;
3708
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003709 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3710 return 0;
3711
Chris Wilson0201f1e2012-07-20 12:41:01 +01003712 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003713 if (ret)
3714 return ret;
3715
Eric Anholte47c68e2008-11-14 13:35:19 -08003716 i915_gem_object_flush_gtt_write_domain(obj);
3717
Chris Wilson05394f32010-11-08 19:18:58 +00003718 old_write_domain = obj->base.write_domain;
3719 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003720
Eric Anholte47c68e2008-11-14 13:35:19 -08003721 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003722 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003723 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003724
Chris Wilson05394f32010-11-08 19:18:58 +00003725 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003726 }
3727
3728 /* It should now be out of any other write domains, and we can update
3729 * the domain values for our changes.
3730 */
Chris Wilson05394f32010-11-08 19:18:58 +00003731 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003732
3733 /* If we're writing through the CPU, then the GPU read domains will
3734 * need to be invalidated at next use.
3735 */
3736 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003737 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3738 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003739 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003740
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003741 trace_i915_gem_object_change_domain(obj,
3742 old_read_domains,
3743 old_write_domain);
3744
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003745 return 0;
3746}
3747
Eric Anholt673a3942008-07-30 12:06:12 -07003748/* Throttle our rendering by waiting until the ring has completed our requests
3749 * emitted over 20 msec ago.
3750 *
Eric Anholtb9624422009-06-03 07:27:35 +00003751 * Note that if we were to use the current jiffies each time around the loop,
3752 * we wouldn't escape the function with any frames outstanding if the time to
3753 * render a frame was over 20ms.
3754 *
Eric Anholt673a3942008-07-30 12:06:12 -07003755 * This should get us reasonable parallelism between CPU and GPU but also
3756 * relatively low latency when blocking on a particular request to finish.
3757 */
3758static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003759i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003760{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003761 struct drm_i915_private *dev_priv = dev->dev_private;
3762 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003763 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003764 struct drm_i915_gem_request *request;
3765 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003766 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003767 u32 seqno = 0;
3768 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003769
Daniel Vetter308887a2012-11-14 17:14:06 +01003770 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3771 if (ret)
3772 return ret;
3773
3774 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3775 if (ret)
3776 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003777
Chris Wilson1c255952010-09-26 11:03:27 +01003778 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003779 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003780 if (time_after_eq(request->emitted_jiffies, recent_enough))
3781 break;
3782
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003783 ring = request->ring;
3784 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003785 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003786 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003787 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003788
3789 if (seqno == 0)
3790 return 0;
3791
Daniel Vetterf69061b2012-12-06 09:01:42 +01003792 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003793 if (ret == 0)
3794 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003795
Eric Anholt673a3942008-07-30 12:06:12 -07003796 return ret;
3797}
3798
Eric Anholt673a3942008-07-30 12:06:12 -07003799int
Chris Wilson05394f32010-11-08 19:18:58 +00003800i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003801 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003802 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003803 bool map_and_fenceable,
3804 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003805{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003806 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003807 int ret;
3808
Chris Wilson7e81a422012-09-15 09:41:57 +01003809 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3810 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003811
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003812 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3813
3814 vma = i915_gem_obj_to_vma(obj, vm);
3815
3816 if (vma) {
3817 if ((alignment &&
3818 vma->node.start & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003819 (map_and_fenceable && !obj->map_and_fenceable)) {
3820 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003821 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003822 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003823 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003824 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003825 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003826 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003827 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003828 if (ret)
3829 return ret;
3830 }
3831 }
3832
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003833 if (!i915_gem_obj_bound(obj, vm)) {
Chris Wilson87422672012-11-21 13:04:03 +00003834 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3835
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003836 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3837 map_and_fenceable,
3838 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003839 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003840 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003841
3842 if (!dev_priv->mm.aliasing_ppgtt)
3843 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003844 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003845
Daniel Vetter74898d72012-02-15 23:50:22 +01003846 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3847 i915_gem_gtt_bind_object(obj, obj->cache_level);
3848
Chris Wilson1b502472012-04-24 15:47:30 +01003849 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003850 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003851
3852 return 0;
3853}
3854
3855void
Chris Wilson05394f32010-11-08 19:18:58 +00003856i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003857{
Chris Wilson05394f32010-11-08 19:18:58 +00003858 BUG_ON(obj->pin_count == 0);
Ben Widawsky98438772013-07-31 17:00:12 -07003859 BUG_ON(!i915_gem_obj_bound_any(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003860
Chris Wilson1b502472012-04-24 15:47:30 +01003861 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003862 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003863}
3864
3865int
3866i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003867 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003868{
3869 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003870 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003871 int ret;
3872
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003873 ret = i915_mutex_lock_interruptible(dev);
3874 if (ret)
3875 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003876
Chris Wilson05394f32010-11-08 19:18:58 +00003877 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003878 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003879 ret = -ENOENT;
3880 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003881 }
Eric Anholt673a3942008-07-30 12:06:12 -07003882
Chris Wilson05394f32010-11-08 19:18:58 +00003883 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003884 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003885 ret = -EINVAL;
3886 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003887 }
3888
Chris Wilson05394f32010-11-08 19:18:58 +00003889 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003890 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3891 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003892 ret = -EINVAL;
3893 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003894 }
3895
Chris Wilson93be8782013-01-02 10:31:22 +00003896 if (obj->user_pin_count == 0) {
Ben Widawskyc37e2202013-07-31 16:59:58 -07003897 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003898 if (ret)
3899 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003900 }
3901
Chris Wilson93be8782013-01-02 10:31:22 +00003902 obj->user_pin_count++;
3903 obj->pin_filp = file;
3904
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003905 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003906out:
Chris Wilson05394f32010-11-08 19:18:58 +00003907 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003908unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003909 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003910 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003911}
3912
3913int
3914i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003915 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003916{
3917 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003918 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003919 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003920
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003921 ret = i915_mutex_lock_interruptible(dev);
3922 if (ret)
3923 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003924
Chris Wilson05394f32010-11-08 19:18:58 +00003925 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003926 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003927 ret = -ENOENT;
3928 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003929 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003930
Chris Wilson05394f32010-11-08 19:18:58 +00003931 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003932 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3933 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003934 ret = -EINVAL;
3935 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003936 }
Chris Wilson05394f32010-11-08 19:18:58 +00003937 obj->user_pin_count--;
3938 if (obj->user_pin_count == 0) {
3939 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003940 i915_gem_object_unpin(obj);
3941 }
Eric Anholt673a3942008-07-30 12:06:12 -07003942
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003943out:
Chris Wilson05394f32010-11-08 19:18:58 +00003944 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003945unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003946 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003947 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003948}
3949
3950int
3951i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003952 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003953{
3954 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003955 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003956 int ret;
3957
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003958 ret = i915_mutex_lock_interruptible(dev);
3959 if (ret)
3960 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003961
Chris Wilson05394f32010-11-08 19:18:58 +00003962 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003963 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003964 ret = -ENOENT;
3965 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003966 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003967
Chris Wilson0be555b2010-08-04 15:36:30 +01003968 /* Count all active objects as busy, even if they are currently not used
3969 * by the gpu. Users of this interface expect objects to eventually
3970 * become non-busy without any further actions, therefore emit any
3971 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003972 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003973 ret = i915_gem_object_flush_active(obj);
3974
Chris Wilson05394f32010-11-08 19:18:58 +00003975 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003976 if (obj->ring) {
3977 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3978 args->busy |= intel_ring_flag(obj->ring) << 16;
3979 }
Eric Anholt673a3942008-07-30 12:06:12 -07003980
Chris Wilson05394f32010-11-08 19:18:58 +00003981 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003982unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003983 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003984 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003985}
3986
3987int
3988i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3989 struct drm_file *file_priv)
3990{
Akshay Joshi0206e352011-08-16 15:34:10 -04003991 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003992}
3993
Chris Wilson3ef94da2009-09-14 16:50:29 +01003994int
3995i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3996 struct drm_file *file_priv)
3997{
3998 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003999 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004000 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004001
4002 switch (args->madv) {
4003 case I915_MADV_DONTNEED:
4004 case I915_MADV_WILLNEED:
4005 break;
4006 default:
4007 return -EINVAL;
4008 }
4009
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004010 ret = i915_mutex_lock_interruptible(dev);
4011 if (ret)
4012 return ret;
4013
Chris Wilson05394f32010-11-08 19:18:58 +00004014 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004015 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004016 ret = -ENOENT;
4017 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004018 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004019
Chris Wilson05394f32010-11-08 19:18:58 +00004020 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004021 ret = -EINVAL;
4022 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004023 }
4024
Chris Wilson05394f32010-11-08 19:18:58 +00004025 if (obj->madv != __I915_MADV_PURGED)
4026 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004027
Chris Wilson6c085a72012-08-20 11:40:46 +02004028 /* if the object is no longer attached, discard its backing storage */
4029 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004030 i915_gem_object_truncate(obj);
4031
Chris Wilson05394f32010-11-08 19:18:58 +00004032 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004033
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004034out:
Chris Wilson05394f32010-11-08 19:18:58 +00004035 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004036unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004037 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004038 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004039}
4040
Chris Wilson37e680a2012-06-07 15:38:42 +01004041void i915_gem_object_init(struct drm_i915_gem_object *obj,
4042 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004043{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004044 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004045 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004046 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004047 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004048
Chris Wilson37e680a2012-06-07 15:38:42 +01004049 obj->ops = ops;
4050
Chris Wilson0327d6b2012-08-11 15:41:06 +01004051 obj->fence_reg = I915_FENCE_REG_NONE;
4052 obj->madv = I915_MADV_WILLNEED;
4053 /* Avoid an unnecessary call to unbind on the first bind. */
4054 obj->map_and_fenceable = true;
4055
4056 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4057}
4058
Chris Wilson37e680a2012-06-07 15:38:42 +01004059static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4060 .get_pages = i915_gem_object_get_pages_gtt,
4061 .put_pages = i915_gem_object_put_pages_gtt,
4062};
4063
Chris Wilson05394f32010-11-08 19:18:58 +00004064struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4065 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004066{
Daniel Vetterc397b902010-04-09 19:05:07 +00004067 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004068 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004069 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004070
Chris Wilson42dcedd2012-11-15 11:32:30 +00004071 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004072 if (obj == NULL)
4073 return NULL;
4074
4075 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004076 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004077 return NULL;
4078 }
4079
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004080 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4081 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4082 /* 965gm cannot relocate objects above 4GiB. */
4083 mask &= ~__GFP_HIGHMEM;
4084 mask |= __GFP_DMA32;
4085 }
4086
Al Viro496ad9a2013-01-23 17:07:38 -05004087 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004088 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004089
Chris Wilson37e680a2012-06-07 15:38:42 +01004090 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004091
Daniel Vetterc397b902010-04-09 19:05:07 +00004092 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4093 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4094
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004095 if (HAS_LLC(dev)) {
4096 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004097 * cache) for about a 10% performance improvement
4098 * compared to uncached. Graphics requests other than
4099 * display scanout are coherent with the CPU in
4100 * accessing this cache. This means in this mode we
4101 * don't need to clflush on the CPU side, and on the
4102 * GPU side we only need to flush internal caches to
4103 * get data visible to the CPU.
4104 *
4105 * However, we maintain the display planes as UC, and so
4106 * need to rebind when first used as such.
4107 */
4108 obj->cache_level = I915_CACHE_LLC;
4109 } else
4110 obj->cache_level = I915_CACHE_NONE;
4111
Daniel Vetterd861e332013-07-24 23:25:03 +02004112 trace_i915_gem_object_create(obj);
4113
Chris Wilson05394f32010-11-08 19:18:58 +00004114 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004115}
4116
Eric Anholt673a3942008-07-30 12:06:12 -07004117int i915_gem_init_object(struct drm_gem_object *obj)
4118{
Daniel Vetterc397b902010-04-09 19:05:07 +00004119 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004120
Eric Anholt673a3942008-07-30 12:06:12 -07004121 return 0;
4122}
4123
Chris Wilson1488fc02012-04-24 15:47:31 +01004124void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004125{
Chris Wilson1488fc02012-04-24 15:47:31 +01004126 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004127 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004128 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004129 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004130
Chris Wilson26e12f82011-03-20 11:20:19 +00004131 trace_i915_gem_object_destroy(obj);
4132
Chris Wilson1488fc02012-04-24 15:47:31 +01004133 if (obj->phys_obj)
4134 i915_gem_detach_phys_object(dev, obj);
4135
4136 obj->pin_count = 0;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004137 /* NB: 0 or 1 elements */
4138 WARN_ON(!list_empty(&obj->vma_list) &&
4139 !list_is_singular(&obj->vma_list));
4140 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4141 int ret = i915_vma_unbind(vma);
4142 if (WARN_ON(ret == -ERESTARTSYS)) {
4143 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004144
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004145 was_interruptible = dev_priv->mm.interruptible;
4146 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004147
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004148 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004149
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004150 dev_priv->mm.interruptible = was_interruptible;
4151 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004152 }
4153
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004154 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4155 * before progressing. */
4156 if (obj->stolen)
4157 i915_gem_object_unpin_pages(obj);
4158
Ben Widawsky401c29f2013-05-31 11:28:47 -07004159 if (WARN_ON(obj->pages_pin_count))
4160 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004161 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004162 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004163 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004164
Chris Wilson9da3da62012-06-01 15:20:22 +01004165 BUG_ON(obj->pages);
4166
Chris Wilson2f745ad2012-09-04 21:02:58 +01004167 if (obj->base.import_attach)
4168 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004169
Chris Wilson05394f32010-11-08 19:18:58 +00004170 drm_gem_object_release(&obj->base);
4171 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004172
Chris Wilson05394f32010-11-08 19:18:58 +00004173 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004174 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004175}
4176
Daniel Vettere656a6c2013-08-14 14:14:04 +02004177struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004178 struct i915_address_space *vm)
4179{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004180 struct i915_vma *vma;
4181 list_for_each_entry(vma, &obj->vma_list, vma_link)
4182 if (vma->vm == vm)
4183 return vma;
4184
4185 return NULL;
4186}
4187
4188static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
4189 struct i915_address_space *vm)
4190{
Ben Widawsky2f633152013-07-17 12:19:03 -07004191 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4192 if (vma == NULL)
4193 return ERR_PTR(-ENOMEM);
4194
4195 INIT_LIST_HEAD(&vma->vma_link);
Ben Widawskyca191b12013-07-31 17:00:14 -07004196 INIT_LIST_HEAD(&vma->mm_list);
Ben Widawsky82a55ad2013-08-14 11:38:34 +02004197 INIT_LIST_HEAD(&vma->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07004198 vma->vm = vm;
4199 vma->obj = obj;
4200
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004201 /* Keep GGTT vmas first to make debug easier */
4202 if (i915_is_ggtt(vm))
4203 list_add(&vma->vma_link, &obj->vma_list);
4204 else
4205 list_add_tail(&vma->vma_link, &obj->vma_list);
4206
Ben Widawsky2f633152013-07-17 12:19:03 -07004207 return vma;
4208}
4209
Daniel Vettere656a6c2013-08-14 14:14:04 +02004210struct i915_vma *
4211i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
4212 struct i915_address_space *vm)
4213{
4214 struct i915_vma *vma;
4215
4216 vma = i915_gem_obj_to_vma(obj, vm);
4217 if (!vma)
4218 vma = __i915_gem_vma_create(obj, vm);
4219
4220 return vma;
4221}
4222
Ben Widawsky2f633152013-07-17 12:19:03 -07004223void i915_gem_vma_destroy(struct i915_vma *vma)
4224{
4225 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004226
4227 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4228 if (!list_empty(&vma->exec_list))
4229 return;
4230
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004231 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004232
Ben Widawsky2f633152013-07-17 12:19:03 -07004233 kfree(vma);
4234}
4235
Jesse Barnes5669fca2009-02-17 15:13:31 -08004236int
Eric Anholt673a3942008-07-30 12:06:12 -07004237i915_gem_idle(struct drm_device *dev)
4238{
4239 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004240 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004241
Chris Wilsonf7403342013-09-13 23:57:04 +01004242 if (dev_priv->ums.mm_suspended)
Eric Anholt673a3942008-07-30 12:06:12 -07004243 return 0;
4244
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004245 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004246 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004247 return ret;
Chris Wilsonf7403342013-09-13 23:57:04 +01004248
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004249 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004250
Chris Wilson29105cc2010-01-07 10:39:13 +00004251 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004252 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004253 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004254
Daniel Vetter99584db2012-11-14 17:14:04 +01004255 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004256
4257 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004258 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004259
Chris Wilson29105cc2010-01-07 10:39:13 +00004260 /* Cancel the retire work handler, which should be idle now. */
4261 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4262
Eric Anholt673a3942008-07-30 12:06:12 -07004263 return 0;
4264}
4265
Ben Widawskyc3787e22013-09-17 21:12:44 -07004266int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004267{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004268 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004269 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004270 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4271 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004272 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004273
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004274 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004275 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004276
Ben Widawskyc3787e22013-09-17 21:12:44 -07004277 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4278 if (ret)
4279 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004280
Ben Widawskyc3787e22013-09-17 21:12:44 -07004281 /*
4282 * Note: We do not worry about the concurrent register cacheline hang
4283 * here because no other code should access these registers other than
4284 * at initialization time.
4285 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004286 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004287 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4288 intel_ring_emit(ring, reg_base + i);
4289 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004290 }
4291
Ben Widawskyc3787e22013-09-17 21:12:44 -07004292 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004293
Ben Widawskyc3787e22013-09-17 21:12:44 -07004294 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004295}
4296
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004297void i915_gem_init_swizzling(struct drm_device *dev)
4298{
4299 drm_i915_private_t *dev_priv = dev->dev_private;
4300
Daniel Vetter11782b02012-01-31 16:47:55 +01004301 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004302 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4303 return;
4304
4305 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4306 DISP_TILE_SURFACE_SWIZZLING);
4307
Daniel Vetter11782b02012-01-31 16:47:55 +01004308 if (IS_GEN5(dev))
4309 return;
4310
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004311 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4312 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004313 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004314 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004315 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004316 else
4317 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004318}
Daniel Vettere21af882012-02-09 20:53:27 +01004319
Chris Wilson67b1b572012-07-05 23:49:40 +01004320static bool
4321intel_enable_blt(struct drm_device *dev)
4322{
4323 if (!HAS_BLT(dev))
4324 return false;
4325
4326 /* The blitter was dysfunctional on early prototypes */
4327 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4328 DRM_INFO("BLT not supported on this pre-production hardware;"
4329 " graphics performance will be degraded.\n");
4330 return false;
4331 }
4332
4333 return true;
4334}
4335
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004336static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004337{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004338 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004339 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004340
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004341 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004342 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004343 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004344
4345 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004346 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004347 if (ret)
4348 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004349 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004350
Chris Wilson67b1b572012-07-05 23:49:40 +01004351 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004352 ret = intel_init_blt_ring_buffer(dev);
4353 if (ret)
4354 goto cleanup_bsd_ring;
4355 }
4356
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004357 if (HAS_VEBOX(dev)) {
4358 ret = intel_init_vebox_ring_buffer(dev);
4359 if (ret)
4360 goto cleanup_blt_ring;
4361 }
4362
4363
Mika Kuoppala99433932013-01-22 14:12:17 +02004364 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4365 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004366 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004367
4368 return 0;
4369
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004370cleanup_vebox_ring:
4371 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004372cleanup_blt_ring:
4373 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4374cleanup_bsd_ring:
4375 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4376cleanup_render_ring:
4377 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4378
4379 return ret;
4380}
4381
4382int
4383i915_gem_init_hw(struct drm_device *dev)
4384{
4385 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004386 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004387
4388 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4389 return -EIO;
4390
Ben Widawsky59124502013-07-04 11:02:05 -07004391 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004392 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004393
Rodrigo Vivi94353732013-08-28 16:45:46 -03004394 if (IS_HSW_GT3(dev))
4395 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_ENABLED);
4396 else
4397 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_DISABLED);
4398
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004399 if (HAS_PCH_NOP(dev)) {
4400 u32 temp = I915_READ(GEN7_MSG_CTL);
4401 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4402 I915_WRITE(GEN7_MSG_CTL, temp);
4403 }
4404
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004405 i915_gem_init_swizzling(dev);
4406
4407 ret = i915_gem_init_rings(dev);
4408 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004409 return ret;
4410
Ben Widawskyc3787e22013-09-17 21:12:44 -07004411 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4412 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4413
Ben Widawsky254f9652012-06-04 14:42:42 -07004414 /*
4415 * XXX: There was some w/a described somewhere suggesting loading
4416 * contexts before PPGTT.
4417 */
4418 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004419 if (dev_priv->mm.aliasing_ppgtt) {
4420 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4421 if (ret) {
4422 i915_gem_cleanup_aliasing_ppgtt(dev);
4423 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4424 }
4425 }
Daniel Vettere21af882012-02-09 20:53:27 +01004426
Chris Wilson68f95ba2010-05-27 13:18:22 +01004427 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004428}
4429
Chris Wilson1070a422012-04-24 15:47:41 +01004430int i915_gem_init(struct drm_device *dev)
4431{
4432 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004433 int ret;
4434
Chris Wilson1070a422012-04-24 15:47:41 +01004435 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004436
4437 if (IS_VALLEYVIEW(dev)) {
4438 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4439 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4440 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4441 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4442 }
4443
Ben Widawskyd7e50082012-12-18 10:31:25 -08004444 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004445
Chris Wilson1070a422012-04-24 15:47:41 +01004446 ret = i915_gem_init_hw(dev);
4447 mutex_unlock(&dev->struct_mutex);
4448 if (ret) {
4449 i915_gem_cleanup_aliasing_ppgtt(dev);
4450 return ret;
4451 }
4452
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004453 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4454 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4455 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004456 return 0;
4457}
4458
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004459void
4460i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4461{
4462 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004463 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004464 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004465
Chris Wilsonb4519512012-05-11 14:29:30 +01004466 for_each_ring(ring, dev_priv, i)
4467 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004468}
4469
4470int
Eric Anholt673a3942008-07-30 12:06:12 -07004471i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4472 struct drm_file *file_priv)
4473{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004474 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004475 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004476
Jesse Barnes79e53942008-11-07 14:24:08 -08004477 if (drm_core_check_feature(dev, DRIVER_MODESET))
4478 return 0;
4479
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004480 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004481 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004482 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004483 }
4484
Eric Anholt673a3942008-07-30 12:06:12 -07004485 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004486 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004487
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004488 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004489 if (ret != 0) {
4490 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004491 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004492 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004493
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004494 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004495 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004496
Chris Wilson5f353082010-06-07 14:03:03 +01004497 ret = drm_irq_install(dev);
4498 if (ret)
4499 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004500
Eric Anholt673a3942008-07-30 12:06:12 -07004501 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004502
4503cleanup_ringbuffer:
4504 mutex_lock(&dev->struct_mutex);
4505 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004506 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004507 mutex_unlock(&dev->struct_mutex);
4508
4509 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004510}
4511
4512int
4513i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4514 struct drm_file *file_priv)
4515{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 int ret;
4518
Jesse Barnes79e53942008-11-07 14:24:08 -08004519 if (drm_core_check_feature(dev, DRIVER_MODESET))
4520 return 0;
4521
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004522 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004523
4524 mutex_lock(&dev->struct_mutex);
4525 ret = i915_gem_idle(dev);
4526
4527 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4528 * We need to replace this with a semaphore, or something.
4529 * And not confound ums.mm_suspended!
4530 */
4531 if (ret != 0)
4532 dev_priv->ums.mm_suspended = 1;
4533 mutex_unlock(&dev->struct_mutex);
4534
4535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004536}
4537
4538void
4539i915_gem_lastclose(struct drm_device *dev)
4540{
4541 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004542
Eric Anholte806b492009-01-22 09:56:58 -08004543 if (drm_core_check_feature(dev, DRIVER_MODESET))
4544 return;
4545
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004546 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004547 ret = i915_gem_idle(dev);
4548 if (ret)
4549 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004550 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004551}
4552
Chris Wilson64193402010-10-24 12:38:05 +01004553static void
4554init_ring_lists(struct intel_ring_buffer *ring)
4555{
4556 INIT_LIST_HEAD(&ring->active_list);
4557 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004558}
4559
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004560static void i915_init_vm(struct drm_i915_private *dev_priv,
4561 struct i915_address_space *vm)
4562{
4563 vm->dev = dev_priv->dev;
4564 INIT_LIST_HEAD(&vm->active_list);
4565 INIT_LIST_HEAD(&vm->inactive_list);
4566 INIT_LIST_HEAD(&vm->global_link);
4567 list_add(&vm->global_link, &dev_priv->vm_list);
4568}
4569
Eric Anholt673a3942008-07-30 12:06:12 -07004570void
4571i915_gem_load(struct drm_device *dev)
4572{
4573 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004574 int i;
4575
4576 dev_priv->slab =
4577 kmem_cache_create("i915_gem_object",
4578 sizeof(struct drm_i915_gem_object), 0,
4579 SLAB_HWCACHE_ALIGN,
4580 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004581
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004582 INIT_LIST_HEAD(&dev_priv->vm_list);
4583 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4584
Ben Widawskya33afea2013-09-17 21:12:45 -07004585 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004586 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4587 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004588 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004589 for (i = 0; i < I915_NUM_RINGS; i++)
4590 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004591 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004592 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004593 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4594 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004595 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004596
Dave Airlie94400122010-07-20 13:15:31 +10004597 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4598 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004599 I915_WRITE(MI_ARB_STATE,
4600 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004601 }
4602
Chris Wilson72bfa192010-12-19 11:42:05 +00004603 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4604
Jesse Barnesde151cf2008-11-12 10:03:55 -08004605 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004606 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4607 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004608
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004609 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4610 dev_priv->num_fence_regs = 32;
4611 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004612 dev_priv->num_fence_regs = 16;
4613 else
4614 dev_priv->num_fence_regs = 8;
4615
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004616 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004617 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4618 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004619
Eric Anholt673a3942008-07-30 12:06:12 -07004620 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004621 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004622
Chris Wilsonce453d82011-02-21 14:43:56 +00004623 dev_priv->mm.interruptible = true;
4624
Dave Chinner7dc19d52013-08-28 10:18:11 +10004625 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4626 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004627 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4628 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004629}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004630
4631/*
4632 * Create a physically contiguous memory object for this object
4633 * e.g. for cursor + overlay regs
4634 */
Chris Wilson995b6762010-08-20 13:23:26 +01004635static int i915_gem_init_phys_object(struct drm_device *dev,
4636 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004637{
4638 drm_i915_private_t *dev_priv = dev->dev_private;
4639 struct drm_i915_gem_phys_object *phys_obj;
4640 int ret;
4641
4642 if (dev_priv->mm.phys_objs[id - 1] || !size)
4643 return 0;
4644
Daniel Vetterb14c5672013-09-19 12:18:32 +02004645 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004646 if (!phys_obj)
4647 return -ENOMEM;
4648
4649 phys_obj->id = id;
4650
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004651 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004652 if (!phys_obj->handle) {
4653 ret = -ENOMEM;
4654 goto kfree_obj;
4655 }
4656#ifdef CONFIG_X86
4657 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4658#endif
4659
4660 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4661
4662 return 0;
4663kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004664 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004665 return ret;
4666}
4667
Chris Wilson995b6762010-08-20 13:23:26 +01004668static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004669{
4670 drm_i915_private_t *dev_priv = dev->dev_private;
4671 struct drm_i915_gem_phys_object *phys_obj;
4672
4673 if (!dev_priv->mm.phys_objs[id - 1])
4674 return;
4675
4676 phys_obj = dev_priv->mm.phys_objs[id - 1];
4677 if (phys_obj->cur_obj) {
4678 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4679 }
4680
4681#ifdef CONFIG_X86
4682 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4683#endif
4684 drm_pci_free(dev, phys_obj->handle);
4685 kfree(phys_obj);
4686 dev_priv->mm.phys_objs[id - 1] = NULL;
4687}
4688
4689void i915_gem_free_all_phys_object(struct drm_device *dev)
4690{
4691 int i;
4692
Dave Airlie260883c2009-01-22 17:58:49 +10004693 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004694 i915_gem_free_phys_object(dev, i);
4695}
4696
4697void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004698 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004699{
Al Viro496ad9a2013-01-23 17:07:38 -05004700 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004701 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004702 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004703 int page_count;
4704
Chris Wilson05394f32010-11-08 19:18:58 +00004705 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004706 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004707 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004708
Chris Wilson05394f32010-11-08 19:18:58 +00004709 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004710 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004711 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004712 if (!IS_ERR(page)) {
4713 char *dst = kmap_atomic(page);
4714 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4715 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004716
Chris Wilsone5281cc2010-10-28 13:45:36 +01004717 drm_clflush_pages(&page, 1);
4718
4719 set_page_dirty(page);
4720 mark_page_accessed(page);
4721 page_cache_release(page);
4722 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004723 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004724 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004725
Chris Wilson05394f32010-11-08 19:18:58 +00004726 obj->phys_obj->cur_obj = NULL;
4727 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004728}
4729
4730int
4731i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004732 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004733 int id,
4734 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004735{
Al Viro496ad9a2013-01-23 17:07:38 -05004736 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004737 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004738 int ret = 0;
4739 int page_count;
4740 int i;
4741
4742 if (id > I915_MAX_PHYS_OBJECT)
4743 return -EINVAL;
4744
Chris Wilson05394f32010-11-08 19:18:58 +00004745 if (obj->phys_obj) {
4746 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004747 return 0;
4748 i915_gem_detach_phys_object(dev, obj);
4749 }
4750
Dave Airlie71acb5e2008-12-30 20:31:46 +10004751 /* create a new object */
4752 if (!dev_priv->mm.phys_objs[id - 1]) {
4753 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004754 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004755 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004756 DRM_ERROR("failed to init phys object %d size: %zu\n",
4757 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004758 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004759 }
4760 }
4761
4762 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004763 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4764 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004765
Chris Wilson05394f32010-11-08 19:18:58 +00004766 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004767
4768 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004769 struct page *page;
4770 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004771
Hugh Dickins5949eac2011-06-27 16:18:18 -07004772 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004773 if (IS_ERR(page))
4774 return PTR_ERR(page);
4775
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004776 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004777 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004778 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004779 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004780
4781 mark_page_accessed(page);
4782 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004783 }
4784
4785 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004786}
4787
4788static int
Chris Wilson05394f32010-11-08 19:18:58 +00004789i915_gem_phys_pwrite(struct drm_device *dev,
4790 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004791 struct drm_i915_gem_pwrite *args,
4792 struct drm_file *file_priv)
4793{
Chris Wilson05394f32010-11-08 19:18:58 +00004794 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004795 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004796
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004797 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4798 unsigned long unwritten;
4799
4800 /* The physical object once assigned is fixed for the lifetime
4801 * of the obj, so we can safely drop the lock and continue
4802 * to access vaddr.
4803 */
4804 mutex_unlock(&dev->struct_mutex);
4805 unwritten = copy_from_user(vaddr, user_data, args->size);
4806 mutex_lock(&dev->struct_mutex);
4807 if (unwritten)
4808 return -EFAULT;
4809 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004810
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004811 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004812 return 0;
4813}
Eric Anholtb9624422009-06-03 07:27:35 +00004814
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004815void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004816{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004817 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004818
4819 /* Clean up our request list when the client is going away, so that
4820 * later retire_requests won't dereference our soon-to-be-gone
4821 * file_priv.
4822 */
Chris Wilson1c255952010-09-26 11:03:27 +01004823 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004824 while (!list_empty(&file_priv->mm.request_list)) {
4825 struct drm_i915_gem_request *request;
4826
4827 request = list_first_entry(&file_priv->mm.request_list,
4828 struct drm_i915_gem_request,
4829 client_list);
4830 list_del(&request->client_list);
4831 request->file_priv = NULL;
4832 }
Chris Wilson1c255952010-09-26 11:03:27 +01004833 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004834}
Chris Wilson31169712009-09-14 16:50:28 +01004835
Chris Wilson57745062012-11-21 13:04:04 +00004836static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4837{
4838 if (!mutex_is_locked(mutex))
4839 return false;
4840
4841#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4842 return mutex->owner == task;
4843#else
4844 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4845 return false;
4846#endif
4847}
4848
Dave Chinner7dc19d52013-08-28 10:18:11 +10004849static unsigned long
4850i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004851{
Chris Wilson17250b72010-10-28 12:51:39 +01004852 struct drm_i915_private *dev_priv =
4853 container_of(shrinker,
4854 struct drm_i915_private,
4855 mm.inactive_shrinker);
4856 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004857 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004858 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004859 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004860
Chris Wilson57745062012-11-21 13:04:04 +00004861 if (!mutex_trylock(&dev->struct_mutex)) {
4862 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004863 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004864
Daniel Vetter677feac2012-12-19 14:33:45 +01004865 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004866 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004867
Chris Wilson57745062012-11-21 13:04:04 +00004868 unlock = false;
4869 }
Chris Wilson31169712009-09-14 16:50:28 +01004870
Dave Chinner7dc19d52013-08-28 10:18:11 +10004871 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004872 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004873 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004874 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004875
4876 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4877 if (obj->active)
4878 continue;
4879
Chris Wilsona5570172012-09-04 21:02:54 +01004880 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004881 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004882 }
Chris Wilson31169712009-09-14 16:50:28 +01004883
Chris Wilson57745062012-11-21 13:04:04 +00004884 if (unlock)
4885 mutex_unlock(&dev->struct_mutex);
Dave Chinner7dc19d52013-08-28 10:18:11 +10004886 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004887}
Ben Widawskya70a3142013-07-31 16:59:56 -07004888
4889/* All the new VM stuff */
4890unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4891 struct i915_address_space *vm)
4892{
4893 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4894 struct i915_vma *vma;
4895
4896 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4897 vm = &dev_priv->gtt.base;
4898
4899 BUG_ON(list_empty(&o->vma_list));
4900 list_for_each_entry(vma, &o->vma_list, vma_link) {
4901 if (vma->vm == vm)
4902 return vma->node.start;
4903
4904 }
4905 return -1;
4906}
4907
4908bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4909 struct i915_address_space *vm)
4910{
4911 struct i915_vma *vma;
4912
4913 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004914 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004915 return true;
4916
4917 return false;
4918}
4919
4920bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4921{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004922 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004923
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004924 list_for_each_entry(vma, &o->vma_list, vma_link)
4925 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004926 return true;
4927
4928 return false;
4929}
4930
4931unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4932 struct i915_address_space *vm)
4933{
4934 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4935 struct i915_vma *vma;
4936
4937 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4938 vm = &dev_priv->gtt.base;
4939
4940 BUG_ON(list_empty(&o->vma_list));
4941
4942 list_for_each_entry(vma, &o->vma_list, vma_link)
4943 if (vma->vm == vm)
4944 return vma->node.size;
4945
4946 return 0;
4947}
4948
Dave Chinner7dc19d52013-08-28 10:18:11 +10004949static unsigned long
4950i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
4951{
4952 struct drm_i915_private *dev_priv =
4953 container_of(shrinker,
4954 struct drm_i915_private,
4955 mm.inactive_shrinker);
4956 struct drm_device *dev = dev_priv->dev;
4957 int nr_to_scan = sc->nr_to_scan;
4958 unsigned long freed;
4959 bool unlock = true;
4960
4961 if (!mutex_trylock(&dev->struct_mutex)) {
4962 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004963 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004964
4965 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004966 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004967
4968 unlock = false;
4969 }
4970
4971 freed = i915_gem_purge(dev_priv, nr_to_scan);
4972 if (freed < nr_to_scan)
4973 freed += __i915_gem_shrink(dev_priv, nr_to_scan,
4974 false);
4975 if (freed < nr_to_scan)
4976 freed += i915_gem_shrink_all(dev_priv);
4977
4978 if (unlock)
4979 mutex_unlock(&dev->struct_mutex);
4980 return freed;
4981}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004982
4983struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
4984{
4985 struct i915_vma *vma;
4986
4987 if (WARN_ON(list_empty(&obj->vma_list)))
4988 return NULL;
4989
4990 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
4991 if (WARN_ON(vma->vm != obj_to_ggtt(obj)))
4992 return NULL;
4993
4994 return vma;
4995}