blob: af3bbe82fd48992cfd979711925fa4e5c784054f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/**
2 * \file radeon_drv.c
3 * ATI Radeon driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "radeon_drv.h"
35
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drm_pciids.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Dave Airlie10ebc0b2012-09-17 14:40:31 +100039#include <linux/pm_runtime.h>
40#include <linux/vga_switcheroo.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020041#include <drm/drm_gem.h>
Daniel Vetter44adece2016-08-10 18:52:34 +020042#include <drm/drm_fb_helper.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020043
Dave Airlie10ebc0b2012-09-17 14:40:31 +100044#include "drm_crtc_helper.h"
Oded Gabbaye28740e2014-07-15 13:53:32 +030045#include "radeon_kfd.h"
46
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047/*
48 * KMS wrapper.
Dave Airlie0de1a572010-03-01 16:32:15 +100049 * - 2.0.0 - initial interface
50 * - 2.1.0 - add square tiling interface
Alex Deucherfdb43522010-03-26 15:24:14 -040051 * - 2.2.0 - add r6xx/r7xx const buffer support
Marek Olšákcae94b02010-02-21 21:24:15 +010052 * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
Jerome Glissebc35afd2010-05-12 18:01:13 +020053 * - 2.4.0 - add crtc id query
Alex Deucher148a03b2010-06-03 19:00:03 -040054 * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
Dave Airlieab9e1f52010-07-13 11:11:11 +100055 * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
Alex Deucher71901cc2010-10-21 13:45:30 -040056 * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
Alex Deucher58bbf012011-01-24 17:14:26 -050057 * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
Dave Airlie486af182011-03-01 14:32:27 +100058 * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
Alex Deucherb8709892011-07-27 04:17:25 +000059 * 2.10.0 - fusion 2D tiling
60 * 2.11.0 - backend map, initial compute support for the CS checker
Marek Olšáke70f2242011-10-25 01:38:45 +020061 * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
Marek Olšákdd220a02012-01-27 12:17:59 -050062 * 2.13.0 - virtual memory support, streamout
Jerome Glisse285484e2011-12-16 17:03:42 -050063 * 2.14.0 - add evergreen tiling informations
Tom Stellard609c1e12012-03-20 17:17:55 -040064 * 2.15.0 - add max_pipes query
Jerome Glissed2609872012-06-09 10:57:41 -040065 * 2.16.0 - fix evergreen 2D tiled surface calculation
Alex Deucher7c77bf22012-06-14 22:06:37 +020066 * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
Marek Olšák0f457e42012-07-29 16:24:57 +020067 * 2.18.0 - r600-eg: allow "invalid" DB formats
Marek Olšákb51ad122012-08-09 16:34:16 +020068 * 2.19.0 - r600-eg: MSAA textures
Marek Olšák6759a0a2012-08-09 16:34:17 +020069 * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
Marek Olšákc116cc92012-08-19 02:22:09 +020070 * 2.21.0 - r600-r700: FMASK and CMASK
Marek Olšák523885d2012-08-24 14:27:36 +020071 * 2.22.0 - r600 only: RESOLVE_BOX allowed
Marek Olšák46fc8782012-09-25 01:45:33 +020072 * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
Marek Olšák61051af2012-09-25 03:34:01 +020073 * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
Alex Deucher71bfe912012-12-07 20:00:30 -050074 * 2.25.0 - eg+: new info request for num SE and num SH
Jerome Glisse4ac05332012-12-13 12:08:11 -050075 * 2.26.0 - r600-eg: fix htile size computation
Alex Deucher8696e332012-12-13 18:57:07 -050076 * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
Jerome Glisse4613ca12012-12-19 12:26:45 -050077 * 2.28.0 - r600-eg: Add MEM_WRITE packet support
Marek Olšákc18b1172013-01-12 04:19:37 +010078 * 2.29.0 - R500 FP16 color clear registers
Marek Olšák774c3892013-03-01 13:40:31 +010079 * 2.30.0 - fix for FMASK texturing
Samuel Lia0a53aa2013-04-08 17:25:47 -040080 * 2.31.0 - Add fastfb support for rs690
Christian König902aaef2013-04-09 10:35:42 -040081 * 2.32.0 - new info request for rings working
Jerome Glisse64d7b8b2013-04-09 11:17:08 -040082 * 2.33.0 - Add SI tiling mode array query
Alex Deucher39aee492013-04-10 13:41:25 -040083 * 2.34.0 - Add CIK tiling mode array query
Michel Dänzer32f79a82013-11-18 18:26:00 +090084 * 2.35.0 - Add CIK macrotile mode array query
Alex Deucher9482d0d2013-12-23 11:31:44 -050085 * 2.36.0 - Fix CIK DCE tiling setup
Dave Airlie7c4c62a2014-01-30 14:11:12 +100086 * 2.37.0 - allow GS ring setup on r6xx/r7xx
Marek Olšák020ff542014-03-22 16:20:43 +010087 * 2.38.0 - RADEON_GEM_OP (GET_INITIAL_DOMAIN, SET_INITIAL_DOMAIN),
88 * CIK: 1D and linear tiling modes contain valid PIPE_CONFIG
Alex Deucher65fcf662014-06-02 16:13:21 -040089 * 2.39.0 - Add INFO query for number of active CUs
Michel Dänzer72a99872014-07-31 18:43:49 +090090 * 2.40.0 - Add RADEON_GEM_GTT_WC/UC, flush HDP cache before submitting
Michel Dänzer897eba82014-09-17 16:25:55 +090091 * CS to GPU on >= r600
Glenn Kennard16613742014-12-13 03:32:37 +010092 * 2.41.0 - evergreen/cayman: Add SET_BASE/DRAW_INDIRECT command parsing support
Leo Liu1957d6b2015-03-31 11:19:50 -040093 * 2.42.0 - Add VCE/VUI (Video Usability Information) support
Marek Olšák72b90762015-04-29 19:40:33 +020094 * 2.43.0 - RADEON_INFO_GPU_RESET_COUNTER
Dave Airlie8c4f2bb2016-04-07 06:50:25 +100095 * 2.44.0 - SET_APPEND_CNT packet3 support
Bas Nieuwenhuizen3d02b7f2016-04-15 02:47:49 +020096 * 2.45.0 - Allow setting shader registers using DMA/COPY packet3 on SI
Edmondo Tommasina662ce7b2016-05-31 01:11:14 +020097 * 2.46.0 - Add PFP_SYNC_ME support on evergreen
Alex Deucher4d6bdba2016-08-22 18:03:22 -040098 * 2.47.0 - Add UVD_NO_OP register support
Marek Olšák113d0f92016-10-10 13:23:25 +020099 * 2.48.0 - TA_CS_BC_BASE_ADDR allowed on SI
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100 */
101#define KMS_DRIVER_MAJOR 2
Marek Olšák113d0f92016-10-10 13:23:25 +0200102#define KMS_DRIVER_MINOR 48
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103#define KMS_DRIVER_PATCHLEVEL 0
104int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -0200105void radeon_driver_unload_kms(struct drm_device *dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106void radeon_driver_lastclose_kms(struct drm_device *dev);
107int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
108void radeon_driver_postclose_kms(struct drm_device *dev,
109 struct drm_file *file_priv);
110void radeon_driver_preclose_kms(struct drm_device *dev,
111 struct drm_file *file_priv);
Jérome Glisse274ad652016-03-18 16:58:39 +0100112int radeon_suspend_kms(struct drm_device *dev, bool suspend,
113 bool fbcon, bool freeze);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000114int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +0200115u32 radeon_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
116int radeon_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
117void radeon_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
118int radeon_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Mario Kleinerf5a80202010-10-23 04:42:17 +0200119 int *max_error,
120 struct timeval *vblank_time,
121 unsigned flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
123int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
124void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
Daniel Vettere9f0d762013-12-11 11:34:42 +0100125irqreturn_t radeon_driver_irq_handler_kms(int irq, void *arg);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200126void radeon_gem_object_free(struct drm_gem_object *obj);
Jerome Glisse721604a2012-01-05 22:11:05 -0500127int radeon_gem_object_open(struct drm_gem_object *obj,
128 struct drm_file *file_priv);
129void radeon_gem_object_close(struct drm_gem_object *obj,
130 struct drm_file *file_priv);
Christian Königf72a113a2014-08-07 09:36:00 +0200131struct dma_buf *radeon_gem_prime_export(struct drm_device *dev,
132 struct drm_gem_object *gobj,
133 int flags);
Thierry Reding88e72712015-09-24 18:35:31 +0200134extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int crtc,
135 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300136 ktime_t *stime, ktime_t *etime,
137 const struct drm_display_mode *mode);
Alex Deucher90c4cde2014-04-10 22:29:01 -0400138extern bool radeon_is_px(struct drm_device *dev);
Rob Clarkbaa70942013-08-02 13:27:49 -0400139extern const struct drm_ioctl_desc radeon_ioctls_kms[];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140extern int radeon_max_kms_ioctl;
141int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
Dave Airlieff72145b2011-02-07 12:16:14 +1000142int radeon_mode_dumb_mmap(struct drm_file *filp,
143 struct drm_device *dev,
144 uint32_t handle, uint64_t *offset_p);
145int radeon_mode_dumb_create(struct drm_file *file_priv,
146 struct drm_device *dev,
147 struct drm_mode_create_dumb *args);
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000148struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
149struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100150 struct dma_buf_attachment *,
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000151 struct sg_table *sg);
152int radeon_gem_prime_pin(struct drm_gem_object *obj);
Maarten Lankhorst280cf212013-06-27 13:38:18 +0200153void radeon_gem_prime_unpin(struct drm_gem_object *obj);
Maarten Lankhorst3aac4502014-07-01 12:57:26 +0200154struct reservation_object *radeon_gem_prime_res_obj(struct drm_gem_object *);
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000155void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
156void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Christian König14adc892013-01-21 13:58:46 +0100157extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
158 unsigned long arg);
Dave Airlieff72145b2011-02-07 12:16:14 +1000159
Christian König14adc892013-01-21 13:58:46 +0100160/* atpx handler */
161#if defined(CONFIG_VGA_SWITCHEROO)
162void radeon_register_atpx_handler(void);
163void radeon_unregister_atpx_handler(void);
Alex Deuchere1052b32016-06-01 15:05:05 -0400164bool radeon_has_atpx_dgpu_power_cntl(void);
Alex Deucherb8c9fd52016-06-02 09:24:53 -0400165bool radeon_is_atpx_hybrid(void);
Christian König14adc892013-01-21 13:58:46 +0100166#else
167static inline void radeon_register_atpx_handler(void) {}
168static inline void radeon_unregister_atpx_handler(void) {}
Alex Deuchere1052b32016-06-01 15:05:05 -0400169static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucherb8c9fd52016-06-02 09:24:53 -0400170static inline bool radeon_is_atpx_hybrid(void) { return false; }
Christian König14adc892013-01-21 13:58:46 +0100171#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Dave Airlie689b9d72005-09-30 17:09:07 +1000173int radeon_no_wb;
Dave Airliee9ced8e2013-05-15 01:23:36 +0000174int radeon_modeset = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175int radeon_dynclks = -1;
176int radeon_r4xx_atom = 0;
177int radeon_agpmode = 0;
178int radeon_vram_limit = 0;
Alex Deucheredcd26e2013-07-05 17:16:51 -0400179int radeon_gart_size = -1; /* auto */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180int radeon_benchmarking = 0;
Michel Dänzerecc0b322009-07-21 11:23:57 +0200181int radeon_testing = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182int radeon_connector_table = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000183int radeon_tv = 1;
Alex Deucher108dc8e2013-10-14 13:17:50 -0400184int radeon_audio = -1;
Alex Deucherf46c0122010-03-31 00:33:27 -0400185int radeon_disp_priority = 0;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -0400186int radeon_hw_i2c = 0;
Dave Airlie197bbb32012-06-27 08:35:54 +0100187int radeon_pcie_gen2 = -1;
Alex Deuchera18cee12011-11-01 14:20:30 -0400188int radeon_msi = -1;
Christian König3368ff02012-05-02 15:11:21 +0200189int radeon_lockup_timeout = 10000;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400190int radeon_fastfb = 0;
Alex Deucherda321c82013-04-12 13:55:22 -0400191int radeon_dpm = -1;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400192int radeon_aspm = -1;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000193int radeon_runtime_pm = -1;
Alex Deucher363eb0b2014-01-08 17:55:08 -0500194int radeon_hard_reset = 0;
Christian Königdfc230f2014-07-19 13:55:58 +0200195int radeon_vm_size = 8;
196int radeon_vm_block_size = -1;
Alex Deuchera624f422014-07-01 11:23:03 -0400197int radeon_deep_color = 0;
Mario Kleiner39dc5452014-07-29 06:21:44 +0200198int radeon_use_pflipirq = 2;
Alex Deucher6e909f72014-08-07 09:28:31 -0400199int radeon_bapm = -1;
Alex Deucherbc130182014-09-16 20:57:26 -0400200int radeon_backlight = -1;
Dave Airlie875711f2015-02-20 09:21:36 +1000201int radeon_auxch = -1;
Dave Airlie9843ead2015-02-24 09:24:04 +1000202int radeon_mst = 0;
Jérome Glissef1a0a672016-03-18 16:58:36 +0100203int radeon_uvd = 1;
Jérome Glissefabb5932016-03-18 16:58:37 +0100204int radeon_vce = 1;
Dave Airlie689b9d72005-09-30 17:09:07 +1000205
Niels de Vos61a2d072008-07-31 00:07:23 -0700206MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
Dave Airlie689b9d72005-09-30 17:09:07 +1000207module_param_named(no_wb, radeon_no_wb, int, 0444);
208
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
210module_param_named(modeset, radeon_modeset, int, 0400);
211
212MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
213module_param_named(dynclks, radeon_dynclks, int, 0444);
214
215MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
216module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
217
Lauri Kasanen8902e6f2014-04-08 13:39:36 +0300218MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219module_param_named(vramlimit, radeon_vram_limit, int, 0600);
220
221MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
222module_param_named(agpmode, radeon_agpmode, int, 0444);
223
Alex Deucheredcd26e2013-07-05 17:16:51 -0400224MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225module_param_named(gartsize, radeon_gart_size, int, 0600);
226
227MODULE_PARM_DESC(benchmark, "Run benchmark");
228module_param_named(benchmark, radeon_benchmarking, int, 0444);
229
Michel Dänzerecc0b322009-07-21 11:23:57 +0200230MODULE_PARM_DESC(test, "Run tests");
231module_param_named(test, radeon_testing, int, 0444);
232
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233MODULE_PARM_DESC(connector_table, "Force connector table");
234module_param_named(connector_table, radeon_connector_table, int, 0444);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000235
236MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
237module_param_named(tv, radeon_tv, int, 0444);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238
Alex Deucher108dc8e2013-10-14 13:17:50 -0400239MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200240module_param_named(audio, radeon_audio, int, 0444);
241
Alex Deucherf46c0122010-03-31 00:33:27 -0400242MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
243module_param_named(disp_priority, radeon_disp_priority, int, 0444);
244
Alex Deuchere2b0a8e2010-03-17 02:07:37 -0400245MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
246module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
247
Dave Airlie197bbb32012-06-27 08:35:54 +0100248MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
Alex Deucherd42dd572011-01-12 20:05:11 -0500249module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
250
Alex Deuchera18cee12011-11-01 14:20:30 -0400251MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
252module_param_named(msi, radeon_msi, int, 0444);
253
Vincent Battsb5c9eca2015-03-06 21:07:05 +0000254MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 10000 = 10 seconds, 0 = disable)");
Christian König3368ff02012-05-02 15:11:21 +0200255module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
256
Samuel Lia0a53aa2013-04-08 17:25:47 -0400257MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
258module_param_named(fastfb, radeon_fastfb, int, 0444);
259
Alex Deucherda321c82013-04-12 13:55:22 -0400260MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
261module_param_named(dpm, radeon_dpm, int, 0444);
262
Alex Deucher1294d4a2013-07-16 15:58:50 -0400263MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
264module_param_named(aspm, radeon_aspm, int, 0444);
265
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000266MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
267module_param_named(runpm, radeon_runtime_pm, int, 0444);
268
Alex Deucher363eb0b2014-01-08 17:55:08 -0500269MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
270module_param_named(hard_reset, radeon_hard_reset, int, 0444);
271
Christian König20b26562014-07-18 13:56:56 +0200272MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 4GB)");
Christian Königc1c44132014-06-05 23:47:32 -0400273module_param_named(vm_size, radeon_vm_size, int, 0444);
274
Christian Königdfc230f2014-07-19 13:55:58 +0200275MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
Christian König4510fb92014-06-05 23:56:50 -0400276module_param_named(vm_block_size, radeon_vm_block_size, int, 0444);
277
Alex Deuchera624f422014-07-01 11:23:03 -0400278MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
279module_param_named(deep_color, radeon_deep_color, int, 0444);
280
Mario Kleiner39dc5452014-07-29 06:21:44 +0200281MODULE_PARM_DESC(use_pflipirq, "Pflip irqs for pageflip completion (0 = disable, 1 = as fallback, 2 = exclusive (default))");
282module_param_named(use_pflipirq, radeon_use_pflipirq, int, 0444);
283
Alex Deucher6e909f72014-08-07 09:28:31 -0400284MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
285module_param_named(bapm, radeon_bapm, int, 0444);
286
Alex Deucherbc130182014-09-16 20:57:26 -0400287MODULE_PARM_DESC(backlight, "backlight support (1 = enable, 0 = disable, -1 = auto)");
288module_param_named(backlight, radeon_backlight, int, 0444);
289
Dave Airlie875711f2015-02-20 09:21:36 +1000290MODULE_PARM_DESC(auxch, "Use native auxch experimental support (1 = enable, 0 = disable, -1 = auto)");
291module_param_named(auxch, radeon_auxch, int, 0444);
292
Dave Airlie9843ead2015-02-24 09:24:04 +1000293MODULE_PARM_DESC(mst, "DisplayPort MST experimental support (1 = enable, 0 = disable)");
294module_param_named(mst, radeon_mst, int, 0444);
295
Jérome Glissef1a0a672016-03-18 16:58:36 +0100296MODULE_PARM_DESC(uvd, "uvd enable/disable uvd support (1 = enable, 0 = disable)");
297module_param_named(uvd, radeon_uvd, int, 0444);
298
Jérome Glissefabb5932016-03-18 16:58:37 +0100299MODULE_PARM_DESC(vce, "vce enable/disable vce support (1 = enable, 0 = disable)");
300module_param_named(vce, radeon_vce, int, 0444);
301
Christian König14adc892013-01-21 13:58:46 +0100302static struct pci_device_id pciidlist[] = {
303 radeon_PCI_IDS
304};
305
306MODULE_DEVICE_TABLE(pci, pciidlist);
307
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308static struct drm_driver kms_driver;
309
Alex Deuchera801abe2016-08-22 14:29:44 -0400310bool radeon_device_is_virtual(void);
311
Tommi Rantala30238152012-11-09 09:19:39 +0000312static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000313{
314 struct apertures_struct *ap;
315 bool primary = false;
316
317 ap = alloc_apertures(1);
Tommi Rantala30238152012-11-09 09:19:39 +0000318 if (!ap)
319 return -ENOMEM;
320
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000321 ap->ranges[0].base = pci_resource_start(pdev, 0);
322 ap->ranges[0].size = pci_resource_len(pdev, 0);
323
324#ifdef CONFIG_X86
325 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
326#endif
Daniel Vetter44adece2016-08-10 18:52:34 +0200327 drm_fb_helper_remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000328 kfree(ap);
Tommi Rantala30238152012-11-09 09:19:39 +0000329
330 return 0;
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000331}
332
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800333static int radeon_pci_probe(struct pci_dev *pdev,
334 const struct pci_device_id *ent)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335{
Tommi Rantala30238152012-11-09 09:19:39 +0000336 int ret;
337
Lukas Wunner14d20002016-01-11 20:09:20 +0100338 /*
Oded Gabbay412c8f72016-02-09 13:30:04 +0200339 * Initialize amdkfd before starting radeon. If it was not loaded yet,
340 * defer radeon probing
341 */
342 ret = radeon_kfd_init();
343 if (ret == -EPROBE_DEFER)
344 return ret;
345
Lukas Wunnerb00e5332016-05-31 11:13:27 +0200346 if (vga_switcheroo_client_probe_defer(pdev))
Lukas Wunner14d20002016-01-11 20:09:20 +0100347 return -EPROBE_DEFER;
348
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000349 /* Get rid of things like offb */
Tommi Rantala30238152012-11-09 09:19:39 +0000350 ret = radeon_kick_out_firmware_fb(pdev);
351 if (ret)
352 return ret;
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000353
Jordan Crousedcdb1672010-05-27 13:40:25 -0600354 return drm_get_pci_dev(pdev, ent, &kms_driver);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355}
356
357static void
358radeon_pci_remove(struct pci_dev *pdev)
359{
360 struct drm_device *dev = pci_get_drvdata(pdev);
361
362 drm_put_dev(dev);
363}
364
Alex Deuchera801abe2016-08-22 14:29:44 -0400365static void
366radeon_pci_shutdown(struct pci_dev *pdev)
367{
368 /* if we are running in a VM, make sure the device
Alex Deuchera481daa2016-09-22 14:43:50 -0400369 * torn down properly on reboot/shutdown.
370 * unfortunately we can't detect certain
371 * hypervisors so just do this all the time.
Alex Deuchera801abe2016-08-22 14:29:44 -0400372 */
Alex Deuchera481daa2016-09-22 14:43:50 -0400373 radeon_pci_remove(pdev);
Alex Deuchera801abe2016-08-22 14:29:44 -0400374}
375
Dave Airlie7473e832012-09-13 12:02:30 +1000376static int radeon_pmops_suspend(struct device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377{
Dave Airlie7473e832012-09-13 12:02:30 +1000378 struct pci_dev *pdev = to_pci_dev(dev);
379 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Jérome Glisse274ad652016-03-18 16:58:39 +0100380 return radeon_suspend_kms(drm_dev, true, true, false);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381}
382
Dave Airlie7473e832012-09-13 12:02:30 +1000383static int radeon_pmops_resume(struct device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200384{
Dave Airlie7473e832012-09-13 12:02:30 +1000385 struct pci_dev *pdev = to_pci_dev(dev);
386 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher103917b2016-08-31 17:34:23 -0400387
388 /* GPU comes up enabled by the bios on resume */
389 if (radeon_is_px(drm_dev)) {
390 pm_runtime_disable(dev);
391 pm_runtime_set_active(dev);
392 pm_runtime_enable(dev);
393 }
394
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000395 return radeon_resume_kms(drm_dev, true, true);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396}
397
Dave Airlie7473e832012-09-13 12:02:30 +1000398static int radeon_pmops_freeze(struct device *dev)
399{
400 struct pci_dev *pdev = to_pci_dev(dev);
401 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Jérome Glisse274ad652016-03-18 16:58:39 +0100402 return radeon_suspend_kms(drm_dev, false, true, true);
Dave Airlie7473e832012-09-13 12:02:30 +1000403}
404
405static int radeon_pmops_thaw(struct device *dev)
406{
407 struct pci_dev *pdev = to_pci_dev(dev);
408 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000409 return radeon_resume_kms(drm_dev, false, true);
410}
411
412static int radeon_pmops_runtime_suspend(struct device *dev)
413{
414 struct pci_dev *pdev = to_pci_dev(dev);
415 struct drm_device *drm_dev = pci_get_drvdata(pdev);
416 int ret;
417
Alex Deucher90c4cde2014-04-10 22:29:01 -0400418 if (!radeon_is_px(drm_dev)) {
Dave Airlie1d8eec82014-03-27 14:09:18 +1000419 pm_runtime_forbid(dev);
420 return -EBUSY;
421 }
Alex Deucher9babd352014-01-24 14:59:42 -0500422
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000423 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
424 drm_kms_helper_poll_disable(drm_dev);
425 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
426
Jérome Glisse274ad652016-03-18 16:58:39 +0100427 ret = radeon_suspend_kms(drm_dev, false, false, false);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000428 pci_save_state(pdev);
429 pci_disable_device(pdev);
Bjorn Helgaasb440bde2014-09-10 13:45:01 -0600430 pci_ignore_hotplug(pdev);
Alex Deucher31764c12016-06-02 09:27:03 -0400431 if (radeon_is_atpx_hybrid())
432 pci_set_power_state(pdev, PCI_D3cold);
Alex Deucher84919992016-06-02 09:31:59 -0400433 else if (!radeon_has_atpx_dgpu_power_cntl())
Alex Deucherf7ea4182016-06-01 15:07:44 -0400434 pci_set_power_state(pdev, PCI_D3hot);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000435 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
436
437 return 0;
438}
439
440static int radeon_pmops_runtime_resume(struct device *dev)
441{
442 struct pci_dev *pdev = to_pci_dev(dev);
443 struct drm_device *drm_dev = pci_get_drvdata(pdev);
444 int ret;
445
Alex Deucher90c4cde2014-04-10 22:29:01 -0400446 if (!radeon_is_px(drm_dev))
Alex Deucher9babd352014-01-24 14:59:42 -0500447 return -EINVAL;
448
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000449 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
450
Alex Deucher84919992016-06-02 09:31:59 -0400451 if (radeon_is_atpx_hybrid() ||
452 !radeon_has_atpx_dgpu_power_cntl())
453 pci_set_power_state(pdev, PCI_D0);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000454 pci_restore_state(pdev);
455 ret = pci_enable_device(pdev);
456 if (ret)
457 return ret;
458 pci_set_master(pdev);
459
460 ret = radeon_resume_kms(drm_dev, false, false);
461 drm_kms_helper_poll_enable(drm_dev);
462 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
463 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
464 return 0;
465}
466
467static int radeon_pmops_runtime_idle(struct device *dev)
468{
469 struct pci_dev *pdev = to_pci_dev(dev);
470 struct drm_device *drm_dev = pci_get_drvdata(pdev);
471 struct drm_crtc *crtc;
472
Alex Deucher90c4cde2014-04-10 22:29:01 -0400473 if (!radeon_is_px(drm_dev)) {
Dave Airlie1d8eec82014-03-27 14:09:18 +1000474 pm_runtime_forbid(dev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000475 return -EBUSY;
476 }
477
478 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
479 if (crtc->enabled) {
480 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
481 return -EBUSY;
482 }
483 }
484
485 pm_runtime_mark_last_busy(dev);
486 pm_runtime_autosuspend(dev);
487 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
488 return 1;
489}
490
491long radeon_drm_ioctl(struct file *filp,
492 unsigned int cmd, unsigned long arg)
493{
494 struct drm_file *file_priv = filp->private_data;
495 struct drm_device *dev;
496 long ret;
497 dev = file_priv->minor->dev;
498 ret = pm_runtime_get_sync(dev->dev);
499 if (ret < 0)
500 return ret;
501
502 ret = drm_ioctl(filp, cmd, arg);
503
504 pm_runtime_mark_last_busy(dev->dev);
505 pm_runtime_put_autosuspend(dev->dev);
506 return ret;
Dave Airlie7473e832012-09-13 12:02:30 +1000507}
508
509static const struct dev_pm_ops radeon_pm_ops = {
510 .suspend = radeon_pmops_suspend,
511 .resume = radeon_pmops_resume,
512 .freeze = radeon_pmops_freeze,
513 .thaw = radeon_pmops_thaw,
514 .poweroff = radeon_pmops_freeze,
515 .restore = radeon_pmops_resume,
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000516 .runtime_suspend = radeon_pmops_runtime_suspend,
517 .runtime_resume = radeon_pmops_runtime_resume,
518 .runtime_idle = radeon_pmops_runtime_idle,
Dave Airlie7473e832012-09-13 12:02:30 +1000519};
520
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700521static const struct file_operations radeon_driver_kms_fops = {
522 .owner = THIS_MODULE,
523 .open = drm_open,
524 .release = drm_release,
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000525 .unlocked_ioctl = radeon_drm_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700526 .mmap = radeon_mmap,
527 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700528 .read = drm_read,
529#ifdef CONFIG_COMPAT
530 .compat_ioctl = radeon_kms_compat_ioctl,
531#endif
532};
533
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534static struct drm_driver kms_driver = {
535 .driver_features =
Daniel Vetter28185642013-08-08 15:41:27 +0200536 DRIVER_USE_AGP |
Daniel Vetter81e95692013-07-10 14:11:49 +0200537 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Christian Königf33bcab2013-08-25 18:29:03 +0200538 DRIVER_PRIME | DRIVER_RENDER,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539 .load = radeon_driver_load_kms,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200540 .open = radeon_driver_open_kms,
541 .preclose = radeon_driver_preclose_kms,
542 .postclose = radeon_driver_postclose_kms,
543 .lastclose = radeon_driver_lastclose_kms,
David Herrmann915b4d12014-08-29 12:12:43 +0200544 .set_busid = drm_pci_set_busid,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545 .unload = radeon_driver_unload_kms,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200546 .get_vblank_counter = radeon_get_vblank_counter_kms,
547 .enable_vblank = radeon_enable_vblank_kms,
548 .disable_vblank = radeon_disable_vblank_kms,
Mario Kleinerf5a80202010-10-23 04:42:17 +0200549 .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
550 .get_scanout_position = radeon_get_crtc_scanoutpos,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200551 .irq_preinstall = radeon_driver_irq_preinstall_kms,
552 .irq_postinstall = radeon_driver_irq_postinstall_kms,
553 .irq_uninstall = radeon_driver_irq_uninstall_kms,
554 .irq_handler = radeon_driver_irq_handler_kms,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555 .ioctls = radeon_ioctls_kms,
Daniel Vetter71cbf452016-04-26 19:29:56 +0200556 .gem_free_object_unlocked = radeon_gem_object_free,
Jerome Glisse721604a2012-01-05 22:11:05 -0500557 .gem_open_object = radeon_gem_object_open,
558 .gem_close_object = radeon_gem_object_close,
Dave Airlieff72145b2011-02-07 12:16:14 +1000559 .dumb_create = radeon_mode_dumb_create,
560 .dumb_map_offset = radeon_mode_dumb_mmap,
Daniel Vetter43387b32013-07-16 09:12:04 +0200561 .dumb_destroy = drm_gem_dumb_destroy,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700562 .fops = &radeon_driver_kms_fops,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400563
564 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
565 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Christian Königf72a113a2014-08-07 09:36:00 +0200566 .gem_prime_export = radeon_gem_prime_export,
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000567 .gem_prime_import = drm_gem_prime_import,
568 .gem_prime_pin = radeon_gem_prime_pin,
Maarten Lankhorst280cf212013-06-27 13:38:18 +0200569 .gem_prime_unpin = radeon_gem_prime_unpin,
Maarten Lankhorst3aac4502014-07-01 12:57:26 +0200570 .gem_prime_res_obj = radeon_gem_prime_res_obj,
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000571 .gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
572 .gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
573 .gem_prime_vmap = radeon_gem_prime_vmap,
574 .gem_prime_vunmap = radeon_gem_prime_vunmap,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400575
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576 .name = DRIVER_NAME,
577 .desc = DRIVER_DESC,
578 .date = DRIVER_DATE,
579 .major = KMS_DRIVER_MAJOR,
580 .minor = KMS_DRIVER_MINOR,
581 .patchlevel = KMS_DRIVER_PATCHLEVEL,
582};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583
584static struct drm_driver *driver;
Dave Airlie8410ea32010-12-15 03:16:38 +1000585static struct pci_driver *pdriver;
586
Dave Airlie8410ea32010-12-15 03:16:38 +1000587static struct pci_driver radeon_kms_pci_driver = {
588 .name = DRIVER_NAME,
589 .id_table = pciidlist,
590 .probe = radeon_pci_probe,
591 .remove = radeon_pci_remove,
Alex Deuchera801abe2016-08-22 14:29:44 -0400592 .shutdown = radeon_pci_shutdown,
Dave Airlie7473e832012-09-13 12:02:30 +1000593 .driver.pm = &radeon_pm_ops,
Dave Airlie8410ea32010-12-15 03:16:38 +1000594};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200595
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596static int __init radeon_init(void)
597{
Dave Airliee9ced8e2013-05-15 01:23:36 +0000598 if (vgacon_text_force() && radeon_modeset == -1) {
599 DRM_INFO("VGACON disable radeon kernel modesetting.\n");
600 radeon_modeset = 0;
601 }
Dave Airliee9ced8e2013-05-15 01:23:36 +0000602 /* set to modesetting by default if not nomodeset */
603 if (radeon_modeset == -1)
604 radeon_modeset = 1;
605
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606 if (radeon_modeset == 1) {
607 DRM_INFO("radeon kernel modesetting enabled.\n");
608 driver = &kms_driver;
Dave Airlie8410ea32010-12-15 03:16:38 +1000609 pdriver = &radeon_kms_pci_driver;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200610 driver->driver_features |= DRIVER_MODESET;
611 driver->num_ioctls = radeon_max_kms_ioctl;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000612 radeon_register_atpx_handler();
Christian König14adc892013-01-21 13:58:46 +0100613
614 } else {
Christian König14adc892013-01-21 13:58:46 +0100615 DRM_ERROR("No UMS support in radeon module!\n");
616 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617 }
Christian König14adc892013-01-21 13:58:46 +0100618
619 /* let modprobe override vga console setting */
Dave Airlie8410ea32010-12-15 03:16:38 +1000620 return drm_pci_init(driver, pdriver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621}
622
623static void __exit radeon_exit(void)
624{
Oded Gabbaye28740e2014-07-15 13:53:32 +0300625 radeon_kfd_fini();
Dave Airlie8410ea32010-12-15 03:16:38 +1000626 drm_pci_exit(driver, pdriver);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000627 radeon_unregister_atpx_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628}
629
Jerome Glisse176f6132009-06-22 18:16:13 +0200630module_init(radeon_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631module_exit(radeon_exit);
632
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000633MODULE_AUTHOR(DRIVER_AUTHOR);
634MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635MODULE_LICENSE("GPL and additional rights");