blob: 2b7610f341b09f4ff293f9916235030487fb2a80 [file] [log] [blame]
Jan Ceuleers0977f812012-06-05 03:42:12 +00001/* drivers/net/ethernet/freescale/gianfar.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Gianfar Ethernet Driver
Andy Fleming7f7f5312005-11-11 12:38:59 -06004 * This driver is designed for the non-CPM ethernet controllers
5 * on the 85xx and 83xx family of integrated processors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
Kumar Gala4c8d3d92005-11-13 16:06:30 -08009 * Maintainer: Kumar Gala
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000010 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Claudiu Manoil20862782014-02-17 12:53:14 +020012 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000013 * Copyright 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * Gianfar: AKA Lambda Draconis, "Dragon"
21 * RA 11 31 24.2
22 * Dec +69 19 52
23 * V 3.84
24 * B-V +1.62
25 *
26 * Theory of operation
Kumar Gala0bbaf062005-06-20 10:54:21 -050027 *
Andy Flemingb31a1d82008-12-16 15:29:15 -080028 * The driver is initialized through of_device. Configuration information
29 * is therefore conveyed through an OF-style device tree.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 * The Gianfar Ethernet Controller uses a ring of buffer
32 * descriptors. The beginning is indicated by a register
Kumar Gala0bbaf062005-06-20 10:54:21 -050033 * pointing to the physical address of the start of the ring.
34 * The end is determined by a "wrap" bit being set in the
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * last descriptor of the ring.
36 *
37 * When a packet is received, the RXF bit in the
Kumar Gala0bbaf062005-06-20 10:54:21 -050038 * IEVENT register is set, triggering an interrupt when the
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * corresponding bit in the IMASK register is also set (if
40 * interrupt coalescing is active, then the interrupt may not
41 * happen immediately, but will wait until either a set number
Andy Flemingbb40dcb2005-09-23 22:54:21 -040042 * of frames or amount of time have passed). In NAPI, the
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 * interrupt handler will signal there is work to be done, and
Francois Romieu0aa15382008-07-11 00:33:52 +020044 * exit. This method will start at the last known empty
Kumar Gala0bbaf062005-06-20 10:54:21 -050045 * descriptor, and process every subsequent descriptor until there
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * are none left with data (NAPI will stop after a set number of
47 * packets to give time to other tasks, but will eventually
48 * process all the packets). The data arrives inside a
49 * pre-allocated skb, and so after the skb is passed up to the
50 * stack, a new skb must be allocated, and the address field in
51 * the buffer descriptor must be updated to indicate this new
52 * skb.
53 *
54 * When the kernel requests that a packet be transmitted, the
55 * driver starts where it left off last time, and points the
56 * descriptor at the buffer which was passed in. The driver
57 * then informs the DMA engine that there are packets ready to
58 * be transmitted. Once the controller is finished transmitting
59 * the packet, an interrupt may be triggered (under the same
60 * conditions as for reception, but depending on the TXF bit).
61 * The driver then cleans up the buffer.
62 */
63
Joe Perches59deab22011-06-14 08:57:47 +000064#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65#define DEBUG
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <linux/string.h>
69#include <linux/errno.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040070#include <linux/unistd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <linux/slab.h>
72#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/delay.h>
74#include <linux/netdevice.h>
75#include <linux/etherdevice.h>
76#include <linux/skbuff.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050077#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#include <linux/spinlock.h>
79#include <linux/mm.h>
Rob Herring5af50732013-09-17 14:28:33 -050080#include <linux/of_address.h>
81#include <linux/of_irq.h>
Grant Likelyfe192a42009-04-25 12:53:12 +000082#include <linux/of_mdio.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -080083#include <linux/of_platform.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050084#include <linux/ip.h>
85#include <linux/tcp.h>
86#include <linux/udp.h>
Kumar Gala9c07b8842006-01-11 11:26:25 -080087#include <linux/in.h>
Manfred Rudigiercc772ab2010-04-08 23:10:03 +000088#include <linux/net_tstamp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#include <asm/io.h>
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +030091#ifdef CONFIG_PPC
Anton Vorontsov7d350972010-06-30 06:39:12 +000092#include <asm/reg.h>
Claudiu Manoil2969b1f2013-10-09 20:20:41 +030093#include <asm/mpc85xx.h>
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +030094#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <asm/irq.h>
96#include <asm/uaccess.h>
97#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/dma-mapping.h>
99#include <linux/crc32.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400100#include <linux/mii.h>
101#include <linux/phy.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -0800102#include <linux/phy_fixed.h>
103#include <linux/of.h>
David Daney4b6ba8a2010-10-26 15:07:13 -0700104#include <linux/of_net.h>
Claudiu Manoilfd31a952014-10-07 10:44:31 +0300105#include <linux/of_address.h>
106#include <linux/of_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108#include "gianfar.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110#define TX_TIMEOUT (1*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Andy Fleming7f7f5312005-11-11 12:38:59 -0600112const char gfar_driver_version[] = "1.3";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114static int gfar_enet_open(struct net_device *dev);
115static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
Sebastian Siewiorab939902008-08-19 21:12:45 +0200116static void gfar_reset_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117static void gfar_timeout(struct net_device *dev);
118static int gfar_close(struct net_device *dev);
Kevin Hao91c53f762014-12-24 14:05:44 +0800119static struct sk_buff *gfar_new_skb(struct net_device *dev,
120 dma_addr_t *bufaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121static int gfar_set_mac_address(struct net_device *dev);
122static int gfar_change_mtu(struct net_device *dev, int new_mtu);
David Howells7d12e782006-10-05 14:55:46 +0100123static irqreturn_t gfar_error(int irq, void *dev_id);
124static irqreturn_t gfar_transmit(int irq, void *dev_id);
125static irqreturn_t gfar_interrupt(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126static void adjust_link(struct net_device *dev);
Claudiu Manoil6ce29b02014-04-30 14:27:21 +0300127static noinline void gfar_update_link_state(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128static int init_phy(struct net_device *dev);
Grant Likely74888762011-02-22 21:05:51 -0700129static int gfar_probe(struct platform_device *ofdev);
Grant Likely2dc11582010-08-06 09:25:50 -0600130static int gfar_remove(struct platform_device *ofdev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400131static void free_skb_resources(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132static void gfar_set_multi(struct net_device *dev);
133static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
Kapil Junejad3c12872007-05-11 18:25:11 -0500134static void gfar_configure_serdes(struct net_device *dev);
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200135static int gfar_poll_rx(struct napi_struct *napi, int budget);
136static int gfar_poll_tx(struct napi_struct *napi, int budget);
137static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
138static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
Vitaly Woolf2d71c22006-11-07 13:27:02 +0300139#ifdef CONFIG_NET_POLL_CONTROLLER
140static void gfar_netpoll(struct net_device *dev);
141#endif
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000142int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
Claudiu Manoilc233cf402013-03-19 07:40:02 +0000143static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
Claudiu Manoil61db26c2013-02-14 05:00:05 +0000144static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
145 int amount_pull, struct napi_struct *napi);
Claudiu Manoilc10650b2014-02-17 12:53:18 +0200146static void gfar_halt_nodisable(struct gfar_private *priv);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600147static void gfar_clear_exact_match(struct net_device *dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -0800148static void gfar_set_mac_for_addr(struct net_device *dev, int num,
149 const u8 *addr);
Andy Fleming26ccfc32009-03-10 12:58:28 +0000150static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152MODULE_AUTHOR("Freescale Semiconductor, Inc");
153MODULE_DESCRIPTION("Gianfar Ethernet Driver");
154MODULE_LICENSE("GPL");
155
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000156static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000157 dma_addr_t buf)
158{
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000159 u32 lstatus;
160
Claudiu Manoila7312d52015-03-13 10:36:28 +0200161 bdp->bufPtr = cpu_to_be32(buf);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000162
163 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000164 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000165 lstatus |= BD_LFLAG(RXBD_WRAP);
166
Claudiu Manoild55398b2014-10-07 10:44:35 +0300167 gfar_wmb();
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000168
Claudiu Manoila7312d52015-03-13 10:36:28 +0200169 bdp->lstatus = cpu_to_be32(lstatus);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000170}
171
Anton Vorontsov87283272009-10-12 06:00:39 +0000172static int gfar_init_bds(struct net_device *ndev)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000173{
Anton Vorontsov87283272009-10-12 06:00:39 +0000174 struct gfar_private *priv = netdev_priv(ndev);
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200175 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000176 struct gfar_priv_tx_q *tx_queue = NULL;
177 struct gfar_priv_rx_q *rx_queue = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000178 struct txbd8 *txbdp;
179 struct rxbd8 *rxbdp;
Kevin Hao03366a332014-12-24 14:05:45 +0800180 u32 __iomem *rfbptr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000181 int i, j;
Kevin Hao0a4b5a22014-12-11 14:08:41 +0800182 dma_addr_t bufaddr;
Anton Vorontsov87283272009-10-12 06:00:39 +0000183
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000184 for (i = 0; i < priv->num_tx_queues; i++) {
185 tx_queue = priv->tx_queue[i];
186 /* Initialize some variables in our dev structure */
187 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
188 tx_queue->dirty_tx = tx_queue->tx_bd_base;
189 tx_queue->cur_tx = tx_queue->tx_bd_base;
190 tx_queue->skb_curtx = 0;
191 tx_queue->skb_dirtytx = 0;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000192
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000193 /* Initialize Transmit Descriptor Ring */
194 txbdp = tx_queue->tx_bd_base;
195 for (j = 0; j < tx_queue->tx_ring_size; j++) {
196 txbdp->lstatus = 0;
197 txbdp->bufPtr = 0;
198 txbdp++;
Anton Vorontsov87283272009-10-12 06:00:39 +0000199 }
200
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000201 /* Set the last descriptor in the ring to indicate wrap */
202 txbdp--;
Claudiu Manoila7312d52015-03-13 10:36:28 +0200203 txbdp->status = cpu_to_be16(be16_to_cpu(txbdp->status) |
204 TXBD_WRAP);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000205 }
206
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200207 rfbptr = &regs->rfbptr0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000208 for (i = 0; i < priv->num_rx_queues; i++) {
209 rx_queue = priv->rx_queue[i];
210 rx_queue->cur_rx = rx_queue->rx_bd_base;
211 rx_queue->skb_currx = 0;
212 rxbdp = rx_queue->rx_bd_base;
213
214 for (j = 0; j < rx_queue->rx_ring_size; j++) {
215 struct sk_buff *skb = rx_queue->rx_skbuff[j];
216
217 if (skb) {
Claudiu Manoila7312d52015-03-13 10:36:28 +0200218 bufaddr = be32_to_cpu(rxbdp->bufPtr);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000219 } else {
Kevin Hao0a4b5a22014-12-11 14:08:41 +0800220 skb = gfar_new_skb(ndev, &bufaddr);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000221 if (!skb) {
Joe Perches59deab22011-06-14 08:57:47 +0000222 netdev_err(ndev, "Can't allocate RX buffers\n");
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +0000223 return -ENOMEM;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000224 }
225 rx_queue->rx_skbuff[j] = skb;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000226 }
227
Kevin Hao0a4b5a22014-12-11 14:08:41 +0800228 gfar_init_rxbdp(rx_queue, rxbdp, bufaddr);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000229 rxbdp++;
230 }
231
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200232 rx_queue->rfbptr = rfbptr;
233 rfbptr += 2;
Anton Vorontsov87283272009-10-12 06:00:39 +0000234 }
235
236 return 0;
237}
238
239static int gfar_alloc_skb_resources(struct net_device *ndev)
240{
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000241 void *vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000242 dma_addr_t addr;
243 int i, j, k;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000244 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil369ec162013-02-14 05:00:02 +0000245 struct device *dev = priv->dev;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000246 struct gfar_priv_tx_q *tx_queue = NULL;
247 struct gfar_priv_rx_q *rx_queue = NULL;
248
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000249 priv->total_tx_ring_size = 0;
250 for (i = 0; i < priv->num_tx_queues; i++)
251 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
252
253 priv->total_rx_ring_size = 0;
254 for (i = 0; i < priv->num_rx_queues; i++)
255 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000256
257 /* Allocate memory for the buffer descriptors */
Anton Vorontsov87283272009-10-12 06:00:39 +0000258 vaddr = dma_alloc_coherent(dev,
Joe Perchesd0320f72013-03-14 13:07:21 +0000259 (priv->total_tx_ring_size *
260 sizeof(struct txbd8)) +
261 (priv->total_rx_ring_size *
262 sizeof(struct rxbd8)),
263 &addr, GFP_KERNEL);
264 if (!vaddr)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000265 return -ENOMEM;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000266
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000267 for (i = 0; i < priv->num_tx_queues; i++) {
268 tx_queue = priv->tx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000269 tx_queue->tx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000270 tx_queue->tx_bd_dma_base = addr;
271 tx_queue->dev = ndev;
272 /* enet DMA only understands physical addresses */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000273 addr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
274 vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000275 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000276
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000277 /* Start the rx descriptor ring where the tx ring leaves off */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000278 for (i = 0; i < priv->num_rx_queues; i++) {
279 rx_queue = priv->rx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000280 rx_queue->rx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000281 rx_queue->rx_bd_dma_base = addr;
282 rx_queue->dev = ndev;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000283 addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
284 vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000285 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000286
287 /* Setup the skbuff rings */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000288 for (i = 0; i < priv->num_tx_queues; i++) {
289 tx_queue = priv->tx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000290 tx_queue->tx_skbuff =
291 kmalloc_array(tx_queue->tx_ring_size,
292 sizeof(*tx_queue->tx_skbuff),
293 GFP_KERNEL);
294 if (!tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000295 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000296
297 for (k = 0; k < tx_queue->tx_ring_size; k++)
298 tx_queue->tx_skbuff[k] = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000299 }
300
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000301 for (i = 0; i < priv->num_rx_queues; i++) {
302 rx_queue = priv->rx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000303 rx_queue->rx_skbuff =
304 kmalloc_array(rx_queue->rx_ring_size,
305 sizeof(*rx_queue->rx_skbuff),
306 GFP_KERNEL);
307 if (!rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000308 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000309
310 for (j = 0; j < rx_queue->rx_ring_size; j++)
311 rx_queue->rx_skbuff[j] = NULL;
312 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000313
Anton Vorontsov87283272009-10-12 06:00:39 +0000314 if (gfar_init_bds(ndev))
315 goto cleanup;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000316
317 return 0;
318
319cleanup:
320 free_skb_resources(priv);
321 return -ENOMEM;
322}
323
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000324static void gfar_init_tx_rx_base(struct gfar_private *priv)
325{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000326 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000327 u32 __iomem *baddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000328 int i;
329
330 baddr = &regs->tbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000331 for (i = 0; i < priv->num_tx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000332 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000333 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000334 }
335
336 baddr = &regs->rbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000337 for (i = 0; i < priv->num_rx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000338 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000339 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000340 }
341}
342
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200343static void gfar_init_rqprm(struct gfar_private *priv)
344{
345 struct gfar __iomem *regs = priv->gfargrp[0].regs;
346 u32 __iomem *baddr;
347 int i;
348
349 baddr = &regs->rqprm0;
350 for (i = 0; i < priv->num_rx_queues; i++) {
351 gfar_write(baddr, priv->rx_queue[i]->rx_ring_size |
352 (DEFAULT_RX_LFC_THR << FBTHR_SHIFT));
353 baddr++;
354 }
355}
356
Claudiu Manoil88302642014-02-24 12:13:43 +0200357static void gfar_rx_buff_size_config(struct gfar_private *priv)
358{
Claudiu Manoilf5b720b2014-10-15 19:11:46 +0300359 int frame_size = priv->ndev->mtu + ETH_HLEN + ETH_FCS_LEN;
Claudiu Manoil88302642014-02-24 12:13:43 +0200360
361 /* set this when rx hw offload (TOE) functions are being used */
362 priv->uses_rxfcb = 0;
363
364 if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
365 priv->uses_rxfcb = 1;
366
367 if (priv->hwts_rx_en)
368 priv->uses_rxfcb = 1;
369
370 if (priv->uses_rxfcb)
371 frame_size += GMAC_FCB_LEN;
372
373 frame_size += priv->padding;
374
375 frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
376 INCREMENTAL_BUFFER_SIZE;
377
378 priv->rx_buffer_size = frame_size;
379}
380
Claudiu Manoila328ac92014-02-24 12:13:42 +0200381static void gfar_mac_rx_config(struct gfar_private *priv)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000382{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000383 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000384 u32 rctrl = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000385
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000386 if (priv->rx_filer_enable) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000387 rctrl |= RCTRL_FILREN;
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000388 /* Program the RIR0 reg with the required distribution */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200389 if (priv->poll_mode == GFAR_SQ_POLLING)
390 gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
391 else /* GFAR_MQ_POLLING */
392 gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000393 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000394
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000395 /* Restore PROMISC mode */
Claudiu Manoila328ac92014-02-24 12:13:42 +0200396 if (priv->ndev->flags & IFF_PROMISC)
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000397 rctrl |= RCTRL_PROM;
398
Claudiu Manoil88302642014-02-24 12:13:43 +0200399 if (priv->ndev->features & NETIF_F_RXCSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000400 rctrl |= RCTRL_CHECKSUMMING;
401
Claudiu Manoil88302642014-02-24 12:13:43 +0200402 if (priv->extended_hash)
403 rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000404
405 if (priv->padding) {
406 rctrl &= ~RCTRL_PAL_MASK;
407 rctrl |= RCTRL_PADDING(priv->padding);
408 }
409
Manfred Rudigier97553f72010-06-11 01:49:05 +0000410 /* Enable HW time stamping if requested from user space */
Claudiu Manoil88302642014-02-24 12:13:43 +0200411 if (priv->hwts_rx_en)
Manfred Rudigier97553f72010-06-11 01:49:05 +0000412 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
413
Claudiu Manoil88302642014-02-24 12:13:43 +0200414 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
Sebastian Pöhnb852b722011-07-26 00:03:13 +0000415 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000416
Matei Pavaluca45b679c92014-10-27 10:42:44 +0200417 /* Clear the LFC bit */
418 gfar_write(&regs->rctrl, rctrl);
419 /* Init flow control threshold values */
420 gfar_init_rqprm(priv);
421 gfar_write(&regs->ptv, DEFAULT_LFC_PTVVAL);
422 rctrl |= RCTRL_LFC;
423
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000424 /* Init rctrl based on our settings */
425 gfar_write(&regs->rctrl, rctrl);
Claudiu Manoila328ac92014-02-24 12:13:42 +0200426}
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000427
Claudiu Manoila328ac92014-02-24 12:13:42 +0200428static void gfar_mac_tx_config(struct gfar_private *priv)
429{
430 struct gfar __iomem *regs = priv->gfargrp[0].regs;
431 u32 tctrl = 0;
432
433 if (priv->ndev->features & NETIF_F_IP_CSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000434 tctrl |= TCTRL_INIT_CSUM;
435
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +0000436 if (priv->prio_sched_en)
437 tctrl |= TCTRL_TXSCHED_PRIO;
438 else {
439 tctrl |= TCTRL_TXSCHED_WRRS;
440 gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
441 gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
442 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000443
Claudiu Manoil88302642014-02-24 12:13:43 +0200444 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
445 tctrl |= TCTRL_VLINS;
446
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000447 gfar_write(&regs->tctrl, tctrl);
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000448}
449
Claudiu Manoilf19015b2014-02-24 12:13:46 +0200450static void gfar_configure_coalescing(struct gfar_private *priv,
451 unsigned long tx_mask, unsigned long rx_mask)
452{
453 struct gfar __iomem *regs = priv->gfargrp[0].regs;
454 u32 __iomem *baddr;
455
456 if (priv->mode == MQ_MG_MODE) {
457 int i = 0;
458
459 baddr = &regs->txic0;
460 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
461 gfar_write(baddr + i, 0);
462 if (likely(priv->tx_queue[i]->txcoalescing))
463 gfar_write(baddr + i, priv->tx_queue[i]->txic);
464 }
465
466 baddr = &regs->rxic0;
467 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
468 gfar_write(baddr + i, 0);
469 if (likely(priv->rx_queue[i]->rxcoalescing))
470 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
471 }
472 } else {
473 /* Backward compatible case -- even if we enable
474 * multiple queues, there's only single reg to program
475 */
476 gfar_write(&regs->txic, 0);
477 if (likely(priv->tx_queue[0]->txcoalescing))
478 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
479
480 gfar_write(&regs->rxic, 0);
481 if (unlikely(priv->rx_queue[0]->rxcoalescing))
482 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
483 }
484}
485
486void gfar_configure_coalescing_all(struct gfar_private *priv)
487{
488 gfar_configure_coalescing(priv, 0xFF, 0xFF);
489}
490
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000491static struct net_device_stats *gfar_get_stats(struct net_device *dev)
492{
493 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000494 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
495 unsigned long tx_packets = 0, tx_bytes = 0;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000496 int i;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000497
498 for (i = 0; i < priv->num_rx_queues; i++) {
499 rx_packets += priv->rx_queue[i]->stats.rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000500 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000501 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
502 }
503
504 dev->stats.rx_packets = rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000505 dev->stats.rx_bytes = rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000506 dev->stats.rx_dropped = rx_dropped;
507
508 for (i = 0; i < priv->num_tx_queues; i++) {
Eric Dumazet1ac9ad12011-01-12 12:13:14 +0000509 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
510 tx_packets += priv->tx_queue[i]->stats.tx_packets;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000511 }
512
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000513 dev->stats.tx_bytes = tx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000514 dev->stats.tx_packets = tx_packets;
515
516 return &dev->stats;
517}
518
Claudiu Manoil3d23a052015-05-06 18:07:30 +0300519static int gfar_set_mac_addr(struct net_device *dev, void *p)
520{
521 eth_mac_addr(dev, p);
522
523 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
524
525 return 0;
526}
527
Andy Fleming26ccfc32009-03-10 12:58:28 +0000528static const struct net_device_ops gfar_netdev_ops = {
529 .ndo_open = gfar_enet_open,
530 .ndo_start_xmit = gfar_start_xmit,
531 .ndo_stop = gfar_close,
532 .ndo_change_mtu = gfar_change_mtu,
Michał Mirosław8b3afe92011-04-15 04:50:50 +0000533 .ndo_set_features = gfar_set_features,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000534 .ndo_set_rx_mode = gfar_set_multi,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000535 .ndo_tx_timeout = gfar_timeout,
536 .ndo_do_ioctl = gfar_ioctl,
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000537 .ndo_get_stats = gfar_get_stats,
Claudiu Manoil3d23a052015-05-06 18:07:30 +0300538 .ndo_set_mac_address = gfar_set_mac_addr,
Ben Hutchings240c1022009-07-09 17:54:35 +0000539 .ndo_validate_addr = eth_validate_addr,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000540#ifdef CONFIG_NET_POLL_CONTROLLER
541 .ndo_poll_controller = gfar_netpoll,
542#endif
543};
544
Claudiu Manoilefeddce2014-02-17 12:53:17 +0200545static void gfar_ints_disable(struct gfar_private *priv)
546{
547 int i;
548 for (i = 0; i < priv->num_grps; i++) {
549 struct gfar __iomem *regs = priv->gfargrp[i].regs;
550 /* Clear IEVENT */
551 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
552
553 /* Initialize IMASK */
554 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
555 }
556}
557
558static void gfar_ints_enable(struct gfar_private *priv)
559{
560 int i;
561 for (i = 0; i < priv->num_grps; i++) {
562 struct gfar __iomem *regs = priv->gfargrp[i].regs;
563 /* Unmask the interrupts we look for */
564 gfar_write(&regs->imask, IMASK_DEFAULT);
565 }
566}
567
Claudiu Manoil20862782014-02-17 12:53:14 +0200568static int gfar_alloc_tx_queues(struct gfar_private *priv)
569{
570 int i;
571
572 for (i = 0; i < priv->num_tx_queues; i++) {
573 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
574 GFP_KERNEL);
575 if (!priv->tx_queue[i])
576 return -ENOMEM;
577
578 priv->tx_queue[i]->tx_skbuff = NULL;
579 priv->tx_queue[i]->qindex = i;
580 priv->tx_queue[i]->dev = priv->ndev;
581 spin_lock_init(&(priv->tx_queue[i]->txlock));
582 }
583 return 0;
584}
585
586static int gfar_alloc_rx_queues(struct gfar_private *priv)
587{
588 int i;
589
590 for (i = 0; i < priv->num_rx_queues; i++) {
591 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
592 GFP_KERNEL);
593 if (!priv->rx_queue[i])
594 return -ENOMEM;
595
596 priv->rx_queue[i]->rx_skbuff = NULL;
597 priv->rx_queue[i]->qindex = i;
598 priv->rx_queue[i]->dev = priv->ndev;
Claudiu Manoil20862782014-02-17 12:53:14 +0200599 }
600 return 0;
601}
602
603static void gfar_free_tx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000604{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000605 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000606
607 for (i = 0; i < priv->num_tx_queues; i++)
608 kfree(priv->tx_queue[i]);
609}
610
Claudiu Manoil20862782014-02-17 12:53:14 +0200611static void gfar_free_rx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000612{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000613 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000614
615 for (i = 0; i < priv->num_rx_queues; i++)
616 kfree(priv->rx_queue[i]);
617}
618
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000619static void unmap_group_regs(struct gfar_private *priv)
620{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000621 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000622
623 for (i = 0; i < MAXGROUPS; i++)
624 if (priv->gfargrp[i].regs)
625 iounmap(priv->gfargrp[i].regs);
626}
627
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000628static void free_gfar_dev(struct gfar_private *priv)
629{
630 int i, j;
631
632 for (i = 0; i < priv->num_grps; i++)
633 for (j = 0; j < GFAR_NUM_IRQS; j++) {
634 kfree(priv->gfargrp[i].irqinfo[j]);
635 priv->gfargrp[i].irqinfo[j] = NULL;
636 }
637
638 free_netdev(priv->ndev);
639}
640
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000641static void disable_napi(struct gfar_private *priv)
642{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000643 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000644
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200645 for (i = 0; i < priv->num_grps; i++) {
646 napi_disable(&priv->gfargrp[i].napi_rx);
647 napi_disable(&priv->gfargrp[i].napi_tx);
648 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000649}
650
651static void enable_napi(struct gfar_private *priv)
652{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000653 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000654
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200655 for (i = 0; i < priv->num_grps; i++) {
656 napi_enable(&priv->gfargrp[i].napi_rx);
657 napi_enable(&priv->gfargrp[i].napi_tx);
658 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000659}
660
661static int gfar_parse_group(struct device_node *np,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000662 struct gfar_private *priv, const char *model)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000663{
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000664 struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000665 int i;
666
Paul Gortmaker7c1e7e92013-02-04 09:49:42 +0000667 for (i = 0; i < GFAR_NUM_IRQS; i++) {
668 grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
669 GFP_KERNEL);
670 if (!grp->irqinfo[i])
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000671 return -ENOMEM;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000672 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000673
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000674 grp->regs = of_iomap(np, 0);
675 if (!grp->regs)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000676 return -ENOMEM;
677
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000678 gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000679
680 /* If we aren't the FEC we have multiple interrupts */
681 if (model && strcasecmp(model, "FEC")) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000682 gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
683 gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
684 if (gfar_irq(grp, TX)->irq == NO_IRQ ||
685 gfar_irq(grp, RX)->irq == NO_IRQ ||
686 gfar_irq(grp, ER)->irq == NO_IRQ)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000687 return -EINVAL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000688 }
689
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000690 grp->priv = priv;
691 spin_lock_init(&grp->grplock);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000692 if (priv->mode == MQ_MG_MODE) {
Jingchang Lu55917642015-03-13 10:52:32 +0200693 u32 rxq_mask, txq_mask;
694 int ret;
695
696 grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
697 grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
698
699 ret = of_property_read_u32(np, "fsl,rx-bit-map", &rxq_mask);
700 if (!ret) {
701 grp->rx_bit_map = rxq_mask ?
702 rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
703 }
704
705 ret = of_property_read_u32(np, "fsl,tx-bit-map", &txq_mask);
706 if (!ret) {
707 grp->tx_bit_map = txq_mask ?
708 txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
709 }
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200710
711 if (priv->poll_mode == GFAR_SQ_POLLING) {
712 /* One Q per interrupt group: Q0 to G0, Q1 to G1 */
713 grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
714 grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200715 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000716 } else {
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000717 grp->rx_bit_map = 0xFF;
718 grp->tx_bit_map = 0xFF;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000719 }
Claudiu Manoil20862782014-02-17 12:53:14 +0200720
721 /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
722 * right to left, so we need to revert the 8 bits to get the q index
723 */
724 grp->rx_bit_map = bitrev8(grp->rx_bit_map);
725 grp->tx_bit_map = bitrev8(grp->tx_bit_map);
726
727 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
728 * also assign queues to groups
729 */
730 for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200731 if (!grp->rx_queue)
732 grp->rx_queue = priv->rx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200733 grp->num_rx_queues++;
734 grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
735 priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
736 priv->rx_queue[i]->grp = grp;
737 }
738
739 for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200740 if (!grp->tx_queue)
741 grp->tx_queue = priv->tx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200742 grp->num_tx_queues++;
743 grp->tstat |= (TSTAT_CLEAR_THALT >> i);
744 priv->tqueue |= (TQUEUE_EN0 >> i);
745 priv->tx_queue[i]->grp = grp;
746 }
747
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000748 priv->num_grps++;
749
750 return 0;
751}
752
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100753static int gfar_of_group_count(struct device_node *np)
754{
755 struct device_node *child;
756 int num = 0;
757
758 for_each_available_child_of_node(np, child)
759 if (!of_node_cmp(child->name, "queue-group"))
760 num++;
761
762 return num;
763}
764
Grant Likely2dc11582010-08-06 09:25:50 -0600765static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800766{
Andy Flemingb31a1d82008-12-16 15:29:15 -0800767 const char *model;
768 const char *ctype;
769 const void *mac_addr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000770 int err = 0, i;
771 struct net_device *dev = NULL;
772 struct gfar_private *priv = NULL;
Grant Likely61c7a082010-04-13 16:12:29 -0700773 struct device_node *np = ofdev->dev.of_node;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000774 struct device_node *child = NULL;
Jingchang Lu55917642015-03-13 10:52:32 +0200775 struct property *stash;
776 u32 stash_len = 0;
777 u32 stash_idx = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000778 unsigned int num_tx_qs, num_rx_qs;
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200779 unsigned short mode, poll_mode;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800780
Kevin Hao4b222ca2015-01-28 20:06:48 +0800781 if (!np)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800782 return -ENODEV;
783
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200784 if (of_device_is_compatible(np, "fsl,etsec2")) {
785 mode = MQ_MG_MODE;
786 poll_mode = GFAR_SQ_POLLING;
787 } else {
788 mode = SQ_SG_MODE;
789 poll_mode = GFAR_SQ_POLLING;
790 }
791
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200792 if (mode == SQ_SG_MODE) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200793 num_tx_qs = 1;
794 num_rx_qs = 1;
795 } else { /* MQ_MG_MODE */
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200796 /* get the actual number of supported groups */
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100797 unsigned int num_grps = gfar_of_group_count(np);
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200798
799 if (num_grps == 0 || num_grps > MAXGROUPS) {
800 dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
801 num_grps);
802 pr_err("Cannot do alloc_etherdev, aborting\n");
803 return -EINVAL;
804 }
805
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200806 if (poll_mode == GFAR_SQ_POLLING) {
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200807 num_tx_qs = num_grps; /* one txq per int group */
808 num_rx_qs = num_grps; /* one rxq per int group */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200809 } else { /* GFAR_MQ_POLLING */
Jingchang Lu55917642015-03-13 10:52:32 +0200810 u32 tx_queues, rx_queues;
811 int ret;
812
813 /* parse the num of HW tx and rx queues */
814 ret = of_property_read_u32(np, "fsl,num_tx_queues",
815 &tx_queues);
816 num_tx_qs = ret ? 1 : tx_queues;
817
818 ret = of_property_read_u32(np, "fsl,num_rx_queues",
819 &rx_queues);
820 num_rx_qs = ret ? 1 : rx_queues;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200821 }
822 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000823
824 if (num_tx_qs > MAX_TX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000825 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
826 num_tx_qs, MAX_TX_QS);
827 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000828 return -EINVAL;
829 }
830
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000831 if (num_rx_qs > MAX_RX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000832 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
833 num_rx_qs, MAX_RX_QS);
834 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000835 return -EINVAL;
836 }
837
838 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
839 dev = *pdev;
840 if (NULL == dev)
841 return -ENOMEM;
842
843 priv = netdev_priv(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000844 priv->ndev = dev;
845
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200846 priv->mode = mode;
847 priv->poll_mode = poll_mode;
848
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000849 priv->num_tx_queues = num_tx_qs;
Ben Hutchingsfe069122010-09-27 08:27:37 +0000850 netif_set_real_num_rx_queues(dev, num_rx_qs);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000851 priv->num_rx_queues = num_rx_qs;
Claudiu Manoil20862782014-02-17 12:53:14 +0200852
853 err = gfar_alloc_tx_queues(priv);
854 if (err)
855 goto tx_alloc_failed;
856
857 err = gfar_alloc_rx_queues(priv);
858 if (err)
859 goto rx_alloc_failed;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800860
Jingchang Lu55917642015-03-13 10:52:32 +0200861 err = of_property_read_string(np, "model", &model);
862 if (err) {
863 pr_err("Device model property missing, aborting\n");
864 goto rx_alloc_failed;
865 }
866
Jan Ceuleers0977f812012-06-05 03:42:12 +0000867 /* Init Rx queue filer rule set linked list */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -0700868 INIT_LIST_HEAD(&priv->rx_list.list);
869 priv->rx_list.count = 0;
870 mutex_init(&priv->rx_queue_access);
871
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000872 for (i = 0; i < MAXGROUPS; i++)
873 priv->gfargrp[i].regs = NULL;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800874
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000875 /* Parse and initialize group specific information */
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200876 if (priv->mode == MQ_MG_MODE) {
Tobias Waldekranzf50724c2015-03-05 14:48:23 +0100877 for_each_available_child_of_node(np, child) {
878 if (of_node_cmp(child->name, "queue-group"))
879 continue;
880
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000881 err = gfar_parse_group(child, priv, model);
882 if (err)
883 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800884 }
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200885 } else { /* SQ_SG_MODE */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000886 err = gfar_parse_group(np, priv, model);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000887 if (err)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000888 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800889 }
890
Jingchang Lu55917642015-03-13 10:52:32 +0200891 stash = of_find_property(np, "bd-stash", NULL);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800892
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000893 if (stash) {
Andy Fleming4d7902f2009-02-04 16:43:44 -0800894 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
895 priv->bd_stash_en = 1;
896 }
897
Jingchang Lu55917642015-03-13 10:52:32 +0200898 err = of_property_read_u32(np, "rx-stash-len", &stash_len);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800899
Jingchang Lu55917642015-03-13 10:52:32 +0200900 if (err == 0)
901 priv->rx_stash_size = stash_len;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800902
Jingchang Lu55917642015-03-13 10:52:32 +0200903 err = of_property_read_u32(np, "rx-stash-idx", &stash_idx);
Andy Fleming4d7902f2009-02-04 16:43:44 -0800904
Jingchang Lu55917642015-03-13 10:52:32 +0200905 if (err == 0)
906 priv->rx_stash_index = stash_idx;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800907
908 if (stash_len || stash_idx)
909 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
910
Andy Flemingb31a1d82008-12-16 15:29:15 -0800911 mac_addr = of_get_mac_address(np);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000912
Andy Flemingb31a1d82008-12-16 15:29:15 -0800913 if (mac_addr)
Joe Perches6a3c910c2011-11-16 09:38:02 +0000914 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800915
916 if (model && !strcasecmp(model, "TSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200917 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000918 FSL_GIANFAR_DEV_HAS_COALESCE |
919 FSL_GIANFAR_DEV_HAS_RMON |
920 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
921
Andy Flemingb31a1d82008-12-16 15:29:15 -0800922 if (model && !strcasecmp(model, "eTSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200923 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000924 FSL_GIANFAR_DEV_HAS_COALESCE |
925 FSL_GIANFAR_DEV_HAS_RMON |
926 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000927 FSL_GIANFAR_DEV_HAS_CSUM |
928 FSL_GIANFAR_DEV_HAS_VLAN |
929 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
930 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
931 FSL_GIANFAR_DEV_HAS_TIMER;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800932
Jingchang Lu55917642015-03-13 10:52:32 +0200933 err = of_property_read_string(np, "phy-connection-type", &ctype);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800934
935 /* We only care about rgmii-id. The rest are autodetected */
Jingchang Lu55917642015-03-13 10:52:32 +0200936 if (err == 0 && !strcmp(ctype, "rgmii-id"))
Andy Flemingb31a1d82008-12-16 15:29:15 -0800937 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
938 else
939 priv->interface = PHY_INTERFACE_MODE_MII;
940
Jingchang Lu55917642015-03-13 10:52:32 +0200941 if (of_find_property(np, "fsl,magic-packet", NULL))
Andy Flemingb31a1d82008-12-16 15:29:15 -0800942 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
943
Grant Likelyfe192a42009-04-25 12:53:12 +0000944 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800945
Florian Fainellibe403642014-05-22 09:47:48 -0700946 /* In the case of a fixed PHY, the DT node associated
947 * to the PHY is the Ethernet MAC DT node.
948 */
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200949 if (!priv->phy_node && of_phy_is_fixed_link(np)) {
Florian Fainellibe403642014-05-22 09:47:48 -0700950 err = of_phy_register_fixed_link(np);
951 if (err)
952 goto err_grp_init;
953
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200954 priv->phy_node = of_node_get(np);
Florian Fainellibe403642014-05-22 09:47:48 -0700955 }
956
Andy Flemingb31a1d82008-12-16 15:29:15 -0800957 /* Find the TBI PHY. If it's not there, we don't support SGMII */
Grant Likelyfe192a42009-04-25 12:53:12 +0000958 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800959
960 return 0;
961
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000962err_grp_init:
963 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +0200964rx_alloc_failed:
965 gfar_free_rx_queues(priv);
966tx_alloc_failed:
967 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000968 free_gfar_dev(priv);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800969 return err;
970}
971
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000972static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000973{
974 struct hwtstamp_config config;
975 struct gfar_private *priv = netdev_priv(netdev);
976
977 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
978 return -EFAULT;
979
980 /* reserved for future extensions */
981 if (config.flags)
982 return -EINVAL;
983
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000984 switch (config.tx_type) {
985 case HWTSTAMP_TX_OFF:
986 priv->hwts_tx_en = 0;
987 break;
988 case HWTSTAMP_TX_ON:
989 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
990 return -ERANGE;
991 priv->hwts_tx_en = 1;
992 break;
993 default:
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000994 return -ERANGE;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000995 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000996
997 switch (config.rx_filter) {
998 case HWTSTAMP_FILTER_NONE:
Manfred Rudigier97553f72010-06-11 01:49:05 +0000999 if (priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +00001000 priv->hwts_rx_en = 0;
Claudiu Manoil08511332014-02-24 12:13:45 +02001001 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +00001002 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001003 break;
1004 default:
1005 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
1006 return -ERANGE;
Manfred Rudigier97553f72010-06-11 01:49:05 +00001007 if (!priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +00001008 priv->hwts_rx_en = 1;
Claudiu Manoil08511332014-02-24 12:13:45 +02001009 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +00001010 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001011 config.rx_filter = HWTSTAMP_FILTER_ALL;
1012 break;
1013 }
1014
1015 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1016 -EFAULT : 0;
1017}
1018
Ben Hutchingsca0c88c2013-11-18 23:05:27 +00001019static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
1020{
1021 struct hwtstamp_config config;
1022 struct gfar_private *priv = netdev_priv(netdev);
1023
1024 config.flags = 0;
1025 config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1026 config.rx_filter = (priv->hwts_rx_en ?
1027 HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
1028
1029 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
1030 -EFAULT : 0;
1031}
1032
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001033static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1034{
1035 struct gfar_private *priv = netdev_priv(dev);
1036
1037 if (!netif_running(dev))
1038 return -EINVAL;
1039
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001040 if (cmd == SIOCSHWTSTAMP)
Ben Hutchingsca0c88c2013-11-18 23:05:27 +00001041 return gfar_hwtstamp_set(dev, rq);
1042 if (cmd == SIOCGHWTSTAMP)
1043 return gfar_hwtstamp_get(dev, rq);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001044
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001045 if (!priv->phydev)
1046 return -ENODEV;
1047
Richard Cochran28b04112010-07-17 08:48:55 +00001048 return phy_mii_ioctl(priv->phydev, rq, cmd);
Clifford Wolf0faac9f2009-01-09 10:23:11 +00001049}
1050
Anton Vorontsov18294ad2009-11-04 12:53:00 +00001051static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
1052 u32 class)
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001053{
1054 u32 rqfpr = FPR_FILER_MASK;
1055 u32 rqfcr = 0x0;
1056
1057 rqfar--;
1058 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001059 priv->ftp_rqfpr[rqfar] = rqfpr;
1060 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001061 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1062
1063 rqfar--;
1064 rqfcr = RQFCR_CMP_NOMATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001065 priv->ftp_rqfpr[rqfar] = rqfpr;
1066 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001067 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1068
1069 rqfar--;
1070 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1071 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001072 priv->ftp_rqfcr[rqfar] = rqfcr;
1073 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001074 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1075
1076 rqfar--;
1077 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1078 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001079 priv->ftp_rqfcr[rqfar] = rqfcr;
1080 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001081 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1082
1083 return rqfar;
1084}
1085
1086static void gfar_init_filer_table(struct gfar_private *priv)
1087{
1088 int i = 0x0;
1089 u32 rqfar = MAX_FILER_IDX;
1090 u32 rqfcr = 0x0;
1091 u32 rqfpr = FPR_FILER_MASK;
1092
1093 /* Default rule */
1094 rqfcr = RQFCR_CMP_MATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001095 priv->ftp_rqfcr[rqfar] = rqfcr;
1096 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001097 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1098
1099 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1100 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1101 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1102 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1103 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1104 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1105
Uwe Kleine-König85dd08e2010-06-11 12:16:55 +02001106 /* cur_filer_idx indicated the first non-masked rule */
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001107 priv->cur_filer_idx = rqfar;
1108
1109 /* Rest are masked rules */
1110 rqfcr = RQFCR_CMP_NOMATCH;
1111 for (i = 0; i < rqfar; i++) {
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001112 priv->ftp_rqfcr[i] = rqfcr;
1113 priv->ftp_rqfpr[i] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001114 gfar_write_filer(priv, i, rqfcr, rqfpr);
1115 }
1116}
1117
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001118#ifdef CONFIG_PPC
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001119static void __gfar_detect_errata_83xx(struct gfar_private *priv)
Anton Vorontsov7d350972010-06-30 06:39:12 +00001120{
Anton Vorontsov7d350972010-06-30 06:39:12 +00001121 unsigned int pvr = mfspr(SPRN_PVR);
1122 unsigned int svr = mfspr(SPRN_SVR);
1123 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1124 unsigned int rev = svr & 0xffff;
1125
1126 /* MPC8313 Rev 2.0 and higher; All MPC837x */
1127 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001128 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001129 priv->errata |= GFAR_ERRATA_74;
1130
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001131 /* MPC8313 and MPC837x all rev */
1132 if ((pvr == 0x80850010 && mod == 0x80b0) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001133 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001134 priv->errata |= GFAR_ERRATA_76;
1135
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001136 /* MPC8313 Rev < 2.0 */
1137 if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00001138 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001139}
1140
1141static void __gfar_detect_errata_85xx(struct gfar_private *priv)
1142{
1143 unsigned int svr = mfspr(SPRN_SVR);
1144
1145 if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1146 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil53fad772013-10-09 20:20:42 +03001147 if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
1148 ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
1149 priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001150}
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001151#endif
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001152
1153static void gfar_detect_errata(struct gfar_private *priv)
1154{
1155 struct device *dev = &priv->ofdev->dev;
1156
1157 /* no plans to fix */
1158 priv->errata |= GFAR_ERRATA_A002;
1159
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001160#ifdef CONFIG_PPC
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001161 if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
1162 __gfar_detect_errata_85xx(priv);
1163 else /* non-mpc85xx parts, i.e. e300 core based */
1164 __gfar_detect_errata_83xx(priv);
Claudiu Manoild6ef0bc2014-10-07 10:44:32 +03001165#endif
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00001166
Anton Vorontsov7d350972010-06-30 06:39:12 +00001167 if (priv->errata)
1168 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1169 priv->errata);
1170}
1171
Claudiu Manoil08511332014-02-24 12:13:45 +02001172void gfar_mac_reset(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173{
Claudiu Manoil20862782014-02-17 12:53:14 +02001174 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Claudiu Manoila328ac92014-02-24 12:13:42 +02001175 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
1177 /* Reset MAC layer */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001178 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Andy Flemingb98ac702009-02-04 16:38:05 -08001180 /* We need to delay at least 3 TX clocks */
Claudiu Manoila328ac92014-02-24 12:13:42 +02001181 udelay(3);
Andy Flemingb98ac702009-02-04 16:38:05 -08001182
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001183 /* the soft reset bit is not self-resetting, so we need to
1184 * clear it before resuming normal operation
1185 */
Claudiu Manoil20862782014-02-17 12:53:14 +02001186 gfar_write(&regs->maccfg1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187
Claudiu Manoila328ac92014-02-24 12:13:42 +02001188 udelay(3);
1189
Claudiu Manoil88302642014-02-24 12:13:43 +02001190 /* Compute rx_buff_size based on config flags */
1191 gfar_rx_buff_size_config(priv);
1192
1193 /* Initialize the max receive frame/buffer lengths */
1194 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
Claudiu Manoila328ac92014-02-24 12:13:42 +02001195 gfar_write(&regs->mrblr, priv->rx_buffer_size);
1196
1197 /* Initialize the Minimum Frame Length Register */
1198 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1199
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 /* Initialize MACCFG2. */
Anton Vorontsov7d350972010-06-30 06:39:12 +00001201 tempval = MACCFG2_INIT_SETTINGS;
Claudiu Manoil88302642014-02-24 12:13:43 +02001202
1203 /* If the mtu is larger than the max size for standard
1204 * ethernet frames (ie, a jumbo frame), then set maccfg2
1205 * to allow huge frames, and to check the length
1206 */
1207 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
1208 gfar_has_errata(priv, GFAR_ERRATA_74))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001209 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
Claudiu Manoil88302642014-02-24 12:13:43 +02001210
Anton Vorontsov7d350972010-06-30 06:39:12 +00001211 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Claudiu Manoila328ac92014-02-24 12:13:42 +02001213 /* Clear mac addr hash registers */
1214 gfar_write(&regs->igaddr0, 0);
1215 gfar_write(&regs->igaddr1, 0);
1216 gfar_write(&regs->igaddr2, 0);
1217 gfar_write(&regs->igaddr3, 0);
1218 gfar_write(&regs->igaddr4, 0);
1219 gfar_write(&regs->igaddr5, 0);
1220 gfar_write(&regs->igaddr6, 0);
1221 gfar_write(&regs->igaddr7, 0);
1222
1223 gfar_write(&regs->gaddr0, 0);
1224 gfar_write(&regs->gaddr1, 0);
1225 gfar_write(&regs->gaddr2, 0);
1226 gfar_write(&regs->gaddr3, 0);
1227 gfar_write(&regs->gaddr4, 0);
1228 gfar_write(&regs->gaddr5, 0);
1229 gfar_write(&regs->gaddr6, 0);
1230 gfar_write(&regs->gaddr7, 0);
1231
1232 if (priv->extended_hash)
1233 gfar_clear_exact_match(priv->ndev);
1234
1235 gfar_mac_rx_config(priv);
1236
1237 gfar_mac_tx_config(priv);
1238
1239 gfar_set_mac_address(priv->ndev);
1240
1241 gfar_set_multi(priv->ndev);
1242
1243 /* clear ievent and imask before configuring coalescing */
1244 gfar_ints_disable(priv);
1245
1246 /* Configure the coalescing support */
1247 gfar_configure_coalescing_all(priv);
1248}
1249
1250static void gfar_hw_init(struct gfar_private *priv)
1251{
1252 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1253 u32 attrs;
1254
1255 /* Stop the DMA engine now, in case it was running before
1256 * (The firmware could have used it, and left it running).
1257 */
1258 gfar_halt(priv);
1259
1260 gfar_mac_reset(priv);
1261
1262 /* Zero out the rmon mib registers if it has them */
1263 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1264 memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1265
1266 /* Mask off the CAM interrupts */
1267 gfar_write(&regs->rmon.cam1, 0xffffffff);
1268 gfar_write(&regs->rmon.cam2, 0xffffffff);
1269 }
1270
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 /* Initialize ECNTRL */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001272 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Claudiu Manoil34018fd2014-02-17 12:53:15 +02001274 /* Set the extraction length and index */
1275 attrs = ATTRELI_EL(priv->rx_stash_size) |
1276 ATTRELI_EI(priv->rx_stash_index);
1277
1278 gfar_write(&regs->attreli, attrs);
1279
1280 /* Start with defaults, and add stashing
1281 * depending on driver parameters
1282 */
1283 attrs = ATTR_INIT_SETTINGS;
1284
1285 if (priv->bd_stash_en)
1286 attrs |= ATTR_BDSTASH;
1287
1288 if (priv->rx_stash_size != 0)
1289 attrs |= ATTR_BUFSTASH;
1290
1291 gfar_write(&regs->attr, attrs);
1292
1293 /* FIFO configs */
1294 gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
1295 gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
1296 gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
1297
Claudiu Manoil20862782014-02-17 12:53:14 +02001298 /* Program the interrupt steering regs, only for MG devices */
1299 if (priv->num_grps > 1)
1300 gfar_write_isrg(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001301}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Xiubo Li898157e2014-06-04 16:49:16 +08001303static void gfar_init_addr_hash_table(struct gfar_private *priv)
Claudiu Manoil20862782014-02-17 12:53:14 +02001304{
1305 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001306
Andy Flemingb31a1d82008-12-16 15:29:15 -08001307 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001308 priv->extended_hash = 1;
1309 priv->hash_width = 9;
1310
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001311 priv->hash_regs[0] = &regs->igaddr0;
1312 priv->hash_regs[1] = &regs->igaddr1;
1313 priv->hash_regs[2] = &regs->igaddr2;
1314 priv->hash_regs[3] = &regs->igaddr3;
1315 priv->hash_regs[4] = &regs->igaddr4;
1316 priv->hash_regs[5] = &regs->igaddr5;
1317 priv->hash_regs[6] = &regs->igaddr6;
1318 priv->hash_regs[7] = &regs->igaddr7;
1319 priv->hash_regs[8] = &regs->gaddr0;
1320 priv->hash_regs[9] = &regs->gaddr1;
1321 priv->hash_regs[10] = &regs->gaddr2;
1322 priv->hash_regs[11] = &regs->gaddr3;
1323 priv->hash_regs[12] = &regs->gaddr4;
1324 priv->hash_regs[13] = &regs->gaddr5;
1325 priv->hash_regs[14] = &regs->gaddr6;
1326 priv->hash_regs[15] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001327
1328 } else {
1329 priv->extended_hash = 0;
1330 priv->hash_width = 8;
1331
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001332 priv->hash_regs[0] = &regs->gaddr0;
1333 priv->hash_regs[1] = &regs->gaddr1;
1334 priv->hash_regs[2] = &regs->gaddr2;
1335 priv->hash_regs[3] = &regs->gaddr3;
1336 priv->hash_regs[4] = &regs->gaddr4;
1337 priv->hash_regs[5] = &regs->gaddr5;
1338 priv->hash_regs[6] = &regs->gaddr6;
1339 priv->hash_regs[7] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001340 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001341}
1342
1343/* Set up the ethernet device structure, private data,
1344 * and anything else we need before we start
1345 */
1346static int gfar_probe(struct platform_device *ofdev)
1347{
1348 struct net_device *dev = NULL;
1349 struct gfar_private *priv = NULL;
1350 int err = 0, i;
1351
1352 err = gfar_of_init(ofdev, &dev);
1353
1354 if (err)
1355 return err;
1356
1357 priv = netdev_priv(dev);
1358 priv->ndev = dev;
1359 priv->ofdev = ofdev;
1360 priv->dev = &ofdev->dev;
1361 SET_NETDEV_DEV(dev, &ofdev->dev);
1362
Claudiu Manoil20862782014-02-17 12:53:14 +02001363 INIT_WORK(&priv->reset_task, gfar_reset_task);
1364
1365 platform_set_drvdata(ofdev, priv);
1366
1367 gfar_detect_errata(priv);
1368
Claudiu Manoil20862782014-02-17 12:53:14 +02001369 /* Set the dev->base_addr to the gfar reg region */
1370 dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
1371
1372 /* Fill in the dev structure */
1373 dev->watchdog_timeo = TX_TIMEOUT;
1374 dev->mtu = 1500;
1375 dev->netdev_ops = &gfar_netdev_ops;
1376 dev->ethtool_ops = &gfar_ethtool_ops;
1377
1378 /* Register for napi ...We are registering NAPI for each grp */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02001379 for (i = 0; i < priv->num_grps; i++) {
1380 if (priv->poll_mode == GFAR_SQ_POLLING) {
1381 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1382 gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
1383 netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1384 gfar_poll_tx_sq, 2);
1385 } else {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02001386 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1387 gfar_poll_rx, GFAR_DEV_WEIGHT);
1388 netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1389 gfar_poll_tx, 2);
1390 }
1391 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001392
1393 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1394 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1395 NETIF_F_RXCSUM;
1396 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1397 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1398 }
1399
1400 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1401 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
1402 NETIF_F_HW_VLAN_CTAG_RX;
1403 dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
1404 }
1405
Claudiu Manoil3d23a052015-05-06 18:07:30 +03001406 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
1407
Claudiu Manoil20862782014-02-17 12:53:14 +02001408 gfar_init_addr_hash_table(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001409
Claudiu Manoil532c37b2014-02-17 12:53:16 +02001410 /* Insert receive time stamps into padding alignment bytes */
1411 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1412 priv->padding = 8;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001413
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001414 if (dev->features & NETIF_F_IP_CSUM ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001415 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
Wu Jiajun-B06378bee9e582012-05-21 23:00:48 +00001416 dev->needed_headroom = GMAC_FCB_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417
1418 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001420 /* Initializing some of the rx/tx queue level parameters */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001421 for (i = 0; i < priv->num_tx_queues; i++) {
1422 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1423 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1424 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1425 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1426 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001427
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001428 for (i = 0; i < priv->num_rx_queues; i++) {
1429 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1430 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1431 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1432 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433
Jan Ceuleers0977f812012-06-05 03:42:12 +00001434 /* always enable rx filer */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -07001435 priv->rx_filer_enable = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001436 /* Enable most messages by default */
1437 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +00001438 /* use pritority h/w tx queue scheduling for single queue devices */
1439 if (priv->num_tx_queues == 1)
1440 priv->prio_sched_en = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001441
Claudiu Manoil08511332014-02-24 12:13:45 +02001442 set_bit(GFAR_DOWN, &priv->state);
1443
Claudiu Manoila328ac92014-02-24 12:13:42 +02001444 gfar_hw_init(priv);
Trent Piephod3eab822008-10-02 11:12:24 +00001445
Fabio Estevamd4c642e2014-06-03 19:55:38 -03001446 /* Carrier starts down, phylib will bring it up */
1447 netif_carrier_off(dev);
1448
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 err = register_netdev(dev);
1450
1451 if (err) {
Joe Perches59deab22011-06-14 08:57:47 +00001452 pr_err("%s: Cannot register net device, aborting\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 goto register_fail;
1454 }
1455
Claudiu Manoilb0734b62015-07-31 18:38:33 +03001456 device_set_wakeup_capable(&dev->dev, priv->device_flags &
1457 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001458
Dai Harukic50a5d92008-12-17 16:51:32 -08001459 /* fill out IRQ number and name fields */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001460 for (i = 0; i < priv->num_grps; i++) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001461 struct gfar_priv_grp *grp = &priv->gfargrp[i];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001462 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001463 sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001464 dev->name, "_g", '0' + i, "_tx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001465 sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001466 dev->name, "_g", '0' + i, "_rx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001467 sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001468 dev->name, "_g", '0' + i, "_er");
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001469 } else
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001470 strcpy(gfar_irq(grp, TX)->name, dev->name);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001471 }
Dai Harukic50a5d92008-12-17 16:51:32 -08001472
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001473 /* Initialize the filer table */
1474 gfar_init_filer_table(priv);
1475
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 /* Print out the device info */
Joe Perches59deab22011-06-14 08:57:47 +00001477 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478
Jan Ceuleers0977f812012-06-05 03:42:12 +00001479 /* Even more device info helps when determining which kernel
1480 * provided which set of benchmarks.
1481 */
Joe Perches59deab22011-06-14 08:57:47 +00001482 netdev_info(dev, "Running with NAPI enabled\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001483 for (i = 0; i < priv->num_rx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001484 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1485 i, priv->rx_queue[i]->rx_ring_size);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001486 for (i = 0; i < priv->num_tx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001487 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1488 i, priv->tx_queue[i]->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
1490 return 0;
1491
1492register_fail:
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001493 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001494 gfar_free_rx_queues(priv);
1495 gfar_free_tx_queues(priv);
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001496 of_node_put(priv->phy_node);
1497 of_node_put(priv->tbi_node);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001498 free_gfar_dev(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001499 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500}
1501
Grant Likely2dc11582010-08-06 09:25:50 -06001502static int gfar_remove(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503{
Jingoo Han8513fbd2013-05-23 00:52:31 +00001504 struct gfar_private *priv = platform_get_drvdata(ofdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001506 of_node_put(priv->phy_node);
1507 of_node_put(priv->tbi_node);
Grant Likelyfe192a42009-04-25 12:53:12 +00001508
David S. Millerd9d8e042009-09-06 01:41:02 -07001509 unregister_netdev(priv->ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001510 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001511 gfar_free_rx_queues(priv);
1512 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001513 free_gfar_dev(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
1515 return 0;
1516}
1517
Scott Woodd87eb122008-07-11 18:04:45 -05001518#ifdef CONFIG_PM
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001519
1520static int gfar_suspend(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001521{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001522 struct gfar_private *priv = dev_get_drvdata(dev);
1523 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001524 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001525 u32 tempval;
Scott Woodd87eb122008-07-11 18:04:45 -05001526 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001527 (priv->device_flags &
1528 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001529
Claudiu Manoil614b4242015-07-31 18:38:32 +03001530 if (!netif_running(ndev))
1531 return 0;
1532
1533 disable_napi(priv);
1534 netif_tx_lock(ndev);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001535 netif_device_detach(ndev);
Claudiu Manoil614b4242015-07-31 18:38:32 +03001536 netif_tx_unlock(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001537
Claudiu Manoil614b4242015-07-31 18:38:32 +03001538 gfar_halt(priv);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001539
Claudiu Manoil614b4242015-07-31 18:38:32 +03001540 if (magic_packet) {
1541 /* Enable interrupt on Magic Packet */
1542 gfar_write(&regs->imask, IMASK_MAG);
Scott Woodd87eb122008-07-11 18:04:45 -05001543
Claudiu Manoil614b4242015-07-31 18:38:32 +03001544 /* Enable Magic Packet mode */
1545 tempval = gfar_read(&regs->maccfg2);
1546 tempval |= MACCFG2_MPEN;
1547 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001548
Claudiu Manoil614b4242015-07-31 18:38:32 +03001549 /* re-enable the Rx block */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001550 tempval = gfar_read(&regs->maccfg1);
Claudiu Manoil614b4242015-07-31 18:38:32 +03001551 tempval |= MACCFG1_RX_EN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001552 gfar_write(&regs->maccfg1, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001553
Claudiu Manoil614b4242015-07-31 18:38:32 +03001554 } else {
1555 phy_stop(priv->phydev);
Scott Woodd87eb122008-07-11 18:04:45 -05001556 }
1557
1558 return 0;
1559}
1560
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001561static int gfar_resume(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001562{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001563 struct gfar_private *priv = dev_get_drvdata(dev);
1564 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001565 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001566 u32 tempval;
1567 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001568 (priv->device_flags &
1569 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001570
Claudiu Manoil614b4242015-07-31 18:38:32 +03001571 if (!netif_running(ndev))
Scott Woodd87eb122008-07-11 18:04:45 -05001572 return 0;
Scott Woodd87eb122008-07-11 18:04:45 -05001573
Claudiu Manoil614b4242015-07-31 18:38:32 +03001574 if (magic_packet) {
1575 /* Disable Magic Packet mode */
1576 tempval = gfar_read(&regs->maccfg2);
1577 tempval &= ~MACCFG2_MPEN;
1578 gfar_write(&regs->maccfg2, tempval);
1579 } else {
Scott Woodd87eb122008-07-11 18:04:45 -05001580 phy_start(priv->phydev);
Claudiu Manoil614b4242015-07-31 18:38:32 +03001581 }
Scott Woodd87eb122008-07-11 18:04:45 -05001582
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001583 gfar_start(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001584
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001585 netif_device_attach(ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001586 enable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001587
1588 return 0;
1589}
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001590
1591static int gfar_restore(struct device *dev)
1592{
1593 struct gfar_private *priv = dev_get_drvdata(dev);
1594 struct net_device *ndev = priv->ndev;
1595
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001596 if (!netif_running(ndev)) {
1597 netif_device_attach(ndev);
1598
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001599 return 0;
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001600 }
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001601
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001602 if (gfar_init_bds(ndev)) {
1603 free_skb_resources(priv);
1604 return -ENOMEM;
1605 }
1606
Claudiu Manoila328ac92014-02-24 12:13:42 +02001607 gfar_mac_reset(priv);
1608
1609 gfar_init_tx_rx_base(priv);
1610
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001611 gfar_start(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001612
1613 priv->oldlink = 0;
1614 priv->oldspeed = 0;
1615 priv->oldduplex = -1;
1616
1617 if (priv->phydev)
1618 phy_start(priv->phydev);
1619
1620 netif_device_attach(ndev);
Anton Vorontsov5ea681d2009-11-10 14:11:05 +00001621 enable_napi(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001622
1623 return 0;
1624}
1625
1626static struct dev_pm_ops gfar_pm_ops = {
1627 .suspend = gfar_suspend,
1628 .resume = gfar_resume,
1629 .freeze = gfar_suspend,
1630 .thaw = gfar_resume,
1631 .restore = gfar_restore,
1632};
1633
1634#define GFAR_PM_OPS (&gfar_pm_ops)
1635
Scott Woodd87eb122008-07-11 18:04:45 -05001636#else
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001637
1638#define GFAR_PM_OPS NULL
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001639
Scott Woodd87eb122008-07-11 18:04:45 -05001640#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001642/* Reads the controller's registers to determine what interface
1643 * connects it to the PHY.
1644 */
1645static phy_interface_t gfar_get_interface(struct net_device *dev)
1646{
1647 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001648 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001649 u32 ecntrl;
1650
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001651 ecntrl = gfar_read(&regs->ecntrl);
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001652
1653 if (ecntrl & ECNTRL_SGMII_MODE)
1654 return PHY_INTERFACE_MODE_SGMII;
1655
1656 if (ecntrl & ECNTRL_TBI_MODE) {
1657 if (ecntrl & ECNTRL_REDUCED_MODE)
1658 return PHY_INTERFACE_MODE_RTBI;
1659 else
1660 return PHY_INTERFACE_MODE_TBI;
1661 }
1662
1663 if (ecntrl & ECNTRL_REDUCED_MODE) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001664 if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001665 return PHY_INTERFACE_MODE_RMII;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001666 }
Andy Fleming7132ab72007-07-11 11:43:07 -05001667 else {
Andy Flemingb31a1d82008-12-16 15:29:15 -08001668 phy_interface_t interface = priv->interface;
Andy Fleming7132ab72007-07-11 11:43:07 -05001669
Jan Ceuleers0977f812012-06-05 03:42:12 +00001670 /* This isn't autodetected right now, so it must
Andy Fleming7132ab72007-07-11 11:43:07 -05001671 * be set by the device tree or platform code.
1672 */
1673 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1674 return PHY_INTERFACE_MODE_RGMII_ID;
1675
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001676 return PHY_INTERFACE_MODE_RGMII;
Andy Fleming7132ab72007-07-11 11:43:07 -05001677 }
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001678 }
1679
Andy Flemingb31a1d82008-12-16 15:29:15 -08001680 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001681 return PHY_INTERFACE_MODE_GMII;
1682
1683 return PHY_INTERFACE_MODE_MII;
1684}
1685
1686
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001687/* Initializes driver's PHY state, and attaches to the PHY.
1688 * Returns 0 on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 */
1690static int init_phy(struct net_device *dev)
1691{
1692 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001693 uint gigabit_support =
Andy Flemingb31a1d82008-12-16 15:29:15 -08001694 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001695 GFAR_SUPPORTED_GBIT : 0;
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001696 phy_interface_t interface;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
1698 priv->oldlink = 0;
1699 priv->oldspeed = 0;
1700 priv->oldduplex = -1;
1701
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001702 interface = gfar_get_interface(dev);
1703
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001704 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1705 interface);
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001706 if (!priv->phydev) {
1707 dev_err(&dev->dev, "could not attach to PHY\n");
1708 return -ENODEV;
Grant Likelyfe192a42009-04-25 12:53:12 +00001709 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710
Kapil Junejad3c12872007-05-11 18:25:11 -05001711 if (interface == PHY_INTERFACE_MODE_SGMII)
1712 gfar_configure_serdes(dev);
1713
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001714 /* Remove any features not supported by the controller */
Grant Likelyfe192a42009-04-25 12:53:12 +00001715 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1716 priv->phydev->advertising = priv->phydev->supported;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
Pavaluca Matei-B46610cf987af2014-10-27 10:42:42 +02001718 /* Add support for flow control, but don't advertise it by default */
1719 priv->phydev->supported |= (SUPPORTED_Pause | SUPPORTED_Asym_Pause);
1720
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722}
1723
Jan Ceuleers0977f812012-06-05 03:42:12 +00001724/* Initialize TBI PHY interface for communicating with the
Paul Gortmakerd0313582008-04-17 00:08:10 -04001725 * SERDES lynx PHY on the chip. We communicate with this PHY
1726 * through the MDIO bus on each controller, treating it as a
1727 * "normal" PHY at the address found in the TBIPA register. We assume
1728 * that the TBIPA register is valid. Either the MDIO bus code will set
1729 * it to a value that doesn't conflict with other PHYs on the bus, or the
1730 * value doesn't matter, as there are no other PHYs on the bus.
1731 */
Kapil Junejad3c12872007-05-11 18:25:11 -05001732static void gfar_configure_serdes(struct net_device *dev)
1733{
1734 struct gfar_private *priv = netdev_priv(dev);
Grant Likelyfe192a42009-04-25 12:53:12 +00001735 struct phy_device *tbiphy;
Trent Piephoc1324192008-10-30 18:17:06 -07001736
Grant Likelyfe192a42009-04-25 12:53:12 +00001737 if (!priv->tbi_node) {
1738 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1739 "device tree specify a tbi-handle\n");
1740 return;
1741 }
1742
1743 tbiphy = of_phy_find_device(priv->tbi_node);
1744 if (!tbiphy) {
1745 dev_err(&dev->dev, "error: Could not get TBI device\n");
Andy Flemingb31a1d82008-12-16 15:29:15 -08001746 return;
1747 }
Kapil Junejad3c12872007-05-11 18:25:11 -05001748
Jan Ceuleers0977f812012-06-05 03:42:12 +00001749 /* If the link is already up, we must already be ok, and don't need to
Trent Piephobdb59f92008-10-30 18:17:07 -07001750 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1751 * everything for us? Resetting it takes the link down and requires
1752 * several seconds for it to come back.
1753 */
Grant Likelyfe192a42009-04-25 12:53:12 +00001754 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
Andy Flemingb31a1d82008-12-16 15:29:15 -08001755 return;
Kapil Junejad3c12872007-05-11 18:25:11 -05001756
Paul Gortmakerd0313582008-04-17 00:08:10 -04001757 /* Single clk mode, mii mode off(for serdes communication) */
Grant Likelyfe192a42009-04-25 12:53:12 +00001758 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
Kapil Junejad3c12872007-05-11 18:25:11 -05001759
Grant Likelyfe192a42009-04-25 12:53:12 +00001760 phy_write(tbiphy, MII_ADVERTISE,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001761 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1762 ADVERTISE_1000XPSE_ASYM);
Kapil Junejad3c12872007-05-11 18:25:11 -05001763
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001764 phy_write(tbiphy, MII_BMCR,
1765 BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1766 BMCR_SPEED1000);
Kapil Junejad3c12872007-05-11 18:25:11 -05001767}
1768
Anton Vorontsov511d9342010-06-30 06:39:15 +00001769static int __gfar_is_rx_idle(struct gfar_private *priv)
1770{
1771 u32 res;
1772
Jan Ceuleers0977f812012-06-05 03:42:12 +00001773 /* Normaly TSEC should not hang on GRS commands, so we should
Anton Vorontsov511d9342010-06-30 06:39:15 +00001774 * actually wait for IEVENT_GRSC flag.
1775 */
Claudiu Manoilad3660c2013-10-09 20:20:40 +03001776 if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
Anton Vorontsov511d9342010-06-30 06:39:15 +00001777 return 0;
1778
Jan Ceuleers0977f812012-06-05 03:42:12 +00001779 /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
Anton Vorontsov511d9342010-06-30 06:39:15 +00001780 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1781 * and the Rx can be safely reset.
1782 */
1783 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1784 res &= 0x7f807f80;
1785 if ((res & 0xffff) == (res >> 16))
1786 return 1;
1787
1788 return 0;
1789}
Kumar Gala0bbaf062005-06-20 10:54:21 -05001790
1791/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001792static void gfar_halt_nodisable(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793{
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001794 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 u32 tempval;
Claudiu Manoila4feee82014-10-07 10:44:34 +03001796 unsigned int timeout;
1797 int stopped;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001799 gfar_ints_disable(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800
Claudiu Manoila4feee82014-10-07 10:44:34 +03001801 if (gfar_is_dma_stopped(priv))
1802 return;
1803
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 /* Stop the DMA, and wait for it to stop */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001805 tempval = gfar_read(&regs->dmactrl);
Claudiu Manoila4feee82014-10-07 10:44:34 +03001806 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
1807 gfar_write(&regs->dmactrl, tempval);
Anton Vorontsov511d9342010-06-30 06:39:15 +00001808
Claudiu Manoila4feee82014-10-07 10:44:34 +03001809retry:
1810 timeout = 1000;
1811 while (!(stopped = gfar_is_dma_stopped(priv)) && timeout) {
1812 cpu_relax();
1813 timeout--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 }
Claudiu Manoila4feee82014-10-07 10:44:34 +03001815
1816 if (!timeout)
1817 stopped = gfar_is_dma_stopped(priv);
1818
1819 if (!stopped && !gfar_is_rx_dma_stopped(priv) &&
1820 !__gfar_is_rx_idle(priv))
1821 goto retry;
Scott Woodd87eb122008-07-11 18:04:45 -05001822}
Scott Woodd87eb122008-07-11 18:04:45 -05001823
1824/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001825void gfar_halt(struct gfar_private *priv)
Scott Woodd87eb122008-07-11 18:04:45 -05001826{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001827 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001828 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001830 /* Dissable the Rx/Tx hw queues */
1831 gfar_write(&regs->rqueue, 0);
1832 gfar_write(&regs->tqueue, 0);
Scott Wood2a54adc2008-08-12 15:10:46 -05001833
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001834 mdelay(10);
1835
1836 gfar_halt_nodisable(priv);
1837
1838 /* Disable Rx/Tx DMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 tempval = gfar_read(&regs->maccfg1);
1840 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1841 gfar_write(&regs->maccfg1, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001842}
1843
1844void stop_gfar(struct net_device *dev)
1845{
1846 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001847
Claudiu Manoil08511332014-02-24 12:13:45 +02001848 netif_tx_stop_all_queues(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001849
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001850 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02001851 set_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001852 smp_mb__after_atomic();
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001853
Claudiu Manoil08511332014-02-24 12:13:45 +02001854 disable_napi(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001855
Claudiu Manoil08511332014-02-24 12:13:45 +02001856 /* disable ints and gracefully shut down Rx/Tx DMA */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001857 gfar_halt(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
Claudiu Manoil08511332014-02-24 12:13:45 +02001859 phy_stop(priv->phydev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862}
1863
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001864static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 struct txbd8 *txbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001867 struct gfar_private *priv = netdev_priv(tx_queue->dev);
Dai Haruki4669bc92008-12-17 16:51:04 -08001868 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001870 txbdp = tx_queue->tx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001872 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1873 if (!tx_queue->tx_skbuff[i])
Dai Haruki4669bc92008-12-17 16:51:04 -08001874 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875
Claudiu Manoila7312d52015-03-13 10:36:28 +02001876 dma_unmap_single(priv->dev, be32_to_cpu(txbdp->bufPtr),
1877 be16_to_cpu(txbdp->length), DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08001878 txbdp->lstatus = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001879 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001880 j++) {
Dai Haruki4669bc92008-12-17 16:51:04 -08001881 txbdp++;
Claudiu Manoila7312d52015-03-13 10:36:28 +02001882 dma_unmap_page(priv->dev, be32_to_cpu(txbdp->bufPtr),
1883 be16_to_cpu(txbdp->length),
1884 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 }
Andy Flemingad5da7a2008-05-07 13:20:55 -05001886 txbdp++;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001887 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1888 tx_queue->tx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001890 kfree(tx_queue->tx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001891 tx_queue->tx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001892}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001894static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1895{
1896 struct rxbd8 *rxbdp;
1897 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1898 int i;
1899
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001900 rxbdp = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001902 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1903 if (rx_queue->rx_skbuff[i]) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02001904 dma_unmap_single(priv->dev, be32_to_cpu(rxbdp->bufPtr),
Claudiu Manoil369ec162013-02-14 05:00:02 +00001905 priv->rx_buffer_size,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001906 DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001907 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1908 rx_queue->rx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 }
Anton Vorontsove69edd22009-10-12 06:00:30 +00001910 rxbdp->lstatus = 0;
1911 rxbdp->bufPtr = 0;
1912 rxbdp++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001914 kfree(rx_queue->rx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001915 rx_queue->rx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001916}
Anton Vorontsove69edd22009-10-12 06:00:30 +00001917
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001918/* If there are any tx skbs or rx skbs still around, free them.
Jan Ceuleers0977f812012-06-05 03:42:12 +00001919 * Then free tx_skbuff and rx_skbuff
1920 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001921static void free_skb_resources(struct gfar_private *priv)
1922{
1923 struct gfar_priv_tx_q *tx_queue = NULL;
1924 struct gfar_priv_rx_q *rx_queue = NULL;
1925 int i;
1926
1927 /* Go through all the buffer descriptors and free their data buffers */
1928 for (i = 0; i < priv->num_tx_queues; i++) {
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001929 struct netdev_queue *txq;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001930
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001931 tx_queue = priv->tx_queue[i];
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001932 txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001933 if (tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001934 free_skb_tx_queue(tx_queue);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001935 netdev_tx_reset_queue(txq);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001936 }
1937
1938 for (i = 0; i < priv->num_rx_queues; i++) {
1939 rx_queue = priv->rx_queue[i];
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001940 if (rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001941 free_skb_rx_queue(rx_queue);
1942 }
1943
Claudiu Manoil369ec162013-02-14 05:00:02 +00001944 dma_free_coherent(priv->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001945 sizeof(struct txbd8) * priv->total_tx_ring_size +
1946 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1947 priv->tx_queue[0]->tx_bd_base,
1948 priv->tx_queue[0]->tx_bd_dma_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949}
1950
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001951void gfar_start(struct gfar_private *priv)
Kumar Gala0bbaf062005-06-20 10:54:21 -05001952{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001953 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001954 u32 tempval;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001955 int i = 0;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001956
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001957 /* Enable Rx/Tx hw queues */
1958 gfar_write(&regs->rqueue, priv->rqueue);
1959 gfar_write(&regs->tqueue, priv->tqueue);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001960
1961 /* Initialize DMACTRL to have WWR and WOP */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001962 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001963 tempval |= DMACTRL_INIT_SETTINGS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001964 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001965
Kumar Gala0bbaf062005-06-20 10:54:21 -05001966 /* Make sure we aren't stopped */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001967 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001968 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001969 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001970
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001971 for (i = 0; i < priv->num_grps; i++) {
1972 regs = priv->gfargrp[i].regs;
1973 /* Clear THLT/RHLT, so that the DMA starts polling now */
1974 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1975 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001976 }
Dai Haruki12dea572008-12-16 15:30:20 -08001977
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001978 /* Enable Rx/Tx DMA */
1979 tempval = gfar_read(&regs->maccfg1);
1980 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1981 gfar_write(&regs->maccfg1, tempval);
1982
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001983 gfar_ints_enable(priv);
1984
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001985 priv->ndev->trans_start = jiffies; /* prevent tx timeout */
Kumar Gala0bbaf062005-06-20 10:54:21 -05001986}
1987
Claudiu Manoil80ec3962014-02-24 12:13:44 +02001988static void free_grp_irqs(struct gfar_priv_grp *grp)
1989{
1990 free_irq(gfar_irq(grp, TX)->irq, grp);
1991 free_irq(gfar_irq(grp, RX)->irq, grp);
1992 free_irq(gfar_irq(grp, ER)->irq, grp);
1993}
1994
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001995static int register_grp_irqs(struct gfar_priv_grp *grp)
1996{
1997 struct gfar_private *priv = grp->priv;
1998 struct net_device *dev = priv->ndev;
Anton Vorontsovccc05c62009-10-12 06:00:26 +00001999 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 /* If the device has multiple interrupts, register for
Jan Ceuleers0977f812012-06-05 03:42:12 +00002002 * them. Otherwise, only register for the one
2003 */
Andy Flemingb31a1d82008-12-16 15:29:15 -08002004 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05002005 /* Install our interrupt handlers for Error,
Jan Ceuleers0977f812012-06-05 03:42:12 +00002006 * Transmit, and Receive
2007 */
Claudiu Manoil614b4242015-07-31 18:38:32 +03002008 err = request_irq(gfar_irq(grp, ER)->irq, gfar_error,
2009 IRQF_NO_SUSPEND,
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002010 gfar_irq(grp, ER)->name, grp);
2011 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002012 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002013 gfar_irq(grp, ER)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002014
Julia Lawall2145f1a2010-08-05 10:26:20 +00002015 goto err_irq_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002017 err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
2018 gfar_irq(grp, TX)->name, grp);
2019 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002020 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002021 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 goto tx_irq_fail;
2023 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002024 err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
2025 gfar_irq(grp, RX)->name, grp);
2026 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002027 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002028 gfar_irq(grp, RX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 goto rx_irq_fail;
2030 }
2031 } else {
Claudiu Manoil614b4242015-07-31 18:38:32 +03002032 err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt,
2033 IRQF_NO_SUSPEND,
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002034 gfar_irq(grp, TX)->name, grp);
2035 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00002036 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002037 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 goto err_irq_fail;
2039 }
2040 }
2041
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002042 return 0;
2043
2044rx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002045 free_irq(gfar_irq(grp, TX)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002046tx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00002047 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002048err_irq_fail:
2049 return err;
2050
2051}
2052
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002053static void gfar_free_irq(struct gfar_private *priv)
2054{
2055 int i;
2056
2057 /* Free the IRQs */
2058 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2059 for (i = 0; i < priv->num_grps; i++)
2060 free_grp_irqs(&priv->gfargrp[i]);
2061 } else {
2062 for (i = 0; i < priv->num_grps; i++)
2063 free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
2064 &priv->gfargrp[i]);
2065 }
2066}
2067
2068static int gfar_request_irq(struct gfar_private *priv)
2069{
2070 int err, i, j;
2071
2072 for (i = 0; i < priv->num_grps; i++) {
2073 err = register_grp_irqs(&priv->gfargrp[i]);
2074 if (err) {
2075 for (j = 0; j < i; j++)
2076 free_grp_irqs(&priv->gfargrp[j]);
2077 return err;
2078 }
2079 }
2080
2081 return 0;
2082}
2083
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002084/* Bring the controller up and running */
2085int startup_gfar(struct net_device *ndev)
2086{
2087 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002088 int err;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002089
Claudiu Manoila328ac92014-02-24 12:13:42 +02002090 gfar_mac_reset(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002091
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002092 err = gfar_alloc_skb_resources(ndev);
2093 if (err)
2094 return err;
2095
Claudiu Manoila328ac92014-02-24 12:13:42 +02002096 gfar_init_tx_rx_base(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002097
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002098 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002099 clear_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002100 smp_mb__after_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002101
2102 /* Start Rx/Tx DMA and enable the interrupts */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002103 gfar_start(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104
Anton Vorontsov826aa4a2009-10-12 06:00:34 +00002105 phy_start(priv->phydev);
2106
Claudiu Manoil08511332014-02-24 12:13:45 +02002107 enable_napi(priv);
2108
2109 netif_tx_wake_all_queues(ndev);
2110
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112}
2113
Jan Ceuleers0977f812012-06-05 03:42:12 +00002114/* Called when something needs to use the ethernet device
2115 * Returns 0 for success.
2116 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117static int gfar_enet_open(struct net_device *dev)
2118{
Li Yang94e8cc32007-10-12 21:53:51 +08002119 struct gfar_private *priv = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 int err;
2121
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 err = init_phy(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002123 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 return err;
2125
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002126 err = gfar_request_irq(priv);
2127 if (err)
2128 return err;
2129
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 err = startup_gfar(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002131 if (err)
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04002132 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133
2134 return err;
2135}
2136
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002137static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002138{
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002139 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
Kumar Gala6c31d552009-04-28 08:04:10 -07002140
2141 memset(fcb, 0, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002142
Kumar Gala0bbaf062005-06-20 10:54:21 -05002143 return fcb;
2144}
2145
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002146static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002147 int fcb_length)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002148{
Kumar Gala0bbaf062005-06-20 10:54:21 -05002149 /* If we're here, it's a IP packet with a TCP or UDP
2150 * payload. We set it to checksum, using a pseudo-header
2151 * we provide
2152 */
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00002153 u8 flags = TXFCB_DEFAULT;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002154
Jan Ceuleers0977f812012-06-05 03:42:12 +00002155 /* Tell the controller what the protocol is
2156 * And provide the already calculated phcs
2157 */
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07002158 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06002159 flags |= TXFCB_UDP;
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002160 fcb->phcs = (__force __be16)(udp_hdr(skb)->check);
Andy Fleming7f7f5312005-11-11 12:38:59 -06002161 } else
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002162 fcb->phcs = (__force __be16)(tcp_hdr(skb)->check);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002163
2164 /* l3os is the distance between the start of the
2165 * frame (skb->data) and the start of the IP hdr.
2166 * l4os is the distance between the start of the
Jan Ceuleers0977f812012-06-05 03:42:12 +00002167 * l3 hdr and the l4 hdr
2168 */
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002169 fcb->l3os = (u8)(skb_network_offset(skb) - fcb_length);
Arnaldo Carvalho de Melocfe1fc72007-03-16 17:26:39 -03002170 fcb->l4os = skb_network_header_len(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002171
Andy Fleming7f7f5312005-11-11 12:38:59 -06002172 fcb->flags = flags;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002173}
2174
Andy Fleming7f7f5312005-11-11 12:38:59 -06002175void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002176{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002177 fcb->flags |= TXFCB_VLN;
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002178 fcb->vlctl = cpu_to_be16(skb_vlan_tag_get(skb));
Kumar Gala0bbaf062005-06-20 10:54:21 -05002179}
2180
Dai Haruki4669bc92008-12-17 16:51:04 -08002181static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002182 struct txbd8 *base, int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002183{
2184 struct txbd8 *new_bd = bdp + stride;
2185
2186 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2187}
2188
2189static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002190 int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002191{
2192 return skip_txbd(bdp, 1, base, ring_size);
2193}
2194
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002195/* eTSEC12: csum generation not supported for some fcb offsets */
2196static inline bool gfar_csum_errata_12(struct gfar_private *priv,
2197 unsigned long fcb_addr)
2198{
2199 return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
2200 (fcb_addr % 0x20) > 0x18);
2201}
2202
2203/* eTSEC76: csum generation for frames larger than 2500 may
2204 * cause excess delays before start of transmission
2205 */
2206static inline bool gfar_csum_errata_76(struct gfar_private *priv,
2207 unsigned int len)
2208{
2209 return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
2210 (len > 2500));
2211}
2212
Jan Ceuleers0977f812012-06-05 03:42:12 +00002213/* This is called by the kernel when a frame is ready for transmission.
2214 * It is pointed to by the dev->hard_start_xmit function pointer
2215 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2217{
2218 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002219 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002220 struct netdev_queue *txq;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002221 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002222 struct txfcb *fcb = NULL;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002223 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
Dai Haruki5a5efed2008-12-16 15:34:50 -08002224 u32 lstatus;
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002225 int i, rq = 0;
2226 int do_tstamp, do_csum, do_vlan;
Dai Haruki4669bc92008-12-17 16:51:04 -08002227 u32 bufaddr;
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002228 unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002229
2230 rq = skb->queue_mapping;
2231 tx_queue = priv->tx_queue[rq];
2232 txq = netdev_get_tx_queue(dev, rq);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002233 base = tx_queue->tx_bd_base;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002234 regs = tx_queue->grp->regs;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002235
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002236 do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002237 do_vlan = skb_vlan_tag_present(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002238 do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2239 priv->hwts_tx_en;
2240
2241 if (do_csum || do_vlan)
2242 fcb_len = GMAC_FCB_LEN;
2243
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002244 /* check if time stamp should be generated */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002245 if (unlikely(do_tstamp))
2246 fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Dai Haruki4669bc92008-12-17 16:51:04 -08002247
Li Yang5b28bea2009-03-27 15:54:30 -07002248 /* make space for additional header when fcb is needed */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002249 if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002250 struct sk_buff *skb_new;
2251
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002252 skb_new = skb_realloc_headroom(skb, fcb_len);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002253 if (!skb_new) {
2254 dev->stats.tx_errors++;
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002255 dev_kfree_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002256 return NETDEV_TX_OK;
2257 }
Manfred Rudigierdb83d132012-01-09 23:26:50 +00002258
Eric Dumazet313b0372012-07-05 11:45:13 +00002259 if (skb->sk)
2260 skb_set_owner_w(skb_new, skb->sk);
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002261 dev_consume_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002262 skb = skb_new;
2263 }
2264
Dai Haruki4669bc92008-12-17 16:51:04 -08002265 /* total number of fragments in the SKB */
2266 nr_frags = skb_shinfo(skb)->nr_frags;
2267
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002268 /* calculate the required number of TxBDs for this skb */
2269 if (unlikely(do_tstamp))
2270 nr_txbds = nr_frags + 2;
2271 else
2272 nr_txbds = nr_frags + 1;
2273
Dai Haruki4669bc92008-12-17 16:51:04 -08002274 /* check if there is space to queue this packet */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002275 if (nr_txbds > tx_queue->num_txbdfree) {
Dai Haruki4669bc92008-12-17 16:51:04 -08002276 /* no space, stop the queue */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002277 netif_tx_stop_queue(txq);
Dai Haruki4669bc92008-12-17 16:51:04 -08002278 dev->stats.tx_fifo_errors++;
Dai Haruki4669bc92008-12-17 16:51:04 -08002279 return NETDEV_TX_BUSY;
2280 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281
2282 /* Update transmit stats */
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002283 bytes_sent = skb->len;
2284 tx_queue->stats.tx_bytes += bytes_sent;
2285 /* keep Tx bytes on wire for BQL accounting */
2286 GFAR_CB(skb)->bytes_sent = bytes_sent;
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00002287 tx_queue->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002289 txbdp = txbdp_start = tx_queue->cur_tx;
Claudiu Manoila7312d52015-03-13 10:36:28 +02002290 lstatus = be32_to_cpu(txbdp->lstatus);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002291
2292 /* Time stamp insertion requires one additional TxBD */
2293 if (unlikely(do_tstamp))
2294 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002295 tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296
Dai Haruki4669bc92008-12-17 16:51:04 -08002297 if (nr_frags == 0) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002298 if (unlikely(do_tstamp)) {
2299 u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2300
2301 lstatus_ts |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2302 txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
2303 } else {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002304 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002305 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002306 } else {
2307 /* Place the fragment addresses and lengths into the TxBDs */
2308 for (i = 0; i < nr_frags; i++) {
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002309 unsigned int frag_len;
Dai Haruki4669bc92008-12-17 16:51:04 -08002310 /* Point at the next BD, wrapping as needed */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002311 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002313 frag_len = skb_shinfo(skb)->frags[i].size;
Dai Haruki4669bc92008-12-17 16:51:04 -08002314
Claudiu Manoila7312d52015-03-13 10:36:28 +02002315 lstatus = be32_to_cpu(txbdp->lstatus) | frag_len |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002316 BD_LFLAG(TXBD_READY);
Dai Haruki4669bc92008-12-17 16:51:04 -08002317
2318 /* Handle the last BD specially */
2319 if (i == nr_frags - 1)
2320 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2321
Claudiu Manoil369ec162013-02-14 05:00:02 +00002322 bufaddr = skb_frag_dma_map(priv->dev,
Ian Campbell2234a722011-08-29 23:18:29 +00002323 &skb_shinfo(skb)->frags[i],
2324 0,
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002325 frag_len,
Ian Campbell2234a722011-08-29 23:18:29 +00002326 DMA_TO_DEVICE);
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002327 if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2328 goto dma_map_err;
Dai Haruki4669bc92008-12-17 16:51:04 -08002329
2330 /* set the TxBD length and buffer pointer */
Claudiu Manoila7312d52015-03-13 10:36:28 +02002331 txbdp->bufPtr = cpu_to_be32(bufaddr);
2332 txbdp->lstatus = cpu_to_be32(lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002333 }
2334
Claudiu Manoila7312d52015-03-13 10:36:28 +02002335 lstatus = be32_to_cpu(txbdp_start->lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002336 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002338 /* Add TxPAL between FCB and frame if required */
2339 if (unlikely(do_tstamp)) {
2340 skb_push(skb, GMAC_TXPAL_LEN);
2341 memset(skb->data, 0, GMAC_TXPAL_LEN);
2342 }
2343
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002344 /* Add TxFCB if required */
2345 if (fcb_len) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002346 fcb = gfar_add_fcb(skb);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002347 lstatus |= BD_LFLAG(TXBD_TOE);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002348 }
2349
2350 /* Set up checksumming */
2351 if (do_csum) {
2352 gfar_tx_checksum(skb, fcb, fcb_len);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002353
2354 if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
2355 unlikely(gfar_csum_errata_76(priv, skb->len))) {
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002356 __skb_pull(skb, GMAC_FCB_LEN);
2357 skb_checksum_help(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002358 if (do_vlan || do_tstamp) {
2359 /* put back a new fcb for vlan/tstamp TOE */
2360 fcb = gfar_add_fcb(skb);
2361 } else {
2362 /* Tx TOE not used */
2363 lstatus &= ~(BD_LFLAG(TXBD_TOE));
2364 fcb = NULL;
2365 }
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002366 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002367 }
2368
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002369 if (do_vlan)
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002370 gfar_tx_vlan(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002371
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002372 /* Setup tx hardware time stamping if requested */
2373 if (unlikely(do_tstamp)) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002374 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002375 fcb->ptp = 1;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002376 }
2377
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002378 bufaddr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
2379 DMA_TO_DEVICE);
2380 if (unlikely(dma_mapping_error(priv->dev, bufaddr)))
2381 goto dma_map_err;
2382
Claudiu Manoila7312d52015-03-13 10:36:28 +02002383 txbdp_start->bufPtr = cpu_to_be32(bufaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384
Jan Ceuleers0977f812012-06-05 03:42:12 +00002385 /* If time stamping is requested one additional TxBD must be set up. The
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002386 * first TxBD points to the FCB and must have a data length of
2387 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2388 * the full frame length.
2389 */
2390 if (unlikely(do_tstamp)) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002391 u32 lstatus_ts = be32_to_cpu(txbdp_tstamp->lstatus);
2392
2393 bufaddr = be32_to_cpu(txbdp_start->bufPtr);
2394 bufaddr += fcb_len;
2395 lstatus_ts |= BD_LFLAG(TXBD_READY) |
2396 (skb_headlen(skb) - fcb_len);
2397
2398 txbdp_tstamp->bufPtr = cpu_to_be32(bufaddr);
2399 txbdp_tstamp->lstatus = cpu_to_be32(lstatus_ts);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002400 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2401 } else {
2402 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2403 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002405 netdev_tx_sent_queue(txq, bytes_sent);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002406
Claudiu Manoild55398b2014-10-07 10:44:35 +03002407 gfar_wmb();
Andy Fleming7f7f5312005-11-11 12:38:59 -06002408
Claudiu Manoila7312d52015-03-13 10:36:28 +02002409 txbdp_start->lstatus = cpu_to_be32(lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002410
Claudiu Manoild55398b2014-10-07 10:44:35 +03002411 gfar_wmb(); /* force lstatus write before tx_skbuff */
Anton Vorontsov0eddba52010-03-03 08:18:58 +00002412
2413 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2414
Dai Haruki4669bc92008-12-17 16:51:04 -08002415 /* Update the current skb pointer to the next entry we will use
Jan Ceuleers0977f812012-06-05 03:42:12 +00002416 * (wrapping if necessary)
2417 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002418 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002419 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002420
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002421 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002422
Claudiu Manoilbc602282015-05-06 18:07:29 +03002423 /* We can work in parallel with gfar_clean_tx_ring(), except
2424 * when modifying num_txbdfree. Note that we didn't grab the lock
2425 * when we were reading the num_txbdfree and checking for available
2426 * space, that's because outside of this function it can only grow.
2427 */
2428 spin_lock_bh(&tx_queue->txlock);
Dai Haruki4669bc92008-12-17 16:51:04 -08002429 /* reduce TxBD free count */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002430 tx_queue->num_txbdfree -= (nr_txbds);
Claudiu Manoilbc602282015-05-06 18:07:29 +03002431 spin_unlock_bh(&tx_queue->txlock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432
2433 /* If the next BD still needs to be cleaned up, then the bds
Jan Ceuleers0977f812012-06-05 03:42:12 +00002434 * are full. We need to tell the kernel to stop sending us stuff.
2435 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002436 if (!tx_queue->num_txbdfree) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002437 netif_tx_stop_queue(txq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002439 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 }
2441
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 /* Tell the DMA to go go go */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002443 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002445 return NETDEV_TX_OK;
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002446
2447dma_map_err:
2448 txbdp = next_txbd(txbdp_start, base, tx_queue->tx_ring_size);
2449 if (do_tstamp)
2450 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2451 for (i = 0; i < nr_frags; i++) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002452 lstatus = be32_to_cpu(txbdp->lstatus);
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002453 if (!(lstatus & BD_LFLAG(TXBD_READY)))
2454 break;
2455
Claudiu Manoila7312d52015-03-13 10:36:28 +02002456 lstatus &= ~BD_LFLAG(TXBD_READY);
2457 txbdp->lstatus = cpu_to_be32(lstatus);
2458 bufaddr = be32_to_cpu(txbdp->bufPtr);
2459 dma_unmap_page(priv->dev, bufaddr, be16_to_cpu(txbdp->length),
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002460 DMA_TO_DEVICE);
2461 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
2462 }
2463 gfar_wmb();
2464 dev_kfree_skb_any(skb);
2465 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466}
2467
2468/* Stops the kernel queue, and halts the controller */
2469static int gfar_close(struct net_device *dev)
2470{
2471 struct gfar_private *priv = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002472
Sebastian Siewiorab939902008-08-19 21:12:45 +02002473 cancel_work_sync(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 stop_gfar(dev);
2475
Andy Flemingbb40dcb2005-09-23 22:54:21 -04002476 /* Disconnect from the PHY */
2477 phy_disconnect(priv->phydev);
2478 priv->phydev = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002480 gfar_free_irq(priv);
2481
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 return 0;
2483}
2484
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485/* Changes the mac address if the controller is not running. */
Andy Flemingf162b9d2008-05-02 13:00:30 -05002486static int gfar_set_mac_address(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002488 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489
2490 return 0;
2491}
2492
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2494{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002496 int frame_size = new_mtu + ETH_HLEN;
2497
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
Joe Perches59deab22011-06-14 08:57:47 +00002499 netif_err(priv, drv, dev, "Invalid MTU setting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 return -EINVAL;
2501 }
2502
Claudiu Manoil08511332014-02-24 12:13:45 +02002503 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2504 cpu_relax();
2505
Claudiu Manoil88302642014-02-24 12:13:43 +02002506 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 stop_gfar(dev);
2508
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509 dev->mtu = new_mtu;
2510
Claudiu Manoil88302642014-02-24 12:13:43 +02002511 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 startup_gfar(dev);
2513
Claudiu Manoil08511332014-02-24 12:13:45 +02002514 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2515
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 return 0;
2517}
2518
Claudiu Manoil08511332014-02-24 12:13:45 +02002519void reset_gfar(struct net_device *ndev)
2520{
2521 struct gfar_private *priv = netdev_priv(ndev);
2522
2523 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2524 cpu_relax();
2525
2526 stop_gfar(ndev);
2527 startup_gfar(ndev);
2528
2529 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2530}
2531
Sebastian Siewiorab939902008-08-19 21:12:45 +02002532/* gfar_reset_task gets scheduled when a packet has not been
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533 * transmitted after a set amount of time.
2534 * For now, assume that clearing out all the structures, and
Sebastian Siewiorab939902008-08-19 21:12:45 +02002535 * starting over will fix the problem.
2536 */
2537static void gfar_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538{
Sebastian Siewiorab939902008-08-19 21:12:45 +02002539 struct gfar_private *priv = container_of(work, struct gfar_private,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002540 reset_task);
Claudiu Manoil08511332014-02-24 12:13:45 +02002541 reset_gfar(priv->ndev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542}
2543
Sebastian Siewiorab939902008-08-19 21:12:45 +02002544static void gfar_timeout(struct net_device *dev)
2545{
2546 struct gfar_private *priv = netdev_priv(dev);
2547
2548 dev->stats.tx_errors++;
2549 schedule_work(&priv->reset_task);
2550}
2551
Eran Libertyacbc0f02010-07-07 15:54:54 -07002552static void gfar_align_skb(struct sk_buff *skb)
2553{
2554 /* We need the data buffer to be aligned properly. We will reserve
2555 * as many bytes as needed to align the data properly
2556 */
2557 skb_reserve(skb, RXBUF_ALIGNMENT -
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002558 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
Eran Libertyacbc0f02010-07-07 15:54:54 -07002559}
2560
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561/* Interrupt Handler for Transmit complete */
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002562static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002564 struct net_device *dev = tx_queue->dev;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002565 struct netdev_queue *txq;
Dai Harukid080cd62008-04-09 19:37:51 -05002566 struct gfar_private *priv = netdev_priv(dev);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002567 struct txbd8 *bdp, *next = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002568 struct txbd8 *lbdp = NULL;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002569 struct txbd8 *base = tx_queue->tx_bd_base;
Dai Haruki4669bc92008-12-17 16:51:04 -08002570 struct sk_buff *skb;
2571 int skb_dirtytx;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002572 int tx_ring_size = tx_queue->tx_ring_size;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002573 int frags = 0, nr_txbds = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002574 int i;
Dai Harukid080cd62008-04-09 19:37:51 -05002575 int howmany = 0;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002576 int tqi = tx_queue->qindex;
2577 unsigned int bytes_sent = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002578 u32 lstatus;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002579 size_t buflen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002581 txq = netdev_get_tx_queue(dev, tqi);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002582 bdp = tx_queue->dirty_tx;
2583 skb_dirtytx = tx_queue->skb_dirtytx;
Dai Haruki4669bc92008-12-17 16:51:04 -08002584
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002585 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002586
Dai Haruki4669bc92008-12-17 16:51:04 -08002587 frags = skb_shinfo(skb)->nr_frags;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002588
Jan Ceuleers0977f812012-06-05 03:42:12 +00002589 /* When time stamping, one additional TxBD must be freed.
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002590 * Also, we need to dma_unmap_single() the TxPAL.
2591 */
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002592 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002593 nr_txbds = frags + 2;
2594 else
2595 nr_txbds = frags + 1;
2596
2597 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002598
Claudiu Manoila7312d52015-03-13 10:36:28 +02002599 lstatus = be32_to_cpu(lbdp->lstatus);
Dai Haruki4669bc92008-12-17 16:51:04 -08002600
2601 /* Only clean completed frames */
2602 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002603 (lstatus & BD_LENGTH_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604 break;
2605
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002606 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002607 next = next_txbd(bdp, base, tx_ring_size);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002608 buflen = be16_to_cpu(next->length) +
2609 GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002610 } else
Claudiu Manoila7312d52015-03-13 10:36:28 +02002611 buflen = be16_to_cpu(bdp->length);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002612
Claudiu Manoila7312d52015-03-13 10:36:28 +02002613 dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002614 buflen, DMA_TO_DEVICE);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002615
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002616 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002617 struct skb_shared_hwtstamps shhwtstamps;
2618 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002619
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002620 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2621 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002622 skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002623 skb_tstamp_tx(skb, &shhwtstamps);
Claudiu Manoila7312d52015-03-13 10:36:28 +02002624 gfar_clear_txbd_status(bdp);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002625 bdp = next;
2626 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002627
Claudiu Manoila7312d52015-03-13 10:36:28 +02002628 gfar_clear_txbd_status(bdp);
Dai Haruki4669bc92008-12-17 16:51:04 -08002629 bdp = next_txbd(bdp, base, tx_ring_size);
2630
2631 for (i = 0; i < frags; i++) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002632 dma_unmap_page(priv->dev, be32_to_cpu(bdp->bufPtr),
2633 be16_to_cpu(bdp->length),
2634 DMA_TO_DEVICE);
2635 gfar_clear_txbd_status(bdp);
Dai Haruki4669bc92008-12-17 16:51:04 -08002636 bdp = next_txbd(bdp, base, tx_ring_size);
2637 }
2638
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002639 bytes_sent += GFAR_CB(skb)->bytes_sent;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002640
Eric Dumazetacb600d2012-10-05 06:23:55 +00002641 dev_kfree_skb_any(skb);
Andy Fleming0fd56bb2009-02-04 16:43:16 -08002642
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002643 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002644
2645 skb_dirtytx = (skb_dirtytx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002646 TX_RING_MOD_MASK(tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002647
Dai Harukid080cd62008-04-09 19:37:51 -05002648 howmany++;
Claudiu Manoilbc602282015-05-06 18:07:29 +03002649 spin_lock(&tx_queue->txlock);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002650 tx_queue->num_txbdfree += nr_txbds;
Claudiu Manoilbc602282015-05-06 18:07:29 +03002651 spin_unlock(&tx_queue->txlock);
Dai Haruki4669bc92008-12-17 16:51:04 -08002652 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653
Dai Haruki4669bc92008-12-17 16:51:04 -08002654 /* If we freed a buffer, we can restart transmission, if necessary */
Claudiu Manoil08511332014-02-24 12:13:45 +02002655 if (tx_queue->num_txbdfree &&
2656 netif_tx_queue_stopped(txq) &&
2657 !(test_bit(GFAR_DOWN, &priv->state)))
2658 netif_wake_subqueue(priv->ndev, tqi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659
Dai Haruki4669bc92008-12-17 16:51:04 -08002660 /* Update dirty indicators */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002661 tx_queue->skb_dirtytx = skb_dirtytx;
2662 tx_queue->dirty_tx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002664 netdev_tx_completed_queue(txq, howmany, bytes_sent);
Dai Harukid080cd62008-04-09 19:37:51 -05002665}
2666
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002667static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
Eran Libertyacbc0f02010-07-07 15:54:54 -07002668{
2669 struct gfar_private *priv = netdev_priv(dev);
Eric Dumazetacb600d2012-10-05 06:23:55 +00002670 struct sk_buff *skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002671
2672 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2673 if (!skb)
2674 return NULL;
2675
2676 gfar_align_skb(skb);
2677
2678 return skb;
2679}
Andy Fleming815b97c2008-04-22 17:18:29 -05002680
Kevin Hao91c53f762014-12-24 14:05:44 +08002681static struct sk_buff *gfar_new_skb(struct net_device *dev, dma_addr_t *bufaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682{
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002683 struct gfar_private *priv = netdev_priv(dev);
2684 struct sk_buff *skb;
2685 dma_addr_t addr;
2686
2687 skb = gfar_alloc_skb(dev);
2688 if (!skb)
2689 return NULL;
2690
2691 addr = dma_map_single(priv->dev, skb->data,
2692 priv->rx_buffer_size, DMA_FROM_DEVICE);
2693 if (unlikely(dma_mapping_error(priv->dev, addr))) {
2694 dev_kfree_skb_any(skb);
2695 return NULL;
2696 }
2697
2698 *bufaddr = addr;
2699 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700}
2701
Li Yang298e1a92007-10-16 14:18:13 +08002702static inline void count_errors(unsigned short status, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703{
Li Yang298e1a92007-10-16 14:18:13 +08002704 struct gfar_private *priv = netdev_priv(dev);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002705 struct net_device_stats *stats = &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002706 struct gfar_extra_stats *estats = &priv->extra_stats;
2707
Jan Ceuleers0977f812012-06-05 03:42:12 +00002708 /* If the packet was truncated, none of the other errors matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709 if (status & RXBD_TRUNCATED) {
2710 stats->rx_length_errors++;
2711
Paul Gortmaker212079d2013-02-12 15:38:19 -05002712 atomic64_inc(&estats->rx_trunc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713
2714 return;
2715 }
2716 /* Count the errors, if there were any */
2717 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2718 stats->rx_length_errors++;
2719
2720 if (status & RXBD_LARGE)
Paul Gortmaker212079d2013-02-12 15:38:19 -05002721 atomic64_inc(&estats->rx_large);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722 else
Paul Gortmaker212079d2013-02-12 15:38:19 -05002723 atomic64_inc(&estats->rx_short);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 }
2725 if (status & RXBD_NONOCTET) {
2726 stats->rx_frame_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002727 atomic64_inc(&estats->rx_nonoctet);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728 }
2729 if (status & RXBD_CRCERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002730 atomic64_inc(&estats->rx_crcerr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002731 stats->rx_crc_errors++;
2732 }
2733 if (status & RXBD_OVERRUN) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002734 atomic64_inc(&estats->rx_overrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 stats->rx_crc_errors++;
2736 }
2737}
2738
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002739irqreturn_t gfar_receive(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740{
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002741 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2742 unsigned long flags;
2743 u32 imask;
2744
2745 if (likely(napi_schedule_prep(&grp->napi_rx))) {
2746 spin_lock_irqsave(&grp->grplock, flags);
2747 imask = gfar_read(&grp->regs->imask);
2748 imask &= IMASK_RX_DISABLED;
2749 gfar_write(&grp->regs->imask, imask);
2750 spin_unlock_irqrestore(&grp->grplock, flags);
2751 __napi_schedule(&grp->napi_rx);
2752 } else {
2753 /* Clear IEVENT, so interrupts aren't called again
2754 * because of the packets that have already arrived.
2755 */
2756 gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2757 }
2758
2759 return IRQ_HANDLED;
2760}
2761
2762/* Interrupt Handler for Transmit complete */
2763static irqreturn_t gfar_transmit(int irq, void *grp_id)
2764{
2765 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2766 unsigned long flags;
2767 u32 imask;
2768
2769 if (likely(napi_schedule_prep(&grp->napi_tx))) {
2770 spin_lock_irqsave(&grp->grplock, flags);
2771 imask = gfar_read(&grp->regs->imask);
2772 imask &= IMASK_TX_DISABLED;
2773 gfar_write(&grp->regs->imask, imask);
2774 spin_unlock_irqrestore(&grp->grplock, flags);
2775 __napi_schedule(&grp->napi_tx);
2776 } else {
2777 /* Clear IEVENT, so interrupts aren't called again
2778 * because of the packets that have already arrived.
2779 */
2780 gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2781 }
2782
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783 return IRQ_HANDLED;
2784}
2785
Kumar Gala0bbaf062005-06-20 10:54:21 -05002786static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2787{
2788 /* If valid headers were found, and valid sums
2789 * were verified, then we tell the kernel that no
Jan Ceuleers0977f812012-06-05 03:42:12 +00002790 * checksumming is necessary. Otherwise, it is [FIXME]
2791 */
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002792 if ((be16_to_cpu(fcb->flags) & RXFCB_CSUM_MASK) ==
2793 (RXFCB_CIP | RXFCB_CTU))
Kumar Gala0bbaf062005-06-20 10:54:21 -05002794 skb->ip_summed = CHECKSUM_UNNECESSARY;
2795 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002796 skb_checksum_none_assert(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002797}
2798
Jan Ceuleers0977f812012-06-05 03:42:12 +00002799/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
Claudiu Manoil61db26c2013-02-14 05:00:05 +00002800static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2801 int amount_pull, struct napi_struct *napi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802{
2803 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002804 struct rxfcb *fcb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805
Dai Haruki2c2db482008-12-16 15:31:15 -08002806 /* fcb is at the beginning if exists */
2807 fcb = (struct rxfcb *)skb->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808
Jan Ceuleers0977f812012-06-05 03:42:12 +00002809 /* Remove the FCB from the skb
2810 * Remove the padded bytes, if there are any
2811 */
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002812 if (amount_pull) {
2813 skb_record_rx_queue(skb, fcb->rq);
Dai Haruki2c2db482008-12-16 15:31:15 -08002814 skb_pull(skb, amount_pull);
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002815 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002816
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002817 /* Get receive timestamp from the skb */
2818 if (priv->hwts_rx_en) {
2819 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2820 u64 *ns = (u64 *) skb->data;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002821
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002822 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2823 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2824 }
2825
2826 if (priv->padding)
2827 skb_pull(skb, priv->padding);
2828
Michał Mirosław8b3afe92011-04-15 04:50:50 +00002829 if (dev->features & NETIF_F_RXCSUM)
Dai Haruki2c2db482008-12-16 15:31:15 -08002830 gfar_rx_checksum(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002831
Dai Haruki2c2db482008-12-16 15:31:15 -08002832 /* Tell the skb what kind of packet this is */
2833 skb->protocol = eth_type_trans(skb, dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002834
Patrick McHardyf6469682013-04-19 02:04:27 +00002835 /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
David S. Miller823dcd22011-08-20 10:39:12 -07002836 * Even if vlan rx accel is disabled, on some chips
2837 * RXFCB_VLN is pseudo randomly set.
2838 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002839 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
Claudiu Manoil26eb9372015-03-13 10:36:29 +02002840 be16_to_cpu(fcb->flags) & RXFCB_VLN)
2841 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
2842 be16_to_cpu(fcb->vlctl));
Jiri Pirko87c288c2011-07-20 04:54:19 +00002843
Dai Haruki2c2db482008-12-16 15:31:15 -08002844 /* Send the packet up the stack */
Claudiu Manoil953d2762013-03-21 03:12:15 +00002845 napi_gro_receive(napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847}
2848
2849/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002850 * until the budget/quota has been reached. Returns the number
2851 * of frames handled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002853int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002855 struct net_device *dev = rx_queue->dev;
Andy Fleming31de1982008-12-16 15:33:40 -08002856 struct rxbd8 *bdp, *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002857 struct sk_buff *skb;
Dai Haruki2c2db482008-12-16 15:31:15 -08002858 int pkt_len;
2859 int amount_pull;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002860 int howmany = 0;
2861 struct gfar_private *priv = netdev_priv(dev);
2862
2863 /* Get the first full descriptor */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002864 bdp = rx_queue->cur_rx;
2865 base = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866
Claudiu Manoilba779712013-02-14 05:00:07 +00002867 amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
Dai Haruki2c2db482008-12-16 15:31:15 -08002868
Claudiu Manoila7312d52015-03-13 10:36:28 +02002869 while (!(be16_to_cpu(bdp->status) & RXBD_EMPTY) && rx_work_limit--) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002870 struct sk_buff *newskb;
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002871 dma_addr_t bufaddr;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002872
Scott Wood3b6330c2007-05-16 15:06:59 -05002873 rmb();
Andy Fleming815b97c2008-04-22 17:18:29 -05002874
2875 /* Add another skb for the future */
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002876 newskb = gfar_new_skb(dev, &bufaddr);
Andy Fleming815b97c2008-04-22 17:18:29 -05002877
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002878 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879
Claudiu Manoila7312d52015-03-13 10:36:28 +02002880 dma_unmap_single(priv->dev, be32_to_cpu(bdp->bufPtr),
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002881 priv->rx_buffer_size, DMA_FROM_DEVICE);
Andy Fleming81183052008-11-12 10:07:11 -06002882
Claudiu Manoila7312d52015-03-13 10:36:28 +02002883 if (unlikely(!(be16_to_cpu(bdp->status) & RXBD_ERR) &&
2884 be16_to_cpu(bdp->length) > priv->rx_buffer_size))
2885 bdp->status = cpu_to_be16(RXBD_LARGE);
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002886
Andy Fleming815b97c2008-04-22 17:18:29 -05002887 /* We drop the frame if we failed to allocate a new buffer */
Claudiu Manoila7312d52015-03-13 10:36:28 +02002888 if (unlikely(!newskb ||
2889 !(be16_to_cpu(bdp->status) & RXBD_LAST) ||
2890 be16_to_cpu(bdp->status) & RXBD_ERR)) {
2891 count_errors(be16_to_cpu(bdp->status), dev);
Andy Fleming815b97c2008-04-22 17:18:29 -05002892
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002893 if (unlikely(!newskb)) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002894 newskb = skb;
Claudiu Manoila7312d52015-03-13 10:36:28 +02002895 bufaddr = be32_to_cpu(bdp->bufPtr);
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002896 } else if (skb)
Eric Dumazetacb600d2012-10-05 06:23:55 +00002897 dev_kfree_skb(skb);
Andy Fleming815b97c2008-04-22 17:18:29 -05002898 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899 /* Increment the number of packets */
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002900 rx_queue->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901 howmany++;
2902
Dai Haruki2c2db482008-12-16 15:31:15 -08002903 if (likely(skb)) {
Claudiu Manoila7312d52015-03-13 10:36:28 +02002904 pkt_len = be16_to_cpu(bdp->length) -
2905 ETH_FCS_LEN;
Dai Haruki2c2db482008-12-16 15:31:15 -08002906 /* Remove the FCS from the packet length */
2907 skb_put(skb, pkt_len);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002908 rx_queue->stats.rx_bytes += pkt_len;
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002909 skb_record_rx_queue(skb, rx_queue->qindex);
Wu Jiajun-B06378cd754a52012-04-19 22:54:35 +00002910 gfar_process_frame(dev, skb, amount_pull,
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002911 &rx_queue->grp->napi_rx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912
Dai Haruki2c2db482008-12-16 15:31:15 -08002913 } else {
Joe Perches59deab22011-06-14 08:57:47 +00002914 netif_warn(priv, rx_err, dev, "Missing skb!\n");
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002915 rx_queue->stats.rx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002916 atomic64_inc(&priv->extra_stats.rx_skbmissing);
Dai Haruki2c2db482008-12-16 15:31:15 -08002917 }
2918
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919 }
2920
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002921 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922
Andy Fleming815b97c2008-04-22 17:18:29 -05002923 /* Setup the new bdp */
Kevin Hao0a4b5a22014-12-11 14:08:41 +08002924 gfar_init_rxbdp(rx_queue, bdp, bufaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925
Matei Pavaluca45b679c92014-10-27 10:42:44 +02002926 /* Update Last Free RxBD pointer for LFC */
2927 if (unlikely(rx_queue->rfbptr && priv->tx_actual_en))
2928 gfar_write(rx_queue->rfbptr, (u32)bdp);
2929
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 /* Update to the next pointer */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002931 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002932
2933 /* update to point at the next skb */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002934 rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2935 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002936 }
2937
2938 /* Update the current rxbd pointer to be the next one */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002939 rx_queue->cur_rx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 return howmany;
2942}
2943
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002944static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002945{
2946 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002947 container_of(napi, struct gfar_priv_grp, napi_rx);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002948 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02002949 struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002950 int work_done = 0;
2951
2952 /* Clear IEVENT, so interrupts aren't called again
2953 * because of the packets that have already arrived
2954 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002955 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002956
2957 work_done = gfar_clean_rx_ring(rx_queue, budget);
2958
2959 if (work_done < budget) {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002960 u32 imask;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002961 napi_complete(napi);
2962 /* Clear the halt bit in RSTAT */
2963 gfar_write(&regs->rstat, gfargrp->rstat);
2964
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002965 spin_lock_irq(&gfargrp->grplock);
2966 imask = gfar_read(&regs->imask);
2967 imask |= IMASK_RX_DEFAULT;
2968 gfar_write(&regs->imask, imask);
2969 spin_unlock_irq(&gfargrp->grplock);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002970 }
2971
2972 return work_done;
2973}
2974
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002975static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976{
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002977 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002978 container_of(napi, struct gfar_priv_grp, napi_tx);
2979 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02002980 struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002981 u32 imask;
2982
2983 /* Clear IEVENT, so interrupts aren't called again
2984 * because of the packets that have already arrived
2985 */
2986 gfar_write(&regs->ievent, IEVENT_TX_MASK);
2987
2988 /* run Tx cleanup to completion */
2989 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2990 gfar_clean_tx_ring(tx_queue);
2991
2992 napi_complete(napi);
2993
2994 spin_lock_irq(&gfargrp->grplock);
2995 imask = gfar_read(&regs->imask);
2996 imask |= IMASK_TX_DEFAULT;
2997 gfar_write(&regs->imask, imask);
2998 spin_unlock_irq(&gfargrp->grplock);
2999
3000 return 0;
3001}
3002
3003static int gfar_poll_rx(struct napi_struct *napi, int budget)
3004{
3005 struct gfar_priv_grp *gfargrp =
3006 container_of(napi, struct gfar_priv_grp, napi_rx);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003007 struct gfar_private *priv = gfargrp->priv;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003008 struct gfar __iomem *regs = gfargrp->regs;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003009 struct gfar_priv_rx_q *rx_queue = NULL;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003010 int work_done = 0, work_done_per_q = 0;
Claudiu Manoil39c0a0d2013-03-21 03:12:13 +00003011 int i, budget_per_q = 0;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003012 unsigned long rstat_rxf;
3013 int num_act_queues;
Dai Harukid080cd62008-04-09 19:37:51 -05003014
Dai Haruki8c7396a2008-12-17 16:52:00 -08003015 /* Clear IEVENT, so interrupts aren't called again
Jan Ceuleers0977f812012-06-05 03:42:12 +00003016 * because of the packets that have already arrived
3017 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003018 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08003019
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003020 rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
3021
3022 num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
3023 if (num_act_queues)
3024 budget_per_q = budget/num_act_queues;
3025
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003026 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
3027 /* skip queue if not active */
3028 if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
3029 continue;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003030
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003031 rx_queue = priv->rx_queue[i];
3032 work_done_per_q =
3033 gfar_clean_rx_ring(rx_queue, budget_per_q);
3034 work_done += work_done_per_q;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003035
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003036 /* finished processing this queue */
3037 if (work_done_per_q < budget_per_q) {
3038 /* clear active queue hw indication */
3039 gfar_write(&regs->rstat,
3040 RSTAT_CLEAR_RXF0 >> i);
3041 num_act_queues--;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00003042
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003043 if (!num_act_queues)
3044 break;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003045 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003046 }
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003047
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003048 if (!num_act_queues) {
3049 u32 imask;
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003050 napi_complete(napi);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003051
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03003052 /* Clear the halt bit in RSTAT */
3053 gfar_write(&regs->rstat, gfargrp->rstat);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003054
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003055 spin_lock_irq(&gfargrp->grplock);
3056 imask = gfar_read(&regs->imask);
3057 imask |= IMASK_RX_DEFAULT;
3058 gfar_write(&regs->imask, imask);
3059 spin_unlock_irq(&gfargrp->grplock);
Dai Harukid080cd62008-04-09 19:37:51 -05003060 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003061
Claudiu Manoilc233cf402013-03-19 07:40:02 +00003062 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003064
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02003065static int gfar_poll_tx(struct napi_struct *napi, int budget)
3066{
3067 struct gfar_priv_grp *gfargrp =
3068 container_of(napi, struct gfar_priv_grp, napi_tx);
3069 struct gfar_private *priv = gfargrp->priv;
3070 struct gfar __iomem *regs = gfargrp->regs;
3071 struct gfar_priv_tx_q *tx_queue = NULL;
3072 int has_tx_work = 0;
3073 int i;
3074
3075 /* Clear IEVENT, so interrupts aren't called again
3076 * because of the packets that have already arrived
3077 */
3078 gfar_write(&regs->ievent, IEVENT_TX_MASK);
3079
3080 for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3081 tx_queue = priv->tx_queue[i];
3082 /* run Tx cleanup to completion */
3083 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3084 gfar_clean_tx_ring(tx_queue);
3085 has_tx_work = 1;
3086 }
3087 }
3088
3089 if (!has_tx_work) {
3090 u32 imask;
3091 napi_complete(napi);
3092
3093 spin_lock_irq(&gfargrp->grplock);
3094 imask = gfar_read(&regs->imask);
3095 imask |= IMASK_TX_DEFAULT;
3096 gfar_write(&regs->imask, imask);
3097 spin_unlock_irq(&gfargrp->grplock);
3098 }
3099
3100 return 0;
3101}
3102
3103
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003104#ifdef CONFIG_NET_POLL_CONTROLLER
Jan Ceuleers0977f812012-06-05 03:42:12 +00003105/* Polling 'interrupt' - used by things like netconsole to send skbs
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003106 * without having to re-enable interrupts. It's not called while
3107 * the interrupt routine is executing.
3108 */
3109static void gfar_netpoll(struct net_device *dev)
3110{
3111 struct gfar_private *priv = netdev_priv(dev);
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00003112 int i;
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003113
3114 /* If the device has multiple interrupts, run tx/rx */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003115 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003116 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003117 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3118
3119 disable_irq(gfar_irq(grp, TX)->irq);
3120 disable_irq(gfar_irq(grp, RX)->irq);
3121 disable_irq(gfar_irq(grp, ER)->irq);
3122 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3123 enable_irq(gfar_irq(grp, ER)->irq);
3124 enable_irq(gfar_irq(grp, RX)->irq);
3125 enable_irq(gfar_irq(grp, TX)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003126 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003127 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003128 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003129 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3130
3131 disable_irq(gfar_irq(grp, TX)->irq);
3132 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3133 enable_irq(gfar_irq(grp, TX)->irq);
Anton Vorontsov43de0042009-12-09 02:52:19 -08003134 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003135 }
3136}
3137#endif
3138
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139/* The interrupt handler for devices with one interrupt */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003140static irqreturn_t gfar_interrupt(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003142 struct gfar_priv_grp *gfargrp = grp_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143
3144 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003145 u32 events = gfar_read(&gfargrp->regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147 /* Check for reception */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003148 if (events & IEVENT_RX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003149 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150
3151 /* Check for transmit completion */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003152 if (events & IEVENT_TX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003153 gfar_transmit(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003155 /* Check for errors */
3156 if (events & IEVENT_ERR_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003157 gfar_error(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158
3159 return IRQ_HANDLED;
3160}
3161
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162/* Called every time the controller might need to be made
3163 * aware of new link state. The PHY code conveys this
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003164 * information through variables in the phydev structure, and this
Linus Torvalds1da177e2005-04-16 15:20:36 -07003165 * function converts those variables into the appropriate
3166 * register values, and can bring down the device if needed.
3167 */
3168static void adjust_link(struct net_device *dev)
3169{
3170 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003171 struct phy_device *phydev = priv->phydev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003172
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003173 if (unlikely(phydev->link != priv->oldlink ||
Guenter Roeck0ae93b22015-03-02 12:03:27 -08003174 (phydev->link && (phydev->duplex != priv->oldduplex ||
3175 phydev->speed != priv->oldspeed))))
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003176 gfar_update_link_state(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003177}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178
3179/* Update the hash table based on the current list of multicast
3180 * addresses we subscribe to. Also, change the promiscuity of
3181 * the device based on the flags (this function is called
Jan Ceuleers0977f812012-06-05 03:42:12 +00003182 * whenever dev->flags is changed
3183 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184static void gfar_set_multi(struct net_device *dev)
3185{
Jiri Pirko22bedad32010-04-01 21:22:57 +00003186 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003188 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189 u32 tempval;
3190
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003191 if (dev->flags & IFF_PROMISC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003192 /* Set RCTRL to PROM */
3193 tempval = gfar_read(&regs->rctrl);
3194 tempval |= RCTRL_PROM;
3195 gfar_write(&regs->rctrl, tempval);
3196 } else {
3197 /* Set RCTRL to not PROM */
3198 tempval = gfar_read(&regs->rctrl);
3199 tempval &= ~(RCTRL_PROM);
3200 gfar_write(&regs->rctrl, tempval);
3201 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003202
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003203 if (dev->flags & IFF_ALLMULTI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204 /* Set the hash to rx all multicast frames */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003205 gfar_write(&regs->igaddr0, 0xffffffff);
3206 gfar_write(&regs->igaddr1, 0xffffffff);
3207 gfar_write(&regs->igaddr2, 0xffffffff);
3208 gfar_write(&regs->igaddr3, 0xffffffff);
3209 gfar_write(&regs->igaddr4, 0xffffffff);
3210 gfar_write(&regs->igaddr5, 0xffffffff);
3211 gfar_write(&regs->igaddr6, 0xffffffff);
3212 gfar_write(&regs->igaddr7, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003213 gfar_write(&regs->gaddr0, 0xffffffff);
3214 gfar_write(&regs->gaddr1, 0xffffffff);
3215 gfar_write(&regs->gaddr2, 0xffffffff);
3216 gfar_write(&regs->gaddr3, 0xffffffff);
3217 gfar_write(&regs->gaddr4, 0xffffffff);
3218 gfar_write(&regs->gaddr5, 0xffffffff);
3219 gfar_write(&regs->gaddr6, 0xffffffff);
3220 gfar_write(&regs->gaddr7, 0xffffffff);
3221 } else {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003222 int em_num;
3223 int idx;
3224
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225 /* zero out the hash */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003226 gfar_write(&regs->igaddr0, 0x0);
3227 gfar_write(&regs->igaddr1, 0x0);
3228 gfar_write(&regs->igaddr2, 0x0);
3229 gfar_write(&regs->igaddr3, 0x0);
3230 gfar_write(&regs->igaddr4, 0x0);
3231 gfar_write(&regs->igaddr5, 0x0);
3232 gfar_write(&regs->igaddr6, 0x0);
3233 gfar_write(&regs->igaddr7, 0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003234 gfar_write(&regs->gaddr0, 0x0);
3235 gfar_write(&regs->gaddr1, 0x0);
3236 gfar_write(&regs->gaddr2, 0x0);
3237 gfar_write(&regs->gaddr3, 0x0);
3238 gfar_write(&regs->gaddr4, 0x0);
3239 gfar_write(&regs->gaddr5, 0x0);
3240 gfar_write(&regs->gaddr6, 0x0);
3241 gfar_write(&regs->gaddr7, 0x0);
3242
Andy Fleming7f7f5312005-11-11 12:38:59 -06003243 /* If we have extended hash tables, we need to
3244 * clear the exact match registers to prepare for
Jan Ceuleers0977f812012-06-05 03:42:12 +00003245 * setting them
3246 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003247 if (priv->extended_hash) {
3248 em_num = GFAR_EM_NUM + 1;
3249 gfar_clear_exact_match(dev);
3250 idx = 1;
3251 } else {
3252 idx = 0;
3253 em_num = 0;
3254 }
3255
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003256 if (netdev_mc_empty(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257 return;
3258
3259 /* Parse the list, and set the appropriate bits */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003260 netdev_for_each_mc_addr(ha, dev) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003261 if (idx < em_num) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003262 gfar_set_mac_for_addr(dev, idx, ha->addr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003263 idx++;
3264 } else
Jiri Pirko22bedad32010-04-01 21:22:57 +00003265 gfar_set_hash_for_addr(dev, ha->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 }
3267 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268}
3269
Andy Fleming7f7f5312005-11-11 12:38:59 -06003270
3271/* Clears each of the exact match registers to zero, so they
Jan Ceuleers0977f812012-06-05 03:42:12 +00003272 * don't interfere with normal reception
3273 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003274static void gfar_clear_exact_match(struct net_device *dev)
3275{
3276 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003277 static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
Andy Fleming7f7f5312005-11-11 12:38:59 -06003278
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003279 for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
Joe Perchesb6bc7652010-12-21 02:16:08 -08003280 gfar_set_mac_for_addr(dev, idx, zero_arr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003281}
3282
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283/* Set the appropriate hash bit for the given addr */
3284/* The algorithm works like so:
3285 * 1) Take the Destination Address (ie the multicast address), and
3286 * do a CRC on it (little endian), and reverse the bits of the
3287 * result.
3288 * 2) Use the 8 most significant bits as a hash into a 256-entry
3289 * table. The table is controlled through 8 32-bit registers:
3290 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3291 * gaddr7. This means that the 3 most significant bits in the
3292 * hash index which gaddr register to use, and the 5 other bits
3293 * indicate which bit (assuming an IBM numbering scheme, which
3294 * for PowerPC (tm) is usually the case) in the register holds
Jan Ceuleers0977f812012-06-05 03:42:12 +00003295 * the entry.
3296 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003297static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3298{
3299 u32 tempval;
3300 struct gfar_private *priv = netdev_priv(dev);
Joe Perches6a3c910c2011-11-16 09:38:02 +00003301 u32 result = ether_crc(ETH_ALEN, addr);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003302 int width = priv->hash_width;
3303 u8 whichbit = (result >> (32 - width)) & 0x1f;
3304 u8 whichreg = result >> (32 - width + 5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305 u32 value = (1 << (31-whichbit));
3306
Kumar Gala0bbaf062005-06-20 10:54:21 -05003307 tempval = gfar_read(priv->hash_regs[whichreg]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308 tempval |= value;
Kumar Gala0bbaf062005-06-20 10:54:21 -05003309 gfar_write(priv->hash_regs[whichreg], tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003310}
3311
Andy Fleming7f7f5312005-11-11 12:38:59 -06003312
3313/* There are multiple MAC Address register pairs on some controllers
3314 * This function sets the numth pair to a given address
3315 */
Joe Perchesb6bc7652010-12-21 02:16:08 -08003316static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3317 const u8 *addr)
Andy Fleming7f7f5312005-11-11 12:38:59 -06003318{
3319 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003320 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003321 u32 tempval;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003322 u32 __iomem *macptr = &regs->macstnaddr1;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003323
3324 macptr += num*2;
3325
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003326 /* For a station address of 0x12345678ABCD in transmission
3327 * order (BE), MACnADDR1 is set to 0xCDAB7856 and
3328 * MACnADDR2 is set to 0x34120000.
Jan Ceuleers0977f812012-06-05 03:42:12 +00003329 */
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003330 tempval = (addr[5] << 24) | (addr[4] << 16) |
3331 (addr[3] << 8) | addr[2];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003332
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003333 gfar_write(macptr, tempval);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003334
Claudiu Manoil83bfc3c2014-10-07 10:44:33 +03003335 tempval = (addr[1] << 24) | (addr[0] << 16);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003336
3337 gfar_write(macptr+1, tempval);
3338}
3339
Linus Torvalds1da177e2005-04-16 15:20:36 -07003340/* GFAR error interrupt handler */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003341static irqreturn_t gfar_error(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003343 struct gfar_priv_grp *gfargrp = grp_id;
3344 struct gfar __iomem *regs = gfargrp->regs;
3345 struct gfar_private *priv= gfargrp->priv;
3346 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003347
3348 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003349 u32 events = gfar_read(&regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350
3351 /* Clear IEVENT */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003352 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
Scott Woodd87eb122008-07-11 18:04:45 -05003353
3354 /* Magic Packet is not an error. */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003355 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
Scott Woodd87eb122008-07-11 18:04:45 -05003356 (events & IEVENT_MAG))
3357 events &= ~IEVENT_MAG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358
3359 /* Hmm... */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003360 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003361 netdev_dbg(dev,
3362 "error interrupt (ievent=0x%08x imask=0x%08x)\n",
Joe Perches59deab22011-06-14 08:57:47 +00003363 events, gfar_read(&regs->imask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364
3365 /* Update the error counters */
3366 if (events & IEVENT_TXE) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003367 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368
3369 if (events & IEVENT_LC)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003370 dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371 if (events & IEVENT_CRL)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003372 dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003373 if (events & IEVENT_XFUN) {
Joe Perches59deab22011-06-14 08:57:47 +00003374 netif_dbg(priv, tx_err, dev,
3375 "TX FIFO underrun, packet dropped\n");
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003376 dev->stats.tx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003377 atomic64_inc(&priv->extra_stats.tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003378
Claudiu Manoilbc602282015-05-06 18:07:29 +03003379 schedule_work(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003380 }
Joe Perches59deab22011-06-14 08:57:47 +00003381 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003382 }
3383 if (events & IEVENT_BSY) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003384 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003385 atomic64_inc(&priv->extra_stats.rx_bsy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003386
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003387 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003388
Joe Perches59deab22011-06-14 08:57:47 +00003389 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3390 gfar_read(&regs->rstat));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 }
3392 if (events & IEVENT_BABR) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003393 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003394 atomic64_inc(&priv->extra_stats.rx_babr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003395
Joe Perches59deab22011-06-14 08:57:47 +00003396 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003397 }
3398 if (events & IEVENT_EBERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003399 atomic64_inc(&priv->extra_stats.eberr);
Joe Perches59deab22011-06-14 08:57:47 +00003400 netif_dbg(priv, rx_err, dev, "bus error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003401 }
Joe Perches59deab22011-06-14 08:57:47 +00003402 if (events & IEVENT_RXC)
3403 netif_dbg(priv, rx_status, dev, "control frame\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003404
3405 if (events & IEVENT_BABT) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003406 atomic64_inc(&priv->extra_stats.tx_babt);
Joe Perches59deab22011-06-14 08:57:47 +00003407 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408 }
3409 return IRQ_HANDLED;
3410}
3411
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003412static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
3413{
3414 struct phy_device *phydev = priv->phydev;
3415 u32 val = 0;
3416
3417 if (!phydev->duplex)
3418 return val;
3419
3420 if (!priv->pause_aneg_en) {
3421 if (priv->tx_pause_en)
3422 val |= MACCFG1_TX_FLOW;
3423 if (priv->rx_pause_en)
3424 val |= MACCFG1_RX_FLOW;
3425 } else {
3426 u16 lcl_adv, rmt_adv;
3427 u8 flowctrl;
3428 /* get link partner capabilities */
3429 rmt_adv = 0;
3430 if (phydev->pause)
3431 rmt_adv = LPA_PAUSE_CAP;
3432 if (phydev->asym_pause)
3433 rmt_adv |= LPA_PAUSE_ASYM;
3434
Pavaluca Matei-B4661043ef8d22014-10-27 10:42:43 +02003435 lcl_adv = 0;
3436 if (phydev->advertising & ADVERTISED_Pause)
3437 lcl_adv |= ADVERTISE_PAUSE_CAP;
3438 if (phydev->advertising & ADVERTISED_Asym_Pause)
3439 lcl_adv |= ADVERTISE_PAUSE_ASYM;
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003440
3441 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
3442 if (flowctrl & FLOW_CTRL_TX)
3443 val |= MACCFG1_TX_FLOW;
3444 if (flowctrl & FLOW_CTRL_RX)
3445 val |= MACCFG1_RX_FLOW;
3446 }
3447
3448 return val;
3449}
3450
3451static noinline void gfar_update_link_state(struct gfar_private *priv)
3452{
3453 struct gfar __iomem *regs = priv->gfargrp[0].regs;
3454 struct phy_device *phydev = priv->phydev;
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003455 struct gfar_priv_rx_q *rx_queue = NULL;
3456 int i;
3457 struct rxbd8 *bdp;
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003458
3459 if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
3460 return;
3461
3462 if (phydev->link) {
3463 u32 tempval1 = gfar_read(&regs->maccfg1);
3464 u32 tempval = gfar_read(&regs->maccfg2);
3465 u32 ecntrl = gfar_read(&regs->ecntrl);
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003466 u32 tx_flow_oldval = (tempval & MACCFG1_TX_FLOW);
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003467
3468 if (phydev->duplex != priv->oldduplex) {
3469 if (!(phydev->duplex))
3470 tempval &= ~(MACCFG2_FULL_DUPLEX);
3471 else
3472 tempval |= MACCFG2_FULL_DUPLEX;
3473
3474 priv->oldduplex = phydev->duplex;
3475 }
3476
3477 if (phydev->speed != priv->oldspeed) {
3478 switch (phydev->speed) {
3479 case 1000:
3480 tempval =
3481 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
3482
3483 ecntrl &= ~(ECNTRL_R100);
3484 break;
3485 case 100:
3486 case 10:
3487 tempval =
3488 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
3489
3490 /* Reduced mode distinguishes
3491 * between 10 and 100
3492 */
3493 if (phydev->speed == SPEED_100)
3494 ecntrl |= ECNTRL_R100;
3495 else
3496 ecntrl &= ~(ECNTRL_R100);
3497 break;
3498 default:
3499 netif_warn(priv, link, priv->ndev,
3500 "Ack! Speed (%d) is not 10/100/1000!\n",
3501 phydev->speed);
3502 break;
3503 }
3504
3505 priv->oldspeed = phydev->speed;
3506 }
3507
3508 tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
3509 tempval1 |= gfar_get_flowctrl_cfg(priv);
3510
Matei Pavaluca45b679c92014-10-27 10:42:44 +02003511 /* Turn last free buffer recording on */
3512 if ((tempval1 & MACCFG1_TX_FLOW) && !tx_flow_oldval) {
3513 for (i = 0; i < priv->num_rx_queues; i++) {
3514 rx_queue = priv->rx_queue[i];
3515 bdp = rx_queue->cur_rx;
3516 /* skip to previous bd */
3517 bdp = skip_bd(bdp, rx_queue->rx_ring_size - 1,
3518 rx_queue->rx_bd_base,
3519 rx_queue->rx_ring_size);
3520
3521 if (rx_queue->rfbptr)
3522 gfar_write(rx_queue->rfbptr, (u32)bdp);
3523 }
3524
3525 priv->tx_actual_en = 1;
3526 }
3527
3528 if (unlikely(!(tempval1 & MACCFG1_TX_FLOW) && tx_flow_oldval))
3529 priv->tx_actual_en = 0;
3530
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003531 gfar_write(&regs->maccfg1, tempval1);
3532 gfar_write(&regs->maccfg2, tempval);
3533 gfar_write(&regs->ecntrl, ecntrl);
3534
3535 if (!priv->oldlink)
3536 priv->oldlink = 1;
3537
3538 } else if (priv->oldlink) {
3539 priv->oldlink = 0;
3540 priv->oldspeed = 0;
3541 priv->oldduplex = -1;
3542 }
3543
3544 if (netif_msg_link(priv))
3545 phy_print_status(phydev);
3546}
3547
Fabian Frederick94e5a2a2015-03-17 19:37:34 +01003548static const struct of_device_id gfar_match[] =
Andy Flemingb31a1d82008-12-16 15:29:15 -08003549{
3550 {
3551 .type = "network",
3552 .compatible = "gianfar",
3553 },
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003554 {
3555 .compatible = "fsl,etsec2",
3556 },
Andy Flemingb31a1d82008-12-16 15:29:15 -08003557 {},
3558};
Anton Vorontsove72701a2009-10-14 14:54:52 -07003559MODULE_DEVICE_TABLE(of, gfar_match);
Andy Flemingb31a1d82008-12-16 15:29:15 -08003560
Linus Torvalds1da177e2005-04-16 15:20:36 -07003561/* Structure for a device driver */
Grant Likely74888762011-02-22 21:05:51 -07003562static struct platform_driver gfar_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003563 .driver = {
3564 .name = "fsl-gianfar",
Grant Likely40182942010-04-13 16:13:02 -07003565 .pm = GFAR_PM_OPS,
3566 .of_match_table = gfar_match,
3567 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003568 .probe = gfar_probe,
3569 .remove = gfar_remove,
3570};
3571
Axel Lindb62f682011-11-27 16:44:17 +00003572module_platform_driver(gfar_driver);