blob: e78112897dcf384a864db71b35d8afb059445d28 [file] [log] [blame]
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001/*
2 * drivers/net/ethernet/mellanox/mlxsw/spectrum.h
3 * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
4 * Copyright (c) 2015 Jiri Pirko <jiri@mellanox.com>
5 * Copyright (c) 2015 Ido Schimmel <idosch@mellanox.com>
6 * Copyright (c) 2015 Elad Raz <eladr@mellanox.com>
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the names of the copyright holders nor the names of its
17 * contributors may be used to endorse or promote products derived from
18 * this software without specific prior written permission.
19 *
20 * Alternatively, this software may be distributed under the terms of the
21 * GNU General Public License ("GPL") version 2 as published by the Free
22 * Software Foundation.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
28 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 * POSSIBILITY OF SUCH DAMAGE.
35 */
36
37#ifndef _MLXSW_SPECTRUM_H
38#define _MLXSW_SPECTRUM_H
39
40#include <linux/types.h>
41#include <linux/netdevice.h>
Jiri Pirko6cf3c972016-07-05 11:27:39 +020042#include <linux/rhashtable.h>
Jiri Pirko56ade8f2015-10-16 14:01:37 +020043#include <linux/bitops.h>
44#include <linux/if_vlan.h>
Ido Schimmel7f71eb42015-12-15 16:03:37 +010045#include <linux/list.h>
Ido Schimmel8e8dfe92016-04-06 17:10:10 +020046#include <linux/dcbnl.h>
Jiri Pirko5e9c16c2016-07-04 08:23:04 +020047#include <linux/in6.h>
Jiri Pirko56ade8f2015-10-16 14:01:37 +020048#include <net/switchdev.h>
49
Elad Raz3a49b4f2016-01-10 21:06:28 +010050#include "port.h"
Jiri Pirko56ade8f2015-10-16 14:01:37 +020051#include "core.h"
52
53#define MLXSW_SP_VFID_BASE VLAN_N_VID
Ido Schimmel99724c12016-07-04 08:23:14 +020054#define MLXSW_SP_VFID_MAX 6656 /* Bridged VLAN interfaces */
55
56#define MLXSW_SP_RFID_BASE 15360
57#define MLXSW_SP_RIF_MAX 800
Ido Schimmel7f71eb42015-12-15 16:03:37 +010058
Jiri Pirko0d65fc12015-12-03 12:12:28 +010059#define MLXSW_SP_LAG_MAX 64
60#define MLXSW_SP_PORT_PER_LAG_MAX 16
Jiri Pirko56ade8f2015-10-16 14:01:37 +020061
Elad Raz53ae6282016-01-10 21:06:26 +010062#define MLXSW_SP_MID_MAX 7000
63
Ido Schimmel18f1e702016-02-26 17:32:31 +010064#define MLXSW_SP_PORTS_PER_CLUSTER_MAX 4
65
Jiri Pirko53342022016-07-04 08:23:08 +020066#define MLXSW_SP_LPM_TREE_MIN 2 /* trees 0 and 1 are reserved */
67#define MLXSW_SP_LPM_TREE_MAX 22
68#define MLXSW_SP_LPM_TREE_COUNT (MLXSW_SP_LPM_TREE_MAX - MLXSW_SP_LPM_TREE_MIN)
69
Jiri Pirko6b75c482016-07-04 08:23:09 +020070#define MLXSW_SP_VIRTUAL_ROUTER_MAX 256
71
Ido Schimmel18f1e702016-02-26 17:32:31 +010072#define MLXSW_SP_PORT_BASE_SPEED 25000 /* Mb/s */
73
Ido Schimmel1a198442016-04-06 17:10:02 +020074#define MLXSW_SP_BYTES_PER_CELL 96
75
76#define MLXSW_SP_BYTES_TO_CELLS(b) DIV_ROUND_UP(b, MLXSW_SP_BYTES_PER_CELL)
Jiri Pirko0f433fa2016-04-14 18:19:24 +020077#define MLXSW_SP_CELLS_TO_BYTES(c) (c * MLXSW_SP_BYTES_PER_CELL)
Ido Schimmel1a198442016-04-06 17:10:02 +020078
Jiri Pirkoc6022422016-07-05 11:27:46 +020079#define MLXSW_SP_KVD_LINEAR_SIZE 65536 /* entries */
80#define MLXSW_SP_KVD_HASH_SINGLE_SIZE 163840 /* entries */
81#define MLXSW_SP_KVD_HASH_DOUBLE_SIZE 32768 /* entries */
82
Ido Schimmel9f7ec052016-04-06 17:10:14 +020083/* Maximum delay buffer needed in case of PAUSE frames, in cells.
84 * Assumes 100m cable and maximum MTU.
85 */
86#define MLXSW_SP_PAUSE_DELAY 612
87
Ido Schimmeld81a6bd2016-04-06 17:10:16 +020088#define MLXSW_SP_CELL_FACTOR 2 /* 2 * cell_size / (IPG + cell_size + 1) */
89
90static inline u16 mlxsw_sp_pfc_delay_get(int mtu, u16 delay)
91{
92 delay = MLXSW_SP_BYTES_TO_CELLS(DIV_ROUND_UP(delay, BITS_PER_BYTE));
93 return MLXSW_SP_CELL_FACTOR * delay + MLXSW_SP_BYTES_TO_CELLS(mtu);
94}
95
Jiri Pirko56ade8f2015-10-16 14:01:37 +020096struct mlxsw_sp_port;
97
Jiri Pirko0d65fc12015-12-03 12:12:28 +010098struct mlxsw_sp_upper {
99 struct net_device *dev;
100 unsigned int ref_count;
101};
102
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200103struct mlxsw_sp_fid {
Ido Schimmel1c800752016-06-20 23:04:20 +0200104 void (*leave)(struct mlxsw_sp_port *mlxsw_sp_vport);
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100105 struct list_head list;
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200106 unsigned int ref_count;
107 struct net_device *dev;
Ido Schimmel99724c12016-07-04 08:23:14 +0200108 struct mlxsw_sp_rif *r;
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200109 u16 fid;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100110};
111
Ido Schimmelfa3054f2016-07-02 11:00:16 +0200112struct mlxsw_sp_rif {
113 struct net_device *dev;
Ido Schimmel99724c12016-07-04 08:23:14 +0200114 unsigned int ref_count;
Ido Schimmel6e095fd2016-07-04 08:23:13 +0200115 struct mlxsw_sp_fid *f;
116 unsigned char addr[ETH_ALEN];
117 int mtu;
Ido Schimmelfa3054f2016-07-02 11:00:16 +0200118 u16 rif;
119};
120
Elad Raz3a49b4f2016-01-10 21:06:28 +0100121struct mlxsw_sp_mid {
122 struct list_head list;
123 unsigned char addr[ETH_ALEN];
124 u16 vid;
125 u16 mid;
126 unsigned int ref_count;
127};
128
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100129static inline u16 mlxsw_sp_vfid_to_fid(u16 vfid)
130{
131 return MLXSW_SP_VFID_BASE + vfid;
132}
133
Ido Schimmelaac78a42015-12-15 16:03:42 +0100134static inline u16 mlxsw_sp_fid_to_vfid(u16 fid)
135{
136 return fid - MLXSW_SP_VFID_BASE;
137}
138
139static inline bool mlxsw_sp_fid_is_vfid(u16 fid)
140{
Ido Schimmel99724c12016-07-04 08:23:14 +0200141 return fid >= MLXSW_SP_VFID_BASE && fid < MLXSW_SP_RFID_BASE;
142}
143
144static inline bool mlxsw_sp_fid_is_rfid(u16 fid)
145{
146 return fid >= MLXSW_SP_RFID_BASE;
147}
148
149static inline u16 mlxsw_sp_rif_sp_to_fid(u16 rif)
150{
151 return MLXSW_SP_RFID_BASE + rif;
Ido Schimmelaac78a42015-12-15 16:03:42 +0100152}
153
Jiri Pirko078f9c72016-04-14 18:19:19 +0200154struct mlxsw_sp_sb_pr {
155 enum mlxsw_reg_sbpr_mode mode;
156 u32 size;
157};
158
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200159struct mlxsw_cp_sb_occ {
160 u32 cur;
161 u32 max;
162};
163
Jiri Pirko078f9c72016-04-14 18:19:19 +0200164struct mlxsw_sp_sb_cm {
165 u32 min_buff;
166 u32 max_buff;
167 u8 pool;
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200168 struct mlxsw_cp_sb_occ occ;
Jiri Pirko078f9c72016-04-14 18:19:19 +0200169};
170
171struct mlxsw_sp_sb_pm {
172 u32 min_buff;
173 u32 max_buff;
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200174 struct mlxsw_cp_sb_occ occ;
Jiri Pirko078f9c72016-04-14 18:19:19 +0200175};
176
177#define MLXSW_SP_SB_POOL_COUNT 4
178#define MLXSW_SP_SB_TC_COUNT 8
179
180struct mlxsw_sp_sb {
181 struct mlxsw_sp_sb_pr prs[2][MLXSW_SP_SB_POOL_COUNT];
182 struct {
183 struct mlxsw_sp_sb_cm cms[2][MLXSW_SP_SB_TC_COUNT];
184 struct mlxsw_sp_sb_pm pms[2][MLXSW_SP_SB_POOL_COUNT];
185 } ports[MLXSW_PORT_MAX_PORTS];
186};
187
Jiri Pirko5e9c16c2016-07-04 08:23:04 +0200188#define MLXSW_SP_PREFIX_COUNT (sizeof(struct in6_addr) * BITS_PER_BYTE)
189
190struct mlxsw_sp_prefix_usage {
191 DECLARE_BITMAP(b, MLXSW_SP_PREFIX_COUNT);
192};
193
Jiri Pirko53342022016-07-04 08:23:08 +0200194enum mlxsw_sp_l3proto {
195 MLXSW_SP_L3_PROTO_IPV4,
196 MLXSW_SP_L3_PROTO_IPV6,
197};
198
199struct mlxsw_sp_lpm_tree {
200 u8 id; /* tree ID */
201 unsigned int ref_count;
202 enum mlxsw_sp_l3proto proto;
203 struct mlxsw_sp_prefix_usage prefix_usage;
204};
205
Jiri Pirko6b75c482016-07-04 08:23:09 +0200206struct mlxsw_sp_fib;
207
208struct mlxsw_sp_vr {
209 u16 id; /* virtual router ID */
210 bool used;
211 enum mlxsw_sp_l3proto proto;
212 u32 tb_id; /* kernel fib table id */
213 struct mlxsw_sp_lpm_tree *lpm_tree;
214 struct mlxsw_sp_fib *fib;
215};
216
Jiri Pirko53342022016-07-04 08:23:08 +0200217struct mlxsw_sp_router {
218 struct mlxsw_sp_lpm_tree lpm_trees[MLXSW_SP_LPM_TREE_COUNT];
Jiri Pirko6b75c482016-07-04 08:23:09 +0200219 struct mlxsw_sp_vr vrs[MLXSW_SP_VIRTUAL_ROUTER_MAX];
Jiri Pirko6cf3c972016-07-05 11:27:39 +0200220 struct rhashtable neigh_ht;
Yotam Gigic723c7352016-07-05 11:27:43 +0200221 struct {
222 struct delayed_work dw;
223 unsigned long interval; /* ms */
224 } neighs_update;
Jiri Pirko53342022016-07-04 08:23:08 +0200225};
226
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200227struct mlxsw_sp {
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100228 struct {
229 struct list_head list;
Ido Schimmel99724c12016-07-04 08:23:14 +0200230 DECLARE_BITMAP(mapped, MLXSW_SP_VFID_MAX);
Ido Schimmel3ba2ebf2016-07-04 08:23:15 +0200231 } vfids;
Elad Raz3a49b4f2016-01-10 21:06:28 +0100232 struct {
233 struct list_head list;
Ido Schimmeld8651fd2016-06-20 23:04:07 +0200234 DECLARE_BITMAP(mapped, MLXSW_SP_MID_MAX);
Elad Raz3a49b4f2016-01-10 21:06:28 +0100235 } br_mids;
Ido Schimmel14d39462016-06-20 23:04:15 +0200236 struct list_head fids; /* VLAN-aware bridge FIDs */
Ido Schimmelfa3054f2016-07-02 11:00:16 +0200237 struct mlxsw_sp_rif *rifs[MLXSW_SP_RIF_MAX];
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200238 struct mlxsw_sp_port **ports;
239 struct mlxsw_core *core;
240 const struct mlxsw_bus_info *bus_info;
241 unsigned char base_mac[ETH_ALEN];
242 struct {
243 struct delayed_work dw;
244#define MLXSW_SP_DEFAULT_LEARNING_INTERVAL 100
245 unsigned int interval; /* ms */
246 } fdb_notify;
Ido Schimmel869f63a2016-03-08 12:59:33 -0800247#define MLXSW_SP_MIN_AGEING_TIME 10
248#define MLXSW_SP_MAX_AGEING_TIME 1000000
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200249#define MLXSW_SP_DEFAULT_AGEING_TIME 300
250 u32 ageing_time;
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100251 struct mlxsw_sp_upper master_bridge;
252 struct mlxsw_sp_upper lags[MLXSW_SP_LAG_MAX];
Ido Schimmel558c2d52016-02-26 17:32:29 +0100253 u8 port_to_module[MLXSW_PORT_MAX_PORTS];
Jiri Pirko078f9c72016-04-14 18:19:19 +0200254 struct mlxsw_sp_sb sb;
Jiri Pirko53342022016-07-04 08:23:08 +0200255 struct mlxsw_sp_router router;
Jiri Pirkob090ef02016-07-05 11:27:47 +0200256 struct {
257 DECLARE_BITMAP(usage, MLXSW_SP_KVD_LINEAR_SIZE);
258 } kvdl;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200259};
260
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100261static inline struct mlxsw_sp_upper *
262mlxsw_sp_lag_get(struct mlxsw_sp *mlxsw_sp, u16 lag_id)
263{
264 return &mlxsw_sp->lags[lag_id];
265}
266
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200267struct mlxsw_sp_port_pcpu_stats {
268 u64 rx_packets;
269 u64 rx_bytes;
270 u64 tx_packets;
271 u64 tx_bytes;
272 struct u64_stats_sync syncp;
273 u32 tx_dropped;
274};
275
276struct mlxsw_sp_port {
Jiri Pirko932762b2016-04-08 19:11:21 +0200277 struct mlxsw_core_port core_port; /* must be first */
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200278 struct net_device *dev;
279 struct mlxsw_sp_port_pcpu_stats __percpu *pcpu_stats;
280 struct mlxsw_sp *mlxsw_sp;
281 u8 local_port;
282 u8 stp_state;
Jiri Pirko0d9b9702015-10-28 10:16:56 +0100283 u8 learning:1,
284 learning_sync:1,
Ido Schimmel02930382015-10-28 10:16:58 +0100285 uc_flood:1,
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100286 bridged:1,
Ido Schimmel18f1e702016-02-26 17:32:31 +0100287 lagged:1,
288 split:1;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200289 u16 pvid;
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100290 u16 lag_id;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100291 struct {
292 struct list_head list;
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200293 struct mlxsw_sp_fid *f;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100294 u16 vid;
295 } vport;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200296 struct {
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200297 u8 tx_pause:1,
298 rx_pause:1;
299 } link;
300 struct {
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200301 struct ieee_ets *ets;
Ido Schimmelcc7cf512016-04-06 17:10:11 +0200302 struct ieee_maxrate *maxrate;
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200303 struct ieee_pfc *pfc;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200304 } dcb;
Ido Schimmeld664b412016-06-09 09:51:40 +0200305 struct {
306 u8 module;
307 u8 width;
308 u8 lane;
309 } mapping;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200310 /* 802.1Q bridge VLANs */
Ido Schimmelbd40e9d2015-12-15 16:03:36 +0100311 unsigned long *active_vlans;
Elad Razfc1273a2016-01-06 13:01:11 +0100312 unsigned long *untagged_vlans;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200313 /* VLAN interfaces */
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100314 struct list_head vports_list;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200315};
316
Jiri Pirko7ce856a2016-07-04 08:23:12 +0200317struct mlxsw_sp_port *mlxsw_sp_port_lower_dev_hold(struct net_device *dev);
318void mlxsw_sp_port_dev_put(struct mlxsw_sp_port *mlxsw_sp_port);
319
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200320static inline bool
321mlxsw_sp_port_is_pause_en(const struct mlxsw_sp_port *mlxsw_sp_port)
322{
323 return mlxsw_sp_port->link.tx_pause || mlxsw_sp_port->link.rx_pause;
324}
325
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100326static inline struct mlxsw_sp_port *
327mlxsw_sp_port_lagged_get(struct mlxsw_sp *mlxsw_sp, u16 lag_id, u8 port_index)
328{
329 struct mlxsw_sp_port *mlxsw_sp_port;
330 u8 local_port;
331
332 local_port = mlxsw_core_lag_mapping_get(mlxsw_sp->core,
333 lag_id, port_index);
334 mlxsw_sp_port = mlxsw_sp->ports[local_port];
335 return mlxsw_sp_port && mlxsw_sp_port->lagged ? mlxsw_sp_port : NULL;
336}
337
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100338static inline u16
339mlxsw_sp_vport_vid_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
340{
341 return mlxsw_sp_vport->vport.vid;
342}
343
Ido Schimmel6381b3a2016-06-20 23:04:16 +0200344static inline bool
345mlxsw_sp_port_is_vport(const struct mlxsw_sp_port *mlxsw_sp_port)
346{
347 u16 vid = mlxsw_sp_vport_vid_get(mlxsw_sp_port);
348
349 return vid != 0;
350}
351
Ido Schimmel41b996c2016-06-20 23:04:17 +0200352static inline void mlxsw_sp_vport_fid_set(struct mlxsw_sp_port *mlxsw_sp_vport,
353 struct mlxsw_sp_fid *f)
354{
355 mlxsw_sp_vport->vport.f = f;
356}
357
358static inline struct mlxsw_sp_fid *
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200359mlxsw_sp_vport_fid_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100360{
Ido Schimmel41b996c2016-06-20 23:04:17 +0200361 return mlxsw_sp_vport->vport.f;
362}
363
364static inline struct net_device *
Ido Schimmel3ba2ebf2016-07-04 08:23:15 +0200365mlxsw_sp_vport_dev_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
Ido Schimmel41b996c2016-06-20 23:04:17 +0200366{
367 struct mlxsw_sp_fid *f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport);
368
Ido Schimmel56918b62016-06-20 23:04:18 +0200369 return f ? f->dev : NULL;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100370}
371
372static inline struct mlxsw_sp_port *
373mlxsw_sp_port_vport_find(const struct mlxsw_sp_port *mlxsw_sp_port, u16 vid)
374{
375 struct mlxsw_sp_port *mlxsw_sp_vport;
376
377 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
378 vport.list) {
379 if (mlxsw_sp_vport_vid_get(mlxsw_sp_vport) == vid)
380 return mlxsw_sp_vport;
381 }
382
383 return NULL;
384}
385
Ido Schimmelaac78a42015-12-15 16:03:42 +0100386static inline struct mlxsw_sp_port *
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200387mlxsw_sp_port_vport_find_by_fid(const struct mlxsw_sp_port *mlxsw_sp_port,
388 u16 fid)
Ido Schimmelaac78a42015-12-15 16:03:42 +0100389{
390 struct mlxsw_sp_port *mlxsw_sp_vport;
391
392 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
393 vport.list) {
Ido Schimmel41b996c2016-06-20 23:04:17 +0200394 struct mlxsw_sp_fid *f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport);
395
Ido Schimmel56918b62016-06-20 23:04:18 +0200396 if (f && f->fid == fid)
Ido Schimmelaac78a42015-12-15 16:03:42 +0100397 return mlxsw_sp_vport;
398 }
399
400 return NULL;
401}
402
Ido Schimmel701b1862016-07-04 08:23:16 +0200403static inline struct mlxsw_sp_fid *mlxsw_sp_fid_find(struct mlxsw_sp *mlxsw_sp,
404 u16 fid)
405{
406 struct mlxsw_sp_fid *f;
407
408 list_for_each_entry(f, &mlxsw_sp->fids, list)
409 if (f->fid == fid)
410 return f;
411
412 return NULL;
413}
414
415static inline struct mlxsw_sp_fid *
416mlxsw_sp_vfid_find(const struct mlxsw_sp *mlxsw_sp,
417 const struct net_device *br_dev)
418{
419 struct mlxsw_sp_fid *f;
420
421 list_for_each_entry(f, &mlxsw_sp->vfids.list, list)
422 if (f->dev == br_dev)
423 return f;
424
425 return NULL;
426}
427
Ido Schimmelfa3054f2016-07-02 11:00:16 +0200428static inline struct mlxsw_sp_rif *
429mlxsw_sp_rif_find_by_dev(const struct mlxsw_sp *mlxsw_sp,
430 const struct net_device *dev)
431{
432 int i;
433
434 for (i = 0; i < MLXSW_SP_RIF_MAX; i++)
435 if (mlxsw_sp->rifs[i] && mlxsw_sp->rifs[i]->dev == dev)
436 return mlxsw_sp->rifs[i];
437
438 return NULL;
439}
440
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200441enum mlxsw_sp_flood_table {
442 MLXSW_SP_FLOOD_TABLE_UC,
443 MLXSW_SP_FLOOD_TABLE_BM,
444};
445
446int mlxsw_sp_buffers_init(struct mlxsw_sp *mlxsw_sp);
Jiri Pirko0f433fa2016-04-14 18:19:24 +0200447void mlxsw_sp_buffers_fini(struct mlxsw_sp *mlxsw_sp);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200448int mlxsw_sp_port_buffers_init(struct mlxsw_sp_port *mlxsw_sp_port);
Jiri Pirko0f433fa2016-04-14 18:19:24 +0200449int mlxsw_sp_sb_pool_get(struct mlxsw_core *mlxsw_core,
450 unsigned int sb_index, u16 pool_index,
451 struct devlink_sb_pool_info *pool_info);
452int mlxsw_sp_sb_pool_set(struct mlxsw_core *mlxsw_core,
453 unsigned int sb_index, u16 pool_index, u32 size,
454 enum devlink_sb_threshold_type threshold_type);
455int mlxsw_sp_sb_port_pool_get(struct mlxsw_core_port *mlxsw_core_port,
456 unsigned int sb_index, u16 pool_index,
457 u32 *p_threshold);
458int mlxsw_sp_sb_port_pool_set(struct mlxsw_core_port *mlxsw_core_port,
459 unsigned int sb_index, u16 pool_index,
460 u32 threshold);
461int mlxsw_sp_sb_tc_pool_bind_get(struct mlxsw_core_port *mlxsw_core_port,
462 unsigned int sb_index, u16 tc_index,
463 enum devlink_sb_pool_type pool_type,
464 u16 *p_pool_index, u32 *p_threshold);
465int mlxsw_sp_sb_tc_pool_bind_set(struct mlxsw_core_port *mlxsw_core_port,
466 unsigned int sb_index, u16 tc_index,
467 enum devlink_sb_pool_type pool_type,
468 u16 pool_index, u32 threshold);
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200469int mlxsw_sp_sb_occ_snapshot(struct mlxsw_core *mlxsw_core,
470 unsigned int sb_index);
471int mlxsw_sp_sb_occ_max_clear(struct mlxsw_core *mlxsw_core,
472 unsigned int sb_index);
473int mlxsw_sp_sb_occ_port_pool_get(struct mlxsw_core_port *mlxsw_core_port,
474 unsigned int sb_index, u16 pool_index,
475 u32 *p_cur, u32 *p_max);
476int mlxsw_sp_sb_occ_tc_port_bind_get(struct mlxsw_core_port *mlxsw_core_port,
477 unsigned int sb_index, u16 tc_index,
478 enum devlink_sb_pool_type pool_type,
479 u32 *p_cur, u32 *p_max);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200480
481int mlxsw_sp_switchdev_init(struct mlxsw_sp *mlxsw_sp);
482void mlxsw_sp_switchdev_fini(struct mlxsw_sp *mlxsw_sp);
483int mlxsw_sp_port_vlan_init(struct mlxsw_sp_port *mlxsw_sp_port);
484void mlxsw_sp_port_switchdev_init(struct mlxsw_sp_port *mlxsw_sp_port);
485void mlxsw_sp_port_switchdev_fini(struct mlxsw_sp_port *mlxsw_sp_port);
486int mlxsw_sp_port_vid_to_fid_set(struct mlxsw_sp_port *mlxsw_sp_port,
487 enum mlxsw_reg_svfa_mt mt, bool valid, u16 fid,
488 u16 vid);
489int mlxsw_sp_port_vlan_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid_begin,
490 u16 vid_end, bool is_member, bool untagged);
491int mlxsw_sp_port_add_vid(struct net_device *dev, __be16 __always_unused proto,
492 u16 vid);
Ido Schimmele6060022016-06-20 23:04:11 +0200493int mlxsw_sp_vport_flood_set(struct mlxsw_sp_port *mlxsw_sp_vport, u16 fid,
Ido Schimmel47a0a9e2016-06-20 23:04:08 +0200494 bool set);
Ido Schimmel4dc236c2016-01-27 15:20:16 +0100495void mlxsw_sp_port_active_vlans_del(struct mlxsw_sp_port *mlxsw_sp_port);
Ido Schimmel28a01d22016-02-18 11:30:02 +0100496int mlxsw_sp_port_pvid_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid);
Ido Schimmelfe3f6d12016-06-20 23:04:19 +0200497int mlxsw_sp_port_fdb_flush(struct mlxsw_sp_port *mlxsw_sp_port, u16 fid);
Ido Schimmel6e095fd2016-07-04 08:23:13 +0200498int mlxsw_sp_rif_fdb_op(struct mlxsw_sp *mlxsw_sp, const char *mac, u16 fid,
499 bool adding);
Ido Schimmel701b1862016-07-04 08:23:16 +0200500struct mlxsw_sp_fid *mlxsw_sp_fid_create(struct mlxsw_sp *mlxsw_sp, u16 fid);
501void mlxsw_sp_fid_destroy(struct mlxsw_sp *mlxsw_sp, struct mlxsw_sp_fid *f);
Ido Schimmel99f44bb2016-07-04 08:23:17 +0200502void mlxsw_sp_rif_bridge_destroy(struct mlxsw_sp *mlxsw_sp,
503 struct mlxsw_sp_rif *r);
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200504int mlxsw_sp_port_ets_set(struct mlxsw_sp_port *mlxsw_sp_port,
505 enum mlxsw_reg_qeec_hr hr, u8 index, u8 next_index,
506 bool dwrr, u8 dwrr_weight);
507int mlxsw_sp_port_prio_tc_set(struct mlxsw_sp_port *mlxsw_sp_port,
508 u8 switch_prio, u8 tclass);
509int __mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port, int mtu,
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200510 u8 *prio_tc, bool pause_en,
511 struct ieee_pfc *my_pfc);
Ido Schimmelcc7cf512016-04-06 17:10:11 +0200512int mlxsw_sp_port_ets_maxrate_set(struct mlxsw_sp_port *mlxsw_sp_port,
513 enum mlxsw_reg_qeec_hr hr, u8 index,
514 u8 next_index, u32 maxrate);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200515
Ido Schimmelf00817d2016-04-06 17:10:09 +0200516#ifdef CONFIG_MLXSW_SPECTRUM_DCB
517
518int mlxsw_sp_port_dcb_init(struct mlxsw_sp_port *mlxsw_sp_port);
519void mlxsw_sp_port_dcb_fini(struct mlxsw_sp_port *mlxsw_sp_port);
520
521#else
522
523static inline int mlxsw_sp_port_dcb_init(struct mlxsw_sp_port *mlxsw_sp_port)
524{
525 return 0;
526}
527
528static inline void mlxsw_sp_port_dcb_fini(struct mlxsw_sp_port *mlxsw_sp_port)
529{}
530
531#endif
532
Ido Schimmel464dce12016-07-02 11:00:15 +0200533int mlxsw_sp_router_init(struct mlxsw_sp *mlxsw_sp);
534void mlxsw_sp_router_fini(struct mlxsw_sp *mlxsw_sp);
Jiri Pirko61c503f2016-07-04 08:23:11 +0200535int mlxsw_sp_router_fib4_add(struct mlxsw_sp_port *mlxsw_sp_port,
536 const struct switchdev_obj_ipv4_fib *fib4,
537 struct switchdev_trans *trans);
538int mlxsw_sp_router_fib4_del(struct mlxsw_sp_port *mlxsw_sp_port,
539 const struct switchdev_obj_ipv4_fib *fib4);
Jiri Pirko6cf3c972016-07-05 11:27:39 +0200540int mlxsw_sp_router_neigh_construct(struct net_device *dev,
541 struct neighbour *n);
542void mlxsw_sp_router_neigh_destroy(struct net_device *dev,
543 struct neighbour *n);
Ido Schimmel464dce12016-07-02 11:00:15 +0200544
Jiri Pirkob090ef02016-07-05 11:27:47 +0200545int mlxsw_sp_kvdl_alloc(struct mlxsw_sp *mlxsw_sp, unsigned int entry_count);
546void mlxsw_sp_kvdl_free(struct mlxsw_sp *mlxsw_sp, int entry_index);
547
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200548#endif