blob: 83d5807832a084923b6060b187eed1db2562970e [file] [log] [blame]
Jiri Pirko56ade8f2015-10-16 14:01:37 +02001/*
2 * drivers/net/ethernet/mellanox/mlxsw/spectrum.h
3 * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
4 * Copyright (c) 2015 Jiri Pirko <jiri@mellanox.com>
5 * Copyright (c) 2015 Ido Schimmel <idosch@mellanox.com>
6 * Copyright (c) 2015 Elad Raz <eladr@mellanox.com>
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the names of the copyright holders nor the names of its
17 * contributors may be used to endorse or promote products derived from
18 * this software without specific prior written permission.
19 *
20 * Alternatively, this software may be distributed under the terms of the
21 * GNU General Public License ("GPL") version 2 as published by the Free
22 * Software Foundation.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
28 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 * POSSIBILITY OF SUCH DAMAGE.
35 */
36
37#ifndef _MLXSW_SPECTRUM_H
38#define _MLXSW_SPECTRUM_H
39
40#include <linux/types.h>
41#include <linux/netdevice.h>
42#include <linux/bitops.h>
43#include <linux/if_vlan.h>
Ido Schimmel7f71eb42015-12-15 16:03:37 +010044#include <linux/list.h>
Ido Schimmel8e8dfe92016-04-06 17:10:10 +020045#include <linux/dcbnl.h>
Jiri Pirko56ade8f2015-10-16 14:01:37 +020046#include <net/switchdev.h>
47
Elad Raz3a49b4f2016-01-10 21:06:28 +010048#include "port.h"
Jiri Pirko56ade8f2015-10-16 14:01:37 +020049#include "core.h"
50
51#define MLXSW_SP_VFID_BASE VLAN_N_VID
Ido Schimmel7f71eb42015-12-15 16:03:37 +010052#define MLXSW_SP_VFID_PORT_MAX 512 /* Non-bridged VLAN interfaces */
Ido Schimmelb555cf42016-04-05 10:20:02 +020053#define MLXSW_SP_VFID_BR_MAX 6144 /* Bridged VLAN interfaces */
Ido Schimmel7f71eb42015-12-15 16:03:37 +010054#define MLXSW_SP_VFID_MAX (MLXSW_SP_VFID_PORT_MAX + MLXSW_SP_VFID_BR_MAX)
55
Jiri Pirko0d65fc12015-12-03 12:12:28 +010056#define MLXSW_SP_LAG_MAX 64
57#define MLXSW_SP_PORT_PER_LAG_MAX 16
Jiri Pirko56ade8f2015-10-16 14:01:37 +020058
Elad Raz53ae6282016-01-10 21:06:26 +010059#define MLXSW_SP_MID_MAX 7000
60
Ido Schimmel18f1e702016-02-26 17:32:31 +010061#define MLXSW_SP_PORTS_PER_CLUSTER_MAX 4
62
63#define MLXSW_SP_PORT_BASE_SPEED 25000 /* Mb/s */
64
Ido Schimmel1a198442016-04-06 17:10:02 +020065#define MLXSW_SP_BYTES_PER_CELL 96
66
67#define MLXSW_SP_BYTES_TO_CELLS(b) DIV_ROUND_UP(b, MLXSW_SP_BYTES_PER_CELL)
Jiri Pirko0f433fa2016-04-14 18:19:24 +020068#define MLXSW_SP_CELLS_TO_BYTES(c) (c * MLXSW_SP_BYTES_PER_CELL)
Ido Schimmel1a198442016-04-06 17:10:02 +020069
Ido Schimmel9f7ec052016-04-06 17:10:14 +020070/* Maximum delay buffer needed in case of PAUSE frames, in cells.
71 * Assumes 100m cable and maximum MTU.
72 */
73#define MLXSW_SP_PAUSE_DELAY 612
74
Ido Schimmeld81a6bd2016-04-06 17:10:16 +020075#define MLXSW_SP_CELL_FACTOR 2 /* 2 * cell_size / (IPG + cell_size + 1) */
76
Ido Schimmel464dce12016-07-02 11:00:15 +020077#define MLXSW_SP_RIF_MAX 800
78
Ido Schimmeld81a6bd2016-04-06 17:10:16 +020079static inline u16 mlxsw_sp_pfc_delay_get(int mtu, u16 delay)
80{
81 delay = MLXSW_SP_BYTES_TO_CELLS(DIV_ROUND_UP(delay, BITS_PER_BYTE));
82 return MLXSW_SP_CELL_FACTOR * delay + MLXSW_SP_BYTES_TO_CELLS(mtu);
83}
84
Jiri Pirko56ade8f2015-10-16 14:01:37 +020085struct mlxsw_sp_port;
86
Jiri Pirko0d65fc12015-12-03 12:12:28 +010087struct mlxsw_sp_upper {
88 struct net_device *dev;
89 unsigned int ref_count;
90};
91
Ido Schimmeld0ec8752016-06-20 23:04:12 +020092struct mlxsw_sp_fid {
Ido Schimmel1c800752016-06-20 23:04:20 +020093 void (*leave)(struct mlxsw_sp_port *mlxsw_sp_vport);
Ido Schimmel7f71eb42015-12-15 16:03:37 +010094 struct list_head list;
Ido Schimmeld0ec8752016-06-20 23:04:12 +020095 unsigned int ref_count;
96 struct net_device *dev;
97 u16 fid;
Ido Schimmel7f71eb42015-12-15 16:03:37 +010098 u16 vid;
99};
100
Ido Schimmelfa3054f2016-07-02 11:00:16 +0200101struct mlxsw_sp_rif {
102 struct net_device *dev;
103 u16 rif;
104};
105
Elad Raz3a49b4f2016-01-10 21:06:28 +0100106struct mlxsw_sp_mid {
107 struct list_head list;
108 unsigned char addr[ETH_ALEN];
109 u16 vid;
110 u16 mid;
111 unsigned int ref_count;
112};
113
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100114static inline u16 mlxsw_sp_vfid_to_fid(u16 vfid)
115{
116 return MLXSW_SP_VFID_BASE + vfid;
117}
118
Ido Schimmelaac78a42015-12-15 16:03:42 +0100119static inline u16 mlxsw_sp_fid_to_vfid(u16 fid)
120{
121 return fid - MLXSW_SP_VFID_BASE;
122}
123
124static inline bool mlxsw_sp_fid_is_vfid(u16 fid)
125{
126 return fid >= MLXSW_SP_VFID_BASE;
127}
128
Jiri Pirko078f9c72016-04-14 18:19:19 +0200129struct mlxsw_sp_sb_pr {
130 enum mlxsw_reg_sbpr_mode mode;
131 u32 size;
132};
133
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200134struct mlxsw_cp_sb_occ {
135 u32 cur;
136 u32 max;
137};
138
Jiri Pirko078f9c72016-04-14 18:19:19 +0200139struct mlxsw_sp_sb_cm {
140 u32 min_buff;
141 u32 max_buff;
142 u8 pool;
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200143 struct mlxsw_cp_sb_occ occ;
Jiri Pirko078f9c72016-04-14 18:19:19 +0200144};
145
146struct mlxsw_sp_sb_pm {
147 u32 min_buff;
148 u32 max_buff;
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200149 struct mlxsw_cp_sb_occ occ;
Jiri Pirko078f9c72016-04-14 18:19:19 +0200150};
151
152#define MLXSW_SP_SB_POOL_COUNT 4
153#define MLXSW_SP_SB_TC_COUNT 8
154
155struct mlxsw_sp_sb {
156 struct mlxsw_sp_sb_pr prs[2][MLXSW_SP_SB_POOL_COUNT];
157 struct {
158 struct mlxsw_sp_sb_cm cms[2][MLXSW_SP_SB_TC_COUNT];
159 struct mlxsw_sp_sb_pm pms[2][MLXSW_SP_SB_POOL_COUNT];
160 } ports[MLXSW_PORT_MAX_PORTS];
161};
162
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200163struct mlxsw_sp {
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100164 struct {
165 struct list_head list;
Ido Schimmeld8651fd2016-06-20 23:04:07 +0200166 DECLARE_BITMAP(mapped, MLXSW_SP_VFID_PORT_MAX);
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100167 } port_vfids;
Ido Schimmel26f0e7f2015-12-15 16:03:44 +0100168 struct {
169 struct list_head list;
Ido Schimmeld8651fd2016-06-20 23:04:07 +0200170 DECLARE_BITMAP(mapped, MLXSW_SP_VFID_BR_MAX);
Ido Schimmel26f0e7f2015-12-15 16:03:44 +0100171 } br_vfids;
Elad Raz3a49b4f2016-01-10 21:06:28 +0100172 struct {
173 struct list_head list;
Ido Schimmeld8651fd2016-06-20 23:04:07 +0200174 DECLARE_BITMAP(mapped, MLXSW_SP_MID_MAX);
Elad Raz3a49b4f2016-01-10 21:06:28 +0100175 } br_mids;
Ido Schimmel14d39462016-06-20 23:04:15 +0200176 struct list_head fids; /* VLAN-aware bridge FIDs */
Ido Schimmelfa3054f2016-07-02 11:00:16 +0200177 struct mlxsw_sp_rif *rifs[MLXSW_SP_RIF_MAX];
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200178 struct mlxsw_sp_port **ports;
179 struct mlxsw_core *core;
180 const struct mlxsw_bus_info *bus_info;
181 unsigned char base_mac[ETH_ALEN];
182 struct {
183 struct delayed_work dw;
184#define MLXSW_SP_DEFAULT_LEARNING_INTERVAL 100
185 unsigned int interval; /* ms */
186 } fdb_notify;
Ido Schimmel869f63a2016-03-08 12:59:33 -0800187#define MLXSW_SP_MIN_AGEING_TIME 10
188#define MLXSW_SP_MAX_AGEING_TIME 1000000
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200189#define MLXSW_SP_DEFAULT_AGEING_TIME 300
190 u32 ageing_time;
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100191 struct mlxsw_sp_upper master_bridge;
192 struct mlxsw_sp_upper lags[MLXSW_SP_LAG_MAX];
Ido Schimmel558c2d52016-02-26 17:32:29 +0100193 u8 port_to_module[MLXSW_PORT_MAX_PORTS];
Jiri Pirko078f9c72016-04-14 18:19:19 +0200194 struct mlxsw_sp_sb sb;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200195};
196
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100197static inline struct mlxsw_sp_upper *
198mlxsw_sp_lag_get(struct mlxsw_sp *mlxsw_sp, u16 lag_id)
199{
200 return &mlxsw_sp->lags[lag_id];
201}
202
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200203struct mlxsw_sp_port_pcpu_stats {
204 u64 rx_packets;
205 u64 rx_bytes;
206 u64 tx_packets;
207 u64 tx_bytes;
208 struct u64_stats_sync syncp;
209 u32 tx_dropped;
210};
211
212struct mlxsw_sp_port {
Jiri Pirko932762b2016-04-08 19:11:21 +0200213 struct mlxsw_core_port core_port; /* must be first */
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200214 struct net_device *dev;
215 struct mlxsw_sp_port_pcpu_stats __percpu *pcpu_stats;
216 struct mlxsw_sp *mlxsw_sp;
217 u8 local_port;
218 u8 stp_state;
Jiri Pirko0d9b9702015-10-28 10:16:56 +0100219 u8 learning:1,
220 learning_sync:1,
Ido Schimmel02930382015-10-28 10:16:58 +0100221 uc_flood:1,
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100222 bridged:1,
Ido Schimmel18f1e702016-02-26 17:32:31 +0100223 lagged:1,
224 split:1;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200225 u16 pvid;
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100226 u16 lag_id;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100227 struct {
228 struct list_head list;
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200229 struct mlxsw_sp_fid *f;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100230 u16 vid;
231 } vport;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200232 struct {
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200233 u8 tx_pause:1,
234 rx_pause:1;
235 } link;
236 struct {
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200237 struct ieee_ets *ets;
Ido Schimmelcc7cf512016-04-06 17:10:11 +0200238 struct ieee_maxrate *maxrate;
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200239 struct ieee_pfc *pfc;
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200240 } dcb;
Ido Schimmeld664b412016-06-09 09:51:40 +0200241 struct {
242 u8 module;
243 u8 width;
244 u8 lane;
245 } mapping;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200246 /* 802.1Q bridge VLANs */
Ido Schimmelbd40e9d2015-12-15 16:03:36 +0100247 unsigned long *active_vlans;
Elad Razfc1273a2016-01-06 13:01:11 +0100248 unsigned long *untagged_vlans;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200249 /* VLAN interfaces */
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100250 struct list_head vports_list;
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200251};
252
Ido Schimmel9f7ec052016-04-06 17:10:14 +0200253static inline bool
254mlxsw_sp_port_is_pause_en(const struct mlxsw_sp_port *mlxsw_sp_port)
255{
256 return mlxsw_sp_port->link.tx_pause || mlxsw_sp_port->link.rx_pause;
257}
258
Jiri Pirko0d65fc12015-12-03 12:12:28 +0100259static inline struct mlxsw_sp_port *
260mlxsw_sp_port_lagged_get(struct mlxsw_sp *mlxsw_sp, u16 lag_id, u8 port_index)
261{
262 struct mlxsw_sp_port *mlxsw_sp_port;
263 u8 local_port;
264
265 local_port = mlxsw_core_lag_mapping_get(mlxsw_sp->core,
266 lag_id, port_index);
267 mlxsw_sp_port = mlxsw_sp->ports[local_port];
268 return mlxsw_sp_port && mlxsw_sp_port->lagged ? mlxsw_sp_port : NULL;
269}
270
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100271static inline u16
272mlxsw_sp_vport_vid_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
273{
274 return mlxsw_sp_vport->vport.vid;
275}
276
Ido Schimmel6381b3a2016-06-20 23:04:16 +0200277static inline bool
278mlxsw_sp_port_is_vport(const struct mlxsw_sp_port *mlxsw_sp_port)
279{
280 u16 vid = mlxsw_sp_vport_vid_get(mlxsw_sp_port);
281
282 return vid != 0;
283}
284
Ido Schimmel41b996c2016-06-20 23:04:17 +0200285static inline void mlxsw_sp_vport_fid_set(struct mlxsw_sp_port *mlxsw_sp_vport,
286 struct mlxsw_sp_fid *f)
287{
288 mlxsw_sp_vport->vport.f = f;
289}
290
291static inline struct mlxsw_sp_fid *
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200292mlxsw_sp_vport_fid_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100293{
Ido Schimmel41b996c2016-06-20 23:04:17 +0200294 return mlxsw_sp_vport->vport.f;
295}
296
297static inline struct net_device *
298mlxsw_sp_vport_br_get(const struct mlxsw_sp_port *mlxsw_sp_vport)
299{
300 struct mlxsw_sp_fid *f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport);
301
Ido Schimmel56918b62016-06-20 23:04:18 +0200302 return f ? f->dev : NULL;
Ido Schimmel7f71eb42015-12-15 16:03:37 +0100303}
304
305static inline struct mlxsw_sp_port *
306mlxsw_sp_port_vport_find(const struct mlxsw_sp_port *mlxsw_sp_port, u16 vid)
307{
308 struct mlxsw_sp_port *mlxsw_sp_vport;
309
310 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
311 vport.list) {
312 if (mlxsw_sp_vport_vid_get(mlxsw_sp_vport) == vid)
313 return mlxsw_sp_vport;
314 }
315
316 return NULL;
317}
318
Ido Schimmelaac78a42015-12-15 16:03:42 +0100319static inline struct mlxsw_sp_port *
Ido Schimmeld0ec8752016-06-20 23:04:12 +0200320mlxsw_sp_port_vport_find_by_fid(const struct mlxsw_sp_port *mlxsw_sp_port,
321 u16 fid)
Ido Schimmelaac78a42015-12-15 16:03:42 +0100322{
323 struct mlxsw_sp_port *mlxsw_sp_vport;
324
325 list_for_each_entry(mlxsw_sp_vport, &mlxsw_sp_port->vports_list,
326 vport.list) {
Ido Schimmel41b996c2016-06-20 23:04:17 +0200327 struct mlxsw_sp_fid *f = mlxsw_sp_vport_fid_get(mlxsw_sp_vport);
328
Ido Schimmel56918b62016-06-20 23:04:18 +0200329 if (f && f->fid == fid)
Ido Schimmelaac78a42015-12-15 16:03:42 +0100330 return mlxsw_sp_vport;
331 }
332
333 return NULL;
334}
335
Ido Schimmelfa3054f2016-07-02 11:00:16 +0200336static inline struct mlxsw_sp_rif *
337mlxsw_sp_rif_find_by_dev(const struct mlxsw_sp *mlxsw_sp,
338 const struct net_device *dev)
339{
340 int i;
341
342 for (i = 0; i < MLXSW_SP_RIF_MAX; i++)
343 if (mlxsw_sp->rifs[i] && mlxsw_sp->rifs[i]->dev == dev)
344 return mlxsw_sp->rifs[i];
345
346 return NULL;
347}
348
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200349enum mlxsw_sp_flood_table {
350 MLXSW_SP_FLOOD_TABLE_UC,
351 MLXSW_SP_FLOOD_TABLE_BM,
352};
353
354int mlxsw_sp_buffers_init(struct mlxsw_sp *mlxsw_sp);
Jiri Pirko0f433fa2016-04-14 18:19:24 +0200355void mlxsw_sp_buffers_fini(struct mlxsw_sp *mlxsw_sp);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200356int mlxsw_sp_port_buffers_init(struct mlxsw_sp_port *mlxsw_sp_port);
Jiri Pirko0f433fa2016-04-14 18:19:24 +0200357int mlxsw_sp_sb_pool_get(struct mlxsw_core *mlxsw_core,
358 unsigned int sb_index, u16 pool_index,
359 struct devlink_sb_pool_info *pool_info);
360int mlxsw_sp_sb_pool_set(struct mlxsw_core *mlxsw_core,
361 unsigned int sb_index, u16 pool_index, u32 size,
362 enum devlink_sb_threshold_type threshold_type);
363int mlxsw_sp_sb_port_pool_get(struct mlxsw_core_port *mlxsw_core_port,
364 unsigned int sb_index, u16 pool_index,
365 u32 *p_threshold);
366int mlxsw_sp_sb_port_pool_set(struct mlxsw_core_port *mlxsw_core_port,
367 unsigned int sb_index, u16 pool_index,
368 u32 threshold);
369int mlxsw_sp_sb_tc_pool_bind_get(struct mlxsw_core_port *mlxsw_core_port,
370 unsigned int sb_index, u16 tc_index,
371 enum devlink_sb_pool_type pool_type,
372 u16 *p_pool_index, u32 *p_threshold);
373int mlxsw_sp_sb_tc_pool_bind_set(struct mlxsw_core_port *mlxsw_core_port,
374 unsigned int sb_index, u16 tc_index,
375 enum devlink_sb_pool_type pool_type,
376 u16 pool_index, u32 threshold);
Jiri Pirko2d0ed392016-04-14 18:19:30 +0200377int mlxsw_sp_sb_occ_snapshot(struct mlxsw_core *mlxsw_core,
378 unsigned int sb_index);
379int mlxsw_sp_sb_occ_max_clear(struct mlxsw_core *mlxsw_core,
380 unsigned int sb_index);
381int mlxsw_sp_sb_occ_port_pool_get(struct mlxsw_core_port *mlxsw_core_port,
382 unsigned int sb_index, u16 pool_index,
383 u32 *p_cur, u32 *p_max);
384int mlxsw_sp_sb_occ_tc_port_bind_get(struct mlxsw_core_port *mlxsw_core_port,
385 unsigned int sb_index, u16 tc_index,
386 enum devlink_sb_pool_type pool_type,
387 u32 *p_cur, u32 *p_max);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200388
389int mlxsw_sp_switchdev_init(struct mlxsw_sp *mlxsw_sp);
390void mlxsw_sp_switchdev_fini(struct mlxsw_sp *mlxsw_sp);
391int mlxsw_sp_port_vlan_init(struct mlxsw_sp_port *mlxsw_sp_port);
392void mlxsw_sp_port_switchdev_init(struct mlxsw_sp_port *mlxsw_sp_port);
393void mlxsw_sp_port_switchdev_fini(struct mlxsw_sp_port *mlxsw_sp_port);
394int mlxsw_sp_port_vid_to_fid_set(struct mlxsw_sp_port *mlxsw_sp_port,
395 enum mlxsw_reg_svfa_mt mt, bool valid, u16 fid,
396 u16 vid);
397int mlxsw_sp_port_vlan_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid_begin,
398 u16 vid_end, bool is_member, bool untagged);
399int mlxsw_sp_port_add_vid(struct net_device *dev, __be16 __always_unused proto,
400 u16 vid);
Ido Schimmele6060022016-06-20 23:04:11 +0200401int mlxsw_sp_vport_flood_set(struct mlxsw_sp_port *mlxsw_sp_vport, u16 fid,
Ido Schimmel47a0a9e2016-06-20 23:04:08 +0200402 bool set);
Ido Schimmel4dc236c2016-01-27 15:20:16 +0100403void mlxsw_sp_port_active_vlans_del(struct mlxsw_sp_port *mlxsw_sp_port);
Ido Schimmel28a01d22016-02-18 11:30:02 +0100404int mlxsw_sp_port_pvid_set(struct mlxsw_sp_port *mlxsw_sp_port, u16 vid);
Ido Schimmelfe3f6d12016-06-20 23:04:19 +0200405int mlxsw_sp_port_fdb_flush(struct mlxsw_sp_port *mlxsw_sp_port, u16 fid);
Ido Schimmel8e8dfe92016-04-06 17:10:10 +0200406int mlxsw_sp_port_ets_set(struct mlxsw_sp_port *mlxsw_sp_port,
407 enum mlxsw_reg_qeec_hr hr, u8 index, u8 next_index,
408 bool dwrr, u8 dwrr_weight);
409int mlxsw_sp_port_prio_tc_set(struct mlxsw_sp_port *mlxsw_sp_port,
410 u8 switch_prio, u8 tclass);
411int __mlxsw_sp_port_headroom_set(struct mlxsw_sp_port *mlxsw_sp_port, int mtu,
Ido Schimmeld81a6bd2016-04-06 17:10:16 +0200412 u8 *prio_tc, bool pause_en,
413 struct ieee_pfc *my_pfc);
Ido Schimmelcc7cf512016-04-06 17:10:11 +0200414int mlxsw_sp_port_ets_maxrate_set(struct mlxsw_sp_port *mlxsw_sp_port,
415 enum mlxsw_reg_qeec_hr hr, u8 index,
416 u8 next_index, u32 maxrate);
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200417
Ido Schimmelf00817d2016-04-06 17:10:09 +0200418#ifdef CONFIG_MLXSW_SPECTRUM_DCB
419
420int mlxsw_sp_port_dcb_init(struct mlxsw_sp_port *mlxsw_sp_port);
421void mlxsw_sp_port_dcb_fini(struct mlxsw_sp_port *mlxsw_sp_port);
422
423#else
424
425static inline int mlxsw_sp_port_dcb_init(struct mlxsw_sp_port *mlxsw_sp_port)
426{
427 return 0;
428}
429
430static inline void mlxsw_sp_port_dcb_fini(struct mlxsw_sp_port *mlxsw_sp_port)
431{}
432
433#endif
434
Ido Schimmel464dce12016-07-02 11:00:15 +0200435int mlxsw_sp_router_init(struct mlxsw_sp *mlxsw_sp);
436void mlxsw_sp_router_fini(struct mlxsw_sp *mlxsw_sp);
437
Jiri Pirko56ade8f2015-10-16 14:01:37 +0200438#endif