blob: 722c11a0a5ee4e54bb121167662013ea5830f9f0 [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
16#include <linux/of_gpio.h>
17#include <linux/pm_runtime.h>
18
19#include <video/exynos5433_decon.h>
20
21#include "exynos_drm_drv.h"
22#include "exynos_drm_crtc.h"
23#include "exynos_drm_plane.h"
24#include "exynos_drm_iommu.h"
25
26#define WINDOWS_NR 3
Gustavo Padovan323db0e2015-09-04 19:05:57 -030027#define CURSOR_WIN 2
Joonyoung Shimc8466a92015-06-12 21:59:00 +090028#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
29
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020030static const char * const decon_clks_name[] = {
31 "pclk",
32 "aclk_decon",
33 "aclk_smmu_decon0x",
34 "aclk_xiu_decon0x",
35 "pclk_smmu_decon0x",
36 "sclk_decon_vclk",
37 "sclk_decon_eclk",
38};
39
Joonyoung Shimc8466a92015-06-12 21:59:00 +090040struct decon_context {
41 struct device *dev;
42 struct drm_device *drm_dev;
43 struct exynos_drm_crtc *crtc;
44 struct exynos_drm_plane planes[WINDOWS_NR];
45 void __iomem *addr;
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020046 struct clk *clks[ARRAY_SIZE(decon_clks_name)];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090047 unsigned long irq_flags;
48 int pipe;
49 bool suspended;
50
51#define BIT_CLKS_ENABLED 0
52#define BIT_IRQS_ENABLED 1
53 unsigned long enabled;
54 bool i80_if;
55 atomic_t win_updated;
56};
57
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090058static const uint32_t decon_formats[] = {
59 DRM_FORMAT_XRGB1555,
60 DRM_FORMAT_RGB565,
61 DRM_FORMAT_XRGB8888,
62 DRM_FORMAT_ARGB8888,
63};
64
Andrzej Hajdab2192072015-10-20 11:22:37 +020065static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
66 u32 val)
67{
68 val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
69 writel(val, ctx->addr + reg);
70}
71
Joonyoung Shimc8466a92015-06-12 21:59:00 +090072static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
73{
74 struct decon_context *ctx = crtc->ctx;
75 u32 val;
76
77 if (ctx->suspended)
78 return -EPERM;
79
80 if (test_and_set_bit(0, &ctx->irq_flags)) {
81 val = VIDINTCON0_INTEN;
82 if (ctx->i80_if)
83 val |= VIDINTCON0_FRAMEDONE;
84 else
85 val |= VIDINTCON0_INTFRMEN;
86
87 writel(val, ctx->addr + DECON_VIDINTCON0);
88 }
89
90 return 0;
91}
92
93static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
94{
95 struct decon_context *ctx = crtc->ctx;
96
97 if (ctx->suspended)
98 return;
99
100 if (test_and_clear_bit(0, &ctx->irq_flags))
101 writel(0, ctx->addr + DECON_VIDINTCON0);
102}
103
104static void decon_setup_trigger(struct decon_context *ctx)
105{
106 u32 val = TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
107 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN;
108 writel(val, ctx->addr + DECON_TRIGCON);
109}
110
111static void decon_commit(struct exynos_drm_crtc *crtc)
112{
113 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda85de2752015-10-20 11:22:36 +0200114 struct drm_display_mode *m = &crtc->base.mode;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900115 u32 val;
116
117 if (ctx->suspended)
118 return;
119
120 /* enable clock gate */
121 val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
122 writel(val, ctx->addr + DECON_CMU);
123
124 /* lcd on and use command if */
125 val = VIDOUT_LCD_ON;
126 if (ctx->i80_if)
127 val |= VIDOUT_COMMAND_IF;
128 else
129 val |= VIDOUT_RGB_IF;
130 writel(val, ctx->addr + DECON_VIDOUTCON0);
131
Andrzej Hajda85de2752015-10-20 11:22:36 +0200132 val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
133 VIDTCON2_HOZVAL(m->hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900134 writel(val, ctx->addr + DECON_VIDTCON2);
135
136 if (!ctx->i80_if) {
137 val = VIDTCON00_VBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200138 m->crtc_vtotal - m->crtc_vsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900139 VIDTCON00_VFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200140 m->crtc_vsync_start - m->crtc_vdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900141 writel(val, ctx->addr + DECON_VIDTCON00);
142
143 val = VIDTCON01_VSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200144 m->crtc_vsync_end - m->crtc_vsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900145 writel(val, ctx->addr + DECON_VIDTCON01);
146
147 val = VIDTCON10_HBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200148 m->crtc_htotal - m->crtc_hsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900149 VIDTCON10_HFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200150 m->crtc_hsync_start - m->crtc_hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900151 writel(val, ctx->addr + DECON_VIDTCON10);
152
153 val = VIDTCON11_HSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200154 m->crtc_hsync_end - m->crtc_hsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900155 writel(val, ctx->addr + DECON_VIDTCON11);
156 }
157
158 decon_setup_trigger(ctx);
159
160 /* enable output and display signal */
161 val = VIDCON0_ENVID | VIDCON0_ENVID_F;
162 writel(val, ctx->addr + DECON_VIDCON0);
163}
164
165#define COORDINATE_X(x) (((x) & 0xfff) << 12)
166#define COORDINATE_Y(x) ((x) & 0xfff)
167#define OFFSIZE(x) (((x) & 0x3fff) << 14)
168#define PAGEWIDTH(x) ((x) & 0x3fff)
169
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900170static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
171 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900172{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900173 unsigned long val;
174
175 val = readl(ctx->addr + DECON_WINCONx(win));
176 val &= ~WINCONx_BPPMODE_MASK;
177
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900178 switch (fb->pixel_format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900179 case DRM_FORMAT_XRGB1555:
180 val |= WINCONx_BPPMODE_16BPP_I1555;
181 val |= WINCONx_HAWSWP_F;
182 val |= WINCONx_BURSTLEN_16WORD;
183 break;
184 case DRM_FORMAT_RGB565:
185 val |= WINCONx_BPPMODE_16BPP_565;
186 val |= WINCONx_HAWSWP_F;
187 val |= WINCONx_BURSTLEN_16WORD;
188 break;
189 case DRM_FORMAT_XRGB8888:
190 val |= WINCONx_BPPMODE_24BPP_888;
191 val |= WINCONx_WSWP_F;
192 val |= WINCONx_BURSTLEN_16WORD;
193 break;
194 case DRM_FORMAT_ARGB8888:
195 val |= WINCONx_BPPMODE_32BPP_A8888;
196 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
197 val |= WINCONx_BURSTLEN_16WORD;
198 break;
199 default:
200 DRM_ERROR("Proper pixel format is not set\n");
201 return;
202 }
203
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900204 DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900205
206 /*
207 * In case of exynos, setting dma-burst to 16Word causes permanent
208 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
209 * switching which is based on plane size is not recommended as
210 * plane size varies a lot towards the end of the screen and rapid
211 * movement causes unstable DMA which results into iommu crash/tear.
212 */
213
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900214 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900215 val &= ~WINCONx_BURSTLEN_MASK;
216 val |= WINCONx_BURSTLEN_8WORD;
217 }
218
219 writel(val, ctx->addr + DECON_WINCONx(win));
220}
221
222static void decon_shadow_protect_win(struct decon_context *ctx, int win,
223 bool protect)
224{
Andrzej Hajdab2192072015-10-20 11:22:37 +0200225 decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
226 protect ? ~0 : 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900227}
228
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900229static void decon_atomic_begin(struct exynos_drm_crtc *crtc,
230 struct exynos_drm_plane *plane)
231{
232 struct decon_context *ctx = crtc->ctx;
233
234 if (ctx->suspended)
235 return;
236
237 decon_shadow_protect_win(ctx, plane->zpos, true);
238}
239
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900240static void decon_update_plane(struct exynos_drm_crtc *crtc,
241 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900242{
243 struct decon_context *ctx = crtc->ctx;
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900244 struct drm_plane_state *state = plane->base.state;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900245 unsigned int win = plane->zpos;
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900246 unsigned int bpp = state->fb->bits_per_pixel >> 3;
247 unsigned int pitch = state->fb->pitches[0];
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900248 u32 val;
249
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900250 if (ctx->suspended)
251 return;
252
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900253 val = COORDINATE_X(plane->crtc_x) | COORDINATE_Y(plane->crtc_y);
254 writel(val, ctx->addr + DECON_VIDOSDxA(win));
255
Gustavo Padovand88d2462015-07-16 12:23:38 -0300256 val = COORDINATE_X(plane->crtc_x + plane->crtc_w - 1) |
257 COORDINATE_Y(plane->crtc_y + plane->crtc_h - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900258 writel(val, ctx->addr + DECON_VIDOSDxB(win));
259
260 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
261 VIDOSD_Wx_ALPHA_B_F(0x0);
262 writel(val, ctx->addr + DECON_VIDOSDxC(win));
263
264 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
265 VIDOSD_Wx_ALPHA_B_F(0x0);
266 writel(val, ctx->addr + DECON_VIDOSDxD(win));
267
268 writel(plane->dma_addr[0], ctx->addr + DECON_VIDW0xADD0B0(win));
269
Gustavo Padovand88d2462015-07-16 12:23:38 -0300270 val = plane->dma_addr[0] + pitch * plane->crtc_h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900271 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
272
Gustavo Padovand88d2462015-07-16 12:23:38 -0300273 val = OFFSIZE(pitch - plane->crtc_w * bpp)
274 | PAGEWIDTH(plane->crtc_w * bpp);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900275 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
276
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900277 decon_win_set_pixfmt(ctx, win, state->fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900278
279 /* window enable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200280 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900281
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900282 /* standalone update */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200283 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900284}
285
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900286static void decon_disable_plane(struct exynos_drm_crtc *crtc,
287 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900288{
289 struct decon_context *ctx = crtc->ctx;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900290 unsigned int win = plane->zpos;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900291
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900292 if (ctx->suspended)
293 return;
294
295 decon_shadow_protect_win(ctx, win, true);
296
297 /* window disable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200298 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900299
300 decon_shadow_protect_win(ctx, win, false);
301
302 /* standalone update */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200303 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900304}
305
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900306static void decon_atomic_flush(struct exynos_drm_crtc *crtc,
307 struct exynos_drm_plane *plane)
308{
309 struct decon_context *ctx = crtc->ctx;
310
311 if (ctx->suspended)
312 return;
313
314 decon_shadow_protect_win(ctx, plane->zpos, false);
315
316 if (ctx->i80_if)
317 atomic_set(&ctx->win_updated, 1);
318}
319
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900320static void decon_swreset(struct decon_context *ctx)
321{
322 unsigned int tries;
323
324 writel(0, ctx->addr + DECON_VIDCON0);
325 for (tries = 2000; tries; --tries) {
326 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
327 break;
328 udelay(10);
329 }
330
331 WARN(tries == 0, "failed to disable DECON\n");
332
333 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
334 for (tries = 2000; tries; --tries) {
335 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
336 break;
337 udelay(10);
338 }
339
340 WARN(tries == 0, "failed to software reset DECON\n");
341}
342
343static void decon_enable(struct exynos_drm_crtc *crtc)
344{
345 struct decon_context *ctx = crtc->ctx;
346 int ret;
347 int i;
348
349 if (!ctx->suspended)
350 return;
351
352 ctx->suspended = false;
353
354 pm_runtime_get_sync(ctx->dev);
355
356 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
357 ret = clk_prepare_enable(ctx->clks[i]);
358 if (ret < 0)
359 goto err;
360 }
361
362 set_bit(BIT_CLKS_ENABLED, &ctx->enabled);
363
364 /* if vblank was enabled status, enable it again. */
365 if (test_and_clear_bit(0, &ctx->irq_flags))
366 decon_enable_vblank(ctx->crtc);
367
368 decon_commit(ctx->crtc);
369
370 return;
371err:
372 while (--i >= 0)
373 clk_disable_unprepare(ctx->clks[i]);
374
375 ctx->suspended = true;
376}
377
378static void decon_disable(struct exynos_drm_crtc *crtc)
379{
380 struct decon_context *ctx = crtc->ctx;
381 int i;
382
383 if (ctx->suspended)
384 return;
385
386 /*
387 * We need to make sure that all windows are disabled before we
388 * suspend that connector. Otherwise we might try to scan from
389 * a destroyed buffer later.
390 */
391 for (i = 0; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900392 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900393
394 decon_swreset(ctx);
395
396 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++)
397 clk_disable_unprepare(ctx->clks[i]);
398
399 clear_bit(BIT_CLKS_ENABLED, &ctx->enabled);
400
401 pm_runtime_put_sync(ctx->dev);
402
403 ctx->suspended = true;
404}
405
406void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
407{
408 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900409
410 if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
411 return;
412
Andrzej Hajdab2192072015-10-20 11:22:37 +0200413 if (atomic_add_unless(&ctx->win_updated, -1, 0))
414 decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900415
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300416 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900417}
418
419static void decon_clear_channels(struct exynos_drm_crtc *crtc)
420{
421 struct decon_context *ctx = crtc->ctx;
422 int win, i, ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900423
424 DRM_DEBUG_KMS("%s\n", __FILE__);
425
426 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
427 ret = clk_prepare_enable(ctx->clks[i]);
428 if (ret < 0)
429 goto err;
430 }
431
432 for (win = 0; win < WINDOWS_NR; win++) {
Andrzej Hajdab2192072015-10-20 11:22:37 +0200433 decon_shadow_protect_win(ctx, win, true);
434 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
435 decon_shadow_protect_win(ctx, win, false);
436 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900437 }
438 /* TODO: wait for possible vsync */
439 msleep(50);
440
441err:
442 while (--i >= 0)
443 clk_disable_unprepare(ctx->clks[i]);
444}
445
446static struct exynos_drm_crtc_ops decon_crtc_ops = {
447 .enable = decon_enable,
448 .disable = decon_disable,
449 .commit = decon_commit,
450 .enable_vblank = decon_enable_vblank,
451 .disable_vblank = decon_disable_vblank,
452 .commit = decon_commit,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900453 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900454 .update_plane = decon_update_plane,
455 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900456 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900457 .te_handler = decon_te_irq_handler,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900458};
459
460static int decon_bind(struct device *dev, struct device *master, void *data)
461{
462 struct decon_context *ctx = dev_get_drvdata(dev);
463 struct drm_device *drm_dev = data;
464 struct exynos_drm_private *priv = drm_dev->dev_private;
465 struct exynos_drm_plane *exynos_plane;
466 enum drm_plane_type type;
467 unsigned int zpos;
468 int ret;
469
470 ctx->drm_dev = drm_dev;
471 ctx->pipe = priv->pipe++;
472
473 for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
Gustavo Padovan323db0e2015-09-04 19:05:57 -0300474 type = exynos_plane_get_type(zpos, CURSOR_WIN);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900475 ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +0900476 1 << ctx->pipe, type, decon_formats,
477 ARRAY_SIZE(decon_formats), zpos);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900478 if (ret)
479 return ret;
480 }
481
Gustavo Padovan5d3d0992015-10-12 22:07:48 +0900482 exynos_plane = &ctx->planes[DEFAULT_WIN];
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900483 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
484 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
485 &decon_crtc_ops, ctx);
486 if (IS_ERR(ctx->crtc)) {
487 ret = PTR_ERR(ctx->crtc);
488 goto err;
489 }
490
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900491 decon_clear_channels(ctx->crtc);
492
493 ret = drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900494 if (ret)
495 goto err;
496
497 return ret;
498err:
499 priv->pipe--;
500 return ret;
501}
502
503static void decon_unbind(struct device *dev, struct device *master, void *data)
504{
505 struct decon_context *ctx = dev_get_drvdata(dev);
506
507 decon_disable(ctx->crtc);
508
509 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900510 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900511}
512
513static const struct component_ops decon_component_ops = {
514 .bind = decon_bind,
515 .unbind = decon_unbind,
516};
517
518static irqreturn_t decon_vsync_irq_handler(int irq, void *dev_id)
519{
520 struct decon_context *ctx = dev_id;
521 u32 val;
522
523 if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
524 goto out;
525
526 val = readl(ctx->addr + DECON_VIDINTCON1);
527 if (val & VIDINTCON1_INTFRMPEND) {
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300528 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900529
530 /* clear */
531 writel(VIDINTCON1_INTFRMPEND, ctx->addr + DECON_VIDINTCON1);
532 }
533
534out:
535 return IRQ_HANDLED;
536}
537
538static irqreturn_t decon_lcd_sys_irq_handler(int irq, void *dev_id)
539{
540 struct decon_context *ctx = dev_id;
541 u32 val;
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300542 int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900543
544 if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
545 goto out;
546
547 val = readl(ctx->addr + DECON_VIDINTCON1);
548 if (val & VIDINTCON1_INTFRMDONEPEND) {
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300549 for (win = 0 ; win < WINDOWS_NR ; win++) {
550 struct exynos_drm_plane *plane = &ctx->planes[win];
551
552 if (!plane->pending_fb)
553 continue;
554
555 exynos_drm_crtc_finish_update(ctx->crtc, plane);
556 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900557
558 /* clear */
559 writel(VIDINTCON1_INTFRMDONEPEND,
560 ctx->addr + DECON_VIDINTCON1);
561 }
562
563out:
564 return IRQ_HANDLED;
565}
566
567static int exynos5433_decon_probe(struct platform_device *pdev)
568{
569 struct device *dev = &pdev->dev;
570 struct decon_context *ctx;
571 struct resource *res;
572 int ret;
573 int i;
574
575 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
576 if (!ctx)
577 return -ENOMEM;
578
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900579 ctx->suspended = true;
580 ctx->dev = dev;
581 if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
582 ctx->i80_if = true;
583
584 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
585 struct clk *clk;
586
587 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
588 if (IS_ERR(clk))
589 return PTR_ERR(clk);
590
591 ctx->clks[i] = clk;
592 }
593
594 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
595 if (!res) {
596 dev_err(dev, "cannot find IO resource\n");
597 return -ENXIO;
598 }
599
600 ctx->addr = devm_ioremap_resource(dev, res);
601 if (IS_ERR(ctx->addr)) {
602 dev_err(dev, "ioremap failed\n");
603 return PTR_ERR(ctx->addr);
604 }
605
606 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
607 ctx->i80_if ? "lcd_sys" : "vsync");
608 if (!res) {
609 dev_err(dev, "cannot find IRQ resource\n");
610 return -ENXIO;
611 }
612
613 ret = devm_request_irq(dev, res->start, ctx->i80_if ?
614 decon_lcd_sys_irq_handler : decon_vsync_irq_handler, 0,
615 "drm_decon", ctx);
616 if (ret < 0) {
617 dev_err(dev, "lcd_sys irq request failed\n");
618 return ret;
619 }
620
621 platform_set_drvdata(pdev, ctx);
622
623 pm_runtime_enable(dev);
624
625 ret = component_add(dev, &decon_component_ops);
626 if (ret)
627 goto err_disable_pm_runtime;
628
629 return 0;
630
631err_disable_pm_runtime:
632 pm_runtime_disable(dev);
633
634 return ret;
635}
636
637static int exynos5433_decon_remove(struct platform_device *pdev)
638{
639 pm_runtime_disable(&pdev->dev);
640
641 component_del(&pdev->dev, &decon_component_ops);
642
643 return 0;
644}
645
646static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
647 { .compatible = "samsung,exynos5433-decon" },
648 {},
649};
650MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
651
652struct platform_driver exynos5433_decon_driver = {
653 .probe = exynos5433_decon_probe,
654 .remove = exynos5433_decon_remove,
655 .driver = {
656 .name = "exynos5433-decon",
657 .of_match_table = exynos5433_decon_driver_dt_match,
658 },
659};