blob: 1de0276eecdd9f6927ef98c11b5b62ae39545270 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
Jani Nikula10122052014-08-27 16:27:30 +030031struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
David Weinehallf8896f52015-06-25 11:11:03 +030034 u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
Jani Nikula10122052014-08-27 16:27:30 +030035};
36
Eugeni Dodonov45244b82012-05-09 15:37:20 -030037/* HDMI/DVI modes ignore everything but the last 2 items. So we share
38 * them for both DP and FDI transports, allowing those ports to
39 * automatically adapt to HDMI connections as well
40 */
Jani Nikula10122052014-08-27 16:27:30 +030041static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030042 { 0x00FFFFFF, 0x0006000E, 0x0 },
43 { 0x00D75FFF, 0x0005000A, 0x0 },
44 { 0x00C30FFF, 0x00040006, 0x0 },
45 { 0x80AAAFFF, 0x000B0000, 0x0 },
46 { 0x00FFFFFF, 0x0005000A, 0x0 },
47 { 0x00D75FFF, 0x000C0004, 0x0 },
48 { 0x80C30FFF, 0x000B0000, 0x0 },
49 { 0x00FFFFFF, 0x00040006, 0x0 },
50 { 0x80D75FFF, 0x000B0000, 0x0 },
Eugeni Dodonov45244b82012-05-09 15:37:20 -030051};
52
Jani Nikula10122052014-08-27 16:27:30 +030053static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030054 { 0x00FFFFFF, 0x0007000E, 0x0 },
55 { 0x00D75FFF, 0x000F000A, 0x0 },
56 { 0x00C30FFF, 0x00060006, 0x0 },
57 { 0x00AAAFFF, 0x001E0000, 0x0 },
58 { 0x00FFFFFF, 0x000F000A, 0x0 },
59 { 0x00D75FFF, 0x00160004, 0x0 },
60 { 0x00C30FFF, 0x001E0000, 0x0 },
61 { 0x00FFFFFF, 0x00060006, 0x0 },
62 { 0x00D75FFF, 0x001E0000, 0x0 },
Paulo Zanoni6acab152013-09-12 17:06:24 -030063};
64
Jani Nikula10122052014-08-27 16:27:30 +030065static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
66 /* Idx NT mV d T mV d db */
David Weinehallf8896f52015-06-25 11:11:03 +030067 { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
68 { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
69 { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
70 { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
71 { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
72 { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
73 { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
74 { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
75 { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
76 { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
77 { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
78 { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030079};
80
Jani Nikula10122052014-08-27 16:27:30 +030081static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030082 { 0x00FFFFFF, 0x00000012, 0x0 },
83 { 0x00EBAFFF, 0x00020011, 0x0 },
84 { 0x00C71FFF, 0x0006000F, 0x0 },
85 { 0x00AAAFFF, 0x000E000A, 0x0 },
86 { 0x00FFFFFF, 0x00020011, 0x0 },
87 { 0x00DB6FFF, 0x0005000F, 0x0 },
88 { 0x00BEEFFF, 0x000A000C, 0x0 },
89 { 0x00FFFFFF, 0x0005000F, 0x0 },
90 { 0x00DB6FFF, 0x000A000C, 0x0 },
Paulo Zanoni300644c2013-11-02 21:07:42 -070091};
92
Jani Nikula10122052014-08-27 16:27:30 +030093static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030094 { 0x00FFFFFF, 0x0007000E, 0x0 },
95 { 0x00D75FFF, 0x000E000A, 0x0 },
96 { 0x00BEFFFF, 0x00140006, 0x0 },
97 { 0x80B2CFFF, 0x001B0002, 0x0 },
98 { 0x00FFFFFF, 0x000E000A, 0x0 },
99 { 0x00DB6FFF, 0x00160005, 0x0 },
100 { 0x80C71FFF, 0x001A0002, 0x0 },
101 { 0x00F7DFFF, 0x00180004, 0x0 },
102 { 0x80D75FFF, 0x001B0002, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700103};
104
Jani Nikula10122052014-08-27 16:27:30 +0300105static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300106 { 0x00FFFFFF, 0x0001000E, 0x0 },
107 { 0x00D75FFF, 0x0004000A, 0x0 },
108 { 0x00C30FFF, 0x00070006, 0x0 },
109 { 0x00AAAFFF, 0x000C0000, 0x0 },
110 { 0x00FFFFFF, 0x0004000A, 0x0 },
111 { 0x00D75FFF, 0x00090004, 0x0 },
112 { 0x00C30FFF, 0x000C0000, 0x0 },
113 { 0x00FFFFFF, 0x00070006, 0x0 },
114 { 0x00D75FFF, 0x000C0000, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700115};
116
Jani Nikula10122052014-08-27 16:27:30 +0300117static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
118 /* Idx NT mV d T mV df db */
David Weinehallf8896f52015-06-25 11:11:03 +0300119 { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
120 { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
121 { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
122 { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
123 { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
124 { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
125 { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
126 { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
127 { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
128 { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100129};
130
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700131/* Skylake H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000132static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300133 { 0x00002016, 0x000000A0, 0x0 },
134 { 0x00005012, 0x0000009B, 0x0 },
135 { 0x00007011, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800136 { 0x80009010, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300137 { 0x00002016, 0x0000009B, 0x0 },
138 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800139 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300140 { 0x00002016, 0x000000DF, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800141 { 0x80005012, 0x000000C0, 0x1 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000142};
143
David Weinehallf8896f52015-06-25 11:11:03 +0300144/* Skylake U */
145static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700146 { 0x0000201B, 0x000000A2, 0x0 },
David Weinehallf8896f52015-06-25 11:11:03 +0300147 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300148 { 0x80007011, 0x000000CD, 0x1 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800149 { 0x80009010, 0x000000C0, 0x1 },
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700150 { 0x0000201B, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800151 { 0x80005012, 0x000000C0, 0x1 },
152 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300153 { 0x00002016, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800154 { 0x80005012, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300155};
156
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700157/* Skylake Y */
158static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300159 { 0x00000018, 0x000000A2, 0x0 },
160 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300161 { 0x80007011, 0x000000CD, 0x3 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800162 { 0x80009010, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300163 { 0x00000018, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800164 { 0x80005012, 0x000000C0, 0x3 },
165 { 0x80007011, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300166 { 0x00000018, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800167 { 0x80005012, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300168};
169
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700170/* Kabylake H and S */
171static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
172 { 0x00002016, 0x000000A0, 0x0 },
173 { 0x00005012, 0x0000009B, 0x0 },
174 { 0x00007011, 0x00000088, 0x0 },
175 { 0x80009010, 0x000000C0, 0x1 },
176 { 0x00002016, 0x0000009B, 0x0 },
177 { 0x00005012, 0x00000088, 0x0 },
178 { 0x80007011, 0x000000C0, 0x1 },
179 { 0x00002016, 0x00000097, 0x0 },
180 { 0x80005012, 0x000000C0, 0x1 },
181};
182
183/* Kabylake U */
184static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
185 { 0x0000201B, 0x000000A1, 0x0 },
186 { 0x00005012, 0x00000088, 0x0 },
187 { 0x80007011, 0x000000CD, 0x3 },
188 { 0x80009010, 0x000000C0, 0x3 },
189 { 0x0000201B, 0x0000009D, 0x0 },
190 { 0x80005012, 0x000000C0, 0x3 },
191 { 0x80007011, 0x000000C0, 0x3 },
192 { 0x00002016, 0x0000004F, 0x0 },
193 { 0x80005012, 0x000000C0, 0x3 },
194};
195
196/* Kabylake Y */
197static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
198 { 0x00001017, 0x000000A1, 0x0 },
199 { 0x00005012, 0x00000088, 0x0 },
200 { 0x80007011, 0x000000CD, 0x3 },
201 { 0x8000800F, 0x000000C0, 0x3 },
202 { 0x00001017, 0x0000009D, 0x0 },
203 { 0x80005012, 0x000000C0, 0x3 },
204 { 0x80007011, 0x000000C0, 0x3 },
205 { 0x00001017, 0x0000004C, 0x0 },
206 { 0x80005012, 0x000000C0, 0x3 },
207};
208
David Weinehallf8896f52015-06-25 11:11:03 +0300209/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700210 * Skylake/Kabylake H and S
David Weinehallf8896f52015-06-25 11:11:03 +0300211 * eDP 1.4 low vswing translation parameters
212 */
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530213static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300214 { 0x00000018, 0x000000A8, 0x0 },
215 { 0x00004013, 0x000000A9, 0x0 },
216 { 0x00007011, 0x000000A2, 0x0 },
217 { 0x00009010, 0x0000009C, 0x0 },
218 { 0x00000018, 0x000000A9, 0x0 },
219 { 0x00006013, 0x000000A2, 0x0 },
220 { 0x00007011, 0x000000A6, 0x0 },
221 { 0x00000018, 0x000000AB, 0x0 },
222 { 0x00007013, 0x0000009F, 0x0 },
223 { 0x00000018, 0x000000DF, 0x0 },
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530224};
225
David Weinehallf8896f52015-06-25 11:11:03 +0300226/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700227 * Skylake/Kabylake U
David Weinehallf8896f52015-06-25 11:11:03 +0300228 * eDP 1.4 low vswing translation parameters
229 */
230static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
231 { 0x00000018, 0x000000A8, 0x0 },
232 { 0x00004013, 0x000000A9, 0x0 },
233 { 0x00007011, 0x000000A2, 0x0 },
234 { 0x00009010, 0x0000009C, 0x0 },
235 { 0x00000018, 0x000000A9, 0x0 },
236 { 0x00006013, 0x000000A2, 0x0 },
237 { 0x00007011, 0x000000A6, 0x0 },
238 { 0x00002016, 0x000000AB, 0x0 },
239 { 0x00005013, 0x0000009F, 0x0 },
240 { 0x00000018, 0x000000DF, 0x0 },
241};
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530242
David Weinehallf8896f52015-06-25 11:11:03 +0300243/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700244 * Skylake/Kabylake Y
David Weinehallf8896f52015-06-25 11:11:03 +0300245 * eDP 1.4 low vswing translation parameters
246 */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700247static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300248 { 0x00000018, 0x000000A8, 0x0 },
249 { 0x00004013, 0x000000AB, 0x0 },
250 { 0x00007011, 0x000000A4, 0x0 },
251 { 0x00009010, 0x000000DF, 0x0 },
252 { 0x00000018, 0x000000AA, 0x0 },
253 { 0x00006013, 0x000000A4, 0x0 },
254 { 0x00007011, 0x0000009D, 0x0 },
255 { 0x00000018, 0x000000A0, 0x0 },
256 { 0x00006012, 0x000000DF, 0x0 },
257 { 0x00000018, 0x0000008A, 0x0 },
258};
259
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700260/* Skylake/Kabylake U, H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000261static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300262 { 0x00000018, 0x000000AC, 0x0 },
263 { 0x00005012, 0x0000009D, 0x0 },
264 { 0x00007011, 0x00000088, 0x0 },
265 { 0x00000018, 0x000000A1, 0x0 },
266 { 0x00000018, 0x00000098, 0x0 },
267 { 0x00004013, 0x00000088, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800268 { 0x80006012, 0x000000CD, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300269 { 0x00000018, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800270 { 0x80003015, 0x000000CD, 0x1 }, /* Default */
271 { 0x80003015, 0x000000C0, 0x1 },
272 { 0x80000018, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300273};
274
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700275/* Skylake/Kabylake Y */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700276static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300277 { 0x00000018, 0x000000A1, 0x0 },
278 { 0x00005012, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800279 { 0x80007011, 0x000000CB, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300280 { 0x00000018, 0x000000A4, 0x0 },
281 { 0x00000018, 0x0000009D, 0x0 },
282 { 0x00004013, 0x00000080, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800283 { 0x80006013, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300284 { 0x00000018, 0x0000008A, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800285 { 0x80003015, 0x000000C0, 0x3 }, /* Default */
286 { 0x80003015, 0x000000C0, 0x3 },
287 { 0x80000018, 0x000000C0, 0x3 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000288};
289
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530290struct bxt_ddi_buf_trans {
291 u32 margin; /* swing value */
292 u32 scale; /* scale value */
293 u32 enable; /* scale enable */
294 u32 deemphasis;
295 bool default_index; /* true if the entry represents default value */
296};
297
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530298static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
299 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300300 { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
301 { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
302 { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
303 { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
304 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
305 { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
306 { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
307 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
308 { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
David Weinehallf8896f52015-06-25 11:11:03 +0300309 { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530310};
311
Sonika Jindald9d70002015-09-24 10:24:56 +0530312static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
313 /* Idx NT mV diff db */
314 { 26, 0, 0, 128, false }, /* 0: 200 0 */
315 { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
316 { 48, 0, 0, 96, false }, /* 2: 200 4 */
317 { 54, 0, 0, 69, false }, /* 3: 200 6 */
318 { 32, 0, 0, 128, false }, /* 4: 250 0 */
319 { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
320 { 54, 0, 0, 85, false }, /* 6: 250 4 */
321 { 43, 0, 0, 128, false }, /* 7: 300 0 */
322 { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
323 { 48, 0, 0, 128, false }, /* 9: 300 0 */
324};
325
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530326/* BSpec has 2 recommended values - entries 0 and 8.
327 * Using the entry with higher vswing.
328 */
329static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
330 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300331 { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
332 { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
333 { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
334 { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
335 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
336 { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
337 { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
338 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
339 { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530340 { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
341};
342
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300343enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300344{
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300345 switch (encoder->type) {
Jani Nikula8cd21b72015-09-29 10:24:26 +0300346 case INTEL_OUTPUT_DP_MST:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300347 return enc_to_mst(&encoder->base)->primary->port;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300348 case INTEL_OUTPUT_DP:
Jani Nikula8cd21b72015-09-29 10:24:26 +0300349 case INTEL_OUTPUT_EDP:
350 case INTEL_OUTPUT_HDMI:
351 case INTEL_OUTPUT_UNKNOWN:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300352 return enc_to_dig_port(&encoder->base)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300353 case INTEL_OUTPUT_ANALOG:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300354 return PORT_E;
355 default:
356 MISSING_CASE(encoder->type);
357 return PORT_A;
Paulo Zanonifc914632012-10-05 12:05:54 -0300358 }
359}
360
Ville Syrjäläacee2992015-12-08 19:59:39 +0200361static const struct ddi_buf_trans *
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300362bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
363{
364 if (dev_priv->vbt.edp.low_vswing) {
365 *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
366 return bdw_ddi_translations_edp;
367 } else {
368 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
369 return bdw_ddi_translations_dp;
370 }
371}
372
373static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200374skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300375{
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700376 if (IS_SKL_ULX(dev_priv)) {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700377 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200378 return skl_y_ddi_translations_dp;
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700379 } else if (IS_SKL_ULT(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +0300380 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200381 return skl_u_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300382 } else {
David Weinehallf8896f52015-06-25 11:11:03 +0300383 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200384 return skl_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300385 }
David Weinehallf8896f52015-06-25 11:11:03 +0300386}
387
388static const struct ddi_buf_trans *
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700389kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
390{
391 if (IS_KBL_ULX(dev_priv)) {
392 *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
393 return kbl_y_ddi_translations_dp;
394 } else if (IS_KBL_ULT(dev_priv)) {
395 *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
396 return kbl_u_ddi_translations_dp;
397 } else {
398 *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
399 return kbl_ddi_translations_dp;
400 }
401}
402
403static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200404skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300405{
Jani Nikula06411f02016-03-24 17:50:21 +0200406 if (dev_priv->vbt.edp.low_vswing) {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200407 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200408 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
409 return skl_y_ddi_translations_edp;
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200410 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200411 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
412 return skl_u_ddi_translations_edp;
413 } else {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200414 *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
415 return skl_ddi_translations_edp;
Ville Syrjäläacee2992015-12-08 19:59:39 +0200416 }
David Weinehallf8896f52015-06-25 11:11:03 +0300417 }
Ville Syrjäläcd1101c2015-12-08 19:59:40 +0200418
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700419 if (IS_KABYLAKE(dev_priv))
420 return kbl_get_buf_trans_dp(dev_priv, n_entries);
421 else
422 return skl_get_buf_trans_dp(dev_priv, n_entries);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200423}
David Weinehallf8896f52015-06-25 11:11:03 +0300424
Ville Syrjäläacee2992015-12-08 19:59:39 +0200425static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200426skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
Ville Syrjäläacee2992015-12-08 19:59:39 +0200427{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200428 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200429 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
430 return skl_y_ddi_translations_hdmi;
431 } else {
432 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
433 return skl_ddi_translations_hdmi;
434 }
David Weinehallf8896f52015-06-25 11:11:03 +0300435}
436
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300437static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
438{
439 int n_hdmi_entries;
440 int hdmi_level;
441 int hdmi_default_entry;
442
443 hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
444
445 if (IS_BROXTON(dev_priv))
446 return hdmi_level;
447
448 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
449 skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
450 hdmi_default_entry = 8;
451 } else if (IS_BROADWELL(dev_priv)) {
452 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
453 hdmi_default_entry = 7;
454 } else if (IS_HASWELL(dev_priv)) {
455 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
456 hdmi_default_entry = 6;
457 } else {
458 WARN(1, "ddi translation table missing\n");
459 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
460 hdmi_default_entry = 7;
461 }
462
463 /* Choose a good default if VBT is badly populated */
464 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
465 hdmi_level >= n_hdmi_entries)
466 hdmi_level = hdmi_default_entry;
467
468 return hdmi_level;
469}
470
Art Runyane58623c2013-11-02 21:07:41 -0700471/*
472 * Starting with Haswell, DDI port buffers must be programmed with correct
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300473 * values in advance. This function programs the correct values for
474 * DP/eDP/FDI use cases.
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300475 */
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300476void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300477{
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200478 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300479 u32 iboost_bit = 0;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300480 int i, n_dp_entries, n_edp_entries, size;
481 enum port port = intel_ddi_get_encoder_port(encoder);
Jani Nikula10122052014-08-27 16:27:30 +0300482 const struct ddi_buf_trans *ddi_translations_fdi;
483 const struct ddi_buf_trans *ddi_translations_dp;
484 const struct ddi_buf_trans *ddi_translations_edp;
Jani Nikula10122052014-08-27 16:27:30 +0300485 const struct ddi_buf_trans *ddi_translations;
Art Runyane58623c2013-11-02 21:07:41 -0700486
Ville Syrjälä9f332432016-07-12 15:59:31 +0300487 if (IS_BROXTON(dev_priv))
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530488 return;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200489
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700490 if (IS_KABYLAKE(dev_priv)) {
491 ddi_translations_fdi = NULL;
492 ddi_translations_dp =
493 kbl_get_buf_trans_dp(dev_priv, &n_dp_entries);
494 ddi_translations_edp =
495 skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
496 } else if (IS_SKYLAKE(dev_priv)) {
Paulo Zanonic30400f2015-07-03 12:31:30 -0300497 ddi_translations_fdi = NULL;
David Weinehallf8896f52015-06-25 11:11:03 +0300498 ddi_translations_dp =
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200499 skl_get_buf_trans_dp(dev_priv, &n_dp_entries);
David Weinehallf8896f52015-06-25 11:11:03 +0300500 ddi_translations_edp =
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200501 skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200502 } else if (IS_BROADWELL(dev_priv)) {
Art Runyane58623c2013-11-02 21:07:41 -0700503 ddi_translations_fdi = bdw_ddi_translations_fdi;
504 ddi_translations_dp = bdw_ddi_translations_dp;
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300505 ddi_translations_edp = bdw_get_buf_trans_edp(dev_priv, &n_edp_entries);
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530506 n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200507 } else if (IS_HASWELL(dev_priv)) {
Art Runyane58623c2013-11-02 21:07:41 -0700508 ddi_translations_fdi = hsw_ddi_translations_fdi;
509 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700510 ddi_translations_edp = hsw_ddi_translations_dp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530511 n_dp_entries = n_edp_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
Art Runyane58623c2013-11-02 21:07:41 -0700512 } else {
513 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700514 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700515 ddi_translations_fdi = bdw_ddi_translations_fdi;
516 ddi_translations_dp = bdw_ddi_translations_dp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530517 n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
518 n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
Art Runyane58623c2013-11-02 21:07:41 -0700519 }
520
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700521 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
522 /* If we're boosting the current, set bit 31 of trans1 */
523 if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
524 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
525
526 if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
527 port != PORT_A && port != PORT_E &&
528 n_edp_entries > 9))
529 n_edp_entries = 9;
530 }
531
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200532 switch (encoder->type) {
533 case INTEL_OUTPUT_EDP:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700534 ddi_translations = ddi_translations_edp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530535 size = n_edp_entries;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700536 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300537 case INTEL_OUTPUT_DP:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700538 ddi_translations = ddi_translations_dp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530539 size = n_dp_entries;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700540 break;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200541 case INTEL_OUTPUT_ANALOG:
542 ddi_translations = ddi_translations_fdi;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530543 size = n_dp_entries;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700544 break;
545 default:
546 BUG();
547 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300548
Ville Syrjälä9712e682015-09-18 20:03:22 +0300549 for (i = 0; i < size; i++) {
550 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
551 ddi_translations[i].trans1 | iboost_bit);
552 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
553 ddi_translations[i].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300554 }
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300555}
Damien Lespiauce4dd492014-08-01 11:07:54 +0100556
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300557/*
558 * Starting with Haswell, DDI port buffers must be programmed with correct
559 * values in advance. This function programs the correct values for
560 * HDMI/DVI use cases.
561 */
562static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder)
563{
564 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
565 u32 iboost_bit = 0;
566 int n_hdmi_entries, hdmi_level;
567 enum port port = intel_ddi_get_encoder_port(encoder);
568 const struct ddi_buf_trans *ddi_translations_hdmi;
569
570 if (IS_BROXTON(dev_priv))
Damien Lespiauce3b7e92014-08-04 15:04:43 +0100571 return;
572
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300573 hdmi_level = intel_ddi_hdmi_level(dev_priv, port);
574
575 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
576 ddi_translations_hdmi = skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300577
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300578 /* If we're boosting the current, set bit 31 of trans1 */
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300579 if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300580 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
581 } else if (IS_BROADWELL(dev_priv)) {
582 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
583 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
584 } else if (IS_HASWELL(dev_priv)) {
585 ddi_translations_hdmi = hsw_ddi_translations_hdmi;
586 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
587 } else {
588 WARN(1, "ddi translation table missing\n");
589 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
590 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
591 }
592
Paulo Zanoni6acab152013-09-12 17:06:24 -0300593 /* Entry 9 is for HDMI: */
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300594 I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300595 ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300596 I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300597 ddi_translations_hdmi[hdmi_level].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300598}
599
Paulo Zanoni248138b2012-11-29 11:29:31 -0200600static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
601 enum port port)
602{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200603 i915_reg_t reg = DDI_BUF_CTL(port);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200604 int i;
605
Vandana Kannan3449ca82015-03-27 14:19:09 +0200606 for (i = 0; i < 16; i++) {
Paulo Zanoni248138b2012-11-29 11:29:31 -0200607 udelay(1);
608 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
609 return;
610 }
611 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
612}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300613
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700614static uint32_t hsw_pll_to_ddi_pll_sel(struct intel_shared_dpll *pll)
615{
616 switch (pll->id) {
617 case DPLL_ID_WRPLL1:
618 return PORT_CLK_SEL_WRPLL1;
619 case DPLL_ID_WRPLL2:
620 return PORT_CLK_SEL_WRPLL2;
621 case DPLL_ID_SPLL:
622 return PORT_CLK_SEL_SPLL;
623 case DPLL_ID_LCPLL_810:
624 return PORT_CLK_SEL_LCPLL_810;
625 case DPLL_ID_LCPLL_1350:
626 return PORT_CLK_SEL_LCPLL_1350;
627 case DPLL_ID_LCPLL_2700:
628 return PORT_CLK_SEL_LCPLL_2700;
629 default:
630 MISSING_CASE(pll->id);
631 return PORT_CLK_SEL_NONE;
632 }
633}
634
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300635/* Starting with Haswell, different DDI ports can work in FDI mode for
636 * connection to the PCH-located connectors. For this, it is necessary to train
637 * both the DDI port and PCH receiver for the desired DDI buffer settings.
638 *
639 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
640 * please note that when FDI mode is active on DDI E, it shares 2 lines with
641 * DDI A (which is used for eDP)
642 */
643
644void hsw_fdi_link_train(struct drm_crtc *crtc)
645{
646 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100647 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200649 struct intel_encoder *encoder;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700650 u32 temp, i, rx_ctl_val, ddi_pll_sel;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300651
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200652 for_each_encoder_on_crtc(dev, crtc, encoder) {
653 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300654 intel_prepare_dp_ddi_buffers(encoder);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200655 }
656
Paulo Zanoni04945642012-11-01 21:00:59 -0200657 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
658 * mode set "sequence for CRT port" document:
659 * - TP1 to TP2 time with the default value
660 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100661 *
662 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200663 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300664 I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200665 FDI_RX_PWRDN_LANE0_VAL(2) |
666 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
667
668 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000669 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100670 FDI_RX_PLL_ENABLE |
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200671 FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300672 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
673 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200674 udelay(220);
675
676 /* Switch from Rawclk to PCDclk */
677 rx_ctl_val |= FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300678 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
Paulo Zanoni04945642012-11-01 21:00:59 -0200679
680 /* Configure Port Clock Select */
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700681 ddi_pll_sel = hsw_pll_to_ddi_pll_sel(intel_crtc->config->shared_dpll);
682 I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
683 WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200684
685 /* Start the training iterating through available voltages and emphasis,
686 * testing each value twice. */
Jani Nikula10122052014-08-27 16:27:30 +0300687 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300688 /* Configure DP_TP_CTL with auto-training */
689 I915_WRITE(DP_TP_CTL(PORT_E),
690 DP_TP_CTL_FDI_AUTOTRAIN |
691 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
692 DP_TP_CTL_LINK_TRAIN_PAT1 |
693 DP_TP_CTL_ENABLE);
694
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000695 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
696 * DDI E does not support port reversal, the functionality is
697 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
698 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300699 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200700 DDI_BUF_CTL_ENABLE |
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200701 ((intel_crtc->config->fdi_lanes - 1) << 1) |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530702 DDI_BUF_TRANS_SELECT(i / 2));
Paulo Zanoni04945642012-11-01 21:00:59 -0200703 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300704
705 udelay(600);
706
Paulo Zanoni04945642012-11-01 21:00:59 -0200707 /* Program PCH FDI Receiver TU */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300708 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300709
Paulo Zanoni04945642012-11-01 21:00:59 -0200710 /* Enable PCH FDI Receiver with auto-training */
711 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300712 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
713 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200714
715 /* Wait for FDI receiver lane calibration */
716 udelay(30);
717
718 /* Unset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300719 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200720 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300721 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
722 POSTING_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200723
724 /* Wait for FDI auto training time */
725 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300726
727 temp = I915_READ(DP_TP_STATUS(PORT_E));
728 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200729 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200730 break;
731 }
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300732
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200733 /*
734 * Leave things enabled even if we failed to train FDI.
735 * Results in less fireworks from the state checker.
736 */
737 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
738 DRM_ERROR("FDI link training failed!\n");
739 break;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300740 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200741
Ville Syrjälä5b421c52016-03-01 16:16:23 +0200742 rx_ctl_val &= ~FDI_RX_ENABLE;
743 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
744 POSTING_READ(FDI_RX_CTL(PIPE_A));
745
Paulo Zanoni248138b2012-11-29 11:29:31 -0200746 temp = I915_READ(DDI_BUF_CTL(PORT_E));
747 temp &= ~DDI_BUF_CTL_ENABLE;
748 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
749 POSTING_READ(DDI_BUF_CTL(PORT_E));
750
Paulo Zanoni04945642012-11-01 21:00:59 -0200751 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200752 temp = I915_READ(DP_TP_CTL(PORT_E));
753 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
754 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
755 I915_WRITE(DP_TP_CTL(PORT_E), temp);
756 POSTING_READ(DP_TP_CTL(PORT_E));
757
758 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200759
Paulo Zanoni04945642012-11-01 21:00:59 -0200760 /* Reset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300761 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200762 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
763 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300764 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
765 POSTING_READ(FDI_RX_MISC(PIPE_A));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300766 }
767
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200768 /* Enable normal pixel sending for FDI */
769 I915_WRITE(DP_TP_CTL(PORT_E),
770 DP_TP_CTL_FDI_AUTOTRAIN |
771 DP_TP_CTL_LINK_TRAIN_NORMAL |
772 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
773 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300774}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300775
Dave Airlie44905a272014-05-02 13:36:43 +1000776void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
777{
778 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
779 struct intel_digital_port *intel_dig_port =
780 enc_to_dig_port(&encoder->base);
781
782 intel_dp->DP = intel_dig_port->saved_port_bits |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530783 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300784 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Dave Airlie44905a272014-05-02 13:36:43 +1000785}
786
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300787static struct intel_encoder *
788intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
789{
790 struct drm_device *dev = crtc->dev;
791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
792 struct intel_encoder *intel_encoder, *ret = NULL;
793 int num_encoders = 0;
794
795 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
796 ret = intel_encoder;
797 num_encoders++;
798 }
799
800 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300801 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
802 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300803
804 BUG_ON(ret == NULL);
805 return ret;
806}
807
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +0530808struct intel_encoder *
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200809intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200810{
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200811 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
812 struct intel_encoder *ret = NULL;
813 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300814 struct drm_connector *connector;
815 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200816 int num_encoders = 0;
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200817 int i;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200818
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200819 state = crtc_state->base.state;
820
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300821 for_each_connector_in_state(state, connector, connector_state, i) {
822 if (connector_state->crtc != crtc_state->base.crtc)
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200823 continue;
824
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300825 ret = to_intel_encoder(connector_state->best_encoder);
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200826 num_encoders++;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200827 }
828
829 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
830 pipe_name(crtc->pipe));
831
832 BUG_ON(ret == NULL);
833 return ret;
834}
835
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100836#define LC_FREQ 2700
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200838static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
839 i915_reg_t reg)
Jesse Barnes11578552014-01-21 12:42:10 -0800840{
841 int refclk = LC_FREQ;
842 int n, p, r;
843 u32 wrpll;
844
845 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +0300846 switch (wrpll & WRPLL_PLL_REF_MASK) {
847 case WRPLL_PLL_SSC:
848 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -0800849 /*
850 * We could calculate spread here, but our checking
851 * code only cares about 5% accuracy, and spread is a max of
852 * 0.5% downspread.
853 */
854 refclk = 135;
855 break;
Daniel Vetter114fe482014-06-25 22:01:48 +0300856 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -0800857 refclk = LC_FREQ;
858 break;
859 default:
860 WARN(1, "bad wrpll refclk\n");
861 return 0;
862 }
863
864 r = wrpll & WRPLL_DIVIDER_REF_MASK;
865 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
866 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
867
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800868 /* Convert to KHz, p & r have a fixed point portion */
869 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800870}
871
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000872static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
873 uint32_t dpll)
874{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200875 i915_reg_t cfgcr1_reg, cfgcr2_reg;
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000876 uint32_t cfgcr1_val, cfgcr2_val;
877 uint32_t p0, p1, p2, dco_freq;
878
Ville Syrjälä923c12412015-09-30 17:06:43 +0300879 cfgcr1_reg = DPLL_CFGCR1(dpll);
880 cfgcr2_reg = DPLL_CFGCR2(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000881
882 cfgcr1_val = I915_READ(cfgcr1_reg);
883 cfgcr2_val = I915_READ(cfgcr2_reg);
884
885 p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
886 p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
887
888 if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
889 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
890 else
891 p1 = 1;
892
893
894 switch (p0) {
895 case DPLL_CFGCR2_PDIV_1:
896 p0 = 1;
897 break;
898 case DPLL_CFGCR2_PDIV_2:
899 p0 = 2;
900 break;
901 case DPLL_CFGCR2_PDIV_3:
902 p0 = 3;
903 break;
904 case DPLL_CFGCR2_PDIV_7:
905 p0 = 7;
906 break;
907 }
908
909 switch (p2) {
910 case DPLL_CFGCR2_KDIV_5:
911 p2 = 5;
912 break;
913 case DPLL_CFGCR2_KDIV_2:
914 p2 = 2;
915 break;
916 case DPLL_CFGCR2_KDIV_3:
917 p2 = 3;
918 break;
919 case DPLL_CFGCR2_KDIV_1:
920 p2 = 1;
921 break;
922 }
923
924 dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
925
926 dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
927 1000) / 0x8000;
928
929 return dco_freq / (p0 * p1 * p2 * 5);
930}
931
Ville Syrjälä398a0172015-06-30 15:33:51 +0300932static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
933{
934 int dotclock;
935
936 if (pipe_config->has_pch_encoder)
937 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
938 &pipe_config->fdi_m_n);
Ville Syrjälä37a56502016-06-22 21:57:04 +0300939 else if (intel_crtc_has_dp_encoder(pipe_config))
Ville Syrjälä398a0172015-06-30 15:33:51 +0300940 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
941 &pipe_config->dp_m_n);
942 else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
943 dotclock = pipe_config->port_clock * 2 / 3;
944 else
945 dotclock = pipe_config->port_clock;
946
947 if (pipe_config->pixel_multiplier)
948 dotclock /= pipe_config->pixel_multiplier;
949
950 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
951}
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000952
953static void skl_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200954 struct intel_crtc_state *pipe_config)
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000955{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100956 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000957 int link_clock = 0;
958 uint32_t dpll_ctl1, dpll;
959
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700960 dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000961
962 dpll_ctl1 = I915_READ(DPLL_CTRL1);
963
964 if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
965 link_clock = skl_calc_wrpll_link(dev_priv, dpll);
966 } else {
Damien Lespiau71cd8422015-04-30 16:39:17 +0100967 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
968 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000969
970 switch (link_clock) {
Damien Lespiau71cd8422015-04-30 16:39:17 +0100971 case DPLL_CTRL1_LINK_RATE_810:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000972 link_clock = 81000;
973 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100974 case DPLL_CTRL1_LINK_RATE_1080:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530975 link_clock = 108000;
976 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100977 case DPLL_CTRL1_LINK_RATE_1350:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000978 link_clock = 135000;
979 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100980 case DPLL_CTRL1_LINK_RATE_1620:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530981 link_clock = 162000;
982 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100983 case DPLL_CTRL1_LINK_RATE_2160:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530984 link_clock = 216000;
985 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100986 case DPLL_CTRL1_LINK_RATE_2700:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000987 link_clock = 270000;
988 break;
989 default:
990 WARN(1, "Unsupported link rate\n");
991 break;
992 }
993 link_clock *= 2;
994 }
995
996 pipe_config->port_clock = link_clock;
997
Ville Syrjälä398a0172015-06-30 15:33:51 +0300998 ddi_dotclock_get(pipe_config);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000999}
1000
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001001static void hsw_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001002 struct intel_crtc_state *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -08001003{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001004 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes11578552014-01-21 12:42:10 -08001005 int link_clock = 0;
1006 u32 val, pll;
1007
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001008 val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
Jesse Barnes11578552014-01-21 12:42:10 -08001009 switch (val & PORT_CLK_SEL_MASK) {
1010 case PORT_CLK_SEL_LCPLL_810:
1011 link_clock = 81000;
1012 break;
1013 case PORT_CLK_SEL_LCPLL_1350:
1014 link_clock = 135000;
1015 break;
1016 case PORT_CLK_SEL_LCPLL_2700:
1017 link_clock = 270000;
1018 break;
1019 case PORT_CLK_SEL_WRPLL1:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001020 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
Jesse Barnes11578552014-01-21 12:42:10 -08001021 break;
1022 case PORT_CLK_SEL_WRPLL2:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001023 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
Jesse Barnes11578552014-01-21 12:42:10 -08001024 break;
1025 case PORT_CLK_SEL_SPLL:
1026 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
1027 if (pll == SPLL_PLL_FREQ_810MHz)
1028 link_clock = 81000;
1029 else if (pll == SPLL_PLL_FREQ_1350MHz)
1030 link_clock = 135000;
1031 else if (pll == SPLL_PLL_FREQ_2700MHz)
1032 link_clock = 270000;
1033 else {
1034 WARN(1, "bad spll freq\n");
1035 return;
1036 }
1037 break;
1038 default:
1039 WARN(1, "bad port clock sel\n");
1040 return;
1041 }
1042
1043 pipe_config->port_clock = link_clock * 2;
1044
Ville Syrjälä398a0172015-06-30 15:33:51 +03001045 ddi_dotclock_get(pipe_config);
Jesse Barnes11578552014-01-21 12:42:10 -08001046}
1047
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301048static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
1049 enum intel_dpll_id dpll)
1050{
Imre Deakaa610dc2015-06-22 23:35:52 +03001051 struct intel_shared_dpll *pll;
1052 struct intel_dpll_hw_state *state;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001053 struct dpll clock;
Imre Deakaa610dc2015-06-22 23:35:52 +03001054
1055 /* For DDI ports we always use a shared PLL. */
1056 if (WARN_ON(dpll == DPLL_ID_PRIVATE))
1057 return 0;
1058
1059 pll = &dev_priv->shared_dplls[dpll];
1060 state = &pll->config.hw_state;
1061
1062 clock.m1 = 2;
1063 clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
1064 if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
1065 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
1066 clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
1067 clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
1068 clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1069
1070 return chv_calc_dpll_params(100000, &clock);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301071}
1072
1073static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1074 struct intel_crtc_state *pipe_config)
1075{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001076 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301077 enum port port = intel_ddi_get_encoder_port(encoder);
1078 uint32_t dpll = port;
1079
Ville Syrjälä398a0172015-06-30 15:33:51 +03001080 pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301081
Ville Syrjälä398a0172015-06-30 15:33:51 +03001082 ddi_dotclock_get(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301083}
1084
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001085void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001086 struct intel_crtc_state *pipe_config)
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001087{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001088 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Damien Lespiau22606a12014-12-12 14:26:57 +00001089
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001090 if (INTEL_GEN(dev_priv) <= 8)
Damien Lespiau22606a12014-12-12 14:26:57 +00001091 hsw_ddi_clock_get(encoder, pipe_config);
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001092 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Damien Lespiau22606a12014-12-12 14:26:57 +00001093 skl_ddi_clock_get(encoder, pipe_config);
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001094 else if (IS_BROXTON(dev_priv))
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301095 bxt_ddi_clock_get(encoder, pipe_config);
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001096}
1097
Damien Lespiau0220ab62014-07-29 18:06:22 +01001098static bool
Damien Lespiaud664c0c2014-07-29 18:06:23 +01001099hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001100 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001101 struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001102{
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02001103 struct intel_shared_dpll *pll;
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001104
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02001105 pll = intel_get_shared_dpll(intel_crtc, crtc_state,
1106 intel_encoder);
1107 if (!pll)
1108 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
1109 pipe_name(intel_crtc->pipe));
1110
1111 return pll;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001112}
1113
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001114static bool
1115skl_ddi_pll_select(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001116 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001117 struct intel_encoder *intel_encoder)
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001118{
1119 struct intel_shared_dpll *pll;
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001120
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02001121 pll = intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001122 if (pll == NULL) {
1123 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
1124 pipe_name(intel_crtc->pipe));
1125 return false;
1126 }
1127
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001128 return true;
1129}
Damien Lespiau0220ab62014-07-29 18:06:22 +01001130
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301131static bool
1132bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
1133 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001134 struct intel_encoder *intel_encoder)
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301135{
Ander Conselvan de Oliveira34177c22016-03-08 17:46:25 +02001136 return !!intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301137}
1138
Damien Lespiau0220ab62014-07-29 18:06:22 +01001139/*
1140 * Tries to find a *shared* PLL for the CRTC and store it in
1141 * intel_crtc->ddi_pll_sel.
1142 *
1143 * For private DPLLs, compute_config() should do the selection for us. This
1144 * function should be folded into compute_config() eventually.
1145 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001146bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
1147 struct intel_crtc_state *crtc_state)
Damien Lespiau0220ab62014-07-29 18:06:22 +01001148{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001149 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001150 struct intel_encoder *intel_encoder =
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001151 intel_ddi_get_crtc_new_encoder(crtc_state);
Damien Lespiau0220ab62014-07-29 18:06:22 +01001152
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001153 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001154 return skl_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001155 intel_encoder);
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001156 else if (IS_BROXTON(dev_priv))
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301157 return bxt_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001158 intel_encoder);
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001159 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001160 return hsw_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001161 intel_encoder);
Damien Lespiau0220ab62014-07-29 18:06:22 +01001162}
1163
Paulo Zanonidae84792012-10-15 15:51:30 -03001164void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
1165{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001166 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonidae84792012-10-15 15:51:30 -03001167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1168 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001169 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -03001170 int type = intel_encoder->type;
1171 uint32_t temp;
1172
Ville Syrjäläcca05022016-06-22 21:57:06 +03001173 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
Jani Nikula4d1de972016-03-18 17:05:42 +02001174 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1175
Paulo Zanonic9809792012-10-23 18:30:00 -02001176 temp = TRANS_MSA_SYNC_CLK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001177 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -03001178 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -02001179 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001180 break;
1181 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -02001182 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001183 break;
1184 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -02001185 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001186 break;
1187 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -02001188 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001189 break;
1190 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001191 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -03001192 }
Paulo Zanonic9809792012-10-23 18:30:00 -02001193 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001194 }
1195}
1196
Dave Airlie0e32b392014-05-02 14:02:48 +10001197void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
1198{
1199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1200 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001201 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001202 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Dave Airlie0e32b392014-05-02 14:02:48 +10001203 uint32_t temp;
1204 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1205 if (state == true)
1206 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1207 else
1208 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1209 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1210}
1211
Damien Lespiau8228c252013-03-07 15:30:27 +00001212void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001213{
1214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1215 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanonic7670b12013-11-02 21:07:37 -07001216 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001217 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001218 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001219 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001220 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001221 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001222 uint32_t temp;
1223
Paulo Zanoniad80a812012-10-24 16:06:19 -02001224 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1225 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001226 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001227
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001228 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001229 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001230 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001231 break;
1232 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001233 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001234 break;
1235 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001236 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001237 break;
1238 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001239 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001240 break;
1241 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001242 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001243 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001244
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001245 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001246 temp |= TRANS_DDI_PVSYNC;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001247 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001248 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c42012-08-08 14:15:28 -03001249
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001250 if (cpu_transcoder == TRANSCODER_EDP) {
1251 switch (pipe) {
1252 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001253 /* On Haswell, can only use the always-on power well for
1254 * eDP when not using the panel fitter, and when not
1255 * using motion blur mitigation (which we don't
1256 * support). */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001257 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001258 (intel_crtc->config->pch_pfit.enabled ||
1259 intel_crtc->config->pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001260 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1261 else
1262 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001263 break;
1264 case PIPE_B:
1265 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1266 break;
1267 case PIPE_C:
1268 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1269 break;
1270 default:
1271 BUG();
1272 break;
1273 }
1274 }
1275
Paulo Zanoni7739c332012-10-15 15:51:29 -03001276 if (type == INTEL_OUTPUT_HDMI) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001277 if (intel_crtc->config->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001278 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001279 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001280 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001281 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001282 temp |= TRANS_DDI_MODE_SELECT_FDI;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001283 temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001284 } else if (type == INTEL_OUTPUT_DP ||
Paulo Zanoni7739c332012-10-15 15:51:29 -03001285 type == INTEL_OUTPUT_EDP) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001286 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001287 temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
Dave Airlie0e32b392014-05-02 14:02:48 +10001288 } else if (type == INTEL_OUTPUT_DP_MST) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001289 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001290 temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001291 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001292 WARN(1, "Invalid encoder type %d for pipe %c\n",
1293 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001294 }
1295
Paulo Zanoniad80a812012-10-24 16:06:19 -02001296 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001297}
1298
Paulo Zanoniad80a812012-10-24 16:06:19 -02001299void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1300 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001301{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001302 i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001303 uint32_t val = I915_READ(reg);
1304
Dave Airlie0e32b392014-05-02 14:02:48 +10001305 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001306 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001307 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001308}
1309
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001310bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1311{
1312 struct drm_device *dev = intel_connector->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001313 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001314 struct intel_encoder *intel_encoder = intel_connector->encoder;
1315 int type = intel_connector->base.connector_type;
1316 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1317 enum pipe pipe = 0;
1318 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -03001319 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001320 uint32_t tmp;
Imre Deake27daab2016-02-12 18:55:16 +02001321 bool ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001322
Paulo Zanoni882244a2014-04-01 14:55:12 -03001323 power_domain = intel_display_port_power_domain(intel_encoder);
Imre Deake27daab2016-02-12 18:55:16 +02001324 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni882244a2014-04-01 14:55:12 -03001325 return false;
1326
Imre Deake27daab2016-02-12 18:55:16 +02001327 if (!intel_encoder->get_hw_state(intel_encoder, &pipe)) {
1328 ret = false;
1329 goto out;
1330 }
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001331
1332 if (port == PORT_A)
1333 cpu_transcoder = TRANSCODER_EDP;
1334 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001335 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001336
1337 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1338
1339 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1340 case TRANS_DDI_MODE_SELECT_HDMI:
1341 case TRANS_DDI_MODE_SELECT_DVI:
Imre Deake27daab2016-02-12 18:55:16 +02001342 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1343 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001344
1345 case TRANS_DDI_MODE_SELECT_DP_SST:
Imre Deake27daab2016-02-12 18:55:16 +02001346 ret = type == DRM_MODE_CONNECTOR_eDP ||
1347 type == DRM_MODE_CONNECTOR_DisplayPort;
1348 break;
1349
Dave Airlie0e32b392014-05-02 14:02:48 +10001350 case TRANS_DDI_MODE_SELECT_DP_MST:
1351 /* if the transcoder is in MST state then
1352 * connector isn't connected */
Imre Deake27daab2016-02-12 18:55:16 +02001353 ret = false;
1354 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001355
1356 case TRANS_DDI_MODE_SELECT_FDI:
Imre Deake27daab2016-02-12 18:55:16 +02001357 ret = type == DRM_MODE_CONNECTOR_VGA;
1358 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001359
1360 default:
Imre Deake27daab2016-02-12 18:55:16 +02001361 ret = false;
1362 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001363 }
Imre Deake27daab2016-02-12 18:55:16 +02001364
1365out:
1366 intel_display_power_put(dev_priv, power_domain);
1367
1368 return ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001369}
1370
Daniel Vetter85234cd2012-07-02 13:27:29 +02001371bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1372 enum pipe *pipe)
1373{
1374 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001375 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001376 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +02001377 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001378 u32 tmp;
1379 int i;
Imre Deake27daab2016-02-12 18:55:16 +02001380 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001381
Imre Deak6d129be2014-03-05 16:20:54 +02001382 power_domain = intel_display_port_power_domain(encoder);
Imre Deake27daab2016-02-12 18:55:16 +02001383 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001384 return false;
1385
Imre Deake27daab2016-02-12 18:55:16 +02001386 ret = false;
1387
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001388 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001389
1390 if (!(tmp & DDI_BUF_CTL_ENABLE))
Imre Deake27daab2016-02-12 18:55:16 +02001391 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001392
Paulo Zanoniad80a812012-10-24 16:06:19 -02001393 if (port == PORT_A) {
1394 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001395
Paulo Zanoniad80a812012-10-24 16:06:19 -02001396 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1397 case TRANS_DDI_EDP_INPUT_A_ON:
1398 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1399 *pipe = PIPE_A;
1400 break;
1401 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1402 *pipe = PIPE_B;
1403 break;
1404 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1405 *pipe = PIPE_C;
1406 break;
1407 }
1408
Imre Deake27daab2016-02-12 18:55:16 +02001409 ret = true;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001410
Imre Deake27daab2016-02-12 18:55:16 +02001411 goto out;
1412 }
Dave Airlie0e32b392014-05-02 14:02:48 +10001413
Imre Deake27daab2016-02-12 18:55:16 +02001414 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1415 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1416
1417 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1418 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1419 TRANS_DDI_MODE_SELECT_DP_MST)
1420 goto out;
1421
1422 *pipe = i;
1423 ret = true;
1424
1425 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001426 }
1427 }
1428
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001429 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001430
Imre Deake27daab2016-02-12 18:55:16 +02001431out:
Imre Deake93da0a2016-06-13 16:44:37 +03001432 if (ret && IS_BROXTON(dev_priv)) {
1433 tmp = I915_READ(BXT_PHY_CTL(port));
1434 if ((tmp & (BXT_PHY_LANE_POWERDOWN_ACK |
1435 BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1436 DRM_ERROR("Port %c enabled but PHY powered down? "
1437 "(PHY_CTL %08x)\n", port_name(port), tmp);
1438 }
1439
Imre Deake27daab2016-02-12 18:55:16 +02001440 intel_display_power_put(dev_priv, power_domain);
1441
1442 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001443}
1444
Paulo Zanonifc914632012-10-05 12:05:54 -03001445void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1446{
1447 struct drm_crtc *crtc = &intel_crtc->base;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05301448 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001449 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonifc914632012-10-05 12:05:54 -03001450 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1451 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001452 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001453
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001454 if (cpu_transcoder != TRANSCODER_EDP)
1455 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1456 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001457}
1458
1459void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1460{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001461 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001462 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001463
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001464 if (cpu_transcoder != TRANSCODER_EDP)
1465 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1466 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001467}
1468
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001469static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1470 enum port port, uint8_t iboost)
David Weinehallf8896f52015-06-25 11:11:03 +03001471{
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001472 u32 tmp;
1473
1474 tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
1475 tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1476 if (iboost)
1477 tmp |= iboost << BALANCE_LEG_SHIFT(port);
1478 else
1479 tmp |= BALANCE_LEG_DISABLE(port);
1480 I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
1481}
1482
1483static void skl_ddi_set_iboost(struct intel_encoder *encoder, u32 level)
1484{
1485 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
1486 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
1487 enum port port = intel_dig_port->port;
1488 int type = encoder->type;
David Weinehallf8896f52015-06-25 11:11:03 +03001489 const struct ddi_buf_trans *ddi_translations;
1490 uint8_t iboost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001491 uint8_t dp_iboost, hdmi_iboost;
David Weinehallf8896f52015-06-25 11:11:03 +03001492 int n_entries;
David Weinehallf8896f52015-06-25 11:11:03 +03001493
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001494 /* VBT may override standard boost values */
1495 dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
1496 hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1497
Ville Syrjäläcca05022016-06-22 21:57:06 +03001498 if (type == INTEL_OUTPUT_DP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001499 if (dp_iboost) {
1500 iboost = dp_iboost;
1501 } else {
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -07001502 if (IS_KABYLAKE(dev_priv))
1503 ddi_translations = kbl_get_buf_trans_dp(dev_priv,
1504 &n_entries);
1505 else
1506 ddi_translations = skl_get_buf_trans_dp(dev_priv,
1507 &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001508 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001509 }
David Weinehallf8896f52015-06-25 11:11:03 +03001510 } else if (type == INTEL_OUTPUT_EDP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001511 if (dp_iboost) {
1512 iboost = dp_iboost;
1513 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001514 ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
Ville Syrjälä10afa0b2015-12-08 19:59:43 +02001515
1516 if (WARN_ON(port != PORT_A &&
1517 port != PORT_E && n_entries > 9))
1518 n_entries = 9;
1519
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001520 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001521 }
David Weinehallf8896f52015-06-25 11:11:03 +03001522 } else if (type == INTEL_OUTPUT_HDMI) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001523 if (hdmi_iboost) {
1524 iboost = hdmi_iboost;
1525 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001526 ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001527 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001528 }
David Weinehallf8896f52015-06-25 11:11:03 +03001529 } else {
1530 return;
1531 }
1532
1533 /* Make sure that the requested I_boost is valid */
1534 if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1535 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1536 return;
1537 }
1538
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001539 _skl_ddi_set_iboost(dev_priv, port, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001540
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001541 if (port == PORT_A && intel_dig_port->max_lanes == 4)
1542 _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001543}
1544
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001545static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
1546 u32 level, enum port port, int type)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301547{
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301548 const struct bxt_ddi_buf_trans *ddi_translations;
1549 u32 n_entries, i;
1550 uint32_t val;
1551
Jani Nikula06411f02016-03-24 17:50:21 +02001552 if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
Sonika Jindald9d70002015-09-24 10:24:56 +05301553 n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
1554 ddi_translations = bxt_ddi_translations_edp;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001555 } else if (type == INTEL_OUTPUT_DP
Sonika Jindald9d70002015-09-24 10:24:56 +05301556 || type == INTEL_OUTPUT_EDP) {
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301557 n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
1558 ddi_translations = bxt_ddi_translations_dp;
1559 } else if (type == INTEL_OUTPUT_HDMI) {
1560 n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
1561 ddi_translations = bxt_ddi_translations_hdmi;
1562 } else {
1563 DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
1564 type);
1565 return;
1566 }
1567
1568 /* Check if default value has to be used */
1569 if (level >= n_entries ||
1570 (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
1571 for (i = 0; i < n_entries; i++) {
1572 if (ddi_translations[i].default_index) {
1573 level = i;
1574 break;
1575 }
1576 }
1577 }
1578
1579 /*
1580 * While we write to the group register to program all lanes at once we
1581 * can read only lane registers and we pick lanes 0/1 for that.
1582 */
1583 val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
1584 val &= ~(TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT);
1585 I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
1586
1587 val = I915_READ(BXT_PORT_TX_DW2_LN0(port));
1588 val &= ~(MARGIN_000 | UNIQ_TRANS_SCALE);
1589 val |= ddi_translations[level].margin << MARGIN_000_SHIFT |
1590 ddi_translations[level].scale << UNIQ_TRANS_SCALE_SHIFT;
1591 I915_WRITE(BXT_PORT_TX_DW2_GRP(port), val);
1592
1593 val = I915_READ(BXT_PORT_TX_DW3_LN0(port));
Sonika Jindal9c58a042015-09-24 10:22:54 +05301594 val &= ~SCALE_DCOMP_METHOD;
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301595 if (ddi_translations[level].enable)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301596 val |= SCALE_DCOMP_METHOD;
1597
1598 if ((val & UNIQUE_TRANGE_EN_METHOD) && !(val & SCALE_DCOMP_METHOD))
1599 DRM_ERROR("Disabled scaling while ouniqetrangenmethod was set");
1600
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301601 I915_WRITE(BXT_PORT_TX_DW3_GRP(port), val);
1602
1603 val = I915_READ(BXT_PORT_TX_DW4_LN0(port));
1604 val &= ~DE_EMPHASIS;
1605 val |= ddi_translations[level].deemphasis << DEEMPH_SHIFT;
1606 I915_WRITE(BXT_PORT_TX_DW4_GRP(port), val);
1607
1608 val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
1609 val |= TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT;
1610 I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
1611}
1612
David Weinehallf8896f52015-06-25 11:11:03 +03001613static uint32_t translate_signal_level(int signal_levels)
1614{
1615 uint32_t level;
1616
1617 switch (signal_levels) {
1618 default:
1619 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level: 0x%x\n",
1620 signal_levels);
1621 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1622 level = 0;
1623 break;
1624 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1625 level = 1;
1626 break;
1627 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1628 level = 2;
1629 break;
1630 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
1631 level = 3;
1632 break;
1633
1634 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1635 level = 4;
1636 break;
1637 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1638 level = 5;
1639 break;
1640 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1641 level = 6;
1642 break;
1643
1644 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1645 level = 7;
1646 break;
1647 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1648 level = 8;
1649 break;
1650
1651 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1652 level = 9;
1653 break;
1654 }
1655
1656 return level;
1657}
1658
1659uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
1660{
1661 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001662 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
David Weinehallf8896f52015-06-25 11:11:03 +03001663 struct intel_encoder *encoder = &dport->base;
1664 uint8_t train_set = intel_dp->train_set[0];
1665 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1666 DP_TRAIN_PRE_EMPHASIS_MASK);
1667 enum port port = dport->port;
1668 uint32_t level;
1669
1670 level = translate_signal_level(signal_levels);
1671
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001672 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001673 skl_ddi_set_iboost(encoder, level);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001674 else if (IS_BROXTON(dev_priv))
1675 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
David Weinehallf8896f52015-06-25 11:11:03 +03001676
1677 return DDI_BUF_TRANS_SELECT(level);
1678}
1679
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001680void intel_ddi_clk_select(struct intel_encoder *encoder,
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001681 struct intel_shared_dpll *pll)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001682{
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001683 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1684 enum port port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001685
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001686 if (WARN_ON(!pll))
1687 return;
1688
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001689 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001690 uint32_t val;
1691
Damien Lespiau5416d872014-11-14 17:24:33 +00001692 /* DDI -> PLL mapping */
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001693 val = I915_READ(DPLL_CTRL2);
1694
1695 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
1696 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001697 val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001698 DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
1699
1700 I915_WRITE(DPLL_CTRL2, val);
Damien Lespiau5416d872014-11-14 17:24:33 +00001701
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001702 } else if (INTEL_INFO(dev_priv)->gen < 9) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001703 I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001704 }
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001705}
1706
Manasi Navareba88d152016-09-01 15:08:08 -07001707static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
1708 int link_rate, uint32_t lane_count,
1709 struct intel_shared_dpll *pll,
1710 bool link_mst)
1711{
1712 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1713 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1714 enum port port = intel_ddi_get_encoder_port(encoder);
1715
1716 intel_dp_set_link_params(intel_dp, link_rate, lane_count,
1717 link_mst);
1718 if (encoder->type == INTEL_OUTPUT_EDP)
1719 intel_edp_panel_on(intel_dp);
1720
1721 intel_ddi_clk_select(encoder, pll);
1722 intel_prepare_dp_ddi_buffers(encoder);
1723 intel_ddi_init_dp_buf_reg(encoder);
1724 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1725 intel_dp_start_link_train(intel_dp);
1726 if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
1727 intel_dp_stop_link_train(intel_dp);
1728}
1729
1730static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
1731 bool has_hdmi_sink,
1732 struct drm_display_mode *adjusted_mode,
1733 struct intel_shared_dpll *pll)
1734{
1735 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1736 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1737 struct drm_encoder *drm_encoder = &encoder->base;
1738 enum port port = intel_ddi_get_encoder_port(encoder);
1739 int level = intel_ddi_hdmi_level(dev_priv, port);
1740
1741 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
1742 intel_ddi_clk_select(encoder, pll);
1743 intel_prepare_hdmi_ddi_buffers(encoder);
1744 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1745 skl_ddi_set_iboost(encoder, level);
1746 else if (IS_BROXTON(dev_priv))
1747 bxt_ddi_vswing_sequence(dev_priv, level, port,
1748 INTEL_OUTPUT_HDMI);
1749
1750 intel_hdmi->set_infoframes(drm_encoder,
1751 has_hdmi_sink,
1752 adjusted_mode);
1753}
1754
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001755static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder,
1756 struct intel_crtc_state *pipe_config,
1757 struct drm_connector_state *conn_state)
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001758{
1759 struct drm_encoder *encoder = &intel_encoder->base;
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001760 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001761 int type = intel_encoder->type;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001762
Ville Syrjäläcca05022016-06-22 21:57:06 +03001763 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
Manasi Navareba88d152016-09-01 15:08:08 -07001764 intel_ddi_pre_enable_dp(intel_encoder,
1765 crtc->config->port_clock,
1766 crtc->config->lane_count,
1767 crtc->config->shared_dpll,
1768 intel_crtc_has_type(crtc->config,
1769 INTEL_OUTPUT_DP_MST));
1770 }
1771 if (type == INTEL_OUTPUT_HDMI) {
1772 intel_ddi_pre_enable_hdmi(intel_encoder,
1773 crtc->config->has_hdmi_sink,
1774 &crtc->config->base.adjusted_mode,
1775 crtc->config->shared_dpll);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001776 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001777}
1778
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001779static void intel_ddi_post_disable(struct intel_encoder *intel_encoder,
1780 struct intel_crtc_state *old_crtc_state,
1781 struct drm_connector_state *old_conn_state)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001782{
1783 struct drm_encoder *encoder = &intel_encoder->base;
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001784 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001785 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001786 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001787 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001788 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001789 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001790
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001791 /* old_crtc_state and old_conn_state are NULL when called from DP_MST */
1792
Paulo Zanoni2886e932012-10-05 12:06:00 -03001793 val = I915_READ(DDI_BUF_CTL(port));
1794 if (val & DDI_BUF_CTL_ENABLE) {
1795 val &= ~DDI_BUF_CTL_ENABLE;
1796 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001797 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001798 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001799
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001800 val = I915_READ(DP_TP_CTL(port));
1801 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1802 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1803 I915_WRITE(DP_TP_CTL(port), val);
1804
1805 if (wait)
1806 intel_wait_ddi_buf_idle(dev_priv, port);
1807
Ville Syrjäläcca05022016-06-22 21:57:06 +03001808 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001809 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001810 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001811 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001812 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001813 }
1814
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001815 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001816 I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
1817 DPLL_CTRL2_DDI_CLK_OFF(port)));
Satheeshakrishna M1ab23382014-08-22 09:49:06 +05301818 else if (INTEL_INFO(dev)->gen < 9)
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001819 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001820
1821 if (type == INTEL_OUTPUT_HDMI) {
1822 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1823
1824 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
1825 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001826}
1827
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001828void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1829 struct intel_crtc_state *old_crtc_state,
1830 struct drm_connector_state *old_conn_state)
1831{
1832 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
1833 uint32_t val;
1834
1835 /*
1836 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
1837 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
1838 * step 13 is the correct place for it. Step 18 is where it was
1839 * originally before the BUN.
1840 */
1841 val = I915_READ(FDI_RX_CTL(PIPE_A));
1842 val &= ~FDI_RX_ENABLE;
1843 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
1844
1845 intel_ddi_post_disable(intel_encoder, old_crtc_state, old_conn_state);
1846
1847 val = I915_READ(FDI_RX_MISC(PIPE_A));
1848 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1849 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1850 I915_WRITE(FDI_RX_MISC(PIPE_A), val);
1851
1852 val = I915_READ(FDI_RX_CTL(PIPE_A));
1853 val &= ~FDI_PCDCLK;
1854 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
1855
1856 val = I915_READ(FDI_RX_CTL(PIPE_A));
1857 val &= ~FDI_RX_PLL_ENABLE;
1858 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
1859}
1860
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001861static void intel_enable_ddi(struct intel_encoder *intel_encoder,
1862 struct intel_crtc_state *pipe_config,
1863 struct drm_connector_state *conn_state)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001864{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001865 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001866 struct drm_crtc *crtc = encoder->crtc;
1867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001868 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001869 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001870 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1871 int type = intel_encoder->type;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001872
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001873 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001874 struct intel_digital_port *intel_dig_port =
1875 enc_to_dig_port(encoder);
1876
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001877 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1878 * are ignored so nothing special needs to be done besides
1879 * enabling the port.
1880 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001881 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07001882 intel_dig_port->saved_port_bits |
1883 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001884 } else if (type == INTEL_OUTPUT_EDP) {
1885 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1886
Vandana Kannan23f08d82014-11-13 14:55:22 +00001887 if (port == PORT_A && INTEL_INFO(dev)->gen < 9)
Imre Deak3ab9c632013-05-03 12:57:41 +03001888 intel_dp_stop_link_train(intel_dp);
1889
Daniel Vetter4be73782014-01-17 14:39:48 +01001890 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001891 intel_psr_enable(intel_dp);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001892 intel_edp_drrs_enable(intel_dp, pipe_config);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001893 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001894
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001895 if (intel_crtc->config->has_audio) {
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001896 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001897 intel_audio_codec_enable(intel_encoder);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001898 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001899}
1900
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001901static void intel_disable_ddi(struct intel_encoder *intel_encoder,
1902 struct intel_crtc_state *old_crtc_state,
1903 struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001904{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001905 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001906 struct drm_crtc *crtc = encoder->crtc;
1907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001908 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001909 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001910 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001911
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001912 if (intel_crtc->config->has_audio) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001913 intel_audio_codec_disable(intel_encoder);
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001914 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
1915 }
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001916
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001917 if (type == INTEL_OUTPUT_EDP) {
1918 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1919
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001920 intel_edp_drrs_disable(intel_dp, old_crtc_state);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001921 intel_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001922 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001923 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001924}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001925
Imre Deak9c8d0b82016-06-13 16:44:34 +03001926bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1927 enum dpio_phy phy)
Imre Deakbd480062016-04-01 16:02:44 +03001928{
Imre Deake93da0a2016-06-13 16:44:37 +03001929 enum port port;
1930
Imre Deakbd480062016-04-01 16:02:44 +03001931 if (!(I915_READ(BXT_P_CR_GT_DISP_PWRON) & GT_DISPLAY_POWER_ON(phy)))
1932 return false;
1933
1934 if ((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
1935 (PHY_POWER_GOOD | PHY_RESERVED)) != PHY_POWER_GOOD) {
1936 DRM_DEBUG_DRIVER("DDI PHY %d powered, but power hasn't settled\n",
1937 phy);
1938
1939 return false;
1940 }
1941
1942 if (phy == DPIO_PHY1 &&
1943 !(I915_READ(BXT_PORT_REF_DW3(DPIO_PHY1)) & GRC_DONE)) {
1944 DRM_DEBUG_DRIVER("DDI PHY 1 powered, but GRC isn't done\n");
1945
1946 return false;
1947 }
1948
1949 if (!(I915_READ(BXT_PHY_CTL_FAMILY(phy)) & COMMON_RESET_DIS)) {
1950 DRM_DEBUG_DRIVER("DDI PHY %d powered, but still in reset\n",
1951 phy);
1952
1953 return false;
1954 }
1955
Imre Deake93da0a2016-06-13 16:44:37 +03001956 for_each_port_masked(port,
1957 phy == DPIO_PHY0 ? BIT(PORT_B) | BIT(PORT_C) :
1958 BIT(PORT_A)) {
1959 u32 tmp = I915_READ(BXT_PHY_CTL(port));
1960
1961 if (tmp & BXT_PHY_CMNLANE_POWERDOWN_ACK) {
1962 DRM_DEBUG_DRIVER("DDI PHY %d powered, but common lane "
1963 "for port %c powered down "
1964 "(PHY_CTL %08x)\n",
1965 phy, port_name(port), tmp);
1966
1967 return false;
1968 }
1969 }
1970
Imre Deakbd480062016-04-01 16:02:44 +03001971 return true;
1972}
1973
Imre Deak324513c2016-06-13 16:44:36 +03001974static u32 bxt_get_grc(struct drm_i915_private *dev_priv, enum dpio_phy phy)
Imre Deakadc7f042016-04-04 17:27:10 +03001975{
1976 u32 val = I915_READ(BXT_PORT_REF_DW6(phy));
1977
1978 return (val & GRC_CODE_MASK) >> GRC_CODE_SHIFT;
1979}
1980
Imre Deak324513c2016-06-13 16:44:36 +03001981static void bxt_phy_wait_grc_done(struct drm_i915_private *dev_priv,
1982 enum dpio_phy phy)
Imre Deak01a01ef2016-04-21 19:19:21 +03001983{
Chris Wilson058fee92016-06-30 15:32:52 +01001984 if (intel_wait_for_register(dev_priv,
1985 BXT_PORT_REF_DW3(phy),
1986 GRC_DONE, GRC_DONE,
1987 10))
Imre Deak01a01ef2016-04-21 19:19:21 +03001988 DRM_ERROR("timeout waiting for PHY%d GRC\n", phy);
1989}
1990
Imre Deak9c8d0b82016-06-13 16:44:34 +03001991void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301992{
Imre Deak95a7a2a2016-06-13 16:44:35 +03001993 u32 val;
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301994
Imre Deak9c8d0b82016-06-13 16:44:34 +03001995 if (bxt_ddi_phy_is_enabled(dev_priv, phy)) {
Imre Deakadc7f042016-04-04 17:27:10 +03001996 /* Still read out the GRC value for state verification */
Imre Deak67856d42016-04-20 20:46:04 +03001997 if (phy == DPIO_PHY0)
Imre Deak324513c2016-06-13 16:44:36 +03001998 dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, phy);
Imre Deakbd480062016-04-01 16:02:44 +03001999
Imre Deak9c8d0b82016-06-13 16:44:34 +03002000 if (bxt_ddi_phy_verify_state(dev_priv, phy)) {
Imre Deak47baf2a2016-04-20 20:46:06 +03002001 DRM_DEBUG_DRIVER("DDI PHY %d already enabled, "
2002 "won't reprogram it\n", phy);
Imre Deakbd480062016-04-01 16:02:44 +03002003
Imre Deak47baf2a2016-04-20 20:46:06 +03002004 return;
2005 }
2006
2007 DRM_DEBUG_DRIVER("DDI PHY %d enabled with invalid state, "
2008 "force reprogramming it\n", phy);
Imre Deak47baf2a2016-04-20 20:46:06 +03002009 }
Imre Deakbd480062016-04-01 16:02:44 +03002010
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302011 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
2012 val |= GT_DISPLAY_POWER_ON(phy);
2013 I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
2014
Vandana Kannanb61e7992016-03-31 23:15:54 +05302015 /*
2016 * The PHY registers start out inaccessible and respond to reads with
2017 * all 1s. Eventually they become accessible as they power up, then
2018 * the reserved bit will give the default 0. Poll on the reserved bit
2019 * becoming 0 to find when the PHY is accessible.
2020 * HW team confirmed that the time to reach phypowergood status is
2021 * anywhere between 50 us and 100us.
2022 */
2023 if (wait_for_us(((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
2024 (PHY_RESERVED | PHY_POWER_GOOD)) == PHY_POWER_GOOD), 100)) {
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302025 DRM_ERROR("timeout during PHY%d power on\n", phy);
Vandana Kannanb61e7992016-03-31 23:15:54 +05302026 }
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302027
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302028 /* Program PLL Rcomp code offset */
2029 val = I915_READ(BXT_PORT_CL1CM_DW9(phy));
2030 val &= ~IREF0RC_OFFSET_MASK;
2031 val |= 0xE4 << IREF0RC_OFFSET_SHIFT;
2032 I915_WRITE(BXT_PORT_CL1CM_DW9(phy), val);
2033
2034 val = I915_READ(BXT_PORT_CL1CM_DW10(phy));
2035 val &= ~IREF1RC_OFFSET_MASK;
2036 val |= 0xE4 << IREF1RC_OFFSET_SHIFT;
2037 I915_WRITE(BXT_PORT_CL1CM_DW10(phy), val);
2038
2039 /* Program power gating */
2040 val = I915_READ(BXT_PORT_CL1CM_DW28(phy));
2041 val |= OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN |
2042 SUS_CLK_CONFIG;
2043 I915_WRITE(BXT_PORT_CL1CM_DW28(phy), val);
2044
2045 if (phy == DPIO_PHY0) {
2046 val = I915_READ(BXT_PORT_CL2CM_DW6_BC);
2047 val |= DW6_OLDO_DYN_PWR_DOWN_EN;
2048 I915_WRITE(BXT_PORT_CL2CM_DW6_BC, val);
2049 }
2050
2051 val = I915_READ(BXT_PORT_CL1CM_DW30(phy));
2052 val &= ~OCL2_LDOFUSE_PWR_DIS;
2053 /*
2054 * On PHY1 disable power on the second channel, since no port is
2055 * connected there. On PHY0 both channels have a port, so leave it
2056 * enabled.
2057 * TODO: port C is only connected on BXT-P, so on BXT0/1 we should
2058 * power down the second channel on PHY0 as well.
Imre Deak28ca6932016-04-01 16:02:34 +03002059 *
2060 * FIXME: Clarify programming of the following, the register is
2061 * read-only with bit 6 fixed at 0 at least in stepping A.
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302062 */
2063 if (phy == DPIO_PHY1)
2064 val |= OCL2_LDOFUSE_PWR_DIS;
2065 I915_WRITE(BXT_PORT_CL1CM_DW30(phy), val);
2066
2067 if (phy == DPIO_PHY0) {
2068 uint32_t grc_code;
2069 /*
2070 * PHY0 isn't connected to an RCOMP resistor so copy over
2071 * the corresponding calibrated value from PHY1, and disable
2072 * the automatic calibration on PHY0.
2073 */
Imre Deak324513c2016-06-13 16:44:36 +03002074 val = dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, DPIO_PHY1);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302075 grc_code = val << GRC_CODE_FAST_SHIFT |
2076 val << GRC_CODE_SLOW_SHIFT |
2077 val;
2078 I915_WRITE(BXT_PORT_REF_DW6(DPIO_PHY0), grc_code);
2079
2080 val = I915_READ(BXT_PORT_REF_DW8(DPIO_PHY0));
2081 val |= GRC_DIS | GRC_RDY_OVRD;
2082 I915_WRITE(BXT_PORT_REF_DW8(DPIO_PHY0), val);
2083 }
2084
2085 val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
2086 val |= COMMON_RESET_DIS;
2087 I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
Imre Deake4c49e02016-06-13 16:44:32 +03002088
2089 if (phy == DPIO_PHY1)
Imre Deak324513c2016-06-13 16:44:36 +03002090 bxt_phy_wait_grc_done(dev_priv, DPIO_PHY1);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302091}
2092
Imre Deak9c8d0b82016-06-13 16:44:34 +03002093void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302094{
2095 uint32_t val;
2096
2097 val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
2098 val &= ~COMMON_RESET_DIS;
2099 I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
Imre Deakd7d33fd2016-04-01 16:02:41 +03002100
2101 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
2102 val &= ~GT_DISPLAY_POWER_ON(phy);
2103 I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302104}
2105
Imre Deakadc7f042016-04-04 17:27:10 +03002106static bool __printf(6, 7)
2107__phy_reg_verify_state(struct drm_i915_private *dev_priv, enum dpio_phy phy,
2108 i915_reg_t reg, u32 mask, u32 expected,
2109 const char *reg_fmt, ...)
2110{
2111 struct va_format vaf;
2112 va_list args;
2113 u32 val;
2114
2115 val = I915_READ(reg);
2116 if ((val & mask) == expected)
2117 return true;
2118
2119 va_start(args, reg_fmt);
2120 vaf.fmt = reg_fmt;
2121 vaf.va = &args;
2122
2123 DRM_DEBUG_DRIVER("DDI PHY %d reg %pV [%08x] state mismatch: "
2124 "current %08x, expected %08x (mask %08x)\n",
2125 phy, &vaf, reg.reg, val, (val & ~mask) | expected,
2126 mask);
2127
2128 va_end(args);
2129
2130 return false;
2131}
2132
Imre Deak9c8d0b82016-06-13 16:44:34 +03002133bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
2134 enum dpio_phy phy)
Imre Deakadc7f042016-04-04 17:27:10 +03002135{
Imre Deakadc7f042016-04-04 17:27:10 +03002136 uint32_t mask;
2137 bool ok;
2138
2139#define _CHK(reg, mask, exp, fmt, ...) \
2140 __phy_reg_verify_state(dev_priv, phy, reg, mask, exp, fmt, \
2141 ## __VA_ARGS__)
2142
Imre Deak9c8d0b82016-06-13 16:44:34 +03002143 if (!bxt_ddi_phy_is_enabled(dev_priv, phy))
Imre Deakadc7f042016-04-04 17:27:10 +03002144 return false;
2145
2146 ok = true;
2147
Imre Deakadc7f042016-04-04 17:27:10 +03002148 /* PLL Rcomp code offset */
2149 ok &= _CHK(BXT_PORT_CL1CM_DW9(phy),
2150 IREF0RC_OFFSET_MASK, 0xe4 << IREF0RC_OFFSET_SHIFT,
2151 "BXT_PORT_CL1CM_DW9(%d)", phy);
2152 ok &= _CHK(BXT_PORT_CL1CM_DW10(phy),
2153 IREF1RC_OFFSET_MASK, 0xe4 << IREF1RC_OFFSET_SHIFT,
2154 "BXT_PORT_CL1CM_DW10(%d)", phy);
2155
2156 /* Power gating */
2157 mask = OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN | SUS_CLK_CONFIG;
2158 ok &= _CHK(BXT_PORT_CL1CM_DW28(phy), mask, mask,
2159 "BXT_PORT_CL1CM_DW28(%d)", phy);
2160
2161 if (phy == DPIO_PHY0)
2162 ok &= _CHK(BXT_PORT_CL2CM_DW6_BC,
2163 DW6_OLDO_DYN_PWR_DOWN_EN, DW6_OLDO_DYN_PWR_DOWN_EN,
2164 "BXT_PORT_CL2CM_DW6_BC");
2165
2166 /*
2167 * TODO: Verify BXT_PORT_CL1CM_DW30 bit OCL2_LDOFUSE_PWR_DIS,
2168 * at least on stepping A this bit is read-only and fixed at 0.
2169 */
2170
2171 if (phy == DPIO_PHY0) {
2172 u32 grc_code = dev_priv->bxt_phy_grc;
2173
2174 grc_code = grc_code << GRC_CODE_FAST_SHIFT |
2175 grc_code << GRC_CODE_SLOW_SHIFT |
2176 grc_code;
2177 mask = GRC_CODE_FAST_MASK | GRC_CODE_SLOW_MASK |
2178 GRC_CODE_NOM_MASK;
2179 ok &= _CHK(BXT_PORT_REF_DW6(DPIO_PHY0), mask, grc_code,
2180 "BXT_PORT_REF_DW6(%d)", DPIO_PHY0);
2181
2182 mask = GRC_DIS | GRC_RDY_OVRD;
2183 ok &= _CHK(BXT_PORT_REF_DW8(DPIO_PHY0), mask, mask,
2184 "BXT_PORT_REF_DW8(%d)", DPIO_PHY0);
2185 }
2186
2187 return ok;
2188#undef _CHK
2189}
2190
Imre Deak95a7a2a2016-06-13 16:44:35 +03002191static uint8_t
2192bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002193 uint8_t lane_count)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002194{
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002195 switch (lane_count) {
Imre Deak95a7a2a2016-06-13 16:44:35 +03002196 case 1:
2197 return 0;
2198 case 2:
2199 return BIT(2) | BIT(0);
2200 case 4:
2201 return BIT(3) | BIT(2) | BIT(0);
2202 default:
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002203 MISSING_CASE(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002204
2205 return 0;
2206 }
2207}
2208
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002209static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
2210 struct intel_crtc_state *pipe_config,
2211 struct drm_connector_state *conn_state)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002212{
2213 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2214 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2215 enum port port = dport->port;
2216 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2217 int lane;
2218
2219 for (lane = 0; lane < 4; lane++) {
2220 u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));
2221
2222 /*
2223 * Note that on CHV this flag is called UPAR, but has
2224 * the same function.
2225 */
2226 val &= ~LATENCY_OPTIM;
2227 if (intel_crtc->config->lane_lat_optim_mask & BIT(lane))
2228 val |= LATENCY_OPTIM;
2229
2230 I915_WRITE(BXT_PORT_TX_DW14_LN(port, lane), val);
2231 }
2232}
2233
2234static uint8_t
2235bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder)
2236{
2237 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2238 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2239 enum port port = dport->port;
2240 int lane;
2241 uint8_t mask;
2242
2243 mask = 0;
2244 for (lane = 0; lane < 4; lane++) {
2245 u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));
2246
2247 if (val & LATENCY_OPTIM)
2248 mask |= BIT(lane);
2249 }
2250
2251 return mask;
2252}
2253
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002254void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
Paulo Zanonic19b0662012-10-15 15:51:41 -03002255{
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002256 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2257 struct drm_i915_private *dev_priv =
2258 to_i915(intel_dig_port->base.base.dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002259 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002260 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05302261 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002262
2263 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
2264 val = I915_READ(DDI_BUF_CTL(port));
2265 if (val & DDI_BUF_CTL_ENABLE) {
2266 val &= ~DDI_BUF_CTL_ENABLE;
2267 I915_WRITE(DDI_BUF_CTL(port), val);
2268 wait = true;
2269 }
2270
2271 val = I915_READ(DP_TP_CTL(port));
2272 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2273 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2274 I915_WRITE(DP_TP_CTL(port), val);
2275 POSTING_READ(DP_TP_CTL(port));
2276
2277 if (wait)
2278 intel_wait_ddi_buf_idle(dev_priv, port);
2279 }
2280
Dave Airlie0e32b392014-05-02 14:02:48 +10002281 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03002282 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03002283 if (intel_dp->link_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10002284 val |= DP_TP_CTL_MODE_MST;
2285 else {
2286 val |= DP_TP_CTL_MODE_SST;
2287 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2288 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
2289 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03002290 I915_WRITE(DP_TP_CTL(port), val);
2291 POSTING_READ(DP_TP_CTL(port));
2292
2293 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
2294 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
2295 POSTING_READ(DDI_BUF_CTL(port));
2296
2297 udelay(600);
2298}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002299
Ville Syrjälä6801c182013-09-24 14:24:05 +03002300void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002301 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002302{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002303 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002304 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira0cb09a92015-01-30 12:17:23 +02002305 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002306 struct intel_hdmi *intel_hdmi;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002307 u32 temp, flags = 0;
2308
Jani Nikula4d1de972016-03-18 17:05:42 +02002309 /* XXX: DSI transcoder paranoia */
2310 if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
2311 return;
2312
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002313 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2314 if (temp & TRANS_DDI_PHSYNC)
2315 flags |= DRM_MODE_FLAG_PHSYNC;
2316 else
2317 flags |= DRM_MODE_FLAG_NHSYNC;
2318 if (temp & TRANS_DDI_PVSYNC)
2319 flags |= DRM_MODE_FLAG_PVSYNC;
2320 else
2321 flags |= DRM_MODE_FLAG_NVSYNC;
2322
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002323 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03002324
2325 switch (temp & TRANS_DDI_BPC_MASK) {
2326 case TRANS_DDI_BPC_6:
2327 pipe_config->pipe_bpp = 18;
2328 break;
2329 case TRANS_DDI_BPC_8:
2330 pipe_config->pipe_bpp = 24;
2331 break;
2332 case TRANS_DDI_BPC_10:
2333 pipe_config->pipe_bpp = 30;
2334 break;
2335 case TRANS_DDI_BPC_12:
2336 pipe_config->pipe_bpp = 36;
2337 break;
2338 default:
2339 break;
2340 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002341
2342 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2343 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02002344 pipe_config->has_hdmi_sink = true;
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002345 intel_hdmi = enc_to_intel_hdmi(&encoder->base);
2346
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +02002347 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002348 pipe_config->has_infoframe = true;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002349 /* fall through */
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002350 case TRANS_DDI_MODE_SELECT_DVI:
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002351 pipe_config->lane_count = 4;
2352 break;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002353 case TRANS_DDI_MODE_SELECT_FDI:
2354 break;
2355 case TRANS_DDI_MODE_SELECT_DP_SST:
2356 case TRANS_DDI_MODE_SELECT_DP_MST:
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002357 pipe_config->lane_count =
2358 ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002359 intel_dp_get_m_n(intel_crtc, pipe_config);
2360 break;
2361 default:
2362 break;
2363 }
Daniel Vetter10214422013-11-18 07:38:16 +01002364
Dhinakaran Pandiyanbe754b12016-09-28 23:55:04 -07002365 if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
2366 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
2367 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
2368 pipe_config->has_audio = true;
2369 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002370
Jani Nikula6aa23e62016-03-24 17:50:20 +02002371 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2372 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Daniel Vetter10214422013-11-18 07:38:16 +01002373 /*
2374 * This is a big fat ugly hack.
2375 *
2376 * Some machines in UEFI boot mode provide us a VBT that has 18
2377 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2378 * unknown we fail to light up. Yet the same BIOS boots up with
2379 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2380 * max, not what it tells us to use.
2381 *
2382 * Note: This will still be broken if the eDP panel is not lit
2383 * up by the BIOS, and thus we can't get the mode at module
2384 * load.
2385 */
2386 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002387 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2388 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Daniel Vetter10214422013-11-18 07:38:16 +01002389 }
Jesse Barnes11578552014-01-21 12:42:10 -08002390
Damien Lespiau22606a12014-12-12 14:26:57 +00002391 intel_ddi_clock_get(encoder, pipe_config);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002392
2393 if (IS_BROXTON(dev_priv))
2394 pipe_config->lane_lat_optim_mask =
2395 bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002396}
2397
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002398static bool intel_ddi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002399 struct intel_crtc_state *pipe_config,
2400 struct drm_connector_state *conn_state)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002401{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002402 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002403 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02002404 int port = intel_ddi_get_encoder_port(encoder);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002405 int ret;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002406
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002407 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002408
Daniel Vettereccb1402013-05-22 00:50:22 +02002409 if (port == PORT_A)
2410 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2411
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002412 if (type == INTEL_OUTPUT_HDMI)
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002413 ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002414 else
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002415 ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002416
2417 if (IS_BROXTON(dev_priv) && ret)
2418 pipe_config->lane_lat_optim_mask =
2419 bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002420 pipe_config->lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002421
2422 return ret;
2423
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002424}
2425
2426static const struct drm_encoder_funcs intel_ddi_funcs = {
Imre Deakbf93ba62016-04-18 10:04:21 +03002427 .reset = intel_dp_encoder_reset,
2428 .destroy = intel_dp_encoder_destroy,
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002429};
2430
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002431static struct intel_connector *
2432intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2433{
2434 struct intel_connector *connector;
2435 enum port port = intel_dig_port->port;
2436
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002437 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002438 if (!connector)
2439 return NULL;
2440
2441 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2442 if (!intel_dp_init_connector(intel_dig_port, connector)) {
2443 kfree(connector);
2444 return NULL;
2445 }
2446
2447 return connector;
2448}
2449
2450static struct intel_connector *
2451intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2452{
2453 struct intel_connector *connector;
2454 enum port port = intel_dig_port->port;
2455
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002456 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002457 if (!connector)
2458 return NULL;
2459
2460 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2461 intel_hdmi_init_connector(intel_dig_port, connector);
2462
2463 return connector;
2464}
2465
Jim Bridef1696602016-09-07 15:47:34 -07002466struct intel_shared_dpll *
2467intel_ddi_get_link_dpll(struct intel_dp *intel_dp, int clock)
2468{
2469 struct intel_connector *connector = intel_dp->attached_connector;
2470 struct intel_encoder *encoder = connector->encoder;
2471 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2472 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2473 struct intel_shared_dpll *pll = NULL;
2474 struct intel_shared_dpll_config tmp_pll_config;
2475 enum intel_dpll_id dpll_id;
2476
2477 if (IS_BROXTON(dev_priv)) {
2478 dpll_id = (enum intel_dpll_id)dig_port->port;
2479 /*
2480 * Select the required PLL. This works for platforms where
2481 * there is no shared DPLL.
2482 */
2483 pll = &dev_priv->shared_dplls[dpll_id];
2484 if (WARN_ON(pll->active_mask)) {
2485
2486 DRM_ERROR("Shared DPLL in use. active_mask:%x\n",
2487 pll->active_mask);
2488 return NULL;
2489 }
2490 tmp_pll_config = pll->config;
2491 if (!bxt_ddi_dp_set_dpll_hw_state(clock,
2492 &pll->config.hw_state)) {
2493 DRM_ERROR("Could not setup DPLL\n");
2494 pll->config = tmp_pll_config;
2495 return NULL;
2496 }
Navare, Manasi D2686ebf2016-09-12 18:04:23 -07002497 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Jim Bridef1696602016-09-07 15:47:34 -07002498 pll = skl_find_link_pll(dev_priv, clock);
2499 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2500 pll = hsw_ddi_dp_get_dpll(encoder, clock);
2501 }
2502 return pll;
2503}
2504
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002505void intel_ddi_init(struct drm_device *dev, enum port port)
2506{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002507 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002508 struct intel_digital_port *intel_dig_port;
2509 struct intel_encoder *intel_encoder;
2510 struct drm_encoder *encoder;
Shashank Sharmaff662122016-10-14 19:56:51 +05302511 bool init_hdmi, init_dp, init_lspcon = false;
Ville Syrjälä10e7bec2015-12-08 19:59:37 +02002512 int max_lanes;
2513
2514 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2515 switch (port) {
2516 case PORT_A:
2517 max_lanes = 4;
2518 break;
2519 case PORT_E:
2520 max_lanes = 0;
2521 break;
2522 default:
2523 max_lanes = 4;
2524 break;
2525 }
2526 } else {
2527 switch (port) {
2528 case PORT_A:
2529 max_lanes = 2;
2530 break;
2531 case PORT_E:
2532 max_lanes = 2;
2533 break;
2534 default:
2535 max_lanes = 4;
2536 break;
2537 }
2538 }
Paulo Zanoni311a2092013-09-12 17:12:18 -03002539
2540 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2541 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2542 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
Shashank Sharmaff662122016-10-14 19:56:51 +05302543
2544 if (intel_bios_is_lspcon_present(dev_priv, port)) {
2545 /*
2546 * Lspcon device needs to be driven with DP connector
2547 * with special detection sequence. So make sure DP
2548 * is initialized before lspcon.
2549 */
2550 init_dp = true;
2551 init_lspcon = true;
2552 init_hdmi = false;
2553 DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
2554 }
2555
Paulo Zanoni311a2092013-09-12 17:12:18 -03002556 if (!init_dp && !init_hdmi) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002557 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03002558 port_name(port));
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002559 return;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002560 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002561
Daniel Vetterb14c5672013-09-19 12:18:32 +02002562 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002563 if (!intel_dig_port)
2564 return;
2565
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002566 intel_encoder = &intel_dig_port->base;
2567 encoder = &intel_encoder->base;
2568
2569 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03002570 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002571
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002572 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002573 intel_encoder->enable = intel_enable_ddi;
Imre Deak95a7a2a2016-06-13 16:44:35 +03002574 if (IS_BROXTON(dev_priv))
2575 intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002576 intel_encoder->pre_enable = intel_ddi_pre_enable;
2577 intel_encoder->disable = intel_disable_ddi;
2578 intel_encoder->post_disable = intel_ddi_post_disable;
2579 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002580 intel_encoder->get_config = intel_ddi_get_config;
Imre Deakbf93ba62016-04-18 10:04:21 +03002581 intel_encoder->suspend = intel_dp_encoder_suspend;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002582
2583 intel_dig_port->port = port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07002584 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2585 (DDI_BUF_PORT_REVERSAL |
2586 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002587
Matt Roper6c566dc2015-11-05 14:53:32 -08002588 /*
2589 * Bspec says that DDI_A_4_LANES is the only supported configuration
2590 * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
2591 * wasn't lit up at boot. Force this bit on in our internal
2592 * configuration so that we use the proper lane count for our
2593 * calculations.
2594 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002595 if (IS_BROXTON(dev_priv) && port == PORT_A) {
Matt Roper6c566dc2015-11-05 14:53:32 -08002596 if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
2597 DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
2598 intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
Matt Ropered8d60f2016-01-28 15:09:37 -08002599 max_lanes = 4;
Matt Roper6c566dc2015-11-05 14:53:32 -08002600 }
2601 }
2602
Matt Ropered8d60f2016-01-28 15:09:37 -08002603 intel_dig_port->max_lanes = max_lanes;
2604
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002605 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002606 intel_encoder->port = port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002607 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02002608 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002609
Chris Wilsonf68d6972014-08-04 07:15:09 +01002610 if (init_dp) {
2611 if (!intel_ddi_init_dp_connector(intel_dig_port))
2612 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10002613
Chris Wilsonf68d6972014-08-04 07:15:09 +01002614 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Sonika Jindalcf1d5882015-08-10 10:35:36 +05302615 /*
2616 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
2617 * interrupts to check the external panel connection.
2618 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002619 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) && port == PORT_B)
Sonika Jindalcf1d5882015-08-10 10:35:36 +05302620 dev_priv->hotplug.irq_port[PORT_A] = intel_dig_port;
2621 else
2622 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002623 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002624
Paulo Zanoni311a2092013-09-12 17:12:18 -03002625 /* In theory we don't need the encoder->type check, but leave it just in
2626 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01002627 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2628 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2629 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002630 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01002631
Shashank Sharmaff662122016-10-14 19:56:51 +05302632 if (init_lspcon) {
2633 if (lspcon_init(intel_dig_port))
2634 /* TODO: handle hdmi info frame part */
2635 DRM_DEBUG_KMS("LSPCON init success on port %c\n",
2636 port_name(port));
2637 else
2638 /*
2639 * LSPCON init faied, but DP init was success, so
2640 * lets try to drive as DP++ port.
2641 */
2642 DRM_ERROR("LSPCON init failed on port %c\n",
2643 port_name(port));
2644 }
2645
Chris Wilsonf68d6972014-08-04 07:15:09 +01002646 return;
2647
2648err:
2649 drm_encoder_cleanup(encoder);
2650 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002651}