blob: 06bdc31a828dce2163ca4a8cbd74d9a5cd5e65dd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000028#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31#include <asm/io.h>
32#include <asm/irq.h>
33
Francois Romieu865c6522008-05-11 14:51:00 +020034#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#define MODULENAME "r8169"
36#define PFX MODULENAME ": "
37
françois romieubca03d52011-01-03 15:07:31 +000038#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
39#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000040#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
41#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080042#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080043#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
44#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080045#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080046#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080047#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080048#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000050#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000051#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000052#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
françois romieubca03d52011-01-03 15:07:31 +000053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#ifdef RTL8169_DEBUG
55#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020056 if (!(expr)) { \
57 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070058 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020059 }
Joe Perches06fa7352007-10-18 21:15:00 +020060#define dprintk(fmt, args...) \
61 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#else
63#define assert(expr) do {} while (0)
64#define dprintk(fmt, args...) do {} while (0)
65#endif /* RTL8169_DEBUG */
66
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020067#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070068 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020069
Julien Ducourthial477206a2012-05-09 00:00:06 +020070#define TX_SLOTS_AVAIL(tp) \
71 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
72
73/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
74#define TX_FRAGS_READY_FOR(tp,nr_frags) \
75 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
78 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050079static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Francois Romieu9c14cea2008-07-05 00:21:15 +020081#define MAX_READ_REQUEST_SHIFT 12
Michal Schmidtaee77e42012-09-09 13:55:26 +000082#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
84
85#define R8169_REGS_SIZE 256
86#define R8169_NAPI_WEIGHT 64
87#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000088#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
90#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
91
92#define RTL8169_TX_TIMEOUT (6*HZ)
93#define RTL8169_PHY_TIMEOUT (10*HZ)
94
95/* write/read MMIO register */
96#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
97#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
98#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
99#define RTL_R8(reg) readb (ioaddr + (reg))
100#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +0000101#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200104 RTL_GIGA_MAC_VER_01 = 0,
105 RTL_GIGA_MAC_VER_02,
106 RTL_GIGA_MAC_VER_03,
107 RTL_GIGA_MAC_VER_04,
108 RTL_GIGA_MAC_VER_05,
109 RTL_GIGA_MAC_VER_06,
110 RTL_GIGA_MAC_VER_07,
111 RTL_GIGA_MAC_VER_08,
112 RTL_GIGA_MAC_VER_09,
113 RTL_GIGA_MAC_VER_10,
114 RTL_GIGA_MAC_VER_11,
115 RTL_GIGA_MAC_VER_12,
116 RTL_GIGA_MAC_VER_13,
117 RTL_GIGA_MAC_VER_14,
118 RTL_GIGA_MAC_VER_15,
119 RTL_GIGA_MAC_VER_16,
120 RTL_GIGA_MAC_VER_17,
121 RTL_GIGA_MAC_VER_18,
122 RTL_GIGA_MAC_VER_19,
123 RTL_GIGA_MAC_VER_20,
124 RTL_GIGA_MAC_VER_21,
125 RTL_GIGA_MAC_VER_22,
126 RTL_GIGA_MAC_VER_23,
127 RTL_GIGA_MAC_VER_24,
128 RTL_GIGA_MAC_VER_25,
129 RTL_GIGA_MAC_VER_26,
130 RTL_GIGA_MAC_VER_27,
131 RTL_GIGA_MAC_VER_28,
132 RTL_GIGA_MAC_VER_29,
133 RTL_GIGA_MAC_VER_30,
134 RTL_GIGA_MAC_VER_31,
135 RTL_GIGA_MAC_VER_32,
136 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800137 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800138 RTL_GIGA_MAC_VER_35,
139 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800140 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800141 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800142 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800143 RTL_GIGA_MAC_VER_40,
144 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000145 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000146 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800147 RTL_GIGA_MAC_VER_44,
Francois Romieu85bffe62011-04-27 08:22:39 +0200148 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149};
150
Francois Romieu2b7b4312011-04-18 22:53:24 -0700151enum rtl_tx_desc_version {
152 RTL_TD_0 = 0,
153 RTL_TD_1 = 1,
154};
155
Francois Romieud58d46b2011-05-03 16:38:29 +0200156#define JUMBO_1K ETH_DATA_LEN
157#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
158#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
159#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
160#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
161
162#define _R(NAME,TD,FW,SZ,B) { \
163 .name = NAME, \
164 .txd_version = TD, \
165 .fw_name = FW, \
166 .jumbo_max = SZ, \
167 .jumbo_tx_csum = B \
168}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800170static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700172 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200173 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200174 u16 jumbo_max;
175 bool jumbo_tx_csum;
Francois Romieu85bffe62011-04-27 08:22:39 +0200176} rtl_chip_infos[] = {
177 /* PCI devices. */
178 [RTL_GIGA_MAC_VER_01] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200179 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200180 [RTL_GIGA_MAC_VER_02] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200181 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200182 [RTL_GIGA_MAC_VER_03] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200183 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200184 [RTL_GIGA_MAC_VER_04] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200185 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200186 [RTL_GIGA_MAC_VER_05] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200187 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200188 [RTL_GIGA_MAC_VER_06] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200189 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 /* PCI-E devices. */
191 [RTL_GIGA_MAC_VER_07] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200192 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200193 [RTL_GIGA_MAC_VER_08] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200194 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200195 [RTL_GIGA_MAC_VER_09] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200196 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200197 [RTL_GIGA_MAC_VER_10] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200198 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200199 [RTL_GIGA_MAC_VER_11] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200200 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200201 [RTL_GIGA_MAC_VER_12] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200202 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200203 [RTL_GIGA_MAC_VER_13] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200204 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200205 [RTL_GIGA_MAC_VER_14] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200206 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200207 [RTL_GIGA_MAC_VER_15] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200208 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200209 [RTL_GIGA_MAC_VER_16] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200210 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200211 [RTL_GIGA_MAC_VER_17] =
hayeswangf75761b2014-03-11 15:11:59 +0800212 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200213 [RTL_GIGA_MAC_VER_18] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200214 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200215 [RTL_GIGA_MAC_VER_19] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200216 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200217 [RTL_GIGA_MAC_VER_20] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200218 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200219 [RTL_GIGA_MAC_VER_21] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200220 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200221 [RTL_GIGA_MAC_VER_22] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200222 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200223 [RTL_GIGA_MAC_VER_23] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200224 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_24] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200226 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200227 [RTL_GIGA_MAC_VER_25] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200228 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1,
229 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200230 [RTL_GIGA_MAC_VER_26] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200231 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2,
232 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200233 [RTL_GIGA_MAC_VER_27] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200234 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200235 [RTL_GIGA_MAC_VER_28] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200236 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200237 [RTL_GIGA_MAC_VER_29] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200238 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
239 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200240 [RTL_GIGA_MAC_VER_30] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200241 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
242 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200243 [RTL_GIGA_MAC_VER_31] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200244 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200245 [RTL_GIGA_MAC_VER_32] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200246 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1,
247 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200248 [RTL_GIGA_MAC_VER_33] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200249 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2,
250 JUMBO_9K, false),
Hayes Wang70090422011-07-06 15:58:06 +0800251 [RTL_GIGA_MAC_VER_34] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200252 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
253 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800254 [RTL_GIGA_MAC_VER_35] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200255 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1,
256 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800257 [RTL_GIGA_MAC_VER_36] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200258 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2,
259 JUMBO_9K, false),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800260 [RTL_GIGA_MAC_VER_37] =
261 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1,
262 JUMBO_1K, true),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800263 [RTL_GIGA_MAC_VER_38] =
264 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1,
265 JUMBO_9K, false),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800266 [RTL_GIGA_MAC_VER_39] =
267 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1,
268 JUMBO_1K, true),
Hayes Wangc5583862012-07-02 17:23:22 +0800269 [RTL_GIGA_MAC_VER_40] =
hayeswangbeb330a2013-04-01 22:23:39 +0000270 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2,
Hayes Wangc5583862012-07-02 17:23:22 +0800271 JUMBO_9K, false),
272 [RTL_GIGA_MAC_VER_41] =
273 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K, false),
hayeswang57538c42013-04-01 22:23:40 +0000274 [RTL_GIGA_MAC_VER_42] =
275 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3,
276 JUMBO_9K, false),
hayeswang58152cd2013-04-01 22:23:42 +0000277 [RTL_GIGA_MAC_VER_43] =
278 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2,
279 JUMBO_1K, true),
hayeswang45dd95c2013-07-08 17:09:01 +0800280 [RTL_GIGA_MAC_VER_44] =
281 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2,
282 JUMBO_9K, false),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283};
284#undef _R
285
Francois Romieubcf0bf92006-07-26 23:14:13 +0200286enum cfg_version {
287 RTL_CFG_0 = 0x00,
288 RTL_CFG_1,
289 RTL_CFG_2
290};
291
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000292static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200293 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200294 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200295 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100296 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200297 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200298 { PCI_VENDOR_ID_DLINK, 0x4300,
299 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200300 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000301 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200302 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200303 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
304 { PCI_VENDOR_ID_LINKSYS, 0x1032,
305 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100306 { 0x0001, 0x8168,
307 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 {0,},
309};
310
311MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
312
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000313static int rx_buf_sz = 16383;
David S. Miller4300e8c2010-03-26 10:23:30 -0700314static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200315static struct {
316 u32 msg_enable;
317} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
Francois Romieu07d3f512007-02-21 22:40:46 +0100319enum rtl_registers {
320 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100321 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100322 MAR0 = 8, /* Multicast filter. */
323 CounterAddrLow = 0x10,
324 CounterAddrHigh = 0x14,
325 TxDescStartAddrLow = 0x20,
326 TxDescStartAddrHigh = 0x24,
327 TxHDescStartAddrLow = 0x28,
328 TxHDescStartAddrHigh = 0x2c,
329 FLASH = 0x30,
330 ERSR = 0x36,
331 ChipCmd = 0x37,
332 TxPoll = 0x38,
333 IntrMask = 0x3c,
334 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700335
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800336 TxConfig = 0x40,
337#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
338#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
339
340 RxConfig = 0x44,
341#define RX128_INT_EN (1 << 15) /* 8111c and later */
342#define RX_MULTI_EN (1 << 14) /* 8111c only */
343#define RXCFG_FIFO_SHIFT 13
344 /* No threshold before first PCI xfer */
345#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000346#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800347#define RXCFG_DMA_SHIFT 8
348 /* Unlimited maximum PCI burst. */
349#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700350
Francois Romieu07d3f512007-02-21 22:40:46 +0100351 RxMissed = 0x4c,
352 Cfg9346 = 0x50,
353 Config0 = 0x51,
354 Config1 = 0x52,
355 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200356#define PME_SIGNAL (1 << 5) /* 8168c and later */
357
Francois Romieu07d3f512007-02-21 22:40:46 +0100358 Config3 = 0x54,
359 Config4 = 0x55,
360 Config5 = 0x56,
361 MultiIntr = 0x5c,
362 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100363 PHYstatus = 0x6c,
364 RxMaxSize = 0xda,
365 CPlusCmd = 0xe0,
366 IntrMitigate = 0xe2,
367 RxDescAddrLow = 0xe4,
368 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000369 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
370
371#define NoEarlyTx 0x3f /* Max value : no early transmit. */
372
373 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
374
375#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800376#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000377
Francois Romieu07d3f512007-02-21 22:40:46 +0100378 FuncEvent = 0xf0,
379 FuncEventMask = 0xf4,
380 FuncPresetState = 0xf8,
381 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382};
383
Francois Romieuf162a5d2008-06-01 22:37:49 +0200384enum rtl8110_registers {
385 TBICSR = 0x64,
386 TBI_ANAR = 0x68,
387 TBI_LPAR = 0x6a,
388};
389
390enum rtl8168_8101_registers {
391 CSIDR = 0x64,
392 CSIAR = 0x68,
393#define CSIAR_FLAG 0x80000000
394#define CSIAR_WRITE_CMD 0x80000000
395#define CSIAR_BYTE_ENABLE 0x0f
396#define CSIAR_BYTE_ENABLE_SHIFT 12
397#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800398#define CSIAR_FUNC_CARD 0x00000000
399#define CSIAR_FUNC_SDIO 0x00010000
400#define CSIAR_FUNC_NIC 0x00020000
hayeswang45dd95c2013-07-08 17:09:01 +0800401#define CSIAR_FUNC_NIC2 0x00010000
françois romieu065c27c2011-01-03 15:08:12 +0000402 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200403 EPHYAR = 0x80,
404#define EPHYAR_FLAG 0x80000000
405#define EPHYAR_WRITE_CMD 0x80000000
406#define EPHYAR_REG_MASK 0x1f
407#define EPHYAR_REG_SHIFT 16
408#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800409 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800410#define PFM_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200411 DBG_REG = 0xd1,
412#define FIX_NAK_1 (1 << 4)
413#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800414 TWSI = 0xd2,
415 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800416#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800417#define TX_EMPTY (1 << 5)
418#define RX_EMPTY (1 << 4)
419#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800420#define EN_NDP (1 << 3)
421#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800422#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000423 EFUSEAR = 0xdc,
424#define EFUSEAR_FLAG 0x80000000
425#define EFUSEAR_WRITE_CMD 0x80000000
426#define EFUSEAR_READ_CMD 0x00000000
427#define EFUSEAR_REG_MASK 0x03ff
428#define EFUSEAR_REG_SHIFT 8
429#define EFUSEAR_DATA_MASK 0xff
Francois Romieuf162a5d2008-06-01 22:37:49 +0200430};
431
françois romieuc0e45c12011-01-03 15:08:04 +0000432enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800433 LED_FREQ = 0x1a,
434 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000435 ERIDR = 0x70,
436 ERIAR = 0x74,
437#define ERIAR_FLAG 0x80000000
438#define ERIAR_WRITE_CMD 0x80000000
439#define ERIAR_READ_CMD 0x00000000
440#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000441#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800442#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
443#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
444#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
445#define ERIAR_MASK_SHIFT 12
446#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
447#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800448#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800449#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000450 EPHY_RXER_NUM = 0x7c,
451 OCPDR = 0xb0, /* OCP GPHY access */
452#define OCPDR_WRITE_CMD 0x80000000
453#define OCPDR_READ_CMD 0x00000000
454#define OCPDR_REG_MASK 0x7f
455#define OCPDR_GPHY_REG_SHIFT 16
456#define OCPDR_DATA_MASK 0xffff
457 OCPAR = 0xb4,
458#define OCPAR_FLAG 0x80000000
459#define OCPAR_GPHY_WRITE_CMD 0x8000f060
460#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800461 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000462 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
463 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200464#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800465#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800466#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800467#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800468#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000469};
470
Francois Romieu07d3f512007-02-21 22:40:46 +0100471enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100473 SYSErr = 0x8000,
474 PCSTimeout = 0x4000,
475 SWInt = 0x0100,
476 TxDescUnavail = 0x0080,
477 RxFIFOOver = 0x0040,
478 LinkChg = 0x0020,
479 RxOverflow = 0x0010,
480 TxErr = 0x0008,
481 TxOK = 0x0004,
482 RxErr = 0x0002,
483 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400486 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200487 RxFOVF = (1 << 23),
488 RxRWT = (1 << 22),
489 RxRES = (1 << 21),
490 RxRUNT = (1 << 20),
491 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800494 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100495 CmdReset = 0x10,
496 CmdRxEnb = 0x08,
497 CmdTxEnb = 0x04,
498 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Francois Romieu275391a2007-02-23 23:50:28 +0100500 /* TXPoll register p.5 */
501 HPQ = 0x80, /* Poll cmd on the high prio queue */
502 NPQ = 0x40, /* Poll cmd on the low prio queue */
503 FSWInt = 0x01, /* Forced software interrupt */
504
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100506 Cfg9346_Lock = 0x00,
507 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
509 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100510 AcceptErr = 0x20,
511 AcceptRunt = 0x10,
512 AcceptBroadcast = 0x08,
513 AcceptMulticast = 0x04,
514 AcceptMyPhys = 0x02,
515 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200516#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 /* TxConfigBits */
519 TxInterFrameGapShift = 24,
520 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
521
Francois Romieu5d06a992006-02-23 00:47:58 +0100522 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200523 LEDS1 = (1 << 7),
524 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200525 Speed_down = (1 << 4),
526 MEMMAP = (1 << 3),
527 IOMAP = (1 << 2),
528 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100529 PMEnable = (1 << 0), /* Power Management Enable */
530
Francois Romieu6dccd162007-02-13 23:38:05 +0100531 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000532 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000533 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100534 PCI_Clock_66MHz = 0x01,
535 PCI_Clock_33MHz = 0x00,
536
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100537 /* Config3 register p.25 */
538 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
539 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200540 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800541 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200542 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100543
Francois Romieud58d46b2011-05-03 16:38:29 +0200544 /* Config4 register */
545 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
546
Francois Romieu5d06a992006-02-23 00:47:58 +0100547 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100548 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
549 MWF = (1 << 5), /* Accept Multicast wakeup frame */
550 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200551 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100552 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100553 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000554 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100555
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 /* TBICSR p.28 */
557 TBIReset = 0x80000000,
558 TBILoopback = 0x40000000,
559 TBINwEnable = 0x20000000,
560 TBINwRestart = 0x10000000,
561 TBILinkOk = 0x02000000,
562 TBINwComplete = 0x01000000,
563
564 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200565 EnableBist = (1 << 15), // 8168 8101
566 Mac_dbgo_oe = (1 << 14), // 8168 8101
567 Normal_mode = (1 << 13), // unused
568 Force_half_dup = (1 << 12), // 8168 8101
569 Force_rxflow_en = (1 << 11), // 8168 8101
570 Force_txflow_en = (1 << 10), // 8168 8101
571 Cxpl_dbg_sel = (1 << 9), // 8168 8101
572 ASF = (1 << 8), // 8168 8101
573 PktCntrDisable = (1 << 7), // 8168 8101
574 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 RxVlan = (1 << 6),
576 RxChkSum = (1 << 5),
577 PCIDAC = (1 << 4),
578 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100579 INTT_0 = 0x0000, // 8168
580 INTT_1 = 0x0001, // 8168
581 INTT_2 = 0x0002, // 8168
582 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
584 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100585 TBI_Enable = 0x80,
586 TxFlowCtrl = 0x40,
587 RxFlowCtrl = 0x20,
588 _1000bpsF = 0x10,
589 _100bps = 0x08,
590 _10bps = 0x04,
591 LinkStatus = 0x02,
592 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100595 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200596
597 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100598 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599};
600
Francois Romieu2b7b4312011-04-18 22:53:24 -0700601enum rtl_desc_bit {
602 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
604 RingEnd = (1 << 30), /* End of descriptor ring */
605 FirstFrag = (1 << 29), /* First segment of a packet */
606 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700607};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Francois Romieu2b7b4312011-04-18 22:53:24 -0700609/* Generic case. */
610enum rtl_tx_desc_bit {
611 /* First doubleword. */
612 TD_LSO = (1 << 27), /* Large Send Offload */
613#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Francois Romieu2b7b4312011-04-18 22:53:24 -0700615 /* Second doubleword. */
616 TxVlanTag = (1 << 17), /* Add VLAN tag */
617};
618
619/* 8169, 8168b and 810x except 8102e. */
620enum rtl_tx_desc_bit_0 {
621 /* First doubleword. */
622#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
623 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
624 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
625 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
626};
627
628/* 8102e, 8168c and beyond. */
629enum rtl_tx_desc_bit_1 {
630 /* Second doubleword. */
631#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
632 TD1_IP_CS = (1 << 29), /* Calculate IP checksum */
633 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
634 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
635};
636
637static const struct rtl_tx_desc_info {
638 struct {
639 u32 udp;
640 u32 tcp;
641 } checksum;
642 u16 mss_shift;
643 u16 opts_offset;
644} tx_desc_info [] = {
645 [RTL_TD_0] = {
646 .checksum = {
647 .udp = TD0_IP_CS | TD0_UDP_CS,
648 .tcp = TD0_IP_CS | TD0_TCP_CS
649 },
650 .mss_shift = TD0_MSS_SHIFT,
651 .opts_offset = 0
652 },
653 [RTL_TD_1] = {
654 .checksum = {
655 .udp = TD1_IP_CS | TD1_UDP_CS,
656 .tcp = TD1_IP_CS | TD1_TCP_CS
657 },
658 .mss_shift = TD1_MSS_SHIFT,
659 .opts_offset = 1
660 }
661};
662
663enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 /* Rx private */
665 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
666 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
667
668#define RxProtoUDP (PID1)
669#define RxProtoTCP (PID0)
670#define RxProtoIP (PID1 | PID0)
671#define RxProtoMask RxProtoIP
672
673 IPFail = (1 << 16), /* IP checksum failed */
674 UDPFail = (1 << 15), /* UDP/IP checksum failed */
675 TCPFail = (1 << 14), /* TCP/IP checksum failed */
676 RxVlanTag = (1 << 16), /* VLAN tag available */
677};
678
679#define RsvdMask 0x3fffc000
680
681struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200682 __le32 opts1;
683 __le32 opts2;
684 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685};
686
687struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200688 __le32 opts1;
689 __le32 opts2;
690 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691};
692
693struct ring_info {
694 struct sk_buff *skb;
695 u32 len;
696 u8 __pad[sizeof(void *) - sizeof(u32)];
697};
698
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200699enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200700 RTL_FEATURE_WOL = (1 << 0),
701 RTL_FEATURE_MSI = (1 << 1),
702 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200703};
704
Ivan Vecera355423d2009-02-06 21:49:57 -0800705struct rtl8169_counters {
706 __le64 tx_packets;
707 __le64 rx_packets;
708 __le64 tx_errors;
709 __le32 rx_errors;
710 __le16 rx_missed;
711 __le16 align_errors;
712 __le32 tx_one_collision;
713 __le32 tx_multi_collision;
714 __le64 rx_unicast;
715 __le64 rx_broadcast;
716 __le32 rx_multicast;
717 __le16 tx_aborted;
718 __le16 tx_underun;
719};
720
Francois Romieuda78dbf2012-01-26 14:18:23 +0100721enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100722 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100723 RTL_FLAG_TASK_SLOW_PENDING,
724 RTL_FLAG_TASK_RESET_PENDING,
725 RTL_FLAG_TASK_PHY_PENDING,
726 RTL_FLAG_MAX
727};
728
Junchang Wang8027aa22012-03-04 23:30:32 +0100729struct rtl8169_stats {
730 u64 packets;
731 u64 bytes;
732 struct u64_stats_sync syncp;
733};
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735struct rtl8169_private {
736 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200737 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000738 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700739 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200740 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700741 u16 txd_version;
742 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
744 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100746 struct rtl8169_stats rx_stats;
747 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
749 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
750 dma_addr_t TxPhyAddr;
751 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000752 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 struct timer_list timer;
755 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100756
757 u16 event_slow;
françois romieuc0e45c12011-01-03 15:08:04 +0000758
759 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200760 void (*write)(struct rtl8169_private *, int, int);
761 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000762 } mdio_ops;
763
françois romieu065c27c2011-01-03 15:08:12 +0000764 struct pll_power_ops {
765 void (*down)(struct rtl8169_private *);
766 void (*up)(struct rtl8169_private *);
767 } pll_power_ops;
768
Francois Romieud58d46b2011-05-03 16:38:29 +0200769 struct jumbo_ops {
770 void (*enable)(struct rtl8169_private *);
771 void (*disable)(struct rtl8169_private *);
772 } jumbo_ops;
773
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800774 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200775 void (*write)(struct rtl8169_private *, int, int);
776 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800777 } csi_ops;
778
Oliver Neukum54405cd2011-01-06 21:55:13 +0100779 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Francois Romieuccdffb92008-07-26 14:26:06 +0200780 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
françois romieu4da19632011-01-03 15:07:55 +0000781 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100782 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000783 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800785 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100786
787 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100788 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
789 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100790 struct work_struct work;
791 } wk;
792
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200793 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200794
795 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800796 struct rtl8169_counters counters;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000797 u32 saved_wolopts;
David S. Miller8decf862011-09-22 03:23:13 -0400798 u32 opts1_mask;
françois romieuf1e02ed2011-01-13 13:07:53 +0000799
Francois Romieub6ffd972011-06-17 17:00:05 +0200800 struct rtl_fw {
801 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200802
803#define RTL_VER_SIZE 32
804
805 char version[RTL_VER_SIZE];
806
807 struct rtl_fw_phy_action {
808 __le32 *code;
809 size_t size;
810 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200811 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300812#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800813
814 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815};
816
Ralf Baechle979b6c12005-06-13 14:30:40 -0700817MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700820MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200821module_param_named(debug, debug.msg_enable, int, 0);
822MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823MODULE_LICENSE("GPL");
824MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000825MODULE_FIRMWARE(FIRMWARE_8168D_1);
826MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000827MODULE_FIRMWARE(FIRMWARE_8168E_1);
828MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400829MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800830MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800831MODULE_FIRMWARE(FIRMWARE_8168F_1);
832MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800833MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800834MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800835MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800836MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000837MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000838MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000839MODULE_FIRMWARE(FIRMWARE_8168G_3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Francois Romieuda78dbf2012-01-26 14:18:23 +0100841static void rtl_lock_work(struct rtl8169_private *tp)
842{
843 mutex_lock(&tp->wk.mutex);
844}
845
846static void rtl_unlock_work(struct rtl8169_private *tp)
847{
848 mutex_unlock(&tp->wk.mutex);
849}
850
Francois Romieud58d46b2011-05-03 16:38:29 +0200851static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
852{
Jiang Liu7d7903b2012-07-24 17:20:16 +0800853 pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
854 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200855}
856
Francois Romieuffc46952012-07-06 14:19:23 +0200857struct rtl_cond {
858 bool (*check)(struct rtl8169_private *);
859 const char *msg;
860};
861
862static void rtl_udelay(unsigned int d)
863{
864 udelay(d);
865}
866
867static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
868 void (*delay)(unsigned int), unsigned int d, int n,
869 bool high)
870{
871 int i;
872
873 for (i = 0; i < n; i++) {
874 delay(d);
875 if (c->check(tp) == high)
876 return true;
877 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200878 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
879 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200880 return false;
881}
882
883static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
884 const struct rtl_cond *c,
885 unsigned int d, int n)
886{
887 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
888}
889
890static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
891 const struct rtl_cond *c,
892 unsigned int d, int n)
893{
894 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
895}
896
897static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
898 const struct rtl_cond *c,
899 unsigned int d, int n)
900{
901 return rtl_loop_wait(tp, c, msleep, d, n, true);
902}
903
904static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
905 const struct rtl_cond *c,
906 unsigned int d, int n)
907{
908 return rtl_loop_wait(tp, c, msleep, d, n, false);
909}
910
911#define DECLARE_RTL_COND(name) \
912static bool name ## _check(struct rtl8169_private *); \
913 \
914static const struct rtl_cond name = { \
915 .check = name ## _check, \
916 .msg = #name \
917}; \
918 \
919static bool name ## _check(struct rtl8169_private *tp)
920
921DECLARE_RTL_COND(rtl_ocpar_cond)
922{
923 void __iomem *ioaddr = tp->mmio_addr;
924
925 return RTL_R32(OCPAR) & OCPAR_FLAG;
926}
927
françois romieub646d902011-01-03 15:08:21 +0000928static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
929{
930 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000931
932 RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Francois Romieuffc46952012-07-06 14:19:23 +0200933
934 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
935 RTL_R32(OCPDR) : ~0;
françois romieub646d902011-01-03 15:08:21 +0000936}
937
938static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
939{
940 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000941
942 RTL_W32(OCPDR, data);
943 RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Francois Romieuffc46952012-07-06 14:19:23 +0200944
945 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
946}
947
948DECLARE_RTL_COND(rtl_eriar_cond)
949{
950 void __iomem *ioaddr = tp->mmio_addr;
951
952 return RTL_R32(ERIAR) & ERIAR_FLAG;
françois romieub646d902011-01-03 15:08:21 +0000953}
954
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800955static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
françois romieub646d902011-01-03 15:08:21 +0000956{
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800957 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000958
959 RTL_W8(ERIDR, cmd);
960 RTL_W32(ERIAR, 0x800010e8);
961 msleep(2);
Francois Romieuffc46952012-07-06 14:19:23 +0200962
963 if (!rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 5))
964 return;
françois romieub646d902011-01-03 15:08:21 +0000965
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800966 ocp_write(tp, 0x1, 0x30, 0x00000001);
françois romieub646d902011-01-03 15:08:21 +0000967}
968
969#define OOB_CMD_RESET 0x00
970#define OOB_CMD_DRIVER_START 0x05
971#define OOB_CMD_DRIVER_STOP 0x06
972
Francois Romieucecb5fd2011-04-01 10:21:07 +0200973static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
974{
975 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
976}
977
Francois Romieuffc46952012-07-06 14:19:23 +0200978DECLARE_RTL_COND(rtl_ocp_read_cond)
françois romieub646d902011-01-03 15:08:21 +0000979{
Francois Romieucecb5fd2011-04-01 10:21:07 +0200980 u16 reg;
françois romieub646d902011-01-03 15:08:21 +0000981
Francois Romieucecb5fd2011-04-01 10:21:07 +0200982 reg = rtl8168_get_ocp_reg(tp);
hayeswang4804b3b2011-03-21 01:50:29 +0000983
Francois Romieuffc46952012-07-06 14:19:23 +0200984 return ocp_read(tp, 0x0f, reg) & 0x00000800;
985}
986
987static void rtl8168_driver_start(struct rtl8169_private *tp)
988{
989 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
990
991 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
françois romieub646d902011-01-03 15:08:21 +0000992}
993
994static void rtl8168_driver_stop(struct rtl8169_private *tp)
995{
françois romieub646d902011-01-03 15:08:21 +0000996 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
997
Francois Romieuffc46952012-07-06 14:19:23 +0200998 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
françois romieub646d902011-01-03 15:08:21 +0000999}
1000
hayeswang4804b3b2011-03-21 01:50:29 +00001001static int r8168dp_check_dash(struct rtl8169_private *tp)
1002{
Francois Romieucecb5fd2011-04-01 10:21:07 +02001003 u16 reg = rtl8168_get_ocp_reg(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00001004
Francois Romieucecb5fd2011-04-01 10:21:07 +02001005 return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
hayeswang4804b3b2011-03-21 01:50:29 +00001006}
françois romieub646d902011-01-03 15:08:21 +00001007
Hayes Wangc5583862012-07-02 17:23:22 +08001008static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
1009{
1010 if (reg & 0xffff0001) {
1011 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
1012 return true;
1013 }
1014 return false;
1015}
1016
1017DECLARE_RTL_COND(rtl_ocp_gphy_cond)
1018{
1019 void __iomem *ioaddr = tp->mmio_addr;
1020
1021 return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
1022}
1023
1024static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1025{
1026 void __iomem *ioaddr = tp->mmio_addr;
1027
1028 if (rtl_ocp_reg_failure(tp, reg))
1029 return;
1030
1031 RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
1032
1033 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
1034}
1035
1036static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
1037{
1038 void __iomem *ioaddr = tp->mmio_addr;
1039
1040 if (rtl_ocp_reg_failure(tp, reg))
1041 return 0;
1042
1043 RTL_W32(GPHY_OCP, reg << 15);
1044
1045 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
1046 (RTL_R32(GPHY_OCP) & 0xffff) : ~0;
1047}
1048
Hayes Wangc5583862012-07-02 17:23:22 +08001049static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1050{
1051 void __iomem *ioaddr = tp->mmio_addr;
1052
1053 if (rtl_ocp_reg_failure(tp, reg))
1054 return;
1055
1056 RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +08001057}
1058
1059static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
1060{
1061 void __iomem *ioaddr = tp->mmio_addr;
1062
1063 if (rtl_ocp_reg_failure(tp, reg))
1064 return 0;
1065
1066 RTL_W32(OCPDR, reg << 15);
1067
Hayes Wang3a83ad12012-07-11 20:31:56 +08001068 return RTL_R32(OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +08001069}
1070
1071#define OCP_STD_PHY_BASE 0xa400
1072
1073static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1074{
1075 if (reg == 0x1f) {
1076 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1077 return;
1078 }
1079
1080 if (tp->ocp_base != OCP_STD_PHY_BASE)
1081 reg -= 0x10;
1082
1083 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1084}
1085
1086static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1087{
1088 if (tp->ocp_base != OCP_STD_PHY_BASE)
1089 reg -= 0x10;
1090
1091 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1092}
1093
hayeswangeee37862013-04-01 22:23:38 +00001094static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
1095{
1096 if (reg == 0x1f) {
1097 tp->ocp_base = value << 4;
1098 return;
1099 }
1100
1101 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
1102}
1103
1104static int mac_mcu_read(struct rtl8169_private *tp, int reg)
1105{
1106 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
1107}
1108
Francois Romieuffc46952012-07-06 14:19:23 +02001109DECLARE_RTL_COND(rtl_phyar_cond)
1110{
1111 void __iomem *ioaddr = tp->mmio_addr;
1112
1113 return RTL_R32(PHYAR) & 0x80000000;
1114}
1115
Francois Romieu24192212012-07-06 20:19:42 +02001116static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
Francois Romieu24192212012-07-06 20:19:42 +02001118 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Francois Romieu24192212012-07-06 20:19:42 +02001120 RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
Francois Romieuffc46952012-07-06 14:19:23 +02001122 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001123 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001124 * According to hardware specs a 20us delay is required after write
1125 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001126 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001127 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128}
1129
Francois Romieu24192212012-07-06 20:19:42 +02001130static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131{
Francois Romieu24192212012-07-06 20:19:42 +02001132 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieuffc46952012-07-06 14:19:23 +02001133 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
Francois Romieu24192212012-07-06 20:19:42 +02001135 RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Francois Romieuffc46952012-07-06 14:19:23 +02001137 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1138 RTL_R32(PHYAR) & 0xffff : ~0;
1139
Timo Teräs81a95f02010-06-09 17:31:48 -07001140 /*
1141 * According to hardware specs a 20us delay is required after read
1142 * complete indication, but before sending next command.
1143 */
1144 udelay(20);
1145
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 return value;
1147}
1148
Francois Romieu24192212012-07-06 20:19:42 +02001149static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001150{
Francois Romieu24192212012-07-06 20:19:42 +02001151 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001152
Francois Romieu24192212012-07-06 20:19:42 +02001153 RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
françois romieuc0e45c12011-01-03 15:08:04 +00001154 RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
1155 RTL_W32(EPHY_RXER_NUM, 0);
1156
Francois Romieuffc46952012-07-06 14:19:23 +02001157 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001158}
1159
Francois Romieu24192212012-07-06 20:19:42 +02001160static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001161{
Francois Romieu24192212012-07-06 20:19:42 +02001162 r8168dp_1_mdio_access(tp, reg,
1163 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001164}
1165
Francois Romieu24192212012-07-06 20:19:42 +02001166static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001167{
Francois Romieu24192212012-07-06 20:19:42 +02001168 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001169
Francois Romieu24192212012-07-06 20:19:42 +02001170 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001171
1172 mdelay(1);
1173 RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
1174 RTL_W32(EPHY_RXER_NUM, 0);
1175
Francois Romieuffc46952012-07-06 14:19:23 +02001176 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1177 RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001178}
1179
françois romieue6de30d2011-01-03 15:08:37 +00001180#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1181
1182static void r8168dp_2_mdio_start(void __iomem *ioaddr)
1183{
1184 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
1185}
1186
1187static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
1188{
1189 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
1190}
1191
Francois Romieu24192212012-07-06 20:19:42 +02001192static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001193{
Francois Romieu24192212012-07-06 20:19:42 +02001194 void __iomem *ioaddr = tp->mmio_addr;
1195
françois romieue6de30d2011-01-03 15:08:37 +00001196 r8168dp_2_mdio_start(ioaddr);
1197
Francois Romieu24192212012-07-06 20:19:42 +02001198 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001199
1200 r8168dp_2_mdio_stop(ioaddr);
1201}
1202
Francois Romieu24192212012-07-06 20:19:42 +02001203static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001204{
Francois Romieu24192212012-07-06 20:19:42 +02001205 void __iomem *ioaddr = tp->mmio_addr;
françois romieue6de30d2011-01-03 15:08:37 +00001206 int value;
1207
1208 r8168dp_2_mdio_start(ioaddr);
1209
Francois Romieu24192212012-07-06 20:19:42 +02001210 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001211
1212 r8168dp_2_mdio_stop(ioaddr);
1213
1214 return value;
1215}
1216
françois romieu4da19632011-01-03 15:07:55 +00001217static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001218{
Francois Romieu24192212012-07-06 20:19:42 +02001219 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001220}
1221
françois romieu4da19632011-01-03 15:07:55 +00001222static int rtl_readphy(struct rtl8169_private *tp, int location)
1223{
Francois Romieu24192212012-07-06 20:19:42 +02001224 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001225}
1226
1227static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1228{
1229 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1230}
1231
1232static void rtl_w1w0_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001233{
1234 int val;
1235
françois romieu4da19632011-01-03 15:07:55 +00001236 val = rtl_readphy(tp, reg_addr);
1237 rtl_writephy(tp, reg_addr, (val | p) & ~m);
françois romieudaf9df62009-10-07 12:44:20 +00001238}
1239
Francois Romieuccdffb92008-07-26 14:26:06 +02001240static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1241 int val)
1242{
1243 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001244
françois romieu4da19632011-01-03 15:07:55 +00001245 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001246}
1247
1248static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1249{
1250 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001251
françois romieu4da19632011-01-03 15:07:55 +00001252 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001253}
1254
Francois Romieuffc46952012-07-06 14:19:23 +02001255DECLARE_RTL_COND(rtl_ephyar_cond)
1256{
1257 void __iomem *ioaddr = tp->mmio_addr;
1258
1259 return RTL_R32(EPHYAR) & EPHYAR_FLAG;
1260}
1261
Francois Romieufdf6fc02012-07-06 22:40:38 +02001262static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001263{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001264 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001265
1266 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1267 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1268
Francois Romieuffc46952012-07-06 14:19:23 +02001269 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1270
1271 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001272}
1273
Francois Romieufdf6fc02012-07-06 22:40:38 +02001274static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001275{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001276 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001277
1278 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1279
Francois Romieuffc46952012-07-06 14:19:23 +02001280 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1281 RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001282}
1283
Francois Romieufdf6fc02012-07-06 22:40:38 +02001284static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1285 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001286{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001287 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001288
1289 BUG_ON((addr & 3) || (mask == 0));
1290 RTL_W32(ERIDR, val);
1291 RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
1292
Francois Romieuffc46952012-07-06 14:19:23 +02001293 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001294}
1295
Francois Romieufdf6fc02012-07-06 22:40:38 +02001296static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001297{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001298 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001299
1300 RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
1301
Francois Romieuffc46952012-07-06 14:19:23 +02001302 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1303 RTL_R32(ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001304}
1305
Francois Romieufdf6fc02012-07-06 22:40:38 +02001306static void rtl_w1w0_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1307 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001308{
1309 u32 val;
1310
Francois Romieufdf6fc02012-07-06 22:40:38 +02001311 val = rtl_eri_read(tp, addr, type);
1312 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001313}
1314
françois romieuc28aa382011-08-02 03:53:43 +00001315struct exgmac_reg {
1316 u16 addr;
1317 u16 mask;
1318 u32 val;
1319};
1320
Francois Romieufdf6fc02012-07-06 22:40:38 +02001321static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001322 const struct exgmac_reg *r, int len)
1323{
1324 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001325 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001326 r++;
1327 }
1328}
1329
Francois Romieuffc46952012-07-06 14:19:23 +02001330DECLARE_RTL_COND(rtl_efusear_cond)
1331{
1332 void __iomem *ioaddr = tp->mmio_addr;
1333
1334 return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
1335}
1336
Francois Romieufdf6fc02012-07-06 22:40:38 +02001337static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001338{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001339 void __iomem *ioaddr = tp->mmio_addr;
françois romieudaf9df62009-10-07 12:44:20 +00001340
1341 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1342
Francois Romieuffc46952012-07-06 14:19:23 +02001343 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1344 RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001345}
1346
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001347static u16 rtl_get_events(struct rtl8169_private *tp)
1348{
1349 void __iomem *ioaddr = tp->mmio_addr;
1350
1351 return RTL_R16(IntrStatus);
1352}
1353
1354static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1355{
1356 void __iomem *ioaddr = tp->mmio_addr;
1357
1358 RTL_W16(IntrStatus, bits);
1359 mmiowb();
1360}
1361
1362static void rtl_irq_disable(struct rtl8169_private *tp)
1363{
1364 void __iomem *ioaddr = tp->mmio_addr;
1365
1366 RTL_W16(IntrMask, 0);
1367 mmiowb();
1368}
1369
Francois Romieu3e990ff2012-01-26 12:50:01 +01001370static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1371{
1372 void __iomem *ioaddr = tp->mmio_addr;
1373
1374 RTL_W16(IntrMask, bits);
1375}
1376
Francois Romieuda78dbf2012-01-26 14:18:23 +01001377#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1378#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1379#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1380
1381static void rtl_irq_enable_all(struct rtl8169_private *tp)
1382{
1383 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1384}
1385
françois romieu811fd302011-12-04 20:30:45 +00001386static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387{
françois romieu811fd302011-12-04 20:30:45 +00001388 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001390 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001391 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
françois romieu811fd302011-12-04 20:30:45 +00001392 RTL_R8(ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393}
1394
françois romieu4da19632011-01-03 15:07:55 +00001395static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396{
françois romieu4da19632011-01-03 15:07:55 +00001397 void __iomem *ioaddr = tp->mmio_addr;
1398
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 return RTL_R32(TBICSR) & TBIReset;
1400}
1401
françois romieu4da19632011-01-03 15:07:55 +00001402static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403{
françois romieu4da19632011-01-03 15:07:55 +00001404 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405}
1406
1407static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
1408{
1409 return RTL_R32(TBICSR) & TBILinkOk;
1410}
1411
1412static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
1413{
1414 return RTL_R8(PHYstatus) & LinkStatus;
1415}
1416
françois romieu4da19632011-01-03 15:07:55 +00001417static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418{
françois romieu4da19632011-01-03 15:07:55 +00001419 void __iomem *ioaddr = tp->mmio_addr;
1420
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
1422}
1423
françois romieu4da19632011-01-03 15:07:55 +00001424static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425{
1426 unsigned int val;
1427
françois romieu4da19632011-01-03 15:07:55 +00001428 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1429 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430}
1431
Hayes Wang70090422011-07-06 15:58:06 +08001432static void rtl_link_chg_patch(struct rtl8169_private *tp)
1433{
1434 void __iomem *ioaddr = tp->mmio_addr;
1435 struct net_device *dev = tp->dev;
1436
1437 if (!netif_running(dev))
1438 return;
1439
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001440 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1441 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Hayes Wang70090422011-07-06 15:58:06 +08001442 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001443 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1444 ERIAR_EXGMAC);
1445 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1446 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001447 } else if (RTL_R8(PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001448 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1449 ERIAR_EXGMAC);
1450 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1451 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001452 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001453 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1454 ERIAR_EXGMAC);
1455 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1456 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001457 }
1458 /* Reset packet filter */
Francois Romieufdf6fc02012-07-06 22:40:38 +02001459 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001460 ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02001461 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001462 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001463 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1464 tp->mac_version == RTL_GIGA_MAC_VER_36) {
1465 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001466 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1467 ERIAR_EXGMAC);
1468 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1469 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001470 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001471 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1472 ERIAR_EXGMAC);
1473 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1474 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001475 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001476 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1477 if (RTL_R8(PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001478 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1479 ERIAR_EXGMAC);
1480 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1481 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001482 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001483 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1484 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001485 }
Hayes Wang70090422011-07-06 15:58:06 +08001486 }
1487}
1488
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001489static void __rtl8169_check_link_status(struct net_device *dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001490 struct rtl8169_private *tp,
1491 void __iomem *ioaddr, bool pm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 if (tp->link_ok(ioaddr)) {
Hayes Wang70090422011-07-06 15:58:06 +08001494 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001495 /* This is to cancel a scheduled suspend if there's one. */
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001496 if (pm)
1497 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001499 if (net_ratelimit())
1500 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001501 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001503 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001504 if (pm)
hayeswang10953db2011-11-07 20:44:37 +00001505 pm_schedule_suspend(&tp->pci_dev->dev, 5000);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001506 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507}
1508
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001509static void rtl8169_check_link_status(struct net_device *dev,
1510 struct rtl8169_private *tp,
1511 void __iomem *ioaddr)
1512{
1513 __rtl8169_check_link_status(dev, tp, ioaddr, false);
1514}
1515
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001516#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1517
1518static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1519{
1520 void __iomem *ioaddr = tp->mmio_addr;
1521 u8 options;
1522 u32 wolopts = 0;
1523
1524 options = RTL_R8(Config1);
1525 if (!(options & PMEnable))
1526 return 0;
1527
1528 options = RTL_R8(Config3);
1529 if (options & LinkUp)
1530 wolopts |= WAKE_PHY;
1531 if (options & MagicPacket)
1532 wolopts |= WAKE_MAGIC;
1533
1534 options = RTL_R8(Config5);
1535 if (options & UWF)
1536 wolopts |= WAKE_UCAST;
1537 if (options & BWF)
1538 wolopts |= WAKE_BCAST;
1539 if (options & MWF)
1540 wolopts |= WAKE_MCAST;
1541
1542 return wolopts;
1543}
1544
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001545static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1546{
1547 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001548
Francois Romieuda78dbf2012-01-26 14:18:23 +01001549 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001550
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001551 wol->supported = WAKE_ANY;
1552 wol->wolopts = __rtl8169_get_wol(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001553
Francois Romieuda78dbf2012-01-26 14:18:23 +01001554 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001555}
1556
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001557static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001558{
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001559 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001560 unsigned int i;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001561 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001562 u32 opt;
1563 u16 reg;
1564 u8 mask;
1565 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001566 { WAKE_PHY, Config3, LinkUp },
1567 { WAKE_MAGIC, Config3, MagicPacket },
1568 { WAKE_UCAST, Config5, UWF },
1569 { WAKE_BCAST, Config5, BWF },
1570 { WAKE_MCAST, Config5, MWF },
1571 { WAKE_ANY, Config5, LanWake }
1572 };
Francois Romieu851e6022012-04-17 11:10:11 +02001573 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001574
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001575 RTL_W8(Cfg9346, Cfg9346_Unlock);
1576
1577 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
Francois Romieu851e6022012-04-17 11:10:11 +02001578 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001579 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001580 options |= cfg[i].mask;
1581 RTL_W8(cfg[i].reg, options);
1582 }
1583
Francois Romieu851e6022012-04-17 11:10:11 +02001584 switch (tp->mac_version) {
1585 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1586 options = RTL_R8(Config1) & ~PMEnable;
1587 if (wolopts)
1588 options |= PMEnable;
1589 RTL_W8(Config1, options);
1590 break;
1591 default:
Francois Romieud387b422012-04-17 11:12:01 +02001592 options = RTL_R8(Config2) & ~PME_SIGNAL;
1593 if (wolopts)
1594 options |= PME_SIGNAL;
1595 RTL_W8(Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001596 break;
1597 }
1598
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001599 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001600}
1601
1602static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1603{
1604 struct rtl8169_private *tp = netdev_priv(dev);
1605
Francois Romieuda78dbf2012-01-26 14:18:23 +01001606 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001607
Francois Romieuf23e7fd2007-10-04 22:36:14 +02001608 if (wol->wolopts)
1609 tp->features |= RTL_FEATURE_WOL;
1610 else
1611 tp->features &= ~RTL_FEATURE_WOL;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001612 __rtl8169_set_wol(tp, wol->wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001613
1614 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001615
françois romieuea809072010-11-08 13:23:58 +00001616 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
1617
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001618 return 0;
1619}
1620
Francois Romieu31bd2042011-04-26 18:58:59 +02001621static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1622{
Francois Romieu85bffe62011-04-27 08:22:39 +02001623 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001624}
1625
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626static void rtl8169_get_drvinfo(struct net_device *dev,
1627 struct ethtool_drvinfo *info)
1628{
1629 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001630 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
Rick Jones68aad782011-11-07 13:29:27 +00001632 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1633 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1634 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001635 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001636 if (!IS_ERR_OR_NULL(rtl_fw))
1637 strlcpy(info->fw_version, rtl_fw->version,
1638 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639}
1640
1641static int rtl8169_get_regs_len(struct net_device *dev)
1642{
1643 return R8169_REGS_SIZE;
1644}
1645
1646static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001647 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648{
1649 struct rtl8169_private *tp = netdev_priv(dev);
1650 void __iomem *ioaddr = tp->mmio_addr;
1651 int ret = 0;
1652 u32 reg;
1653
1654 reg = RTL_R32(TBICSR);
1655 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1656 (duplex == DUPLEX_FULL)) {
1657 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
1658 } else if (autoneg == AUTONEG_ENABLE)
1659 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
1660 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001661 netif_warn(tp, link, dev,
1662 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 ret = -EOPNOTSUPP;
1664 }
1665
1666 return ret;
1667}
1668
1669static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001670 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671{
1672 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001673 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001674 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
Hayes Wang716b50a2011-02-22 17:26:18 +08001676 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
1678 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001679 int auto_nego;
1680
françois romieu4da19632011-01-03 15:07:55 +00001681 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001682 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1683 ADVERTISE_100HALF | ADVERTISE_100FULL);
1684
1685 if (adv & ADVERTISED_10baseT_Half)
1686 auto_nego |= ADVERTISE_10HALF;
1687 if (adv & ADVERTISED_10baseT_Full)
1688 auto_nego |= ADVERTISE_10FULL;
1689 if (adv & ADVERTISED_100baseT_Half)
1690 auto_nego |= ADVERTISE_100HALF;
1691 if (adv & ADVERTISED_100baseT_Full)
1692 auto_nego |= ADVERTISE_100FULL;
1693
françois romieu3577aa12009-05-19 10:46:48 +00001694 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1695
françois romieu4da19632011-01-03 15:07:55 +00001696 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001697 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1698
1699 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001700 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001701 if (adv & ADVERTISED_1000baseT_Half)
1702 giga_ctrl |= ADVERTISE_1000HALF;
1703 if (adv & ADVERTISED_1000baseT_Full)
1704 giga_ctrl |= ADVERTISE_1000FULL;
1705 } else if (adv & (ADVERTISED_1000baseT_Half |
1706 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001707 netif_info(tp, link, dev,
1708 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001709 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001710 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
françois romieu3577aa12009-05-19 10:46:48 +00001712 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001713
françois romieu4da19632011-01-03 15:07:55 +00001714 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1715 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001716 } else {
1717 giga_ctrl = 0;
1718
1719 if (speed == SPEED_10)
1720 bmcr = 0;
1721 else if (speed == SPEED_100)
1722 bmcr = BMCR_SPEED100;
1723 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001724 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001725
1726 if (duplex == DUPLEX_FULL)
1727 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001728 }
1729
françois romieu4da19632011-01-03 15:07:55 +00001730 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001731
Francois Romieucecb5fd2011-04-01 10:21:07 +02001732 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1733 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001734 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001735 rtl_writephy(tp, 0x17, 0x2138);
1736 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001737 } else {
françois romieu4da19632011-01-03 15:07:55 +00001738 rtl_writephy(tp, 0x17, 0x2108);
1739 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001740 }
1741 }
1742
Oliver Neukum54405cd2011-01-06 21:55:13 +01001743 rc = 0;
1744out:
1745 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746}
1747
1748static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001749 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750{
1751 struct rtl8169_private *tp = netdev_priv(dev);
1752 int ret;
1753
Oliver Neukum54405cd2011-01-06 21:55:13 +01001754 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01001755 if (ret < 0)
1756 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Francois Romieu4876cc12011-03-11 21:07:11 +01001758 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
1759 (advertising & ADVERTISED_1000baseT_Full)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01001761 }
1762out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 return ret;
1764}
1765
1766static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1767{
1768 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 int ret;
1770
Francois Romieu4876cc12011-03-11 21:07:11 +01001771 del_timer_sync(&tp->timer);
1772
Francois Romieuda78dbf2012-01-26 14:18:23 +01001773 rtl_lock_work(tp);
Francois Romieucecb5fd2011-04-01 10:21:07 +02001774 ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
David Decotigny25db0332011-04-27 18:32:39 +00001775 cmd->duplex, cmd->advertising);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001776 rtl_unlock_work(tp);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 return ret;
1779}
1780
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001781static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1782 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783{
Francois Romieud58d46b2011-05-03 16:38:29 +02001784 struct rtl8169_private *tp = netdev_priv(dev);
1785
Francois Romieu2b7b4312011-04-18 22:53:24 -07001786 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001787 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
Francois Romieud58d46b2011-05-03 16:38:29 +02001789 if (dev->mtu > JUMBO_1K &&
1790 !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
1791 features &= ~NETIF_F_IP_CSUM;
1792
Michał Mirosław350fb322011-04-08 06:35:56 +00001793 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794}
1795
Francois Romieuda78dbf2012-01-26 14:18:23 +01001796static void __rtl8169_set_features(struct net_device *dev,
1797 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798{
1799 struct rtl8169_private *tp = netdev_priv(dev);
Ben Greear6bbe0212012-02-10 15:04:33 +00001800 netdev_features_t changed = features ^ dev->features;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001801 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Patrick McHardyf6469682013-04-19 02:04:27 +00001803 if (!(changed & (NETIF_F_RXALL | NETIF_F_RXCSUM |
1804 NETIF_F_HW_VLAN_CTAG_RX)))
Ben Greear6bbe0212012-02-10 15:04:33 +00001805 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Patrick McHardyf6469682013-04-19 02:04:27 +00001807 if (changed & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX)) {
Ben Greear6bbe0212012-02-10 15:04:33 +00001808 if (features & NETIF_F_RXCSUM)
1809 tp->cp_cmd |= RxChkSum;
1810 else
1811 tp->cp_cmd &= ~RxChkSum;
Michał Mirosław350fb322011-04-08 06:35:56 +00001812
Patrick McHardyf6469682013-04-19 02:04:27 +00001813 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
Ben Greear6bbe0212012-02-10 15:04:33 +00001814 tp->cp_cmd |= RxVlan;
1815 else
1816 tp->cp_cmd &= ~RxVlan;
1817
1818 RTL_W16(CPlusCmd, tp->cp_cmd);
1819 RTL_R16(CPlusCmd);
1820 }
1821 if (changed & NETIF_F_RXALL) {
1822 int tmp = (RTL_R32(RxConfig) & ~(AcceptErr | AcceptRunt));
1823 if (features & NETIF_F_RXALL)
1824 tmp |= (AcceptErr | AcceptRunt);
1825 RTL_W32(RxConfig, tmp);
1826 }
Francois Romieuda78dbf2012-01-26 14:18:23 +01001827}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
Francois Romieuda78dbf2012-01-26 14:18:23 +01001829static int rtl8169_set_features(struct net_device *dev,
1830 netdev_features_t features)
1831{
1832 struct rtl8169_private *tp = netdev_priv(dev);
1833
1834 rtl_lock_work(tp);
1835 __rtl8169_set_features(dev, features);
1836 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
1838 return 0;
1839}
1840
Francois Romieuda78dbf2012-01-26 14:18:23 +01001841
Kirill Smelkov810f4892012-11-10 21:11:02 +04001842static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843{
Jesse Grosseab6d182010-10-20 13:56:03 +00001844 return (vlan_tx_tag_present(skb)) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1846}
1847
Francois Romieu7a8fc772011-03-01 17:18:33 +01001848static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
1850 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851
Francois Romieu7a8fc772011-03-01 17:18:33 +01001852 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001853 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854}
1855
Francois Romieuccdffb92008-07-26 14:26:06 +02001856static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857{
1858 struct rtl8169_private *tp = netdev_priv(dev);
1859 void __iomem *ioaddr = tp->mmio_addr;
1860 u32 status;
1861
1862 cmd->supported =
1863 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1864 cmd->port = PORT_FIBRE;
1865 cmd->transceiver = XCVR_INTERNAL;
1866
1867 status = RTL_R32(TBICSR);
1868 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1869 cmd->autoneg = !!(status & TBINwEnable);
1870
David Decotigny70739492011-04-27 18:32:40 +00001871 ethtool_cmd_speed_set(cmd, SPEED_1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001873
1874 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875}
1876
Francois Romieuccdffb92008-07-26 14:26:06 +02001877static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878{
1879 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Francois Romieuccdffb92008-07-26 14:26:06 +02001881 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882}
1883
1884static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1885{
1886 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001887 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888
Francois Romieuda78dbf2012-01-26 14:18:23 +01001889 rtl_lock_work(tp);
Francois Romieuccdffb92008-07-26 14:26:06 +02001890 rc = tp->get_settings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001891 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Francois Romieuccdffb92008-07-26 14:26:06 +02001893 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894}
1895
1896static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1897 void *p)
1898{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001899 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001900 u32 __iomem *data = tp->mmio_addr;
1901 u32 *dw = p;
1902 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Francois Romieuda78dbf2012-01-26 14:18:23 +01001904 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001905 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1906 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001907 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908}
1909
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001910static u32 rtl8169_get_msglevel(struct net_device *dev)
1911{
1912 struct rtl8169_private *tp = netdev_priv(dev);
1913
1914 return tp->msg_enable;
1915}
1916
1917static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1918{
1919 struct rtl8169_private *tp = netdev_priv(dev);
1920
1921 tp->msg_enable = value;
1922}
1923
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001924static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1925 "tx_packets",
1926 "rx_packets",
1927 "tx_errors",
1928 "rx_errors",
1929 "rx_missed",
1930 "align_errors",
1931 "tx_single_collisions",
1932 "tx_multi_collisions",
1933 "unicast",
1934 "broadcast",
1935 "multicast",
1936 "tx_aborted",
1937 "tx_underrun",
1938};
1939
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001940static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001941{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001942 switch (sset) {
1943 case ETH_SS_STATS:
1944 return ARRAY_SIZE(rtl8169_gstrings);
1945 default:
1946 return -EOPNOTSUPP;
1947 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001948}
1949
Francois Romieuffc46952012-07-06 14:19:23 +02001950DECLARE_RTL_COND(rtl_counters_cond)
1951{
1952 void __iomem *ioaddr = tp->mmio_addr;
1953
1954 return RTL_R32(CounterAddrLow) & CounterDump;
1955}
1956
Ivan Vecera355423d2009-02-06 21:49:57 -08001957static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001958{
1959 struct rtl8169_private *tp = netdev_priv(dev);
1960 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieucecb5fd2011-04-01 10:21:07 +02001961 struct device *d = &tp->pci_dev->dev;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001962 struct rtl8169_counters *counters;
1963 dma_addr_t paddr;
1964 u32 cmd;
1965
Ivan Vecera355423d2009-02-06 21:49:57 -08001966 /*
1967 * Some chips are unable to dump tally counters when the receiver
1968 * is disabled.
1969 */
1970 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1971 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001972
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001973 counters = dma_alloc_coherent(d, sizeof(*counters), &paddr, GFP_KERNEL);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001974 if (!counters)
1975 return;
1976
1977 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001978 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001979 RTL_W32(CounterAddrLow, cmd);
1980 RTL_W32(CounterAddrLow, cmd | CounterDump);
1981
Francois Romieuffc46952012-07-06 14:19:23 +02001982 if (rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000))
1983 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001984
1985 RTL_W32(CounterAddrLow, 0);
1986 RTL_W32(CounterAddrHigh, 0);
1987
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001988 dma_free_coherent(d, sizeof(*counters), counters, paddr);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001989}
1990
Ivan Vecera355423d2009-02-06 21:49:57 -08001991static void rtl8169_get_ethtool_stats(struct net_device *dev,
1992 struct ethtool_stats *stats, u64 *data)
1993{
1994 struct rtl8169_private *tp = netdev_priv(dev);
1995
1996 ASSERT_RTNL();
1997
1998 rtl8169_update_counters(dev);
1999
2000 data[0] = le64_to_cpu(tp->counters.tx_packets);
2001 data[1] = le64_to_cpu(tp->counters.rx_packets);
2002 data[2] = le64_to_cpu(tp->counters.tx_errors);
2003 data[3] = le32_to_cpu(tp->counters.rx_errors);
2004 data[4] = le16_to_cpu(tp->counters.rx_missed);
2005 data[5] = le16_to_cpu(tp->counters.align_errors);
2006 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
2007 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
2008 data[8] = le64_to_cpu(tp->counters.rx_unicast);
2009 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
2010 data[10] = le32_to_cpu(tp->counters.rx_multicast);
2011 data[11] = le16_to_cpu(tp->counters.tx_aborted);
2012 data[12] = le16_to_cpu(tp->counters.tx_underun);
2013}
2014
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002015static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2016{
2017 switch(stringset) {
2018 case ETH_SS_STATS:
2019 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
2020 break;
2021 }
2022}
2023
Jeff Garzik7282d492006-09-13 14:30:00 -04002024static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 .get_drvinfo = rtl8169_get_drvinfo,
2026 .get_regs_len = rtl8169_get_regs_len,
2027 .get_link = ethtool_op_get_link,
2028 .get_settings = rtl8169_get_settings,
2029 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002030 .get_msglevel = rtl8169_get_msglevel,
2031 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002033 .get_wol = rtl8169_get_wol,
2034 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002035 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002036 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002037 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002038 .get_ts_info = ethtool_op_get_ts_info,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039};
2040
Francois Romieu07d3f512007-02-21 22:40:46 +01002041static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Francois Romieu5d320a22011-05-08 17:47:36 +02002042 struct net_device *dev, u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043{
Francois Romieu5d320a22011-05-08 17:47:36 +02002044 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002045 /*
2046 * The driver currently handles the 8168Bf and the 8168Be identically
2047 * but they can be identified more specifically through the test below
2048 * if needed:
2049 *
2050 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002051 *
2052 * Same thing for the 8101Eb and the 8101Ec:
2053 *
2054 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002055 */
Francois Romieu37441002011-06-17 22:58:54 +02002056 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002058 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 int mac_version;
2060 } mac_info[] = {
Hayes Wangc5583862012-07-02 17:23:22 +08002061 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002062 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002063 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002064 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2065 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2066
Hayes Wangc2218922011-09-06 16:55:18 +08002067 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002068 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002069 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2070 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2071
hayeswang01dc7fe2011-03-21 01:50:28 +00002072 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002073 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002074 { 0x7cf00000, 0x2c200000, RTL_GIGA_MAC_VER_33 },
2075 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2076 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2077
Francois Romieu5b538df2008-07-20 16:22:45 +02002078 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002079 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
2080 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002081 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002082
françois romieue6de30d2011-01-03 15:08:37 +00002083 /* 8168DP family. */
2084 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2085 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002086 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002087
Francois Romieuef808d52008-06-29 13:10:54 +02002088 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07002089 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02002090 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002091 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002092 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002093 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2094 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002095 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02002096 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02002097 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002098
2099 /* 8168B family. */
2100 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
2101 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
2102 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2103 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2104
2105 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002106 { 0x7cf00000, 0x44900000, RTL_GIGA_MAC_VER_39 },
2107 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002108 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
hayeswang36a0e6c2011-03-21 01:50:30 +00002109 { 0x7cf00000, 0x40b00000, RTL_GIGA_MAC_VER_30 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002110 { 0x7cf00000, 0x40a00000, RTL_GIGA_MAC_VER_30 },
2111 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2112 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002113 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
2114 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
2115 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2116 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2117 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2118 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002119 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002120 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002121 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002122 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2123 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002124 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2125 /* FIXME: where did these entries come from ? -- FR */
2126 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2127 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2128
2129 /* 8110 family. */
2130 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2131 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2132 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2133 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2134 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2135 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2136
Jean Delvaref21b75e2009-05-26 20:54:48 -07002137 /* Catch-all */
2138 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002139 };
2140 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 u32 reg;
2142
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002143 reg = RTL_R32(TxConfig);
2144 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 p++;
2146 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002147
2148 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2149 netif_notice(tp, probe, dev,
2150 "unknown MAC, using family default\n");
2151 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002152 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2153 tp->mac_version = tp->mii.supports_gmii ?
2154 RTL_GIGA_MAC_VER_42 :
2155 RTL_GIGA_MAC_VER_43;
Francois Romieu5d320a22011-05-08 17:47:36 +02002156 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157}
2158
2159static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2160{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002161 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162}
2163
Francois Romieu867763c2007-08-17 18:21:58 +02002164struct phy_reg {
2165 u16 reg;
2166 u16 val;
2167};
2168
françois romieu4da19632011-01-03 15:07:55 +00002169static void rtl_writephy_batch(struct rtl8169_private *tp,
2170 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002171{
2172 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002173 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002174 regs++;
2175 }
2176}
2177
françois romieubca03d52011-01-03 15:07:31 +00002178#define PHY_READ 0x00000000
2179#define PHY_DATA_OR 0x10000000
2180#define PHY_DATA_AND 0x20000000
2181#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002182#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002183#define PHY_CLEAR_READCOUNT 0x70000000
2184#define PHY_WRITE 0x80000000
2185#define PHY_READCOUNT_EQ_SKIP 0x90000000
2186#define PHY_COMP_EQ_SKIPN 0xa0000000
2187#define PHY_COMP_NEQ_SKIPN 0xb0000000
2188#define PHY_WRITE_PREVIOUS 0xc0000000
2189#define PHY_SKIPN 0xd0000000
2190#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002191
Hayes Wang960aee62011-06-18 11:37:48 +02002192struct fw_info {
2193 u32 magic;
2194 char version[RTL_VER_SIZE];
2195 __le32 fw_start;
2196 __le32 fw_len;
2197 u8 chksum;
2198} __packed;
2199
Francois Romieu1c361ef2011-06-17 17:16:24 +02002200#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2201
2202static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002203{
Francois Romieub6ffd972011-06-17 17:00:05 +02002204 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002205 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002206 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2207 char *version = rtl_fw->version;
2208 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002209
Francois Romieu1c361ef2011-06-17 17:16:24 +02002210 if (fw->size < FW_OPCODE_SIZE)
2211 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002212
2213 if (!fw_info->magic) {
2214 size_t i, size, start;
2215 u8 checksum = 0;
2216
2217 if (fw->size < sizeof(*fw_info))
2218 goto out;
2219
2220 for (i = 0; i < fw->size; i++)
2221 checksum += fw->data[i];
2222 if (checksum != 0)
2223 goto out;
2224
2225 start = le32_to_cpu(fw_info->fw_start);
2226 if (start > fw->size)
2227 goto out;
2228
2229 size = le32_to_cpu(fw_info->fw_len);
2230 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2231 goto out;
2232
2233 memcpy(version, fw_info->version, RTL_VER_SIZE);
2234
2235 pa->code = (__le32 *)(fw->data + start);
2236 pa->size = size;
2237 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002238 if (fw->size % FW_OPCODE_SIZE)
2239 goto out;
2240
2241 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2242
2243 pa->code = (__le32 *)fw->data;
2244 pa->size = fw->size / FW_OPCODE_SIZE;
2245 }
2246 version[RTL_VER_SIZE - 1] = 0;
2247
2248 rc = true;
2249out:
2250 return rc;
2251}
2252
Francois Romieufd112f22011-06-18 00:10:29 +02002253static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2254 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002255{
Francois Romieufd112f22011-06-18 00:10:29 +02002256 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002257 size_t index;
2258
Francois Romieu1c361ef2011-06-17 17:16:24 +02002259 for (index = 0; index < pa->size; index++) {
2260 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002261 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002262
hayeswang42b82dc2011-01-10 02:07:25 +00002263 switch(action & 0xf0000000) {
2264 case PHY_READ:
2265 case PHY_DATA_OR:
2266 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002267 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002268 case PHY_CLEAR_READCOUNT:
2269 case PHY_WRITE:
2270 case PHY_WRITE_PREVIOUS:
2271 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002272 break;
2273
hayeswang42b82dc2011-01-10 02:07:25 +00002274 case PHY_BJMPN:
2275 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002276 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002277 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002278 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002279 }
2280 break;
2281 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002282 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002283 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002284 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002285 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002286 }
2287 break;
2288 case PHY_COMP_EQ_SKIPN:
2289 case PHY_COMP_NEQ_SKIPN:
2290 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002291 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002292 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002293 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002294 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002295 }
2296 break;
2297
hayeswang42b82dc2011-01-10 02:07:25 +00002298 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002299 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002300 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002301 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002302 }
2303 }
Francois Romieufd112f22011-06-18 00:10:29 +02002304 rc = true;
2305out:
2306 return rc;
2307}
françois romieubca03d52011-01-03 15:07:31 +00002308
Francois Romieufd112f22011-06-18 00:10:29 +02002309static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2310{
2311 struct net_device *dev = tp->dev;
2312 int rc = -EINVAL;
2313
2314 if (!rtl_fw_format_ok(tp, rtl_fw)) {
2315 netif_err(tp, ifup, dev, "invalid firwmare\n");
2316 goto out;
2317 }
2318
2319 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2320 rc = 0;
2321out:
2322 return rc;
2323}
2324
2325static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2326{
2327 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002328 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002329 u32 predata, count;
2330 size_t index;
2331
2332 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002333 org.write = ops->write;
2334 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002335
Francois Romieu1c361ef2011-06-17 17:16:24 +02002336 for (index = 0; index < pa->size; ) {
2337 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002338 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002339 u32 regno = (action & 0x0fff0000) >> 16;
2340
2341 if (!action)
2342 break;
françois romieubca03d52011-01-03 15:07:31 +00002343
2344 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002345 case PHY_READ:
2346 predata = rtl_readphy(tp, regno);
2347 count++;
2348 index++;
françois romieubca03d52011-01-03 15:07:31 +00002349 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002350 case PHY_DATA_OR:
2351 predata |= data;
2352 index++;
2353 break;
2354 case PHY_DATA_AND:
2355 predata &= data;
2356 index++;
2357 break;
2358 case PHY_BJMPN:
2359 index -= regno;
2360 break;
hayeswangeee37862013-04-01 22:23:38 +00002361 case PHY_MDIO_CHG:
2362 if (data == 0) {
2363 ops->write = org.write;
2364 ops->read = org.read;
2365 } else if (data == 1) {
2366 ops->write = mac_mcu_write;
2367 ops->read = mac_mcu_read;
2368 }
2369
hayeswang42b82dc2011-01-10 02:07:25 +00002370 index++;
2371 break;
2372 case PHY_CLEAR_READCOUNT:
2373 count = 0;
2374 index++;
2375 break;
2376 case PHY_WRITE:
2377 rtl_writephy(tp, regno, data);
2378 index++;
2379 break;
2380 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002381 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002382 break;
2383 case PHY_COMP_EQ_SKIPN:
2384 if (predata == data)
2385 index += regno;
2386 index++;
2387 break;
2388 case PHY_COMP_NEQ_SKIPN:
2389 if (predata != data)
2390 index += regno;
2391 index++;
2392 break;
2393 case PHY_WRITE_PREVIOUS:
2394 rtl_writephy(tp, regno, predata);
2395 index++;
2396 break;
2397 case PHY_SKIPN:
2398 index += regno + 1;
2399 break;
2400 case PHY_DELAY_MS:
2401 mdelay(data);
2402 index++;
2403 break;
2404
françois romieubca03d52011-01-03 15:07:31 +00002405 default:
2406 BUG();
2407 }
2408 }
hayeswangeee37862013-04-01 22:23:38 +00002409
2410 ops->write = org.write;
2411 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002412}
2413
françois romieuf1e02ed2011-01-13 13:07:53 +00002414static void rtl_release_firmware(struct rtl8169_private *tp)
2415{
Francois Romieub6ffd972011-06-17 17:00:05 +02002416 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2417 release_firmware(tp->rtl_fw->fw);
2418 kfree(tp->rtl_fw);
2419 }
2420 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002421}
2422
François Romieu953a12c2011-04-24 17:38:48 +02002423static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002424{
Francois Romieub6ffd972011-06-17 17:00:05 +02002425 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002426
2427 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002428 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002429 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002430}
2431
2432static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2433{
2434 if (rtl_readphy(tp, reg) != val)
2435 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2436 else
2437 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002438}
2439
françois romieu4da19632011-01-03 15:07:55 +00002440static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002442 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002443 { 0x1f, 0x0001 },
2444 { 0x06, 0x006e },
2445 { 0x08, 0x0708 },
2446 { 0x15, 0x4000 },
2447 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448
françois romieu0b9b5712009-08-10 19:44:56 +00002449 { 0x1f, 0x0001 },
2450 { 0x03, 0x00a1 },
2451 { 0x02, 0x0008 },
2452 { 0x01, 0x0120 },
2453 { 0x00, 0x1000 },
2454 { 0x04, 0x0800 },
2455 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456
françois romieu0b9b5712009-08-10 19:44:56 +00002457 { 0x03, 0xff41 },
2458 { 0x02, 0xdf60 },
2459 { 0x01, 0x0140 },
2460 { 0x00, 0x0077 },
2461 { 0x04, 0x7800 },
2462 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463
françois romieu0b9b5712009-08-10 19:44:56 +00002464 { 0x03, 0x802f },
2465 { 0x02, 0x4f02 },
2466 { 0x01, 0x0409 },
2467 { 0x00, 0xf0f9 },
2468 { 0x04, 0x9800 },
2469 { 0x04, 0x9000 },
2470
2471 { 0x03, 0xdf01 },
2472 { 0x02, 0xdf20 },
2473 { 0x01, 0xff95 },
2474 { 0x00, 0xba00 },
2475 { 0x04, 0xa800 },
2476 { 0x04, 0xa000 },
2477
2478 { 0x03, 0xff41 },
2479 { 0x02, 0xdf20 },
2480 { 0x01, 0x0140 },
2481 { 0x00, 0x00bb },
2482 { 0x04, 0xb800 },
2483 { 0x04, 0xb000 },
2484
2485 { 0x03, 0xdf41 },
2486 { 0x02, 0xdc60 },
2487 { 0x01, 0x6340 },
2488 { 0x00, 0x007d },
2489 { 0x04, 0xd800 },
2490 { 0x04, 0xd000 },
2491
2492 { 0x03, 0xdf01 },
2493 { 0x02, 0xdf20 },
2494 { 0x01, 0x100a },
2495 { 0x00, 0xa0ff },
2496 { 0x04, 0xf800 },
2497 { 0x04, 0xf000 },
2498
2499 { 0x1f, 0x0000 },
2500 { 0x0b, 0x0000 },
2501 { 0x00, 0x9200 }
2502 };
2503
françois romieu4da19632011-01-03 15:07:55 +00002504 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505}
2506
françois romieu4da19632011-01-03 15:07:55 +00002507static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002508{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002509 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002510 { 0x1f, 0x0002 },
2511 { 0x01, 0x90d0 },
2512 { 0x1f, 0x0000 }
2513 };
2514
françois romieu4da19632011-01-03 15:07:55 +00002515 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002516}
2517
françois romieu4da19632011-01-03 15:07:55 +00002518static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002519{
2520 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002521
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002522 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2523 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002524 return;
2525
françois romieu4da19632011-01-03 15:07:55 +00002526 rtl_writephy(tp, 0x1f, 0x0001);
2527 rtl_writephy(tp, 0x10, 0xf01b);
2528 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002529}
2530
françois romieu4da19632011-01-03 15:07:55 +00002531static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002532{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002533 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002534 { 0x1f, 0x0001 },
2535 { 0x04, 0x0000 },
2536 { 0x03, 0x00a1 },
2537 { 0x02, 0x0008 },
2538 { 0x01, 0x0120 },
2539 { 0x00, 0x1000 },
2540 { 0x04, 0x0800 },
2541 { 0x04, 0x9000 },
2542 { 0x03, 0x802f },
2543 { 0x02, 0x4f02 },
2544 { 0x01, 0x0409 },
2545 { 0x00, 0xf099 },
2546 { 0x04, 0x9800 },
2547 { 0x04, 0xa000 },
2548 { 0x03, 0xdf01 },
2549 { 0x02, 0xdf20 },
2550 { 0x01, 0xff95 },
2551 { 0x00, 0xba00 },
2552 { 0x04, 0xa800 },
2553 { 0x04, 0xf000 },
2554 { 0x03, 0xdf01 },
2555 { 0x02, 0xdf20 },
2556 { 0x01, 0x101a },
2557 { 0x00, 0xa0ff },
2558 { 0x04, 0xf800 },
2559 { 0x04, 0x0000 },
2560 { 0x1f, 0x0000 },
2561
2562 { 0x1f, 0x0001 },
2563 { 0x10, 0xf41b },
2564 { 0x14, 0xfb54 },
2565 { 0x18, 0xf5c7 },
2566 { 0x1f, 0x0000 },
2567
2568 { 0x1f, 0x0001 },
2569 { 0x17, 0x0cc0 },
2570 { 0x1f, 0x0000 }
2571 };
2572
françois romieu4da19632011-01-03 15:07:55 +00002573 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002574
françois romieu4da19632011-01-03 15:07:55 +00002575 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002576}
2577
françois romieu4da19632011-01-03 15:07:55 +00002578static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002579{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002580 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002581 { 0x1f, 0x0001 },
2582 { 0x04, 0x0000 },
2583 { 0x03, 0x00a1 },
2584 { 0x02, 0x0008 },
2585 { 0x01, 0x0120 },
2586 { 0x00, 0x1000 },
2587 { 0x04, 0x0800 },
2588 { 0x04, 0x9000 },
2589 { 0x03, 0x802f },
2590 { 0x02, 0x4f02 },
2591 { 0x01, 0x0409 },
2592 { 0x00, 0xf099 },
2593 { 0x04, 0x9800 },
2594 { 0x04, 0xa000 },
2595 { 0x03, 0xdf01 },
2596 { 0x02, 0xdf20 },
2597 { 0x01, 0xff95 },
2598 { 0x00, 0xba00 },
2599 { 0x04, 0xa800 },
2600 { 0x04, 0xf000 },
2601 { 0x03, 0xdf01 },
2602 { 0x02, 0xdf20 },
2603 { 0x01, 0x101a },
2604 { 0x00, 0xa0ff },
2605 { 0x04, 0xf800 },
2606 { 0x04, 0x0000 },
2607 { 0x1f, 0x0000 },
2608
2609 { 0x1f, 0x0001 },
2610 { 0x0b, 0x8480 },
2611 { 0x1f, 0x0000 },
2612
2613 { 0x1f, 0x0001 },
2614 { 0x18, 0x67c7 },
2615 { 0x04, 0x2000 },
2616 { 0x03, 0x002f },
2617 { 0x02, 0x4360 },
2618 { 0x01, 0x0109 },
2619 { 0x00, 0x3022 },
2620 { 0x04, 0x2800 },
2621 { 0x1f, 0x0000 },
2622
2623 { 0x1f, 0x0001 },
2624 { 0x17, 0x0cc0 },
2625 { 0x1f, 0x0000 }
2626 };
2627
françois romieu4da19632011-01-03 15:07:55 +00002628 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002629}
2630
françois romieu4da19632011-01-03 15:07:55 +00002631static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002632{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002633 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002634 { 0x10, 0xf41b },
2635 { 0x1f, 0x0000 }
2636 };
2637
françois romieu4da19632011-01-03 15:07:55 +00002638 rtl_writephy(tp, 0x1f, 0x0001);
2639 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002640
françois romieu4da19632011-01-03 15:07:55 +00002641 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002642}
2643
françois romieu4da19632011-01-03 15:07:55 +00002644static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002645{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002646 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002647 { 0x1f, 0x0001 },
2648 { 0x10, 0xf41b },
2649 { 0x1f, 0x0000 }
2650 };
2651
françois romieu4da19632011-01-03 15:07:55 +00002652 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002653}
2654
françois romieu4da19632011-01-03 15:07:55 +00002655static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002656{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002657 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002658 { 0x1f, 0x0000 },
2659 { 0x1d, 0x0f00 },
2660 { 0x1f, 0x0002 },
2661 { 0x0c, 0x1ec8 },
2662 { 0x1f, 0x0000 }
2663 };
2664
françois romieu4da19632011-01-03 15:07:55 +00002665 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002666}
2667
françois romieu4da19632011-01-03 15:07:55 +00002668static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002669{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002670 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002671 { 0x1f, 0x0001 },
2672 { 0x1d, 0x3d98 },
2673 { 0x1f, 0x0000 }
2674 };
2675
françois romieu4da19632011-01-03 15:07:55 +00002676 rtl_writephy(tp, 0x1f, 0x0000);
2677 rtl_patchphy(tp, 0x14, 1 << 5);
2678 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002679
françois romieu4da19632011-01-03 15:07:55 +00002680 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002681}
2682
françois romieu4da19632011-01-03 15:07:55 +00002683static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002684{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002685 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002686 { 0x1f, 0x0001 },
2687 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002688 { 0x1f, 0x0002 },
2689 { 0x00, 0x88d4 },
2690 { 0x01, 0x82b1 },
2691 { 0x03, 0x7002 },
2692 { 0x08, 0x9e30 },
2693 { 0x09, 0x01f0 },
2694 { 0x0a, 0x5500 },
2695 { 0x0c, 0x00c8 },
2696 { 0x1f, 0x0003 },
2697 { 0x12, 0xc096 },
2698 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002699 { 0x1f, 0x0000 },
2700 { 0x1f, 0x0000 },
2701 { 0x09, 0x2000 },
2702 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002703 };
2704
françois romieu4da19632011-01-03 15:07:55 +00002705 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002706
françois romieu4da19632011-01-03 15:07:55 +00002707 rtl_patchphy(tp, 0x14, 1 << 5);
2708 rtl_patchphy(tp, 0x0d, 1 << 5);
2709 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002710}
2711
françois romieu4da19632011-01-03 15:07:55 +00002712static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002713{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002714 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002715 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002716 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002717 { 0x03, 0x802f },
2718 { 0x02, 0x4f02 },
2719 { 0x01, 0x0409 },
2720 { 0x00, 0xf099 },
2721 { 0x04, 0x9800 },
2722 { 0x04, 0x9000 },
2723 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002724 { 0x1f, 0x0002 },
2725 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002726 { 0x06, 0x0761 },
2727 { 0x1f, 0x0003 },
2728 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002729 { 0x1f, 0x0000 }
2730 };
2731
françois romieu4da19632011-01-03 15:07:55 +00002732 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002733
françois romieu4da19632011-01-03 15:07:55 +00002734 rtl_patchphy(tp, 0x16, 1 << 0);
2735 rtl_patchphy(tp, 0x14, 1 << 5);
2736 rtl_patchphy(tp, 0x0d, 1 << 5);
2737 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002738}
2739
françois romieu4da19632011-01-03 15:07:55 +00002740static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002741{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002742 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002743 { 0x1f, 0x0001 },
2744 { 0x12, 0x2300 },
2745 { 0x1d, 0x3d98 },
2746 { 0x1f, 0x0002 },
2747 { 0x0c, 0x7eb8 },
2748 { 0x06, 0x5461 },
2749 { 0x1f, 0x0003 },
2750 { 0x16, 0x0f0a },
2751 { 0x1f, 0x0000 }
2752 };
2753
françois romieu4da19632011-01-03 15:07:55 +00002754 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002755
françois romieu4da19632011-01-03 15:07:55 +00002756 rtl_patchphy(tp, 0x16, 1 << 0);
2757 rtl_patchphy(tp, 0x14, 1 << 5);
2758 rtl_patchphy(tp, 0x0d, 1 << 5);
2759 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002760}
2761
françois romieu4da19632011-01-03 15:07:55 +00002762static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002763{
françois romieu4da19632011-01-03 15:07:55 +00002764 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002765}
2766
françois romieubca03d52011-01-03 15:07:31 +00002767static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002768{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002769 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002770 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002771 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002772 { 0x06, 0x4064 },
2773 { 0x07, 0x2863 },
2774 { 0x08, 0x059c },
2775 { 0x09, 0x26b4 },
2776 { 0x0a, 0x6a19 },
2777 { 0x0b, 0xdcc8 },
2778 { 0x10, 0xf06d },
2779 { 0x14, 0x7f68 },
2780 { 0x18, 0x7fd9 },
2781 { 0x1c, 0xf0ff },
2782 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002783 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002784 { 0x12, 0xf49f },
2785 { 0x13, 0x070b },
2786 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002787 { 0x14, 0x94c0 },
2788
2789 /*
2790 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002791 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002792 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002793 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002794 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002795 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002796 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002797 { 0x06, 0x5561 },
2798
2799 /*
2800 * Can not link to 1Gbps with bad cable
2801 * Decrease SNR threshold form 21.07dB to 19.04dB
2802 */
2803 { 0x1f, 0x0001 },
2804 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002805
2806 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002807 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002808 };
2809
françois romieu4da19632011-01-03 15:07:55 +00002810 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002811
françois romieubca03d52011-01-03 15:07:31 +00002812 /*
2813 * Rx Error Issue
2814 * Fine Tune Switching regulator parameter
2815 */
françois romieu4da19632011-01-03 15:07:55 +00002816 rtl_writephy(tp, 0x1f, 0x0002);
2817 rtl_w1w0_phy(tp, 0x0b, 0x0010, 0x00ef);
2818 rtl_w1w0_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002819
Francois Romieufdf6fc02012-07-06 22:40:38 +02002820 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002821 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002822 { 0x1f, 0x0002 },
2823 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002824 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002825 { 0x05, 0x8330 },
2826 { 0x06, 0x669a },
2827 { 0x1f, 0x0002 }
2828 };
2829 int val;
2830
françois romieu4da19632011-01-03 15:07:55 +00002831 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002832
françois romieu4da19632011-01-03 15:07:55 +00002833 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002834
2835 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002836 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002837 0x0065, 0x0066, 0x0067, 0x0068,
2838 0x0069, 0x006a, 0x006b, 0x006c
2839 };
2840 int i;
2841
françois romieu4da19632011-01-03 15:07:55 +00002842 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002843
2844 val &= 0xff00;
2845 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002846 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002847 }
2848 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002849 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002850 { 0x1f, 0x0002 },
2851 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002852 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002853 { 0x05, 0x8330 },
2854 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002855 };
2856
françois romieu4da19632011-01-03 15:07:55 +00002857 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002858 }
2859
françois romieubca03d52011-01-03 15:07:31 +00002860 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002861 rtl_writephy(tp, 0x1f, 0x0002);
2862 rtl_patchphy(tp, 0x0d, 0x0300);
2863 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002864
françois romieubca03d52011-01-03 15:07:31 +00002865 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002866 rtl_writephy(tp, 0x1f, 0x0002);
2867 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2868 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002869
françois romieu4da19632011-01-03 15:07:55 +00002870 rtl_writephy(tp, 0x1f, 0x0005);
2871 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002872
2873 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002874
françois romieu4da19632011-01-03 15:07:55 +00002875 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002876}
2877
françois romieubca03d52011-01-03 15:07:31 +00002878static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002879{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002880 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002881 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002882 { 0x1f, 0x0001 },
2883 { 0x06, 0x4064 },
2884 { 0x07, 0x2863 },
2885 { 0x08, 0x059c },
2886 { 0x09, 0x26b4 },
2887 { 0x0a, 0x6a19 },
2888 { 0x0b, 0xdcc8 },
2889 { 0x10, 0xf06d },
2890 { 0x14, 0x7f68 },
2891 { 0x18, 0x7fd9 },
2892 { 0x1c, 0xf0ff },
2893 { 0x1d, 0x3d9c },
2894 { 0x1f, 0x0003 },
2895 { 0x12, 0xf49f },
2896 { 0x13, 0x070b },
2897 { 0x1a, 0x05ad },
2898 { 0x14, 0x94c0 },
2899
françois romieubca03d52011-01-03 15:07:31 +00002900 /*
2901 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002902 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002903 */
françois romieudaf9df62009-10-07 12:44:20 +00002904 { 0x1f, 0x0002 },
2905 { 0x06, 0x5561 },
2906 { 0x1f, 0x0005 },
2907 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002908 { 0x06, 0x5561 },
2909
2910 /*
2911 * Can not link to 1Gbps with bad cable
2912 * Decrease SNR threshold form 21.07dB to 19.04dB
2913 */
2914 { 0x1f, 0x0001 },
2915 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002916
2917 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002918 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002919 };
2920
françois romieu4da19632011-01-03 15:07:55 +00002921 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002922
Francois Romieufdf6fc02012-07-06 22:40:38 +02002923 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002924 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002925 { 0x1f, 0x0002 },
2926 { 0x05, 0x669a },
2927 { 0x1f, 0x0005 },
2928 { 0x05, 0x8330 },
2929 { 0x06, 0x669a },
2930
2931 { 0x1f, 0x0002 }
2932 };
2933 int val;
2934
françois romieu4da19632011-01-03 15:07:55 +00002935 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002936
françois romieu4da19632011-01-03 15:07:55 +00002937 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002938 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002939 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002940 0x0065, 0x0066, 0x0067, 0x0068,
2941 0x0069, 0x006a, 0x006b, 0x006c
2942 };
2943 int i;
2944
françois romieu4da19632011-01-03 15:07:55 +00002945 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002946
2947 val &= 0xff00;
2948 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002949 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002950 }
2951 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002952 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002953 { 0x1f, 0x0002 },
2954 { 0x05, 0x2642 },
2955 { 0x1f, 0x0005 },
2956 { 0x05, 0x8330 },
2957 { 0x06, 0x2642 }
2958 };
2959
françois romieu4da19632011-01-03 15:07:55 +00002960 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002961 }
2962
françois romieubca03d52011-01-03 15:07:31 +00002963 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002964 rtl_writephy(tp, 0x1f, 0x0002);
2965 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2966 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002967
françois romieubca03d52011-01-03 15:07:31 +00002968 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002969 rtl_writephy(tp, 0x1f, 0x0002);
2970 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002971
françois romieu4da19632011-01-03 15:07:55 +00002972 rtl_writephy(tp, 0x1f, 0x0005);
2973 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002974
2975 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002976
françois romieu4da19632011-01-03 15:07:55 +00002977 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002978}
2979
françois romieu4da19632011-01-03 15:07:55 +00002980static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002981{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002982 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002983 { 0x1f, 0x0002 },
2984 { 0x10, 0x0008 },
2985 { 0x0d, 0x006c },
2986
2987 { 0x1f, 0x0000 },
2988 { 0x0d, 0xf880 },
2989
2990 { 0x1f, 0x0001 },
2991 { 0x17, 0x0cc0 },
2992
2993 { 0x1f, 0x0001 },
2994 { 0x0b, 0xa4d8 },
2995 { 0x09, 0x281c },
2996 { 0x07, 0x2883 },
2997 { 0x0a, 0x6b35 },
2998 { 0x1d, 0x3da4 },
2999 { 0x1c, 0xeffd },
3000 { 0x14, 0x7f52 },
3001 { 0x18, 0x7fc6 },
3002 { 0x08, 0x0601 },
3003 { 0x06, 0x4063 },
3004 { 0x10, 0xf074 },
3005 { 0x1f, 0x0003 },
3006 { 0x13, 0x0789 },
3007 { 0x12, 0xf4bd },
3008 { 0x1a, 0x04fd },
3009 { 0x14, 0x84b0 },
3010 { 0x1f, 0x0000 },
3011 { 0x00, 0x9200 },
3012
3013 { 0x1f, 0x0005 },
3014 { 0x01, 0x0340 },
3015 { 0x1f, 0x0001 },
3016 { 0x04, 0x4000 },
3017 { 0x03, 0x1d21 },
3018 { 0x02, 0x0c32 },
3019 { 0x01, 0x0200 },
3020 { 0x00, 0x5554 },
3021 { 0x04, 0x4800 },
3022 { 0x04, 0x4000 },
3023 { 0x04, 0xf000 },
3024 { 0x03, 0xdf01 },
3025 { 0x02, 0xdf20 },
3026 { 0x01, 0x101a },
3027 { 0x00, 0xa0ff },
3028 { 0x04, 0xf800 },
3029 { 0x04, 0xf000 },
3030 { 0x1f, 0x0000 },
3031
3032 { 0x1f, 0x0007 },
3033 { 0x1e, 0x0023 },
3034 { 0x16, 0x0000 },
3035 { 0x1f, 0x0000 }
3036 };
3037
françois romieu4da19632011-01-03 15:07:55 +00003038 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003039}
3040
françois romieue6de30d2011-01-03 15:08:37 +00003041static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3042{
3043 static const struct phy_reg phy_reg_init[] = {
3044 { 0x1f, 0x0001 },
3045 { 0x17, 0x0cc0 },
3046
3047 { 0x1f, 0x0007 },
3048 { 0x1e, 0x002d },
3049 { 0x18, 0x0040 },
3050 { 0x1f, 0x0000 }
3051 };
3052
3053 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3054 rtl_patchphy(tp, 0x0d, 1 << 5);
3055}
3056
Hayes Wang70090422011-07-06 15:58:06 +08003057static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003058{
3059 static const struct phy_reg phy_reg_init[] = {
3060 /* Enable Delay cap */
3061 { 0x1f, 0x0005 },
3062 { 0x05, 0x8b80 },
3063 { 0x06, 0xc896 },
3064 { 0x1f, 0x0000 },
3065
3066 /* Channel estimation fine tune */
3067 { 0x1f, 0x0001 },
3068 { 0x0b, 0x6c20 },
3069 { 0x07, 0x2872 },
3070 { 0x1c, 0xefff },
3071 { 0x1f, 0x0003 },
3072 { 0x14, 0x6420 },
3073 { 0x1f, 0x0000 },
3074
3075 /* Update PFM & 10M TX idle timer */
3076 { 0x1f, 0x0007 },
3077 { 0x1e, 0x002f },
3078 { 0x15, 0x1919 },
3079 { 0x1f, 0x0000 },
3080
3081 { 0x1f, 0x0007 },
3082 { 0x1e, 0x00ac },
3083 { 0x18, 0x0006 },
3084 { 0x1f, 0x0000 }
3085 };
3086
Francois Romieu15ecd032011-04-27 13:52:22 -07003087 rtl_apply_firmware(tp);
3088
hayeswang01dc7fe2011-03-21 01:50:28 +00003089 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3090
3091 /* DCO enable for 10M IDLE Power */
3092 rtl_writephy(tp, 0x1f, 0x0007);
3093 rtl_writephy(tp, 0x1e, 0x0023);
3094 rtl_w1w0_phy(tp, 0x17, 0x0006, 0x0000);
3095 rtl_writephy(tp, 0x1f, 0x0000);
3096
3097 /* For impedance matching */
3098 rtl_writephy(tp, 0x1f, 0x0002);
3099 rtl_w1w0_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003100 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003101
3102 /* PHY auto speed down */
3103 rtl_writephy(tp, 0x1f, 0x0007);
3104 rtl_writephy(tp, 0x1e, 0x002d);
3105 rtl_w1w0_phy(tp, 0x18, 0x0050, 0x0000);
3106 rtl_writephy(tp, 0x1f, 0x0000);
3107 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3108
3109 rtl_writephy(tp, 0x1f, 0x0005);
3110 rtl_writephy(tp, 0x05, 0x8b86);
3111 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
3112 rtl_writephy(tp, 0x1f, 0x0000);
3113
3114 rtl_writephy(tp, 0x1f, 0x0005);
3115 rtl_writephy(tp, 0x05, 0x8b85);
3116 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
3117 rtl_writephy(tp, 0x1f, 0x0007);
3118 rtl_writephy(tp, 0x1e, 0x0020);
3119 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x1100);
3120 rtl_writephy(tp, 0x1f, 0x0006);
3121 rtl_writephy(tp, 0x00, 0x5a00);
3122 rtl_writephy(tp, 0x1f, 0x0000);
3123 rtl_writephy(tp, 0x0d, 0x0007);
3124 rtl_writephy(tp, 0x0e, 0x003c);
3125 rtl_writephy(tp, 0x0d, 0x4007);
3126 rtl_writephy(tp, 0x0e, 0x0000);
3127 rtl_writephy(tp, 0x0d, 0x0000);
3128}
3129
françois romieu9ecb9aa2012-12-07 11:20:21 +00003130static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3131{
3132 const u16 w[] = {
3133 addr[0] | (addr[1] << 8),
3134 addr[2] | (addr[3] << 8),
3135 addr[4] | (addr[5] << 8)
3136 };
3137 const struct exgmac_reg e[] = {
3138 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3139 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3140 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3141 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3142 };
3143
3144 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3145}
3146
Hayes Wang70090422011-07-06 15:58:06 +08003147static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3148{
3149 static const struct phy_reg phy_reg_init[] = {
3150 /* Enable Delay cap */
3151 { 0x1f, 0x0004 },
3152 { 0x1f, 0x0007 },
3153 { 0x1e, 0x00ac },
3154 { 0x18, 0x0006 },
3155 { 0x1f, 0x0002 },
3156 { 0x1f, 0x0000 },
3157 { 0x1f, 0x0000 },
3158
3159 /* Channel estimation fine tune */
3160 { 0x1f, 0x0003 },
3161 { 0x09, 0xa20f },
3162 { 0x1f, 0x0000 },
3163 { 0x1f, 0x0000 },
3164
3165 /* Green Setting */
3166 { 0x1f, 0x0005 },
3167 { 0x05, 0x8b5b },
3168 { 0x06, 0x9222 },
3169 { 0x05, 0x8b6d },
3170 { 0x06, 0x8000 },
3171 { 0x05, 0x8b76 },
3172 { 0x06, 0x8000 },
3173 { 0x1f, 0x0000 }
3174 };
3175
3176 rtl_apply_firmware(tp);
3177
3178 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3179
3180 /* For 4-corner performance improve */
3181 rtl_writephy(tp, 0x1f, 0x0005);
3182 rtl_writephy(tp, 0x05, 0x8b80);
3183 rtl_w1w0_phy(tp, 0x17, 0x0006, 0x0000);
3184 rtl_writephy(tp, 0x1f, 0x0000);
3185
3186 /* PHY auto speed down */
3187 rtl_writephy(tp, 0x1f, 0x0004);
3188 rtl_writephy(tp, 0x1f, 0x0007);
3189 rtl_writephy(tp, 0x1e, 0x002d);
3190 rtl_w1w0_phy(tp, 0x18, 0x0010, 0x0000);
3191 rtl_writephy(tp, 0x1f, 0x0002);
3192 rtl_writephy(tp, 0x1f, 0x0000);
3193 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3194
3195 /* improve 10M EEE waveform */
3196 rtl_writephy(tp, 0x1f, 0x0005);
3197 rtl_writephy(tp, 0x05, 0x8b86);
3198 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
3199 rtl_writephy(tp, 0x1f, 0x0000);
3200
3201 /* Improve 2-pair detection performance */
3202 rtl_writephy(tp, 0x1f, 0x0005);
3203 rtl_writephy(tp, 0x05, 0x8b85);
3204 rtl_w1w0_phy(tp, 0x06, 0x4000, 0x0000);
3205 rtl_writephy(tp, 0x1f, 0x0000);
3206
3207 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003208 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0000, 0x0003, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003209 rtl_writephy(tp, 0x1f, 0x0005);
3210 rtl_writephy(tp, 0x05, 0x8b85);
3211 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
3212 rtl_writephy(tp, 0x1f, 0x0004);
3213 rtl_writephy(tp, 0x1f, 0x0007);
3214 rtl_writephy(tp, 0x1e, 0x0020);
David S. Miller1805b2f2011-10-24 18:18:09 -04003215 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wang70090422011-07-06 15:58:06 +08003216 rtl_writephy(tp, 0x1f, 0x0002);
3217 rtl_writephy(tp, 0x1f, 0x0000);
3218 rtl_writephy(tp, 0x0d, 0x0007);
3219 rtl_writephy(tp, 0x0e, 0x003c);
3220 rtl_writephy(tp, 0x0d, 0x4007);
3221 rtl_writephy(tp, 0x0e, 0x0000);
3222 rtl_writephy(tp, 0x0d, 0x0000);
3223
3224 /* Green feature */
3225 rtl_writephy(tp, 0x1f, 0x0003);
3226 rtl_w1w0_phy(tp, 0x19, 0x0000, 0x0001);
3227 rtl_w1w0_phy(tp, 0x10, 0x0000, 0x0400);
3228 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003229
françois romieu9ecb9aa2012-12-07 11:20:21 +00003230 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3231 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003232}
3233
Hayes Wang5f886e02012-03-30 14:33:03 +08003234static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3235{
3236 /* For 4-corner performance improve */
3237 rtl_writephy(tp, 0x1f, 0x0005);
3238 rtl_writephy(tp, 0x05, 0x8b80);
3239 rtl_w1w0_phy(tp, 0x06, 0x0006, 0x0000);
3240 rtl_writephy(tp, 0x1f, 0x0000);
3241
3242 /* PHY auto speed down */
3243 rtl_writephy(tp, 0x1f, 0x0007);
3244 rtl_writephy(tp, 0x1e, 0x002d);
3245 rtl_w1w0_phy(tp, 0x18, 0x0010, 0x0000);
3246 rtl_writephy(tp, 0x1f, 0x0000);
3247 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3248
3249 /* Improve 10M EEE waveform */
3250 rtl_writephy(tp, 0x1f, 0x0005);
3251 rtl_writephy(tp, 0x05, 0x8b86);
3252 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
3253 rtl_writephy(tp, 0x1f, 0x0000);
3254}
3255
Hayes Wangc2218922011-09-06 16:55:18 +08003256static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3257{
3258 static const struct phy_reg phy_reg_init[] = {
3259 /* Channel estimation fine tune */
3260 { 0x1f, 0x0003 },
3261 { 0x09, 0xa20f },
3262 { 0x1f, 0x0000 },
3263
3264 /* Modify green table for giga & fnet */
3265 { 0x1f, 0x0005 },
3266 { 0x05, 0x8b55 },
3267 { 0x06, 0x0000 },
3268 { 0x05, 0x8b5e },
3269 { 0x06, 0x0000 },
3270 { 0x05, 0x8b67 },
3271 { 0x06, 0x0000 },
3272 { 0x05, 0x8b70 },
3273 { 0x06, 0x0000 },
3274 { 0x1f, 0x0000 },
3275 { 0x1f, 0x0007 },
3276 { 0x1e, 0x0078 },
3277 { 0x17, 0x0000 },
3278 { 0x19, 0x00fb },
3279 { 0x1f, 0x0000 },
3280
3281 /* Modify green table for 10M */
3282 { 0x1f, 0x0005 },
3283 { 0x05, 0x8b79 },
3284 { 0x06, 0xaa00 },
3285 { 0x1f, 0x0000 },
3286
3287 /* Disable hiimpedance detection (RTCT) */
3288 { 0x1f, 0x0003 },
3289 { 0x01, 0x328a },
3290 { 0x1f, 0x0000 }
3291 };
3292
3293 rtl_apply_firmware(tp);
3294
3295 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3296
Hayes Wang5f886e02012-03-30 14:33:03 +08003297 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003298
3299 /* Improve 2-pair detection performance */
3300 rtl_writephy(tp, 0x1f, 0x0005);
3301 rtl_writephy(tp, 0x05, 0x8b85);
3302 rtl_w1w0_phy(tp, 0x06, 0x4000, 0x0000);
3303 rtl_writephy(tp, 0x1f, 0x0000);
3304}
3305
3306static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3307{
3308 rtl_apply_firmware(tp);
3309
Hayes Wang5f886e02012-03-30 14:33:03 +08003310 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003311}
3312
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003313static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3314{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003315 static const struct phy_reg phy_reg_init[] = {
3316 /* Channel estimation fine tune */
3317 { 0x1f, 0x0003 },
3318 { 0x09, 0xa20f },
3319 { 0x1f, 0x0000 },
3320
3321 /* Modify green table for giga & fnet */
3322 { 0x1f, 0x0005 },
3323 { 0x05, 0x8b55 },
3324 { 0x06, 0x0000 },
3325 { 0x05, 0x8b5e },
3326 { 0x06, 0x0000 },
3327 { 0x05, 0x8b67 },
3328 { 0x06, 0x0000 },
3329 { 0x05, 0x8b70 },
3330 { 0x06, 0x0000 },
3331 { 0x1f, 0x0000 },
3332 { 0x1f, 0x0007 },
3333 { 0x1e, 0x0078 },
3334 { 0x17, 0x0000 },
3335 { 0x19, 0x00aa },
3336 { 0x1f, 0x0000 },
3337
3338 /* Modify green table for 10M */
3339 { 0x1f, 0x0005 },
3340 { 0x05, 0x8b79 },
3341 { 0x06, 0xaa00 },
3342 { 0x1f, 0x0000 },
3343
3344 /* Disable hiimpedance detection (RTCT) */
3345 { 0x1f, 0x0003 },
3346 { 0x01, 0x328a },
3347 { 0x1f, 0x0000 }
3348 };
3349
3350
3351 rtl_apply_firmware(tp);
3352
3353 rtl8168f_hw_phy_config(tp);
3354
3355 /* Improve 2-pair detection performance */
3356 rtl_writephy(tp, 0x1f, 0x0005);
3357 rtl_writephy(tp, 0x05, 0x8b85);
3358 rtl_w1w0_phy(tp, 0x06, 0x4000, 0x0000);
3359 rtl_writephy(tp, 0x1f, 0x0000);
3360
3361 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3362
3363 /* Modify green table for giga */
3364 rtl_writephy(tp, 0x1f, 0x0005);
3365 rtl_writephy(tp, 0x05, 0x8b54);
3366 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0800);
3367 rtl_writephy(tp, 0x05, 0x8b5d);
3368 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0800);
3369 rtl_writephy(tp, 0x05, 0x8a7c);
3370 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3371 rtl_writephy(tp, 0x05, 0x8a7f);
3372 rtl_w1w0_phy(tp, 0x06, 0x0100, 0x0000);
3373 rtl_writephy(tp, 0x05, 0x8a82);
3374 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3375 rtl_writephy(tp, 0x05, 0x8a85);
3376 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3377 rtl_writephy(tp, 0x05, 0x8a88);
3378 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3379 rtl_writephy(tp, 0x1f, 0x0000);
3380
3381 /* uc same-seed solution */
3382 rtl_writephy(tp, 0x1f, 0x0005);
3383 rtl_writephy(tp, 0x05, 0x8b85);
3384 rtl_w1w0_phy(tp, 0x06, 0x8000, 0x0000);
3385 rtl_writephy(tp, 0x1f, 0x0000);
3386
3387 /* eee setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003388 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003389 rtl_writephy(tp, 0x1f, 0x0005);
3390 rtl_writephy(tp, 0x05, 0x8b85);
3391 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
3392 rtl_writephy(tp, 0x1f, 0x0004);
3393 rtl_writephy(tp, 0x1f, 0x0007);
3394 rtl_writephy(tp, 0x1e, 0x0020);
3395 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x0100);
3396 rtl_writephy(tp, 0x1f, 0x0000);
3397 rtl_writephy(tp, 0x0d, 0x0007);
3398 rtl_writephy(tp, 0x0e, 0x003c);
3399 rtl_writephy(tp, 0x0d, 0x4007);
3400 rtl_writephy(tp, 0x0e, 0x0000);
3401 rtl_writephy(tp, 0x0d, 0x0000);
3402
3403 /* Green feature */
3404 rtl_writephy(tp, 0x1f, 0x0003);
3405 rtl_w1w0_phy(tp, 0x19, 0x0000, 0x0001);
3406 rtl_w1w0_phy(tp, 0x10, 0x0000, 0x0400);
3407 rtl_writephy(tp, 0x1f, 0x0000);
3408}
3409
Hayes Wangc5583862012-07-02 17:23:22 +08003410static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3411{
Hayes Wangc5583862012-07-02 17:23:22 +08003412 rtl_apply_firmware(tp);
3413
hayeswang41f44d12013-04-01 22:23:36 +00003414 rtl_writephy(tp, 0x1f, 0x0a46);
3415 if (rtl_readphy(tp, 0x10) & 0x0100) {
3416 rtl_writephy(tp, 0x1f, 0x0bcc);
3417 rtl_w1w0_phy(tp, 0x12, 0x0000, 0x8000);
3418 } else {
3419 rtl_writephy(tp, 0x1f, 0x0bcc);
3420 rtl_w1w0_phy(tp, 0x12, 0x8000, 0x0000);
3421 }
Hayes Wangc5583862012-07-02 17:23:22 +08003422
hayeswang41f44d12013-04-01 22:23:36 +00003423 rtl_writephy(tp, 0x1f, 0x0a46);
3424 if (rtl_readphy(tp, 0x13) & 0x0100) {
3425 rtl_writephy(tp, 0x1f, 0x0c41);
3426 rtl_w1w0_phy(tp, 0x15, 0x0002, 0x0000);
3427 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003428 rtl_writephy(tp, 0x1f, 0x0c41);
3429 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003430 }
Hayes Wangc5583862012-07-02 17:23:22 +08003431
hayeswang41f44d12013-04-01 22:23:36 +00003432 /* Enable PHY auto speed down */
3433 rtl_writephy(tp, 0x1f, 0x0a44);
3434 rtl_w1w0_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003435
hayeswangfe7524c2013-04-01 22:23:37 +00003436 rtl_writephy(tp, 0x1f, 0x0bcc);
3437 rtl_w1w0_phy(tp, 0x14, 0x0100, 0x0000);
3438 rtl_writephy(tp, 0x1f, 0x0a44);
3439 rtl_w1w0_phy(tp, 0x11, 0x00c0, 0x0000);
3440 rtl_writephy(tp, 0x1f, 0x0a43);
3441 rtl_writephy(tp, 0x13, 0x8084);
3442 rtl_w1w0_phy(tp, 0x14, 0x0000, 0x6000);
3443 rtl_w1w0_phy(tp, 0x10, 0x1003, 0x0000);
3444
hayeswang41f44d12013-04-01 22:23:36 +00003445 /* EEE auto-fallback function */
3446 rtl_writephy(tp, 0x1f, 0x0a4b);
3447 rtl_w1w0_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003448
hayeswang41f44d12013-04-01 22:23:36 +00003449 /* Enable UC LPF tune function */
3450 rtl_writephy(tp, 0x1f, 0x0a43);
3451 rtl_writephy(tp, 0x13, 0x8012);
3452 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3453
3454 rtl_writephy(tp, 0x1f, 0x0c42);
3455 rtl_w1w0_phy(tp, 0x11, 0x4000, 0x2000);
3456
hayeswangfe7524c2013-04-01 22:23:37 +00003457 /* Improve SWR Efficiency */
3458 rtl_writephy(tp, 0x1f, 0x0bcd);
3459 rtl_writephy(tp, 0x14, 0x5065);
3460 rtl_writephy(tp, 0x14, 0xd065);
3461 rtl_writephy(tp, 0x1f, 0x0bc8);
3462 rtl_writephy(tp, 0x11, 0x5655);
3463 rtl_writephy(tp, 0x1f, 0x0bcd);
3464 rtl_writephy(tp, 0x14, 0x1065);
3465 rtl_writephy(tp, 0x14, 0x9065);
3466 rtl_writephy(tp, 0x14, 0x1065);
3467
David Chang1bac1072013-11-27 15:48:36 +08003468 /* Check ALDPS bit, disable it if enabled */
3469 rtl_writephy(tp, 0x1f, 0x0a43);
3470 if (rtl_readphy(tp, 0x10) & 0x0004)
3471 rtl_w1w0_phy(tp, 0x10, 0x0000, 0x0004);
3472
hayeswang41f44d12013-04-01 22:23:36 +00003473 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003474}
3475
hayeswang57538c42013-04-01 22:23:40 +00003476static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3477{
3478 rtl_apply_firmware(tp);
3479}
3480
françois romieu4da19632011-01-03 15:07:55 +00003481static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003482{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003483 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003484 { 0x1f, 0x0003 },
3485 { 0x08, 0x441d },
3486 { 0x01, 0x9100 },
3487 { 0x1f, 0x0000 }
3488 };
3489
françois romieu4da19632011-01-03 15:07:55 +00003490 rtl_writephy(tp, 0x1f, 0x0000);
3491 rtl_patchphy(tp, 0x11, 1 << 12);
3492 rtl_patchphy(tp, 0x19, 1 << 13);
3493 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003494
françois romieu4da19632011-01-03 15:07:55 +00003495 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003496}
3497
Hayes Wang5a5e4442011-02-22 17:26:21 +08003498static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3499{
3500 static const struct phy_reg phy_reg_init[] = {
3501 { 0x1f, 0x0005 },
3502 { 0x1a, 0x0000 },
3503 { 0x1f, 0x0000 },
3504
3505 { 0x1f, 0x0004 },
3506 { 0x1c, 0x0000 },
3507 { 0x1f, 0x0000 },
3508
3509 { 0x1f, 0x0001 },
3510 { 0x15, 0x7701 },
3511 { 0x1f, 0x0000 }
3512 };
3513
3514 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003515 rtl_writephy(tp, 0x1f, 0x0000);
3516 rtl_writephy(tp, 0x18, 0x0310);
3517 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003518
François Romieu953a12c2011-04-24 17:38:48 +02003519 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003520
3521 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3522}
3523
Hayes Wang7e18dca2012-03-30 14:33:02 +08003524static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3525{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003526 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003527 rtl_writephy(tp, 0x1f, 0x0000);
3528 rtl_writephy(tp, 0x18, 0x0310);
3529 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003530
3531 rtl_apply_firmware(tp);
3532
3533 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003534 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003535 rtl_writephy(tp, 0x1f, 0x0004);
3536 rtl_writephy(tp, 0x10, 0x401f);
3537 rtl_writephy(tp, 0x19, 0x7030);
3538 rtl_writephy(tp, 0x1f, 0x0000);
3539}
3540
Hayes Wang5598bfe2012-07-02 17:23:21 +08003541static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3542{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003543 static const struct phy_reg phy_reg_init[] = {
3544 { 0x1f, 0x0004 },
3545 { 0x10, 0xc07f },
3546 { 0x19, 0x7030 },
3547 { 0x1f, 0x0000 }
3548 };
3549
3550 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003551 rtl_writephy(tp, 0x1f, 0x0000);
3552 rtl_writephy(tp, 0x18, 0x0310);
3553 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003554
3555 rtl_apply_firmware(tp);
3556
Francois Romieufdf6fc02012-07-06 22:40:38 +02003557 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003558 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3559
Francois Romieufdf6fc02012-07-06 22:40:38 +02003560 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003561}
3562
Francois Romieu5615d9f2007-08-17 17:50:46 +02003563static void rtl_hw_phy_config(struct net_device *dev)
3564{
3565 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003566
3567 rtl8169_print_mac_version(tp);
3568
3569 switch (tp->mac_version) {
3570 case RTL_GIGA_MAC_VER_01:
3571 break;
3572 case RTL_GIGA_MAC_VER_02:
3573 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003574 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003575 break;
3576 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003577 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003578 break;
françois romieu2e9558562009-08-10 19:44:19 +00003579 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003580 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003581 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003582 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003583 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003584 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003585 case RTL_GIGA_MAC_VER_07:
3586 case RTL_GIGA_MAC_VER_08:
3587 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003588 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003589 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003590 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003591 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003592 break;
3593 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003594 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003595 break;
3596 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00003597 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003598 break;
Francois Romieu867763c2007-08-17 18:21:58 +02003599 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00003600 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003601 break;
3602 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00003603 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003604 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02003605 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00003606 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003607 break;
Francois Romieu197ff762008-06-28 13:16:02 +02003608 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00003609 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02003610 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02003611 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00003612 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003613 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003614 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003615 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00003616 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02003617 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02003618 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00003619 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003620 break;
3621 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00003622 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003623 break;
3624 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00003625 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02003626 break;
françois romieue6de30d2011-01-03 15:08:37 +00003627 case RTL_GIGA_MAC_VER_28:
3628 rtl8168d_4_hw_phy_config(tp);
3629 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08003630 case RTL_GIGA_MAC_VER_29:
3631 case RTL_GIGA_MAC_VER_30:
3632 rtl8105e_hw_phy_config(tp);
3633 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02003634 case RTL_GIGA_MAC_VER_31:
3635 /* None. */
3636 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00003637 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00003638 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08003639 rtl8168e_1_hw_phy_config(tp);
3640 break;
3641 case RTL_GIGA_MAC_VER_34:
3642 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00003643 break;
Hayes Wangc2218922011-09-06 16:55:18 +08003644 case RTL_GIGA_MAC_VER_35:
3645 rtl8168f_1_hw_phy_config(tp);
3646 break;
3647 case RTL_GIGA_MAC_VER_36:
3648 rtl8168f_2_hw_phy_config(tp);
3649 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003650
Hayes Wang7e18dca2012-03-30 14:33:02 +08003651 case RTL_GIGA_MAC_VER_37:
3652 rtl8402_hw_phy_config(tp);
3653 break;
3654
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003655 case RTL_GIGA_MAC_VER_38:
3656 rtl8411_hw_phy_config(tp);
3657 break;
3658
Hayes Wang5598bfe2012-07-02 17:23:21 +08003659 case RTL_GIGA_MAC_VER_39:
3660 rtl8106e_hw_phy_config(tp);
3661 break;
3662
Hayes Wangc5583862012-07-02 17:23:22 +08003663 case RTL_GIGA_MAC_VER_40:
3664 rtl8168g_1_hw_phy_config(tp);
3665 break;
hayeswang57538c42013-04-01 22:23:40 +00003666 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00003667 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08003668 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00003669 rtl8168g_2_hw_phy_config(tp);
3670 break;
Hayes Wangc5583862012-07-02 17:23:22 +08003671
3672 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02003673 default:
3674 break;
3675 }
3676}
3677
Francois Romieuda78dbf2012-01-26 14:18:23 +01003678static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003679{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003680 struct timer_list *timer = &tp->timer;
3681 void __iomem *ioaddr = tp->mmio_addr;
3682 unsigned long timeout = RTL8169_PHY_TIMEOUT;
3683
Francois Romieubcf0bf92006-07-26 23:14:13 +02003684 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003685
françois romieu4da19632011-01-03 15:07:55 +00003686 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02003687 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003688 * A busy loop could burn quite a few cycles on nowadays CPU.
3689 * Let's delay the execution of the timer for a few ticks.
3690 */
3691 timeout = HZ/10;
3692 goto out_mod_timer;
3693 }
3694
3695 if (tp->link_ok(ioaddr))
Francois Romieuda78dbf2012-01-26 14:18:23 +01003696 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003697
Lekensteyn9bb8eeb2013-08-02 10:36:55 +02003698 netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003699
françois romieu4da19632011-01-03 15:07:55 +00003700 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003701
3702out_mod_timer:
3703 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003704}
3705
3706static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3707{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003708 if (!test_and_set_bit(flag, tp->wk.flags))
3709 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003710}
3711
3712static void rtl8169_phy_timer(unsigned long __opaque)
3713{
3714 struct net_device *dev = (struct net_device *)__opaque;
3715 struct rtl8169_private *tp = netdev_priv(dev);
3716
Francois Romieu98ddf982012-01-31 10:47:34 +01003717 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003718}
3719
Linus Torvalds1da177e2005-04-16 15:20:36 -07003720static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
3721 void __iomem *ioaddr)
3722{
3723 iounmap(ioaddr);
3724 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00003725 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003726 pci_disable_device(pdev);
3727 free_netdev(dev);
3728}
3729
Francois Romieuffc46952012-07-06 14:19:23 +02003730DECLARE_RTL_COND(rtl_phy_reset_cond)
3731{
3732 return tp->phy_reset_pending(tp);
3733}
3734
Francois Romieubf793292006-11-01 00:53:05 +01003735static void rtl8169_phy_reset(struct net_device *dev,
3736 struct rtl8169_private *tp)
3737{
françois romieu4da19632011-01-03 15:07:55 +00003738 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02003739 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01003740}
3741
David S. Miller8decf862011-09-22 03:23:13 -04003742static bool rtl_tbi_enabled(struct rtl8169_private *tp)
3743{
3744 void __iomem *ioaddr = tp->mmio_addr;
3745
3746 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
3747 (RTL_R8(PHYstatus) & TBI_Enable);
3748}
3749
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003750static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003751{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003752 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003753
Francois Romieu5615d9f2007-08-17 17:50:46 +02003754 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003755
Marcus Sundberg773328942008-07-10 21:28:08 +02003756 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
3757 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3758 RTL_W8(0x82, 0x01);
3759 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003760
Francois Romieu6dccd162007-02-13 23:38:05 +01003761 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3762
3763 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
3764 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003765
Francois Romieubcf0bf92006-07-26 23:14:13 +02003766 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003767 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3768 RTL_W8(0x82, 0x01);
3769 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00003770 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003771 }
3772
Francois Romieubf793292006-11-01 00:53:05 +01003773 rtl8169_phy_reset(dev, tp);
3774
Oliver Neukum54405cd2011-01-06 21:55:13 +01003775 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02003776 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
3777 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
3778 (tp->mii.supports_gmii ?
3779 ADVERTISED_1000baseT_Half |
3780 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003781
David S. Miller8decf862011-09-22 03:23:13 -04003782 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00003783 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003784}
3785
Francois Romieu773d2022007-01-31 23:47:43 +01003786static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3787{
3788 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu773d2022007-01-31 23:47:43 +01003789
Francois Romieuda78dbf2012-01-26 14:18:23 +01003790 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003791
3792 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00003793
françois romieu9ecb9aa2012-12-07 11:20:21 +00003794 RTL_W32(MAC4, addr[4] | addr[5] << 8);
françois romieu908ba2b2010-04-26 11:42:58 +00003795 RTL_R32(MAC4);
3796
françois romieu9ecb9aa2012-12-07 11:20:21 +00003797 RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
françois romieu908ba2b2010-04-26 11:42:58 +00003798 RTL_R32(MAC0);
3799
françois romieu9ecb9aa2012-12-07 11:20:21 +00003800 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3801 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003802
Francois Romieu773d2022007-01-31 23:47:43 +01003803 RTL_W8(Cfg9346, Cfg9346_Lock);
3804
Francois Romieuda78dbf2012-01-26 14:18:23 +01003805 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003806}
3807
3808static int rtl_set_mac_address(struct net_device *dev, void *p)
3809{
3810 struct rtl8169_private *tp = netdev_priv(dev);
3811 struct sockaddr *addr = p;
3812
3813 if (!is_valid_ether_addr(addr->sa_data))
3814 return -EADDRNOTAVAIL;
3815
3816 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3817
3818 rtl_rar_set(tp, dev->dev_addr);
3819
3820 return 0;
3821}
3822
Francois Romieu5f787a12006-08-17 13:02:36 +02003823static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3824{
3825 struct rtl8169_private *tp = netdev_priv(dev);
3826 struct mii_ioctl_data *data = if_mii(ifr);
3827
Francois Romieu8b4ab282008-11-19 22:05:25 -08003828 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
3829}
Francois Romieu5f787a12006-08-17 13:02:36 +02003830
Francois Romieucecb5fd2011-04-01 10:21:07 +02003831static int rtl_xmii_ioctl(struct rtl8169_private *tp,
3832 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08003833{
Francois Romieu5f787a12006-08-17 13:02:36 +02003834 switch (cmd) {
3835 case SIOCGMIIPHY:
3836 data->phy_id = 32; /* Internal PHY */
3837 return 0;
3838
3839 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00003840 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02003841 return 0;
3842
3843 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00003844 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02003845 return 0;
3846 }
3847 return -EOPNOTSUPP;
3848}
3849
Francois Romieu8b4ab282008-11-19 22:05:25 -08003850static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
3851{
3852 return -EOPNOTSUPP;
3853}
3854
Francois Romieufbac58f2007-10-04 22:51:38 +02003855static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
3856{
3857 if (tp->features & RTL_FEATURE_MSI) {
3858 pci_disable_msi(pdev);
3859 tp->features &= ~RTL_FEATURE_MSI;
3860 }
3861}
3862
Bill Pembertonbaf63292012-12-03 09:23:28 -05003863static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00003864{
3865 struct mdio_ops *ops = &tp->mdio_ops;
3866
3867 switch (tp->mac_version) {
3868 case RTL_GIGA_MAC_VER_27:
3869 ops->write = r8168dp_1_mdio_write;
3870 ops->read = r8168dp_1_mdio_read;
3871 break;
françois romieue6de30d2011-01-03 15:08:37 +00003872 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00003873 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00003874 ops->write = r8168dp_2_mdio_write;
3875 ops->read = r8168dp_2_mdio_read;
3876 break;
Hayes Wangc5583862012-07-02 17:23:22 +08003877 case RTL_GIGA_MAC_VER_40:
3878 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00003879 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00003880 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08003881 case RTL_GIGA_MAC_VER_44:
Hayes Wangc5583862012-07-02 17:23:22 +08003882 ops->write = r8168g_mdio_write;
3883 ops->read = r8168g_mdio_read;
3884 break;
françois romieuc0e45c12011-01-03 15:08:04 +00003885 default:
3886 ops->write = r8169_mdio_write;
3887 ops->read = r8169_mdio_read;
3888 break;
3889 }
3890}
3891
hayeswange2409d82013-03-31 17:02:04 +00003892static void rtl_speed_down(struct rtl8169_private *tp)
3893{
3894 u32 adv;
3895 int lpa;
3896
3897 rtl_writephy(tp, 0x1f, 0x0000);
3898 lpa = rtl_readphy(tp, MII_LPA);
3899
3900 if (lpa & (LPA_10HALF | LPA_10FULL))
3901 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
3902 else if (lpa & (LPA_100HALF | LPA_100FULL))
3903 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
3904 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
3905 else
3906 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
3907 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
3908 (tp->mii.supports_gmii ?
3909 ADVERTISED_1000baseT_Half |
3910 ADVERTISED_1000baseT_Full : 0);
3911
3912 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
3913 adv);
3914}
3915
David S. Miller1805b2f2011-10-24 18:18:09 -04003916static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
3917{
3918 void __iomem *ioaddr = tp->mmio_addr;
3919
3920 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00003921 case RTL_GIGA_MAC_VER_25:
3922 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04003923 case RTL_GIGA_MAC_VER_29:
3924 case RTL_GIGA_MAC_VER_30:
3925 case RTL_GIGA_MAC_VER_32:
3926 case RTL_GIGA_MAC_VER_33:
3927 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08003928 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003929 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08003930 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08003931 case RTL_GIGA_MAC_VER_40:
3932 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00003933 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00003934 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08003935 case RTL_GIGA_MAC_VER_44:
David S. Miller1805b2f2011-10-24 18:18:09 -04003936 RTL_W32(RxConfig, RTL_R32(RxConfig) |
3937 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3938 break;
3939 default:
3940 break;
3941 }
3942}
3943
3944static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
3945{
3946 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
3947 return false;
3948
hayeswange2409d82013-03-31 17:02:04 +00003949 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04003950 rtl_wol_suspend_quirk(tp);
3951
3952 return true;
3953}
3954
françois romieu065c27c2011-01-03 15:08:12 +00003955static void r810x_phy_power_down(struct rtl8169_private *tp)
3956{
3957 rtl_writephy(tp, 0x1f, 0x0000);
3958 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
3959}
3960
3961static void r810x_phy_power_up(struct rtl8169_private *tp)
3962{
3963 rtl_writephy(tp, 0x1f, 0x0000);
3964 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
3965}
3966
3967static void r810x_pll_power_down(struct rtl8169_private *tp)
3968{
Hayes Wang00042992012-03-30 14:33:00 +08003969 void __iomem *ioaddr = tp->mmio_addr;
3970
David S. Miller1805b2f2011-10-24 18:18:09 -04003971 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003972 return;
françois romieu065c27c2011-01-03 15:08:12 +00003973
3974 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08003975
3976 switch (tp->mac_version) {
3977 case RTL_GIGA_MAC_VER_07:
3978 case RTL_GIGA_MAC_VER_08:
3979 case RTL_GIGA_MAC_VER_09:
3980 case RTL_GIGA_MAC_VER_10:
3981 case RTL_GIGA_MAC_VER_13:
3982 case RTL_GIGA_MAC_VER_16:
3983 break;
3984 default:
3985 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
3986 break;
3987 }
françois romieu065c27c2011-01-03 15:08:12 +00003988}
3989
3990static void r810x_pll_power_up(struct rtl8169_private *tp)
3991{
Hayes Wang00042992012-03-30 14:33:00 +08003992 void __iomem *ioaddr = tp->mmio_addr;
3993
françois romieu065c27c2011-01-03 15:08:12 +00003994 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08003995
3996 switch (tp->mac_version) {
3997 case RTL_GIGA_MAC_VER_07:
3998 case RTL_GIGA_MAC_VER_08:
3999 case RTL_GIGA_MAC_VER_09:
4000 case RTL_GIGA_MAC_VER_10:
4001 case RTL_GIGA_MAC_VER_13:
4002 case RTL_GIGA_MAC_VER_16:
4003 break;
4004 default:
4005 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
4006 break;
4007 }
françois romieu065c27c2011-01-03 15:08:12 +00004008}
4009
4010static void r8168_phy_power_up(struct rtl8169_private *tp)
4011{
4012 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004013 switch (tp->mac_version) {
4014 case RTL_GIGA_MAC_VER_11:
4015 case RTL_GIGA_MAC_VER_12:
4016 case RTL_GIGA_MAC_VER_17:
4017 case RTL_GIGA_MAC_VER_18:
4018 case RTL_GIGA_MAC_VER_19:
4019 case RTL_GIGA_MAC_VER_20:
4020 case RTL_GIGA_MAC_VER_21:
4021 case RTL_GIGA_MAC_VER_22:
4022 case RTL_GIGA_MAC_VER_23:
4023 case RTL_GIGA_MAC_VER_24:
4024 case RTL_GIGA_MAC_VER_25:
4025 case RTL_GIGA_MAC_VER_26:
4026 case RTL_GIGA_MAC_VER_27:
4027 case RTL_GIGA_MAC_VER_28:
4028 case RTL_GIGA_MAC_VER_31:
4029 rtl_writephy(tp, 0x0e, 0x0000);
4030 break;
4031 default:
4032 break;
4033 }
françois romieu065c27c2011-01-03 15:08:12 +00004034 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4035}
4036
4037static void r8168_phy_power_down(struct rtl8169_private *tp)
4038{
4039 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004040 switch (tp->mac_version) {
4041 case RTL_GIGA_MAC_VER_32:
4042 case RTL_GIGA_MAC_VER_33:
hayeswangbeb330a2013-04-01 22:23:39 +00004043 case RTL_GIGA_MAC_VER_40:
4044 case RTL_GIGA_MAC_VER_41:
hayeswang01dc7fe2011-03-21 01:50:28 +00004045 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
4046 break;
4047
4048 case RTL_GIGA_MAC_VER_11:
4049 case RTL_GIGA_MAC_VER_12:
4050 case RTL_GIGA_MAC_VER_17:
4051 case RTL_GIGA_MAC_VER_18:
4052 case RTL_GIGA_MAC_VER_19:
4053 case RTL_GIGA_MAC_VER_20:
4054 case RTL_GIGA_MAC_VER_21:
4055 case RTL_GIGA_MAC_VER_22:
4056 case RTL_GIGA_MAC_VER_23:
4057 case RTL_GIGA_MAC_VER_24:
4058 case RTL_GIGA_MAC_VER_25:
4059 case RTL_GIGA_MAC_VER_26:
4060 case RTL_GIGA_MAC_VER_27:
4061 case RTL_GIGA_MAC_VER_28:
4062 case RTL_GIGA_MAC_VER_31:
4063 rtl_writephy(tp, 0x0e, 0x0200);
4064 default:
4065 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4066 break;
4067 }
françois romieu065c27c2011-01-03 15:08:12 +00004068}
4069
4070static void r8168_pll_power_down(struct rtl8169_private *tp)
4071{
4072 void __iomem *ioaddr = tp->mmio_addr;
4073
Francois Romieucecb5fd2011-04-01 10:21:07 +02004074 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
4075 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
4076 tp->mac_version == RTL_GIGA_MAC_VER_31) &&
hayeswang4804b3b2011-03-21 01:50:29 +00004077 r8168dp_check_dash(tp)) {
françois romieu065c27c2011-01-03 15:08:12 +00004078 return;
Hayes Wang5d2e1952011-02-22 17:26:22 +08004079 }
françois romieu065c27c2011-01-03 15:08:12 +00004080
Francois Romieucecb5fd2011-04-01 10:21:07 +02004081 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
4082 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
françois romieu065c27c2011-01-03 15:08:12 +00004083 (RTL_R16(CPlusCmd) & ASF)) {
4084 return;
4085 }
4086
hayeswang01dc7fe2011-03-21 01:50:28 +00004087 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4088 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004089 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004090
David S. Miller1805b2f2011-10-24 18:18:09 -04004091 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004092 return;
françois romieu065c27c2011-01-03 15:08:12 +00004093
4094 r8168_phy_power_down(tp);
4095
4096 switch (tp->mac_version) {
4097 case RTL_GIGA_MAC_VER_25:
4098 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004099 case RTL_GIGA_MAC_VER_27:
4100 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004101 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004102 case RTL_GIGA_MAC_VER_32:
4103 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00004104 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4105 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004106 case RTL_GIGA_MAC_VER_40:
4107 case RTL_GIGA_MAC_VER_41:
4108 rtl_w1w0_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4109 0xfc000000, ERIAR_EXGMAC);
4110 break;
françois romieu065c27c2011-01-03 15:08:12 +00004111 }
4112}
4113
4114static void r8168_pll_power_up(struct rtl8169_private *tp)
4115{
4116 void __iomem *ioaddr = tp->mmio_addr;
4117
françois romieu065c27c2011-01-03 15:08:12 +00004118 switch (tp->mac_version) {
4119 case RTL_GIGA_MAC_VER_25:
4120 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004121 case RTL_GIGA_MAC_VER_27:
4122 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004123 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004124 case RTL_GIGA_MAC_VER_32:
4125 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00004126 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
4127 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004128 case RTL_GIGA_MAC_VER_40:
4129 case RTL_GIGA_MAC_VER_41:
4130 rtl_w1w0_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4131 0x00000000, ERIAR_EXGMAC);
4132 break;
françois romieu065c27c2011-01-03 15:08:12 +00004133 }
4134
4135 r8168_phy_power_up(tp);
4136}
4137
Francois Romieud58d46b2011-05-03 16:38:29 +02004138static void rtl_generic_op(struct rtl8169_private *tp,
4139 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004140{
4141 if (op)
4142 op(tp);
4143}
4144
4145static void rtl_pll_power_down(struct rtl8169_private *tp)
4146{
Francois Romieud58d46b2011-05-03 16:38:29 +02004147 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004148}
4149
4150static void rtl_pll_power_up(struct rtl8169_private *tp)
4151{
Francois Romieud58d46b2011-05-03 16:38:29 +02004152 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004153}
4154
Bill Pembertonbaf63292012-12-03 09:23:28 -05004155static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004156{
4157 struct pll_power_ops *ops = &tp->pll_power_ops;
4158
4159 switch (tp->mac_version) {
4160 case RTL_GIGA_MAC_VER_07:
4161 case RTL_GIGA_MAC_VER_08:
4162 case RTL_GIGA_MAC_VER_09:
4163 case RTL_GIGA_MAC_VER_10:
4164 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004165 case RTL_GIGA_MAC_VER_29:
4166 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004167 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004168 case RTL_GIGA_MAC_VER_39:
hayeswang58152cd2013-04-01 22:23:42 +00004169 case RTL_GIGA_MAC_VER_43:
françois romieu065c27c2011-01-03 15:08:12 +00004170 ops->down = r810x_pll_power_down;
4171 ops->up = r810x_pll_power_up;
4172 break;
4173
4174 case RTL_GIGA_MAC_VER_11:
4175 case RTL_GIGA_MAC_VER_12:
4176 case RTL_GIGA_MAC_VER_17:
4177 case RTL_GIGA_MAC_VER_18:
4178 case RTL_GIGA_MAC_VER_19:
4179 case RTL_GIGA_MAC_VER_20:
4180 case RTL_GIGA_MAC_VER_21:
4181 case RTL_GIGA_MAC_VER_22:
4182 case RTL_GIGA_MAC_VER_23:
4183 case RTL_GIGA_MAC_VER_24:
4184 case RTL_GIGA_MAC_VER_25:
4185 case RTL_GIGA_MAC_VER_26:
4186 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00004187 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004188 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004189 case RTL_GIGA_MAC_VER_32:
4190 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004191 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08004192 case RTL_GIGA_MAC_VER_35:
4193 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004194 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08004195 case RTL_GIGA_MAC_VER_40:
4196 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004197 case RTL_GIGA_MAC_VER_42:
hayeswang45dd95c2013-07-08 17:09:01 +08004198 case RTL_GIGA_MAC_VER_44:
françois romieu065c27c2011-01-03 15:08:12 +00004199 ops->down = r8168_pll_power_down;
4200 ops->up = r8168_pll_power_up;
4201 break;
4202
4203 default:
4204 ops->down = NULL;
4205 ops->up = NULL;
4206 break;
4207 }
4208}
4209
Hayes Wange542a222011-07-06 15:58:04 +08004210static void rtl_init_rxcfg(struct rtl8169_private *tp)
4211{
4212 void __iomem *ioaddr = tp->mmio_addr;
4213
4214 switch (tp->mac_version) {
4215 case RTL_GIGA_MAC_VER_01:
4216 case RTL_GIGA_MAC_VER_02:
4217 case RTL_GIGA_MAC_VER_03:
4218 case RTL_GIGA_MAC_VER_04:
4219 case RTL_GIGA_MAC_VER_05:
4220 case RTL_GIGA_MAC_VER_06:
4221 case RTL_GIGA_MAC_VER_10:
4222 case RTL_GIGA_MAC_VER_11:
4223 case RTL_GIGA_MAC_VER_12:
4224 case RTL_GIGA_MAC_VER_13:
4225 case RTL_GIGA_MAC_VER_14:
4226 case RTL_GIGA_MAC_VER_15:
4227 case RTL_GIGA_MAC_VER_16:
4228 case RTL_GIGA_MAC_VER_17:
4229 RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4230 break;
4231 case RTL_GIGA_MAC_VER_18:
4232 case RTL_GIGA_MAC_VER_19:
4233 case RTL_GIGA_MAC_VER_20:
4234 case RTL_GIGA_MAC_VER_21:
4235 case RTL_GIGA_MAC_VER_22:
4236 case RTL_GIGA_MAC_VER_23:
4237 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004238 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004239 case RTL_GIGA_MAC_VER_35:
Hayes Wange542a222011-07-06 15:58:04 +08004240 RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4241 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004242 case RTL_GIGA_MAC_VER_40:
4243 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004244 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004245 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004246 case RTL_GIGA_MAC_VER_44:
hayeswangbeb330a2013-04-01 22:23:39 +00004247 RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST | RX_EARLY_OFF);
4248 break;
Hayes Wange542a222011-07-06 15:58:04 +08004249 default:
4250 RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
4251 break;
4252 }
4253}
4254
Hayes Wang92fc43b2011-07-06 15:58:03 +08004255static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4256{
Timo Teräs9fba0812013-01-15 21:01:24 +00004257 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004258}
4259
Francois Romieud58d46b2011-05-03 16:38:29 +02004260static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4261{
françois romieu9c5028e2012-03-02 04:43:14 +00004262 void __iomem *ioaddr = tp->mmio_addr;
4263
4264 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004265 rtl_generic_op(tp, tp->jumbo_ops.enable);
françois romieu9c5028e2012-03-02 04:43:14 +00004266 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004267}
4268
4269static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4270{
françois romieu9c5028e2012-03-02 04:43:14 +00004271 void __iomem *ioaddr = tp->mmio_addr;
4272
4273 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004274 rtl_generic_op(tp, tp->jumbo_ops.disable);
françois romieu9c5028e2012-03-02 04:43:14 +00004275 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004276}
4277
4278static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4279{
4280 void __iomem *ioaddr = tp->mmio_addr;
4281
4282 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4283 RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
4284 rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
4285}
4286
4287static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4288{
4289 void __iomem *ioaddr = tp->mmio_addr;
4290
4291 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4292 RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
4293 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
4294}
4295
4296static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4297{
4298 void __iomem *ioaddr = tp->mmio_addr;
4299
4300 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4301}
4302
4303static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4304{
4305 void __iomem *ioaddr = tp->mmio_addr;
4306
4307 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4308}
4309
4310static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4311{
4312 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02004313
4314 RTL_W8(MaxTxPacketSize, 0x3f);
4315 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4316 RTL_W8(Config4, RTL_R8(Config4) | 0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01004317 rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02004318}
4319
4320static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4321{
4322 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02004323
4324 RTL_W8(MaxTxPacketSize, 0x0c);
4325 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4326 RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01004327 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02004328}
4329
4330static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4331{
4332 rtl_tx_performance_tweak(tp->pci_dev,
4333 (0x2 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
4334}
4335
4336static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4337{
4338 rtl_tx_performance_tweak(tp->pci_dev,
4339 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
4340}
4341
4342static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4343{
4344 void __iomem *ioaddr = tp->mmio_addr;
4345
4346 r8168b_0_hw_jumbo_enable(tp);
4347
4348 RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
4349}
4350
4351static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4352{
4353 void __iomem *ioaddr = tp->mmio_addr;
4354
4355 r8168b_0_hw_jumbo_disable(tp);
4356
4357 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
4358}
4359
Bill Pembertonbaf63292012-12-03 09:23:28 -05004360static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004361{
4362 struct jumbo_ops *ops = &tp->jumbo_ops;
4363
4364 switch (tp->mac_version) {
4365 case RTL_GIGA_MAC_VER_11:
4366 ops->disable = r8168b_0_hw_jumbo_disable;
4367 ops->enable = r8168b_0_hw_jumbo_enable;
4368 break;
4369 case RTL_GIGA_MAC_VER_12:
4370 case RTL_GIGA_MAC_VER_17:
4371 ops->disable = r8168b_1_hw_jumbo_disable;
4372 ops->enable = r8168b_1_hw_jumbo_enable;
4373 break;
4374 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4375 case RTL_GIGA_MAC_VER_19:
4376 case RTL_GIGA_MAC_VER_20:
4377 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4378 case RTL_GIGA_MAC_VER_22:
4379 case RTL_GIGA_MAC_VER_23:
4380 case RTL_GIGA_MAC_VER_24:
4381 case RTL_GIGA_MAC_VER_25:
4382 case RTL_GIGA_MAC_VER_26:
4383 ops->disable = r8168c_hw_jumbo_disable;
4384 ops->enable = r8168c_hw_jumbo_enable;
4385 break;
4386 case RTL_GIGA_MAC_VER_27:
4387 case RTL_GIGA_MAC_VER_28:
4388 ops->disable = r8168dp_hw_jumbo_disable;
4389 ops->enable = r8168dp_hw_jumbo_enable;
4390 break;
4391 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4392 case RTL_GIGA_MAC_VER_32:
4393 case RTL_GIGA_MAC_VER_33:
4394 case RTL_GIGA_MAC_VER_34:
4395 ops->disable = r8168e_hw_jumbo_disable;
4396 ops->enable = r8168e_hw_jumbo_enable;
4397 break;
4398
4399 /*
4400 * No action needed for jumbo frames with 8169.
4401 * No jumbo for 810x at all.
4402 */
Hayes Wangc5583862012-07-02 17:23:22 +08004403 case RTL_GIGA_MAC_VER_40:
4404 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004405 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004406 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004407 case RTL_GIGA_MAC_VER_44:
Francois Romieud58d46b2011-05-03 16:38:29 +02004408 default:
4409 ops->disable = NULL;
4410 ops->enable = NULL;
4411 break;
4412 }
4413}
4414
Francois Romieuffc46952012-07-06 14:19:23 +02004415DECLARE_RTL_COND(rtl_chipcmd_cond)
4416{
4417 void __iomem *ioaddr = tp->mmio_addr;
4418
4419 return RTL_R8(ChipCmd) & CmdReset;
4420}
4421
Francois Romieu6f43adc2011-04-29 15:05:51 +02004422static void rtl_hw_reset(struct rtl8169_private *tp)
4423{
4424 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu6f43adc2011-04-29 15:05:51 +02004425
Francois Romieu6f43adc2011-04-29 15:05:51 +02004426 RTL_W8(ChipCmd, CmdReset);
4427
Francois Romieuffc46952012-07-06 14:19:23 +02004428 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004429}
4430
Francois Romieub6ffd972011-06-17 17:00:05 +02004431static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4432{
4433 struct rtl_fw *rtl_fw;
4434 const char *name;
4435 int rc = -ENOMEM;
4436
4437 name = rtl_lookup_firmware_name(tp);
4438 if (!name)
4439 goto out_no_firmware;
4440
4441 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4442 if (!rtl_fw)
4443 goto err_warn;
4444
4445 rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
4446 if (rc < 0)
4447 goto err_free;
4448
Francois Romieufd112f22011-06-18 00:10:29 +02004449 rc = rtl_check_firmware(tp, rtl_fw);
4450 if (rc < 0)
4451 goto err_release_firmware;
4452
Francois Romieub6ffd972011-06-17 17:00:05 +02004453 tp->rtl_fw = rtl_fw;
4454out:
4455 return;
4456
Francois Romieufd112f22011-06-18 00:10:29 +02004457err_release_firmware:
4458 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004459err_free:
4460 kfree(rtl_fw);
4461err_warn:
4462 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4463 name, rc);
4464out_no_firmware:
4465 tp->rtl_fw = NULL;
4466 goto out;
4467}
4468
François Romieu953a12c2011-04-24 17:38:48 +02004469static void rtl_request_firmware(struct rtl8169_private *tp)
4470{
Francois Romieub6ffd972011-06-17 17:00:05 +02004471 if (IS_ERR(tp->rtl_fw))
4472 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004473}
4474
Hayes Wang92fc43b2011-07-06 15:58:03 +08004475static void rtl_rx_close(struct rtl8169_private *tp)
4476{
4477 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004478
Francois Romieu1687b562011-07-19 17:21:29 +02004479 RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004480}
4481
Francois Romieuffc46952012-07-06 14:19:23 +02004482DECLARE_RTL_COND(rtl_npq_cond)
4483{
4484 void __iomem *ioaddr = tp->mmio_addr;
4485
4486 return RTL_R8(TxPoll) & NPQ;
4487}
4488
4489DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4490{
4491 void __iomem *ioaddr = tp->mmio_addr;
4492
4493 return RTL_R32(TxConfig) & TXCFG_EMPTY;
4494}
4495
françois romieue6de30d2011-01-03 15:08:37 +00004496static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004497{
françois romieue6de30d2011-01-03 15:08:37 +00004498 void __iomem *ioaddr = tp->mmio_addr;
4499
Linus Torvalds1da177e2005-04-16 15:20:36 -07004500 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004501 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004502
Hayes Wang92fc43b2011-07-06 15:58:03 +08004503 rtl_rx_close(tp);
4504
Hayes Wang5d2e1952011-02-22 17:26:22 +08004505 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00004506 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
4507 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02004508 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08004509 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
4510 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
Hayes Wang7e18dca2012-03-30 14:33:02 +08004511 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004512 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
Hayes Wangc5583862012-07-02 17:23:22 +08004513 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
4514 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
hayeswang57538c42013-04-01 22:23:40 +00004515 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
hayeswang58152cd2013-04-01 22:23:42 +00004516 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
hayeswang45dd95c2013-07-08 17:09:01 +08004517 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004518 tp->mac_version == RTL_GIGA_MAC_VER_38) {
David S. Miller8decf862011-09-22 03:23:13 -04004519 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004520 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004521 } else {
4522 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
4523 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00004524 }
4525
Hayes Wang92fc43b2011-07-06 15:58:03 +08004526 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004527}
4528
Francois Romieu7f796d832007-06-11 23:04:41 +02004529static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004530{
4531 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu9cb427b2006-11-02 00:10:16 +01004532
4533 /* Set DMA burst size and Interframe Gap Time */
4534 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
4535 (InterFrameGap << TxInterFrameGapShift));
4536}
4537
Francois Romieu07ce4062007-02-23 23:36:39 +01004538static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004539{
4540 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004541
Francois Romieu07ce4062007-02-23 23:36:39 +01004542 tp->hw_start(dev);
4543
Francois Romieuda78dbf2012-01-26 14:18:23 +01004544 rtl_irq_enable_all(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01004545}
4546
Francois Romieu7f796d832007-06-11 23:04:41 +02004547static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
4548 void __iomem *ioaddr)
4549{
4550 /*
4551 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4552 * register to be written before TxDescAddrLow to work.
4553 * Switching from MMIO to I/O access fixes the issue as well.
4554 */
4555 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07004556 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004557 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07004558 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004559}
4560
4561static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
4562{
4563 u16 cmd;
4564
4565 cmd = RTL_R16(CPlusCmd);
4566 RTL_W16(CPlusCmd, cmd);
4567 return cmd;
4568}
4569
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07004570static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d832007-06-11 23:04:41 +02004571{
4572 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e872009-10-26 10:52:37 +00004573 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02004574}
4575
Francois Romieu6dccd162007-02-13 23:38:05 +01004576static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
4577{
Francois Romieu37441002011-06-17 22:58:54 +02004578 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004579 u32 mac_version;
4580 u32 clk;
4581 u32 val;
4582 } cfg2_info [] = {
4583 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4584 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4585 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4586 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004587 };
4588 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004589 unsigned int i;
4590 u32 clk;
4591
4592 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004593 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004594 if ((p->mac_version == mac_version) && (p->clk == clk)) {
4595 RTL_W32(0x7c, p->val);
4596 break;
4597 }
4598 }
4599}
4600
Francois Romieue6b763e2012-03-08 09:35:39 +01004601static void rtl_set_rx_mode(struct net_device *dev)
4602{
4603 struct rtl8169_private *tp = netdev_priv(dev);
4604 void __iomem *ioaddr = tp->mmio_addr;
4605 u32 mc_filter[2]; /* Multicast hash filter */
4606 int rx_mode;
4607 u32 tmp = 0;
4608
4609 if (dev->flags & IFF_PROMISC) {
4610 /* Unconditionally log net taps. */
4611 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4612 rx_mode =
4613 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4614 AcceptAllPhys;
4615 mc_filter[1] = mc_filter[0] = 0xffffffff;
4616 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4617 (dev->flags & IFF_ALLMULTI)) {
4618 /* Too many to filter perfectly -- accept all multicasts. */
4619 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4620 mc_filter[1] = mc_filter[0] = 0xffffffff;
4621 } else {
4622 struct netdev_hw_addr *ha;
4623
4624 rx_mode = AcceptBroadcast | AcceptMyPhys;
4625 mc_filter[1] = mc_filter[0] = 0;
4626 netdev_for_each_mc_addr(ha, dev) {
4627 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4628 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4629 rx_mode |= AcceptMulticast;
4630 }
4631 }
4632
4633 if (dev->features & NETIF_F_RXALL)
4634 rx_mode |= (AcceptErr | AcceptRunt);
4635
4636 tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
4637
4638 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4639 u32 data = mc_filter[0];
4640
4641 mc_filter[0] = swab32(mc_filter[1]);
4642 mc_filter[1] = swab32(data);
4643 }
4644
Nathan Walp04817762012-11-01 12:08:47 +00004645 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4646 mc_filter[1] = mc_filter[0] = 0xffffffff;
4647
Francois Romieue6b763e2012-03-08 09:35:39 +01004648 RTL_W32(MAR0 + 4, mc_filter[1]);
4649 RTL_W32(MAR0 + 0, mc_filter[0]);
4650
4651 RTL_W32(RxConfig, tmp);
4652}
4653
Francois Romieu07ce4062007-02-23 23:36:39 +01004654static void rtl_hw_start_8169(struct net_device *dev)
4655{
4656 struct rtl8169_private *tp = netdev_priv(dev);
4657 void __iomem *ioaddr = tp->mmio_addr;
4658 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01004659
Francois Romieu9cb427b2006-11-02 00:10:16 +01004660 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
4661 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
4662 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
4663 }
4664
Linus Torvalds1da177e2005-04-16 15:20:36 -07004665 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02004666 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
4667 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4668 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
4669 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004670 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
4671
Hayes Wange542a222011-07-06 15:58:04 +08004672 rtl_init_rxcfg(tp);
4673
françois romieuf0298f82011-01-03 15:07:42 +00004674 RTL_W8(EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004676 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004677
Francois Romieucecb5fd2011-04-01 10:21:07 +02004678 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
4679 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4680 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
4681 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02004682 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004683
Francois Romieu7f796d832007-06-11 23:04:41 +02004684 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004685
Francois Romieucecb5fd2011-04-01 10:21:07 +02004686 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4687 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Joe Perches06fa7352007-10-18 21:15:00 +02004688 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07004689 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004690 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004691 }
4692
Francois Romieubcf0bf92006-07-26 23:14:13 +02004693 RTL_W16(CPlusCmd, tp->cp_cmd);
4694
Francois Romieu6dccd162007-02-13 23:38:05 +01004695 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
4696
Linus Torvalds1da177e2005-04-16 15:20:36 -07004697 /*
4698 * Undocumented corner. Supposedly:
4699 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4700 */
4701 RTL_W16(IntrMitigate, 0x0000);
4702
Francois Romieu7f796d832007-06-11 23:04:41 +02004703 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004704
Francois Romieucecb5fd2011-04-01 10:21:07 +02004705 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
4706 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
4707 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
4708 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Francois Romieuc946b302007-10-04 00:42:50 +02004709 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
4710 rtl_set_rx_tx_config_registers(tp);
4711 }
4712
Linus Torvalds1da177e2005-04-16 15:20:36 -07004713 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02004714
4715 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4716 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004717
4718 RTL_W32(RxMissed, 0);
4719
Francois Romieu07ce4062007-02-23 23:36:39 +01004720 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004721
4722 /* no early-rx interrupts */
4723 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu07ce4062007-02-23 23:36:39 +01004724}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004725
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004726static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4727{
4728 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02004729 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004730}
4731
4732static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4733{
Francois Romieu52989f02012-07-06 13:37:00 +02004734 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004735}
4736
4737static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02004738{
4739 u32 csi;
4740
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004741 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4742 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00004743}
4744
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004745static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004746{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004747 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00004748}
4749
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004750static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00004751{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004752 rtl_csi_access_enable(tp, 0x27000000);
4753}
4754
Francois Romieuffc46952012-07-06 14:19:23 +02004755DECLARE_RTL_COND(rtl_csiar_cond)
4756{
4757 void __iomem *ioaddr = tp->mmio_addr;
4758
4759 return RTL_R32(CSIAR) & CSIAR_FLAG;
4760}
4761
Francois Romieu52989f02012-07-06 13:37:00 +02004762static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004763{
Francois Romieu52989f02012-07-06 13:37:00 +02004764 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004765
4766 RTL_W32(CSIDR, value);
4767 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4768 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4769
Francois Romieuffc46952012-07-06 14:19:23 +02004770 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004771}
4772
Francois Romieu52989f02012-07-06 13:37:00 +02004773static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004774{
Francois Romieu52989f02012-07-06 13:37:00 +02004775 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004776
4777 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
4778 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4779
Francois Romieuffc46952012-07-06 14:19:23 +02004780 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4781 RTL_R32(CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004782}
4783
Francois Romieu52989f02012-07-06 13:37:00 +02004784static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004785{
Francois Romieu52989f02012-07-06 13:37:00 +02004786 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004787
4788 RTL_W32(CSIDR, value);
4789 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4790 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
4791 CSIAR_FUNC_NIC);
4792
Francois Romieuffc46952012-07-06 14:19:23 +02004793 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004794}
4795
Francois Romieu52989f02012-07-06 13:37:00 +02004796static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004797{
Francois Romieu52989f02012-07-06 13:37:00 +02004798 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004799
4800 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
4801 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4802
Francois Romieuffc46952012-07-06 14:19:23 +02004803 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4804 RTL_R32(CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004805}
4806
hayeswang45dd95c2013-07-08 17:09:01 +08004807static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
4808{
4809 void __iomem *ioaddr = tp->mmio_addr;
4810
4811 RTL_W32(CSIDR, value);
4812 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4813 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
4814 CSIAR_FUNC_NIC2);
4815
4816 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
4817}
4818
4819static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
4820{
4821 void __iomem *ioaddr = tp->mmio_addr;
4822
4823 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
4824 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4825
4826 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4827 RTL_R32(CSIDR) : ~0;
4828}
4829
Bill Pembertonbaf63292012-12-03 09:23:28 -05004830static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004831{
4832 struct csi_ops *ops = &tp->csi_ops;
4833
4834 switch (tp->mac_version) {
4835 case RTL_GIGA_MAC_VER_01:
4836 case RTL_GIGA_MAC_VER_02:
4837 case RTL_GIGA_MAC_VER_03:
4838 case RTL_GIGA_MAC_VER_04:
4839 case RTL_GIGA_MAC_VER_05:
4840 case RTL_GIGA_MAC_VER_06:
4841 case RTL_GIGA_MAC_VER_10:
4842 case RTL_GIGA_MAC_VER_11:
4843 case RTL_GIGA_MAC_VER_12:
4844 case RTL_GIGA_MAC_VER_13:
4845 case RTL_GIGA_MAC_VER_14:
4846 case RTL_GIGA_MAC_VER_15:
4847 case RTL_GIGA_MAC_VER_16:
4848 case RTL_GIGA_MAC_VER_17:
4849 ops->write = NULL;
4850 ops->read = NULL;
4851 break;
4852
Hayes Wang7e18dca2012-03-30 14:33:02 +08004853 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004854 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004855 ops->write = r8402_csi_write;
4856 ops->read = r8402_csi_read;
4857 break;
4858
hayeswang45dd95c2013-07-08 17:09:01 +08004859 case RTL_GIGA_MAC_VER_44:
4860 ops->write = r8411_csi_write;
4861 ops->read = r8411_csi_read;
4862 break;
4863
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004864 default:
4865 ops->write = r8169_csi_write;
4866 ops->read = r8169_csi_read;
4867 break;
4868 }
Francois Romieudacf8152008-08-02 20:44:13 +02004869}
4870
4871struct ephy_info {
4872 unsigned int offset;
4873 u16 mask;
4874 u16 bits;
4875};
4876
Francois Romieufdf6fc02012-07-06 22:40:38 +02004877static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4878 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004879{
4880 u16 w;
4881
4882 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004883 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4884 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004885 e++;
4886 }
4887}
4888
Francois Romieub726e492008-06-28 12:22:59 +02004889static void rtl_disable_clock_request(struct pci_dev *pdev)
4890{
Jiang Liu7d7903b2012-07-24 17:20:16 +08004891 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
4892 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004893}
4894
françois romieue6de30d2011-01-03 15:08:37 +00004895static void rtl_enable_clock_request(struct pci_dev *pdev)
4896{
Jiang Liu7d7903b2012-07-24 17:20:16 +08004897 pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
4898 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004899}
4900
hayeswangb51ecea2014-07-09 14:52:51 +08004901static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4902{
4903 void __iomem *ioaddr = tp->mmio_addr;
4904 u8 data;
4905
4906 data = RTL_R8(Config3);
4907
4908 if (enable)
4909 data |= Rdy_to_L23;
4910 else
4911 data &= ~Rdy_to_L23;
4912
4913 RTL_W8(Config3, data);
4914}
4915
Francois Romieub726e492008-06-28 12:22:59 +02004916#define R8168_CPCMD_QUIRK_MASK (\
4917 EnableBist | \
4918 Mac_dbgo_oe | \
4919 Force_half_dup | \
4920 Force_rxflow_en | \
4921 Force_txflow_en | \
4922 Cxpl_dbg_sel | \
4923 ASF | \
4924 PktCntrDisable | \
4925 Mac_dbgo_sel)
4926
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004927static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004928{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004929 void __iomem *ioaddr = tp->mmio_addr;
4930 struct pci_dev *pdev = tp->pci_dev;
4931
Francois Romieub726e492008-06-28 12:22:59 +02004932 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4933
4934 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4935
françois romieufaf1e782013-02-27 13:01:57 +00004936 if (tp->dev->mtu <= ETH_DATA_LEN) {
4937 rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
4938 PCI_EXP_DEVCTL_NOSNOOP_EN);
4939 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004940}
4941
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004942static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004943{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004944 void __iomem *ioaddr = tp->mmio_addr;
4945
4946 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004947
françois romieuf0298f82011-01-03 15:07:42 +00004948 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004949
4950 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004951}
4952
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004953static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004954{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004955 void __iomem *ioaddr = tp->mmio_addr;
4956 struct pci_dev *pdev = tp->pci_dev;
4957
Francois Romieub726e492008-06-28 12:22:59 +02004958 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
4959
4960 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4961
françois romieufaf1e782013-02-27 13:01:57 +00004962 if (tp->dev->mtu <= ETH_DATA_LEN)
4963 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02004964
4965 rtl_disable_clock_request(pdev);
4966
4967 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02004968}
4969
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004970static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004971{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004972 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004973 { 0x01, 0, 0x0001 },
4974 { 0x02, 0x0800, 0x1000 },
4975 { 0x03, 0, 0x0042 },
4976 { 0x06, 0x0080, 0x0000 },
4977 { 0x07, 0, 0x2000 }
4978 };
4979
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004980 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004981
Francois Romieufdf6fc02012-07-06 22:40:38 +02004982 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004983
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004984 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004985}
4986
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004987static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004988{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004989 void __iomem *ioaddr = tp->mmio_addr;
4990 struct pci_dev *pdev = tp->pci_dev;
4991
4992 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004993
4994 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4995
françois romieufaf1e782013-02-27 13:01:57 +00004996 if (tp->dev->mtu <= ETH_DATA_LEN)
4997 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieuef3386f2008-06-29 12:24:30 +02004998
4999 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5000}
5001
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005002static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005003{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005004 void __iomem *ioaddr = tp->mmio_addr;
5005 struct pci_dev *pdev = tp->pci_dev;
5006
5007 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005008
5009 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5010
5011 /* Magic. */
5012 RTL_W8(DBG_REG, 0x20);
5013
françois romieuf0298f82011-01-03 15:07:42 +00005014 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005015
françois romieufaf1e782013-02-27 13:01:57 +00005016 if (tp->dev->mtu <= ETH_DATA_LEN)
5017 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005018
5019 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5020}
5021
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005022static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005023{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005024 void __iomem *ioaddr = tp->mmio_addr;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005025 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005026 { 0x02, 0x0800, 0x1000 },
5027 { 0x03, 0, 0x0002 },
5028 { 0x06, 0x0080, 0x0000 }
5029 };
5030
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005031 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005032
5033 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
5034
Francois Romieufdf6fc02012-07-06 22:40:38 +02005035 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005036
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005037 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005038}
5039
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005040static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005041{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005042 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005043 { 0x01, 0, 0x0001 },
5044 { 0x03, 0x0400, 0x0220 }
5045 };
5046
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005047 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005048
Francois Romieufdf6fc02012-07-06 22:40:38 +02005049 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005050
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005051 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005052}
5053
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005054static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005055{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005056 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005057}
5058
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005059static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005060{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005061 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005062
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005063 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005064}
5065
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005066static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005067{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005068 void __iomem *ioaddr = tp->mmio_addr;
5069 struct pci_dev *pdev = tp->pci_dev;
5070
5071 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005072
5073 rtl_disable_clock_request(pdev);
5074
françois romieuf0298f82011-01-03 15:07:42 +00005075 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005076
françois romieufaf1e782013-02-27 13:01:57 +00005077 if (tp->dev->mtu <= ETH_DATA_LEN)
5078 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu5b538df2008-07-20 16:22:45 +02005079
5080 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5081}
5082
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005083static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005084{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005085 void __iomem *ioaddr = tp->mmio_addr;
5086 struct pci_dev *pdev = tp->pci_dev;
5087
5088 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005089
françois romieufaf1e782013-02-27 13:01:57 +00005090 if (tp->dev->mtu <= ETH_DATA_LEN)
5091 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang4804b3b2011-03-21 01:50:29 +00005092
5093 RTL_W8(MaxTxPacketSize, TxPacketMax);
5094
5095 rtl_disable_clock_request(pdev);
5096}
5097
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005098static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005099{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005100 void __iomem *ioaddr = tp->mmio_addr;
5101 struct pci_dev *pdev = tp->pci_dev;
françois romieue6de30d2011-01-03 15:08:37 +00005102 static const struct ephy_info e_info_8168d_4[] = {
5103 { 0x0b, ~0, 0x48 },
5104 { 0x19, 0x20, 0x50 },
5105 { 0x0c, ~0, 0x20 }
5106 };
5107 int i;
5108
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005109 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005110
5111 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5112
5113 RTL_W8(MaxTxPacketSize, TxPacketMax);
5114
5115 for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
5116 const struct ephy_info *e = e_info_8168d_4 + i;
5117 u16 w;
5118
Francois Romieufdf6fc02012-07-06 22:40:38 +02005119 w = rtl_ephy_read(tp, e->offset);
5120 rtl_ephy_write(tp, 0x03, (w & e->mask) | e->bits);
françois romieue6de30d2011-01-03 15:08:37 +00005121 }
5122
5123 rtl_enable_clock_request(pdev);
5124}
5125
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005126static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005127{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005128 void __iomem *ioaddr = tp->mmio_addr;
5129 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005130 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005131 { 0x00, 0x0200, 0x0100 },
5132 { 0x00, 0x0000, 0x0004 },
5133 { 0x06, 0x0002, 0x0001 },
5134 { 0x06, 0x0000, 0x0030 },
5135 { 0x07, 0x0000, 0x2000 },
5136 { 0x00, 0x0000, 0x0020 },
5137 { 0x03, 0x5800, 0x2000 },
5138 { 0x03, 0x0000, 0x0001 },
5139 { 0x01, 0x0800, 0x1000 },
5140 { 0x07, 0x0000, 0x4000 },
5141 { 0x1e, 0x0000, 0x2000 },
5142 { 0x19, 0xffff, 0xfe6c },
5143 { 0x0a, 0x0000, 0x0040 }
5144 };
5145
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005146 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005147
Francois Romieufdf6fc02012-07-06 22:40:38 +02005148 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005149
françois romieufaf1e782013-02-27 13:01:57 +00005150 if (tp->dev->mtu <= ETH_DATA_LEN)
5151 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang01dc7fe2011-03-21 01:50:28 +00005152
5153 RTL_W8(MaxTxPacketSize, TxPacketMax);
5154
5155 rtl_disable_clock_request(pdev);
5156
5157 /* Reset tx FIFO pointer */
Francois Romieucecb5fd2011-04-01 10:21:07 +02005158 RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
5159 RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005160
Francois Romieucecb5fd2011-04-01 10:21:07 +02005161 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005162}
5163
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005164static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005165{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005166 void __iomem *ioaddr = tp->mmio_addr;
5167 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005168 static const struct ephy_info e_info_8168e_2[] = {
5169 { 0x09, 0x0000, 0x0080 },
5170 { 0x19, 0x0000, 0x0224 }
5171 };
5172
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005173 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005174
Francois Romieufdf6fc02012-07-06 22:40:38 +02005175 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005176
françois romieufaf1e782013-02-27 13:01:57 +00005177 if (tp->dev->mtu <= ETH_DATA_LEN)
5178 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Hayes Wang70090422011-07-06 15:58:06 +08005179
Francois Romieufdf6fc02012-07-06 22:40:38 +02005180 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5181 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5182 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5183 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5184 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5185 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5186 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5187 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005188
Hayes Wang3090bd92011-09-06 16:55:15 +08005189 RTL_W8(MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005190
Francois Romieu4521e1a92012-11-01 16:46:28 +00005191 rtl_disable_clock_request(pdev);
5192
Hayes Wang70090422011-07-06 15:58:06 +08005193 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5194 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5195
5196 /* Adjust EEE LED frequency */
5197 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5198
5199 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5200 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005201 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005202}
5203
Hayes Wang5f886e02012-03-30 14:33:03 +08005204static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005205{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005206 void __iomem *ioaddr = tp->mmio_addr;
5207 struct pci_dev *pdev = tp->pci_dev;
Hayes Wangc2218922011-09-06 16:55:18 +08005208
Hayes Wang5f886e02012-03-30 14:33:03 +08005209 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005210
5211 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5212
Francois Romieufdf6fc02012-07-06 22:40:38 +02005213 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5214 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5215 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5216 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5217 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5218 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5219 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5220 rtl_w1w0_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5221 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5222 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005223
5224 RTL_W8(MaxTxPacketSize, EarlySize);
5225
Francois Romieu4521e1a92012-11-01 16:46:28 +00005226 rtl_disable_clock_request(pdev);
5227
Hayes Wangc2218922011-09-06 16:55:18 +08005228 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5229 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
Hayes Wangc2218922011-09-06 16:55:18 +08005230 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005231 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
5232 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005233}
5234
Hayes Wang5f886e02012-03-30 14:33:03 +08005235static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5236{
5237 void __iomem *ioaddr = tp->mmio_addr;
5238 static const struct ephy_info e_info_8168f_1[] = {
5239 { 0x06, 0x00c0, 0x0020 },
5240 { 0x08, 0x0001, 0x0002 },
5241 { 0x09, 0x0000, 0x0080 },
5242 { 0x19, 0x0000, 0x0224 }
5243 };
5244
5245 rtl_hw_start_8168f(tp);
5246
Francois Romieufdf6fc02012-07-06 22:40:38 +02005247 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005248
Francois Romieufdf6fc02012-07-06 22:40:38 +02005249 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005250
5251 /* Adjust EEE LED frequency */
5252 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5253}
5254
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005255static void rtl_hw_start_8411(struct rtl8169_private *tp)
5256{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005257 static const struct ephy_info e_info_8168f_1[] = {
5258 { 0x06, 0x00c0, 0x0020 },
5259 { 0x0f, 0xffff, 0x5200 },
5260 { 0x1e, 0x0000, 0x4000 },
5261 { 0x19, 0x0000, 0x0224 }
5262 };
5263
5264 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005265 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005266
Francois Romieufdf6fc02012-07-06 22:40:38 +02005267 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005268
Francois Romieufdf6fc02012-07-06 22:40:38 +02005269 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005270}
5271
Hayes Wangc5583862012-07-02 17:23:22 +08005272static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5273{
5274 void __iomem *ioaddr = tp->mmio_addr;
5275 struct pci_dev *pdev = tp->pci_dev;
5276
hayeswangbeb330a2013-04-01 22:23:39 +00005277 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5278
Hayes Wangc5583862012-07-02 17:23:22 +08005279 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5280 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5281 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5282 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5283
5284 rtl_csi_access_enable_1(tp);
5285
5286 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5287
5288 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5289 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005290 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005291
5292 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005293 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08005294 RTL_W8(MaxTxPacketSize, EarlySize);
5295
5296 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5297 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5298
5299 /* Adjust EEE LED frequency */
5300 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5301
hayeswangbeb330a2013-04-01 22:23:39 +00005302 rtl_w1w0_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5303 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005304
5305 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005306}
5307
hayeswang57538c42013-04-01 22:23:40 +00005308static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5309{
5310 void __iomem *ioaddr = tp->mmio_addr;
5311 static const struct ephy_info e_info_8168g_2[] = {
5312 { 0x00, 0x0000, 0x0008 },
5313 { 0x0c, 0x3df0, 0x0200 },
5314 { 0x19, 0xffff, 0xfc00 },
5315 { 0x1e, 0xffff, 0x20eb }
5316 };
5317
5318 rtl_hw_start_8168g_1(tp);
5319
5320 /* disable aspm and clock request before access ephy */
5321 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
5322 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
5323 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5324}
5325
hayeswang45dd95c2013-07-08 17:09:01 +08005326static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5327{
5328 void __iomem *ioaddr = tp->mmio_addr;
5329 static const struct ephy_info e_info_8411_2[] = {
5330 { 0x00, 0x0000, 0x0008 },
5331 { 0x0c, 0x3df0, 0x0200 },
5332 { 0x0f, 0xffff, 0x5200 },
5333 { 0x19, 0x0020, 0x0000 },
5334 { 0x1e, 0x0000, 0x2000 }
5335 };
5336
5337 rtl_hw_start_8168g_1(tp);
5338
5339 /* disable aspm and clock request before access ephy */
5340 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
5341 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
5342 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
5343}
5344
Francois Romieu07ce4062007-02-23 23:36:39 +01005345static void rtl_hw_start_8168(struct net_device *dev)
5346{
Francois Romieu2dd99532007-06-11 23:22:52 +02005347 struct rtl8169_private *tp = netdev_priv(dev);
5348 void __iomem *ioaddr = tp->mmio_addr;
5349
5350 RTL_W8(Cfg9346, Cfg9346_Unlock);
5351
françois romieuf0298f82011-01-03 15:07:42 +00005352 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005353
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005354 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02005355
Francois Romieu0e485152007-02-20 00:00:26 +01005356 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02005357
5358 RTL_W16(CPlusCmd, tp->cp_cmd);
5359
Francois Romieu0e485152007-02-20 00:00:26 +01005360 RTL_W16(IntrMitigate, 0x5151);
5361
5362 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005363 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005364 tp->event_slow |= RxFIFOOver | PCSTimeout;
5365 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005366 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005367
5368 rtl_set_rx_tx_desc_registers(tp, ioaddr);
5369
hayeswang1a964642013-04-01 22:23:41 +00005370 rtl_set_rx_tx_config_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02005371
5372 RTL_R8(IntrMask);
5373
Francois Romieu219a1e92008-06-28 11:58:39 +02005374 switch (tp->mac_version) {
5375 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005376 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005377 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005378
5379 case RTL_GIGA_MAC_VER_12:
5380 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005381 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005382 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005383
5384 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005385 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005386 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005387
5388 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005389 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005390 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005391
5392 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005393 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005394 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005395
Francois Romieu197ff762008-06-28 13:16:02 +02005396 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005397 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005398 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005399
Francois Romieu6fb07052008-06-29 11:54:28 +02005400 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005401 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005402 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005403
Francois Romieuef3386f2008-06-29 12:24:30 +02005404 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005405 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005406 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005407
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005408 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005409 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005410 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005411
Francois Romieu5b538df2008-07-20 16:22:45 +02005412 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005413 case RTL_GIGA_MAC_VER_26:
5414 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005415 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005416 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005417
françois romieue6de30d2011-01-03 15:08:37 +00005418 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005419 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005420 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005421
hayeswang4804b3b2011-03-21 01:50:29 +00005422 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005423 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005424 break;
5425
hayeswang01dc7fe2011-03-21 01:50:28 +00005426 case RTL_GIGA_MAC_VER_32:
5427 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005428 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005429 break;
5430 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005431 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005432 break;
françois romieue6de30d2011-01-03 15:08:37 +00005433
Hayes Wangc2218922011-09-06 16:55:18 +08005434 case RTL_GIGA_MAC_VER_35:
5435 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005436 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005437 break;
5438
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005439 case RTL_GIGA_MAC_VER_38:
5440 rtl_hw_start_8411(tp);
5441 break;
5442
Hayes Wangc5583862012-07-02 17:23:22 +08005443 case RTL_GIGA_MAC_VER_40:
5444 case RTL_GIGA_MAC_VER_41:
5445 rtl_hw_start_8168g_1(tp);
5446 break;
hayeswang57538c42013-04-01 22:23:40 +00005447 case RTL_GIGA_MAC_VER_42:
5448 rtl_hw_start_8168g_2(tp);
5449 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005450
hayeswang45dd95c2013-07-08 17:09:01 +08005451 case RTL_GIGA_MAC_VER_44:
5452 rtl_hw_start_8411_2(tp);
5453 break;
5454
Francois Romieu219a1e92008-06-28 11:58:39 +02005455 default:
5456 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
5457 dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005458 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005459 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005460
hayeswang1a964642013-04-01 22:23:41 +00005461 RTL_W8(Cfg9346, Cfg9346_Lock);
5462
Francois Romieu0e485152007-02-20 00:00:26 +01005463 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5464
hayeswang1a964642013-04-01 22:23:41 +00005465 rtl_set_rx_mode(dev);
Francois Romieub8363902008-06-01 12:31:57 +02005466
Francois Romieu2dd99532007-06-11 23:22:52 +02005467 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005468}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005469
Francois Romieu2857ffb2008-08-02 21:08:49 +02005470#define R810X_CPCMD_QUIRK_MASK (\
5471 EnableBist | \
5472 Mac_dbgo_oe | \
5473 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00005474 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02005475 Force_txflow_en | \
5476 Cxpl_dbg_sel | \
5477 ASF | \
5478 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005479 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005480
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005481static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005482{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005483 void __iomem *ioaddr = tp->mmio_addr;
5484 struct pci_dev *pdev = tp->pci_dev;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005485 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005486 { 0x01, 0, 0x6e65 },
5487 { 0x02, 0, 0x091f },
5488 { 0x03, 0, 0xc2f9 },
5489 { 0x06, 0, 0xafb5 },
5490 { 0x07, 0, 0x0e00 },
5491 { 0x19, 0, 0xec80 },
5492 { 0x01, 0, 0x2e65 },
5493 { 0x01, 0, 0x6e65 }
5494 };
5495 u8 cfg1;
5496
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005497 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005498
5499 RTL_W8(DBG_REG, FIX_NAK_1);
5500
5501 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5502
5503 RTL_W8(Config1,
5504 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
5505 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5506
5507 cfg1 = RTL_R8(Config1);
5508 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
5509 RTL_W8(Config1, cfg1 & ~LEDS0);
5510
Francois Romieufdf6fc02012-07-06 22:40:38 +02005511 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005512}
5513
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005514static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005515{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005516 void __iomem *ioaddr = tp->mmio_addr;
5517 struct pci_dev *pdev = tp->pci_dev;
5518
5519 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005520
5521 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5522
5523 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
5524 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005525}
5526
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005527static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005528{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005529 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005530
Francois Romieufdf6fc02012-07-06 22:40:38 +02005531 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005532}
5533
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005534static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005535{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005536 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005537 static const struct ephy_info e_info_8105e_1[] = {
5538 { 0x07, 0, 0x4000 },
5539 { 0x19, 0, 0x0200 },
5540 { 0x19, 0, 0x0020 },
5541 { 0x1e, 0, 0x2000 },
5542 { 0x03, 0, 0x0001 },
5543 { 0x19, 0, 0x0100 },
5544 { 0x19, 0, 0x0004 },
5545 { 0x0a, 0, 0x0020 }
5546 };
5547
Francois Romieucecb5fd2011-04-01 10:21:07 +02005548 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Hayes Wang5a5e4442011-02-22 17:26:21 +08005549 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5550
Francois Romieucecb5fd2011-04-01 10:21:07 +02005551 /* Disable Early Tally Counter */
Hayes Wang5a5e4442011-02-22 17:26:21 +08005552 RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);
5553
5554 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
Hayes Wang4f6b00e52011-07-06 15:58:02 +08005555 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005556
Francois Romieufdf6fc02012-07-06 22:40:38 +02005557 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005558
5559 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005560}
5561
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005562static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005563{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005564 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005565 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005566}
5567
Hayes Wang7e18dca2012-03-30 14:33:02 +08005568static void rtl_hw_start_8402(struct rtl8169_private *tp)
5569{
5570 void __iomem *ioaddr = tp->mmio_addr;
5571 static const struct ephy_info e_info_8402[] = {
5572 { 0x19, 0xffff, 0xff64 },
5573 { 0x1e, 0, 0x4000 }
5574 };
5575
5576 rtl_csi_access_enable_2(tp);
5577
5578 /* Force LAN exit from ASPM if Rx/Tx are not idle */
5579 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5580
5581 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5582 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5583
Francois Romieufdf6fc02012-07-06 22:40:38 +02005584 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005585
5586 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
5587
Francois Romieufdf6fc02012-07-06 22:40:38 +02005588 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5589 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
5590 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5591 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5592 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5593 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5594 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005595
5596 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005597}
5598
Hayes Wang5598bfe2012-07-02 17:23:21 +08005599static void rtl_hw_start_8106(struct rtl8169_private *tp)
5600{
5601 void __iomem *ioaddr = tp->mmio_addr;
5602
5603 /* Force LAN exit from ASPM if Rx/Tx are not idle */
5604 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5605
Francois Romieu4521e1a92012-11-01 16:46:28 +00005606 RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005607 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
5608 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005609
5610 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005611}
5612
Francois Romieu07ce4062007-02-23 23:36:39 +01005613static void rtl_hw_start_8101(struct net_device *dev)
5614{
Francois Romieucdf1a602007-06-11 23:29:50 +02005615 struct rtl8169_private *tp = netdev_priv(dev);
5616 void __iomem *ioaddr = tp->mmio_addr;
5617 struct pci_dev *pdev = tp->pci_dev;
5618
Francois Romieuda78dbf2012-01-26 14:18:23 +01005619 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5620 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005621
Francois Romieucecb5fd2011-04-01 10:21:07 +02005622 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005623 tp->mac_version == RTL_GIGA_MAC_VER_16)
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005624 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
5625 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005626
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005627 RTL_W8(Cfg9346, Cfg9346_Unlock);
5628
hayeswang1a964642013-04-01 22:23:41 +00005629 RTL_W8(MaxTxPacketSize, TxPacketMax);
5630
5631 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
5632
5633 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
5634 RTL_W16(CPlusCmd, tp->cp_cmd);
5635
5636 rtl_set_rx_tx_desc_registers(tp, ioaddr);
5637
5638 rtl_set_rx_tx_config_registers(tp);
5639
Francois Romieu2857ffb2008-08-02 21:08:49 +02005640 switch (tp->mac_version) {
5641 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005642 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005643 break;
5644
5645 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005646 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005647 break;
5648
5649 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005650 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005651 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005652
5653 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005654 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005655 break;
5656 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005657 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005658 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005659
5660 case RTL_GIGA_MAC_VER_37:
5661 rtl_hw_start_8402(tp);
5662 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005663
5664 case RTL_GIGA_MAC_VER_39:
5665 rtl_hw_start_8106(tp);
5666 break;
hayeswang58152cd2013-04-01 22:23:42 +00005667 case RTL_GIGA_MAC_VER_43:
5668 rtl_hw_start_8168g_2(tp);
5669 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005670 }
5671
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005672 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02005673
Francois Romieucdf1a602007-06-11 23:29:50 +02005674 RTL_W16(IntrMitigate, 0x0000);
5675
Francois Romieucdf1a602007-06-11 23:29:50 +02005676 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieucdf1a602007-06-11 23:29:50 +02005677
Francois Romieucdf1a602007-06-11 23:29:50 +02005678 rtl_set_rx_mode(dev);
5679
hayeswang1a964642013-04-01 22:23:41 +00005680 RTL_R8(IntrMask);
5681
Francois Romieucdf1a602007-06-11 23:29:50 +02005682 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005683}
5684
5685static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5686{
Francois Romieud58d46b2011-05-03 16:38:29 +02005687 struct rtl8169_private *tp = netdev_priv(dev);
5688
5689 if (new_mtu < ETH_ZLEN ||
5690 new_mtu > rtl_chip_infos[tp->mac_version].jumbo_max)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005691 return -EINVAL;
5692
Francois Romieud58d46b2011-05-03 16:38:29 +02005693 if (new_mtu > ETH_DATA_LEN)
5694 rtl_hw_jumbo_enable(tp);
5695 else
5696 rtl_hw_jumbo_disable(tp);
5697
Linus Torvalds1da177e2005-04-16 15:20:36 -07005698 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005699 netdev_update_features(dev);
5700
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005701 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005702}
5703
5704static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5705{
Al Viro95e09182007-12-22 18:55:39 +00005706 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005707 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5708}
5709
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005710static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5711 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005712{
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005713 dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005714 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005715
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005716 kfree(*data_buff);
5717 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005718 rtl8169_make_unusable_by_asic(desc);
5719}
5720
5721static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
5722{
5723 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5724
5725 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
5726}
5727
5728static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
5729 u32 rx_buf_sz)
5730{
5731 desc->addr = cpu_to_le64(mapping);
5732 wmb();
5733 rtl8169_mark_to_asic(desc, rx_buf_sz);
5734}
5735
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005736static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005737{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005738 return (void *)ALIGN((long)data, 16);
5739}
5740
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005741static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5742 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005743{
5744 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005745 dma_addr_t mapping;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005746 struct device *d = &tp->pci_dev->dev;
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005747 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005748 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005749
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005750 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
5751 if (!data)
5752 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005753
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005754 if (rtl8169_align(data) != data) {
5755 kfree(data);
5756 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
5757 if (!data)
5758 return NULL;
5759 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005760
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005761 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005762 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005763 if (unlikely(dma_mapping_error(d, mapping))) {
5764 if (net_ratelimit())
5765 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005766 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005767 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005768
5769 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005770 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005771
5772err_out:
5773 kfree(data);
5774 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005775}
5776
5777static void rtl8169_rx_clear(struct rtl8169_private *tp)
5778{
Francois Romieu07d3f512007-02-21 22:40:46 +01005779 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005780
5781 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005782 if (tp->Rx_databuff[i]) {
5783 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005784 tp->RxDescArray + i);
5785 }
5786 }
5787}
5788
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005789static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005790{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005791 desc->opts1 |= cpu_to_le32(RingEnd);
5792}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005793
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005794static int rtl8169_rx_fill(struct rtl8169_private *tp)
5795{
5796 unsigned int i;
5797
5798 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005799 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005800
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005801 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07005802 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02005803
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005804 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005805 if (!data) {
5806 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005807 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005808 }
5809 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005810 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005812 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5813 return 0;
5814
5815err_out:
5816 rtl8169_rx_clear(tp);
5817 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818}
5819
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820static int rtl8169_init_ring(struct net_device *dev)
5821{
5822 struct rtl8169_private *tp = netdev_priv(dev);
5823
5824 rtl8169_init_ring_indexes(tp);
5825
5826 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005827 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005828
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005829 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005830}
5831
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005832static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005833 struct TxDesc *desc)
5834{
5835 unsigned int len = tx_skb->len;
5836
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005837 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5838
Linus Torvalds1da177e2005-04-16 15:20:36 -07005839 desc->opts1 = 0x00;
5840 desc->opts2 = 0x00;
5841 desc->addr = 0x00;
5842 tx_skb->len = 0;
5843}
5844
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005845static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5846 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847{
5848 unsigned int i;
5849
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005850 for (i = 0; i < n; i++) {
5851 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005852 struct ring_info *tx_skb = tp->tx_skb + entry;
5853 unsigned int len = tx_skb->len;
5854
5855 if (len) {
5856 struct sk_buff *skb = tx_skb->skb;
5857
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005858 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859 tp->TxDescArray + entry);
5860 if (skb) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00005861 tp->dev->stats.tx_dropped++;
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07005862 dev_kfree_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005863 tx_skb->skb = NULL;
5864 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005865 }
5866 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005867}
5868
5869static void rtl8169_tx_clear(struct rtl8169_private *tp)
5870{
5871 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005872 tp->cur_tx = tp->dirty_tx = 0;
5873}
5874
Francois Romieu4422bcd2012-01-26 11:23:32 +01005875static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005876{
David Howellsc4028952006-11-22 14:57:56 +00005877 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005878 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005879
Francois Romieuda78dbf2012-01-26 14:18:23 +01005880 napi_disable(&tp->napi);
5881 netif_stop_queue(dev);
5882 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005883
françois romieuc7c2c392011-12-04 20:30:52 +00005884 rtl8169_hw_reset(tp);
5885
Francois Romieu56de4142011-03-15 17:29:31 +01005886 for (i = 0; i < NUM_RX_DESC; i++)
5887 rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);
5888
Linus Torvalds1da177e2005-04-16 15:20:36 -07005889 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005890 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005891
Francois Romieuda78dbf2012-01-26 14:18:23 +01005892 napi_enable(&tp->napi);
Francois Romieu56de4142011-03-15 17:29:31 +01005893 rtl_hw_start(dev);
5894 netif_wake_queue(dev);
5895 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005896}
5897
5898static void rtl8169_tx_timeout(struct net_device *dev)
5899{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005900 struct rtl8169_private *tp = netdev_priv(dev);
5901
5902 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005903}
5904
5905static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005906 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907{
5908 struct skb_shared_info *info = skb_shinfo(skb);
5909 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04005910 struct TxDesc * uninitialized_var(txd);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005911 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005912
5913 entry = tp->cur_tx;
5914 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005915 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005916 dma_addr_t mapping;
5917 u32 status, len;
5918 void *addr;
5919
5920 entry = (entry + 1) % NUM_TX_DESC;
5921
5922 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005923 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005924 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005925 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005926 if (unlikely(dma_mapping_error(d, mapping))) {
5927 if (net_ratelimit())
5928 netif_err(tp, drv, tp->dev,
5929 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005930 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005932
Francois Romieucecb5fd2011-04-01 10:21:07 +02005933 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005934 status = opts[0] | len |
5935 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005936
5937 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005938 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005939 txd->addr = cpu_to_le64(mapping);
5940
5941 tp->tx_skb[entry].len = len;
5942 }
5943
5944 if (cur_frag) {
5945 tp->tx_skb[entry].skb = skb;
5946 txd->opts1 |= cpu_to_le32(LastFrag);
5947 }
5948
5949 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005950
5951err_out:
5952 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5953 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954}
5955
françois romieub423e9a2013-05-18 01:24:46 +00005956static bool rtl_skb_pad(struct sk_buff *skb)
5957{
5958 if (skb_padto(skb, ETH_ZLEN))
5959 return false;
5960 skb_put(skb, ETH_ZLEN - skb->len);
5961 return true;
5962}
5963
5964static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5965{
5966 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5967}
5968
5969static inline bool rtl8169_tso_csum(struct rtl8169_private *tp,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005970 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005971{
Francois Romieu2b7b4312011-04-18 22:53:24 -07005972 const struct rtl_tx_desc_info *info = tx_desc_info + tp->txd_version;
Michał Mirosław350fb322011-04-08 06:35:56 +00005973 u32 mss = skb_shinfo(skb)->gso_size;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005974 int offset = info->opts_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005975
Francois Romieu2b7b4312011-04-18 22:53:24 -07005976 if (mss) {
5977 opts[0] |= TD_LSO;
5978 opts[offset] |= min(mss, TD_MSS_MAX) << info->mss_shift;
5979 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005980 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005981
françois romieub423e9a2013-05-18 01:24:46 +00005982 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
5983 return skb_checksum_help(skb) == 0 && rtl_skb_pad(skb);
5984
Linus Torvalds1da177e2005-04-16 15:20:36 -07005985 if (ip->protocol == IPPROTO_TCP)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005986 opts[offset] |= info->checksum.tcp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987 else if (ip->protocol == IPPROTO_UDP)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005988 opts[offset] |= info->checksum.udp;
5989 else
5990 WARN_ON_ONCE(1);
françois romieub423e9a2013-05-18 01:24:46 +00005991 } else {
5992 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
5993 return rtl_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005994 }
françois romieub423e9a2013-05-18 01:24:46 +00005995 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005996}
5997
Stephen Hemminger613573252009-08-31 19:50:58 +00005998static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5999 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006000{
6001 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006002 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006003 struct TxDesc *txd = tp->TxDescArray + entry;
6004 void __iomem *ioaddr = tp->mmio_addr;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006005 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006006 dma_addr_t mapping;
6007 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006008 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006009 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006010
Julien Ducourthial477206a2012-05-09 00:00:06 +02006011 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006012 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006013 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006014 }
6015
6016 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006017 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006018
françois romieub423e9a2013-05-18 01:24:46 +00006019 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6020 opts[0] = DescOwn;
6021
6022 if (!rtl8169_tso_csum(tp, skb, opts))
6023 goto err_update_stats;
6024
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006025 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006026 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006027 if (unlikely(dma_mapping_error(d, mapping))) {
6028 if (net_ratelimit())
6029 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006030 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006031 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006032
6033 tp->tx_skb[entry].len = len;
6034 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006035
Francois Romieu2b7b4312011-04-18 22:53:24 -07006036 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006037 if (frags < 0)
6038 goto err_dma_1;
6039 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006040 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006041 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006042 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006043 tp->tx_skb[entry].skb = skb;
6044 }
6045
Francois Romieu2b7b4312011-04-18 22:53:24 -07006046 txd->opts2 = cpu_to_le32(opts[1]);
6047
Richard Cochran5047fb52012-03-10 07:29:42 +00006048 skb_tx_timestamp(skb);
6049
Linus Torvalds1da177e2005-04-16 15:20:36 -07006050 wmb();
6051
Francois Romieucecb5fd2011-04-01 10:21:07 +02006052 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006053 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006054 txd->opts1 = cpu_to_le32(status);
6055
Linus Torvalds1da177e2005-04-16 15:20:36 -07006056 tp->cur_tx += frags + 1;
6057
David Dillow4c020a92010-03-03 16:33:10 +00006058 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006059
Francois Romieucecb5fd2011-04-01 10:21:07 +02006060 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006061
Francois Romieuda78dbf2012-01-26 14:18:23 +01006062 mmiowb();
6063
Julien Ducourthial477206a2012-05-09 00:00:06 +02006064 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006065 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6066 * not miss a ring update when it notices a stopped queue.
6067 */
6068 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006069 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006070 /* Sync with rtl_tx:
6071 * - publish queue status and cur_tx ring index (write barrier)
6072 * - refresh dirty_tx ring index (read barrier).
6073 * May the current thread have a pessimistic view of the ring
6074 * status and forget to wake up queue, a racing rtl_tx thread
6075 * can't.
6076 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006077 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006078 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006079 netif_wake_queue(dev);
6080 }
6081
Stephen Hemminger613573252009-08-31 19:50:58 +00006082 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006083
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006084err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006085 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006086err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006087 dev_kfree_skb_any(skb);
Stefan Badere5195c12013-04-26 13:49:32 +00006088err_update_stats:
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006089 dev->stats.tx_dropped++;
6090 return NETDEV_TX_OK;
6091
6092err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006093 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006094 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006095 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006096}
6097
6098static void rtl8169_pcierr_interrupt(struct net_device *dev)
6099{
6100 struct rtl8169_private *tp = netdev_priv(dev);
6101 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006102 u16 pci_status, pci_cmd;
6103
6104 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6105 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6106
Joe Perchesbf82c182010-02-09 11:49:50 +00006107 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6108 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006109
6110 /*
6111 * The recovery sequence below admits a very elaborated explanation:
6112 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006113 * - I did not see what else could be done;
6114 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006115 *
6116 * Feel free to adjust to your needs.
6117 */
Francois Romieua27993f2006-12-18 00:04:19 +01006118 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006119 pci_cmd &= ~PCI_COMMAND_PARITY;
6120 else
6121 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6122
6123 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006124
6125 pci_write_config_word(pdev, PCI_STATUS,
6126 pci_status & (PCI_STATUS_DETECTED_PARITY |
6127 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6128 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6129
6130 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006131 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
françois romieue6de30d2011-01-03 15:08:37 +00006132 void __iomem *ioaddr = tp->mmio_addr;
6133
Joe Perchesbf82c182010-02-09 11:49:50 +00006134 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006135 tp->cp_cmd &= ~PCIDAC;
6136 RTL_W16(CPlusCmd, tp->cp_cmd);
6137 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006138 }
6139
françois romieue6de30d2011-01-03 15:08:37 +00006140 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006141
Francois Romieu98ddf982012-01-31 10:47:34 +01006142 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006143}
6144
Francois Romieuda78dbf2012-01-26 14:18:23 +01006145static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006146{
6147 unsigned int dirty_tx, tx_left;
6148
Linus Torvalds1da177e2005-04-16 15:20:36 -07006149 dirty_tx = tp->dirty_tx;
6150 smp_rmb();
6151 tx_left = tp->cur_tx - dirty_tx;
6152
6153 while (tx_left > 0) {
6154 unsigned int entry = dirty_tx % NUM_TX_DESC;
6155 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006156 u32 status;
6157
6158 rmb();
6159 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6160 if (status & DescOwn)
6161 break;
6162
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006163 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
6164 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006165 if (status & LastFrag) {
Francois Romieu17bcb682012-07-23 22:55:55 +02006166 u64_stats_update_begin(&tp->tx_stats.syncp);
6167 tp->tx_stats.packets++;
6168 tp->tx_stats.bytes += tx_skb->skb->len;
6169 u64_stats_update_end(&tp->tx_stats.syncp);
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006170 dev_kfree_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006171 tx_skb->skb = NULL;
6172 }
6173 dirty_tx++;
6174 tx_left--;
6175 }
6176
6177 if (tp->dirty_tx != dirty_tx) {
6178 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006179 /* Sync with rtl8169_start_xmit:
6180 * - publish dirty_tx ring index (write barrier)
6181 * - refresh cur_tx ring index and queue status (read barrier)
6182 * May the current thread miss the stopped queue condition,
6183 * a racing xmit thread can only have a right view of the
6184 * ring status.
6185 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006186 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006188 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006189 netif_wake_queue(dev);
6190 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006191 /*
6192 * 8168 hack: TxPoll requests are lost when the Tx packets are
6193 * too close. Let's kick an extra TxPoll request when a burst
6194 * of start_xmit activity is detected (if it is not detected,
6195 * it is slow enough). -- FR
6196 */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006197 if (tp->cur_tx != dirty_tx) {
6198 void __iomem *ioaddr = tp->mmio_addr;
6199
Francois Romieud78ae2d2007-08-26 20:08:19 +02006200 RTL_W8(TxPoll, NPQ);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006202 }
6203}
6204
Francois Romieu126fa4b2005-05-12 20:09:17 -04006205static inline int rtl8169_fragmented_frame(u32 status)
6206{
6207 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6208}
6209
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006210static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006211{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006212 u32 status = opts1 & RxProtoMask;
6213
6214 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006215 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006216 skb->ip_summed = CHECKSUM_UNNECESSARY;
6217 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006218 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006219}
6220
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006221static struct sk_buff *rtl8169_try_rx_copy(void *data,
6222 struct rtl8169_private *tp,
6223 int pkt_size,
6224 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006225{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006226 struct sk_buff *skb;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006227 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006228
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006229 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006230 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006231 prefetch(data);
6232 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
6233 if (skb)
6234 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006235 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6236
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006237 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006238}
6239
Francois Romieuda78dbf2012-01-26 14:18:23 +01006240static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006241{
6242 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006243 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006244
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006246
Timo Teräs9fba0812013-01-15 21:01:24 +00006247 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006248 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006249 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006250 u32 status;
6251
6252 rmb();
David S. Miller8decf862011-09-22 03:23:13 -04006253 status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006254
6255 if (status & DescOwn)
6256 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006257 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006258 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6259 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006260 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006261 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006262 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006263 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006264 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02006265 if (status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006266 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006267 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02006268 }
Ben Greear6bbe0212012-02-10 15:04:33 +00006269 if ((status & (RxRUNT | RxCRC)) &&
6270 !(status & (RxRWT | RxFOVF)) &&
6271 (dev->features & NETIF_F_RXALL))
6272 goto process_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006273 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006274 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006275 dma_addr_t addr;
6276 int pkt_size;
6277
6278process_pkt:
6279 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006280 if (likely(!(dev->features & NETIF_F_RXFCS)))
6281 pkt_size = (status & 0x00003fff) - 4;
6282 else
6283 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006284
Francois Romieu126fa4b2005-05-12 20:09:17 -04006285 /*
6286 * The driver does not support incoming fragmented
6287 * frames. They are seen as a symptom of over-mtu
6288 * sized frames.
6289 */
6290 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006291 dev->stats.rx_dropped++;
6292 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006293 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006294 }
6295
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006296 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6297 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006298 if (!skb) {
6299 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006300 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006301 }
6302
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006303 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006304 skb_put(skb, pkt_size);
6305 skb->protocol = eth_type_trans(skb, dev);
6306
Francois Romieu7a8fc772011-03-01 17:18:33 +01006307 rtl8169_rx_vlan_tag(desc, skb);
6308
Francois Romieu56de4142011-03-15 17:29:31 +01006309 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006310
Junchang Wang8027aa22012-03-04 23:30:32 +01006311 u64_stats_update_begin(&tp->rx_stats.syncp);
6312 tp->rx_stats.packets++;
6313 tp->rx_stats.bytes += pkt_size;
6314 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006315 }
françois romieuce11ff52013-01-24 13:30:06 +00006316release_descriptor:
6317 desc->opts2 = 0;
6318 wmb();
6319 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006320 }
6321
6322 count = cur_rx - tp->cur_rx;
6323 tp->cur_rx = cur_rx;
6324
Linus Torvalds1da177e2005-04-16 15:20:36 -07006325 return count;
6326}
6327
Francois Romieu07d3f512007-02-21 22:40:46 +01006328static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006329{
Francois Romieu07d3f512007-02-21 22:40:46 +01006330 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006331 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006332 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006333 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006335 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006336 if (status && status != 0xffff) {
6337 status &= RTL_EVENT_NAPI | tp->event_slow;
6338 if (status) {
6339 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006340
Francois Romieuda78dbf2012-01-26 14:18:23 +01006341 rtl_irq_disable(tp);
6342 napi_schedule(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006343 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006344 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006345 return IRQ_RETVAL(handled);
6346}
6347
Francois Romieuda78dbf2012-01-26 14:18:23 +01006348/*
6349 * Workqueue context.
6350 */
6351static void rtl_slow_event_work(struct rtl8169_private *tp)
6352{
6353 struct net_device *dev = tp->dev;
6354 u16 status;
6355
6356 status = rtl_get_events(tp) & tp->event_slow;
6357 rtl_ack_events(tp, status);
6358
6359 if (unlikely(status & RxFIFOOver)) {
6360 switch (tp->mac_version) {
6361 /* Work around for rx fifo overflow */
6362 case RTL_GIGA_MAC_VER_11:
6363 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006364 /* XXX - Hack alert. See rtl_task(). */
6365 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006366 default:
6367 break;
6368 }
6369 }
6370
6371 if (unlikely(status & SYSErr))
6372 rtl8169_pcierr_interrupt(dev);
6373
6374 if (status & LinkChg)
6375 __rtl8169_check_link_status(dev, tp, tp->mmio_addr, true);
6376
françois romieu7dbb4912012-06-09 10:53:16 +00006377 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006378}
6379
Francois Romieu4422bcd2012-01-26 11:23:32 +01006380static void rtl_task(struct work_struct *work)
6381{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006382 static const struct {
6383 int bitnr;
6384 void (*action)(struct rtl8169_private *);
6385 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006386 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006387 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6388 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
6389 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
6390 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006391 struct rtl8169_private *tp =
6392 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006393 struct net_device *dev = tp->dev;
6394 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006395
Francois Romieuda78dbf2012-01-26 14:18:23 +01006396 rtl_lock_work(tp);
6397
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006398 if (!netif_running(dev) ||
6399 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006400 goto out_unlock;
6401
6402 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6403 bool pending;
6404
Francois Romieuda78dbf2012-01-26 14:18:23 +01006405 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006406 if (pending)
6407 rtl_work[i].action(tp);
6408 }
6409
6410out_unlock:
6411 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006412}
6413
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006414static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006415{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006416 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6417 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006418 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6419 int work_done= 0;
6420 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006421
Francois Romieuda78dbf2012-01-26 14:18:23 +01006422 status = rtl_get_events(tp);
6423 rtl_ack_events(tp, status & ~tp->event_slow);
6424
6425 if (status & RTL_EVENT_NAPI_RX)
6426 work_done = rtl_rx(dev, tp, (u32) budget);
6427
6428 if (status & RTL_EVENT_NAPI_TX)
6429 rtl_tx(dev, tp);
6430
6431 if (status & tp->event_slow) {
6432 enable_mask &= ~tp->event_slow;
6433
6434 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6435 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006436
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006437 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08006438 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00006439
Francois Romieuda78dbf2012-01-26 14:18:23 +01006440 rtl_irq_enable(tp, enable_mask);
6441 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006442 }
6443
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006444 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006445}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006446
Francois Romieu523a6092008-09-10 22:28:56 +02006447static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
6448{
6449 struct rtl8169_private *tp = netdev_priv(dev);
6450
6451 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6452 return;
6453
6454 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
6455 RTL_W32(RxMissed, 0);
6456}
6457
Linus Torvalds1da177e2005-04-16 15:20:36 -07006458static void rtl8169_down(struct net_device *dev)
6459{
6460 struct rtl8169_private *tp = netdev_priv(dev);
6461 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006462
Francois Romieu4876cc12011-03-11 21:07:11 +01006463 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006464
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006465 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006466 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006467
Hayes Wang92fc43b2011-07-06 15:58:03 +08006468 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006469 /*
6470 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006471 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6472 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006473 */
Francois Romieu523a6092008-09-10 22:28:56 +02006474 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006475
Linus Torvalds1da177e2005-04-16 15:20:36 -07006476 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006477 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006478
Linus Torvalds1da177e2005-04-16 15:20:36 -07006479 rtl8169_tx_clear(tp);
6480
6481 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006482
6483 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006484}
6485
6486static int rtl8169_close(struct net_device *dev)
6487{
6488 struct rtl8169_private *tp = netdev_priv(dev);
6489 struct pci_dev *pdev = tp->pci_dev;
6490
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006491 pm_runtime_get_sync(&pdev->dev);
6492
Francois Romieucecb5fd2011-04-01 10:21:07 +02006493 /* Update counters before going down */
Ivan Vecera355423d2009-02-06 21:49:57 -08006494 rtl8169_update_counters(dev);
6495
Francois Romieuda78dbf2012-01-26 14:18:23 +01006496 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006497 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006498
Linus Torvalds1da177e2005-04-16 15:20:36 -07006499 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006500 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006501
Lekensteyn4ea72442013-07-22 09:53:30 +02006502 cancel_work_sync(&tp->wk.work);
6503
Francois Romieu92a7c4e2012-03-10 10:42:12 +01006504 free_irq(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006505
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006506 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6507 tp->RxPhyAddr);
6508 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6509 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006510 tp->TxDescArray = NULL;
6511 tp->RxDescArray = NULL;
6512
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006513 pm_runtime_put_sync(&pdev->dev);
6514
Linus Torvalds1da177e2005-04-16 15:20:36 -07006515 return 0;
6516}
6517
Francois Romieudc1c00c2012-03-08 10:06:18 +01006518#ifdef CONFIG_NET_POLL_CONTROLLER
6519static void rtl8169_netpoll(struct net_device *dev)
6520{
6521 struct rtl8169_private *tp = netdev_priv(dev);
6522
6523 rtl8169_interrupt(tp->pci_dev->irq, dev);
6524}
6525#endif
6526
Francois Romieudf43ac72012-03-08 09:48:40 +01006527static int rtl_open(struct net_device *dev)
6528{
6529 struct rtl8169_private *tp = netdev_priv(dev);
6530 void __iomem *ioaddr = tp->mmio_addr;
6531 struct pci_dev *pdev = tp->pci_dev;
6532 int retval = -ENOMEM;
6533
6534 pm_runtime_get_sync(&pdev->dev);
6535
6536 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006537 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006538 * dma_alloc_coherent provides more.
6539 */
6540 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6541 &tp->TxPhyAddr, GFP_KERNEL);
6542 if (!tp->TxDescArray)
6543 goto err_pm_runtime_put;
6544
6545 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6546 &tp->RxPhyAddr, GFP_KERNEL);
6547 if (!tp->RxDescArray)
6548 goto err_free_tx_0;
6549
6550 retval = rtl8169_init_ring(dev);
6551 if (retval < 0)
6552 goto err_free_rx_1;
6553
6554 INIT_WORK(&tp->wk.work, rtl_task);
6555
6556 smp_mb();
6557
6558 rtl_request_firmware(tp);
6559
Francois Romieu92a7c4e2012-03-10 10:42:12 +01006560 retval = request_irq(pdev->irq, rtl8169_interrupt,
Francois Romieudf43ac72012-03-08 09:48:40 +01006561 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
6562 dev->name, dev);
6563 if (retval < 0)
6564 goto err_release_fw_2;
6565
6566 rtl_lock_work(tp);
6567
6568 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6569
6570 napi_enable(&tp->napi);
6571
6572 rtl8169_init_phy(dev, tp);
6573
6574 __rtl8169_set_features(dev, dev->features);
6575
6576 rtl_pll_power_up(tp);
6577
6578 rtl_hw_start(dev);
6579
6580 netif_start_queue(dev);
6581
6582 rtl_unlock_work(tp);
6583
6584 tp->saved_wolopts = 0;
6585 pm_runtime_put_noidle(&pdev->dev);
6586
6587 rtl8169_check_link_status(dev, tp, ioaddr);
6588out:
6589 return retval;
6590
6591err_release_fw_2:
6592 rtl_release_firmware(tp);
6593 rtl8169_rx_clear(tp);
6594err_free_rx_1:
6595 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6596 tp->RxPhyAddr);
6597 tp->RxDescArray = NULL;
6598err_free_tx_0:
6599 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6600 tp->TxPhyAddr);
6601 tp->TxDescArray = NULL;
6602err_pm_runtime_put:
6603 pm_runtime_put_noidle(&pdev->dev);
6604 goto out;
6605}
6606
Junchang Wang8027aa22012-03-04 23:30:32 +01006607static struct rtnl_link_stats64 *
6608rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006609{
6610 struct rtl8169_private *tp = netdev_priv(dev);
6611 void __iomem *ioaddr = tp->mmio_addr;
Junchang Wang8027aa22012-03-04 23:30:32 +01006612 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006613
Francois Romieuda78dbf2012-01-26 14:18:23 +01006614 if (netif_running(dev))
Francois Romieu523a6092008-09-10 22:28:56 +02006615 rtl8169_rx_missed(dev, ioaddr);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006616
Junchang Wang8027aa22012-03-04 23:30:32 +01006617 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006618 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006619 stats->rx_packets = tp->rx_stats.packets;
6620 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006621 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006622
6623
6624 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006625 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006626 stats->tx_packets = tp->tx_stats.packets;
6627 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006628 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006629
6630 stats->rx_dropped = dev->stats.rx_dropped;
6631 stats->tx_dropped = dev->stats.tx_dropped;
6632 stats->rx_length_errors = dev->stats.rx_length_errors;
6633 stats->rx_errors = dev->stats.rx_errors;
6634 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6635 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6636 stats->rx_missed_errors = dev->stats.rx_missed_errors;
6637
6638 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006639}
6640
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006641static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006642{
françois romieu065c27c2011-01-03 15:08:12 +00006643 struct rtl8169_private *tp = netdev_priv(dev);
6644
Francois Romieu5d06a992006-02-23 00:47:58 +01006645 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006646 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006647
6648 netif_device_detach(dev);
6649 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006650
6651 rtl_lock_work(tp);
6652 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006653 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006654 rtl_unlock_work(tp);
6655
6656 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006657}
Francois Romieu5d06a992006-02-23 00:47:58 +01006658
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006659#ifdef CONFIG_PM
6660
6661static int rtl8169_suspend(struct device *device)
6662{
6663 struct pci_dev *pdev = to_pci_dev(device);
6664 struct net_device *dev = pci_get_drvdata(pdev);
6665
6666 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006667
Francois Romieu5d06a992006-02-23 00:47:58 +01006668 return 0;
6669}
6670
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006671static void __rtl8169_resume(struct net_device *dev)
6672{
françois romieu065c27c2011-01-03 15:08:12 +00006673 struct rtl8169_private *tp = netdev_priv(dev);
6674
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006675 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006676
6677 rtl_pll_power_up(tp);
6678
Artem Savkovcff4c162012-04-03 10:29:11 +00006679 rtl_lock_work(tp);
6680 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006681 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006682 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006683
Francois Romieu98ddf982012-01-31 10:47:34 +01006684 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006685}
6686
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006687static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006688{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006689 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006690 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00006691 struct rtl8169_private *tp = netdev_priv(dev);
6692
6693 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01006694
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006695 if (netif_running(dev))
6696 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006697
Francois Romieu5d06a992006-02-23 00:47:58 +01006698 return 0;
6699}
6700
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006701static int rtl8169_runtime_suspend(struct device *device)
6702{
6703 struct pci_dev *pdev = to_pci_dev(device);
6704 struct net_device *dev = pci_get_drvdata(pdev);
6705 struct rtl8169_private *tp = netdev_priv(dev);
6706
6707 if (!tp->TxDescArray)
6708 return 0;
6709
Francois Romieuda78dbf2012-01-26 14:18:23 +01006710 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006711 tp->saved_wolopts = __rtl8169_get_wol(tp);
6712 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006713 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006714
6715 rtl8169_net_suspend(dev);
6716
6717 return 0;
6718}
6719
6720static int rtl8169_runtime_resume(struct device *device)
6721{
6722 struct pci_dev *pdev = to_pci_dev(device);
6723 struct net_device *dev = pci_get_drvdata(pdev);
6724 struct rtl8169_private *tp = netdev_priv(dev);
6725
6726 if (!tp->TxDescArray)
6727 return 0;
6728
Francois Romieuda78dbf2012-01-26 14:18:23 +01006729 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006730 __rtl8169_set_wol(tp, tp->saved_wolopts);
6731 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006732 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006733
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00006734 rtl8169_init_phy(dev, tp);
6735
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006736 __rtl8169_resume(dev);
6737
6738 return 0;
6739}
6740
6741static int rtl8169_runtime_idle(struct device *device)
6742{
6743 struct pci_dev *pdev = to_pci_dev(device);
6744 struct net_device *dev = pci_get_drvdata(pdev);
6745 struct rtl8169_private *tp = netdev_priv(dev);
6746
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00006747 return tp->TxDescArray ? -EBUSY : 0;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006748}
6749
Alexey Dobriyan47145212009-12-14 18:00:08 -08006750static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006751 .suspend = rtl8169_suspend,
6752 .resume = rtl8169_resume,
6753 .freeze = rtl8169_suspend,
6754 .thaw = rtl8169_resume,
6755 .poweroff = rtl8169_suspend,
6756 .restore = rtl8169_resume,
6757 .runtime_suspend = rtl8169_runtime_suspend,
6758 .runtime_resume = rtl8169_runtime_resume,
6759 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006760};
6761
6762#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6763
6764#else /* !CONFIG_PM */
6765
6766#define RTL8169_PM_OPS NULL
6767
6768#endif /* !CONFIG_PM */
6769
David S. Miller1805b2f2011-10-24 18:18:09 -04006770static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6771{
6772 void __iomem *ioaddr = tp->mmio_addr;
6773
6774 /* WoL fails with 8168b when the receiver is disabled. */
6775 switch (tp->mac_version) {
6776 case RTL_GIGA_MAC_VER_11:
6777 case RTL_GIGA_MAC_VER_12:
6778 case RTL_GIGA_MAC_VER_17:
6779 pci_clear_master(tp->pci_dev);
6780
6781 RTL_W8(ChipCmd, CmdRxEnb);
6782 /* PCI commit */
6783 RTL_R8(ChipCmd);
6784 break;
6785 default:
6786 break;
6787 }
6788}
6789
Francois Romieu1765f952008-09-13 17:21:40 +02006790static void rtl_shutdown(struct pci_dev *pdev)
6791{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006792 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006793 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu2a15cd22012-03-06 01:14:12 +00006794 struct device *d = &pdev->dev;
6795
6796 pm_runtime_get_sync(d);
Francois Romieu1765f952008-09-13 17:21:40 +02006797
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006798 rtl8169_net_suspend(dev);
6799
Francois Romieucecb5fd2011-04-01 10:21:07 +02006800 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006801 rtl_rar_set(tp, dev->perm_addr);
6802
Hayes Wang92fc43b2011-07-06 15:58:03 +08006803 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006804
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006805 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006806 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
6807 rtl_wol_suspend_quirk(tp);
6808 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006809 }
6810
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006811 pci_wake_from_d3(pdev, true);
6812 pci_set_power_state(pdev, PCI_D3hot);
6813 }
françois romieu2a15cd22012-03-06 01:14:12 +00006814
6815 pm_runtime_put_noidle(d);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006816}
Francois Romieu5d06a992006-02-23 00:47:58 +01006817
Bill Pembertonbaf63292012-12-03 09:23:28 -05006818static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006819{
6820 struct net_device *dev = pci_get_drvdata(pdev);
6821 struct rtl8169_private *tp = netdev_priv(dev);
6822
6823 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
6824 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
6825 tp->mac_version == RTL_GIGA_MAC_VER_31) {
6826 rtl8168_driver_stop(tp);
6827 }
6828
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006829 netif_napi_del(&tp->napi);
6830
Francois Romieue27566e2012-03-08 09:54:01 +01006831 unregister_netdev(dev);
6832
6833 rtl_release_firmware(tp);
6834
6835 if (pci_dev_run_wake(pdev))
6836 pm_runtime_get_noresume(&pdev->dev);
6837
6838 /* restore original MAC address */
6839 rtl_rar_set(tp, dev->perm_addr);
6840
6841 rtl_disable_msi(pdev, tp);
6842 rtl8169_release_board(pdev, dev, tp->mmio_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006843}
6844
Francois Romieufa9c3852012-03-08 10:01:50 +01006845static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006846 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006847 .ndo_stop = rtl8169_close,
6848 .ndo_get_stats64 = rtl8169_get_stats64,
6849 .ndo_start_xmit = rtl8169_start_xmit,
6850 .ndo_tx_timeout = rtl8169_tx_timeout,
6851 .ndo_validate_addr = eth_validate_addr,
6852 .ndo_change_mtu = rtl8169_change_mtu,
6853 .ndo_fix_features = rtl8169_fix_features,
6854 .ndo_set_features = rtl8169_set_features,
6855 .ndo_set_mac_address = rtl_set_mac_address,
6856 .ndo_do_ioctl = rtl8169_ioctl,
6857 .ndo_set_rx_mode = rtl_set_rx_mode,
6858#ifdef CONFIG_NET_POLL_CONTROLLER
6859 .ndo_poll_controller = rtl8169_netpoll,
6860#endif
6861
6862};
6863
Francois Romieu31fa8b12012-03-08 10:09:40 +01006864static const struct rtl_cfg_info {
6865 void (*hw_start)(struct net_device *);
6866 unsigned int region;
6867 unsigned int align;
6868 u16 event_slow;
6869 unsigned features;
6870 u8 default_ver;
6871} rtl_cfg_infos [] = {
6872 [RTL_CFG_0] = {
6873 .hw_start = rtl_hw_start_8169,
6874 .region = 1,
6875 .align = 0,
6876 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
6877 .features = RTL_FEATURE_GMII,
6878 .default_ver = RTL_GIGA_MAC_VER_01,
6879 },
6880 [RTL_CFG_1] = {
6881 .hw_start = rtl_hw_start_8168,
6882 .region = 2,
6883 .align = 8,
6884 .event_slow = SYSErr | LinkChg | RxOverflow,
6885 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
6886 .default_ver = RTL_GIGA_MAC_VER_11,
6887 },
6888 [RTL_CFG_2] = {
6889 .hw_start = rtl_hw_start_8101,
6890 .region = 2,
6891 .align = 8,
6892 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
6893 PCSTimeout,
6894 .features = RTL_FEATURE_MSI,
6895 .default_ver = RTL_GIGA_MAC_VER_13,
6896 }
6897};
6898
6899/* Cfg9346_Unlock assumed. */
6900static unsigned rtl_try_msi(struct rtl8169_private *tp,
6901 const struct rtl_cfg_info *cfg)
6902{
6903 void __iomem *ioaddr = tp->mmio_addr;
6904 unsigned msi = 0;
6905 u8 cfg2;
6906
6907 cfg2 = RTL_R8(Config2) & ~MSIEnable;
6908 if (cfg->features & RTL_FEATURE_MSI) {
6909 if (pci_enable_msi(tp->pci_dev)) {
6910 netif_info(tp, hw, tp->dev, "no MSI. Back to INTx.\n");
6911 } else {
6912 cfg2 |= MSIEnable;
6913 msi = RTL_FEATURE_MSI;
6914 }
6915 }
6916 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
6917 RTL_W8(Config2, cfg2);
6918 return msi;
6919}
6920
Hayes Wangc5583862012-07-02 17:23:22 +08006921DECLARE_RTL_COND(rtl_link_list_ready_cond)
6922{
6923 void __iomem *ioaddr = tp->mmio_addr;
6924
6925 return RTL_R8(MCU) & LINK_LIST_RDY;
6926}
6927
6928DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6929{
6930 void __iomem *ioaddr = tp->mmio_addr;
6931
6932 return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
6933}
6934
Bill Pembertonbaf63292012-12-03 09:23:28 -05006935static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006936{
6937 void __iomem *ioaddr = tp->mmio_addr;
6938 u32 data;
6939
6940 tp->ocp_base = OCP_STD_PHY_BASE;
6941
6942 RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);
6943
6944 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6945 return;
6946
6947 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6948 return;
6949
6950 RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
6951 msleep(1);
6952 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
6953
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006954 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006955 data &= ~(1 << 14);
6956 r8168_mac_ocp_write(tp, 0xe8de, data);
6957
6958 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6959 return;
6960
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006961 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006962 data |= (1 << 15);
6963 r8168_mac_ocp_write(tp, 0xe8de, data);
6964
6965 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6966 return;
6967}
6968
Bill Pembertonbaf63292012-12-03 09:23:28 -05006969static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006970{
6971 switch (tp->mac_version) {
6972 case RTL_GIGA_MAC_VER_40:
6973 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00006974 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00006975 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08006976 case RTL_GIGA_MAC_VER_44:
Hayes Wangc5583862012-07-02 17:23:22 +08006977 rtl_hw_init_8168g(tp);
6978 break;
6979
6980 default:
6981 break;
6982 }
6983}
6984
Bill Pembertonbaf63292012-12-03 09:23:28 -05006985static int
Francois Romieu3b6cf252012-03-08 09:59:04 +01006986rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6987{
6988 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
6989 const unsigned int region = cfg->region;
6990 struct rtl8169_private *tp;
6991 struct mii_if_info *mii;
6992 struct net_device *dev;
6993 void __iomem *ioaddr;
6994 int chipset, i;
6995 int rc;
6996
6997 if (netif_msg_drv(&debug)) {
6998 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
6999 MODULENAME, RTL8169_VERSION);
7000 }
7001
7002 dev = alloc_etherdev(sizeof (*tp));
7003 if (!dev) {
7004 rc = -ENOMEM;
7005 goto out;
7006 }
7007
7008 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007009 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007010 tp = netdev_priv(dev);
7011 tp->dev = dev;
7012 tp->pci_dev = pdev;
7013 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
7014
7015 mii = &tp->mii;
7016 mii->dev = dev;
7017 mii->mdio_read = rtl_mdio_read;
7018 mii->mdio_write = rtl_mdio_write;
7019 mii->phy_id_mask = 0x1f;
7020 mii->reg_num_mask = 0x1f;
7021 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
7022
7023 /* disable ASPM completely as that cause random device stop working
7024 * problems as well as full system hangs for some PCIe devices users */
7025 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
7026 PCIE_LINK_STATE_CLKPM);
7027
7028 /* enable device (incl. PCI PM wakeup and hotplug setup) */
7029 rc = pci_enable_device(pdev);
7030 if (rc < 0) {
7031 netif_err(tp, probe, dev, "enable failure\n");
7032 goto err_out_free_dev_1;
7033 }
7034
7035 if (pci_set_mwi(pdev) < 0)
7036 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
7037
7038 /* make sure PCI base addr 1 is MMIO */
7039 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
7040 netif_err(tp, probe, dev,
7041 "region #%d not an MMIO resource, aborting\n",
7042 region);
7043 rc = -ENODEV;
7044 goto err_out_mwi_2;
7045 }
7046
7047 /* check for weird/broken PCI region reporting */
7048 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
7049 netif_err(tp, probe, dev,
7050 "Invalid PCI region size(s), aborting\n");
7051 rc = -ENODEV;
7052 goto err_out_mwi_2;
7053 }
7054
7055 rc = pci_request_regions(pdev, MODULENAME);
7056 if (rc < 0) {
7057 netif_err(tp, probe, dev, "could not request regions\n");
7058 goto err_out_mwi_2;
7059 }
7060
7061 tp->cp_cmd = RxChkSum;
7062
7063 if ((sizeof(dma_addr_t) > 4) &&
7064 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
7065 tp->cp_cmd |= PCIDAC;
7066 dev->features |= NETIF_F_HIGHDMA;
7067 } else {
7068 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7069 if (rc < 0) {
7070 netif_err(tp, probe, dev, "DMA configuration failed\n");
7071 goto err_out_free_res_3;
7072 }
7073 }
7074
7075 /* ioremap MMIO region */
7076 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
7077 if (!ioaddr) {
7078 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
7079 rc = -EIO;
7080 goto err_out_free_res_3;
7081 }
7082 tp->mmio_addr = ioaddr;
7083
7084 if (!pci_is_pcie(pdev))
7085 netif_info(tp, probe, dev, "not PCI Express\n");
7086
7087 /* Identify chip attached to board */
7088 rtl8169_get_mac_version(tp, dev, cfg->default_ver);
7089
7090 rtl_init_rxcfg(tp);
7091
7092 rtl_irq_disable(tp);
7093
Hayes Wangc5583862012-07-02 17:23:22 +08007094 rtl_hw_initialize(tp);
7095
Francois Romieu3b6cf252012-03-08 09:59:04 +01007096 rtl_hw_reset(tp);
7097
7098 rtl_ack_events(tp, 0xffff);
7099
7100 pci_set_master(pdev);
7101
7102 /*
7103 * Pretend we are using VLANs; This bypasses a nasty bug where
7104 * Interrupts stop flowing on high load on 8110SCd controllers.
7105 */
7106 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
7107 tp->cp_cmd |= RxVlan;
7108
7109 rtl_init_mdio_ops(tp);
7110 rtl_init_pll_power_ops(tp);
7111 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08007112 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007113
7114 rtl8169_print_mac_version(tp);
7115
7116 chipset = tp->mac_version;
7117 tp->txd_version = rtl_chip_infos[chipset].txd_version;
7118
7119 RTL_W8(Cfg9346, Cfg9346_Unlock);
7120 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
Peter Wu8f9d5132013-08-17 11:00:02 +02007121 RTL_W8(Config5, RTL_R8(Config5) & (BWF | MWF | UWF | LanWake | PMEStatus));
Francois Romieu3b6cf252012-03-08 09:59:04 +01007122 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
7123 tp->features |= RTL_FEATURE_WOL;
7124 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
7125 tp->features |= RTL_FEATURE_WOL;
7126 tp->features |= rtl_try_msi(tp, cfg);
7127 RTL_W8(Cfg9346, Cfg9346_Lock);
7128
7129 if (rtl_tbi_enabled(tp)) {
7130 tp->set_speed = rtl8169_set_speed_tbi;
7131 tp->get_settings = rtl8169_gset_tbi;
7132 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
7133 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
7134 tp->link_ok = rtl8169_tbi_link_ok;
7135 tp->do_ioctl = rtl_tbi_ioctl;
7136 } else {
7137 tp->set_speed = rtl8169_set_speed_xmii;
7138 tp->get_settings = rtl8169_gset_xmii;
7139 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
7140 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
7141 tp->link_ok = rtl8169_xmii_link_ok;
7142 tp->do_ioctl = rtl_xmii_ioctl;
7143 }
7144
7145 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007146 u64_stats_init(&tp->rx_stats.syncp);
7147 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007148
7149 /* Get MAC address */
7150 for (i = 0; i < ETH_ALEN; i++)
7151 dev->dev_addr[i] = RTL_R8(MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007152
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007153 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007154 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007155
7156 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
7157
7158 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7159 * properly for all devices */
7160 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007161 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007162
7163 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007164 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7165 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007166 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7167 NETIF_F_HIGHDMA;
7168
7169 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
7170 /* 8110SCd requires hardware Rx VLAN - disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007171 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007172
7173 dev->hw_features |= NETIF_F_RXALL;
7174 dev->hw_features |= NETIF_F_RXFCS;
7175
7176 tp->hw_start = cfg->hw_start;
7177 tp->event_slow = cfg->event_slow;
7178
7179 tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
7180 ~(RxBOVF | RxFOVF) : ~0;
7181
7182 init_timer(&tp->timer);
7183 tp->timer.data = (unsigned long) dev;
7184 tp->timer.function = rtl8169_phy_timer;
7185
7186 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7187
7188 rc = register_netdev(dev);
7189 if (rc < 0)
7190 goto err_out_msi_4;
7191
7192 pci_set_drvdata(pdev, dev);
7193
Francois Romieu92a7c4e2012-03-10 10:42:12 +01007194 netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
7195 rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
7196 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007197 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7198 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7199 "tx checksumming: %s]\n",
7200 rtl_chip_infos[chipset].jumbo_max,
7201 rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
7202 }
7203
7204 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
7205 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
7206 tp->mac_version == RTL_GIGA_MAC_VER_31) {
7207 rtl8168_driver_start(tp);
7208 }
7209
7210 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
7211
7212 if (pci_dev_run_wake(pdev))
7213 pm_runtime_put_noidle(&pdev->dev);
7214
7215 netif_carrier_off(dev);
7216
7217out:
7218 return rc;
7219
7220err_out_msi_4:
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007221 netif_napi_del(&tp->napi);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007222 rtl_disable_msi(pdev, tp);
7223 iounmap(ioaddr);
7224err_out_free_res_3:
7225 pci_release_regions(pdev);
7226err_out_mwi_2:
7227 pci_clear_mwi(pdev);
7228 pci_disable_device(pdev);
7229err_out_free_dev_1:
7230 free_netdev(dev);
7231 goto out;
7232}
7233
Linus Torvalds1da177e2005-04-16 15:20:36 -07007234static struct pci_driver rtl8169_pci_driver = {
7235 .name = MODULENAME,
7236 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007237 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007238 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007239 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007240 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007241};
7242
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007243module_pci_driver(rtl8169_pci_driver);