blob: e55de72a05cacff93ee8a71ebbe3a4f69645aafe [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000062#include "bnx2x_vfpf.h"
63#include "bnx2x_sriov.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000064#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000065#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070067#include <linux/firmware.h>
68#include "bnx2x_fw_file_hdr.h"
69/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000070#define FW_FILE_VERSION \
71 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
72 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
73 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
74 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000075#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
76#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000077#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070078
Barak Witkowski2e499d32012-06-26 01:31:19 +000079#define MAC_LEADING_ZERO_CNT (ALIGN(ETH_ALEN, sizeof(u32)) - ETH_ALEN)
80
Eilon Greenstein34f80b02008-06-23 20:33:01 -070081/* Time in jiffies before concluding the transmitter is hung */
82#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083
Bill Pemberton0329aba2012-12-03 09:24:24 -050084static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030085 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020086 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
87
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070088MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000089MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030090 "BCM57710/57711/57711E/"
91 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
92 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020093MODULE_LICENSE("GPL");
94MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000095MODULE_FIRMWARE(FW_FILE_NAME_E1);
96MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000097MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020098
Eilon Greensteinca003922009-08-12 22:53:28 -070099
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000100int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000101module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +0000102MODULE_PARM_DESC(num_queues,
103 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000104
Eilon Greenstein19680c42008-08-13 15:47:33 -0700105static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700106module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000107MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000108
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000109#define INT_MODE_INTx 1
110#define INT_MODE_MSI 2
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000111int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000112module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300113MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000114 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000115
Eilon Greensteina18f5122009-08-12 08:23:26 +0000116static int dropless_fc;
117module_param(dropless_fc, int, 0);
118MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
119
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000120static int mrrs = -1;
121module_param(mrrs, int, 0);
122MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
123
Eilon Greenstein9898f862009-02-12 08:38:27 +0000124static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000126MODULE_PARM_DESC(debug, " Default debug msglevel");
127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300129
130struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000131
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132enum bnx2x_board_type {
133 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300134 BCM57711,
135 BCM57711E,
136 BCM57712,
137 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000138 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300139 BCM57800,
140 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000141 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300142 BCM57810,
143 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000144 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300145 BCM57840_4_10,
146 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000147 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000148 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000149 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000150 BCM57811_MF,
151 BCM57840_O,
152 BCM57840_MFO,
153 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200154};
155
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700156/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800157static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500159} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000160 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
161 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
162 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
163 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
164 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
165 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
166 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
167 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
168 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
169 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
170 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
171 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
172 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
173 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
174 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
175 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
176 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
177 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
178 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
179 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
180 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200181};
182
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300183#ifndef PCI_DEVICE_ID_NX2_57710
184#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
185#endif
186#ifndef PCI_DEVICE_ID_NX2_57711
187#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
188#endif
189#ifndef PCI_DEVICE_ID_NX2_57711E
190#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
191#endif
192#ifndef PCI_DEVICE_ID_NX2_57712
193#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
194#endif
195#ifndef PCI_DEVICE_ID_NX2_57712_MF
196#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
197#endif
198#ifndef PCI_DEVICE_ID_NX2_57800
199#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
200#endif
201#ifndef PCI_DEVICE_ID_NX2_57800_MF
202#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
203#endif
204#ifndef PCI_DEVICE_ID_NX2_57810
205#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
206#endif
207#ifndef PCI_DEVICE_ID_NX2_57810_MF
208#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
209#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300210#ifndef PCI_DEVICE_ID_NX2_57840_O
211#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
212#endif
213#ifndef PCI_DEVICE_ID_NX2_57840_4_10
214#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
215#endif
216#ifndef PCI_DEVICE_ID_NX2_57840_2_20
217#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
218#endif
219#ifndef PCI_DEVICE_ID_NX2_57840_MFO
220#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300221#endif
222#ifndef PCI_DEVICE_ID_NX2_57840_MF
223#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
224#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000225#ifndef PCI_DEVICE_ID_NX2_57811
226#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
227#endif
228#ifndef PCI_DEVICE_ID_NX2_57811_MF
229#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
230#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000231static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000232 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
233 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
234 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000235 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300236 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
237 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
238 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
239 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
240 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300241 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
242 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
243 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
244 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300245 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000246 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
247 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200248 { 0 }
249};
250
251MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
252
Yuval Mintz452427b2012-03-26 20:47:07 +0000253/* Global resources for unloading a previously loaded device */
254#define BNX2X_PREV_WAIT_NEEDED 1
255static DEFINE_SEMAPHORE(bnx2x_prev_sem);
256static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200257/****************************************************************************
258* General service functions
259****************************************************************************/
260
Eric Dumazet1191cb82012-04-27 21:39:21 +0000261static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300262 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000263{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300264 REG_WR(bp, addr, U64_LO(mapping));
265 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000266}
267
Eric Dumazet1191cb82012-04-27 21:39:21 +0000268static void storm_memset_spq_addr(struct bnx2x *bp,
269 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300270{
271 u32 addr = XSEM_REG_FAST_MEMORY +
272 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
273
274 __storm_memset_dma_mapping(bp, addr, mapping);
275}
276
Eric Dumazet1191cb82012-04-27 21:39:21 +0000277static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
278 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300279{
280 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
281 pf_id);
282 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
283 pf_id);
284 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
285 pf_id);
286 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
287 pf_id);
288}
289
Eric Dumazet1191cb82012-04-27 21:39:21 +0000290static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
291 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300292{
293 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
294 enable);
295 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
296 enable);
297 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
298 enable);
299 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
300 enable);
301}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000302
Eric Dumazet1191cb82012-04-27 21:39:21 +0000303static void storm_memset_eq_data(struct bnx2x *bp,
304 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000305 u16 pfid)
306{
307 size_t size = sizeof(struct event_ring_data);
308
309 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
310
311 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
312}
313
Eric Dumazet1191cb82012-04-27 21:39:21 +0000314static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
315 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000316{
317 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
318 REG_WR16(bp, addr, eq_prod);
319}
320
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321/* used only at init
322 * locking is done by mcp
323 */
stephen hemminger8d962862010-10-21 07:50:56 +0000324static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200325{
326 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
327 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
328 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
329 PCICFG_VENDOR_ID_OFFSET);
330}
331
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200332static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
333{
334 u32 val;
335
336 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
337 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
338 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
339 PCICFG_VENDOR_ID_OFFSET);
340
341 return val;
342}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200343
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000344#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
345#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
346#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
347#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
348#define DMAE_DP_DST_NONE "dst_addr [none]"
349
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000350
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200351/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000352void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200353{
354 u32 cmd_offset;
355 int i;
356
357 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
358 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
359 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200360 }
361 REG_WR(bp, dmae_reg_go_c[idx], 1);
362}
363
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000364u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
365{
366 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
367 DMAE_CMD_C_ENABLE);
368}
369
370u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
371{
372 return opcode & ~DMAE_CMD_SRC_RESET;
373}
374
375u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
376 bool with_comp, u8 comp_type)
377{
378 u32 opcode = 0;
379
380 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
381 (dst_type << DMAE_COMMAND_DST_SHIFT));
382
383 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
384
385 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400386 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
387 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000388 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
389
390#ifdef __BIG_ENDIAN
391 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
392#else
393 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
394#endif
395 if (with_comp)
396 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
397 return opcode;
398}
399
stephen hemminger8d962862010-10-21 07:50:56 +0000400static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
401 struct dmae_command *dmae,
402 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000403{
404 memset(dmae, 0, sizeof(struct dmae_command));
405
406 /* set the opcode */
407 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
408 true, DMAE_COMP_PCI);
409
410 /* fill in the completion parameters */
411 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
412 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
413 dmae->comp_val = DMAE_COMP_VAL;
414}
415
416/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000417static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
418 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000419{
420 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000421 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000422 int rc = 0;
423
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300424 /*
425 * Lock the dmae channel. Disable BHs to prevent a dead-lock
426 * as long as this code is called both from syscall context and
427 * from ndo_set_rx_mode() flow that may be called from BH.
428 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800429 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000430
431 /* reset completion */
432 *wb_comp = 0;
433
434 /* post the command on the channel used for initializations */
435 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
436
437 /* wait for completion */
438 udelay(5);
439 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000440
Ariel Elior95c6c6162012-01-26 06:01:52 +0000441 if (!cnt ||
442 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
443 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000444 BNX2X_ERR("DMAE timeout!\n");
445 rc = DMAE_TIMEOUT;
446 goto unlock;
447 }
448 cnt--;
449 udelay(50);
450 }
451 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
452 BNX2X_ERR("DMAE PCI error!\n");
453 rc = DMAE_PCI_ERROR;
454 }
455
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000456unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800457 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000458 return rc;
459}
460
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700461void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
462 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200463{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000464 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700465
466 if (!bp->dmae_ready) {
467 u32 *data = bnx2x_sp(bp, wb_data[0]);
468
Ariel Elior127a4252012-01-26 06:01:46 +0000469 if (CHIP_IS_E1(bp))
470 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
471 else
472 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700473 return;
474 }
475
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000476 /* set opcode and fixed command fields */
477 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200478
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000479 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000480 dmae.src_addr_lo = U64_LO(dma_addr);
481 dmae.src_addr_hi = U64_HI(dma_addr);
482 dmae.dst_addr_lo = dst_addr >> 2;
483 dmae.dst_addr_hi = 0;
484 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200485
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486 /* issue the command and wait for completion */
487 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200488}
489
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700490void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200491{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000492 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700493
494 if (!bp->dmae_ready) {
495 u32 *data = bnx2x_sp(bp, wb_data[0]);
496 int i;
497
Merav Sicron51c1a582012-03-18 10:33:38 +0000498 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000499 for (i = 0; i < len32; i++)
500 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000501 else
Ariel Elior127a4252012-01-26 06:01:46 +0000502 for (i = 0; i < len32; i++)
503 data[i] = REG_RD(bp, src_addr + i*4);
504
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700505 return;
506 }
507
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000508 /* set opcode and fixed command fields */
509 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200510
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000511 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000512 dmae.src_addr_lo = src_addr >> 2;
513 dmae.src_addr_hi = 0;
514 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
515 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
516 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000518 /* issue the command and wait for completion */
519 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200521
stephen hemminger8d962862010-10-21 07:50:56 +0000522static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
523 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000524{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000525 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000526 int offset = 0;
527
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000528 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000529 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000530 addr + offset, dmae_wr_max);
531 offset += dmae_wr_max * 4;
532 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000533 }
534
535 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
536}
537
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200538static int bnx2x_mc_assert(struct bnx2x *bp)
539{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200540 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700541 int i, rc = 0;
542 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200543
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700544 /* XSTORM */
545 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
546 XSTORM_ASSERT_LIST_INDEX_OFFSET);
547 if (last_idx)
548 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200549
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700550 /* print the asserts */
551 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200552
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700553 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
554 XSTORM_ASSERT_LIST_OFFSET(i));
555 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
556 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
557 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
558 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
559 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
560 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200561
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700562 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000563 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700564 i, row3, row2, row1, row0);
565 rc++;
566 } else {
567 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200568 }
569 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700570
571 /* TSTORM */
572 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
573 TSTORM_ASSERT_LIST_INDEX_OFFSET);
574 if (last_idx)
575 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
576
577 /* print the asserts */
578 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
579
580 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
581 TSTORM_ASSERT_LIST_OFFSET(i));
582 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
583 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
584 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
585 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
586 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
587 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
588
589 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000590 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700591 i, row3, row2, row1, row0);
592 rc++;
593 } else {
594 break;
595 }
596 }
597
598 /* CSTORM */
599 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
600 CSTORM_ASSERT_LIST_INDEX_OFFSET);
601 if (last_idx)
602 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
603
604 /* print the asserts */
605 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
606
607 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
608 CSTORM_ASSERT_LIST_OFFSET(i));
609 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
610 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
611 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
612 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
613 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
614 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
615
616 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000617 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700618 i, row3, row2, row1, row0);
619 rc++;
620 } else {
621 break;
622 }
623 }
624
625 /* USTORM */
626 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
627 USTORM_ASSERT_LIST_INDEX_OFFSET);
628 if (last_idx)
629 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
630
631 /* print the asserts */
632 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
633
634 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
635 USTORM_ASSERT_LIST_OFFSET(i));
636 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
637 USTORM_ASSERT_LIST_OFFSET(i) + 4);
638 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
639 USTORM_ASSERT_LIST_OFFSET(i) + 8);
640 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
641 USTORM_ASSERT_LIST_OFFSET(i) + 12);
642
643 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000644 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700645 i, row3, row2, row1, row0);
646 rc++;
647 } else {
648 break;
649 }
650 }
651
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200652 return rc;
653}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800654
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000655void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200656{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000657 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000659 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200660 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000661 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000662 if (BP_NOMCP(bp)) {
663 BNX2X_ERR("NO MCP - can not dump\n");
664 return;
665 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000666 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
667 (bp->common.bc_ver & 0xff0000) >> 16,
668 (bp->common.bc_ver & 0xff00) >> 8,
669 (bp->common.bc_ver & 0xff));
670
671 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
672 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000673 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000674
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000675 if (BP_PATH(bp) == 0)
676 trace_shmem_base = bp->common.shmem_base;
677 else
678 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000679 addr = trace_shmem_base - 0x800;
680
681 /* validate TRCB signature */
682 mark = REG_RD(bp, addr);
683 if (mark != MFW_TRACE_SIGNATURE) {
684 BNX2X_ERR("Trace buffer signature is missing.");
685 return ;
686 }
687
688 /* read cyclic buffer pointer */
689 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000690 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000691 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
692 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000693 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200694
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000695 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000696 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200697 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000698 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200699 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000700 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200701 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000702 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200703 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000704 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200705 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000706 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200707 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000708 printk("%s" "end of fw dump\n", lvl);
709}
710
Eric Dumazet1191cb82012-04-27 21:39:21 +0000711static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000712{
713 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714}
715
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000716void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200717{
718 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000719 u16 j;
720 struct hc_sp_status_block_data sp_sb_data;
721 int func = BP_FUNC(bp);
722#ifdef BNX2X_STOP_ON_ERROR
723 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000724 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000725#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200726
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700727 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000728 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700729 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
730
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200731 BNX2X_ERR("begin crash dump -----------------\n");
732
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000733 /* Indices */
734 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000735 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300736 bp->def_idx, bp->def_att_idx, bp->attn_state,
737 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000738 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
739 bp->def_status_blk->atten_status_block.attn_bits,
740 bp->def_status_blk->atten_status_block.attn_bits_ack,
741 bp->def_status_blk->atten_status_block.status_block_id,
742 bp->def_status_blk->atten_status_block.attn_bits_index);
743 BNX2X_ERR(" def (");
744 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
745 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000746 bp->def_status_blk->sp_sb.index_values[i],
747 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000748
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000749 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
750 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
751 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
752 i*sizeof(u32));
753
Joe Perchesf1deab52011-08-14 12:16:21 +0000754 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000755 sp_sb_data.igu_sb_id,
756 sp_sb_data.igu_seg_id,
757 sp_sb_data.p_func.pf_id,
758 sp_sb_data.p_func.vnic_id,
759 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300760 sp_sb_data.p_func.vf_valid,
761 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000762
763
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000764 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000765 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000766 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000767 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000768 struct hc_status_block_data_e1x sb_data_e1x;
769 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300770 CHIP_IS_E1x(bp) ?
771 sb_data_e1x.common.state_machine :
772 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000773 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300774 CHIP_IS_E1x(bp) ?
775 sb_data_e1x.index_data :
776 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000777 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000778 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000779 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000780
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000781 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000782 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000783 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000784 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000785 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000786 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000787 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000788 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000789
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000790 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000791 for_each_cos_in_tx_queue(fp, cos)
792 {
Merav Sicron65565882012-06-19 07:48:26 +0000793 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000794 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000795 i, txdata.tx_pkt_prod,
796 txdata.tx_pkt_cons, txdata.tx_bd_prod,
797 txdata.tx_bd_cons,
798 le16_to_cpu(*txdata.tx_cons_sb));
799 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000800
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300801 loop = CHIP_IS_E1x(bp) ?
802 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000803
804 /* host sb data */
805
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000806 if (IS_FCOE_FP(fp))
807 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000808
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000809 BNX2X_ERR(" run indexes (");
810 for (j = 0; j < HC_SB_MAX_SM; j++)
811 pr_cont("0x%x%s",
812 fp->sb_running_index[j],
813 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
814
815 BNX2X_ERR(" indexes (");
816 for (j = 0; j < loop; j++)
817 pr_cont("0x%x%s",
818 fp->sb_index_values[j],
819 (j == loop - 1) ? ")" : " ");
820 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300821 data_size = CHIP_IS_E1x(bp) ?
822 sizeof(struct hc_status_block_data_e1x) :
823 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000824 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300825 sb_data_p = CHIP_IS_E1x(bp) ?
826 (u32 *)&sb_data_e1x :
827 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000828 /* copy sb data in here */
829 for (j = 0; j < data_size; j++)
830 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
831 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
832 j * sizeof(u32));
833
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300834 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000835 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000836 sb_data_e2.common.p_func.pf_id,
837 sb_data_e2.common.p_func.vf_id,
838 sb_data_e2.common.p_func.vf_valid,
839 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300840 sb_data_e2.common.same_igu_sb_1b,
841 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000842 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000843 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000844 sb_data_e1x.common.p_func.pf_id,
845 sb_data_e1x.common.p_func.vf_id,
846 sb_data_e1x.common.p_func.vf_valid,
847 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300848 sb_data_e1x.common.same_igu_sb_1b,
849 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000850 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000851
852 /* SB_SMs data */
853 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000854 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
855 j, hc_sm_p[j].__flags,
856 hc_sm_p[j].igu_sb_id,
857 hc_sm_p[j].igu_seg_id,
858 hc_sm_p[j].time_to_expire,
859 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000860 }
861
862 /* Indecies data */
863 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000864 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000865 hc_index_p[j].flags,
866 hc_index_p[j].timeout);
867 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000868 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200869
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000870#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000871 /* Rings */
872 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +0000873 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000874 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200875
876 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
877 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000878 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200879 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
880 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
881
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000882 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000883 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200884 }
885
Eilon Greenstein3196a882008-08-13 15:58:49 -0700886 start = RX_SGE(fp->rx_sge_prod);
887 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000888 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700889 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
890 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
891
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000892 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
893 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700894 }
895
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200896 start = RCQ_BD(fp->rx_comp_cons - 10);
897 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000898 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200899 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
900
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000901 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
902 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200903 }
904 }
905
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000906 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +0000907 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000908 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000909 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +0000910 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000911
Ariel Elior6383c0b2011-07-14 08:31:57 +0000912 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
913 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
914 for (j = start; j != end; j = TX_BD(j + 1)) {
915 struct sw_tx_bd *sw_bd =
916 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000917
Merav Sicron51c1a582012-03-18 10:33:38 +0000918 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000919 i, cos, j, sw_bd->skb,
920 sw_bd->first_bd);
921 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000922
Ariel Elior6383c0b2011-07-14 08:31:57 +0000923 start = TX_BD(txdata->tx_bd_cons - 10);
924 end = TX_BD(txdata->tx_bd_cons + 254);
925 for (j = start; j != end; j = TX_BD(j + 1)) {
926 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000927
Merav Sicron51c1a582012-03-18 10:33:38 +0000928 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000929 i, cos, j, tx_bd[0], tx_bd[1],
930 tx_bd[2], tx_bd[3]);
931 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000932 }
933 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000934#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700935 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200936 bnx2x_mc_assert(bp);
937 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938}
939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300940/*
941 * FLR Support for E2
942 *
943 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
944 * initialization.
945 */
946#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +0000947#define FLR_WAIT_INTERVAL 50 /* usec */
948#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300949
950struct pbf_pN_buf_regs {
951 int pN;
952 u32 init_crd;
953 u32 crd;
954 u32 crd_freed;
955};
956
957struct pbf_pN_cmd_regs {
958 int pN;
959 u32 lines_occup;
960 u32 lines_freed;
961};
962
963static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
964 struct pbf_pN_buf_regs *regs,
965 u32 poll_count)
966{
967 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
968 u32 cur_cnt = poll_count;
969
970 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
971 crd = crd_start = REG_RD(bp, regs->crd);
972 init_crd = REG_RD(bp, regs->init_crd);
973
974 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
975 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
976 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
977
978 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
979 (init_crd - crd_start))) {
980 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000981 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300982 crd = REG_RD(bp, regs->crd);
983 crd_freed = REG_RD(bp, regs->crd_freed);
984 } else {
985 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
986 regs->pN);
987 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
988 regs->pN, crd);
989 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
990 regs->pN, crd_freed);
991 break;
992 }
993 }
994 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000995 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300996}
997
998static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
999 struct pbf_pN_cmd_regs *regs,
1000 u32 poll_count)
1001{
1002 u32 occup, to_free, freed, freed_start;
1003 u32 cur_cnt = poll_count;
1004
1005 occup = to_free = REG_RD(bp, regs->lines_occup);
1006 freed = freed_start = REG_RD(bp, regs->lines_freed);
1007
1008 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1009 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1010
1011 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1012 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001013 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001014 occup = REG_RD(bp, regs->lines_occup);
1015 freed = REG_RD(bp, regs->lines_freed);
1016 } else {
1017 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1018 regs->pN);
1019 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1020 regs->pN, occup);
1021 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1022 regs->pN, freed);
1023 break;
1024 }
1025 }
1026 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001027 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001028}
1029
Eric Dumazet1191cb82012-04-27 21:39:21 +00001030static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1031 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001032{
1033 u32 cur_cnt = poll_count;
1034 u32 val;
1035
1036 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001037 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001038
1039 return val;
1040}
1041
Eric Dumazet1191cb82012-04-27 21:39:21 +00001042static int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1043 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001044{
1045 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1046 if (val != 0) {
1047 BNX2X_ERR("%s usage count=%d\n", msg, val);
1048 return 1;
1049 }
1050 return 0;
1051}
1052
1053static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1054{
1055 /* adjust polling timeout */
1056 if (CHIP_REV_IS_EMUL(bp))
1057 return FLR_POLL_CNT * 2000;
1058
1059 if (CHIP_REV_IS_FPGA(bp))
1060 return FLR_POLL_CNT * 120;
1061
1062 return FLR_POLL_CNT;
1063}
1064
1065static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1066{
1067 struct pbf_pN_cmd_regs cmd_regs[] = {
1068 {0, (CHIP_IS_E3B0(bp)) ?
1069 PBF_REG_TQ_OCCUPANCY_Q0 :
1070 PBF_REG_P0_TQ_OCCUPANCY,
1071 (CHIP_IS_E3B0(bp)) ?
1072 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1073 PBF_REG_P0_TQ_LINES_FREED_CNT},
1074 {1, (CHIP_IS_E3B0(bp)) ?
1075 PBF_REG_TQ_OCCUPANCY_Q1 :
1076 PBF_REG_P1_TQ_OCCUPANCY,
1077 (CHIP_IS_E3B0(bp)) ?
1078 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1079 PBF_REG_P1_TQ_LINES_FREED_CNT},
1080 {4, (CHIP_IS_E3B0(bp)) ?
1081 PBF_REG_TQ_OCCUPANCY_LB_Q :
1082 PBF_REG_P4_TQ_OCCUPANCY,
1083 (CHIP_IS_E3B0(bp)) ?
1084 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1085 PBF_REG_P4_TQ_LINES_FREED_CNT}
1086 };
1087
1088 struct pbf_pN_buf_regs buf_regs[] = {
1089 {0, (CHIP_IS_E3B0(bp)) ?
1090 PBF_REG_INIT_CRD_Q0 :
1091 PBF_REG_P0_INIT_CRD ,
1092 (CHIP_IS_E3B0(bp)) ?
1093 PBF_REG_CREDIT_Q0 :
1094 PBF_REG_P0_CREDIT,
1095 (CHIP_IS_E3B0(bp)) ?
1096 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1097 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1098 {1, (CHIP_IS_E3B0(bp)) ?
1099 PBF_REG_INIT_CRD_Q1 :
1100 PBF_REG_P1_INIT_CRD,
1101 (CHIP_IS_E3B0(bp)) ?
1102 PBF_REG_CREDIT_Q1 :
1103 PBF_REG_P1_CREDIT,
1104 (CHIP_IS_E3B0(bp)) ?
1105 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1106 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1107 {4, (CHIP_IS_E3B0(bp)) ?
1108 PBF_REG_INIT_CRD_LB_Q :
1109 PBF_REG_P4_INIT_CRD,
1110 (CHIP_IS_E3B0(bp)) ?
1111 PBF_REG_CREDIT_LB_Q :
1112 PBF_REG_P4_CREDIT,
1113 (CHIP_IS_E3B0(bp)) ?
1114 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1115 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1116 };
1117
1118 int i;
1119
1120 /* Verify the command queues are flushed P0, P1, P4 */
1121 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1122 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1123
1124
1125 /* Verify the transmission buffers are flushed P0, P1, P4 */
1126 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1127 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1128}
1129
1130#define OP_GEN_PARAM(param) \
1131 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1132
1133#define OP_GEN_TYPE(type) \
1134 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1135
1136#define OP_GEN_AGG_VECT(index) \
1137 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1138
1139
Eric Dumazet1191cb82012-04-27 21:39:21 +00001140static int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001141 u32 poll_cnt)
1142{
1143 struct sdm_op_gen op_gen = {0};
1144
1145 u32 comp_addr = BAR_CSTRORM_INTMEM +
1146 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1147 int ret = 0;
1148
1149 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001150 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001151 return 1;
1152 }
1153
1154 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1155 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1156 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1157 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1158
Ariel Elior89db4ad2012-01-26 06:01:48 +00001159 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001160 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1161
1162 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1163 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001164 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1165 (REG_RD(bp, comp_addr)));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001166 ret = 1;
1167 }
1168 /* Zero completion for nxt FLR */
1169 REG_WR(bp, comp_addr, 0);
1170
1171 return ret;
1172}
1173
Ariel Eliorb56e9672013-01-01 05:22:32 +00001174u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001175{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001176 u16 status;
1177
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001178 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001179 return status & PCI_EXP_DEVSTA_TRPND;
1180}
1181
1182/* PF FLR specific routines
1183*/
1184static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1185{
1186
1187 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1188 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1189 CFC_REG_NUM_LCIDS_INSIDE_PF,
1190 "CFC PF usage counter timed out",
1191 poll_cnt))
1192 return 1;
1193
1194
1195 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1196 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1197 DORQ_REG_PF_USAGE_CNT,
1198 "DQ PF usage counter timed out",
1199 poll_cnt))
1200 return 1;
1201
1202 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1203 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1204 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1205 "QM PF usage counter timed out",
1206 poll_cnt))
1207 return 1;
1208
1209 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1210 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1211 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1212 "Timers VNIC usage counter timed out",
1213 poll_cnt))
1214 return 1;
1215 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1216 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1217 "Timers NUM_SCANS usage counter timed out",
1218 poll_cnt))
1219 return 1;
1220
1221 /* Wait DMAE PF usage counter to zero */
1222 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1223 dmae_reg_go_c[INIT_DMAE_C(bp)],
1224 "DMAE dommand register timed out",
1225 poll_cnt))
1226 return 1;
1227
1228 return 0;
1229}
1230
1231static void bnx2x_hw_enable_status(struct bnx2x *bp)
1232{
1233 u32 val;
1234
1235 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1236 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1237
1238 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1239 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1240
1241 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1242 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1243
1244 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1245 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1246
1247 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1248 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1249
1250 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1251 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1252
1253 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1254 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1255
1256 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1257 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1258 val);
1259}
1260
1261static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1262{
1263 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1264
1265 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1266
1267 /* Re-enable PF target read access */
1268 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1269
1270 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001271 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001272 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1273 return -EBUSY;
1274
1275 /* Zero the igu 'trailing edge' and 'leading edge' */
1276
1277 /* Send the FW cleanup command */
1278 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1279 return -EBUSY;
1280
1281 /* ATC cleanup */
1282
1283 /* Verify TX hw is flushed */
1284 bnx2x_tx_hw_flushed(bp, poll_cnt);
1285
1286 /* Wait 100ms (not adjusted according to platform) */
1287 msleep(100);
1288
1289 /* Verify no pending pci transactions */
1290 if (bnx2x_is_pcie_pending(bp->pdev))
1291 BNX2X_ERR("PCIE Transactions still pending\n");
1292
1293 /* Debug */
1294 bnx2x_hw_enable_status(bp);
1295
1296 /*
1297 * Master enable - Due to WB DMAE writes performed before this
1298 * register is re-initialized as part of the regular function init
1299 */
1300 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1301
1302 return 0;
1303}
1304
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001305static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001306{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001307 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001308 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1309 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001310 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1311 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1312 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001313
1314 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001315 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1316 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001317 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1318 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001319 if (single_msix)
1320 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001321 } else if (msi) {
1322 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1323 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1324 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1325 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001326 } else {
1327 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001328 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001329 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1330 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001331
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001332 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001333 DP(NETIF_MSG_IFUP,
1334 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001335
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001336 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001337
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001338 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1339 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001340 }
1341
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001342 if (CHIP_IS_E1(bp))
1343 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1344
Merav Sicron51c1a582012-03-18 10:33:38 +00001345 DP(NETIF_MSG_IFUP,
1346 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1347 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001348
1349 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001350 /*
1351 * Ensure that HC_CONFIG is written before leading/trailing edge config
1352 */
1353 mmiowb();
1354 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001355
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001356 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001357 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001358 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001359 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001360 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001361 /* enable nig and gpio3 attention */
1362 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001363 } else
1364 val = 0xffff;
1365
1366 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1367 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1368 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001369
1370 /* Make sure that interrupts are indeed enabled from here on */
1371 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001372}
1373
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001374static void bnx2x_igu_int_enable(struct bnx2x *bp)
1375{
1376 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001377 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1378 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1379 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001380
1381 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1382
1383 if (msix) {
1384 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1385 IGU_PF_CONF_SINGLE_ISR_EN);
1386 val |= (IGU_PF_CONF_FUNC_EN |
1387 IGU_PF_CONF_MSI_MSIX_EN |
1388 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001389
1390 if (single_msix)
1391 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001392 } else if (msi) {
1393 val &= ~IGU_PF_CONF_INT_LINE_EN;
1394 val |= (IGU_PF_CONF_FUNC_EN |
1395 IGU_PF_CONF_MSI_MSIX_EN |
1396 IGU_PF_CONF_ATTN_BIT_EN |
1397 IGU_PF_CONF_SINGLE_ISR_EN);
1398 } else {
1399 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1400 val |= (IGU_PF_CONF_FUNC_EN |
1401 IGU_PF_CONF_INT_LINE_EN |
1402 IGU_PF_CONF_ATTN_BIT_EN |
1403 IGU_PF_CONF_SINGLE_ISR_EN);
1404 }
1405
Merav Sicron51c1a582012-03-18 10:33:38 +00001406 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001407 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1408
1409 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1410
Yuval Mintz79a85572012-04-03 18:41:25 +00001411 if (val & IGU_PF_CONF_INT_LINE_EN)
1412 pci_intx(bp->pdev, true);
1413
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001414 barrier();
1415
1416 /* init leading/trailing edge */
1417 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001418 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001419 if (bp->port.pmf)
1420 /* enable nig and gpio3 attention */
1421 val |= 0x1100;
1422 } else
1423 val = 0xffff;
1424
1425 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1426 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1427
1428 /* Make sure that interrupts are indeed enabled from here on */
1429 mmiowb();
1430}
1431
1432void bnx2x_int_enable(struct bnx2x *bp)
1433{
1434 if (bp->common.int_block == INT_BLOCK_HC)
1435 bnx2x_hc_int_enable(bp);
1436 else
1437 bnx2x_igu_int_enable(bp);
1438}
1439
1440static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001441{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001442 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001443 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1444 u32 val = REG_RD(bp, addr);
1445
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001446 /*
1447 * in E1 we must use only PCI configuration space to disable
1448 * MSI/MSIX capablility
1449 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1450 */
1451 if (CHIP_IS_E1(bp)) {
1452 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1453 * Use mask register to prevent from HC sending interrupts
1454 * after we exit the function
1455 */
1456 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1457
1458 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1459 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1460 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1461 } else
1462 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1463 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1464 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1465 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001466
Merav Sicron51c1a582012-03-18 10:33:38 +00001467 DP(NETIF_MSG_IFDOWN,
1468 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001469 val, port, addr);
1470
Eilon Greenstein8badd272009-02-12 08:36:15 +00001471 /* flush all outstanding writes */
1472 mmiowb();
1473
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001474 REG_WR(bp, addr, val);
1475 if (REG_RD(bp, addr) != val)
1476 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1477}
1478
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001479static void bnx2x_igu_int_disable(struct bnx2x *bp)
1480{
1481 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1482
1483 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1484 IGU_PF_CONF_INT_LINE_EN |
1485 IGU_PF_CONF_ATTN_BIT_EN);
1486
Merav Sicron51c1a582012-03-18 10:33:38 +00001487 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001488
1489 /* flush all outstanding writes */
1490 mmiowb();
1491
1492 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1493 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1494 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1495}
1496
Merav Sicron910cc722012-11-11 03:56:08 +00001497static void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001498{
1499 if (bp->common.int_block == INT_BLOCK_HC)
1500 bnx2x_hc_int_disable(bp);
1501 else
1502 bnx2x_igu_int_disable(bp);
1503}
1504
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001505void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001506{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001508 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001509
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001510 if (disable_hw)
1511 /* prevent the HW from sending interrupts */
1512 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001513
1514 /* make sure all ISRs are done */
1515 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001516 synchronize_irq(bp->msix_table[0].vector);
1517 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001518 if (CNIC_SUPPORT(bp))
1519 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001520 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001521 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001522 } else
1523 synchronize_irq(bp->pdev->irq);
1524
1525 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001526 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001527 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001528 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001529}
1530
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001531/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001532
1533/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001534 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001535 */
1536
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001537/* Return true if succeeded to acquire the lock */
1538static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1539{
1540 u32 lock_status;
1541 u32 resource_bit = (1 << resource);
1542 int func = BP_FUNC(bp);
1543 u32 hw_lock_control_reg;
1544
Merav Sicron51c1a582012-03-18 10:33:38 +00001545 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1546 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001547
1548 /* Validating that the resource is within range */
1549 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001550 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001551 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1552 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001553 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001554 }
1555
1556 if (func <= 5)
1557 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1558 else
1559 hw_lock_control_reg =
1560 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1561
1562 /* Try to acquire the lock */
1563 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1564 lock_status = REG_RD(bp, hw_lock_control_reg);
1565 if (lock_status & resource_bit)
1566 return true;
1567
Merav Sicron51c1a582012-03-18 10:33:38 +00001568 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1569 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001570 return false;
1571}
1572
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001573/**
1574 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1575 *
1576 * @bp: driver handle
1577 *
1578 * Returns the recovery leader resource id according to the engine this function
1579 * belongs to. Currently only only 2 engines is supported.
1580 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001581static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001582{
1583 if (BP_PATH(bp))
1584 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1585 else
1586 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1587}
1588
1589/**
1590 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1591 *
1592 * @bp: driver handle
1593 *
Eric Dumazet1191cb82012-04-27 21:39:21 +00001594 * Tries to aquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001595 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001596static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001597{
1598 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1599}
1600
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001601static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001602
Eilon Greenstein3196a882008-08-13 15:58:49 -07001603
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001604void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001605{
1606 struct bnx2x *bp = fp->bp;
1607 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1608 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001609 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001610 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001612 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001613 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001614 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001615 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001616
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001617 switch (command) {
1618 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001619 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001620 drv_cmd = BNX2X_Q_CMD_UPDATE;
1621 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001622
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001623 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001624 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001625 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001626 break;
1627
Ariel Elior6383c0b2011-07-14 08:31:57 +00001628 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001629 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001630 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1631 break;
1632
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001633 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001634 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001635 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001636 break;
1637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001638 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001639 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001640 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1641 break;
1642
1643 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001644 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001645 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001646 break;
1647
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001648 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001649 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1650 command, fp->index);
1651 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001652 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001653
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001654 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1655 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1656 /* q_obj->complete_cmd() failure means that this was
1657 * an unexpected completion.
1658 *
1659 * In this case we don't want to increase the bp->spq_left
1660 * because apparently we haven't sent this command the first
1661 * place.
1662 */
1663#ifdef BNX2X_STOP_ON_ERROR
1664 bnx2x_panic();
1665#else
1666 return;
1667#endif
1668
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001669 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001670 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001671 /* push the change in bp->spq_left and towards the memory */
1672 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001673
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001674 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1675
Barak Witkowskia3348722012-04-23 03:04:46 +00001676 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1677 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1678 /* if Q update ramrod is completed for last Q in AFEX vif set
1679 * flow, then ACK MCP at the end
1680 *
1681 * mark pending ACK to MCP bit.
1682 * prevent case that both bits are cleared.
1683 * At the end of load/unload driver checks that
1684 * sp_state is cleaerd, and this order prevents
1685 * races
1686 */
1687 smp_mb__before_clear_bit();
1688 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1689 wmb();
1690 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1691 smp_mb__after_clear_bit();
1692
1693 /* schedule workqueue to send ack to MCP */
1694 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1695 }
1696
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001697 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001698}
1699
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001700irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001701{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001702 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001703 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001704 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001705 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001706 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001707
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001708 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001709 if (unlikely(status == 0)) {
1710 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1711 return IRQ_NONE;
1712 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001713 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001714
Eilon Greenstein3196a882008-08-13 15:58:49 -07001715#ifdef BNX2X_STOP_ON_ERROR
1716 if (unlikely(bp->panic))
1717 return IRQ_HANDLED;
1718#endif
1719
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001720 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001721 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001722
Merav Sicron55c11942012-11-07 00:45:48 +00001723 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001724 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001725 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001726 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001727 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001728 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001729 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001730 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001731 status &= ~mask;
1732 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001733 }
1734
Merav Sicron55c11942012-11-07 00:45:48 +00001735 if (CNIC_SUPPORT(bp)) {
1736 mask = 0x2;
1737 if (status & (mask | 0x1)) {
1738 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001739
Merav Sicron55c11942012-11-07 00:45:48 +00001740 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1741 rcu_read_lock();
1742 c_ops = rcu_dereference(bp->cnic_ops);
1743 if (c_ops)
1744 c_ops->cnic_handler(bp->cnic_data,
1745 NULL);
1746 rcu_read_unlock();
1747 }
1748
1749 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001750 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001751 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001752
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001753 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001754 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001755
1756 status &= ~0x1;
1757 if (!status)
1758 return IRQ_HANDLED;
1759 }
1760
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001761 if (unlikely(status))
1762 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001763 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001764
1765 return IRQ_HANDLED;
1766}
1767
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001768/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001769
1770/*
1771 * General service functions
1772 */
1773
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001774int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001775{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001776 u32 lock_status;
1777 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001778 int func = BP_FUNC(bp);
1779 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001780 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001781
1782 /* Validating that the resource is within range */
1783 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001784 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001785 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1786 return -EINVAL;
1787 }
1788
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001789 if (func <= 5) {
1790 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1791 } else {
1792 hw_lock_control_reg =
1793 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1794 }
1795
Eliezer Tamirf1410642008-02-28 11:51:50 -08001796 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001797 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001798 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001799 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001800 lock_status, resource_bit);
1801 return -EEXIST;
1802 }
1803
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001804 /* Try for 5 second every 5ms */
1805 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001806 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001807 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1808 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001809 if (lock_status & resource_bit)
1810 return 0;
1811
1812 msleep(5);
1813 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001814 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001815 return -EAGAIN;
1816}
1817
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001818int bnx2x_release_leader_lock(struct bnx2x *bp)
1819{
1820 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1821}
1822
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001823int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001824{
1825 u32 lock_status;
1826 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001827 int func = BP_FUNC(bp);
1828 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001829
1830 /* Validating that the resource is within range */
1831 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001832 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001833 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1834 return -EINVAL;
1835 }
1836
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001837 if (func <= 5) {
1838 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1839 } else {
1840 hw_lock_control_reg =
1841 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1842 }
1843
Eliezer Tamirf1410642008-02-28 11:51:50 -08001844 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001845 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001846 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001847 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001848 lock_status, resource_bit);
1849 return -EFAULT;
1850 }
1851
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001852 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001853 return 0;
1854}
1855
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001856
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001857int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1858{
1859 /* The GPIO should be swapped if swap register is set and active */
1860 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1861 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1862 int gpio_shift = gpio_num +
1863 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1864 u32 gpio_mask = (1 << gpio_shift);
1865 u32 gpio_reg;
1866 int value;
1867
1868 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1869 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1870 return -EINVAL;
1871 }
1872
1873 /* read GPIO value */
1874 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1875
1876 /* get the requested pin value */
1877 if ((gpio_reg & gpio_mask) == gpio_mask)
1878 value = 1;
1879 else
1880 value = 0;
1881
1882 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1883
1884 return value;
1885}
1886
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001887int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001888{
1889 /* The GPIO should be swapped if swap register is set and active */
1890 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001891 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001892 int gpio_shift = gpio_num +
1893 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1894 u32 gpio_mask = (1 << gpio_shift);
1895 u32 gpio_reg;
1896
1897 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1898 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1899 return -EINVAL;
1900 }
1901
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001902 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001903 /* read GPIO and mask except the float bits */
1904 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1905
1906 switch (mode) {
1907 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00001908 DP(NETIF_MSG_LINK,
1909 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001910 gpio_num, gpio_shift);
1911 /* clear FLOAT and set CLR */
1912 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1913 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1914 break;
1915
1916 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00001917 DP(NETIF_MSG_LINK,
1918 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001919 gpio_num, gpio_shift);
1920 /* clear FLOAT and set SET */
1921 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1922 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1923 break;
1924
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001925 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00001926 DP(NETIF_MSG_LINK,
1927 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001928 gpio_num, gpio_shift);
1929 /* set FLOAT */
1930 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1931 break;
1932
1933 default:
1934 break;
1935 }
1936
1937 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001938 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001939
1940 return 0;
1941}
1942
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001943int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1944{
1945 u32 gpio_reg = 0;
1946 int rc = 0;
1947
1948 /* Any port swapping should be handled by caller. */
1949
1950 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1951 /* read GPIO and mask except the float bits */
1952 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1953 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1954 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1955 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1956
1957 switch (mode) {
1958 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1959 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
1960 /* set CLR */
1961 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
1962 break;
1963
1964 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1965 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
1966 /* set SET */
1967 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
1968 break;
1969
1970 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
1971 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
1972 /* set FLOAT */
1973 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1974 break;
1975
1976 default:
1977 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
1978 rc = -EINVAL;
1979 break;
1980 }
1981
1982 if (rc == 0)
1983 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
1984
1985 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1986
1987 return rc;
1988}
1989
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001990int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1991{
1992 /* The GPIO should be swapped if swap register is set and active */
1993 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1994 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1995 int gpio_shift = gpio_num +
1996 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1997 u32 gpio_mask = (1 << gpio_shift);
1998 u32 gpio_reg;
1999
2000 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2001 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2002 return -EINVAL;
2003 }
2004
2005 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2006 /* read GPIO int */
2007 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2008
2009 switch (mode) {
2010 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002011 DP(NETIF_MSG_LINK,
2012 "Clear GPIO INT %d (shift %d) -> output low\n",
2013 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002014 /* clear SET and set CLR */
2015 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2016 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2017 break;
2018
2019 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002020 DP(NETIF_MSG_LINK,
2021 "Set GPIO INT %d (shift %d) -> output high\n",
2022 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002023 /* clear CLR and set SET */
2024 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2025 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2026 break;
2027
2028 default:
2029 break;
2030 }
2031
2032 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2033 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2034
2035 return 0;
2036}
2037
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002038static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002039{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002040 u32 spio_reg;
2041
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002042 /* Only 2 SPIOs are configurable */
2043 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2044 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002045 return -EINVAL;
2046 }
2047
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002048 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002049 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002050 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002051
2052 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002053 case MISC_SPIO_OUTPUT_LOW:
2054 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002055 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002056 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2057 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002058 break;
2059
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002060 case MISC_SPIO_OUTPUT_HIGH:
2061 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002062 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002063 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2064 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002065 break;
2066
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002067 case MISC_SPIO_INPUT_HI_Z:
2068 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002069 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002070 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002071 break;
2072
2073 default:
2074 break;
2075 }
2076
2077 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002078 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002079
2080 return 0;
2081}
2082
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002083void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002084{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002085 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002086 switch (bp->link_vars.ieee_fc &
2087 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002088 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002089 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002090 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002091 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002092
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002093 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002094 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002095 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002096 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002097
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002098 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002099 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002100 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002101
Eliezer Tamirf1410642008-02-28 11:51:50 -08002102 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002103 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002104 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002105 break;
2106 }
2107}
2108
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002109static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002110{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002111 /* Initialize link parameters structure variables
2112 * It is recommended to turn off RX FC for jumbo frames
2113 * for better performance
2114 */
2115 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2116 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2117 else
2118 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2119}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002120
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002121int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2122{
2123 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2124 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2125
2126 if (!BP_NOMCP(bp)) {
2127 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002128 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002129
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002130 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002131 struct link_params *lp = &bp->link_params;
2132 lp->loopback_mode = LOOPBACK_XGXS;
2133 /* do PHY loopback at 10G speed, if possible */
2134 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2135 if (lp->speed_cap_mask[cfx_idx] &
2136 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2137 lp->req_line_speed[cfx_idx] =
2138 SPEED_10000;
2139 else
2140 lp->req_line_speed[cfx_idx] =
2141 SPEED_1000;
2142 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002143 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002144
Merav Sicron8970b2e2012-06-19 07:48:22 +00002145 if (load_mode == LOAD_LOOPBACK_EXT) {
2146 struct link_params *lp = &bp->link_params;
2147 lp->loopback_mode = LOOPBACK_EXT;
2148 }
2149
Eilon Greenstein19680c42008-08-13 15:47:33 -07002150 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002151
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002152 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002153
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002154 bnx2x_calc_fc_adv(bp);
2155
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002156 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002157 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002158 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002159 }
2160 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002161 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002162 return rc;
2163 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002164 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002165 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002166}
2167
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002168void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002169{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002170 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002171 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002172 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002173 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002174
Eilon Greenstein19680c42008-08-13 15:47:33 -07002175 bnx2x_calc_fc_adv(bp);
2176 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002177 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002178}
2179
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002180static void bnx2x__link_reset(struct bnx2x *bp)
2181{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002182 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002183 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002184 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002185 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002186 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002187 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002188}
2189
Yuval Mintz5d07d862012-09-13 02:56:21 +00002190void bnx2x_force_link_reset(struct bnx2x *bp)
2191{
2192 bnx2x_acquire_phy_lock(bp);
2193 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2194 bnx2x_release_phy_lock(bp);
2195}
2196
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002197u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002198{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002199 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002200
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002201 if (!BP_NOMCP(bp)) {
2202 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002203 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2204 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002205 bnx2x_release_phy_lock(bp);
2206 } else
2207 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002208
2209 return rc;
2210}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002211
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002212
Eilon Greenstein2691d512009-08-12 08:22:08 +00002213/* Calculates the sum of vn_min_rates.
2214 It's needed for further normalizing of the min_rates.
2215 Returns:
2216 sum of vn_min_rates.
2217 or
2218 0 - if all the min_rates are 0.
2219 In the later case fainess algorithm should be deactivated.
2220 If not all min_rates are zero then those that are zeroes will be set to 1.
2221 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002222static void bnx2x_calc_vn_min(struct bnx2x *bp,
2223 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002224{
2225 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002226 int vn;
2227
David S. Miller8decf862011-09-22 03:23:13 -04002228 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002229 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002230 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2231 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2232
2233 /* Skip hidden vns */
2234 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002235 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002236 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002237 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002238 vn_min_rate = DEF_MIN_RATE;
2239 else
2240 all_zero = 0;
2241
Yuval Mintzb475d782012-04-03 18:41:29 +00002242 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002243 }
2244
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002245 /* if ETS or all min rates are zeros - disable fairness */
2246 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002247 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002248 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2249 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2250 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002251 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002252 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002253 DP(NETIF_MSG_IFUP,
2254 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002255 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002256 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002257 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002258}
2259
Yuval Mintzb475d782012-04-03 18:41:29 +00002260static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2261 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002262{
Yuval Mintzb475d782012-04-03 18:41:29 +00002263 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002264 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002265
Yuval Mintzb475d782012-04-03 18:41:29 +00002266 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002267 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002268 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002269 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2270
Yuval Mintzb475d782012-04-03 18:41:29 +00002271 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002272 /* maxCfg in percents of linkspeed */
2273 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002274 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002275 /* maxCfg is absolute in 100Mb units */
2276 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002277 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002278
Yuval Mintzb475d782012-04-03 18:41:29 +00002279 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002280
Yuval Mintzb475d782012-04-03 18:41:29 +00002281 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002282}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002283
Yuval Mintzb475d782012-04-03 18:41:29 +00002284
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002285static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2286{
2287 if (CHIP_REV_IS_SLOW(bp))
2288 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002289 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002290 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002291
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002292 return CMNG_FNS_NONE;
2293}
2294
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002295void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002296{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002297 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002298
2299 if (BP_NOMCP(bp))
2300 return; /* what should be the default bvalue in this case */
2301
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002302 /* For 2 port configuration the absolute function number formula
2303 * is:
2304 * abs_func = 2 * vn + BP_PORT + BP_PATH
2305 *
2306 * and there are 4 functions per port
2307 *
2308 * For 4 port configuration it is
2309 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2310 *
2311 * and there are 2 functions per port
2312 */
David S. Miller8decf862011-09-22 03:23:13 -04002313 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002314 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2315
2316 if (func >= E1H_FUNC_MAX)
2317 break;
2318
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002319 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002320 MF_CFG_RD(bp, func_mf_config[func].config);
2321 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002322 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2323 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2324 bp->flags |= MF_FUNC_DIS;
2325 } else {
2326 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2327 bp->flags &= ~MF_FUNC_DIS;
2328 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002329}
2330
2331static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2332{
Yuval Mintzb475d782012-04-03 18:41:29 +00002333 struct cmng_init_input input;
2334 memset(&input, 0, sizeof(struct cmng_init_input));
2335
2336 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002337
2338 if (cmng_type == CMNG_FNS_MINMAX) {
2339 int vn;
2340
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002341 /* read mf conf from shmem */
2342 if (read_cfg)
2343 bnx2x_read_mf_cfg(bp);
2344
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002345 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002346 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002347
2348 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002349 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002350 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002351 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002352
2353 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002354 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002355 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002356
2357 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002358 return;
2359 }
2360
2361 /* rate shaping and fairness are disabled */
2362 DP(NETIF_MSG_IFUP,
2363 "rate shaping and fairness are disabled\n");
2364}
2365
Eric Dumazet1191cb82012-04-27 21:39:21 +00002366static void storm_memset_cmng(struct bnx2x *bp,
2367 struct cmng_init *cmng,
2368 u8 port)
2369{
2370 int vn;
2371 size_t size = sizeof(struct cmng_struct_per_port);
2372
2373 u32 addr = BAR_XSTRORM_INTMEM +
2374 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2375
2376 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2377
2378 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2379 int func = func_by_vn(bp, vn);
2380
2381 addr = BAR_XSTRORM_INTMEM +
2382 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2383 size = sizeof(struct rate_shaping_vars_per_vn);
2384 __storm_memset_struct(bp, addr, size,
2385 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2386
2387 addr = BAR_XSTRORM_INTMEM +
2388 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2389 size = sizeof(struct fairness_vars_per_vn);
2390 __storm_memset_struct(bp, addr, size,
2391 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2392 }
2393}
2394
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002395/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002396static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002397{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002398 /* Make sure that we are synced with the current statistics */
2399 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2400
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002401 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002402
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002403 if (bp->link_vars.link_up) {
2404
Eilon Greenstein1c063282009-02-12 08:36:43 +00002405 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002406 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002407 int port = BP_PORT(bp);
2408 u32 pause_enabled = 0;
2409
2410 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2411 pause_enabled = 1;
2412
2413 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002414 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002415 pause_enabled);
2416 }
2417
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002418 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002419 struct host_port_stats *pstats;
2420
2421 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002422 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002423 memset(&(pstats->mac_stx[0]), 0,
2424 sizeof(struct mac_stx));
2425 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002426 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002427 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2428 }
2429
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002430 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2431 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002432
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002433 if (cmng_fns != CMNG_FNS_NONE) {
2434 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2435 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2436 } else
2437 /* rate shaping and fairness are disabled */
2438 DP(NETIF_MSG_IFUP,
2439 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002440 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002441
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002442 __bnx2x_link_report(bp);
2443
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002444 if (IS_MF(bp))
2445 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002446}
2447
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002448void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002449{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002450 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002451 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002452
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002453 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002454 if (IS_PF(bp)) {
2455 bnx2x_dcbx_pmf_update(bp);
2456 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2457 if (bp->link_vars.link_up)
2458 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2459 else
2460 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2461 /* indicate link status */
2462 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002463
Ariel Eliorad5afc82013-01-01 05:22:26 +00002464 } else { /* VF */
2465 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2466 SUPPORTED_10baseT_Full |
2467 SUPPORTED_100baseT_Half |
2468 SUPPORTED_100baseT_Full |
2469 SUPPORTED_1000baseT_Full |
2470 SUPPORTED_2500baseX_Full |
2471 SUPPORTED_10000baseT_Full |
2472 SUPPORTED_TP |
2473 SUPPORTED_FIBRE |
2474 SUPPORTED_Autoneg |
2475 SUPPORTED_Pause |
2476 SUPPORTED_Asym_Pause);
2477 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002478
Ariel Eliorad5afc82013-01-01 05:22:26 +00002479 bp->link_params.bp = bp;
2480 bp->link_params.port = BP_PORT(bp);
2481 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2482 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2483 bp->link_params.req_line_speed[0] = SPEED_10000;
2484 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2485 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2486 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2487 bp->link_vars.line_speed = SPEED_10000;
2488 bp->link_vars.link_status =
2489 (LINK_STATUS_LINK_UP |
2490 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2491 bp->link_vars.link_up = 1;
2492 bp->link_vars.duplex = DUPLEX_FULL;
2493 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2494 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002495 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002496 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002497}
2498
Barak Witkowskia3348722012-04-23 03:04:46 +00002499static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2500 u16 vlan_val, u8 allowed_prio)
2501{
2502 struct bnx2x_func_state_params func_params = {0};
2503 struct bnx2x_func_afex_update_params *f_update_params =
2504 &func_params.params.afex_update;
2505
2506 func_params.f_obj = &bp->func_obj;
2507 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2508
2509 /* no need to wait for RAMROD completion, so don't
2510 * set RAMROD_COMP_WAIT flag
2511 */
2512
2513 f_update_params->vif_id = vifid;
2514 f_update_params->afex_default_vlan = vlan_val;
2515 f_update_params->allowed_priorities = allowed_prio;
2516
2517 /* if ramrod can not be sent, response to MCP immediately */
2518 if (bnx2x_func_state_change(bp, &func_params) < 0)
2519 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2520
2521 return 0;
2522}
2523
2524static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2525 u16 vif_index, u8 func_bit_map)
2526{
2527 struct bnx2x_func_state_params func_params = {0};
2528 struct bnx2x_func_afex_viflists_params *update_params =
2529 &func_params.params.afex_viflists;
2530 int rc;
2531 u32 drv_msg_code;
2532
2533 /* validate only LIST_SET and LIST_GET are received from switch */
2534 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2535 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2536 cmd_type);
2537
2538 func_params.f_obj = &bp->func_obj;
2539 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2540
2541 /* set parameters according to cmd_type */
2542 update_params->afex_vif_list_command = cmd_type;
2543 update_params->vif_list_index = cpu_to_le16(vif_index);
2544 update_params->func_bit_map =
2545 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2546 update_params->func_to_clear = 0;
2547 drv_msg_code =
2548 (cmd_type == VIF_LIST_RULE_GET) ?
2549 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2550 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2551
2552 /* if ramrod can not be sent, respond to MCP immediately for
2553 * SET and GET requests (other are not triggered from MCP)
2554 */
2555 rc = bnx2x_func_state_change(bp, &func_params);
2556 if (rc < 0)
2557 bnx2x_fw_command(bp, drv_msg_code, 0);
2558
2559 return 0;
2560}
2561
2562static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2563{
2564 struct afex_stats afex_stats;
2565 u32 func = BP_ABS_FUNC(bp);
2566 u32 mf_config;
2567 u16 vlan_val;
2568 u32 vlan_prio;
2569 u16 vif_id;
2570 u8 allowed_prio;
2571 u8 vlan_mode;
2572 u32 addr_to_write, vifid, addrs, stats_type, i;
2573
2574 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2575 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2576 DP(BNX2X_MSG_MCP,
2577 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2578 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2579 }
2580
2581 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2582 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2583 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2584 DP(BNX2X_MSG_MCP,
2585 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2586 vifid, addrs);
2587 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2588 addrs);
2589 }
2590
2591 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2592 addr_to_write = SHMEM2_RD(bp,
2593 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2594 stats_type = SHMEM2_RD(bp,
2595 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2596
2597 DP(BNX2X_MSG_MCP,
2598 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2599 addr_to_write);
2600
2601 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2602
2603 /* write response to scratchpad, for MCP */
2604 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2605 REG_WR(bp, addr_to_write + i*sizeof(u32),
2606 *(((u32 *)(&afex_stats))+i));
2607
2608 /* send ack message to MCP */
2609 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2610 }
2611
2612 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2613 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2614 bp->mf_config[BP_VN(bp)] = mf_config;
2615 DP(BNX2X_MSG_MCP,
2616 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2617 mf_config);
2618
2619 /* if VIF_SET is "enabled" */
2620 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2621 /* set rate limit directly to internal RAM */
2622 struct cmng_init_input cmng_input;
2623 struct rate_shaping_vars_per_vn m_rs_vn;
2624 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2625 u32 addr = BAR_XSTRORM_INTMEM +
2626 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2627
2628 bp->mf_config[BP_VN(bp)] = mf_config;
2629
2630 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2631 m_rs_vn.vn_counter.rate =
2632 cmng_input.vnic_max_rate[BP_VN(bp)];
2633 m_rs_vn.vn_counter.quota =
2634 (m_rs_vn.vn_counter.rate *
2635 RS_PERIODIC_TIMEOUT_USEC) / 8;
2636
2637 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2638
2639 /* read relevant values from mf_cfg struct in shmem */
2640 vif_id =
2641 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2642 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2643 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2644 vlan_val =
2645 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2646 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2647 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2648 vlan_prio = (mf_config &
2649 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2650 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2651 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2652 vlan_mode =
2653 (MF_CFG_RD(bp,
2654 func_mf_config[func].afex_config) &
2655 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2656 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2657 allowed_prio =
2658 (MF_CFG_RD(bp,
2659 func_mf_config[func].afex_config) &
2660 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2661 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2662
2663 /* send ramrod to FW, return in case of failure */
2664 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2665 allowed_prio))
2666 return;
2667
2668 bp->afex_def_vlan_tag = vlan_val;
2669 bp->afex_vlan_mode = vlan_mode;
2670 } else {
2671 /* notify link down because BP->flags is disabled */
2672 bnx2x_link_report(bp);
2673
2674 /* send INVALID VIF ramrod to FW */
2675 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2676
2677 /* Reset the default afex VLAN */
2678 bp->afex_def_vlan_tag = -1;
2679 }
2680 }
2681}
2682
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002683static void bnx2x_pmf_update(struct bnx2x *bp)
2684{
2685 int port = BP_PORT(bp);
2686 u32 val;
2687
2688 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002689 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002690
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002691 /*
2692 * We need the mb() to ensure the ordering between the writing to
2693 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2694 */
2695 smp_mb();
2696
2697 /* queue a periodic task */
2698 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2699
Dmitry Kravkovef018542011-06-14 01:33:57 +00002700 bnx2x_dcbx_pmf_update(bp);
2701
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002702 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002703 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002704 if (bp->common.int_block == INT_BLOCK_HC) {
2705 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2706 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002707 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002708 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2709 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2710 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002711
2712 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002713}
2714
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002715/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002716
2717/* slow path */
2718
2719/*
2720 * General service functions
2721 */
2722
Eilon Greenstein2691d512009-08-12 08:22:08 +00002723/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002724u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002725{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002726 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002727 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002728 u32 rc = 0;
2729 u32 cnt = 1;
2730 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2731
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002732 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002733 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002734 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2735 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2736
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002737 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2738 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002739
2740 do {
2741 /* let the FW do it's magic ... */
2742 msleep(delay);
2743
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002744 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002745
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002746 /* Give the FW up to 5 second (500*10ms) */
2747 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002748
2749 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2750 cnt*delay, rc, seq);
2751
2752 /* is this a reply to our command? */
2753 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2754 rc &= FW_MSG_CODE_MASK;
2755 else {
2756 /* FW BUG! */
2757 BNX2X_ERR("FW failed to respond!\n");
2758 bnx2x_fw_dump(bp);
2759 rc = 0;
2760 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002761 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002762
2763 return rc;
2764}
2765
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002766
Eric Dumazet1191cb82012-04-27 21:39:21 +00002767static void storm_memset_func_cfg(struct bnx2x *bp,
2768 struct tstorm_eth_function_common_config *tcfg,
2769 u16 abs_fid)
2770{
2771 size_t size = sizeof(struct tstorm_eth_function_common_config);
2772
2773 u32 addr = BAR_TSTRORM_INTMEM +
2774 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2775
2776 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2777}
2778
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002779void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002780{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002781 if (CHIP_IS_E1x(bp)) {
2782 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002783
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002784 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2785 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002786
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002787 /* Enable the function in the FW */
2788 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2789 storm_memset_func_en(bp, p->func_id, 1);
2790
2791 /* spq */
2792 if (p->func_flgs & FUNC_FLG_SPQ) {
2793 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2794 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2795 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2796 }
2797}
2798
Ariel Elior6383c0b2011-07-14 08:31:57 +00002799/**
2800 * bnx2x_get_tx_only_flags - Return common flags
2801 *
2802 * @bp device handle
2803 * @fp queue handle
2804 * @zero_stats TRUE if statistics zeroing is needed
2805 *
2806 * Return the flags that are common for the Tx-only and not normal connections.
2807 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002808static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2809 struct bnx2x_fastpath *fp,
2810 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002811{
2812 unsigned long flags = 0;
2813
2814 /* PF driver will always initialize the Queue to an ACTIVE state */
2815 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2816
Ariel Elior6383c0b2011-07-14 08:31:57 +00002817 /* tx only connections collect statistics (on the same index as the
2818 * parent connection). The statistics are zeroed when the parent
2819 * connection is initialized.
2820 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002821
2822 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2823 if (zero_stats)
2824 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2825
Ariel Elior6383c0b2011-07-14 08:31:57 +00002826
2827 return flags;
2828}
2829
Eric Dumazet1191cb82012-04-27 21:39:21 +00002830static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2831 struct bnx2x_fastpath *fp,
2832 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002833{
2834 unsigned long flags = 0;
2835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002836 /* calculate other queue flags */
2837 if (IS_MF_SD(bp))
2838 __set_bit(BNX2X_Q_FLG_OV, &flags);
2839
Barak Witkowskia3348722012-04-23 03:04:46 +00002840 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002841 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002842 /* For FCoE - force usage of default priority (for afex) */
2843 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2844 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002845
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002846 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002847 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002848 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002849 if (fp->mode == TPA_MODE_GRO)
2850 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002851 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002852
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002853 if (leading) {
2854 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2855 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2856 }
2857
2858 /* Always set HW VLAN stripping */
2859 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002860
Barak Witkowskia3348722012-04-23 03:04:46 +00002861 /* configure silent vlan removal */
2862 if (IS_MF_AFEX(bp))
2863 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
2864
Ariel Elior6383c0b2011-07-14 08:31:57 +00002865
2866 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002867}
2868
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002869static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002870 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2871 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002872{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002873 gen_init->stat_id = bnx2x_stats_id(fp);
2874 gen_init->spcl_id = fp->cl_id;
2875
2876 /* Always use mini-jumbo MTU for FCoE L2 ring */
2877 if (IS_FCOE_FP(fp))
2878 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2879 else
2880 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002881
2882 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002883}
2884
2885static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2886 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2887 struct bnx2x_rxq_setup_params *rxq_init)
2888{
2889 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002890 u16 sge_sz = 0;
2891 u16 tpa_agg_size = 0;
2892
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002893 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04002894 pause->sge_th_lo = SGE_TH_LO(bp);
2895 pause->sge_th_hi = SGE_TH_HI(bp);
2896
2897 /* validate SGE ring has enough to cross high threshold */
2898 WARN_ON(bp->dropless_fc &&
2899 pause->sge_th_hi + FW_PREFETCH_CNT >
2900 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
2901
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002902 tpa_agg_size = min_t(u32,
2903 (min_t(u32, 8, MAX_SKB_FRAGS) *
2904 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2905 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2906 SGE_PAGE_SHIFT;
2907 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2908 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2909 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2910 0xffff);
2911 }
2912
2913 /* pause - not for e1 */
2914 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04002915 pause->bd_th_lo = BD_TH_LO(bp);
2916 pause->bd_th_hi = BD_TH_HI(bp);
2917
2918 pause->rcq_th_lo = RCQ_TH_LO(bp);
2919 pause->rcq_th_hi = RCQ_TH_HI(bp);
2920 /*
2921 * validate that rings have enough entries to cross
2922 * high thresholds
2923 */
2924 WARN_ON(bp->dropless_fc &&
2925 pause->bd_th_hi + FW_PREFETCH_CNT >
2926 bp->rx_ring_size);
2927 WARN_ON(bp->dropless_fc &&
2928 pause->rcq_th_hi + FW_PREFETCH_CNT >
2929 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002930
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002931 pause->pri_map = 1;
2932 }
2933
2934 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002935 rxq_init->dscr_map = fp->rx_desc_mapping;
2936 rxq_init->sge_map = fp->rx_sge_mapping;
2937 rxq_init->rcq_map = fp->rx_comp_mapping;
2938 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002940 /* This should be a maximum number of data bytes that may be
2941 * placed on the BD (not including paddings).
2942 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00002943 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
2944 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002945
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002946 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002947 rxq_init->tpa_agg_sz = tpa_agg_size;
2948 rxq_init->sge_buf_sz = sge_sz;
2949 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002950 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00002951 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002952
2953 /* Maximum number or simultaneous TPA aggregation for this Queue.
2954 *
2955 * For PF Clients it should be the maximum avaliable number.
2956 * VF driver(s) may want to define it to a smaller value.
2957 */
David S. Miller8decf862011-09-22 03:23:13 -04002958 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002959
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002960 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2961 rxq_init->fw_sb_id = fp->fw_sb_id;
2962
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002963 if (IS_FCOE_FP(fp))
2964 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2965 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002966 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00002967 /* configure silent vlan removal
2968 * if multi function mode is afex, then mask default vlan
2969 */
2970 if (IS_MF_AFEX(bp)) {
2971 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
2972 rxq_init->silent_removal_mask = VLAN_VID_MASK;
2973 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002974}
2975
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002976static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002977 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2978 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002979{
Merav Sicron65565882012-06-19 07:48:26 +00002980 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002981 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002982 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2983 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002984
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002985 /*
2986 * set the tss leading client id for TX classfication ==
2987 * leading RSS client id
2988 */
2989 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2990
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002991 if (IS_FCOE_FP(fp)) {
2992 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2993 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2994 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002995}
2996
stephen hemminger8d962862010-10-21 07:50:56 +00002997static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002998{
2999 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003000 struct event_ring_data eq_data = { {0} };
3001 u16 flags;
3002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003003 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003004 /* reset IGU PF statistics: MSIX + ATTN */
3005 /* PF */
3006 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3007 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3008 (CHIP_MODE_IS_4_PORT(bp) ?
3009 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3010 /* ATTN */
3011 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3012 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3013 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3014 (CHIP_MODE_IS_4_PORT(bp) ?
3015 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3016 }
3017
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003018 /* function setup flags */
3019 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3020
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003021 /* This flag is relevant for E1x only.
3022 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003023 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003024 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003025
3026 func_init.func_flgs = flags;
3027 func_init.pf_id = BP_FUNC(bp);
3028 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003029 func_init.spq_map = bp->spq_mapping;
3030 func_init.spq_prod = bp->spq_prod_idx;
3031
3032 bnx2x_func_init(bp, &func_init);
3033
3034 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3035
3036 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003037 * Congestion management values depend on the link rate
3038 * There is no active link so initial link rate is set to 10 Gbps.
3039 * When the link comes up The congestion management values are
3040 * re-calculated according to the actual link rate.
3041 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003042 bp->link_vars.line_speed = SPEED_10000;
3043 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3044
3045 /* Only the PMF sets the HW */
3046 if (bp->port.pmf)
3047 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3048
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003049 /* init Event Queue */
3050 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3051 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3052 eq_data.producer = bp->eq_prod;
3053 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3054 eq_data.sb_id = DEF_SB_ID;
3055 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3056}
3057
3058
Eilon Greenstein2691d512009-08-12 08:22:08 +00003059static void bnx2x_e1h_disable(struct bnx2x *bp)
3060{
3061 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003062
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003063 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003064
3065 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003066}
3067
3068static void bnx2x_e1h_enable(struct bnx2x *bp)
3069{
3070 int port = BP_PORT(bp);
3071
3072 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3073
Eilon Greenstein2691d512009-08-12 08:22:08 +00003074 /* Tx queue should be only reenabled */
3075 netif_tx_wake_all_queues(bp->dev);
3076
Eilon Greenstein061bc702009-10-15 00:18:47 -07003077 /*
3078 * Should not call netif_carrier_on since it will be called if the link
3079 * is up when checking for link state
3080 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003081}
3082
Barak Witkowski1d187b32011-12-05 22:41:50 +00003083#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3084
3085static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3086{
3087 struct eth_stats_info *ether_stat =
3088 &bp->slowpath->drv_info_to_mcp.ether_stat;
3089
Dan Carpenter786fdf02012-10-02 01:47:46 +00003090 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3091 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003092
Barak Witkowski15192a82012-06-19 07:48:28 +00003093 bp->sp_objs[0].mac_obj.get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3094 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3095 ether_stat->mac_local);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003096
3097 ether_stat->mtu_size = bp->dev->mtu;
3098
3099 if (bp->dev->features & NETIF_F_RXCSUM)
3100 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3101 if (bp->dev->features & NETIF_F_TSO)
3102 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3103 ether_stat->feature_flags |= bp->common.boot_mode;
3104
3105 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3106
3107 ether_stat->txq_size = bp->tx_ring_size;
3108 ether_stat->rxq_size = bp->rx_ring_size;
3109}
3110
3111static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3112{
3113 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3114 struct fcoe_stats_info *fcoe_stat =
3115 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3116
Merav Sicron55c11942012-11-07 00:45:48 +00003117 if (!CNIC_LOADED(bp))
3118 return;
3119
Barak Witkowski2e499d32012-06-26 01:31:19 +00003120 memcpy(fcoe_stat->mac_local + MAC_LEADING_ZERO_CNT,
3121 bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003122
3123 fcoe_stat->qos_priority =
3124 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3125
3126 /* insert FCoE stats from ramrod response */
3127 if (!NO_FCOE(bp)) {
3128 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003129 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003130 tstorm_queue_statistics;
3131
3132 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003133 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003134 xstorm_queue_statistics;
3135
3136 struct fcoe_statistics_params *fw_fcoe_stat =
3137 &bp->fw_stats_data->fcoe;
3138
3139 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
3140 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
3141
3142 ADD_64(fcoe_stat->rx_bytes_hi,
3143 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3144 fcoe_stat->rx_bytes_lo,
3145 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
3146
3147 ADD_64(fcoe_stat->rx_bytes_hi,
3148 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3149 fcoe_stat->rx_bytes_lo,
3150 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
3151
3152 ADD_64(fcoe_stat->rx_bytes_hi,
3153 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3154 fcoe_stat->rx_bytes_lo,
3155 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
3156
3157 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3158 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
3159
3160 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3161 fcoe_q_tstorm_stats->rcv_ucast_pkts);
3162
3163 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3164 fcoe_q_tstorm_stats->rcv_bcast_pkts);
3165
3166 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00003167 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003168
3169 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
3170 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
3171
3172 ADD_64(fcoe_stat->tx_bytes_hi,
3173 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3174 fcoe_stat->tx_bytes_lo,
3175 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
3176
3177 ADD_64(fcoe_stat->tx_bytes_hi,
3178 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3179 fcoe_stat->tx_bytes_lo,
3180 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
3181
3182 ADD_64(fcoe_stat->tx_bytes_hi,
3183 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3184 fcoe_stat->tx_bytes_lo,
3185 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
3186
3187 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3188 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
3189
3190 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3191 fcoe_q_xstorm_stats->ucast_pkts_sent);
3192
3193 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3194 fcoe_q_xstorm_stats->bcast_pkts_sent);
3195
3196 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3197 fcoe_q_xstorm_stats->mcast_pkts_sent);
3198 }
3199
Barak Witkowski1d187b32011-12-05 22:41:50 +00003200 /* ask L5 driver to add data to the struct */
3201 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003202}
3203
3204static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3205{
3206 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3207 struct iscsi_stats_info *iscsi_stat =
3208 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3209
Merav Sicron55c11942012-11-07 00:45:48 +00003210 if (!CNIC_LOADED(bp))
3211 return;
3212
Barak Witkowski2e499d32012-06-26 01:31:19 +00003213 memcpy(iscsi_stat->mac_local + MAC_LEADING_ZERO_CNT,
3214 bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003215
3216 iscsi_stat->qos_priority =
3217 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3218
Barak Witkowski1d187b32011-12-05 22:41:50 +00003219 /* ask L5 driver to add data to the struct */
3220 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003221}
3222
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003223/* called due to MCP event (on pmf):
3224 * reread new bandwidth configuration
3225 * configure FW
3226 * notify others function about the change
3227 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003228static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003229{
3230 if (bp->link_vars.link_up) {
3231 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3232 bnx2x_link_sync_notify(bp);
3233 }
3234 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3235}
3236
Eric Dumazet1191cb82012-04-27 21:39:21 +00003237static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003238{
3239 bnx2x_config_mf_bw(bp);
3240 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3241}
3242
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003243static void bnx2x_handle_eee_event(struct bnx2x *bp)
3244{
3245 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3246 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3247}
3248
Barak Witkowski1d187b32011-12-05 22:41:50 +00003249static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3250{
3251 enum drv_info_opcode op_code;
3252 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3253
3254 /* if drv_info version supported by MFW doesn't match - send NACK */
3255 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3256 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3257 return;
3258 }
3259
3260 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3261 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3262
3263 memset(&bp->slowpath->drv_info_to_mcp, 0,
3264 sizeof(union drv_info_to_mcp));
3265
3266 switch (op_code) {
3267 case ETH_STATS_OPCODE:
3268 bnx2x_drv_info_ether_stat(bp);
3269 break;
3270 case FCOE_STATS_OPCODE:
3271 bnx2x_drv_info_fcoe_stat(bp);
3272 break;
3273 case ISCSI_STATS_OPCODE:
3274 bnx2x_drv_info_iscsi_stat(bp);
3275 break;
3276 default:
3277 /* if op code isn't supported - send NACK */
3278 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3279 return;
3280 }
3281
3282 /* if we got drv_info attn from MFW then these fields are defined in
3283 * shmem2 for sure
3284 */
3285 SHMEM2_WR(bp, drv_info_host_addr_lo,
3286 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3287 SHMEM2_WR(bp, drv_info_host_addr_hi,
3288 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3289
3290 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3291}
3292
Eilon Greenstein2691d512009-08-12 08:22:08 +00003293static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3294{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003295 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003296
3297 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3298
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003299 /*
3300 * This is the only place besides the function initialization
3301 * where the bp->flags can change so it is done without any
3302 * locks
3303 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003304 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003305 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003306 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003307
3308 bnx2x_e1h_disable(bp);
3309 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003310 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003311 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003312
3313 bnx2x_e1h_enable(bp);
3314 }
3315 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3316 }
3317 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003318 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003319 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3320 }
3321
3322 /* Report results to MCP */
3323 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003324 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003325 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003326 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003327}
3328
Michael Chan289129022009-10-10 13:46:53 +00003329/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003330static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003331{
3332 struct eth_spe *next_spe = bp->spq_prod_bd;
3333
3334 if (bp->spq_prod_bd == bp->spq_last_bd) {
3335 bp->spq_prod_bd = bp->spq;
3336 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003337 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003338 } else {
3339 bp->spq_prod_bd++;
3340 bp->spq_prod_idx++;
3341 }
3342 return next_spe;
3343}
3344
3345/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003346static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003347{
3348 int func = BP_FUNC(bp);
3349
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003350 /*
3351 * Make sure that BD data is updated before writing the producer:
3352 * BD data is written to the memory, the producer is read from the
3353 * memory, thus we need a full memory barrier to ensure the ordering.
3354 */
3355 mb();
Michael Chan289129022009-10-10 13:46:53 +00003356
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003357 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003358 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003359 mmiowb();
3360}
3361
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003362/**
3363 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3364 *
3365 * @cmd: command to check
3366 * @cmd_type: command type
3367 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003368static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003369{
3370 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003371 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003372 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3373 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3374 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3375 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3376 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3377 return true;
3378 else
3379 return false;
3380
3381}
3382
3383
3384/**
3385 * bnx2x_sp_post - place a single command on an SP ring
3386 *
3387 * @bp: driver handle
3388 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3389 * @cid: SW CID the command is related to
3390 * @data_hi: command private data address (high 32 bits)
3391 * @data_lo: command private data address (low 32 bits)
3392 * @cmd_type: command type (e.g. NONE, ETH)
3393 *
3394 * SP data is handled as if it's always an address pair, thus data fields are
3395 * not swapped to little endian in upper functions. Instead this function swaps
3396 * data as if it's two u32 fields.
3397 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003398int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003399 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003400{
Michael Chan289129022009-10-10 13:46:53 +00003401 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003402 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003403 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003404
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003405#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003406 if (unlikely(bp->panic)) {
3407 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003408 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003409 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003410#endif
3411
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003412 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003413
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003414 if (common) {
3415 if (!atomic_read(&bp->eq_spq_left)) {
3416 BNX2X_ERR("BUG! EQ ring full!\n");
3417 spin_unlock_bh(&bp->spq_lock);
3418 bnx2x_panic();
3419 return -EBUSY;
3420 }
3421 } else if (!atomic_read(&bp->cq_spq_left)) {
3422 BNX2X_ERR("BUG! SPQ ring full!\n");
3423 spin_unlock_bh(&bp->spq_lock);
3424 bnx2x_panic();
3425 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003426 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003427
Michael Chan289129022009-10-10 13:46:53 +00003428 spe = bnx2x_sp_get_next(bp);
3429
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003430 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003431 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003432 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3433 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003434
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003435 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003436
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003437 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3438 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003439
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003440 spe->hdr.type = cpu_to_le16(type);
3441
3442 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3443 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3444
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003445 /*
3446 * It's ok if the actual decrement is issued towards the memory
3447 * somewhere between the spin_lock and spin_unlock. Thus no
3448 * more explict memory barrier is needed.
3449 */
3450 if (common)
3451 atomic_dec(&bp->eq_spq_left);
3452 else
3453 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003454
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003455
Merav Sicron51c1a582012-03-18 10:33:38 +00003456 DP(BNX2X_MSG_SP,
3457 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003458 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3459 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003460 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003461 HW_CID(bp, cid), data_hi, data_lo, type,
3462 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003463
Michael Chan289129022009-10-10 13:46:53 +00003464 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003465 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003466 return 0;
3467}
3468
3469/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003470static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003471{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003472 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003473 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003474
3475 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003476 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003477 val = (1UL << 31);
3478 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3479 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3480 if (val & (1L << 31))
3481 break;
3482
3483 msleep(5);
3484 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003485 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003486 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003487 rc = -EBUSY;
3488 }
3489
3490 return rc;
3491}
3492
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003493/* release split MCP access lock register */
3494static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003495{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003496 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003497}
3498
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003499#define BNX2X_DEF_SB_ATT_IDX 0x0001
3500#define BNX2X_DEF_SB_IDX 0x0002
3501
Eric Dumazet1191cb82012-04-27 21:39:21 +00003502static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003503{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003504 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003505 u16 rc = 0;
3506
3507 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003508 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3509 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003510 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003511 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003512
3513 if (bp->def_idx != def_sb->sp_sb.running_index) {
3514 bp->def_idx = def_sb->sp_sb.running_index;
3515 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003516 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003517
3518 /* Do not reorder: indecies reading should complete before handling */
3519 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003520 return rc;
3521}
3522
3523/*
3524 * slow path service functions
3525 */
3526
3527static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3528{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003529 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003530 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3531 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003532 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3533 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003534 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003535 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003536 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003537
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003538 if (bp->attn_state & asserted)
3539 BNX2X_ERR("IGU ERROR\n");
3540
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003541 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3542 aeu_mask = REG_RD(bp, aeu_addr);
3543
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003544 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003545 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003546 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003547 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003548
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003549 REG_WR(bp, aeu_addr, aeu_mask);
3550 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003551
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003552 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003553 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003554 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003555
3556 if (asserted & ATTN_HARD_WIRED_MASK) {
3557 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003558
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003559 bnx2x_acquire_phy_lock(bp);
3560
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003561 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003562 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003563
Yaniv Rosner361c3912011-06-14 01:33:19 +00003564 /* If nig_mask is not set, no need to call the update
3565 * function.
3566 */
3567 if (nig_mask) {
3568 REG_WR(bp, nig_int_mask_addr, 0);
3569
3570 bnx2x_link_attn(bp);
3571 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003572
3573 /* handle unicore attn? */
3574 }
3575 if (asserted & ATTN_SW_TIMER_4_FUNC)
3576 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3577
3578 if (asserted & GPIO_2_FUNC)
3579 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3580
3581 if (asserted & GPIO_3_FUNC)
3582 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3583
3584 if (asserted & GPIO_4_FUNC)
3585 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3586
3587 if (port == 0) {
3588 if (asserted & ATTN_GENERAL_ATTN_1) {
3589 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3590 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3591 }
3592 if (asserted & ATTN_GENERAL_ATTN_2) {
3593 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3594 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3595 }
3596 if (asserted & ATTN_GENERAL_ATTN_3) {
3597 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3598 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3599 }
3600 } else {
3601 if (asserted & ATTN_GENERAL_ATTN_4) {
3602 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3603 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3604 }
3605 if (asserted & ATTN_GENERAL_ATTN_5) {
3606 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3607 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3608 }
3609 if (asserted & ATTN_GENERAL_ATTN_6) {
3610 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3611 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3612 }
3613 }
3614
3615 } /* if hardwired */
3616
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003617 if (bp->common.int_block == INT_BLOCK_HC)
3618 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3619 COMMAND_REG_ATTN_BITS_SET);
3620 else
3621 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3622
3623 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3624 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3625 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003626
3627 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003628 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003629 /* Verify that IGU ack through BAR was written before restoring
3630 * NIG mask. This loop should exit after 2-3 iterations max.
3631 */
3632 if (bp->common.int_block != INT_BLOCK_HC) {
3633 u32 cnt = 0, igu_acked;
3634 do {
3635 igu_acked = REG_RD(bp,
3636 IGU_REG_ATTENTION_ACK_BITS);
3637 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3638 (++cnt < MAX_IGU_ATTN_ACK_TO));
3639 if (!igu_acked)
3640 DP(NETIF_MSG_HW,
3641 "Failed to verify IGU ack on time\n");
3642 barrier();
3643 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003644 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003645 bnx2x_release_phy_lock(bp);
3646 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003647}
3648
Eric Dumazet1191cb82012-04-27 21:39:21 +00003649static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003650{
3651 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003652 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003653 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003654 ext_phy_config =
3655 SHMEM_RD(bp,
3656 dev_info.port_hw_config[port].external_phy_config);
3657
3658 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3659 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003660 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003661 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003662
3663 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003664 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3665 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003666
3667 /*
3668 * Scheudle device reset (unload)
3669 * This is due to some boards consuming sufficient power when driver is
3670 * up to overheat if fan fails.
3671 */
3672 smp_mb__before_clear_bit();
3673 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3674 smp_mb__after_clear_bit();
3675 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3676
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003677}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003678
Eric Dumazet1191cb82012-04-27 21:39:21 +00003679static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003680{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003681 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003682 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003683 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003684
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003685 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3686 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003687
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003688 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003689
3690 val = REG_RD(bp, reg_offset);
3691 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3692 REG_WR(bp, reg_offset, val);
3693
3694 BNX2X_ERR("SPIO5 hw attention\n");
3695
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003696 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003697 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003698 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003699 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003700
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003701 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003702 bnx2x_acquire_phy_lock(bp);
3703 bnx2x_handle_module_detect_int(&bp->link_params);
3704 bnx2x_release_phy_lock(bp);
3705 }
3706
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003707 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3708
3709 val = REG_RD(bp, reg_offset);
3710 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3711 REG_WR(bp, reg_offset, val);
3712
3713 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003714 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003715 bnx2x_panic();
3716 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003717}
3718
Eric Dumazet1191cb82012-04-27 21:39:21 +00003719static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003720{
3721 u32 val;
3722
Eilon Greenstein0626b892009-02-12 08:38:14 +00003723 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003724
3725 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3726 BNX2X_ERR("DB hw attention 0x%x\n", val);
3727 /* DORQ discard attention */
3728 if (val & 0x2)
3729 BNX2X_ERR("FATAL error from DORQ\n");
3730 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003731
3732 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3733
3734 int port = BP_PORT(bp);
3735 int reg_offset;
3736
3737 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3738 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3739
3740 val = REG_RD(bp, reg_offset);
3741 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3742 REG_WR(bp, reg_offset, val);
3743
3744 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003745 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003746 bnx2x_panic();
3747 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003748}
3749
Eric Dumazet1191cb82012-04-27 21:39:21 +00003750static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003751{
3752 u32 val;
3753
3754 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3755
3756 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3757 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3758 /* CFC error attention */
3759 if (val & 0x2)
3760 BNX2X_ERR("FATAL error from CFC\n");
3761 }
3762
3763 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003764 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003765 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003766 /* RQ_USDMDP_FIFO_OVERFLOW */
3767 if (val & 0x18000)
3768 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003769
3770 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003771 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3772 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3773 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003774 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003775
3776 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3777
3778 int port = BP_PORT(bp);
3779 int reg_offset;
3780
3781 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3782 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3783
3784 val = REG_RD(bp, reg_offset);
3785 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3786 REG_WR(bp, reg_offset, val);
3787
3788 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003789 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003790 bnx2x_panic();
3791 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003792}
3793
Eric Dumazet1191cb82012-04-27 21:39:21 +00003794static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003795{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003796 u32 val;
3797
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003798 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3799
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003800 if (attn & BNX2X_PMF_LINK_ASSERT) {
3801 int func = BP_FUNC(bp);
3802
3803 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003804 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003805 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3806 func_mf_config[BP_ABS_FUNC(bp)].config);
3807 val = SHMEM_RD(bp,
3808 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003809 if (val & DRV_STATUS_DCC_EVENT_MASK)
3810 bnx2x_dcc_event(bp,
3811 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003812
3813 if (val & DRV_STATUS_SET_MF_BW)
3814 bnx2x_set_mf_bw(bp);
3815
Barak Witkowski1d187b32011-12-05 22:41:50 +00003816 if (val & DRV_STATUS_DRV_INFO_REQ)
3817 bnx2x_handle_drv_info_req(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003818 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003819 bnx2x_pmf_update(bp);
3820
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003821 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003822 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3823 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003824 /* start dcbx state machine */
3825 bnx2x_dcbx_set_params(bp,
3826 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003827 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3828 bnx2x_handle_afex_cmd(bp,
3829 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003830 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3831 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003832 if (bp->link_vars.periodic_flags &
3833 PERIODIC_FLAGS_LINK_EVENT) {
3834 /* sync with link */
3835 bnx2x_acquire_phy_lock(bp);
3836 bp->link_vars.periodic_flags &=
3837 ~PERIODIC_FLAGS_LINK_EVENT;
3838 bnx2x_release_phy_lock(bp);
3839 if (IS_MF(bp))
3840 bnx2x_link_sync_notify(bp);
3841 bnx2x_link_report(bp);
3842 }
3843 /* Always call it here: bnx2x_link_report() will
3844 * prevent the link indication duplication.
3845 */
3846 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003847 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003848
3849 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003850 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003851 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3852 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3853 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3854 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3855 bnx2x_panic();
3856
3857 } else if (attn & BNX2X_MCP_ASSERT) {
3858
3859 BNX2X_ERR("MCP assert!\n");
3860 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003861 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003862
3863 } else
3864 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3865 }
3866
3867 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003868 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3869 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003870 val = CHIP_IS_E1(bp) ? 0 :
3871 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003872 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3873 }
3874 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003875 val = CHIP_IS_E1(bp) ? 0 :
3876 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003877 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3878 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003879 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003880 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003881}
3882
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003883/*
3884 * Bits map:
3885 * 0-7 - Engine0 load counter.
3886 * 8-15 - Engine1 load counter.
3887 * 16 - Engine0 RESET_IN_PROGRESS bit.
3888 * 17 - Engine1 RESET_IN_PROGRESS bit.
3889 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3890 * on the engine
3891 * 19 - Engine1 ONE_IS_LOADED.
3892 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3893 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3894 * just the one belonging to its engine).
3895 *
3896 */
3897#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3898
3899#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3900#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3901#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3902#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3903#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3904#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3905#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003906
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003907/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003908 * Set the GLOBAL_RESET bit.
3909 *
3910 * Should be run under rtnl lock
3911 */
3912void bnx2x_set_reset_global(struct bnx2x *bp)
3913{
Ariel Eliorf16da432012-01-26 06:01:50 +00003914 u32 val;
3915 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3916 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003917 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00003918 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003919}
3920
3921/*
3922 * Clear the GLOBAL_RESET bit.
3923 *
3924 * Should be run under rtnl lock
3925 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003926static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003927{
Ariel Eliorf16da432012-01-26 06:01:50 +00003928 u32 val;
3929 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3930 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003931 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00003932 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003933}
3934
3935/*
3936 * Checks the GLOBAL_RESET bit.
3937 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003938 * should be run under rtnl lock
3939 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003940static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003941{
3942 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3943
3944 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3945 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3946}
3947
3948/*
3949 * Clear RESET_IN_PROGRESS bit for the current engine.
3950 *
3951 * Should be run under rtnl lock
3952 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003953static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003954{
Ariel Eliorf16da432012-01-26 06:01:50 +00003955 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003956 u32 bit = BP_PATH(bp) ?
3957 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003958 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3959 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003960
3961 /* Clear the bit */
3962 val &= ~bit;
3963 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003964
3965 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003966}
3967
3968/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003969 * Set RESET_IN_PROGRESS for the current engine.
3970 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003971 * should be run under rtnl lock
3972 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003973void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003974{
Ariel Eliorf16da432012-01-26 06:01:50 +00003975 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003976 u32 bit = BP_PATH(bp) ?
3977 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003978 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3979 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003980
3981 /* Set the bit */
3982 val |= bit;
3983 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003984 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003985}
3986
3987/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003988 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003989 * should be run under rtnl lock
3990 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003991bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003992{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003993 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3994 u32 bit = engine ?
3995 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3996
3997 /* return false if bit is set */
3998 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003999}
4000
4001/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004002 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004003 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004004 * should be run under rtnl lock
4005 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004006void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004007{
Ariel Eliorf16da432012-01-26 06:01:50 +00004008 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004009 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4010 BNX2X_PATH0_LOAD_CNT_MASK;
4011 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4012 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004013
Ariel Eliorf16da432012-01-26 06:01:50 +00004014 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4015 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4016
Merav Sicron51c1a582012-03-18 10:33:38 +00004017 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004018
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004019 /* get the current counter value */
4020 val1 = (val & mask) >> shift;
4021
Ariel Elior889b9af2012-01-26 06:01:51 +00004022 /* set bit of that PF */
4023 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004024
4025 /* clear the old value */
4026 val &= ~mask;
4027
4028 /* set the new one */
4029 val |= ((val1 << shift) & mask);
4030
4031 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004032 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004033}
4034
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004035/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004036 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004037 *
4038 * @bp: driver handle
4039 *
4040 * Should be run under rtnl lock.
4041 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004042 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004043 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004044bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004045{
Ariel Eliorf16da432012-01-26 06:01:50 +00004046 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004047 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4048 BNX2X_PATH0_LOAD_CNT_MASK;
4049 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4050 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004051
Ariel Eliorf16da432012-01-26 06:01:50 +00004052 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4053 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004054 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004055
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004056 /* get the current counter value */
4057 val1 = (val & mask) >> shift;
4058
Ariel Elior889b9af2012-01-26 06:01:51 +00004059 /* clear bit of that PF */
4060 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004061
4062 /* clear the old value */
4063 val &= ~mask;
4064
4065 /* set the new one */
4066 val |= ((val1 << shift) & mask);
4067
4068 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004069 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4070 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004071}
4072
4073/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004074 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004075 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004076 * should be run under rtnl lock
4077 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004078static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004079{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004080 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4081 BNX2X_PATH0_LOAD_CNT_MASK);
4082 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4083 BNX2X_PATH0_LOAD_CNT_SHIFT);
4084 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4085
Merav Sicron51c1a582012-03-18 10:33:38 +00004086 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004087
4088 val = (val & mask) >> shift;
4089
Merav Sicron51c1a582012-03-18 10:33:38 +00004090 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4091 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004092
Ariel Elior889b9af2012-01-26 06:01:51 +00004093 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004094}
4095
Eric Dumazet1191cb82012-04-27 21:39:21 +00004096static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004097{
Joe Perchesf1deab52011-08-14 12:16:21 +00004098 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004099}
4100
Eric Dumazet1191cb82012-04-27 21:39:21 +00004101static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4102 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004103{
4104 int i = 0;
4105 u32 cur_bit = 0;
4106 for (i = 0; sig; i++) {
4107 cur_bit = ((u32)0x1 << i);
4108 if (sig & cur_bit) {
4109 switch (cur_bit) {
4110 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004111 if (print)
4112 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004113 break;
4114 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004115 if (print)
4116 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004117 break;
4118 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004119 if (print)
4120 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004121 break;
4122 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004123 if (print)
4124 _print_next_block(par_num++,
4125 "SEARCHER");
4126 break;
4127 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4128 if (print)
4129 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004130 break;
4131 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004132 if (print)
4133 _print_next_block(par_num++, "TSEMI");
4134 break;
4135 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4136 if (print)
4137 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004138 break;
4139 }
4140
4141 /* Clear the bit */
4142 sig &= ~cur_bit;
4143 }
4144 }
4145
4146 return par_num;
4147}
4148
Eric Dumazet1191cb82012-04-27 21:39:21 +00004149static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4150 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004151{
4152 int i = 0;
4153 u32 cur_bit = 0;
4154 for (i = 0; sig; i++) {
4155 cur_bit = ((u32)0x1 << i);
4156 if (sig & cur_bit) {
4157 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004158 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4159 if (print)
4160 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004161 break;
4162 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004163 if (print)
4164 _print_next_block(par_num++, "QM");
4165 break;
4166 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4167 if (print)
4168 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004169 break;
4170 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004171 if (print)
4172 _print_next_block(par_num++, "XSDM");
4173 break;
4174 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4175 if (print)
4176 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004177 break;
4178 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004179 if (print)
4180 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004181 break;
4182 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004183 if (print)
4184 _print_next_block(par_num++,
4185 "DOORBELLQ");
4186 break;
4187 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4188 if (print)
4189 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004190 break;
4191 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004192 if (print)
4193 _print_next_block(par_num++,
4194 "VAUX PCI CORE");
4195 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004196 break;
4197 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004198 if (print)
4199 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004200 break;
4201 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004202 if (print)
4203 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004204 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004205 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4206 if (print)
4207 _print_next_block(par_num++, "UCM");
4208 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004209 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004210 if (print)
4211 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004212 break;
4213 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004214 if (print)
4215 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004216 break;
4217 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004218 if (print)
4219 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004220 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004221 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4222 if (print)
4223 _print_next_block(par_num++, "CCM");
4224 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004225 }
4226
4227 /* Clear the bit */
4228 sig &= ~cur_bit;
4229 }
4230 }
4231
4232 return par_num;
4233}
4234
Eric Dumazet1191cb82012-04-27 21:39:21 +00004235static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4236 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004237{
4238 int i = 0;
4239 u32 cur_bit = 0;
4240 for (i = 0; sig; i++) {
4241 cur_bit = ((u32)0x1 << i);
4242 if (sig & cur_bit) {
4243 switch (cur_bit) {
4244 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004245 if (print)
4246 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004247 break;
4248 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004249 if (print)
4250 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004251 break;
4252 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004253 if (print)
4254 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004255 "PXPPCICLOCKCLIENT");
4256 break;
4257 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004258 if (print)
4259 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004260 break;
4261 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004262 if (print)
4263 _print_next_block(par_num++, "CDU");
4264 break;
4265 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4266 if (print)
4267 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004268 break;
4269 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004270 if (print)
4271 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004272 break;
4273 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004274 if (print)
4275 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004276 break;
4277 }
4278
4279 /* Clear the bit */
4280 sig &= ~cur_bit;
4281 }
4282 }
4283
4284 return par_num;
4285}
4286
Eric Dumazet1191cb82012-04-27 21:39:21 +00004287static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4288 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004289{
4290 int i = 0;
4291 u32 cur_bit = 0;
4292 for (i = 0; sig; i++) {
4293 cur_bit = ((u32)0x1 << i);
4294 if (sig & cur_bit) {
4295 switch (cur_bit) {
4296 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004297 if (print)
4298 _print_next_block(par_num++, "MCP ROM");
4299 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004300 break;
4301 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004302 if (print)
4303 _print_next_block(par_num++,
4304 "MCP UMP RX");
4305 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004306 break;
4307 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004308 if (print)
4309 _print_next_block(par_num++,
4310 "MCP UMP TX");
4311 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004312 break;
4313 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004314 if (print)
4315 _print_next_block(par_num++,
4316 "MCP SCPAD");
4317 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004318 break;
4319 }
4320
4321 /* Clear the bit */
4322 sig &= ~cur_bit;
4323 }
4324 }
4325
4326 return par_num;
4327}
4328
Eric Dumazet1191cb82012-04-27 21:39:21 +00004329static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4330 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004331{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004332 int i = 0;
4333 u32 cur_bit = 0;
4334 for (i = 0; sig; i++) {
4335 cur_bit = ((u32)0x1 << i);
4336 if (sig & cur_bit) {
4337 switch (cur_bit) {
4338 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4339 if (print)
4340 _print_next_block(par_num++, "PGLUE_B");
4341 break;
4342 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4343 if (print)
4344 _print_next_block(par_num++, "ATC");
4345 break;
4346 }
4347
4348 /* Clear the bit */
4349 sig &= ~cur_bit;
4350 }
4351 }
4352
4353 return par_num;
4354}
4355
Eric Dumazet1191cb82012-04-27 21:39:21 +00004356static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4357 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004358{
4359 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4360 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4361 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4362 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4363 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004364 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004365 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4366 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004367 sig[0] & HW_PRTY_ASSERT_SET_0,
4368 sig[1] & HW_PRTY_ASSERT_SET_1,
4369 sig[2] & HW_PRTY_ASSERT_SET_2,
4370 sig[3] & HW_PRTY_ASSERT_SET_3,
4371 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004372 if (print)
4373 netdev_err(bp->dev,
4374 "Parity errors detected in blocks: ");
4375 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004376 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004377 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004378 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004379 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004380 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004381 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004382 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4383 par_num = bnx2x_check_blocks_with_parity4(
4384 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4385
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004386 if (print)
4387 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004388
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004389 return true;
4390 } else
4391 return false;
4392}
4393
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004394/**
4395 * bnx2x_chk_parity_attn - checks for parity attentions.
4396 *
4397 * @bp: driver handle
4398 * @global: true if there was a global attention
4399 * @print: show parity attention in syslog
4400 */
4401bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004402{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004403 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004404 int port = BP_PORT(bp);
4405
4406 attn.sig[0] = REG_RD(bp,
4407 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4408 port*4);
4409 attn.sig[1] = REG_RD(bp,
4410 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4411 port*4);
4412 attn.sig[2] = REG_RD(bp,
4413 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4414 port*4);
4415 attn.sig[3] = REG_RD(bp,
4416 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4417 port*4);
4418
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004419 if (!CHIP_IS_E1x(bp))
4420 attn.sig[4] = REG_RD(bp,
4421 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4422 port*4);
4423
4424 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004425}
4426
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004427
Eric Dumazet1191cb82012-04-27 21:39:21 +00004428static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004429{
4430 u32 val;
4431 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4432
4433 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4434 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4435 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004436 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004437 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004438 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004439 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004440 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004441 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004442 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004443 if (val &
4444 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004445 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004446 if (val &
4447 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004448 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004449 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004450 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004451 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004452 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004453 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004454 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004455 }
4456 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4457 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4458 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4459 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4460 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4461 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004462 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004463 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004464 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004465 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004466 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004467 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4468 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4469 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004470 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004471 }
4472
4473 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4474 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4475 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4476 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4477 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4478 }
4479
4480}
4481
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004482static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4483{
4484 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004485 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004486 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004487 u32 reg_addr;
4488 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004489 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004490 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004491
4492 /* need to take HW lock because MCP or other port might also
4493 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004494 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004495
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004496 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4497#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004498 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004499 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004500 /* Disable HW interrupts */
4501 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004502 /* In case of parity errors don't handle attentions so that
4503 * other function would "see" parity errors.
4504 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004505#else
4506 bnx2x_panic();
4507#endif
4508 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004509 return;
4510 }
4511
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004512 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4513 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4514 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4515 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004516 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004517 attn.sig[4] =
4518 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4519 else
4520 attn.sig[4] = 0;
4521
4522 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4523 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004524
4525 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4526 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004527 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004528
Merav Sicron51c1a582012-03-18 10:33:38 +00004529 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004530 index,
4531 group_mask->sig[0], group_mask->sig[1],
4532 group_mask->sig[2], group_mask->sig[3],
4533 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004534
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004535 bnx2x_attn_int_deasserted4(bp,
4536 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004537 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004538 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004539 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004540 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004541 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004542 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004543 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004544 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004545 }
4546 }
4547
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004548 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004549
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004550 if (bp->common.int_block == INT_BLOCK_HC)
4551 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4552 COMMAND_REG_ATTN_BITS_CLR);
4553 else
4554 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004555
4556 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004557 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4558 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004559 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004560
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004561 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004562 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004563
4564 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4565 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4566
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004567 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4568 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004569
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004570 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4571 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004572 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004573 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4574
4575 REG_WR(bp, reg_addr, aeu_mask);
4576 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004577
4578 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4579 bp->attn_state &= ~deasserted;
4580 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4581}
4582
4583static void bnx2x_attn_int(struct bnx2x *bp)
4584{
4585 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004586 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4587 attn_bits);
4588 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4589 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004590 u32 attn_state = bp->attn_state;
4591
4592 /* look for changed bits */
4593 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4594 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4595
4596 DP(NETIF_MSG_HW,
4597 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4598 attn_bits, attn_ack, asserted, deasserted);
4599
4600 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004601 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004602
4603 /* handle bits that were raised */
4604 if (asserted)
4605 bnx2x_attn_int_asserted(bp, asserted);
4606
4607 if (deasserted)
4608 bnx2x_attn_int_deasserted(bp, deasserted);
4609}
4610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004611void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4612 u16 index, u8 op, u8 update)
4613{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004614 u32 igu_addr = bp->igu_base_addr;
4615 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004616 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4617 igu_addr);
4618}
4619
Eric Dumazet1191cb82012-04-27 21:39:21 +00004620static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004621{
4622 /* No memory barriers */
4623 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4624 mmiowb(); /* keep prod updates ordered */
4625}
4626
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004627static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4628 union event_ring_elem *elem)
4629{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004630 u8 err = elem->message.error;
4631
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004632 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004633 (cid < bp->cnic_eth_dev.starting_cid &&
4634 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004635 return 1;
4636
4637 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4638
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004639 if (unlikely(err)) {
4640
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004641 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4642 cid);
4643 bnx2x_panic_dump(bp);
4644 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004645 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004646 return 0;
4647}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004648
Eric Dumazet1191cb82012-04-27 21:39:21 +00004649static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004650{
4651 struct bnx2x_mcast_ramrod_params rparam;
4652 int rc;
4653
4654 memset(&rparam, 0, sizeof(rparam));
4655
4656 rparam.mcast_obj = &bp->mcast_obj;
4657
4658 netif_addr_lock_bh(bp->dev);
4659
4660 /* Clear pending state for the last command */
4661 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4662
4663 /* If there are pending mcast commands - send them */
4664 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4665 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4666 if (rc < 0)
4667 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4668 rc);
4669 }
4670
4671 netif_addr_unlock_bh(bp->dev);
4672}
4673
Eric Dumazet1191cb82012-04-27 21:39:21 +00004674static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4675 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004676{
4677 unsigned long ramrod_flags = 0;
4678 int rc = 0;
4679 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4680 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4681
4682 /* Always push next commands out, don't wait here */
4683 __set_bit(RAMROD_CONT, &ramrod_flags);
4684
4685 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4686 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004687 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00004688 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004689 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4690 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004691 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004692
4693 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004694 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004695 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004696 /* This is only relevant for 57710 where multicast MACs are
4697 * configured as unicast MACs using the same ramrod.
4698 */
4699 bnx2x_handle_mcast_eqe(bp);
4700 return;
4701 default:
4702 BNX2X_ERR("Unsupported classification command: %d\n",
4703 elem->message.data.eth_event.echo);
4704 return;
4705 }
4706
4707 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4708
4709 if (rc < 0)
4710 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4711 else if (rc > 0)
4712 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4713
4714}
4715
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004716static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004717
Eric Dumazet1191cb82012-04-27 21:39:21 +00004718static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004719{
4720 netif_addr_lock_bh(bp->dev);
4721
4722 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4723
4724 /* Send rx_mode command again if was requested */
4725 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4726 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004727 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4728 &bp->sp_state))
4729 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4730 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4731 &bp->sp_state))
4732 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004733
4734 netif_addr_unlock_bh(bp->dev);
4735}
4736
Eric Dumazet1191cb82012-04-27 21:39:21 +00004737static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004738 union event_ring_elem *elem)
4739{
4740 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4741 DP(BNX2X_MSG_SP,
4742 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4743 elem->message.data.vif_list_event.func_bit_map);
4744 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4745 elem->message.data.vif_list_event.func_bit_map);
4746 } else if (elem->message.data.vif_list_event.echo ==
4747 VIF_LIST_RULE_SET) {
4748 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4749 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4750 }
4751}
4752
4753/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004754static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004755{
4756 int q, rc;
4757 struct bnx2x_fastpath *fp;
4758 struct bnx2x_queue_state_params queue_params = {NULL};
4759 struct bnx2x_queue_update_params *q_update_params =
4760 &queue_params.params.update;
4761
4762 /* Send Q update command with afex vlan removal values for all Qs */
4763 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4764
4765 /* set silent vlan removal values according to vlan mode */
4766 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4767 &q_update_params->update_flags);
4768 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4769 &q_update_params->update_flags);
4770 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4771
4772 /* in access mode mark mask and value are 0 to strip all vlans */
4773 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4774 q_update_params->silent_removal_value = 0;
4775 q_update_params->silent_removal_mask = 0;
4776 } else {
4777 q_update_params->silent_removal_value =
4778 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4779 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4780 }
4781
4782 for_each_eth_queue(bp, q) {
4783 /* Set the appropriate Queue object */
4784 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00004785 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004786
4787 /* send the ramrod */
4788 rc = bnx2x_queue_state_change(bp, &queue_params);
4789 if (rc < 0)
4790 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4791 q);
4792 }
4793
Barak Witkowskia3348722012-04-23 03:04:46 +00004794 if (!NO_FCOE(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00004795 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00004796 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004797
4798 /* clear pending completion bit */
4799 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4800
4801 /* mark latest Q bit */
4802 smp_mb__before_clear_bit();
4803 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4804 smp_mb__after_clear_bit();
4805
4806 /* send Q update ramrod for FCoE Q */
4807 rc = bnx2x_queue_state_change(bp, &queue_params);
4808 if (rc < 0)
4809 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4810 q);
4811 } else {
4812 /* If no FCoE ring - ACK MCP now */
4813 bnx2x_link_report(bp);
4814 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4815 }
Barak Witkowskia3348722012-04-23 03:04:46 +00004816}
4817
Eric Dumazet1191cb82012-04-27 21:39:21 +00004818static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004819 struct bnx2x *bp, u32 cid)
4820{
Joe Perches94f05b02011-08-14 12:16:20 +00004821 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004822
4823 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00004824 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004825 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004826 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004827}
4828
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004829static void bnx2x_eq_int(struct bnx2x *bp)
4830{
4831 u16 hw_cons, sw_cons, sw_prod;
4832 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00004833 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004834 u32 cid;
4835 u8 opcode;
4836 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004837 struct bnx2x_queue_sp_obj *q_obj;
4838 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4839 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004840
4841 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4842
4843 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4844 * when we get the the next-page we nned to adjust so the loop
4845 * condition below will be met. The next element is the size of a
4846 * regular element and hence incrementing by 1
4847 */
4848 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4849 hw_cons++;
4850
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004851 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004852 * specific bp, thus there is no need in "paired" read memory
4853 * barrier here.
4854 */
4855 sw_cons = bp->eq_cons;
4856 sw_prod = bp->eq_prod;
4857
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004858 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004859 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004860
4861 for (; sw_cons != hw_cons;
4862 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4863
4864
4865 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4866
4867 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4868 opcode = elem->message.opcode;
4869
4870
4871 /* handle eq element */
4872 switch (opcode) {
4873 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00004874 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
4875 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004876 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004877 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004878 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004879
4880 case EVENT_RING_OPCODE_CFC_DEL:
4881 /* handle according to cid range */
4882 /*
4883 * we may want to verify here that the bp state is
4884 * HALTING
4885 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004886 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004887 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004888
4889 if (CNIC_LOADED(bp) &&
4890 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004891 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00004892
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004893 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4894
4895 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4896 break;
4897
4898
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004899
4900 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004901
4902 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004903 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004904 if (f_obj->complete_cmd(bp, f_obj,
4905 BNX2X_F_CMD_TX_STOP))
4906 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004907 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4908 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004909
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004910 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004911 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004912 if (f_obj->complete_cmd(bp, f_obj,
4913 BNX2X_F_CMD_TX_START))
4914 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004915 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4916 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00004917
Barak Witkowskia3348722012-04-23 03:04:46 +00004918 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00004919 echo = elem->message.data.function_update_event.echo;
4920 if (echo == SWITCH_UPDATE) {
4921 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4922 "got FUNC_SWITCH_UPDATE ramrod\n");
4923 if (f_obj->complete_cmd(
4924 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
4925 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00004926
Merav Sicron55c11942012-11-07 00:45:48 +00004927 } else {
4928 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
4929 "AFEX: ramrod completed FUNCTION_UPDATE\n");
4930 f_obj->complete_cmd(bp, f_obj,
4931 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00004932
Merav Sicron55c11942012-11-07 00:45:48 +00004933 /* We will perform the Queues update from
4934 * sp_rtnl task as all Queue SP operations
4935 * should run under rtnl_lock.
4936 */
4937 smp_mb__before_clear_bit();
4938 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
4939 &bp->sp_rtnl_state);
4940 smp_mb__after_clear_bit();
4941
4942 schedule_delayed_work(&bp->sp_rtnl_task, 0);
4943 }
4944
Barak Witkowskia3348722012-04-23 03:04:46 +00004945 goto next_spqe;
4946
4947 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
4948 f_obj->complete_cmd(bp, f_obj,
4949 BNX2X_F_CMD_AFEX_VIFLISTS);
4950 bnx2x_after_afex_vif_lists(bp, elem);
4951 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004952 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00004953 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4954 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004955 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4956 break;
4957
4958 goto next_spqe;
4959
4960 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00004961 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4962 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004963 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4964 break;
4965
4966 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004967 }
4968
4969 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004970 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4971 BNX2X_STATE_OPEN):
4972 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004973 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004974 cid = elem->message.data.eth_event.echo &
4975 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004976 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004977 cid);
4978 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004979 break;
4980
4981 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4982 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004983 case (EVENT_RING_OPCODE_SET_MAC |
4984 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004985 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4986 BNX2X_STATE_OPEN):
4987 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4988 BNX2X_STATE_DIAG):
4989 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4990 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004991 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004992 bnx2x_handle_classification_eqe(bp, elem);
4993 break;
4994
4995 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4996 BNX2X_STATE_OPEN):
4997 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4998 BNX2X_STATE_DIAG):
4999 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5000 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005001 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005002 bnx2x_handle_mcast_eqe(bp);
5003 break;
5004
5005 case (EVENT_RING_OPCODE_FILTERS_RULES |
5006 BNX2X_STATE_OPEN):
5007 case (EVENT_RING_OPCODE_FILTERS_RULES |
5008 BNX2X_STATE_DIAG):
5009 case (EVENT_RING_OPCODE_FILTERS_RULES |
5010 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005011 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005012 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005013 break;
5014 default:
5015 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005016 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5017 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005018 }
5019next_spqe:
5020 spqe_cnt++;
5021 } /* for */
5022
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005023 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005024 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005025
5026 bp->eq_cons = sw_cons;
5027 bp->eq_prod = sw_prod;
5028 /* Make sure that above mem writes were issued towards the memory */
5029 smp_wmb();
5030
5031 /* update producer */
5032 bnx2x_update_eq_prod(bp, bp->eq_prod);
5033}
5034
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005035static void bnx2x_sp_task(struct work_struct *work)
5036{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005037 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005038 u16 status;
5039
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005040 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005041/* if (status == 0) */
5042/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005043
Merav Sicron51c1a582012-03-18 10:33:38 +00005044 DP(BNX2X_MSG_SP, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005045
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005046 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005047 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005048 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005049 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005050 }
5051
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005052 /* SP events: STAT_QUERY and others */
5053 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005054 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005055
Merav Sicron55c11942012-11-07 00:45:48 +00005056 if (FCOE_INIT(bp) &&
5057 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005058 /*
5059 * Prevent local bottom-halves from running as
5060 * we are going to change the local NAPI list.
5061 */
5062 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005063 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005064 local_bh_enable();
5065 }
Merav Sicron55c11942012-11-07 00:45:48 +00005066
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005067 /* Handle EQ completions */
5068 bnx2x_eq_int(bp);
5069
5070 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5071 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5072
5073 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005074 }
5075
5076 if (unlikely(status))
Merav Sicron51c1a582012-03-18 10:33:38 +00005077 DP(BNX2X_MSG_SP, "got an unknown interrupt! (status 0x%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005078 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005079
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005080 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5081 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Barak Witkowskia3348722012-04-23 03:04:46 +00005082
5083 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5084 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5085 &bp->sp_state)) {
5086 bnx2x_link_report(bp);
5087 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5088 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005089}
5090
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005091irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005092{
5093 struct net_device *dev = dev_instance;
5094 struct bnx2x *bp = netdev_priv(dev);
5095
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005096 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5097 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005098
5099#ifdef BNX2X_STOP_ON_ERROR
5100 if (unlikely(bp->panic))
5101 return IRQ_HANDLED;
5102#endif
5103
Merav Sicron55c11942012-11-07 00:45:48 +00005104 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005105 struct cnic_ops *c_ops;
5106
5107 rcu_read_lock();
5108 c_ops = rcu_dereference(bp->cnic_ops);
5109 if (c_ops)
5110 c_ops->cnic_handler(bp->cnic_data, NULL);
5111 rcu_read_unlock();
5112 }
Merav Sicron55c11942012-11-07 00:45:48 +00005113
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005114 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005115
5116 return IRQ_HANDLED;
5117}
5118
5119/* end of slow path */
5120
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005121
5122void bnx2x_drv_pulse(struct bnx2x *bp)
5123{
5124 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5125 bp->fw_drv_pulse_wr_seq);
5126}
5127
5128
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005129static void bnx2x_timer(unsigned long data)
5130{
5131 struct bnx2x *bp = (struct bnx2x *) data;
5132
5133 if (!netif_running(bp->dev))
5134 return;
5135
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005136 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005137 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005138 u32 drv_pulse;
5139 u32 mcp_pulse;
5140
5141 ++bp->fw_drv_pulse_wr_seq;
5142 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5143 /* TBD - add SYSTEM_TIME */
5144 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005145 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005146
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005147 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005148 MCP_PULSE_SEQ_MASK);
5149 /* The delta between driver pulse and mcp response
5150 * should be 1 (before mcp response) or 0 (after mcp response)
5151 */
5152 if ((drv_pulse != mcp_pulse) &&
5153 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5154 /* someone lost a heartbeat... */
5155 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5156 drv_pulse, mcp_pulse);
5157 }
5158 }
5159
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005160 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005161 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005162
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005163 mod_timer(&bp->timer, jiffies + bp->current_interval);
5164}
5165
5166/* end of Statistics */
5167
5168/* nic init */
5169
5170/*
5171 * nic init service functions
5172 */
5173
Eric Dumazet1191cb82012-04-27 21:39:21 +00005174static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005175{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005176 u32 i;
5177 if (!(len%4) && !(addr%4))
5178 for (i = 0; i < len; i += 4)
5179 REG_WR(bp, addr + i, fill);
5180 else
5181 for (i = 0; i < len; i++)
5182 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005183
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005184}
5185
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005186/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005187static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5188 int fw_sb_id,
5189 u32 *sb_data_p,
5190 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005191{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005192 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005193 for (index = 0; index < data_size; index++)
5194 REG_WR(bp, BAR_CSTRORM_INTMEM +
5195 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5196 sizeof(u32)*index,
5197 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005198}
5199
Eric Dumazet1191cb82012-04-27 21:39:21 +00005200static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005201{
5202 u32 *sb_data_p;
5203 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005204 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005205 struct hc_status_block_data_e1x sb_data_e1x;
5206
5207 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005208 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005209 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005210 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005211 sb_data_e2.common.p_func.vf_valid = false;
5212 sb_data_p = (u32 *)&sb_data_e2;
5213 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5214 } else {
5215 memset(&sb_data_e1x, 0,
5216 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005217 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005218 sb_data_e1x.common.p_func.vf_valid = false;
5219 sb_data_p = (u32 *)&sb_data_e1x;
5220 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5221 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005222 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5223
5224 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5225 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5226 CSTORM_STATUS_BLOCK_SIZE);
5227 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5228 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5229 CSTORM_SYNC_BLOCK_SIZE);
5230}
5231
5232/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005233static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005234 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005235{
5236 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005237 int i;
5238 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5239 REG_WR(bp, BAR_CSTRORM_INTMEM +
5240 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5241 i*sizeof(u32),
5242 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005243}
5244
Eric Dumazet1191cb82012-04-27 21:39:21 +00005245static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005246{
5247 int func = BP_FUNC(bp);
5248 struct hc_sp_status_block_data sp_sb_data;
5249 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005251 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005252 sp_sb_data.p_func.vf_valid = false;
5253
5254 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5255
5256 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5257 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5258 CSTORM_SP_STATUS_BLOCK_SIZE);
5259 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5260 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5261 CSTORM_SP_SYNC_BLOCK_SIZE);
5262
5263}
5264
5265
Eric Dumazet1191cb82012-04-27 21:39:21 +00005266static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005267 int igu_sb_id, int igu_seg_id)
5268{
5269 hc_sm->igu_sb_id = igu_sb_id;
5270 hc_sm->igu_seg_id = igu_seg_id;
5271 hc_sm->timer_value = 0xFF;
5272 hc_sm->time_to_expire = 0xFFFFFFFF;
5273}
5274
David S. Miller8decf862011-09-22 03:23:13 -04005275
5276/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005277static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005278{
5279 /* zero out state machine indices */
5280 /* rx indices */
5281 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5282
5283 /* tx indices */
5284 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5285 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5286 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5287 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5288
5289 /* map indices */
5290 /* rx indices */
5291 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5292 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5293
5294 /* tx indices */
5295 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5296 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5297 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5298 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5299 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5300 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5301 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5302 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5303}
5304
stephen hemminger8d962862010-10-21 07:50:56 +00005305static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005306 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5307{
5308 int igu_seg_id;
5309
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005310 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005311 struct hc_status_block_data_e1x sb_data_e1x;
5312 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005313 int data_size;
5314 u32 *sb_data_p;
5315
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005316 if (CHIP_INT_MODE_IS_BC(bp))
5317 igu_seg_id = HC_SEG_ACCESS_NORM;
5318 else
5319 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005320
5321 bnx2x_zero_fp_sb(bp, fw_sb_id);
5322
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005323 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005324 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005325 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005326 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5327 sb_data_e2.common.p_func.vf_id = vfid;
5328 sb_data_e2.common.p_func.vf_valid = vf_valid;
5329 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5330 sb_data_e2.common.same_igu_sb_1b = true;
5331 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5332 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5333 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005334 sb_data_p = (u32 *)&sb_data_e2;
5335 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005336 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005337 } else {
5338 memset(&sb_data_e1x, 0,
5339 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005340 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005341 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5342 sb_data_e1x.common.p_func.vf_id = 0xff;
5343 sb_data_e1x.common.p_func.vf_valid = false;
5344 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5345 sb_data_e1x.common.same_igu_sb_1b = true;
5346 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5347 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5348 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005349 sb_data_p = (u32 *)&sb_data_e1x;
5350 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005351 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005352 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005353
5354 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5355 igu_sb_id, igu_seg_id);
5356 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5357 igu_sb_id, igu_seg_id);
5358
Merav Sicron51c1a582012-03-18 10:33:38 +00005359 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005360
5361 /* write indecies to HW */
5362 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5363}
5364
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005365static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005366 u16 tx_usec, u16 rx_usec)
5367{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005368 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005369 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005370 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5371 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5372 tx_usec);
5373 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5374 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5375 tx_usec);
5376 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5377 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5378 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005379}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005380
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005381static void bnx2x_init_def_sb(struct bnx2x *bp)
5382{
5383 struct host_sp_status_block *def_sb = bp->def_status_blk;
5384 dma_addr_t mapping = bp->def_status_blk_mapping;
5385 int igu_sp_sb_index;
5386 int igu_seg_id;
5387 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005388 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005389 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005390 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005391 int index;
5392 struct hc_sp_status_block_data sp_sb_data;
5393 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5394
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005395 if (CHIP_INT_MODE_IS_BC(bp)) {
5396 igu_sp_sb_index = DEF_SB_IGU_ID;
5397 igu_seg_id = HC_SEG_ACCESS_DEF;
5398 } else {
5399 igu_sp_sb_index = bp->igu_dsb_id;
5400 igu_seg_id = IGU_SEG_ACCESS_DEF;
5401 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005402
5403 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005404 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005405 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005406 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005407
Eliezer Tamir49d66772008-02-28 11:53:13 -08005408 bp->attn_state = 0;
5409
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005410 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5411 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005412 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5413 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005414 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005415 int sindex;
5416 /* take care of sig[0]..sig[4] */
5417 for (sindex = 0; sindex < 4; sindex++)
5418 bp->attn_group[index].sig[sindex] =
5419 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005420
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005421 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005422 /*
5423 * enable5 is separate from the rest of the registers,
5424 * and therefore the address skip is 4
5425 * and not 16 between the different groups
5426 */
5427 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005428 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005429 else
5430 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005431 }
5432
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005433 if (bp->common.int_block == INT_BLOCK_HC) {
5434 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5435 HC_REG_ATTN_MSG0_ADDR_L);
5436
5437 REG_WR(bp, reg_offset, U64_LO(section));
5438 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005439 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005440 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5441 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5442 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005443
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005444 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5445 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005446
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005447 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005448
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005449 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005450 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5451 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5452 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5453 sp_sb_data.igu_seg_id = igu_seg_id;
5454 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005455 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005456 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005457
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005458 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005459
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005460 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005461}
5462
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005463void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005464{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005465 int i;
5466
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005467 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005468 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005469 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005470}
5471
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005472static void bnx2x_init_sp_ring(struct bnx2x *bp)
5473{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005474 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005475 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005476
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005477 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005478 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5479 bp->spq_prod_bd = bp->spq;
5480 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005481}
5482
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005483static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005484{
5485 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005486 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5487 union event_ring_elem *elem =
5488 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005489
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005490 elem->next_page.addr.hi =
5491 cpu_to_le32(U64_HI(bp->eq_mapping +
5492 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5493 elem->next_page.addr.lo =
5494 cpu_to_le32(U64_LO(bp->eq_mapping +
5495 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005496 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005497 bp->eq_cons = 0;
5498 bp->eq_prod = NUM_EQ_DESC;
5499 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005500 /* we want a warning message before it gets rought... */
5501 atomic_set(&bp->eq_spq_left,
5502 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005503}
5504
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005505
5506/* called with netif_addr_lock_bh() */
5507void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5508 unsigned long rx_mode_flags,
5509 unsigned long rx_accept_flags,
5510 unsigned long tx_accept_flags,
5511 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005512{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005513 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5514 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005515
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005516 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005517
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005518 /* Prepare ramrod parameters */
5519 ramrod_param.cid = 0;
5520 ramrod_param.cl_id = cl_id;
5521 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5522 ramrod_param.func_id = BP_FUNC(bp);
5523
5524 ramrod_param.pstate = &bp->sp_state;
5525 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5526
5527 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5528 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5529
5530 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5531
5532 ramrod_param.ramrod_flags = ramrod_flags;
5533 ramrod_param.rx_mode_flags = rx_mode_flags;
5534
5535 ramrod_param.rx_accept_flags = rx_accept_flags;
5536 ramrod_param.tx_accept_flags = tx_accept_flags;
5537
5538 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5539 if (rc < 0) {
5540 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5541 return;
5542 }
5543}
5544
5545/* called with netif_addr_lock_bh() */
5546void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5547{
5548 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5549 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5550
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005551 if (!NO_FCOE(bp))
5552
5553 /* Configure rx_mode of FCoE Queue */
5554 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005555
5556 switch (bp->rx_mode) {
5557 case BNX2X_RX_MODE_NONE:
5558 /*
5559 * 'drop all' supersedes any accept flags that may have been
5560 * passed to the function.
5561 */
5562 break;
5563 case BNX2X_RX_MODE_NORMAL:
5564 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5565 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5566 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5567
5568 /* internal switching mode */
5569 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5570 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5571 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5572
5573 break;
5574 case BNX2X_RX_MODE_ALLMULTI:
5575 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5576 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5577 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5578
5579 /* internal switching mode */
5580 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5581 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5582 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5583
5584 break;
5585 case BNX2X_RX_MODE_PROMISC:
5586 /* According to deffinition of SI mode, iface in promisc mode
5587 * should receive matched and unmatched (in resolution of port)
5588 * unicast packets.
5589 */
5590 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5591 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5592 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5593 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5594
5595 /* internal switching mode */
5596 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5597 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5598
5599 if (IS_MF_SI(bp))
5600 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5601 else
5602 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5603
5604 break;
5605 default:
5606 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5607 return;
5608 }
5609
5610 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5611 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5612 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5613 }
5614
5615 __set_bit(RAMROD_RX, &ramrod_flags);
5616 __set_bit(RAMROD_TX, &ramrod_flags);
5617
5618 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5619 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005620}
5621
Eilon Greenstein471de712008-08-13 15:49:35 -07005622static void bnx2x_init_internal_common(struct bnx2x *bp)
5623{
5624 int i;
5625
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005626 if (IS_MF_SI(bp))
5627 /*
5628 * In switch independent mode, the TSTORM needs to accept
5629 * packets that failed classification, since approximate match
5630 * mac addresses aren't written to NIG LLH
5631 */
5632 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5633 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005634 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5635 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5636 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005637
Eilon Greenstein471de712008-08-13 15:49:35 -07005638 /* Zero this manually as its initialization is
5639 currently missing in the initTool */
5640 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5641 REG_WR(bp, BAR_USTRORM_INTMEM +
5642 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005643 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005644 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5645 CHIP_INT_MODE_IS_BC(bp) ?
5646 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5647 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005648}
5649
Eilon Greenstein471de712008-08-13 15:49:35 -07005650static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5651{
5652 switch (load_code) {
5653 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005654 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005655 bnx2x_init_internal_common(bp);
5656 /* no break */
5657
5658 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005659 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005660 /* no break */
5661
5662 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005663 /* internal memory per function is
5664 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005665 break;
5666
5667 default:
5668 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5669 break;
5670 }
5671}
5672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005673static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5674{
Merav Sicron55c11942012-11-07 00:45:48 +00005675 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005676}
5677
5678static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5679{
Merav Sicron55c11942012-11-07 00:45:48 +00005680 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005681}
5682
Eric Dumazet1191cb82012-04-27 21:39:21 +00005683static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005684{
5685 if (CHIP_IS_E1x(fp->bp))
5686 return BP_L_ID(fp->bp) + fp->index;
5687 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5688 return bnx2x_fp_igu_sb_id(fp);
5689}
5690
Ariel Elior6383c0b2011-07-14 08:31:57 +00005691static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005692{
5693 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005694 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005695 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005696 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005697 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005698 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005699 fp->cl_id = bnx2x_fp_cl_id(fp);
5700 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5701 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005702 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005703 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5704
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005705 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005706 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005707
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005708 /* Setup SB indicies */
5709 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005710
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005711 /* Configure Queue State object */
5712 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5713 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005714
5715 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5716
5717 /* init tx data */
5718 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00005719 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
5720 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
5721 FP_COS_TO_TXQ(fp, cos, bp),
5722 BNX2X_TX_SB_INDEX_BASE + cos, fp);
5723 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005724 }
5725
Ariel Eliorad5afc82013-01-01 05:22:26 +00005726 /* nothing more for vf to do here */
5727 if (IS_VF(bp))
5728 return;
5729
5730 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5731 fp->fw_sb_id, fp->igu_sb_id);
5732 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00005733 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
5734 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00005735 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005736
5737 /**
5738 * Configure classification DBs: Always enable Tx switching
5739 */
5740 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5741
Ariel Eliorad5afc82013-01-01 05:22:26 +00005742 DP(NETIF_MSG_IFUP,
5743 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
5744 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
5745 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005746}
5747
Eric Dumazet1191cb82012-04-27 21:39:21 +00005748static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5749{
5750 int i;
5751
5752 for (i = 1; i <= NUM_TX_RINGS; i++) {
5753 struct eth_tx_next_bd *tx_next_bd =
5754 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5755
5756 tx_next_bd->addr_hi =
5757 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5758 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5759 tx_next_bd->addr_lo =
5760 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5761 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5762 }
5763
5764 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5765 txdata->tx_db.data.zero_fill1 = 0;
5766 txdata->tx_db.data.prod = 0;
5767
5768 txdata->tx_pkt_prod = 0;
5769 txdata->tx_pkt_cons = 0;
5770 txdata->tx_bd_prod = 0;
5771 txdata->tx_bd_cons = 0;
5772 txdata->tx_pkt = 0;
5773}
5774
Merav Sicron55c11942012-11-07 00:45:48 +00005775static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
5776{
5777 int i;
5778
5779 for_each_tx_queue_cnic(bp, i)
5780 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
5781}
Eric Dumazet1191cb82012-04-27 21:39:21 +00005782static void bnx2x_init_tx_rings(struct bnx2x *bp)
5783{
5784 int i;
5785 u8 cos;
5786
Merav Sicron55c11942012-11-07 00:45:48 +00005787 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00005788 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00005789 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00005790}
5791
Merav Sicron55c11942012-11-07 00:45:48 +00005792void bnx2x_nic_init_cnic(struct bnx2x *bp)
5793{
5794 if (!NO_FCOE(bp))
5795 bnx2x_init_fcoe_fp(bp);
5796
5797 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5798 BNX2X_VF_ID_INVALID, false,
5799 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
5800
5801 /* ensure status block indices were read */
5802 rmb();
5803 bnx2x_init_rx_rings_cnic(bp);
5804 bnx2x_init_tx_rings_cnic(bp);
5805
5806 /* flush all */
5807 mb();
5808 mmiowb();
5809}
5810
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005811void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005812{
5813 int i;
5814
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005815 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005816 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00005817
5818 /* ensure status block indices were read */
5819 rmb();
5820 bnx2x_init_rx_rings(bp);
5821 bnx2x_init_tx_rings(bp);
5822
5823 if (IS_VF(bp))
5824 return;
5825
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005826 /* Initialize MOD_ABS interrupts */
5827 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5828 bp->common.shmem_base, bp->common.shmem2_base,
5829 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005830
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005831 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005832 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005833 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005834 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005835 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005836 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005837 bnx2x_stats_init(bp);
5838
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005839 /* flush all before enabling interrupts */
5840 mb();
5841 mmiowb();
5842
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005843 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005844
5845 /* Check for SPIO5 */
5846 bnx2x_attn_int_deasserted0(bp,
5847 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5848 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005849}
5850
5851/* end of nic init */
5852
5853/*
5854 * gzip service functions
5855 */
5856
5857static int bnx2x_gunzip_init(struct bnx2x *bp)
5858{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005859 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5860 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005861 if (bp->gunzip_buf == NULL)
5862 goto gunzip_nomem1;
5863
5864 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5865 if (bp->strm == NULL)
5866 goto gunzip_nomem2;
5867
David S. Miller7ab24bf2011-06-29 05:48:41 -07005868 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005869 if (bp->strm->workspace == NULL)
5870 goto gunzip_nomem3;
5871
5872 return 0;
5873
5874gunzip_nomem3:
5875 kfree(bp->strm);
5876 bp->strm = NULL;
5877
5878gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005879 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5880 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005881 bp->gunzip_buf = NULL;
5882
5883gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00005884 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005885 return -ENOMEM;
5886}
5887
5888static void bnx2x_gunzip_end(struct bnx2x *bp)
5889{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005890 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005891 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005892 kfree(bp->strm);
5893 bp->strm = NULL;
5894 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005895
5896 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005897 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5898 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005899 bp->gunzip_buf = NULL;
5900 }
5901}
5902
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005903static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005904{
5905 int n, rc;
5906
5907 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005908 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5909 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005910 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005911 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005912
5913 n = 10;
5914
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005915#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005916
5917 if (zbuf[3] & FNAME)
5918 while ((zbuf[n++] != 0) && (n < len));
5919
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005920 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005921 bp->strm->avail_in = len - n;
5922 bp->strm->next_out = bp->gunzip_buf;
5923 bp->strm->avail_out = FW_BUF_SIZE;
5924
5925 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5926 if (rc != Z_OK)
5927 return rc;
5928
5929 rc = zlib_inflate(bp->strm, Z_FINISH);
5930 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005931 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5932 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005933
5934 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5935 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00005936 netdev_err(bp->dev,
5937 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005938 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005939 bp->gunzip_outlen >>= 2;
5940
5941 zlib_inflateEnd(bp->strm);
5942
5943 if (rc == Z_STREAM_END)
5944 return 0;
5945
5946 return rc;
5947}
5948
5949/* nic load/unload */
5950
5951/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005952 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005953 */
5954
5955/* send a NIG loopback debug packet */
5956static void bnx2x_lb_pckt(struct bnx2x *bp)
5957{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005958 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005959
5960 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005961 wb_write[0] = 0x55555555;
5962 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005963 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005964 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005965
5966 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005967 wb_write[0] = 0x09000000;
5968 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005969 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005970 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005971}
5972
5973/* some of the internal memories
5974 * are not directly readable from the driver
5975 * to test them we send debug packets
5976 */
5977static int bnx2x_int_mem_test(struct bnx2x *bp)
5978{
5979 int factor;
5980 int count, i;
5981 u32 val = 0;
5982
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005983 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005984 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005985 else if (CHIP_REV_IS_EMUL(bp))
5986 factor = 200;
5987 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005988 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005989
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005990 /* Disable inputs of parser neighbor blocks */
5991 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5992 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5993 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005994 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005995
5996 /* Write 0 to parser credits for CFC search request */
5997 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5998
5999 /* send Ethernet packet */
6000 bnx2x_lb_pckt(bp);
6001
6002 /* TODO do i reset NIG statistic? */
6003 /* Wait until NIG register shows 1 packet of size 0x10 */
6004 count = 1000 * factor;
6005 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006007 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6008 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006009 if (val == 0x10)
6010 break;
6011
6012 msleep(10);
6013 count--;
6014 }
6015 if (val != 0x10) {
6016 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6017 return -1;
6018 }
6019
6020 /* Wait until PRS register shows 1 packet */
6021 count = 1000 * factor;
6022 while (count) {
6023 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006024 if (val == 1)
6025 break;
6026
6027 msleep(10);
6028 count--;
6029 }
6030 if (val != 0x1) {
6031 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6032 return -2;
6033 }
6034
6035 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006036 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006037 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006038 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006039 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006040 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6041 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006042
6043 DP(NETIF_MSG_HW, "part2\n");
6044
6045 /* Disable inputs of parser neighbor blocks */
6046 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6047 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6048 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006049 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006050
6051 /* Write 0 to parser credits for CFC search request */
6052 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6053
6054 /* send 10 Ethernet packets */
6055 for (i = 0; i < 10; i++)
6056 bnx2x_lb_pckt(bp);
6057
6058 /* Wait until NIG register shows 10 + 1
6059 packets of size 11*0x10 = 0xb0 */
6060 count = 1000 * factor;
6061 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006062
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006063 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6064 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006065 if (val == 0xb0)
6066 break;
6067
6068 msleep(10);
6069 count--;
6070 }
6071 if (val != 0xb0) {
6072 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6073 return -3;
6074 }
6075
6076 /* Wait until PRS register shows 2 packets */
6077 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6078 if (val != 2)
6079 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6080
6081 /* Write 1 to parser credits for CFC search request */
6082 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6083
6084 /* Wait until PRS register shows 3 packets */
6085 msleep(10 * factor);
6086 /* Wait until NIG register shows 1 packet of size 0x10 */
6087 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6088 if (val != 3)
6089 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6090
6091 /* clear NIG EOP FIFO */
6092 for (i = 0; i < 11; i++)
6093 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6094 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6095 if (val != 1) {
6096 BNX2X_ERR("clear of NIG failed\n");
6097 return -4;
6098 }
6099
6100 /* Reset and init BRB, PRS, NIG */
6101 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6102 msleep(50);
6103 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6104 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006105 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6106 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006107 if (!CNIC_SUPPORT(bp))
6108 /* set NIC mode */
6109 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006110
6111 /* Enable inputs of parser neighbor blocks */
6112 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6113 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6114 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006115 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006116
6117 DP(NETIF_MSG_HW, "done\n");
6118
6119 return 0; /* OK */
6120}
6121
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006122static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006123{
Yuval Mintzb343d002012-12-02 04:05:53 +00006124 u32 val;
6125
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006126 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006127 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006128 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6129 else
6130 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006131 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6132 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006133 /*
6134 * mask read length error interrupts in brb for parser
6135 * (parsing unit and 'checksum and crc' unit)
6136 * these errors are legal (PU reads fixed length and CAC can cause
6137 * read length error on truncated packets)
6138 */
6139 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006140 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6141 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6142 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6143 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6144 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006145/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6146/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006147 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6148 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6149 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006150/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6151/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006152 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6153 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6154 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6155 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006156/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6157/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006158
Yuval Mintzb343d002012-12-02 04:05:53 +00006159 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6160 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6161 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6162 if (!CHIP_IS_E1x(bp))
6163 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6164 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6165 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6166
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006167 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6168 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6169 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006170/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006171
6172 if (!CHIP_IS_E1x(bp))
6173 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6174 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6175
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006176 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6177 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006178/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006179 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006180}
6181
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006182static void bnx2x_reset_common(struct bnx2x *bp)
6183{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006184 u32 val = 0x1400;
6185
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006186 /* reset_common */
6187 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6188 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006189
6190 if (CHIP_IS_E3(bp)) {
6191 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6192 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6193 }
6194
6195 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6196}
6197
6198static void bnx2x_setup_dmae(struct bnx2x *bp)
6199{
6200 bp->dmae_ready = 0;
6201 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006202}
6203
Eilon Greenstein573f2032009-08-12 08:24:14 +00006204static void bnx2x_init_pxp(struct bnx2x *bp)
6205{
6206 u16 devctl;
6207 int r_order, w_order;
6208
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006209 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006210 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6211 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6212 if (bp->mrrs == -1)
6213 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6214 else {
6215 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6216 r_order = bp->mrrs;
6217 }
6218
6219 bnx2x_init_pxp_arb(bp, r_order, w_order);
6220}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006221
6222static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6223{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006224 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006225 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006226 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006227
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006228 if (BP_NOMCP(bp))
6229 return;
6230
6231 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006232 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6233 SHARED_HW_CFG_FAN_FAILURE_MASK;
6234
6235 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6236 is_required = 1;
6237
6238 /*
6239 * The fan failure mechanism is usually related to the PHY type since
6240 * the power consumption of the board is affected by the PHY. Currently,
6241 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6242 */
6243 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6244 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006245 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006246 bnx2x_fan_failure_det_req(
6247 bp,
6248 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006249 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006250 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006251 }
6252
6253 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6254
6255 if (is_required == 0)
6256 return;
6257
6258 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006259 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006260
6261 /* set to active low mode */
6262 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006263 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006264 REG_WR(bp, MISC_REG_SPIO_INT, val);
6265
6266 /* enable interrupt to signal the IGU */
6267 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006268 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006269 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6270}
6271
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006272void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006273{
6274 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6275 val &= ~IGU_PF_CONF_FUNC_EN;
6276
6277 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6278 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6279 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6280}
6281
Eric Dumazet1191cb82012-04-27 21:39:21 +00006282static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006283{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006284 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006285 /* Avoid common init in case MFW supports LFA */
6286 if (SHMEM2_RD(bp, size) >
6287 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6288 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006289 shmem_base[0] = bp->common.shmem_base;
6290 shmem2_base[0] = bp->common.shmem2_base;
6291 if (!CHIP_IS_E1x(bp)) {
6292 shmem_base[1] =
6293 SHMEM2_RD(bp, other_shmem_base_addr);
6294 shmem2_base[1] =
6295 SHMEM2_RD(bp, other_shmem2_base_addr);
6296 }
6297 bnx2x_acquire_phy_lock(bp);
6298 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6299 bp->common.chip_id);
6300 bnx2x_release_phy_lock(bp);
6301}
6302
6303/**
6304 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6305 *
6306 * @bp: driver handle
6307 */
6308static int bnx2x_init_hw_common(struct bnx2x *bp)
6309{
6310 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006311
Merav Sicron51c1a582012-03-18 10:33:38 +00006312 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006313
David S. Miller823dcd22011-08-20 10:39:12 -07006314 /*
6315 * take the UNDI lock to protect undi_unload flow from accessing
6316 * registers while we're resetting the chip
6317 */
David S. Miller8decf862011-09-22 03:23:13 -04006318 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006319
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006320 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006321 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006322
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006323 val = 0xfffc;
6324 if (CHIP_IS_E3(bp)) {
6325 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6326 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6327 }
6328 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006329
David S. Miller8decf862011-09-22 03:23:13 -04006330 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006331
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006332 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6333
6334 if (!CHIP_IS_E1x(bp)) {
6335 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006336
6337 /**
6338 * 4-port mode or 2-port mode we need to turn of master-enable
6339 * for everyone, after that, turn it back on for self.
6340 * so, we disregard multi-function or not, and always disable
6341 * for all functions on the given path, this means 0,2,4,6 for
6342 * path 0 and 1,3,5,7 for path 1
6343 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006344 for (abs_func_id = BP_PATH(bp);
6345 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6346 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006347 REG_WR(bp,
6348 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6349 1);
6350 continue;
6351 }
6352
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006353 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006354 /* clear pf enable */
6355 bnx2x_pf_disable(bp);
6356 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6357 }
6358 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006359
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006360 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006361 if (CHIP_IS_E1(bp)) {
6362 /* enable HW interrupt from PXP on USDM overflow
6363 bit 16 on INT_MASK_0 */
6364 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006365 }
6366
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006367 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006368 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006369
6370#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006371 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6372 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6373 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6374 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6375 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006376 /* make sure this value is 0 */
6377 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006378
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006379/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6380 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6381 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6382 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6383 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006384#endif
6385
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006386 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6387
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006388 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6389 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006390
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006391 /* let the HW do it's magic ... */
6392 msleep(100);
6393 /* finish PXP init */
6394 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6395 if (val != 1) {
6396 BNX2X_ERR("PXP2 CFG failed\n");
6397 return -EBUSY;
6398 }
6399 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6400 if (val != 1) {
6401 BNX2X_ERR("PXP2 RD_INIT failed\n");
6402 return -EBUSY;
6403 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006404
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006405 /* Timers bug workaround E2 only. We need to set the entire ILT to
6406 * have entries with value "0" and valid bit on.
6407 * This needs to be done by the first PF that is loaded in a path
6408 * (i.e. common phase)
6409 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006410 if (!CHIP_IS_E1x(bp)) {
6411/* In E2 there is a bug in the timers block that can cause function 6 / 7
6412 * (i.e. vnic3) to start even if it is marked as "scan-off".
6413 * This occurs when a different function (func2,3) is being marked
6414 * as "scan-off". Real-life scenario for example: if a driver is being
6415 * load-unloaded while func6,7 are down. This will cause the timer to access
6416 * the ilt, translate to a logical address and send a request to read/write.
6417 * Since the ilt for the function that is down is not valid, this will cause
6418 * a translation error which is unrecoverable.
6419 * The Workaround is intended to make sure that when this happens nothing fatal
6420 * will occur. The workaround:
6421 * 1. First PF driver which loads on a path will:
6422 * a. After taking the chip out of reset, by using pretend,
6423 * it will write "0" to the following registers of
6424 * the other vnics.
6425 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6426 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6427 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6428 * And for itself it will write '1' to
6429 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6430 * dmae-operations (writing to pram for example.)
6431 * note: can be done for only function 6,7 but cleaner this
6432 * way.
6433 * b. Write zero+valid to the entire ILT.
6434 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6435 * VNIC3 (of that port). The range allocated will be the
6436 * entire ILT. This is needed to prevent ILT range error.
6437 * 2. Any PF driver load flow:
6438 * a. ILT update with the physical addresses of the allocated
6439 * logical pages.
6440 * b. Wait 20msec. - note that this timeout is needed to make
6441 * sure there are no requests in one of the PXP internal
6442 * queues with "old" ILT addresses.
6443 * c. PF enable in the PGLC.
6444 * d. Clear the was_error of the PF in the PGLC. (could have
6445 * occured while driver was down)
6446 * e. PF enable in the CFC (WEAK + STRONG)
6447 * f. Timers scan enable
6448 * 3. PF driver unload flow:
6449 * a. Clear the Timers scan_en.
6450 * b. Polling for scan_on=0 for that PF.
6451 * c. Clear the PF enable bit in the PXP.
6452 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6453 * e. Write zero+valid to all ILT entries (The valid bit must
6454 * stay set)
6455 * f. If this is VNIC 3 of a port then also init
6456 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6457 * to the last enrty in the ILT.
6458 *
6459 * Notes:
6460 * Currently the PF error in the PGLC is non recoverable.
6461 * In the future the there will be a recovery routine for this error.
6462 * Currently attention is masked.
6463 * Having an MCP lock on the load/unload process does not guarantee that
6464 * there is no Timer disable during Func6/7 enable. This is because the
6465 * Timers scan is currently being cleared by the MCP on FLR.
6466 * Step 2.d can be done only for PF6/7 and the driver can also check if
6467 * there is error before clearing it. But the flow above is simpler and
6468 * more general.
6469 * All ILT entries are written by zero+valid and not just PF6/7
6470 * ILT entries since in the future the ILT entries allocation for
6471 * PF-s might be dynamic.
6472 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006473 struct ilt_client_info ilt_cli;
6474 struct bnx2x_ilt ilt;
6475 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6476 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6477
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006478 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006479 ilt_cli.start = 0;
6480 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6481 ilt_cli.client_num = ILT_CLIENT_TM;
6482
6483 /* Step 1: set zeroes to all ilt page entries with valid bit on
6484 * Step 2: set the timers first/last ilt entry to point
6485 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006486 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006487 *
6488 * both steps performed by call to bnx2x_ilt_client_init_op()
6489 * with dummy TM client
6490 *
6491 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6492 * and his brother are split registers
6493 */
6494 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6495 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6496 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6497
6498 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6499 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6500 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6501 }
6502
6503
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006504 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6505 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006506
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006507 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006508 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6509 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006510 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006512 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006513
6514 /* let the HW do it's magic ... */
6515 do {
6516 msleep(200);
6517 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6518 } while (factor-- && (val != 1));
6519
6520 if (val != 1) {
6521 BNX2X_ERR("ATC_INIT failed\n");
6522 return -EBUSY;
6523 }
6524 }
6525
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006526 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006527
Ariel Eliorb56e9672013-01-01 05:22:32 +00006528 bnx2x_iov_init_dmae(bp);
6529
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006530 /* clean the DMAE memory */
6531 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006532 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006533
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006534 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6535
6536 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6537
6538 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6539
6540 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006541
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006542 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6543 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6544 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6545 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6546
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006547 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006548
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006549
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006550 /* QM queues pointers table */
6551 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006552
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006553 /* soft reset pulse */
6554 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6555 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556
Merav Sicron55c11942012-11-07 00:45:48 +00006557 if (CNIC_SUPPORT(bp))
6558 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006559
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006560 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006561 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006562 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006563 /* enable hw interrupt from doorbell Q */
6564 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006565
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006566 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006567
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006568 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006569 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006570
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006571 if (!CHIP_IS_E1(bp))
6572 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6573
Barak Witkowskia3348722012-04-23 03:04:46 +00006574 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6575 if (IS_MF_AFEX(bp)) {
6576 /* configure that VNTag and VLAN headers must be
6577 * received in afex mode
6578 */
6579 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6580 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6581 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6582 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6583 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6584 } else {
6585 /* Bit-map indicating which L2 hdrs may appear
6586 * after the basic Ethernet header
6587 */
6588 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6589 bp->path_has_ovlan ? 7 : 6);
6590 }
6591 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006592
6593 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6594 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6595 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6596 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6597
6598 if (!CHIP_IS_E1x(bp)) {
6599 /* reset VFC memories */
6600 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6601 VFC_MEMORIES_RST_REG_CAM_RST |
6602 VFC_MEMORIES_RST_REG_RAM_RST);
6603 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6604 VFC_MEMORIES_RST_REG_CAM_RST |
6605 VFC_MEMORIES_RST_REG_RAM_RST);
6606
6607 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006608 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006609
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006610 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6611 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6612 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6613 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006614
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006615 /* sync semi rtc */
6616 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6617 0x80000000);
6618 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6619 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006620
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006621 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6622 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6623 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006624
Barak Witkowskia3348722012-04-23 03:04:46 +00006625 if (!CHIP_IS_E1x(bp)) {
6626 if (IS_MF_AFEX(bp)) {
6627 /* configure that VNTag and VLAN headers must be
6628 * sent in afex mode
6629 */
6630 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6631 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6632 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6633 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6634 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6635 } else {
6636 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6637 bp->path_has_ovlan ? 7 : 6);
6638 }
6639 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006640
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006641 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006642
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006643 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6644
Merav Sicron55c11942012-11-07 00:45:48 +00006645 if (CNIC_SUPPORT(bp)) {
6646 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6647 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6648 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6649 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6650 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6651 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6652 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6653 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6654 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6655 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6656 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006657 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006658
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006659 if (sizeof(union cdu_context) != 1024)
6660 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006661 dev_alert(&bp->pdev->dev,
6662 "please adjust the size of cdu_context(%ld)\n",
6663 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006664
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006665 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006666 val = (4 << 24) + (0 << 12) + 1024;
6667 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006668
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006669 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006670 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006671 /* enable context validation interrupt from CFC */
6672 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6673
6674 /* set the thresholds to prevent CFC/CDU race */
6675 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006676
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006677 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006678
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006679 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006680 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6681
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006682 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6683 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006684
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006685 /* Reset PCIE errors for debug */
6686 REG_WR(bp, 0x2814, 0xffffffff);
6687 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006688
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006689 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006690 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6691 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6692 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6693 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6694 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6695 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6696 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6697 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6698 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6699 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6700 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6701 }
6702
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006703 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006704 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006705 /* in E3 this done in per-port section */
6706 if (!CHIP_IS_E3(bp))
6707 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6708 }
6709 if (CHIP_IS_E1H(bp))
6710 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006711 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006713 if (CHIP_REV_IS_SLOW(bp))
6714 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006715
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006716 /* finish CFC init */
6717 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6718 if (val != 1) {
6719 BNX2X_ERR("CFC LL_INIT failed\n");
6720 return -EBUSY;
6721 }
6722 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6723 if (val != 1) {
6724 BNX2X_ERR("CFC AC_INIT failed\n");
6725 return -EBUSY;
6726 }
6727 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6728 if (val != 1) {
6729 BNX2X_ERR("CFC CAM_INIT failed\n");
6730 return -EBUSY;
6731 }
6732 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006733
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006734 if (CHIP_IS_E1(bp)) {
6735 /* read NIG statistic
6736 to see if this is our first up since powerup */
6737 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6738 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006739
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006740 /* do internal memory self test */
6741 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6742 BNX2X_ERR("internal mem self test failed\n");
6743 return -EBUSY;
6744 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006745 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006746
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006747 bnx2x_setup_fan_failure_detection(bp);
6748
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006749 /* clear PXP2 attentions */
6750 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006751
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006752 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006753 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006754
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006755 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006756 if (CHIP_IS_E1x(bp))
6757 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006758 } else
6759 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6760
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006761 return 0;
6762}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006763
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006764/**
6765 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6766 *
6767 * @bp: driver handle
6768 */
6769static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6770{
6771 int rc = bnx2x_init_hw_common(bp);
6772
6773 if (rc)
6774 return rc;
6775
6776 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6777 if (!BP_NOMCP(bp))
6778 bnx2x__common_init_phy(bp);
6779
6780 return 0;
6781}
6782
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006783static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006784{
6785 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006786 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006787 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006788 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006789
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006790
Merav Sicron51c1a582012-03-18 10:33:38 +00006791 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006792
6793 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006794
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006795 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6796 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6797 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006798
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006799 /* Timers bug workaround: disables the pf_master bit in pglue at
6800 * common phase, we need to enable it here before any dmae access are
6801 * attempted. Therefore we manually added the enable-master to the
6802 * port phase (it also happens in the function phase)
6803 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006804 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006805 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6806
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006807 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6808 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6809 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6810 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6811
6812 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6813 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6814 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6815 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006816
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006817 /* QM cid (connection) count */
6818 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006819
Merav Sicron55c11942012-11-07 00:45:48 +00006820 if (CNIC_SUPPORT(bp)) {
6821 bnx2x_init_block(bp, BLOCK_TM, init_phase);
6822 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6823 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
6824 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006825
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006826 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006827
Dmitry Kravkov2b674042012-10-28 21:59:04 +00006828 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6829
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006830 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006831
6832 if (IS_MF(bp))
6833 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6834 else if (bp->dev->mtu > 4096) {
6835 if (bp->flags & ONE_PORT_FLAG)
6836 low = 160;
6837 else {
6838 val = bp->dev->mtu;
6839 /* (24*1024 + val*4)/256 */
6840 low = 96 + (val/64) +
6841 ((val % 64) ? 1 : 0);
6842 }
6843 } else
6844 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6845 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006846 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6847 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6848 }
6849
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006850 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006851 REG_WR(bp, (BP_PORT(bp) ?
6852 BRB1_REG_MAC_GUARANTIED_1 :
6853 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006854
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006855
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006856 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00006857 if (CHIP_IS_E3B0(bp)) {
6858 if (IS_MF_AFEX(bp)) {
6859 /* configure headers for AFEX mode */
6860 REG_WR(bp, BP_PORT(bp) ?
6861 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6862 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
6863 REG_WR(bp, BP_PORT(bp) ?
6864 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
6865 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
6866 REG_WR(bp, BP_PORT(bp) ?
6867 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
6868 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
6869 } else {
6870 /* Ovlan exists only if we are in multi-function +
6871 * switch-dependent mode, in switch-independent there
6872 * is no ovlan headers
6873 */
6874 REG_WR(bp, BP_PORT(bp) ?
6875 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6876 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6877 (bp->path_has_ovlan ? 7 : 6));
6878 }
6879 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006880
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006881 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6882 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6883 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6884 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6885
6886 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6887 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6888 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6889 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6890
6891 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6892 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6893
6894 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6895
6896 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006897 /* configure PBF to work without PAUSE mtu 9000 */
6898 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006899
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006900 /* update threshold */
6901 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6902 /* update init credit */
6903 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006904
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006905 /* probe changes */
6906 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6907 udelay(50);
6908 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6909 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006910
Merav Sicron55c11942012-11-07 00:45:48 +00006911 if (CNIC_SUPPORT(bp))
6912 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
6913
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006914 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6915 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006916
6917 if (CHIP_IS_E1(bp)) {
6918 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6919 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6920 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006921 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006922
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006923 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006925 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006926 /* init aeu_mask_attn_func_0/1:
6927 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6928 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6929 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006930 val = IS_MF(bp) ? 0xF7 : 0x7;
6931 /* Enable DCBX attention for all but E1 */
6932 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6933 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006934
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006935 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006937 if (!CHIP_IS_E1x(bp)) {
6938 /* Bit-map indicating which L2 hdrs may appear after the
6939 * basic Ethernet header
6940 */
Barak Witkowskia3348722012-04-23 03:04:46 +00006941 if (IS_MF_AFEX(bp))
6942 REG_WR(bp, BP_PORT(bp) ?
6943 NIG_REG_P1_HDRS_AFTER_BASIC :
6944 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
6945 else
6946 REG_WR(bp, BP_PORT(bp) ?
6947 NIG_REG_P1_HDRS_AFTER_BASIC :
6948 NIG_REG_P0_HDRS_AFTER_BASIC,
6949 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006950
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006951 if (CHIP_IS_E3(bp))
6952 REG_WR(bp, BP_PORT(bp) ?
6953 NIG_REG_LLH1_MF_MODE :
6954 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6955 }
6956 if (!CHIP_IS_E3(bp))
6957 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006958
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006959 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006960 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006961 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006962 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006963
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006964 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006965 val = 0;
6966 switch (bp->mf_mode) {
6967 case MULTI_FUNCTION_SD:
6968 val = 1;
6969 break;
6970 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00006971 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006972 val = 2;
6973 break;
6974 }
6975
6976 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6977 NIG_REG_LLH0_CLS_TYPE), val);
6978 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006979 {
6980 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6981 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6982 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6983 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006984 }
6985
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006986
6987 /* If SPIO5 is set to generate interrupts, enable it for this port */
6988 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006989 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006990 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6991 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6992 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006993 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006994 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006995 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006996
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006997 return 0;
6998}
6999
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007000static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7001{
7002 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007003 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007004
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007005 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007006 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007007 else
7008 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007009
Yuval Mintz32d68de2012-04-03 18:41:24 +00007010 wb_write[0] = ONCHIP_ADDR1(addr);
7011 wb_write[1] = ONCHIP_ADDR2(addr);
7012 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007013}
7014
Ariel Eliorb56e9672013-01-01 05:22:32 +00007015void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007016{
7017 u32 data, ctl, cnt = 100;
7018 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7019 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7020 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7021 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007022 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007023 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7024
7025 /* Not supported in BC mode */
7026 if (CHIP_INT_MODE_IS_BC(bp))
7027 return;
7028
7029 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7030 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7031 IGU_REGULAR_CLEANUP_SET |
7032 IGU_REGULAR_BCLEANUP;
7033
7034 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7035 func_encode << IGU_CTRL_REG_FID_SHIFT |
7036 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7037
7038 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7039 data, igu_addr_data);
7040 REG_WR(bp, igu_addr_data, data);
7041 mmiowb();
7042 barrier();
7043 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7044 ctl, igu_addr_ctl);
7045 REG_WR(bp, igu_addr_ctl, ctl);
7046 mmiowb();
7047 barrier();
7048
7049 /* wait for clean up to finish */
7050 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7051 msleep(20);
7052
7053
7054 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7055 DP(NETIF_MSG_HW,
7056 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7057 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7058 }
7059}
7060
7061static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007062{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007063 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007064}
7065
Eric Dumazet1191cb82012-04-27 21:39:21 +00007066static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007067{
7068 u32 i, base = FUNC_ILT_BASE(func);
7069 for (i = base; i < base + ILT_PER_FUNC; i++)
7070 bnx2x_ilt_wr(bp, i, 0);
7071}
7072
Merav Sicron55c11942012-11-07 00:45:48 +00007073
Merav Sicron910cc722012-11-11 03:56:08 +00007074static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007075{
7076 int port = BP_PORT(bp);
7077 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7078 /* T1 hash bits value determines the T1 number of entries */
7079 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7080}
7081
7082static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7083{
7084 int rc;
7085 struct bnx2x_func_state_params func_params = {NULL};
7086 struct bnx2x_func_switch_update_params *switch_update_params =
7087 &func_params.params.switch_update;
7088
7089 /* Prepare parameters for function state transitions */
7090 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7091 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7092
7093 func_params.f_obj = &bp->func_obj;
7094 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7095
7096 /* Function parameters */
7097 switch_update_params->suspend = suspend;
7098
7099 rc = bnx2x_func_state_change(bp, &func_params);
7100
7101 return rc;
7102}
7103
Merav Sicron910cc722012-11-11 03:56:08 +00007104static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007105{
7106 int rc, i, port = BP_PORT(bp);
7107 int vlan_en = 0, mac_en[NUM_MACS];
7108
7109
7110 /* Close input from network */
7111 if (bp->mf_mode == SINGLE_FUNCTION) {
7112 bnx2x_set_rx_filter(&bp->link_params, 0);
7113 } else {
7114 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7115 NIG_REG_LLH0_FUNC_EN);
7116 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7117 NIG_REG_LLH0_FUNC_EN, 0);
7118 for (i = 0; i < NUM_MACS; i++) {
7119 mac_en[i] = REG_RD(bp, port ?
7120 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7121 4 * i) :
7122 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7123 4 * i));
7124 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7125 4 * i) :
7126 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7127 }
7128 }
7129
7130 /* Close BMC to host */
7131 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7132 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7133
7134 /* Suspend Tx switching to the PF. Completion of this ramrod
7135 * further guarantees that all the packets of that PF / child
7136 * VFs in BRB were processed by the Parser, so it is safe to
7137 * change the NIC_MODE register.
7138 */
7139 rc = bnx2x_func_switch_update(bp, 1);
7140 if (rc) {
7141 BNX2X_ERR("Can't suspend tx-switching!\n");
7142 return rc;
7143 }
7144
7145 /* Change NIC_MODE register */
7146 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7147
7148 /* Open input from network */
7149 if (bp->mf_mode == SINGLE_FUNCTION) {
7150 bnx2x_set_rx_filter(&bp->link_params, 1);
7151 } else {
7152 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7153 NIG_REG_LLH0_FUNC_EN, vlan_en);
7154 for (i = 0; i < NUM_MACS; i++) {
7155 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7156 4 * i) :
7157 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7158 mac_en[i]);
7159 }
7160 }
7161
7162 /* Enable BMC to host */
7163 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7164 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7165
7166 /* Resume Tx switching to the PF */
7167 rc = bnx2x_func_switch_update(bp, 0);
7168 if (rc) {
7169 BNX2X_ERR("Can't resume tx-switching!\n");
7170 return rc;
7171 }
7172
7173 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7174 return 0;
7175}
7176
7177int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7178{
7179 int rc;
7180
7181 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7182
7183 if (CONFIGURE_NIC_MODE(bp)) {
7184 /* Configrue searcher as part of function hw init */
7185 bnx2x_init_searcher(bp);
7186
7187 /* Reset NIC mode */
7188 rc = bnx2x_reset_nic_mode(bp);
7189 if (rc)
7190 BNX2X_ERR("Can't change NIC mode!\n");
7191 return rc;
7192 }
7193
7194 return 0;
7195}
7196
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007197static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007198{
7199 int port = BP_PORT(bp);
7200 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007201 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007202 struct bnx2x_ilt *ilt = BP_ILT(bp);
7203 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007204 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007205 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007206 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007207
Merav Sicron51c1a582012-03-18 10:33:38 +00007208 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007209
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007210 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007211 if (!CHIP_IS_E1x(bp)) {
7212 rc = bnx2x_pf_flr_clnup(bp);
7213 if (rc)
7214 return rc;
7215 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007216
Eilon Greenstein8badd272009-02-12 08:36:15 +00007217 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007218 if (bp->common.int_block == INT_BLOCK_HC) {
7219 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7220 val = REG_RD(bp, addr);
7221 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7222 REG_WR(bp, addr, val);
7223 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007224
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007225 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7226 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7227
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007228 ilt = BP_ILT(bp);
7229 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007230
Ariel Elior290ca2b2013-01-01 05:22:31 +00007231 if (IS_SRIOV(bp))
7232 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7233 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7234
7235 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7236 * those of the VFs, so start line should be reset
7237 */
7238 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007239 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007240 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007241 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007242 bp->context[i].cxt_mapping;
7243 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007244 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007245
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007246 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007247
Merav Sicron55c11942012-11-07 00:45:48 +00007248 if (!CONFIGURE_NIC_MODE(bp)) {
7249 bnx2x_init_searcher(bp);
7250 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7251 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7252 } else {
7253 /* Set NIC mode */
7254 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7255 DP(NETIF_MSG_IFUP, "NIC MODE configrued\n");
Michael Chan37b091b2009-10-10 13:46:55 +00007256
Merav Sicron55c11942012-11-07 00:45:48 +00007257 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007258
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007259 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007260 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7261
7262 /* Turn on a single ISR mode in IGU if driver is going to use
7263 * INT#x or MSI
7264 */
7265 if (!(bp->flags & USING_MSIX_FLAG))
7266 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7267 /*
7268 * Timers workaround bug: function init part.
7269 * Need to wait 20msec after initializing ILT,
7270 * needed to make sure there are no requests in
7271 * one of the PXP internal queues with "old" ILT addresses
7272 */
7273 msleep(20);
7274 /*
7275 * Master enable - Due to WB DMAE writes performed before this
7276 * register is re-initialized as part of the regular function
7277 * init
7278 */
7279 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7280 /* Enable the function in IGU */
7281 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7282 }
7283
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007284 bp->dmae_ready = 1;
7285
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007286 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007287
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007288 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007289 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7290
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007291 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7292 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7293 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7294 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7295 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7296 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7297 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7298 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7299 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7300 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7301 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7302 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7303 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007304
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007305 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007306 REG_WR(bp, QM_REG_PF_EN, 1);
7307
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007308 if (!CHIP_IS_E1x(bp)) {
7309 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7310 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7311 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7312 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7313 }
7314 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007315
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007316 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7317 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007318
7319 bnx2x_iov_init_dq(bp);
7320
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007321 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7322 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7323 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7324 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7325 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7326 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7327 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7328 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7329 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7330 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007331 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7332
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007333 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007334
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007335 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007336
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007337 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007338 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7339
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007340 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007341 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007342 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007343 }
7344
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007345 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007346
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007347 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007348 if (bp->common.int_block == INT_BLOCK_HC) {
7349 if (CHIP_IS_E1H(bp)) {
7350 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7351
7352 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7353 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7354 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007355 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007356
7357 } else {
7358 int num_segs, sb_idx, prod_offset;
7359
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007360 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7361
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007362 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007363 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7364 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7365 }
7366
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007367 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007368
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007369 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007370 int dsb_idx = 0;
7371 /**
7372 * Producer memory:
7373 * E2 mode: address 0-135 match to the mapping memory;
7374 * 136 - PF0 default prod; 137 - PF1 default prod;
7375 * 138 - PF2 default prod; 139 - PF3 default prod;
7376 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7377 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7378 * 144-147 reserved.
7379 *
7380 * E1.5 mode - In backward compatible mode;
7381 * for non default SB; each even line in the memory
7382 * holds the U producer and each odd line hold
7383 * the C producer. The first 128 producers are for
7384 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7385 * producers are for the DSB for each PF.
7386 * Each PF has five segments: (the order inside each
7387 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7388 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7389 * 144-147 attn prods;
7390 */
7391 /* non-default-status-blocks */
7392 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7393 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7394 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7395 prod_offset = (bp->igu_base_sb + sb_idx) *
7396 num_segs;
7397
7398 for (i = 0; i < num_segs; i++) {
7399 addr = IGU_REG_PROD_CONS_MEMORY +
7400 (prod_offset + i) * 4;
7401 REG_WR(bp, addr, 0);
7402 }
7403 /* send consumer update with value 0 */
7404 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7405 USTORM_ID, 0, IGU_INT_NOP, 1);
7406 bnx2x_igu_clear_sb(bp,
7407 bp->igu_base_sb + sb_idx);
7408 }
7409
7410 /* default-status-blocks */
7411 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7412 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7413
7414 if (CHIP_MODE_IS_4_PORT(bp))
7415 dsb_idx = BP_FUNC(bp);
7416 else
David S. Miller8decf862011-09-22 03:23:13 -04007417 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007418
7419 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7420 IGU_BC_BASE_DSB_PROD + dsb_idx :
7421 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7422
David S. Miller8decf862011-09-22 03:23:13 -04007423 /*
7424 * igu prods come in chunks of E1HVN_MAX (4) -
7425 * does not matters what is the current chip mode
7426 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007427 for (i = 0; i < (num_segs * E1HVN_MAX);
7428 i += E1HVN_MAX) {
7429 addr = IGU_REG_PROD_CONS_MEMORY +
7430 (prod_offset + i)*4;
7431 REG_WR(bp, addr, 0);
7432 }
7433 /* send consumer update with 0 */
7434 if (CHIP_INT_MODE_IS_BC(bp)) {
7435 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7436 USTORM_ID, 0, IGU_INT_NOP, 1);
7437 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7438 CSTORM_ID, 0, IGU_INT_NOP, 1);
7439 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7440 XSTORM_ID, 0, IGU_INT_NOP, 1);
7441 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7442 TSTORM_ID, 0, IGU_INT_NOP, 1);
7443 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7444 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7445 } else {
7446 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7447 USTORM_ID, 0, IGU_INT_NOP, 1);
7448 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7449 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7450 }
7451 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7452
7453 /* !!! these should become driver const once
7454 rf-tool supports split-68 const */
7455 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7456 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7457 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7458 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7459 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7460 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7461 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007462 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007463
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007464 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007465 REG_WR(bp, 0x2114, 0xffffffff);
7466 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007467
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007468 if (CHIP_IS_E1x(bp)) {
7469 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7470 main_mem_base = HC_REG_MAIN_MEMORY +
7471 BP_PORT(bp) * (main_mem_size * 4);
7472 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7473 main_mem_width = 8;
7474
7475 val = REG_RD(bp, main_mem_prty_clr);
7476 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007477 DP(NETIF_MSG_HW,
7478 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7479 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007480
7481 /* Clear "false" parity errors in MSI-X table */
7482 for (i = main_mem_base;
7483 i < main_mem_base + main_mem_size * 4;
7484 i += main_mem_width) {
7485 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7486 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7487 i, main_mem_width / 4);
7488 }
7489 /* Clear HC parity attention */
7490 REG_RD(bp, main_mem_prty_clr);
7491 }
7492
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007493#ifdef BNX2X_STOP_ON_ERROR
7494 /* Enable STORMs SP logging */
7495 REG_WR8(bp, BAR_USTRORM_INTMEM +
7496 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7497 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7498 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7499 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7500 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7501 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7502 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7503#endif
7504
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007505 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007506
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007507 return 0;
7508}
7509
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007510
Merav Sicron55c11942012-11-07 00:45:48 +00007511void bnx2x_free_mem_cnic(struct bnx2x *bp)
7512{
7513 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7514
7515 if (!CHIP_IS_E1x(bp))
7516 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7517 sizeof(struct host_hc_status_block_e2));
7518 else
7519 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7520 sizeof(struct host_hc_status_block_e1x));
7521
7522 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7523}
7524
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007525void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007526{
Merav Sicrona0529972012-06-19 07:48:25 +00007527 int i;
7528
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007529 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007530 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007531 /* end of fastpath */
7532
7533 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007534 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007535
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007536 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7537 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7538
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007539 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007540 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007541
Merav Sicrona0529972012-06-19 07:48:25 +00007542 for (i = 0; i < L2_ILT_LINES(bp); i++)
7543 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7544 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007545 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7546
7547 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007548
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007549 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007550
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007551 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7552 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007553}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007554
Eric Dumazet1191cb82012-04-27 21:39:21 +00007555static int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007556{
7557 int num_groups;
Barak Witkowski50f0a562011-12-05 21:52:23 +00007558 int is_fcoe_stats = NO_FCOE(bp) ? 0 : 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007559
Barak Witkowski50f0a562011-12-05 21:52:23 +00007560 /* number of queues for statistics is number of eth queues + FCoE */
7561 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp) + is_fcoe_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007562
7563 /* Total number of FW statistics requests =
Barak Witkowski50f0a562011-12-05 21:52:23 +00007564 * 1 for port stats + 1 for PF stats + potential 1 for FCoE stats +
7565 * num of queues
7566 */
7567 bp->fw_stats_num = 2 + is_fcoe_stats + num_queue_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007568
7569
7570 /* Request is built from stats_query_header and an array of
7571 * stats_query_cmd_group each of which contains
7572 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
7573 * configured in the stats_query_header.
7574 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00007575 num_groups = ((bp->fw_stats_num) / STATS_QUERY_CMD_COUNT) +
7576 (((bp->fw_stats_num) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007577
7578 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
7579 num_groups * sizeof(struct stats_query_cmd_group);
7580
7581 /* Data for statistics requests + stats_conter
7582 *
7583 * stats_counter holds per-STORM counters that are incremented
7584 * when STORM has finished with the current request.
Barak Witkowski50f0a562011-12-05 21:52:23 +00007585 *
7586 * memory for FCoE offloaded statistics are counted anyway,
7587 * even if they will not be sent.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007588 */
7589 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
7590 sizeof(struct per_pf_stats) +
Barak Witkowski50f0a562011-12-05 21:52:23 +00007591 sizeof(struct fcoe_statistics_params) +
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007592 sizeof(struct per_queue_stats) * num_queue_stats +
7593 sizeof(struct stats_counter);
7594
7595 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
7596 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7597
7598 /* Set shortcuts */
7599 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
7600 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
7601
7602 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
7603 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
7604
7605 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
7606 bp->fw_stats_req_sz;
7607 return 0;
7608
7609alloc_mem_err:
7610 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7611 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
Merav Sicron51c1a582012-03-18 10:33:38 +00007612 BNX2X_ERR("Can't allocate memory\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007613 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007614}
7615
Merav Sicron55c11942012-11-07 00:45:48 +00007616int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007617{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007618 if (!CHIP_IS_E1x(bp))
7619 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007620 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7621 sizeof(struct host_hc_status_block_e2));
7622 else
Merav Sicron55c11942012-11-07 00:45:48 +00007623 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7624 &bp->cnic_sb_mapping,
7625 sizeof(struct
7626 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007627
Merav Sicron55c11942012-11-07 00:45:48 +00007628 if (CONFIGURE_NIC_MODE(bp))
7629 /* allocate searcher T2 table, as it wan't allocated before */
7630 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007631
Merav Sicron55c11942012-11-07 00:45:48 +00007632 /* write address to which L5 should insert its values */
7633 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7634 &bp->slowpath->drv_info_to_mcp;
7635
7636 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7637 goto alloc_mem_err;
7638
7639 return 0;
7640
7641alloc_mem_err:
7642 bnx2x_free_mem_cnic(bp);
7643 BNX2X_ERR("Can't allocate memory\n");
7644 return -ENOMEM;
7645}
7646
7647int bnx2x_alloc_mem(struct bnx2x *bp)
7648{
7649 int i, allocated, context_size;
7650
7651 if (!CONFIGURE_NIC_MODE(bp))
7652 /* allocate searcher T2 table */
7653 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007654
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007655 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007656 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007657
7658 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7659 sizeof(struct bnx2x_slowpath));
7660
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007661 /* Allocated memory for FW statistics */
7662 if (bnx2x_alloc_fw_stats_mem(bp))
7663 goto alloc_mem_err;
7664
Merav Sicrona0529972012-06-19 07:48:25 +00007665 /* Allocate memory for CDU context:
7666 * This memory is allocated separately and not in the generic ILT
7667 * functions because CDU differs in few aspects:
7668 * 1. There are multiple entities allocating memory for context -
7669 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7670 * its own ILT lines.
7671 * 2. Since CDU page-size is not a single 4KB page (which is the case
7672 * for the other ILT clients), to be efficient we want to support
7673 * allocation of sub-page-size in the last entry.
7674 * 3. Context pointers are used by the driver to pass to FW / update
7675 * the context (for the other ILT clients the pointers are used just to
7676 * free the memory during unload).
7677 */
7678 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007679
Merav Sicrona0529972012-06-19 07:48:25 +00007680 for (i = 0, allocated = 0; allocated < context_size; i++) {
7681 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7682 (context_size - allocated));
7683 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7684 &bp->context[i].cxt_mapping,
7685 bp->context[i].size);
7686 allocated += bp->context[i].size;
7687 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007688 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007689
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007690 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7691 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007692
7693 /* Slow path ring */
7694 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7695
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007696 /* EQ */
7697 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7698 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007699
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007700
7701 /* fastpath */
7702 /* need to be done at the end, since it's self adjusting to amount
7703 * of memory available for RSS queues
7704 */
7705 if (bnx2x_alloc_fp_mem(bp))
7706 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007707 return 0;
7708
7709alloc_mem_err:
7710 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007711 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007712 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007713}
7714
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007715/*
7716 * Init service functions
7717 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007718
7719int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7720 struct bnx2x_vlan_mac_obj *obj, bool set,
7721 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007722{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007723 int rc;
7724 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007725
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007726 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007727
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007728 /* Fill general parameters */
7729 ramrod_param.vlan_mac_obj = obj;
7730 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007731
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007732 /* Fill a user request section if needed */
7733 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7734 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007735
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007736 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007737
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007738 /* Set the command: ADD or DEL */
7739 if (set)
7740 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7741 else
7742 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007743 }
7744
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007745 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007746
7747 if (rc == -EEXIST) {
7748 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
7749 /* do not treat adding same MAC as error */
7750 rc = 0;
7751 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007752 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007753
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007754 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007755}
7756
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007757int bnx2x_del_all_macs(struct bnx2x *bp,
7758 struct bnx2x_vlan_mac_obj *mac_obj,
7759 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007760{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007761 int rc;
7762 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7763
7764 /* Wait for completion of requested */
7765 if (wait_for_comp)
7766 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7767
7768 /* Set the mac type of addresses we want to clear */
7769 __set_bit(mac_type, &vlan_mac_flags);
7770
7771 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7772 if (rc < 0)
7773 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7774
7775 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007776}
7777
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007778int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007779{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007780 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007781
Barak Witkowskia3348722012-04-23 03:04:46 +00007782 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7783 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007784 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7785 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007786 return 0;
7787 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007788
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007789 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007790
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007791 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7792 /* Eth MAC is set on RSS leading client (fp[0]) */
Barak Witkowski15192a82012-06-19 07:48:28 +00007793 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->sp_objs->mac_obj,
7794 set, BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007795}
7796
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007797int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007798{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007799 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007800}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007801
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007802/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007803 * bnx2x_set_int_mode - configure interrupt mode
7804 *
7805 * @bp: driver handle
7806 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007807 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007808 */
Ariel Elior1ab44342013-01-01 05:22:23 +00007809int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007810{
Ariel Elior1ab44342013-01-01 05:22:23 +00007811 int rc = 0;
7812
7813 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX)
7814 return -EINVAL;
7815
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007816 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00007817 case BNX2X_INT_MODE_MSIX:
7818 /* attempt to enable msix */
7819 rc = bnx2x_enable_msix(bp);
7820
7821 /* msix attained */
7822 if (!rc)
7823 return 0;
7824
7825 /* vfs use only msix */
7826 if (rc && IS_VF(bp))
7827 return rc;
7828
7829 /* failed to enable multiple MSI-X */
7830 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
7831 bp->num_queues,
7832 1 + bp->num_cnic_queues);
7833
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007834 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00007835 case BNX2X_INT_MODE_MSI:
7836 bnx2x_enable_msi(bp);
7837
7838 /* falling through... */
7839 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00007840 bp->num_ethernet_queues = 1;
7841 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00007842 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007843 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007844 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00007845 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
7846 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07007847 }
Ariel Elior1ab44342013-01-01 05:22:23 +00007848 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07007849}
7850
Ariel Elior1ab44342013-01-01 05:22:23 +00007851/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007852static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7853{
Ariel Elior290ca2b2013-01-01 05:22:31 +00007854 if (IS_SRIOV(bp))
7855 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007856 return L2_ILT_LINES(bp);
7857}
7858
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007859void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007860{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007861 struct ilt_client_info *ilt_client;
7862 struct bnx2x_ilt *ilt = BP_ILT(bp);
7863 u16 line = 0;
7864
7865 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7866 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7867
7868 /* CDU */
7869 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7870 ilt_client->client_num = ILT_CLIENT_CDU;
7871 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7872 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7873 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007874 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00007875
7876 if (CNIC_SUPPORT(bp))
7877 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007878 ilt_client->end = line - 1;
7879
Merav Sicron51c1a582012-03-18 10:33:38 +00007880 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007881 ilt_client->start,
7882 ilt_client->end,
7883 ilt_client->page_size,
7884 ilt_client->flags,
7885 ilog2(ilt_client->page_size >> 12));
7886
7887 /* QM */
7888 if (QM_INIT(bp->qm_cid_count)) {
7889 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7890 ilt_client->client_num = ILT_CLIENT_QM;
7891 ilt_client->page_size = QM_ILT_PAGE_SZ;
7892 ilt_client->flags = 0;
7893 ilt_client->start = line;
7894
7895 /* 4 bytes for each cid */
7896 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7897 QM_ILT_PAGE_SZ);
7898
7899 ilt_client->end = line - 1;
7900
Merav Sicron51c1a582012-03-18 10:33:38 +00007901 DP(NETIF_MSG_IFUP,
7902 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007903 ilt_client->start,
7904 ilt_client->end,
7905 ilt_client->page_size,
7906 ilt_client->flags,
7907 ilog2(ilt_client->page_size >> 12));
7908
7909 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007910
Merav Sicron55c11942012-11-07 00:45:48 +00007911 if (CNIC_SUPPORT(bp)) {
7912 /* SRC */
7913 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7914 ilt_client->client_num = ILT_CLIENT_SRC;
7915 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7916 ilt_client->flags = 0;
7917 ilt_client->start = line;
7918 line += SRC_ILT_LINES;
7919 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007920
Merav Sicron55c11942012-11-07 00:45:48 +00007921 DP(NETIF_MSG_IFUP,
7922 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
7923 ilt_client->start,
7924 ilt_client->end,
7925 ilt_client->page_size,
7926 ilt_client->flags,
7927 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007928
Merav Sicron55c11942012-11-07 00:45:48 +00007929 /* TM */
7930 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7931 ilt_client->client_num = ILT_CLIENT_TM;
7932 ilt_client->page_size = TM_ILT_PAGE_SZ;
7933 ilt_client->flags = 0;
7934 ilt_client->start = line;
7935 line += TM_ILT_LINES;
7936 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007937
Merav Sicron55c11942012-11-07 00:45:48 +00007938 DP(NETIF_MSG_IFUP,
7939 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
7940 ilt_client->start,
7941 ilt_client->end,
7942 ilt_client->page_size,
7943 ilt_client->flags,
7944 ilog2(ilt_client->page_size >> 12));
7945 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007947 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007948}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007949
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007950/**
7951 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7952 *
7953 * @bp: driver handle
7954 * @fp: pointer to fastpath
7955 * @init_params: pointer to parameters structure
7956 *
7957 * parameters configured:
7958 * - HC configuration
7959 * - Queue's CDU context
7960 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00007961static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007962 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007963{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007964
7965 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00007966 int cxt_index, cxt_offset;
7967
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007968 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7969 if (!IS_FCOE_FP(fp)) {
7970 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7971 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7972
7973 /* If HC is supporterd, enable host coalescing in the transition
7974 * to INIT state.
7975 */
7976 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7977 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7978
7979 /* HC rate */
7980 init_params->rx.hc_rate = bp->rx_ticks ?
7981 (1000000 / bp->rx_ticks) : 0;
7982 init_params->tx.hc_rate = bp->tx_ticks ?
7983 (1000000 / bp->tx_ticks) : 0;
7984
7985 /* FW SB ID */
7986 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7987 fp->fw_sb_id;
7988
7989 /*
7990 * CQ index among the SB indices: FCoE clients uses the default
7991 * SB, therefore it's different.
7992 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007993 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7994 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007995 }
7996
Ariel Elior6383c0b2011-07-14 08:31:57 +00007997 /* set maximum number of COSs supported by this queue */
7998 init_params->max_cos = fp->max_cos;
7999
Merav Sicron51c1a582012-03-18 10:33:38 +00008000 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008001 fp->index, init_params->max_cos);
8002
8003 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008004 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008005 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8006 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008007 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008008 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008009 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8010 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008011}
8012
Merav Sicron910cc722012-11-11 03:56:08 +00008013static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008014 struct bnx2x_queue_state_params *q_params,
8015 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8016 int tx_index, bool leading)
8017{
8018 memset(tx_only_params, 0, sizeof(*tx_only_params));
8019
8020 /* Set the command */
8021 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8022
8023 /* Set tx-only QUEUE flags: don't zero statistics */
8024 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8025
8026 /* choose the index of the cid to send the slow path on */
8027 tx_only_params->cid_index = tx_index;
8028
8029 /* Set general TX_ONLY_SETUP parameters */
8030 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8031
8032 /* Set Tx TX_ONLY_SETUP parameters */
8033 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8034
Merav Sicron51c1a582012-03-18 10:33:38 +00008035 DP(NETIF_MSG_IFUP,
8036 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008037 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8038 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8039 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8040
8041 /* send the ramrod */
8042 return bnx2x_queue_state_change(bp, q_params);
8043}
8044
8045
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008046/**
8047 * bnx2x_setup_queue - setup queue
8048 *
8049 * @bp: driver handle
8050 * @fp: pointer to fastpath
8051 * @leading: is leading
8052 *
8053 * This function performs 2 steps in a Queue state machine
8054 * actually: 1) RESET->INIT 2) INIT->SETUP
8055 */
8056
8057int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8058 bool leading)
8059{
Yuval Mintz3b603062012-03-18 10:33:39 +00008060 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008061 struct bnx2x_queue_setup_params *setup_params =
8062 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008063 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8064 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008065 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008066 u8 tx_index;
8067
Merav Sicron51c1a582012-03-18 10:33:38 +00008068 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008069
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008070 /* reset IGU state skip FCoE L2 queue */
8071 if (!IS_FCOE_FP(fp))
8072 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008073 IGU_INT_ENABLE, 0);
8074
Barak Witkowski15192a82012-06-19 07:48:28 +00008075 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008076 /* We want to wait for completion in this context */
8077 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008078
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008079 /* Prepare the INIT parameters */
8080 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008081
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008082 /* Set the command */
8083 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008084
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008085 /* Change the state to INIT */
8086 rc = bnx2x_queue_state_change(bp, &q_params);
8087 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008088 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008089 return rc;
8090 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008091
Merav Sicron51c1a582012-03-18 10:33:38 +00008092 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008093
8094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008095 /* Now move the Queue to the SETUP state... */
8096 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008097
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008098 /* Set QUEUE flags */
8099 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008100
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008101 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008102 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8103 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008104
Ariel Elior6383c0b2011-07-14 08:31:57 +00008105 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008106 &setup_params->rxq_params);
8107
Ariel Elior6383c0b2011-07-14 08:31:57 +00008108 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8109 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008110
8111 /* Set the command */
8112 q_params.cmd = BNX2X_Q_CMD_SETUP;
8113
Merav Sicron55c11942012-11-07 00:45:48 +00008114 if (IS_FCOE_FP(fp))
8115 bp->fcoe_init = true;
8116
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008117 /* Change the state to SETUP */
8118 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008119 if (rc) {
8120 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8121 return rc;
8122 }
8123
8124 /* loop through the relevant tx-only indices */
8125 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8126 tx_index < fp->max_cos;
8127 tx_index++) {
8128
8129 /* prepare and send tx-only ramrod*/
8130 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8131 tx_only_params, tx_index, leading);
8132 if (rc) {
8133 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8134 fp->index, tx_index);
8135 return rc;
8136 }
8137 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008138
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008139 return rc;
8140}
8141
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008142static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008143{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008144 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008145 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008146 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008147 int rc, tx_index;
8148
Merav Sicron51c1a582012-03-18 10:33:38 +00008149 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008150
Barak Witkowski15192a82012-06-19 07:48:28 +00008151 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008152 /* We want to wait for completion in this context */
8153 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008154
Ariel Elior6383c0b2011-07-14 08:31:57 +00008155
8156 /* close tx-only connections */
8157 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8158 tx_index < fp->max_cos;
8159 tx_index++){
8160
8161 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008162 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008163
Merav Sicron51c1a582012-03-18 10:33:38 +00008164 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008165 txdata->txq_index);
8166
8167 /* send halt terminate on tx-only connection */
8168 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8169 memset(&q_params.params.terminate, 0,
8170 sizeof(q_params.params.terminate));
8171 q_params.params.terminate.cid_index = tx_index;
8172
8173 rc = bnx2x_queue_state_change(bp, &q_params);
8174 if (rc)
8175 return rc;
8176
8177 /* send halt terminate on tx-only connection */
8178 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8179 memset(&q_params.params.cfc_del, 0,
8180 sizeof(q_params.params.cfc_del));
8181 q_params.params.cfc_del.cid_index = tx_index;
8182 rc = bnx2x_queue_state_change(bp, &q_params);
8183 if (rc)
8184 return rc;
8185 }
8186 /* Stop the primary connection: */
8187 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008188 q_params.cmd = BNX2X_Q_CMD_HALT;
8189 rc = bnx2x_queue_state_change(bp, &q_params);
8190 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008191 return rc;
8192
Ariel Elior6383c0b2011-07-14 08:31:57 +00008193 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008194 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008195 memset(&q_params.params.terminate, 0,
8196 sizeof(q_params.params.terminate));
8197 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008198 rc = bnx2x_queue_state_change(bp, &q_params);
8199 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008200 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008201 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008202 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008203 memset(&q_params.params.cfc_del, 0,
8204 sizeof(q_params.params.cfc_del));
8205 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008206 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008207}
8208
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008209
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008210static void bnx2x_reset_func(struct bnx2x *bp)
8211{
8212 int port = BP_PORT(bp);
8213 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008214 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008215
8216 /* Disable the function in the FW */
8217 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8218 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8219 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8220 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8221
8222 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008223 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008224 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008225 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008226 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8227 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008228 }
8229
Merav Sicron55c11942012-11-07 00:45:48 +00008230 if (CNIC_LOADED(bp))
8231 /* CNIC SB */
8232 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8233 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8234 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8235
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008236 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008237 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008238 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8239 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008240
8241 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8242 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8243 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008244
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008245 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008246 if (bp->common.int_block == INT_BLOCK_HC) {
8247 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8248 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8249 } else {
8250 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8251 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8252 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008253
Merav Sicron55c11942012-11-07 00:45:48 +00008254 if (CNIC_LOADED(bp)) {
8255 /* Disable Timer scan */
8256 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8257 /*
8258 * Wait for at least 10ms and up to 2 second for the timers
8259 * scan to complete
8260 */
8261 for (i = 0; i < 200; i++) {
8262 msleep(10);
8263 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8264 break;
8265 }
Michael Chan37b091b2009-10-10 13:46:55 +00008266 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008267 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008268 bnx2x_clear_func_ilt(bp, func);
8269
8270 /* Timers workaround bug for E2: if this is vnic-3,
8271 * we need to set the entire ilt range for this timers.
8272 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008273 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008274 struct ilt_client_info ilt_cli;
8275 /* use dummy TM client */
8276 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8277 ilt_cli.start = 0;
8278 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8279 ilt_cli.client_num = ILT_CLIENT_TM;
8280
8281 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8282 }
8283
8284 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008285 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008286 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008287
8288 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008289}
8290
8291static void bnx2x_reset_port(struct bnx2x *bp)
8292{
8293 int port = BP_PORT(bp);
8294 u32 val;
8295
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008296 /* Reset physical Link */
8297 bnx2x__link_reset(bp);
8298
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008299 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8300
8301 /* Do not rcv packets to BRB */
8302 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8303 /* Do not direct rcv packets that are not for MCP to the BRB */
8304 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8305 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8306
8307 /* Configure AEU */
8308 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8309
8310 msleep(100);
8311 /* Check for BRB port occupancy */
8312 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8313 if (val)
8314 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008315 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008316
8317 /* TODO: Close Doorbell port? */
8318}
8319
Eric Dumazet1191cb82012-04-27 21:39:21 +00008320static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008321{
Yuval Mintz3b603062012-03-18 10:33:39 +00008322 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008323
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008324 /* Prepare parameters for function state transitions */
8325 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008326
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008327 func_params.f_obj = &bp->func_obj;
8328 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008329
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008330 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008331
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008332 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008333}
8334
Eric Dumazet1191cb82012-04-27 21:39:21 +00008335static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008336{
Yuval Mintz3b603062012-03-18 10:33:39 +00008337 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008338 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008339
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008340 /* Prepare parameters for function state transitions */
8341 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8342 func_params.f_obj = &bp->func_obj;
8343 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008344
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008345 /*
8346 * Try to stop the function the 'good way'. If fails (in case
8347 * of a parity error during bnx2x_chip_cleanup()) and we are
8348 * not in a debug mode, perform a state transaction in order to
8349 * enable further HW_RESET transaction.
8350 */
8351 rc = bnx2x_func_state_change(bp, &func_params);
8352 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008353#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008354 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008355#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008356 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008357 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8358 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008359#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008360 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008361
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008362 return 0;
8363}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008364
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008365/**
8366 * bnx2x_send_unload_req - request unload mode from the MCP.
8367 *
8368 * @bp: driver handle
8369 * @unload_mode: requested function's unload mode
8370 *
8371 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8372 */
8373u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8374{
8375 u32 reset_code = 0;
8376 int port = BP_PORT(bp);
8377
8378 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008379 if (unload_mode == UNLOAD_NORMAL)
8380 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008381
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008382 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008383 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008384
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008385 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008386 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008387 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008388 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008389 u16 pmc;
8390
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008391 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008392 * preserve entry 0 which is used by the PMF
8393 */
David S. Miller8decf862011-09-22 03:23:13 -04008394 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008395
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008396 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008397 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008398
8399 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8400 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008401 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008402
David S. Miller88c51002011-10-07 13:38:43 -04008403 /* Enable the PME and clear the status */
8404 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8405 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8406 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8407
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008408 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008409
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008410 } else
8411 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8412
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008413 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008414 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008415 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008416 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008417 int path = BP_PATH(bp);
8418
Merav Sicron51c1a582012-03-18 10:33:38 +00008419 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008420 path, load_count[path][0], load_count[path][1],
8421 load_count[path][2]);
8422 load_count[path][0]--;
8423 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008424 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008425 path, load_count[path][0], load_count[path][1],
8426 load_count[path][2]);
8427 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008428 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008429 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008430 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8431 else
8432 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8433 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008434
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008435 return reset_code;
8436}
8437
8438/**
8439 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8440 *
8441 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008442 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008443 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008444void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008445{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008446 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8447
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008448 /* Report UNLOAD_DONE to MCP */
8449 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008450 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008451}
8452
Eric Dumazet1191cb82012-04-27 21:39:21 +00008453static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008454{
8455 int tout = 50;
8456 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8457
8458 if (!bp->port.pmf)
8459 return 0;
8460
8461 /*
8462 * (assumption: No Attention from MCP at this stage)
8463 * PMF probably in the middle of TXdisable/enable transaction
8464 * 1. Sync IRS for default SB
8465 * 2. Sync SP queue - this guarantes us that attention handling started
8466 * 3. Wait, that TXdisable/enable transaction completes
8467 *
8468 * 1+2 guranty that if DCBx attention was scheduled it already changed
8469 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8470 * received complettion for the transaction the state is TX_STOPPED.
8471 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8472 * transaction.
8473 */
8474
8475 /* make sure default SB ISR is done */
8476 if (msix)
8477 synchronize_irq(bp->msix_table[0].vector);
8478 else
8479 synchronize_irq(bp->pdev->irq);
8480
8481 flush_workqueue(bnx2x_wq);
8482
8483 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8484 BNX2X_F_STATE_STARTED && tout--)
8485 msleep(20);
8486
8487 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8488 BNX2X_F_STATE_STARTED) {
8489#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008490 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008491 return -EBUSY;
8492#else
8493 /*
8494 * Failed to complete the transaction in a "good way"
8495 * Force both transactions with CLR bit
8496 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008497 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008498
Merav Sicron51c1a582012-03-18 10:33:38 +00008499 DP(NETIF_MSG_IFDOWN,
8500 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008501
8502 func_params.f_obj = &bp->func_obj;
8503 __set_bit(RAMROD_DRV_CLR_ONLY,
8504 &func_params.ramrod_flags);
8505
8506 /* STARTED-->TX_ST0PPED */
8507 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8508 bnx2x_func_state_change(bp, &func_params);
8509
8510 /* TX_ST0PPED-->STARTED */
8511 func_params.cmd = BNX2X_F_CMD_TX_START;
8512 return bnx2x_func_state_change(bp, &func_params);
8513#endif
8514 }
8515
8516 return 0;
8517}
8518
Yuval Mintz5d07d862012-09-13 02:56:21 +00008519void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008520{
8521 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008522 int i, rc = 0;
8523 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008524 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008525 u32 reset_code;
8526
8527 /* Wait until tx fastpath tasks complete */
8528 for_each_tx_queue(bp, i) {
8529 struct bnx2x_fastpath *fp = &bp->fp[i];
8530
Ariel Elior6383c0b2011-07-14 08:31:57 +00008531 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008532 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008533#ifdef BNX2X_STOP_ON_ERROR
8534 if (rc)
8535 return;
8536#endif
8537 }
8538
8539 /* Give HW time to discard old tx messages */
8540 usleep_range(1000, 1000);
8541
8542 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008543 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8544 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008545 if (rc < 0)
8546 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8547
8548 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008549 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008550 true);
8551 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008552 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8553 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008554
8555 /* Disable LLH */
8556 if (!CHIP_IS_E1(bp))
8557 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8558
8559 /* Set "drop all" (stop Rx).
8560 * We need to take a netif_addr_lock() here in order to prevent
8561 * a race between the completion code and this code.
8562 */
8563 netif_addr_lock_bh(bp->dev);
8564 /* Schedule the rx_mode command */
8565 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8566 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8567 else
8568 bnx2x_set_storm_rx_mode(bp);
8569
8570 /* Cleanup multicast configuration */
8571 rparam.mcast_obj = &bp->mcast_obj;
8572 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8573 if (rc < 0)
8574 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8575
8576 netif_addr_unlock_bh(bp->dev);
8577
8578
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008579
8580 /*
8581 * Send the UNLOAD_REQUEST to the MCP. This will return if
8582 * this function should perform FUNC, PORT or COMMON HW
8583 * reset.
8584 */
8585 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8586
8587 /*
8588 * (assumption: No Attention from MCP at this stage)
8589 * PMF probably in the middle of TXdisable/enable transaction
8590 */
8591 rc = bnx2x_func_wait_started(bp);
8592 if (rc) {
8593 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8594#ifdef BNX2X_STOP_ON_ERROR
8595 return;
8596#endif
8597 }
8598
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008599 /* Close multi and leading connections
8600 * Completions for ramrods are collected in a synchronous way
8601 */
Merav Sicron55c11942012-11-07 00:45:48 +00008602 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008603 if (bnx2x_stop_queue(bp, i))
8604#ifdef BNX2X_STOP_ON_ERROR
8605 return;
8606#else
8607 goto unload_error;
8608#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008609
8610 if (CNIC_LOADED(bp)) {
8611 for_each_cnic_queue(bp, i)
8612 if (bnx2x_stop_queue(bp, i))
8613#ifdef BNX2X_STOP_ON_ERROR
8614 return;
8615#else
8616 goto unload_error;
8617#endif
8618 }
8619
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008620 /* If SP settings didn't get completed so far - something
8621 * very wrong has happen.
8622 */
8623 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8624 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8625
8626#ifndef BNX2X_STOP_ON_ERROR
8627unload_error:
8628#endif
8629 rc = bnx2x_func_stop(bp);
8630 if (rc) {
8631 BNX2X_ERR("Function stop failed!\n");
8632#ifdef BNX2X_STOP_ON_ERROR
8633 return;
8634#endif
8635 }
8636
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008637 /* Disable HW interrupts, NAPI */
8638 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008639 /* Delete all NAPI objects */
8640 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008641 if (CNIC_LOADED(bp))
8642 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008643
8644 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008645 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008646
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008647 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008648 rc = bnx2x_reset_hw(bp, reset_code);
8649 if (rc)
8650 BNX2X_ERR("HW_RESET failed\n");
8651
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008652
8653 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008654 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008655}
8656
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008657void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008658{
8659 u32 val;
8660
Merav Sicron51c1a582012-03-18 10:33:38 +00008661 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008662
8663 if (CHIP_IS_E1(bp)) {
8664 int port = BP_PORT(bp);
8665 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8666 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8667
8668 val = REG_RD(bp, addr);
8669 val &= ~(0x300);
8670 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008671 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008672 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8673 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8674 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8675 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8676 }
8677}
8678
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008679/* Close gates #2, #3 and #4: */
8680static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8681{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008682 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008683
8684 /* Gates #2 and #4a are closed/opened for "not E1" only */
8685 if (!CHIP_IS_E1(bp)) {
8686 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008687 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008688 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008689 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008690 }
8691
8692 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008693 if (CHIP_IS_E1x(bp)) {
8694 /* Prevent interrupts from HC on both ports */
8695 val = REG_RD(bp, HC_REG_CONFIG_1);
8696 REG_WR(bp, HC_REG_CONFIG_1,
8697 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8698 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8699
8700 val = REG_RD(bp, HC_REG_CONFIG_0);
8701 REG_WR(bp, HC_REG_CONFIG_0,
8702 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8703 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8704 } else {
8705 /* Prevent incomming interrupts in IGU */
8706 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8707
8708 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8709 (!close) ?
8710 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8711 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8712 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008713
Merav Sicron51c1a582012-03-18 10:33:38 +00008714 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008715 close ? "closing" : "opening");
8716 mmiowb();
8717}
8718
8719#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8720
8721static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8722{
8723 /* Do some magic... */
8724 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8725 *magic_val = val & SHARED_MF_CLP_MAGIC;
8726 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8727}
8728
Dmitry Kravkove8920672011-05-04 23:52:40 +00008729/**
8730 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008731 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008732 * @bp: driver handle
8733 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008734 */
8735static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8736{
8737 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008738 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8739 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8740 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8741}
8742
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008743/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008744 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008745 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008746 * @bp: driver handle
8747 * @magic_val: old value of 'magic' bit.
8748 *
8749 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008750 */
8751static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8752{
8753 u32 shmem;
8754 u32 validity_offset;
8755
Merav Sicron51c1a582012-03-18 10:33:38 +00008756 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008757
8758 /* Set `magic' bit in order to save MF config */
8759 if (!CHIP_IS_E1(bp))
8760 bnx2x_clp_reset_prep(bp, magic_val);
8761
8762 /* Get shmem offset */
8763 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008764 validity_offset =
8765 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008766
8767 /* Clear validity map flags */
8768 if (shmem > 0)
8769 REG_WR(bp, shmem + validity_offset, 0);
8770}
8771
8772#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8773#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8774
Dmitry Kravkove8920672011-05-04 23:52:40 +00008775/**
8776 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008777 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008778 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008779 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008780static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008781{
8782 /* special handling for emulation and FPGA,
8783 wait 10 times longer */
8784 if (CHIP_REV_IS_SLOW(bp))
8785 msleep(MCP_ONE_TIMEOUT*10);
8786 else
8787 msleep(MCP_ONE_TIMEOUT);
8788}
8789
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008790/*
8791 * initializes bp->common.shmem_base and waits for validity signature to appear
8792 */
8793static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008794{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008795 int cnt = 0;
8796 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008797
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008798 do {
8799 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8800 if (bp->common.shmem_base) {
8801 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8802 if (val & SHR_MEM_VALIDITY_MB)
8803 return 0;
8804 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008805
8806 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008807
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008808 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008809
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008810 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008811
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008812 return -ENODEV;
8813}
8814
8815static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8816{
8817 int rc = bnx2x_init_shmem(bp);
8818
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008819 /* Restore the `magic' bit value */
8820 if (!CHIP_IS_E1(bp))
8821 bnx2x_clp_reset_done(bp, magic_val);
8822
8823 return rc;
8824}
8825
8826static void bnx2x_pxp_prep(struct bnx2x *bp)
8827{
8828 if (!CHIP_IS_E1(bp)) {
8829 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8830 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008831 mmiowb();
8832 }
8833}
8834
8835/*
8836 * Reset the whole chip except for:
8837 * - PCIE core
8838 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8839 * one reset bit)
8840 * - IGU
8841 * - MISC (including AEU)
8842 * - GRC
8843 * - RBCN, RBCP
8844 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008845static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008846{
8847 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008848 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008849
8850 /*
8851 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8852 * (per chip) blocks.
8853 */
8854 global_bits2 =
8855 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8856 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008857
Barak Witkowskic55e7712012-12-02 04:05:46 +00008858 /* Don't reset the following blocks.
8859 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
8860 * reset, as in 4 port device they might still be owned
8861 * by the MCP (there is only one leader per path).
8862 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008863 not_reset_mask1 =
8864 MISC_REGISTERS_RESET_REG_1_RST_HC |
8865 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8866 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8867
8868 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008869 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008870 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8871 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8872 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8873 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8874 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8875 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008876 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8877 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00008878 MISC_REGISTERS_RESET_REG_2_PGLC |
8879 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8880 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8881 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8882 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8883 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8884 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008885
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008886 /*
8887 * Keep the following blocks in reset:
8888 * - all xxMACs are handled by the bnx2x_link code.
8889 */
8890 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008891 MISC_REGISTERS_RESET_REG_2_XMAC |
8892 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8893
8894 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008895 reset_mask1 = 0xffffffff;
8896
8897 if (CHIP_IS_E1(bp))
8898 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008899 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008900 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008901 else if (CHIP_IS_E2(bp))
8902 reset_mask2 = 0xfffff;
8903 else /* CHIP_IS_E3 */
8904 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008905
8906 /* Don't reset global blocks unless we need to */
8907 if (!global)
8908 reset_mask2 &= ~global_bits2;
8909
8910 /*
8911 * In case of attention in the QM, we need to reset PXP
8912 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8913 * because otherwise QM reset would release 'close the gates' shortly
8914 * before resetting the PXP, then the PSWRQ would send a write
8915 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8916 * read the payload data from PSWWR, but PSWWR would not
8917 * respond. The write queue in PGLUE would stuck, dmae commands
8918 * would not return. Therefore it's important to reset the second
8919 * reset register (containing the
8920 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
8921 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
8922 * bit).
8923 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008924 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8925 reset_mask2 & (~not_reset_mask2));
8926
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008927 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8928 reset_mask1 & (~not_reset_mask1));
8929
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008930 barrier();
8931 mmiowb();
8932
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008933 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
8934 reset_mask2 & (~stay_reset2));
8935
8936 barrier();
8937 mmiowb();
8938
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008939 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008940 mmiowb();
8941}
8942
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008943/**
8944 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8945 * It should get cleared in no more than 1s.
8946 *
8947 * @bp: driver handle
8948 *
8949 * It should get cleared in no more than 1s. Returns 0 if
8950 * pending writes bit gets cleared.
8951 */
8952static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8953{
8954 u32 cnt = 1000;
8955 u32 pend_bits = 0;
8956
8957 do {
8958 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8959
8960 if (pend_bits == 0)
8961 break;
8962
8963 usleep_range(1000, 1000);
8964 } while (cnt-- > 0);
8965
8966 if (cnt <= 0) {
8967 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8968 pend_bits);
8969 return -EBUSY;
8970 }
8971
8972 return 0;
8973}
8974
8975static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008976{
8977 int cnt = 1000;
8978 u32 val = 0;
8979 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Barak Witkowskic55e7712012-12-02 04:05:46 +00008980 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008981
8982
8983 /* Empty the Tetris buffer, wait for 1s */
8984 do {
8985 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8986 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8987 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8988 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8989 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008990 if (CHIP_IS_E3(bp))
8991 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
8992
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008993 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8994 ((port_is_idle_0 & 0x1) == 0x1) &&
8995 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00008996 (pgl_exp_rom2 == 0xffffffff) &&
8997 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008998 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008999 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009000 } while (cnt-- > 0);
9001
9002 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009003 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9004 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009005 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9006 pgl_exp_rom2);
9007 return -EAGAIN;
9008 }
9009
9010 barrier();
9011
9012 /* Close gates #2, #3 and #4 */
9013 bnx2x_set_234_gates(bp, true);
9014
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009015 /* Poll for IGU VQs for 57712 and newer chips */
9016 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9017 return -EAGAIN;
9018
9019
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009020 /* TBD: Indicate that "process kill" is in progress to MCP */
9021
9022 /* Clear "unprepared" bit */
9023 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9024 barrier();
9025
9026 /* Make sure all is written to the chip before the reset */
9027 mmiowb();
9028
9029 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9030 * PSWHST, GRC and PSWRD Tetris buffer.
9031 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009032 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009033
9034 /* Prepare to chip reset: */
9035 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009036 if (global)
9037 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009038
9039 /* PXP */
9040 bnx2x_pxp_prep(bp);
9041 barrier();
9042
9043 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009044 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009045 barrier();
9046
9047 /* Recover after reset: */
9048 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009049 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009050 return -EAGAIN;
9051
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009052 /* TBD: Add resetting the NO_MCP mode DB here */
9053
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009054 /* Open the gates #2, #3 and #4 */
9055 bnx2x_set_234_gates(bp, false);
9056
9057 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9058 * reset state, re-enable attentions. */
9059
9060 return 0;
9061}
9062
Merav Sicron910cc722012-11-11 03:56:08 +00009063static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009064{
9065 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009066 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009067 u32 load_code;
9068
9069 /* if not going to reset MCP - load "fake" driver to reset HW while
9070 * driver is owner of the HW
9071 */
9072 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009073 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9074 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009075 if (!load_code) {
9076 BNX2X_ERR("MCP response failure, aborting\n");
9077 rc = -EAGAIN;
9078 goto exit_leader_reset;
9079 }
9080 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9081 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9082 BNX2X_ERR("MCP unexpected resp, aborting\n");
9083 rc = -EAGAIN;
9084 goto exit_leader_reset2;
9085 }
9086 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9087 if (!load_code) {
9088 BNX2X_ERR("MCP response failure, aborting\n");
9089 rc = -EAGAIN;
9090 goto exit_leader_reset2;
9091 }
9092 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009093
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009094 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009095 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009096 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9097 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009098 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009099 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009100 }
9101
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009102 /*
9103 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9104 * state.
9105 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009106 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009107 if (global)
9108 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009109
Ariel Elior95c6c6162012-01-26 06:01:52 +00009110exit_leader_reset2:
9111 /* unload "fake driver" if it was loaded */
9112 if (!global && !BP_NOMCP(bp)) {
9113 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9114 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9115 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009116exit_leader_reset:
9117 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009118 bnx2x_release_leader_lock(bp);
9119 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009120 return rc;
9121}
9122
Eric Dumazet1191cb82012-04-27 21:39:21 +00009123static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009124{
9125 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9126
9127 /* Disconnect this device */
9128 netif_device_detach(bp->dev);
9129
9130 /*
9131 * Block ifup for all function on this engine until "process kill"
9132 * or power cycle.
9133 */
9134 bnx2x_set_reset_in_progress(bp);
9135
9136 /* Shut down the power */
9137 bnx2x_set_power_state(bp, PCI_D3hot);
9138
9139 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9140
9141 smp_mb();
9142}
9143
9144/*
9145 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009146 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009147 * will never be called when netif_running(bp->dev) is false.
9148 */
9149static void bnx2x_parity_recover(struct bnx2x *bp)
9150{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009151 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009152 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009153 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009154
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009155 DP(NETIF_MSG_HW, "Handling parity\n");
9156 while (1) {
9157 switch (bp->recovery_state) {
9158 case BNX2X_RECOVERY_INIT:
9159 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009160 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9161 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009162
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009163 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009164 if (bnx2x_trylock_leader_lock(bp)) {
9165 bnx2x_set_reset_in_progress(bp);
9166 /*
9167 * Check if there is a global attention and if
9168 * there was a global attention, set the global
9169 * reset bit.
9170 */
9171
9172 if (global)
9173 bnx2x_set_reset_global(bp);
9174
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009175 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009176 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009177
9178 /* Stop the driver */
9179 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009180 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009181 return;
9182
9183 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009184
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009185 /* Ensure "is_leader", MCP command sequence and
9186 * "recovery_state" update values are seen on other
9187 * CPUs.
9188 */
9189 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009190 break;
9191
9192 case BNX2X_RECOVERY_WAIT:
9193 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9194 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009195 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009196 bool other_load_status =
9197 bnx2x_get_load_status(bp, other_engine);
9198 bool load_status =
9199 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009200 global = bnx2x_reset_is_global(bp);
9201
9202 /*
9203 * In case of a parity in a global block, let
9204 * the first leader that performs a
9205 * leader_reset() reset the global blocks in
9206 * order to clear global attentions. Otherwise
9207 * the the gates will remain closed for that
9208 * engine.
9209 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009210 if (load_status ||
9211 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009212 /* Wait until all other functions get
9213 * down.
9214 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009215 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009216 HZ/10);
9217 return;
9218 } else {
9219 /* If all other functions got down -
9220 * try to bring the chip back to
9221 * normal. In any case it's an exit
9222 * point for a leader.
9223 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009224 if (bnx2x_leader_reset(bp)) {
9225 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009226 return;
9227 }
9228
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009229 /* If we are here, means that the
9230 * leader has succeeded and doesn't
9231 * want to be a leader any more. Try
9232 * to continue as a none-leader.
9233 */
9234 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009235 }
9236 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009237 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009238 /* Try to get a LEADER_LOCK HW lock as
9239 * long as a former leader may have
9240 * been unloaded by the user or
9241 * released a leadership by another
9242 * reason.
9243 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009244 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009245 /* I'm a leader now! Restart a
9246 * switch case.
9247 */
9248 bp->is_leader = 1;
9249 break;
9250 }
9251
Ariel Elior7be08a72011-07-14 08:31:19 +00009252 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009253 HZ/10);
9254 return;
9255
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009256 } else {
9257 /*
9258 * If there was a global attention, wait
9259 * for it to be cleared.
9260 */
9261 if (bnx2x_reset_is_global(bp)) {
9262 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009263 &bp->sp_rtnl_task,
9264 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009265 return;
9266 }
9267
Ariel Elior7a752992012-01-26 06:01:53 +00009268 error_recovered =
9269 bp->eth_stats.recoverable_error;
9270 error_unrecovered =
9271 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009272 bp->recovery_state =
9273 BNX2X_RECOVERY_NIC_LOADING;
9274 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009275 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009276 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009277 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009278 /* Disconnect this device */
9279 netif_device_detach(bp->dev);
9280 /* Shut down the power */
9281 bnx2x_set_power_state(
9282 bp, PCI_D3hot);
9283 smp_mb();
9284 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009285 bp->recovery_state =
9286 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009287 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009288 smp_mb();
9289 }
Ariel Elior7a752992012-01-26 06:01:53 +00009290 bp->eth_stats.recoverable_error =
9291 error_recovered;
9292 bp->eth_stats.unrecoverable_error =
9293 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009294
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009295 return;
9296 }
9297 }
9298 default:
9299 return;
9300 }
9301 }
9302}
9303
Michal Schmidt56ad3152012-02-16 02:38:48 +00009304static int bnx2x_close(struct net_device *dev);
9305
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009306/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9307 * scheduled on a general queue in order to prevent a dead lock.
9308 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009309static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009310{
Ariel Elior7be08a72011-07-14 08:31:19 +00009311 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009312
9313 rtnl_lock();
9314
9315 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00009316 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009317
Ariel Elior7be08a72011-07-14 08:31:19 +00009318 /* if stop on error is defined no recovery flows should be executed */
9319#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009320 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009321 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009322 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009323#endif
9324
9325 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9326 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009327 * Clear all pending SP commands as we are going to reset the
9328 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009329 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009330 bp->sp_rtnl_state = 0;
9331 smp_mb();
9332
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009333 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009334
9335 goto sp_rtnl_exit;
9336 }
9337
9338 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9339 /*
9340 * Clear all pending SP commands as we are going to reset the
9341 * function anyway.
9342 */
9343 bp->sp_rtnl_state = 0;
9344 smp_mb();
9345
Yuval Mintz5d07d862012-09-13 02:56:21 +00009346 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009347 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009348
9349 goto sp_rtnl_exit;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009350 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009351#ifdef BNX2X_STOP_ON_ERROR
9352sp_rtnl_not_reset:
9353#endif
9354 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9355 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009356 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9357 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009358 /*
9359 * in case of fan failure we need to reset id if the "stop on error"
9360 * debug flag is set, since we trying to prevent permanent overheating
9361 * damage
9362 */
9363 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009364 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009365 netif_device_detach(bp->dev);
9366 bnx2x_close(bp->dev);
9367 }
9368
Ariel Elior381ac162013-01-01 05:22:29 +00009369 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9370 DP(BNX2X_MSG_SP,
9371 "sending set mcast vf pf channel message from rtnl sp-task\n");
9372 bnx2x_vfpf_set_mcast(bp->dev);
9373 }
9374
9375 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
9376 &bp->sp_rtnl_state)) {
9377 DP(BNX2X_MSG_SP,
9378 "sending set storm rx mode vf pf channel message from rtnl sp-task\n");
9379 bnx2x_vfpf_storm_rx_mode(bp);
9380 }
9381
Ariel Elior7be08a72011-07-14 08:31:19 +00009382sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009383 rtnl_unlock();
9384}
9385
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009386/* end of nic load/unload */
9387
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009388static void bnx2x_period_task(struct work_struct *work)
9389{
9390 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9391
9392 if (!netif_running(bp->dev))
9393 goto period_task_exit;
9394
9395 if (CHIP_REV_IS_SLOW(bp)) {
9396 BNX2X_ERR("period task called on emulation, ignoring\n");
9397 goto period_task_exit;
9398 }
9399
9400 bnx2x_acquire_phy_lock(bp);
9401 /*
9402 * The barrier is needed to ensure the ordering between the writing to
9403 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9404 * the reading here.
9405 */
9406 smp_mb();
9407 if (bp->port.pmf) {
9408 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9409
9410 /* Re-queue task in 1 sec */
9411 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9412 }
9413
9414 bnx2x_release_phy_lock(bp);
9415period_task_exit:
9416 return;
9417}
9418
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009419/*
9420 * Init service functions
9421 */
9422
Ariel Eliorb56e9672013-01-01 05:22:32 +00009423u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009424{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009425 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9426 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9427 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009428}
9429
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009430static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009431{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009432 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009433
9434 /* Flush all outstanding writes */
9435 mmiowb();
9436
9437 /* Pretend to be function 0 */
9438 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009439 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009440
9441 /* From now we are in the "like-E1" mode */
9442 bnx2x_int_disable(bp);
9443
9444 /* Flush all outstanding writes */
9445 mmiowb();
9446
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009447 /* Restore the original function */
9448 REG_WR(bp, reg, BP_ABS_FUNC(bp));
9449 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009450}
9451
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009452static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009453{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009454 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009455 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009456 else
9457 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009458}
9459
Bill Pemberton0329aba2012-12-03 09:24:24 -05009460static void bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009461{
Yuval Mintz452427b2012-03-26 20:47:07 +00009462 u32 val, base_addr, offset, mask, reset_reg;
9463 bool mac_stopped = false;
9464 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009465
Yuval Mintz452427b2012-03-26 20:47:07 +00009466 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009467
Yuval Mintz452427b2012-03-26 20:47:07 +00009468 if (!CHIP_IS_E3(bp)) {
9469 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9470 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9471 if ((mask & reset_reg) && val) {
9472 u32 wb_data[2];
9473 BNX2X_DEV_INFO("Disable bmac Rx\n");
9474 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9475 : NIG_REG_INGRESS_BMAC0_MEM;
9476 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9477 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009478
Yuval Mintz452427b2012-03-26 20:47:07 +00009479 /*
9480 * use rd/wr since we cannot use dmae. This is safe
9481 * since MCP won't access the bus due to the request
9482 * to unload, and no function on the path can be
9483 * loaded at this time.
9484 */
9485 wb_data[0] = REG_RD(bp, base_addr + offset);
9486 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
9487 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
9488 REG_WR(bp, base_addr + offset, wb_data[0]);
9489 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009490
Yuval Mintz452427b2012-03-26 20:47:07 +00009491 }
9492 BNX2X_DEV_INFO("Disable emac Rx\n");
9493 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009494
Yuval Mintz452427b2012-03-26 20:47:07 +00009495 mac_stopped = true;
9496 } else {
9497 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9498 BNX2X_DEV_INFO("Disable xmac Rx\n");
9499 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9500 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9501 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9502 val & ~(1 << 1));
9503 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9504 val | (1 << 1));
9505 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
9506 mac_stopped = true;
9507 }
9508 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9509 if (mask & reset_reg) {
9510 BNX2X_DEV_INFO("Disable umac Rx\n");
9511 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
9512 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
9513 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009514 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009515 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009516
Yuval Mintz452427b2012-03-26 20:47:07 +00009517 if (mac_stopped)
9518 msleep(20);
9519
9520}
9521
9522#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9523#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9524#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9525#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9526
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009527static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009528{
9529 u16 rcq, bd;
9530 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9531
9532 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9533 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9534
9535 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9536 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9537
9538 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9539 port, bd, rcq);
9540}
9541
Bill Pemberton0329aba2012-12-03 09:24:24 -05009542static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009543{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009544 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9545 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009546 if (!rc) {
9547 BNX2X_ERR("MCP response failure, aborting\n");
9548 return -EBUSY;
9549 }
9550
9551 return 0;
9552}
9553
Barak Witkowskic63da992012-12-05 23:04:03 +00009554static struct bnx2x_prev_path_list *
9555 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9556{
9557 struct bnx2x_prev_path_list *tmp_list;
9558
9559 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9560 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9561 bp->pdev->bus->number == tmp_list->bus &&
9562 BP_PATH(bp) == tmp_list->path)
9563 return tmp_list;
9564
9565 return NULL;
9566}
9567
Bill Pemberton0329aba2012-12-03 09:24:24 -05009568static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009569{
9570 struct bnx2x_prev_path_list *tmp_list;
9571 int rc = false;
9572
9573 if (down_trylock(&bnx2x_prev_sem))
9574 return false;
9575
9576 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9577 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9578 bp->pdev->bus->number == tmp_list->bus &&
9579 BP_PATH(bp) == tmp_list->path) {
9580 rc = true;
9581 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9582 BP_PATH(bp));
9583 break;
9584 }
9585 }
9586
9587 up(&bnx2x_prev_sem);
9588
9589 return rc;
9590}
9591
Barak Witkowskic63da992012-12-05 23:04:03 +00009592static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +00009593{
9594 struct bnx2x_prev_path_list *tmp_list;
9595 int rc;
9596
Devendra Nagaea4b3852012-07-29 03:19:23 +00009597 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009598 if (!tmp_list) {
9599 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9600 return -ENOMEM;
9601 }
9602
9603 tmp_list->bus = bp->pdev->bus->number;
9604 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9605 tmp_list->path = BP_PATH(bp);
Barak Witkowskic63da992012-12-05 23:04:03 +00009606 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +00009607
9608 rc = down_interruptible(&bnx2x_prev_sem);
9609 if (rc) {
9610 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9611 kfree(tmp_list);
9612 } else {
9613 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9614 BP_PATH(bp));
9615 list_add(&tmp_list->list, &bnx2x_prev_list);
9616 up(&bnx2x_prev_sem);
9617 }
9618
9619 return rc;
9620}
9621
Bill Pemberton0329aba2012-12-03 09:24:24 -05009622static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009623{
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009624 int i;
Yuval Mintz452427b2012-03-26 20:47:07 +00009625 u16 status;
9626 struct pci_dev *dev = bp->pdev;
9627
Yuval Mintz8eee6942012-08-09 04:37:25 +00009628
9629 if (CHIP_IS_E1x(bp)) {
9630 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9631 return -EINVAL;
9632 }
9633
9634 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9635 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9636 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9637 bp->common.bc_ver);
9638 return -EINVAL;
9639 }
Yuval Mintz452427b2012-03-26 20:47:07 +00009640
Yuval Mintz452427b2012-03-26 20:47:07 +00009641 /* Wait for Transaction Pending bit clean */
9642 for (i = 0; i < 4; i++) {
9643 if (i)
9644 msleep((1 << (i - 1)) * 100);
9645
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009646 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yuval Mintz452427b2012-03-26 20:47:07 +00009647 if (!(status & PCI_EXP_DEVSTA_TRPND))
9648 goto clear;
9649 }
9650
9651 dev_err(&dev->dev,
9652 "transaction is not cleared; proceeding with reset anyway\n");
9653
9654clear:
Yuval Mintz452427b2012-03-26 20:47:07 +00009655
Yuval Mintz8eee6942012-08-09 04:37:25 +00009656 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009657 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9658
9659 return 0;
9660}
9661
Bill Pemberton0329aba2012-12-03 09:24:24 -05009662static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009663{
9664 int rc;
9665
9666 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9667
9668 /* Test if previous unload process was already finished for this path */
9669 if (bnx2x_prev_is_path_marked(bp))
9670 return bnx2x_prev_mcp_done(bp);
9671
9672 /* If function has FLR capabilities, and existing FW version matches
9673 * the one required, then FLR will be sufficient to clean any residue
9674 * left by previous driver
9675 */
Ariel Eliorad5afc82013-01-01 05:22:26 +00009676 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
Yuval Mintz8eee6942012-08-09 04:37:25 +00009677
9678 if (!rc) {
9679 /* fw version is good */
9680 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
9681 rc = bnx2x_do_flr(bp);
9682 }
9683
9684 if (!rc) {
9685 /* FLR was performed */
9686 BNX2X_DEV_INFO("FLR successful\n");
9687 return 0;
9688 }
9689
9690 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009691
9692 /* Close the MCP request, return failure*/
9693 rc = bnx2x_prev_mcp_done(bp);
9694 if (!rc)
9695 rc = BNX2X_PREV_WAIT_NEEDED;
9696
9697 return rc;
9698}
9699
Bill Pemberton0329aba2012-12-03 09:24:24 -05009700static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009701{
9702 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +00009703 bool prev_undi = false;
Yuval Mintz452427b2012-03-26 20:47:07 +00009704 /* It is possible a previous function received 'common' answer,
9705 * but hasn't loaded yet, therefore creating a scenario of
9706 * multiple functions receiving 'common' on the same path.
9707 */
9708 BNX2X_DEV_INFO("Common unload Flow\n");
9709
9710 if (bnx2x_prev_is_path_marked(bp))
9711 return bnx2x_prev_mcp_done(bp);
9712
9713 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9714
9715 /* Reset should be performed after BRB is emptied */
9716 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9717 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +00009718
9719 /* Close the MAC Rx to prevent BRB from filling up */
9720 bnx2x_prev_unload_close_mac(bp);
9721
9722 /* Check if the UNDI driver was previously loaded
9723 * UNDI driver initializes CID offset for normal bell to 0x7
9724 */
9725 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9726 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9727 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9728 if (tmp_reg == 0x7) {
9729 BNX2X_DEV_INFO("UNDI previously loaded\n");
9730 prev_undi = true;
9731 /* clear the UNDI indication */
9732 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9733 }
9734 }
9735 /* wait until BRB is empty */
9736 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9737 while (timer_count) {
9738 u32 prev_brb = tmp_reg;
9739
9740 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9741 if (!tmp_reg)
9742 break;
9743
9744 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9745
9746 /* reset timer as long as BRB actually gets emptied */
9747 if (prev_brb > tmp_reg)
9748 timer_count = 1000;
9749 else
9750 timer_count--;
9751
9752 /* If UNDI resides in memory, manually increment it */
9753 if (prev_undi)
9754 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9755
9756 udelay(10);
9757 }
9758
9759 if (!timer_count)
9760 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9761
9762 }
9763
9764 /* No packets are in the pipeline, path is ready for reset */
9765 bnx2x_reset_common(bp);
9766
Barak Witkowskic63da992012-12-05 23:04:03 +00009767 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +00009768 if (rc) {
9769 bnx2x_prev_mcp_done(bp);
9770 return rc;
9771 }
9772
9773 return bnx2x_prev_mcp_done(bp);
9774}
9775
Ariel Elior24f06712012-05-06 07:05:57 +00009776/* previous driver DMAE transaction may have occurred when pre-boot stage ended
9777 * and boot began, or when kdump kernel was loaded. Either case would invalidate
9778 * the addresses of the transaction, resulting in was-error bit set in the pci
9779 * causing all hw-to-host pcie transactions to timeout. If this happened we want
9780 * to clear the interrupt which detected this from the pglueb and the was done
9781 * bit
9782 */
Bill Pemberton0329aba2012-12-03 09:24:24 -05009783static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +00009784{
Ariel Elior4a254172012-11-22 07:16:17 +00009785 if (!CHIP_IS_E1x(bp)) {
9786 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
9787 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
9788 BNX2X_ERR("was error bit was found to be set in pglueb upon startup. Clearing");
9789 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
9790 1 << BP_FUNC(bp));
9791 }
Ariel Elior24f06712012-05-06 07:05:57 +00009792 }
9793}
9794
Bill Pemberton0329aba2012-12-03 09:24:24 -05009795static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009796{
9797 int time_counter = 10;
9798 u32 rc, fw, hw_lock_reg, hw_lock_val;
Barak Witkowskic63da992012-12-05 23:04:03 +00009799 struct bnx2x_prev_path_list *prev_list;
Yuval Mintz452427b2012-03-26 20:47:07 +00009800 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9801
Ariel Elior24f06712012-05-06 07:05:57 +00009802 /* clear hw from errors which may have resulted from an interrupted
9803 * dmae transaction.
9804 */
9805 bnx2x_prev_interrupted_dmae(bp);
9806
9807 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +00009808 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9809 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9810 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9811
9812 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9813 if (hw_lock_val) {
9814 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9815 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9816 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9817 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9818 }
9819
9820 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9821 REG_WR(bp, hw_lock_reg, 0xffffffff);
9822 } else
9823 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9824
9825 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9826 BNX2X_DEV_INFO("Release previously held alr\n");
9827 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9828 }
9829
9830
9831 do {
9832 /* Lock MCP using an unload request */
9833 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9834 if (!fw) {
9835 BNX2X_ERR("MCP response failure, aborting\n");
9836 rc = -EBUSY;
9837 break;
9838 }
9839
9840 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9841 rc = bnx2x_prev_unload_common(bp);
9842 break;
9843 }
9844
9845 /* non-common reply from MCP night require looping */
9846 rc = bnx2x_prev_unload_uncommon(bp);
9847 if (rc != BNX2X_PREV_WAIT_NEEDED)
9848 break;
9849
9850 msleep(20);
9851 } while (--time_counter);
9852
9853 if (!time_counter || rc) {
9854 BNX2X_ERR("Failed unloading previous driver, aborting\n");
9855 rc = -EBUSY;
9856 }
9857
Barak Witkowskic63da992012-12-05 23:04:03 +00009858 /* Mark function if its port was used to boot from SAN */
9859 prev_list = bnx2x_prev_path_get_entry(bp);
9860 if (prev_list && (prev_list->undi & (1 << BP_PORT(bp))))
9861 bp->link_params.feature_config_flags |=
9862 FEATURE_CONFIG_BOOT_FROM_SAN;
9863
Yuval Mintz452427b2012-03-26 20:47:07 +00009864 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
9865
9866 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009867}
9868
Bill Pemberton0329aba2012-12-03 09:24:24 -05009869static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009870{
Barak Witkowski1d187b32011-12-05 22:41:50 +00009871 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009872 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009873
9874 /* Get the chip revision id and number. */
9875 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9876 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9877 id = ((val & 0xffff) << 16);
9878 val = REG_RD(bp, MISC_REG_CHIP_REV);
9879 id |= ((val & 0xf) << 12);
9880 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9881 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009882 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009883 id |= (val & 0xf);
9884 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009885
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00009886 /* force 57811 according to MISC register */
9887 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
9888 if (CHIP_IS_57810(bp))
9889 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
9890 (bp->common.chip_id & 0x0000FFFF);
9891 else if (CHIP_IS_57810_MF(bp))
9892 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
9893 (bp->common.chip_id & 0x0000FFFF);
9894 bp->common.chip_id |= 0x1;
9895 }
9896
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009897 /* Set doorbell size */
9898 bp->db_size = (1 << BNX2X_DB_SHIFT);
9899
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009900 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009901 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
9902 if ((val & 1) == 0)
9903 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
9904 else
9905 val = (val >> 1) & 1;
9906 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
9907 "2_PORT_MODE");
9908 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
9909 CHIP_2_PORT_MODE;
9910
9911 if (CHIP_MODE_IS_4_PORT(bp))
9912 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
9913 else
9914 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
9915 } else {
9916 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
9917 bp->pfid = bp->pf_num; /* 0..7 */
9918 }
9919
Merav Sicron51c1a582012-03-18 10:33:38 +00009920 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
9921
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009922 bp->link_params.chip_id = bp->common.chip_id;
9923 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009924
Eilon Greenstein1c063282009-02-12 08:36:43 +00009925 val = (REG_RD(bp, 0x2874) & 0x55);
9926 if ((bp->common.chip_id & 0x1) ||
9927 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9928 bp->flags |= ONE_PORT_FLAG;
9929 BNX2X_DEV_INFO("single port device\n");
9930 }
9931
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009932 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009933 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009934 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9935 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9936 bp->common.flash_size, bp->common.flash_size);
9937
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009938 bnx2x_init_shmem(bp);
9939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009940
9941
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009942 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
9943 MISC_REG_GENERIC_CR_1 :
9944 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009945
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009946 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009947 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +00009948 if (SHMEM2_RD(bp, size) >
9949 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
9950 bp->link_params.lfa_base =
9951 REG_RD(bp, bp->common.shmem2_base +
9952 (u32)offsetof(struct shmem2_region,
9953 lfa_host_addr[BP_PORT(bp)]));
9954 else
9955 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009956 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9957 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009958
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009959 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009960 BNX2X_DEV_INFO("MCP not active\n");
9961 bp->flags |= NO_MCP_FLAG;
9962 return;
9963 }
9964
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009965 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009966 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009967
9968 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9969 SHARED_HW_CFG_LED_MODE_MASK) >>
9970 SHARED_HW_CFG_LED_MODE_SHIFT);
9971
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009972 bp->link_params.feature_config_flags = 0;
9973 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9974 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9975 bp->link_params.feature_config_flags |=
9976 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9977 else
9978 bp->link_params.feature_config_flags &=
9979 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9980
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009981 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9982 bp->common.bc_ver = val;
9983 BNX2X_DEV_INFO("bc_ver %X\n", val);
9984 if (val < BNX2X_BC_VER) {
9985 /* for now only warn
9986 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +00009987 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
9988 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009989 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009990 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009991 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009992 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
9993
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009994 bp->link_params.feature_config_flags |=
9995 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
9996 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +00009997 bp->link_params.feature_config_flags |=
9998 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
9999 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010000 bp->link_params.feature_config_flags |=
10001 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10002 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010003
10004 bp->link_params.feature_config_flags |=
10005 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10006 FEATURE_CONFIG_MT_SUPPORT : 0;
10007
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010008 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10009 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010010
Barak Witkowski2e499d32012-06-26 01:31:19 +000010011 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10012 BC_SUPPORTS_FCOE_FEATURES : 0;
10013
Barak Witkowski98768792012-06-19 07:48:31 +000010014 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10015 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowski1d187b32011-12-05 22:41:50 +000010016 boot_mode = SHMEM_RD(bp,
10017 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10018 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10019 switch (boot_mode) {
10020 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10021 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10022 break;
10023 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10024 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10025 break;
10026 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10027 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10028 break;
10029 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10030 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10031 break;
10032 }
10033
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010034 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
10035 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10036
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010037 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010038 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010039
10040 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10041 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10042 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10043 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10044
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010045 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10046 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010047}
10048
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010049#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10050#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10051
Bill Pemberton0329aba2012-12-03 09:24:24 -050010052static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010053{
10054 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010055 int igu_sb_id;
10056 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010057 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010058
10059 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010060 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010061 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010062 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010063 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10064 FP_SB_MAX_E1x;
10065
10066 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10067 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10068
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010069 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010070 }
10071
10072 /* IGU in normal mode - read CAM */
10073 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10074 igu_sb_id++) {
10075 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10076 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10077 continue;
10078 fid = IGU_FID(val);
10079 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10080 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10081 continue;
10082 if (IGU_VEC(val) == 0)
10083 /* default status block */
10084 bp->igu_dsb_id = igu_sb_id;
10085 else {
10086 if (bp->igu_base_sb == 0xff)
10087 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010088 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010089 }
10090 }
10091 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010092
Ariel Elior6383c0b2011-07-14 08:31:57 +000010093#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010094 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10095 * optional that number of CAM entries will not be equal to the value
10096 * advertised in PCI.
10097 * Driver should use the minimal value of both as the actual status
10098 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010099 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010100 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010101#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010102
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010103 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010104 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010105 return -EINVAL;
10106 }
10107
10108 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010109}
10110
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010111static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010112{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010113 int cfg_size = 0, idx, port = BP_PORT(bp);
10114
10115 /* Aggregation of supported attributes of all external phys */
10116 bp->port.supported[0] = 0;
10117 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010118 switch (bp->link_params.num_phys) {
10119 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010120 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10121 cfg_size = 1;
10122 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010123 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010124 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10125 cfg_size = 1;
10126 break;
10127 case 3:
10128 if (bp->link_params.multi_phy_config &
10129 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10130 bp->port.supported[1] =
10131 bp->link_params.phy[EXT_PHY1].supported;
10132 bp->port.supported[0] =
10133 bp->link_params.phy[EXT_PHY2].supported;
10134 } else {
10135 bp->port.supported[0] =
10136 bp->link_params.phy[EXT_PHY1].supported;
10137 bp->port.supported[1] =
10138 bp->link_params.phy[EXT_PHY2].supported;
10139 }
10140 cfg_size = 2;
10141 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010142 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010143
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010144 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010145 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010146 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010147 dev_info.port_hw_config[port].external_phy_config),
10148 SHMEM_RD(bp,
10149 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010150 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010151 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010152
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010153 if (CHIP_IS_E3(bp))
10154 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10155 else {
10156 switch (switch_cfg) {
10157 case SWITCH_CFG_1G:
10158 bp->port.phy_addr = REG_RD(
10159 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10160 break;
10161 case SWITCH_CFG_10G:
10162 bp->port.phy_addr = REG_RD(
10163 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10164 break;
10165 default:
10166 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10167 bp->port.link_config[0]);
10168 return;
10169 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010170 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010171 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010172 /* mask what we support according to speed_cap_mask per configuration */
10173 for (idx = 0; idx < cfg_size; idx++) {
10174 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010175 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010176 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010177
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010178 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010179 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010180 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010181
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010182 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010183 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010184 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010185
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010186 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010187 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010188 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010189
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010190 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010191 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010192 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010193 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010194
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010195 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010196 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010197 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010198
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010199 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010200 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010201 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010202
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010203 }
10204
10205 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10206 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010207}
10208
Bill Pemberton0329aba2012-12-03 09:24:24 -050010209static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010210{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010211 u32 link_config, idx, cfg_size = 0;
10212 bp->port.advertising[0] = 0;
10213 bp->port.advertising[1] = 0;
10214 switch (bp->link_params.num_phys) {
10215 case 1:
10216 case 2:
10217 cfg_size = 1;
10218 break;
10219 case 3:
10220 cfg_size = 2;
10221 break;
10222 }
10223 for (idx = 0; idx < cfg_size; idx++) {
10224 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10225 link_config = bp->port.link_config[idx];
10226 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010227 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010228 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10229 bp->link_params.req_line_speed[idx] =
10230 SPEED_AUTO_NEG;
10231 bp->port.advertising[idx] |=
10232 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010233 if (bp->link_params.phy[EXT_PHY1].type ==
10234 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10235 bp->port.advertising[idx] |=
10236 (SUPPORTED_100baseT_Half |
10237 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010238 } else {
10239 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010240 bp->link_params.req_line_speed[idx] =
10241 SPEED_10000;
10242 bp->port.advertising[idx] |=
10243 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010244 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010245 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010246 }
10247 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010248
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010249 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010250 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10251 bp->link_params.req_line_speed[idx] =
10252 SPEED_10;
10253 bp->port.advertising[idx] |=
10254 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010255 ADVERTISED_TP);
10256 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010257 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010258 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010259 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010260 return;
10261 }
10262 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010263
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010264 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010265 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10266 bp->link_params.req_line_speed[idx] =
10267 SPEED_10;
10268 bp->link_params.req_duplex[idx] =
10269 DUPLEX_HALF;
10270 bp->port.advertising[idx] |=
10271 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010272 ADVERTISED_TP);
10273 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010274 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010275 link_config,
10276 bp->link_params.speed_cap_mask[idx]);
10277 return;
10278 }
10279 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010280
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010281 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10282 if (bp->port.supported[idx] &
10283 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010284 bp->link_params.req_line_speed[idx] =
10285 SPEED_100;
10286 bp->port.advertising[idx] |=
10287 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010288 ADVERTISED_TP);
10289 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010290 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010291 link_config,
10292 bp->link_params.speed_cap_mask[idx]);
10293 return;
10294 }
10295 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010296
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010297 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10298 if (bp->port.supported[idx] &
10299 SUPPORTED_100baseT_Half) {
10300 bp->link_params.req_line_speed[idx] =
10301 SPEED_100;
10302 bp->link_params.req_duplex[idx] =
10303 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010304 bp->port.advertising[idx] |=
10305 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010306 ADVERTISED_TP);
10307 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010308 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010309 link_config,
10310 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010311 return;
10312 }
10313 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010314
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010315 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010316 if (bp->port.supported[idx] &
10317 SUPPORTED_1000baseT_Full) {
10318 bp->link_params.req_line_speed[idx] =
10319 SPEED_1000;
10320 bp->port.advertising[idx] |=
10321 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010322 ADVERTISED_TP);
10323 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010324 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010325 link_config,
10326 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010327 return;
10328 }
10329 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010330
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010331 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010332 if (bp->port.supported[idx] &
10333 SUPPORTED_2500baseX_Full) {
10334 bp->link_params.req_line_speed[idx] =
10335 SPEED_2500;
10336 bp->port.advertising[idx] |=
10337 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010338 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010339 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010340 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010341 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010342 bp->link_params.speed_cap_mask[idx]);
10343 return;
10344 }
10345 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010346
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010347 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010348 if (bp->port.supported[idx] &
10349 SUPPORTED_10000baseT_Full) {
10350 bp->link_params.req_line_speed[idx] =
10351 SPEED_10000;
10352 bp->port.advertising[idx] |=
10353 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010354 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010355 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010356 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010357 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010358 bp->link_params.speed_cap_mask[idx]);
10359 return;
10360 }
10361 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010362 case PORT_FEATURE_LINK_SPEED_20G:
10363 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010364
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010365 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010366 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010367 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010368 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010369 bp->link_params.req_line_speed[idx] =
10370 SPEED_AUTO_NEG;
10371 bp->port.advertising[idx] =
10372 bp->port.supported[idx];
10373 break;
10374 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010375
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010376 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010377 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010378 if (bp->link_params.req_flow_ctrl[idx] ==
10379 BNX2X_FLOW_CTRL_AUTO) {
10380 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10381 bp->link_params.req_flow_ctrl[idx] =
10382 BNX2X_FLOW_CTRL_NONE;
10383 else
10384 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010385 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010386
Merav Sicron51c1a582012-03-18 10:33:38 +000010387 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010388 bp->link_params.req_line_speed[idx],
10389 bp->link_params.req_duplex[idx],
10390 bp->link_params.req_flow_ctrl[idx],
10391 bp->port.advertising[idx]);
10392 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010393}
10394
Bill Pemberton0329aba2012-12-03 09:24:24 -050010395static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010396{
10397 mac_hi = cpu_to_be16(mac_hi);
10398 mac_lo = cpu_to_be32(mac_lo);
10399 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
10400 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
10401}
10402
Bill Pemberton0329aba2012-12-03 09:24:24 -050010403static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010404{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010405 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010406 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010407 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010408
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010409 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010410 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010411
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010412 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010413 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010414
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010415 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010416 SHMEM_RD(bp,
10417 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010418 bp->link_params.speed_cap_mask[1] =
10419 SHMEM_RD(bp,
10420 dev_info.port_hw_config[port].speed_capability_mask2);
10421 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010422 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10423
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010424 bp->port.link_config[1] =
10425 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010426
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010427 bp->link_params.multi_phy_config =
10428 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010429 /* If the device is capable of WoL, set the default state according
10430 * to the HW
10431 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010432 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010433 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10434 (config & PORT_FEATURE_WOL_ENABLED));
10435
Merav Sicron51c1a582012-03-18 10:33:38 +000010436 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010437 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010438 bp->link_params.speed_cap_mask[0],
10439 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010440
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010441 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010442 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010443 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010444 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010445
10446 bnx2x_link_settings_requested(bp);
10447
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010448 /*
10449 * If connected directly, work with the internal PHY, otherwise, work
10450 * with the external PHY
10451 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010452 ext_phy_config =
10453 SHMEM_RD(bp,
10454 dev_info.port_hw_config[port].external_phy_config);
10455 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010456 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010457 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010458
10459 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10460 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10461 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010462 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010463
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010464 /* Configure link feature according to nvram value */
10465 eee_mode = (((SHMEM_RD(bp, dev_info.
10466 port_feature_config[port].eee_power_mode)) &
10467 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10468 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10469 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10470 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10471 EEE_MODE_ENABLE_LPI |
10472 EEE_MODE_OUTPUT_TIME;
10473 } else {
10474 bp->link_params.eee_mode = 0;
10475 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010476}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010477
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010478void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010479{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010480 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010481 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010482 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010483 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010484
Merav Sicron55c11942012-11-07 00:45:48 +000010485 if (!CNIC_SUPPORT(bp)) {
10486 bp->flags |= no_flags;
10487 return;
10488 }
10489
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010490 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010491 bp->cnic_eth_dev.max_iscsi_conn =
10492 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10493 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10494
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010495 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10496 bp->cnic_eth_dev.max_iscsi_conn);
10497
10498 /*
10499 * If maximum allowed number of connections is zero -
10500 * disable the feature.
10501 */
10502 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010503 bp->flags |= no_flags;
Merav Sicron55c11942012-11-07 00:45:48 +000010504
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010505}
10506
Bill Pemberton0329aba2012-12-03 09:24:24 -050010507static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010508{
10509 /* Port info */
10510 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10511 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10512 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10513 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10514
10515 /* Node info */
10516 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10517 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10518 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10519 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10520}
Bill Pemberton0329aba2012-12-03 09:24:24 -050010521static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010522{
10523 int port = BP_PORT(bp);
10524 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010525 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10526 drv_lic_key[port].max_fcoe_conn);
10527
Merav Sicron55c11942012-11-07 00:45:48 +000010528 if (!CNIC_SUPPORT(bp)) {
10529 bp->flags |= NO_FCOE_FLAG;
10530 return;
10531 }
10532
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010533 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010534 bp->cnic_eth_dev.max_fcoe_conn =
10535 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10536 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10537
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010538 /* Read the WWN: */
10539 if (!IS_MF(bp)) {
10540 /* Port info */
10541 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10542 SHMEM_RD(bp,
10543 dev_info.port_hw_config[port].
10544 fcoe_wwn_port_name_upper);
10545 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10546 SHMEM_RD(bp,
10547 dev_info.port_hw_config[port].
10548 fcoe_wwn_port_name_lower);
10549
10550 /* Node info */
10551 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10552 SHMEM_RD(bp,
10553 dev_info.port_hw_config[port].
10554 fcoe_wwn_node_name_upper);
10555 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10556 SHMEM_RD(bp,
10557 dev_info.port_hw_config[port].
10558 fcoe_wwn_node_name_lower);
10559 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010560 /*
10561 * Read the WWN info only if the FCoE feature is enabled for
10562 * this function.
10563 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000010564 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010565 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010566
Yuval Mintz382e5132012-12-02 04:05:51 +000010567 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010568 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000010569 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010570
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010571 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010572
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010573 /*
10574 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010575 * disable the feature.
10576 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010577 if (!bp->cnic_eth_dev.max_fcoe_conn)
10578 bp->flags |= NO_FCOE_FLAG;
10579}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010580
Bill Pemberton0329aba2012-12-03 09:24:24 -050010581static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010582{
10583 /*
10584 * iSCSI may be dynamically disabled but reading
10585 * info here we will decrease memory usage by driver
10586 * if the feature is disabled for good
10587 */
10588 bnx2x_get_iscsi_info(bp);
10589 bnx2x_get_fcoe_info(bp);
10590}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010591
Bill Pemberton0329aba2012-12-03 09:24:24 -050010592static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000010593{
10594 u32 val, val2;
10595 int func = BP_ABS_FUNC(bp);
10596 int port = BP_PORT(bp);
10597 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10598 u8 *fip_mac = bp->fip_mac;
10599
10600 if (IS_MF(bp)) {
10601 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
10602 * FCoE MAC then the appropriate feature should be disabled.
10603 * In non SD mode features configuration comes from struct
10604 * func_ext_config.
10605 */
10606 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
10607 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10608 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10609 val2 = MF_CFG_RD(bp, func_ext_config[func].
10610 iscsi_mac_addr_upper);
10611 val = MF_CFG_RD(bp, func_ext_config[func].
10612 iscsi_mac_addr_lower);
10613 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10614 BNX2X_DEV_INFO
10615 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10616 } else {
10617 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10618 }
10619
10620 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10621 val2 = MF_CFG_RD(bp, func_ext_config[func].
10622 fcoe_mac_addr_upper);
10623 val = MF_CFG_RD(bp, func_ext_config[func].
10624 fcoe_mac_addr_lower);
10625 bnx2x_set_mac_buf(fip_mac, val, val2);
10626 BNX2X_DEV_INFO
10627 ("Read FCoE L2 MAC: %pM\n", fip_mac);
10628 } else {
10629 bp->flags |= NO_FCOE_FLAG;
10630 }
10631
10632 bp->mf_ext_config = cfg;
10633
10634 } else { /* SD MODE */
10635 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10636 /* use primary mac as iscsi mac */
10637 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
10638
10639 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10640 BNX2X_DEV_INFO
10641 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10642 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
10643 /* use primary mac as fip mac */
10644 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
10645 BNX2X_DEV_INFO("SD FCoE MODE\n");
10646 BNX2X_DEV_INFO
10647 ("Read FIP MAC: %pM\n", fip_mac);
10648 }
10649 }
10650
10651 if (IS_MF_STORAGE_SD(bp))
10652 /* Zero primary MAC configuration */
10653 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10654
10655 if (IS_MF_FCOE_AFEX(bp))
10656 /* use FIP MAC as primary MAC */
10657 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
10658
10659 } else {
10660 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10661 iscsi_mac_upper);
10662 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10663 iscsi_mac_lower);
10664 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10665
10666 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10667 fcoe_fip_mac_upper);
10668 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10669 fcoe_fip_mac_lower);
10670 bnx2x_set_mac_buf(fip_mac, val, val2);
10671 }
10672
10673 /* Disable iSCSI OOO if MAC configuration is invalid. */
10674 if (!is_valid_ether_addr(iscsi_mac)) {
10675 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10676 memset(iscsi_mac, 0, ETH_ALEN);
10677 }
10678
10679 /* Disable FCoE if MAC configuration is invalid. */
10680 if (!is_valid_ether_addr(fip_mac)) {
10681 bp->flags |= NO_FCOE_FLAG;
10682 memset(bp->fip_mac, 0, ETH_ALEN);
10683 }
10684}
10685
Bill Pemberton0329aba2012-12-03 09:24:24 -050010686static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010687{
10688 u32 val, val2;
10689 int func = BP_ABS_FUNC(bp);
10690 int port = BP_PORT(bp);
10691
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010692 /* Zero primary MAC configuration */
10693 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10694
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010695 if (BP_NOMCP(bp)) {
10696 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010697 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010698 } else if (IS_MF(bp)) {
10699 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10700 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10701 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10702 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10703 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10704
Merav Sicron55c11942012-11-07 00:45:48 +000010705 if (CNIC_SUPPORT(bp))
10706 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010707 } else {
10708 /* in SF read MACs from port configuration */
10709 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10710 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10711 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10712
Merav Sicron55c11942012-11-07 00:45:48 +000010713 if (CNIC_SUPPORT(bp))
10714 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010715 }
10716
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010717 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
10718 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010719
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010720 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010721 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010722 "bad Ethernet MAC address configuration: %pM\n"
10723 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010724 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000010725}
Merav Sicron51c1a582012-03-18 10:33:38 +000010726
Bill Pemberton0329aba2012-12-03 09:24:24 -050010727static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000010728{
10729 int tmp;
10730 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000010731
Yuval Mintz79642112012-12-02 04:05:50 +000010732 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
10733 /* Take function: tmp = func */
10734 tmp = BP_ABS_FUNC(bp);
10735 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
10736 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
10737 } else {
10738 /* Take port: tmp = port */
10739 tmp = BP_PORT(bp);
10740 cfg = SHMEM_RD(bp,
10741 dev_info.port_hw_config[tmp].generic_features);
10742 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
10743 }
10744 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010745}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010746
Bill Pemberton0329aba2012-12-03 09:24:24 -050010747static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010748{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010749 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010750 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010751 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010752 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010753
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010754 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010755
Ariel Elior6383c0b2011-07-14 08:31:57 +000010756 /*
10757 * initialize IGU parameters
10758 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010759 if (CHIP_IS_E1x(bp)) {
10760 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010761
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010762 bp->igu_dsb_id = DEF_SB_IGU_ID;
10763 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010764 } else {
10765 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010766
10767 /* do not allow device reset during IGU info preocessing */
10768 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10769
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010770 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010771
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010772 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010773 int tout = 5000;
10774
10775 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10776
10777 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10778 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10779 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10780
10781 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10782 tout--;
10783 usleep_range(1000, 1000);
10784 }
10785
10786 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10787 dev_err(&bp->pdev->dev,
10788 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010789 bnx2x_release_hw_lock(bp,
10790 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010791 return -EPERM;
10792 }
10793 }
10794
10795 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10796 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010797 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10798 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010799 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010800
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010801 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040010802 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010803 if (rc)
10804 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010805 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010806
10807 /*
10808 * set base FW non-default (fast path) status block id, this value is
10809 * used to initialize the fw_sb_id saved on the fp/queue structure to
10810 * determine the id used by the FW.
10811 */
10812 if (CHIP_IS_E1x(bp))
10813 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10814 else /*
10815 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10816 * the same queue are indicated on the same IGU SB). So we prefer
10817 * FW and IGU SBs to be the same value.
10818 */
10819 bp->base_fw_ndsb = bp->igu_base_sb;
10820
10821 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
10822 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
10823 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010824
10825 /*
10826 * Initialize MF configuration
10827 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010828
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010829 bp->mf_ov = 0;
10830 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010831 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010832
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010833 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010834 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10835 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10836 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
10837
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010838 if (SHMEM2_HAS(bp, mf_cfg_addr))
10839 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
10840 else
10841 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010842 offsetof(struct shmem_region, func_mb) +
10843 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010844 /*
10845 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010846 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010847 * 2. MAC address must be legal (check only upper bytes)
10848 * for Switch-Independent mode;
10849 * OVLAN must be legal for Switch-Dependent mode
10850 * 3. SF_MODE configures specific MF mode
10851 */
10852 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10853 /* get mf configuration */
10854 val = SHMEM_RD(bp,
10855 dev_info.shared_feature_config.config);
10856 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010857
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010858 switch (val) {
10859 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
10860 val = MF_CFG_RD(bp, func_mf_config[func].
10861 mac_upper);
10862 /* check for legal mac (upper bytes)*/
10863 if (val != 0xffff) {
10864 bp->mf_mode = MULTI_FUNCTION_SI;
10865 bp->mf_config[vn] = MF_CFG_RD(bp,
10866 func_mf_config[func].config);
10867 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000010868 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010869 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010870 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
10871 if ((!CHIP_IS_E1x(bp)) &&
10872 (MF_CFG_RD(bp, func_mf_config[func].
10873 mac_upper) != 0xffff) &&
10874 (SHMEM2_HAS(bp,
10875 afex_driver_support))) {
10876 bp->mf_mode = MULTI_FUNCTION_AFEX;
10877 bp->mf_config[vn] = MF_CFG_RD(bp,
10878 func_mf_config[func].config);
10879 } else {
10880 BNX2X_DEV_INFO("can not configure afex mode\n");
10881 }
10882 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010883 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
10884 /* get OV configuration */
10885 val = MF_CFG_RD(bp,
10886 func_mf_config[FUNC_0].e1hov_tag);
10887 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
10888
10889 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
10890 bp->mf_mode = MULTI_FUNCTION_SD;
10891 bp->mf_config[vn] = MF_CFG_RD(bp,
10892 func_mf_config[func].config);
10893 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010894 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010895 break;
10896 default:
10897 /* Unknown configuration: reset mf_config */
10898 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000010899 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010900 }
10901 }
10902
Eilon Greenstein2691d512009-08-12 08:22:08 +000010903 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010904 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000010905
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010906 switch (bp->mf_mode) {
10907 case MULTI_FUNCTION_SD:
10908 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
10909 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010910 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010911 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010912 bp->path_has_ovlan = true;
10913
Merav Sicron51c1a582012-03-18 10:33:38 +000010914 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
10915 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000010916 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010917 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010918 "No valid MF OV for func %d, aborting\n",
10919 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010920 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010921 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010922 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010923 case MULTI_FUNCTION_AFEX:
10924 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
10925 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010926 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000010927 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
10928 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010929 break;
10930 default:
10931 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010932 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010933 "VN %d is in a single function mode, aborting\n",
10934 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010935 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010936 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010937 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010938 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010940 /* check if other port on the path needs ovlan:
10941 * Since MF configuration is shared between ports
10942 * Possible mixed modes are only
10943 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
10944 */
10945 if (CHIP_MODE_IS_4_PORT(bp) &&
10946 !bp->path_has_ovlan &&
10947 !IS_MF(bp) &&
10948 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10949 u8 other_port = !BP_PORT(bp);
10950 u8 other_func = BP_PATH(bp) + 2*other_port;
10951 val = MF_CFG_RD(bp,
10952 func_mf_config[other_func].e1hov_tag);
10953 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
10954 bp->path_has_ovlan = true;
10955 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010956 }
10957
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010958 /* adjust igu_sb_cnt to MF for E1x */
10959 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010960 bp->igu_sb_cnt /= E1HVN_MAX;
10961
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010962 /* port info */
10963 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010964
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010965 /* Get MAC addresses */
10966 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010967
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010968 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010969
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010970 return rc;
10971}
10972
Bill Pemberton0329aba2012-12-03 09:24:24 -050010973static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010974{
10975 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010976 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010977 char str_id_reg[VENDOR_ID_LEN+1];
10978 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010979 char *vpd_data;
10980 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010981 u8 len;
10982
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010983 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010984 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
10985
10986 if (cnt < BNX2X_VPD_LEN)
10987 goto out_not_found;
10988
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010989 /* VPD RO tag should be first tag after identifier string, hence
10990 * we should be able to find it in first BNX2X_VPD_LEN chars
10991 */
10992 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010993 PCI_VPD_LRDT_RO_DATA);
10994 if (i < 0)
10995 goto out_not_found;
10996
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010997 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010998 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010999
11000 i += PCI_VPD_LRDT_TAG_SIZE;
11001
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011002 if (block_end > BNX2X_VPD_LEN) {
11003 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11004 if (vpd_extended_data == NULL)
11005 goto out_not_found;
11006
11007 /* read rest of vpd image into vpd_extended_data */
11008 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11009 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11010 block_end - BNX2X_VPD_LEN,
11011 vpd_extended_data + BNX2X_VPD_LEN);
11012 if (cnt < (block_end - BNX2X_VPD_LEN))
11013 goto out_not_found;
11014 vpd_data = vpd_extended_data;
11015 } else
11016 vpd_data = vpd_start;
11017
11018 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011019
11020 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11021 PCI_VPD_RO_KEYWORD_MFR_ID);
11022 if (rodi < 0)
11023 goto out_not_found;
11024
11025 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11026
11027 if (len != VENDOR_ID_LEN)
11028 goto out_not_found;
11029
11030 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11031
11032 /* vendor specific info */
11033 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11034 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11035 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11036 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11037
11038 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11039 PCI_VPD_RO_KEYWORD_VENDOR0);
11040 if (rodi >= 0) {
11041 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11042
11043 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11044
11045 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11046 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11047 bp->fw_ver[len] = ' ';
11048 }
11049 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011050 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011051 return;
11052 }
11053out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011054 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011055 return;
11056}
11057
Bill Pemberton0329aba2012-12-03 09:24:24 -050011058static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011059{
11060 u32 flags = 0;
11061
11062 if (CHIP_REV_IS_FPGA(bp))
11063 SET_FLAGS(flags, MODE_FPGA);
11064 else if (CHIP_REV_IS_EMUL(bp))
11065 SET_FLAGS(flags, MODE_EMUL);
11066 else
11067 SET_FLAGS(flags, MODE_ASIC);
11068
11069 if (CHIP_MODE_IS_4_PORT(bp))
11070 SET_FLAGS(flags, MODE_PORT4);
11071 else
11072 SET_FLAGS(flags, MODE_PORT2);
11073
11074 if (CHIP_IS_E2(bp))
11075 SET_FLAGS(flags, MODE_E2);
11076 else if (CHIP_IS_E3(bp)) {
11077 SET_FLAGS(flags, MODE_E3);
11078 if (CHIP_REV(bp) == CHIP_REV_Ax)
11079 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011080 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11081 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011082 }
11083
11084 if (IS_MF(bp)) {
11085 SET_FLAGS(flags, MODE_MF);
11086 switch (bp->mf_mode) {
11087 case MULTI_FUNCTION_SD:
11088 SET_FLAGS(flags, MODE_MF_SD);
11089 break;
11090 case MULTI_FUNCTION_SI:
11091 SET_FLAGS(flags, MODE_MF_SI);
11092 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011093 case MULTI_FUNCTION_AFEX:
11094 SET_FLAGS(flags, MODE_MF_AFEX);
11095 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011096 }
11097 } else
11098 SET_FLAGS(flags, MODE_SF);
11099
11100#if defined(__LITTLE_ENDIAN)
11101 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11102#else /*(__BIG_ENDIAN)*/
11103 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11104#endif
11105 INIT_MODE_FLAGS(bp) = flags;
11106}
11107
Bill Pemberton0329aba2012-12-03 09:24:24 -050011108static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011109{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011110 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011111 int rc;
11112
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011113 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011114 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011115 spin_lock_init(&bp->stats_lock);
Merav Sicron55c11942012-11-07 00:45:48 +000011116
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011117
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011118 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011119 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011120 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011121 if (IS_PF(bp)) {
11122 rc = bnx2x_get_hwinfo(bp);
11123 if (rc)
11124 return rc;
11125 } else {
11126 random_ether_addr(bp->dev->dev_addr);
11127 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011129 bnx2x_set_modes_bitmap(bp);
11130
11131 rc = bnx2x_alloc_mem_bp(bp);
11132 if (rc)
11133 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011134
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011135 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011136
11137 func = BP_FUNC(bp);
11138
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011139 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011140 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011141 /* init fw_seq */
11142 bp->fw_seq =
11143 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11144 DRV_MSG_SEQ_NUMBER_MASK;
11145 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11146
11147 bnx2x_prev_unload(bp);
11148 }
11149
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011150
11151 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011152 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011153
11154 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011155 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011156
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011157 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011158 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011159
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011160 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011161 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011162 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011163 bp->dev->features &= ~NETIF_F_LRO;
11164 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011165 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011166 bp->dev->features |= NETIF_F_LRO;
11167 }
11168
Eilon Greensteina18f5122009-08-12 08:23:26 +000011169 if (CHIP_IS_E1(bp))
11170 bp->dropless_fc = 0;
11171 else
Yuval Mintz79642112012-12-02 04:05:50 +000011172 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011173
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011174 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011175
Barak Witkowskia3348722012-04-23 03:04:46 +000011176 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011177 if (IS_VF(bp))
11178 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011179
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011180 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011181 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11182 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011183
Michal Schmidtfc543632012-02-14 09:05:46 +000011184 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011185
11186 init_timer(&bp->timer);
11187 bp->timer.expires = jiffies + bp->current_interval;
11188 bp->timer.data = (unsigned long) bp;
11189 bp->timer.function = bnx2x_timer;
11190
Barak Witkowski0370cf92012-12-02 04:05:55 +000011191 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11192 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11193 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11194 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11195 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11196 bnx2x_dcbx_init_params(bp);
11197 } else {
11198 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11199 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011200
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011201 if (CHIP_IS_E1x(bp))
11202 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11203 else
11204 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011205
Ariel Elior6383c0b2011-07-14 08:31:57 +000011206 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011207 if (IS_VF(bp))
11208 bp->max_cos = 1;
11209 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011210 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011211 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011212 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011213 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011214 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011215 else
11216 BNX2X_ERR("unknown chip %x revision %x\n",
11217 CHIP_NUM(bp), CHIP_REV(bp));
11218 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011219
Merav Sicron55c11942012-11-07 00:45:48 +000011220 /* We need at least one default status block for slow-path events,
11221 * second status block for the L2 queue, and a third status block for
11222 * CNIC if supproted.
11223 */
11224 if (CNIC_SUPPORT(bp))
11225 bp->min_msix_vec_cnt = 3;
11226 else
11227 bp->min_msix_vec_cnt = 2;
11228 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11229
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011230 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011231}
11232
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011233
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011234/****************************************************************************
11235* General service functions
11236****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011237
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011238/*
11239 * net_device service functions
11240 */
11241
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011242/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011243static int bnx2x_open(struct net_device *dev)
11244{
11245 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011246 bool global = false;
11247 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000011248 bool other_load_status, load_status;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011249
Mintz Yuval1355b702012-02-15 02:10:22 +000011250 bp->stats_init = true;
11251
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011252 netif_carrier_off(dev);
11253
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011254 bnx2x_set_power_state(bp, PCI_D0);
11255
Ariel Eliorad5afc82013-01-01 05:22:26 +000011256 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011257 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11258 * want the first function loaded on the current engine to
11259 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011260 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011261 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011262 if (IS_PF(bp)) {
11263 other_load_status = bnx2x_get_load_status(bp, other_engine);
11264 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11265 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11266 bnx2x_chk_parity_attn(bp, &global, true)) {
11267 do {
11268 /* If there are attentions and they are in a
11269 * global blocks, set the GLOBAL_RESET bit
11270 * regardless whether it will be this function
11271 * that will complete the recovery or not.
11272 */
11273 if (global)
11274 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011275
Ariel Eliorad5afc82013-01-01 05:22:26 +000011276 /* Only the first function on the current
11277 * engine should try to recover in open. In case
11278 * of attentions in global blocks only the first
11279 * in the chip should try to recover.
11280 */
11281 if ((!load_status &&
11282 (!global || !other_load_status)) &&
11283 bnx2x_trylock_leader_lock(bp) &&
11284 !bnx2x_leader_reset(bp)) {
11285 netdev_info(bp->dev,
11286 "Recovered in open\n");
11287 break;
11288 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011289
Ariel Eliorad5afc82013-01-01 05:22:26 +000011290 /* recovery has failed... */
11291 bnx2x_set_power_state(bp, PCI_D3hot);
11292 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011293
Ariel Eliorad5afc82013-01-01 05:22:26 +000011294 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11295 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011296
Ariel Eliorad5afc82013-01-01 05:22:26 +000011297 return -EAGAIN;
11298 } while (0);
11299 }
11300 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011301
11302 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011303 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011304}
11305
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011306/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011307static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011308{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011309 struct bnx2x *bp = netdev_priv(dev);
11310
11311 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011312 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011313
11314 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011315 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011316
11317 return 0;
11318}
11319
Eric Dumazet1191cb82012-04-27 21:39:21 +000011320static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11321 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011322{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011323 int mc_count = netdev_mc_count(bp->dev);
11324 struct bnx2x_mcast_list_elem *mc_mac =
11325 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011326 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011327
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011328 if (!mc_mac)
11329 return -ENOMEM;
11330
11331 INIT_LIST_HEAD(&p->mcast_list);
11332
11333 netdev_for_each_mc_addr(ha, bp->dev) {
11334 mc_mac->mac = bnx2x_mc_addr(ha);
11335 list_add_tail(&mc_mac->link, &p->mcast_list);
11336 mc_mac++;
11337 }
11338
11339 p->mcast_list_len = mc_count;
11340
11341 return 0;
11342}
11343
Eric Dumazet1191cb82012-04-27 21:39:21 +000011344static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011345 struct bnx2x_mcast_ramrod_params *p)
11346{
11347 struct bnx2x_mcast_list_elem *mc_mac =
11348 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11349 link);
11350
11351 WARN_ON(!mc_mac);
11352 kfree(mc_mac);
11353}
11354
11355/**
11356 * bnx2x_set_uc_list - configure a new unicast MACs list.
11357 *
11358 * @bp: driver handle
11359 *
11360 * We will use zero (0) as a MAC type for these MACs.
11361 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011362static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011363{
11364 int rc;
11365 struct net_device *dev = bp->dev;
11366 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011367 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011368 unsigned long ramrod_flags = 0;
11369
11370 /* First schedule a cleanup up of old configuration */
11371 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11372 if (rc < 0) {
11373 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11374 return rc;
11375 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011376
11377 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011378 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11379 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011380 if (rc == -EEXIST) {
11381 DP(BNX2X_MSG_SP,
11382 "Failed to schedule ADD operations: %d\n", rc);
11383 /* do not treat adding same MAC as error */
11384 rc = 0;
11385
11386 } else if (rc < 0) {
11387
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011388 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11389 rc);
11390 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011391 }
11392 }
11393
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011394 /* Execute the pending commands */
11395 __set_bit(RAMROD_CONT, &ramrod_flags);
11396 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11397 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011398}
11399
Eric Dumazet1191cb82012-04-27 21:39:21 +000011400static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011401{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011402 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011403 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011404 int rc = 0;
11405
11406 rparam.mcast_obj = &bp->mcast_obj;
11407
11408 /* first, clear all configured multicast MACs */
11409 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11410 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011411 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011412 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011413 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011414
11415 /* then, configure a new MACs list */
11416 if (netdev_mc_count(dev)) {
11417 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11418 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011419 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11420 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011421 return rc;
11422 }
11423
11424 /* Now add the new MACs */
11425 rc = bnx2x_config_mcast(bp, &rparam,
11426 BNX2X_MCAST_CMD_ADD);
11427 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011428 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11429 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011430
11431 bnx2x_free_mcast_macs_list(&rparam);
11432 }
11433
11434 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011435}
11436
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011437
11438/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011439void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011440{
11441 struct bnx2x *bp = netdev_priv(dev);
11442 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011443
11444 if (bp->state != BNX2X_STATE_OPEN) {
11445 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11446 return;
11447 }
11448
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011449 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011450
11451 if (dev->flags & IFF_PROMISC)
11452 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011453 else if ((dev->flags & IFF_ALLMULTI) ||
11454 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11455 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011456 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011457 else {
Ariel Elior381ac162013-01-01 05:22:29 +000011458 if (IS_PF(bp)) {
11459 /* some multicasts */
11460 if (bnx2x_set_mc_list(bp) < 0)
11461 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011462
Ariel Elior381ac162013-01-01 05:22:29 +000011463 if (bnx2x_set_uc_list(bp) < 0)
11464 rx_mode = BNX2X_RX_MODE_PROMISC;
11465 } else {
11466 /* configuring mcast to a vf involves sleeping (when we
11467 * wait for the pf's response). Since this function is
11468 * called from non sleepable context we must schedule
11469 * a work item for this purpose
11470 */
11471 smp_mb__before_clear_bit();
11472 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11473 &bp->sp_rtnl_state);
11474 smp_mb__after_clear_bit();
11475 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11476 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011477 }
11478
11479 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011480 /* handle ISCSI SD mode */
11481 if (IS_MF_ISCSI_SD(bp))
11482 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011483
11484 /* Schedule the rx_mode command */
11485 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11486 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11487 return;
11488 }
11489
Ariel Elior381ac162013-01-01 05:22:29 +000011490 if (IS_PF(bp)) {
11491 bnx2x_set_storm_rx_mode(bp);
11492 } else {
11493 /* configuring rx mode to storms in a vf involves sleeping (when
11494 * we wait for the pf's response). Since this function is
11495 * called from non sleepable context we must schedule
11496 * a work item for this purpose
11497 */
11498 smp_mb__before_clear_bit();
11499 set_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
11500 &bp->sp_rtnl_state);
11501 smp_mb__after_clear_bit();
11502 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11503 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011504}
11505
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011506/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011507static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11508 int devad, u16 addr)
11509{
11510 struct bnx2x *bp = netdev_priv(netdev);
11511 u16 value;
11512 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011513
11514 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11515 prtad, devad, addr);
11516
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011517 /* The HW expects different devad if CL22 is used */
11518 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11519
11520 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011521 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011522 bnx2x_release_phy_lock(bp);
11523 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11524
11525 if (!rc)
11526 rc = value;
11527 return rc;
11528}
11529
11530/* called with rtnl_lock */
11531static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11532 u16 addr, u16 value)
11533{
11534 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011535 int rc;
11536
Merav Sicron51c1a582012-03-18 10:33:38 +000011537 DP(NETIF_MSG_LINK,
11538 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11539 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011540
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011541 /* The HW expects different devad if CL22 is used */
11542 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11543
11544 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011545 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011546 bnx2x_release_phy_lock(bp);
11547 return rc;
11548}
11549
11550/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011551static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11552{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011553 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011554 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011555
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011556 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11557 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011558
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011559 if (!netif_running(dev))
11560 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011561
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011562 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011563}
11564
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011565#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011566static void poll_bnx2x(struct net_device *dev)
11567{
11568 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000011569 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011570
Merav Sicron14a15d62012-08-27 03:26:20 +000011571 for_each_eth_queue(bp, i) {
11572 struct bnx2x_fastpath *fp = &bp->fp[i];
11573 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
11574 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011575}
11576#endif
11577
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011578static int bnx2x_validate_addr(struct net_device *dev)
11579{
11580 struct bnx2x *bp = netdev_priv(dev);
11581
Merav Sicron51c1a582012-03-18 10:33:38 +000011582 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11583 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011584 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011585 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011586 return 0;
11587}
11588
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011589static const struct net_device_ops bnx2x_netdev_ops = {
11590 .ndo_open = bnx2x_open,
11591 .ndo_stop = bnx2x_close,
11592 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011593 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011594 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011595 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011596 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011597 .ndo_do_ioctl = bnx2x_ioctl,
11598 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011599 .ndo_fix_features = bnx2x_fix_features,
11600 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011601 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011602#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011603 .ndo_poll_controller = poll_bnx2x,
11604#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011605 .ndo_setup_tc = bnx2x_setup_tc,
11606
Merav Sicron55c11942012-11-07 00:45:48 +000011607#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011608 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11609#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011610};
11611
Eric Dumazet1191cb82012-04-27 21:39:21 +000011612static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011613{
11614 struct device *dev = &bp->pdev->dev;
11615
11616 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11617 bp->flags |= USING_DAC_FLAG;
11618 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011619 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011620 return -EIO;
11621 }
11622 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11623 dev_err(dev, "System does not support DMA, aborting\n");
11624 return -EIO;
11625 }
11626
11627 return 0;
11628}
11629
Ariel Elior1ab44342013-01-01 05:22:23 +000011630static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
11631 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011632{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011633 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011634 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011635 bool chip_is_e1x = (board_type == BCM57710 ||
11636 board_type == BCM57711 ||
11637 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011638
11639 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011640
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011641 bp->dev = dev;
11642 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011643
11644 rc = pci_enable_device(pdev);
11645 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011646 dev_err(&bp->pdev->dev,
11647 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011648 goto err_out;
11649 }
11650
11651 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011652 dev_err(&bp->pdev->dev,
11653 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011654 rc = -ENODEV;
11655 goto err_out_disable;
11656 }
11657
Ariel Elior1ab44342013-01-01 05:22:23 +000011658 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11659 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011660 rc = -ENODEV;
11661 goto err_out_disable;
11662 }
11663
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000011664 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
11665 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
11666 PCICFG_REVESION_ID_ERROR_VAL) {
11667 pr_err("PCI device error, probably due to fan failure, aborting\n");
11668 rc = -ENODEV;
11669 goto err_out_disable;
11670 }
11671
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011672 if (atomic_read(&pdev->enable_cnt) == 1) {
11673 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11674 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011675 dev_err(&bp->pdev->dev,
11676 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011677 goto err_out_disable;
11678 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011679
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011680 pci_set_master(pdev);
11681 pci_save_state(pdev);
11682 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011683
Ariel Elior1ab44342013-01-01 05:22:23 +000011684 if (IS_PF(bp)) {
11685 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11686 if (bp->pm_cap == 0) {
11687 dev_err(&bp->pdev->dev,
11688 "Cannot find power management capability, aborting\n");
11689 rc = -EIO;
11690 goto err_out_release;
11691 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011692 }
11693
Jon Mason77c98e62011-06-27 07:45:12 +000011694 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011695 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011696 rc = -EIO;
11697 goto err_out_release;
11698 }
11699
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011700 rc = bnx2x_set_coherency_mask(bp);
11701 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011702 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011703
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011704 dev->mem_start = pci_resource_start(pdev, 0);
11705 dev->base_addr = dev->mem_start;
11706 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011707
11708 dev->irq = pdev->irq;
11709
Arjan van de Ven275f1652008-10-20 21:42:39 -070011710 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011711 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011712 dev_err(&bp->pdev->dev,
11713 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011714 rc = -ENOMEM;
11715 goto err_out_release;
11716 }
11717
Ariel Eliorc22610d02012-01-26 06:01:47 +000011718 /* In E1/E1H use pci device function given by kernel.
11719 * In E2/E3 read physical function from ME register since these chips
11720 * support Physical Device Assignment where kernel BDF maybe arbitrary
11721 * (depending on hypervisor).
11722 */
11723 if (chip_is_e1x)
11724 bp->pf_num = PCI_FUNC(pdev->devfn);
11725 else {/* chip is E2/3*/
11726 pci_read_config_dword(bp->pdev,
11727 PCICFG_ME_REGISTER, &pci_cfg_dword);
11728 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
11729 ME_REG_ABS_PF_NUM_SHIFT);
11730 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011731 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011732
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011733 bnx2x_set_power_state(bp, PCI_D0);
11734
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011735 /* clean indirect addresses */
11736 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11737 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011738 /*
11739 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011740 * is not used by the driver.
11741 */
Ariel Elior1ab44342013-01-01 05:22:23 +000011742 if (IS_PF(bp)) {
11743 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11744 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11745 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11746 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011747
Ariel Elior1ab44342013-01-01 05:22:23 +000011748 if (chip_is_e1x) {
11749 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11750 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11751 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11752 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11753 }
11754
11755 /* Enable internal target-read (in case we are probed after PF
11756 * FLR). Must be done prior to any BAR read access. Only for
11757 * 57712 and up
11758 */
11759 if (!chip_is_e1x)
11760 REG_WR(bp,
11761 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040011762 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011763
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011764 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011765
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011766 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011767 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011768
Jiri Pirko01789342011-08-16 06:29:00 +000011769 dev->priv_flags |= IFF_UNICAST_FLT;
11770
Michał Mirosław66371c42011-04-12 09:38:23 +000011771 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011772 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11773 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11774 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011775
11776 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11777 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11778
11779 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011780 if (bp->flags & USING_DAC_FLAG)
11781 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011782
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011783 /* Add Loopback capability to the device */
11784 dev->hw_features |= NETIF_F_LOOPBACK;
11785
Shmulik Ravid98507672011-02-28 12:19:55 -080011786#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011787 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11788#endif
11789
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011790 /* get_port_hwinfo() will set prtad and mmds properly */
11791 bp->mdio.prtad = MDIO_PRTAD_NONE;
11792 bp->mdio.mmds = 0;
11793 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11794 bp->mdio.dev = dev;
11795 bp->mdio.mdio_read = bnx2x_mdio_read;
11796 bp->mdio.mdio_write = bnx2x_mdio_write;
11797
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011798 return 0;
11799
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011800err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011801 if (atomic_read(&pdev->enable_cnt) == 1)
11802 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011803
11804err_out_disable:
11805 pci_disable_device(pdev);
11806 pci_set_drvdata(pdev, NULL);
11807
11808err_out:
11809 return rc;
11810}
11811
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000011812static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080011813{
Ariel Elior1ab44342013-01-01 05:22:23 +000011814 u32 val = 0;
Eliezer Tamir25047952008-02-28 11:50:16 -080011815
Ariel Elior1ab44342013-01-01 05:22:23 +000011816 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011817 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11818
11819 /* return value of 1=2.5GHz 2=5GHz */
11820 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080011821}
11822
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000011823static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011824{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011825 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011826 struct bnx2x_fw_file_hdr *fw_hdr;
11827 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011828 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011829 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011830 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011831 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011832
Merav Sicron51c1a582012-03-18 10:33:38 +000011833 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
11834 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011835 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011836 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011837
11838 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
11839 sections = (struct bnx2x_fw_file_section *)fw_hdr;
11840
11841 /* Make sure none of the offsets and sizes make us read beyond
11842 * the end of the firmware data */
11843 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
11844 offset = be32_to_cpu(sections[i].offset);
11845 len = be32_to_cpu(sections[i].len);
11846 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011847 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011848 return -EINVAL;
11849 }
11850 }
11851
11852 /* Likewise for the init_ops offsets */
11853 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
11854 ops_offsets = (u16 *)(firmware->data + offset);
11855 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
11856
11857 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
11858 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011859 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011860 return -EINVAL;
11861 }
11862 }
11863
11864 /* Check FW version */
11865 offset = be32_to_cpu(fw_hdr->fw_version.offset);
11866 fw_ver = firmware->data + offset;
11867 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
11868 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
11869 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
11870 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011871 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
11872 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
11873 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011874 BCM_5710_FW_MINOR_VERSION,
11875 BCM_5710_FW_REVISION_VERSION,
11876 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011877 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011878 }
11879
11880 return 0;
11881}
11882
Eric Dumazet1191cb82012-04-27 21:39:21 +000011883static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011884{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011885 const __be32 *source = (const __be32 *)_source;
11886 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011887 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011888
11889 for (i = 0; i < n/4; i++)
11890 target[i] = be32_to_cpu(source[i]);
11891}
11892
11893/*
11894 Ops array is stored in the following format:
11895 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
11896 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011897static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011898{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011899 const __be32 *source = (const __be32 *)_source;
11900 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011901 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011902
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011903 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011904 tmp = be32_to_cpu(source[j]);
11905 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011906 target[i].offset = tmp & 0xffffff;
11907 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011908 }
11909}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011910
Ben Hutchings1aa8b472012-07-10 10:56:59 +000011911/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011912 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
11913 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011914static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011915{
11916 const __be32 *source = (const __be32 *)_source;
11917 struct iro *target = (struct iro *)_target;
11918 u32 i, j, tmp;
11919
11920 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
11921 target[i].base = be32_to_cpu(source[j]);
11922 j++;
11923 tmp = be32_to_cpu(source[j]);
11924 target[i].m1 = (tmp >> 16) & 0xffff;
11925 target[i].m2 = tmp & 0xffff;
11926 j++;
11927 tmp = be32_to_cpu(source[j]);
11928 target[i].m3 = (tmp >> 16) & 0xffff;
11929 target[i].size = tmp & 0xffff;
11930 j++;
11931 }
11932}
11933
Eric Dumazet1191cb82012-04-27 21:39:21 +000011934static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011935{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011936 const __be16 *source = (const __be16 *)_source;
11937 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011938 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011939
11940 for (i = 0; i < n/2; i++)
11941 target[i] = be16_to_cpu(source[i]);
11942}
11943
Joe Perches7995c642010-02-17 15:01:52 +000011944#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
11945do { \
11946 u32 len = be32_to_cpu(fw_hdr->arr.len); \
11947 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000011948 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000011949 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000011950 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
11951 (u8 *)bp->arr, len); \
11952} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011953
Yuval Mintz3b603062012-03-18 10:33:39 +000011954static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011955{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011956 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011957 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000011958 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011959
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011960 if (bp->firmware)
11961 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011962
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011963 if (CHIP_IS_E1(bp))
11964 fw_file_name = FW_FILE_NAME_E1;
11965 else if (CHIP_IS_E1H(bp))
11966 fw_file_name = FW_FILE_NAME_E1H;
11967 else if (!CHIP_IS_E1x(bp))
11968 fw_file_name = FW_FILE_NAME_E2;
11969 else {
11970 BNX2X_ERR("Unsupported chip revision\n");
11971 return -EINVAL;
11972 }
11973 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011974
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011975 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
11976 if (rc) {
11977 BNX2X_ERR("Can't load firmware file %s\n",
11978 fw_file_name);
11979 goto request_firmware_exit;
11980 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011981
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011982 rc = bnx2x_check_firmware(bp);
11983 if (rc) {
11984 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
11985 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011986 }
11987
11988 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
11989
11990 /* Initialize the pointers to the init arrays */
11991 /* Blob */
11992 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
11993
11994 /* Opcodes */
11995 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
11996
11997 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011998 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
11999 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012000
12001 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012002 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12003 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12004 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12005 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12006 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12007 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12008 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12009 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12010 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12011 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12012 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12013 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12014 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12015 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12016 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12017 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012018 /* IRO */
12019 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012020
12021 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012022
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012023iro_alloc_err:
12024 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012025init_offsets_alloc_err:
12026 kfree(bp->init_ops);
12027init_ops_alloc_err:
12028 kfree(bp->init_data);
12029request_firmware_exit:
12030 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012031 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012032
12033 return rc;
12034}
12035
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012036static void bnx2x_release_firmware(struct bnx2x *bp)
12037{
12038 kfree(bp->init_ops_offsets);
12039 kfree(bp->init_ops);
12040 kfree(bp->init_data);
12041 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012042 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012043}
12044
12045
12046static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12047 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12048 .init_hw_cmn = bnx2x_init_hw_common,
12049 .init_hw_port = bnx2x_init_hw_port,
12050 .init_hw_func = bnx2x_init_hw_func,
12051
12052 .reset_hw_cmn = bnx2x_reset_common,
12053 .reset_hw_port = bnx2x_reset_port,
12054 .reset_hw_func = bnx2x_reset_func,
12055
12056 .gunzip_init = bnx2x_gunzip_init,
12057 .gunzip_end = bnx2x_gunzip_end,
12058
12059 .init_fw = bnx2x_init_firmware,
12060 .release_fw = bnx2x_release_firmware,
12061};
12062
12063void bnx2x__init_func_obj(struct bnx2x *bp)
12064{
12065 /* Prepare DMAE related driver resources */
12066 bnx2x_setup_dmae(bp);
12067
12068 bnx2x_init_func_obj(bp, &bp->func_obj,
12069 bnx2x_sp(bp, func_rdata),
12070 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012071 bnx2x_sp(bp, func_afex_rdata),
12072 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012073 &bnx2x_func_sp_drv);
12074}
12075
12076/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012077static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012078{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012079 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012080
Ariel Elior290ca2b2013-01-01 05:22:31 +000012081 if (IS_SRIOV(bp))
12082 cid_count += BNX2X_VF_CIDS;
12083
Merav Sicron55c11942012-11-07 00:45:48 +000012084 if (CNIC_SUPPORT(bp))
12085 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012086
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012087 return roundup(cid_count, QM_CID_ROUND);
12088}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012090/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012091 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012092 *
12093 * @dev: pci device
12094 *
12095 */
Merav Sicron55c11942012-11-07 00:45:48 +000012096static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
Ariel Elior1ab44342013-01-01 05:22:23 +000012097 int cnic_cnt, bool is_vf)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012098{
Ariel Elior1ab44342013-01-01 05:22:23 +000012099 int pos, index;
12100 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012101
12102 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012103
Ariel Elior6383c0b2011-07-14 08:31:57 +000012104 /*
12105 * If MSI-X is not supported - return number of SBs needed to support
12106 * one fast path queue: one FP queue + SB for CNIC
12107 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012108 if (!pos) {
12109 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012110 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012111 }
12112 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012113
12114 /*
12115 * The value in the PCI configuration space is the index of the last
12116 * entry, namely one less than the actual size of the table, which is
12117 * exactly what we want to return from this function: number of all SBs
12118 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012119 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012120 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012121 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012122
12123 index = control & PCI_MSIX_FLAGS_QSIZE;
12124
12125 return is_vf ? index + 1 : index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012126}
12127
Ariel Elior1ab44342013-01-01 05:22:23 +000012128static int set_max_cos_est(int chip_id)
12129{
12130 switch (chip_id) {
12131 case BCM57710:
12132 case BCM57711:
12133 case BCM57711E:
12134 return BNX2X_MULTI_TX_COS_E1X;
12135 case BCM57712:
12136 case BCM57712_MF:
12137 case BCM57712_VF:
12138 return BNX2X_MULTI_TX_COS_E2_E3A0;
12139 case BCM57800:
12140 case BCM57800_MF:
12141 case BCM57800_VF:
12142 case BCM57810:
12143 case BCM57810_MF:
12144 case BCM57840_4_10:
12145 case BCM57840_2_20:
12146 case BCM57840_O:
12147 case BCM57840_MFO:
12148 case BCM57810_VF:
12149 case BCM57840_MF:
12150 case BCM57840_VF:
12151 case BCM57811:
12152 case BCM57811_MF:
12153 case BCM57811_VF:
12154 return BNX2X_MULTI_TX_COS_E3B0;
12155 return 1;
12156 default:
12157 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12158 return -ENODEV;
12159 }
12160}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012161
Ariel Elior1ab44342013-01-01 05:22:23 +000012162static int set_is_vf(int chip_id)
12163{
12164 switch (chip_id) {
12165 case BCM57712_VF:
12166 case BCM57800_VF:
12167 case BCM57810_VF:
12168 case BCM57840_VF:
12169 case BCM57811_VF:
12170 return true;
12171 default:
12172 return false;
12173 }
12174}
12175
12176struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12177
12178static int bnx2x_init_one(struct pci_dev *pdev,
12179 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012180{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012181 struct net_device *dev = NULL;
12182 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012183 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012184 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012185 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012186 int max_cos_est;
12187 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012188 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012189
12190 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012191 * version.
12192 * We will try to roughly estimate the maximum number of CoSes this chip
12193 * may support in order to minimize the memory allocated for Tx
12194 * netdev_queue's. This number will be accurately calculated during the
12195 * initialization of bp->max_cos based on the chip versions AND chip
12196 * revision in the bnx2x_init_bp().
12197 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012198 max_cos_est = set_max_cos_est(ent->driver_data);
12199 if (max_cos_est < 0)
12200 return max_cos_est;
12201 is_vf = set_is_vf(ent->driver_data);
12202 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012203
Ariel Elior1ab44342013-01-01 05:22:23 +000012204 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt, is_vf);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012205
12206 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior1ab44342013-01-01 05:22:23 +000012207 rss_count = is_vf ? 1 : max_non_def_sbs - cnic_cnt;
12208
12209 if (rss_count < 1)
12210 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012211
12212 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012213 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012214
Ariel Elior1ab44342013-01-01 05:22:23 +000012215 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012216 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012217 */
Merav Sicron55c11942012-11-07 00:45:48 +000012218 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012219
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012220 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012221 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012222 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012223 return -ENOMEM;
12224
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012225 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012226
Ariel Elior1ab44342013-01-01 05:22:23 +000012227 bp->flags = 0;
12228 if (is_vf)
12229 bp->flags |= IS_VF_FLAG;
12230
Ariel Elior6383c0b2011-07-14 08:31:57 +000012231 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012232 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012233 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012234 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012235 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012236
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012237 pci_set_drvdata(pdev, dev);
12238
Ariel Elior1ab44342013-01-01 05:22:23 +000012239 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012240 if (rc < 0) {
12241 free_netdev(dev);
12242 return rc;
12243 }
12244
Ariel Elior1ab44342013-01-01 05:22:23 +000012245 BNX2X_DEV_INFO("This is a %s function\n",
12246 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012247 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012248 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012249 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
12250 tx_count, rx_count);
12251
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012252 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012253 if (rc)
12254 goto init_one_exit;
12255
Ariel Elior1ab44342013-01-01 05:22:23 +000012256 /* Map doorbells here as we need the real value of bp->max_cos which
12257 * is initialized in bnx2x_init_bp() to determine the number of
12258 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012259 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012260 if (IS_VF(bp)) {
12261 /* vf doorbells are embedded within the regview */
12262 bp->doorbells = bp->regview + PXP_VF_ADDR_DB_START;
12263
12264 /* allocate vf2pf mailbox for vf to pf channel */
12265 BNX2X_PCI_ALLOC(bp->vf2pf_mbox, &bp->vf2pf_mbox_mapping,
12266 sizeof(struct bnx2x_vf_mbx_msg));
12267 } else {
12268 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12269 if (doorbell_size > pci_resource_len(pdev, 2)) {
12270 dev_err(&bp->pdev->dev,
12271 "Cannot map doorbells, bar size too small, aborting\n");
12272 rc = -ENOMEM;
12273 goto init_one_exit;
12274 }
12275 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12276 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012277 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012278 if (!bp->doorbells) {
12279 dev_err(&bp->pdev->dev,
12280 "Cannot map doorbell space, aborting\n");
12281 rc = -ENOMEM;
12282 goto init_one_exit;
12283 }
12284
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012285 if (IS_VF(bp)) {
12286 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12287 if (rc)
12288 goto init_one_exit;
12289 }
12290
Ariel Elior290ca2b2013-01-01 05:22:31 +000012291 /* Enable SRIOV if capability found in configuration space.
12292 * Once the generic SR-IOV framework makes it in from the
12293 * pci tree this will be revised, to allow dynamic control
12294 * over the number of VFs. Right now, change the num of vfs
12295 * param below to enable SR-IOV.
12296 */
12297 rc = bnx2x_iov_init_one(bp, int_mode, 0/*num vfs*/);
12298 if (rc)
12299 goto init_one_exit;
12300
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012301 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012302 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012303 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012304
Merav Sicron55c11942012-11-07 00:45:48 +000012305 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012306 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012307 bp->flags |= NO_FCOE_FLAG;
12308
Dmitry Kravkov477864d2012-10-31 05:46:58 +000012309 /* disable FCOE for 57840 device, until FW supports it */
12310 switch (ent->driver_data) {
12311 case BCM57840_O:
12312 case BCM57840_4_10:
12313 case BCM57840_2_20:
12314 case BCM57840_MFO:
12315 case BCM57840_MF:
12316 bp->flags |= NO_FCOE_FLAG;
12317 }
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012318
12319 /* Set bp->num_queues for MSI-X mode*/
12320 bnx2x_set_num_queues(bp);
12321
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012322 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012323 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012324 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012325 rc = bnx2x_set_int_mode(bp);
12326 if (rc) {
12327 dev_err(&pdev->dev, "Cannot set interrupts\n");
12328 goto init_one_exit;
12329 }
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012330
Ariel Elior1ab44342013-01-01 05:22:23 +000012331 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012332 rc = register_netdev(dev);
12333 if (rc) {
12334 dev_err(&pdev->dev, "Cannot register net device\n");
12335 goto init_one_exit;
12336 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012337 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012338
Merav Sicron55c11942012-11-07 00:45:48 +000012339
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012340 if (!NO_FCOE(bp)) {
12341 /* Add storage MAC address */
12342 rtnl_lock();
12343 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12344 rtnl_unlock();
12345 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012346
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012347 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Ariel Elior1ab44342013-01-01 05:22:23 +000012348 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12349 pcie_width, pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012350
Merav Sicron51c1a582012-03-18 10:33:38 +000012351 BNX2X_DEV_INFO(
12352 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000012353 board_info[ent->driver_data].name,
12354 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12355 pcie_width,
12356 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
12357 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
12358 "5GHz (Gen2)" : "2.5GHz",
12359 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012360
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012361 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012362
Ariel Elior1ab44342013-01-01 05:22:23 +000012363alloc_mem_err:
12364 BNX2X_PCI_FREE(bp->vf2pf_mbox, bp->vf2pf_mbox_mapping,
12365 sizeof(struct bnx2x_vf_mbx_msg));
12366 rc = -ENOMEM;
12367
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012368init_one_exit:
12369 if (bp->regview)
12370 iounmap(bp->regview);
12371
Ariel Elior1ab44342013-01-01 05:22:23 +000012372 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012373 iounmap(bp->doorbells);
12374
12375 free_netdev(dev);
12376
12377 if (atomic_read(&pdev->enable_cnt) == 1)
12378 pci_release_regions(pdev);
12379
12380 pci_disable_device(pdev);
12381 pci_set_drvdata(pdev, NULL);
12382
12383 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012384}
12385
Bill Pemberton0329aba2012-12-03 09:24:24 -050012386static void bnx2x_remove_one(struct pci_dev *pdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012387{
12388 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012389 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012390
Eliezer Tamir228241e2008-02-28 11:56:57 -080012391 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012392 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080012393 return;
12394 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012395 bp = netdev_priv(dev);
12396
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012397 /* Delete storage MAC address */
12398 if (!NO_FCOE(bp)) {
12399 rtnl_lock();
12400 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12401 rtnl_unlock();
12402 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012403
Shmulik Ravid98507672011-02-28 12:19:55 -080012404#ifdef BCM_DCBNL
12405 /* Delete app tlvs from dcbnl */
12406 bnx2x_dcbnl_update_applist(bp, true);
12407#endif
12408
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012409 unregister_netdev(dev);
12410
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012411 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012412 if (IS_PF(bp))
12413 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012414
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012415 /* Disable MSI/MSI-X */
12416 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012417
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012418 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000012419 if (IS_PF(bp))
12420 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012421
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012422 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012423 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012424
12425 bnx2x_iov_remove_one(bp);
12426
Ariel Elior4513f922013-01-01 05:22:25 +000012427 /* send message via vfpf channel to release the resources of this vf */
12428 if (IS_VF(bp))
12429 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012430
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012431 if (bp->regview)
12432 iounmap(bp->regview);
12433
Ariel Elior1ab44342013-01-01 05:22:23 +000012434 /* for vf doorbells are part of the regview and were unmapped along with
12435 * it. FW is only loaded by PF.
12436 */
12437 if (IS_PF(bp)) {
12438 if (bp->doorbells)
12439 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012440
Ariel Elior1ab44342013-01-01 05:22:23 +000012441 bnx2x_release_firmware(bp);
12442 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012443 bnx2x_free_mem_bp(bp);
12444
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012445 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012446
12447 if (atomic_read(&pdev->enable_cnt) == 1)
12448 pci_release_regions(pdev);
12449
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012450 pci_disable_device(pdev);
12451 pci_set_drvdata(pdev, NULL);
12452}
12453
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012454static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12455{
12456 int i;
12457
12458 bp->state = BNX2X_STATE_ERROR;
12459
12460 bp->rx_mode = BNX2X_RX_MODE_NONE;
12461
Merav Sicron55c11942012-11-07 00:45:48 +000012462 if (CNIC_LOADED(bp))
12463 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12464
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012465 /* Stop Tx */
12466 bnx2x_tx_disable(bp);
12467
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012468 bnx2x_netif_stop(bp, 0);
Merav Sicron26614ba2012-08-27 03:26:19 +000012469 /* Delete all NAPI objects */
12470 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012471 if (CNIC_LOADED(bp))
12472 bnx2x_del_all_napi_cnic(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012473
12474 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012475
12476 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012477
12478 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012479 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012480
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012481 /* Free SKBs, SGEs, TPA pool and driver internals */
12482 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012483
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012484 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012485 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012486
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012487 bnx2x_free_mem(bp);
12488
12489 bp->state = BNX2X_STATE_CLOSED;
12490
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012491 netif_carrier_off(bp->dev);
12492
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012493 return 0;
12494}
12495
12496static void bnx2x_eeh_recover(struct bnx2x *bp)
12497{
12498 u32 val;
12499
12500 mutex_init(&bp->port.phy_mutex);
12501
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012502
12503 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12504 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12505 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12506 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012507}
12508
Wendy Xiong493adb12008-06-23 20:36:22 -070012509/**
12510 * bnx2x_io_error_detected - called when PCI error is detected
12511 * @pdev: Pointer to PCI device
12512 * @state: The current pci connection state
12513 *
12514 * This function is called after a PCI bus error affecting
12515 * this device has been detected.
12516 */
12517static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12518 pci_channel_state_t state)
12519{
12520 struct net_device *dev = pci_get_drvdata(pdev);
12521 struct bnx2x *bp = netdev_priv(dev);
12522
12523 rtnl_lock();
12524
12525 netif_device_detach(dev);
12526
Dean Nelson07ce50e42009-07-31 09:13:25 +000012527 if (state == pci_channel_io_perm_failure) {
12528 rtnl_unlock();
12529 return PCI_ERS_RESULT_DISCONNECT;
12530 }
12531
Wendy Xiong493adb12008-06-23 20:36:22 -070012532 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012533 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012534
12535 pci_disable_device(pdev);
12536
12537 rtnl_unlock();
12538
12539 /* Request a slot reset */
12540 return PCI_ERS_RESULT_NEED_RESET;
12541}
12542
12543/**
12544 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12545 * @pdev: Pointer to PCI device
12546 *
12547 * Restart the card from scratch, as if from a cold-boot.
12548 */
12549static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12550{
12551 struct net_device *dev = pci_get_drvdata(pdev);
12552 struct bnx2x *bp = netdev_priv(dev);
12553
12554 rtnl_lock();
12555
12556 if (pci_enable_device(pdev)) {
12557 dev_err(&pdev->dev,
12558 "Cannot re-enable PCI device after reset\n");
12559 rtnl_unlock();
12560 return PCI_ERS_RESULT_DISCONNECT;
12561 }
12562
12563 pci_set_master(pdev);
12564 pci_restore_state(pdev);
12565
12566 if (netif_running(dev))
12567 bnx2x_set_power_state(bp, PCI_D0);
12568
12569 rtnl_unlock();
12570
12571 return PCI_ERS_RESULT_RECOVERED;
12572}
12573
12574/**
12575 * bnx2x_io_resume - called when traffic can start flowing again
12576 * @pdev: Pointer to PCI device
12577 *
12578 * This callback is called when the error recovery driver tells us that
12579 * its OK to resume normal operation.
12580 */
12581static void bnx2x_io_resume(struct pci_dev *pdev)
12582{
12583 struct net_device *dev = pci_get_drvdata(pdev);
12584 struct bnx2x *bp = netdev_priv(dev);
12585
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012586 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012587 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012588 return;
12589 }
12590
Wendy Xiong493adb12008-06-23 20:36:22 -070012591 rtnl_lock();
12592
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012593 bnx2x_eeh_recover(bp);
12594
Wendy Xiong493adb12008-06-23 20:36:22 -070012595 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012596 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012597
12598 netif_device_attach(dev);
12599
12600 rtnl_unlock();
12601}
12602
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070012603static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012604 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012605 .slot_reset = bnx2x_io_slot_reset,
12606 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012607};
12608
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012609static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012610 .name = DRV_MODULE_NAME,
12611 .id_table = bnx2x_pci_tbl,
12612 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050012613 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070012614 .suspend = bnx2x_suspend,
12615 .resume = bnx2x_resume,
12616 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012617};
12618
12619static int __init bnx2x_init(void)
12620{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012621 int ret;
12622
Joe Perches7995c642010-02-17 15:01:52 +000012623 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012624
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012625 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12626 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012627 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012628 return -ENOMEM;
12629 }
12630
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012631 ret = pci_register_driver(&bnx2x_pci_driver);
12632 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012633 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012634 destroy_workqueue(bnx2x_wq);
12635 }
12636 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012637}
12638
12639static void __exit bnx2x_cleanup(void)
12640{
Yuval Mintz452427b2012-03-26 20:47:07 +000012641 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012642 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012643
12644 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012645
12646 /* Free globablly allocated resources */
12647 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12648 struct bnx2x_prev_path_list *tmp =
12649 list_entry(pos, struct bnx2x_prev_path_list, list);
12650 list_del(pos);
12651 kfree(tmp);
12652 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012653}
12654
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012655void bnx2x_notify_link_changed(struct bnx2x *bp)
12656{
12657 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12658}
12659
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012660module_init(bnx2x_init);
12661module_exit(bnx2x_cleanup);
12662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012663/**
12664 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12665 *
12666 * @bp: driver handle
12667 * @set: set or clear the CAM entry
12668 *
12669 * This function will wait until the ramdord completion returns.
12670 * Return 0 if success, -ENODEV if ramrod doesn't return.
12671 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012672static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012673{
12674 unsigned long ramrod_flags = 0;
12675
12676 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12677 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12678 &bp->iscsi_l2_mac_obj, true,
12679 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12680}
Michael Chan993ac7b2009-10-10 13:46:56 +000012681
12682/* count denotes the number of new completions we have seen */
12683static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12684{
12685 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000012686 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000012687
12688#ifdef BNX2X_STOP_ON_ERROR
12689 if (unlikely(bp->panic))
12690 return;
12691#endif
12692
12693 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012694 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012695 bp->cnic_spq_pending -= count;
12696
Michael Chan993ac7b2009-10-10 13:46:56 +000012697
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012698 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12699 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12700 & SPE_HDR_CONN_TYPE) >>
12701 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012702 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12703 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012704
12705 /* Set validation for iSCSI L2 client before sending SETUP
12706 * ramrod
12707 */
12708 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000012709 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000012710 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000012711 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000012712 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000012713 (cxt_index * ILT_PAGE_CIDS);
12714 bnx2x_set_ctx_validation(bp,
12715 &bp->context[cxt_index].
12716 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000012717 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000012718 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012719 }
12720
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012721 /*
12722 * There may be not more than 8 L2, not more than 8 L5 SPEs
12723 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012724 * COMMON ramrods is not more than the EQ and SPQ can
12725 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012726 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012727 if (type == ETH_CONNECTION_TYPE) {
12728 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012729 break;
12730 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012731 atomic_dec(&bp->cq_spq_left);
12732 } else if (type == NONE_CONNECTION_TYPE) {
12733 if (!atomic_read(&bp->eq_spq_left))
12734 break;
12735 else
12736 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012737 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12738 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012739 if (bp->cnic_spq_pending >=
12740 bp->cnic_eth_dev.max_kwqe_pending)
12741 break;
12742 else
12743 bp->cnic_spq_pending++;
12744 } else {
12745 BNX2X_ERR("Unknown SPE type: %d\n", type);
12746 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012747 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012748 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012749
12750 spe = bnx2x_sp_get_next(bp);
12751 *spe = *bp->cnic_kwq_cons;
12752
Merav Sicron51c1a582012-03-18 10:33:38 +000012753 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012754 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12755
12756 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12757 bp->cnic_kwq_cons = bp->cnic_kwq;
12758 else
12759 bp->cnic_kwq_cons++;
12760 }
12761 bnx2x_sp_prod_update(bp);
12762 spin_unlock_bh(&bp->spq_lock);
12763}
12764
12765static int bnx2x_cnic_sp_queue(struct net_device *dev,
12766 struct kwqe_16 *kwqes[], u32 count)
12767{
12768 struct bnx2x *bp = netdev_priv(dev);
12769 int i;
12770
12771#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012772 if (unlikely(bp->panic)) {
12773 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012774 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012775 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012776#endif
12777
Ariel Elior95c6c6162012-01-26 06:01:52 +000012778 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12779 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012780 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012781 return -EAGAIN;
12782 }
12783
Michael Chan993ac7b2009-10-10 13:46:56 +000012784 spin_lock_bh(&bp->spq_lock);
12785
12786 for (i = 0; i < count; i++) {
12787 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12788
12789 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12790 break;
12791
12792 *bp->cnic_kwq_prod = *spe;
12793
12794 bp->cnic_kwq_pending++;
12795
Merav Sicron51c1a582012-03-18 10:33:38 +000012796 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012797 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012798 spe->data.update_data_addr.hi,
12799 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012800 bp->cnic_kwq_pending);
12801
12802 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12803 bp->cnic_kwq_prod = bp->cnic_kwq;
12804 else
12805 bp->cnic_kwq_prod++;
12806 }
12807
12808 spin_unlock_bh(&bp->spq_lock);
12809
12810 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12811 bnx2x_cnic_sp_post(bp, 0);
12812
12813 return i;
12814}
12815
12816static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12817{
12818 struct cnic_ops *c_ops;
12819 int rc = 0;
12820
12821 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000012822 c_ops = rcu_dereference_protected(bp->cnic_ops,
12823 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000012824 if (c_ops)
12825 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12826 mutex_unlock(&bp->cnic_mutex);
12827
12828 return rc;
12829}
12830
12831static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12832{
12833 struct cnic_ops *c_ops;
12834 int rc = 0;
12835
12836 rcu_read_lock();
12837 c_ops = rcu_dereference(bp->cnic_ops);
12838 if (c_ops)
12839 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12840 rcu_read_unlock();
12841
12842 return rc;
12843}
12844
12845/*
12846 * for commands that have no data
12847 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012848int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000012849{
12850 struct cnic_ctl_info ctl = {0};
12851
12852 ctl.cmd = cmd;
12853
12854 return bnx2x_cnic_ctl_send(bp, &ctl);
12855}
12856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012857static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000012858{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012859 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000012860
12861 /* first we tell CNIC and only then we count this as a completion */
12862 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
12863 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012864 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000012865
12866 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012867 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000012868}
12869
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012870
12871/* Called with netif_addr_lock_bh() taken.
12872 * Sets an rx_mode config for an iSCSI ETH client.
12873 * Doesn't block.
12874 * Completion should be checked outside.
12875 */
12876static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
12877{
12878 unsigned long accept_flags = 0, ramrod_flags = 0;
12879 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
12880 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
12881
12882 if (start) {
12883 /* Start accepting on iSCSI L2 ring. Accept all multicasts
12884 * because it's the only way for UIO Queue to accept
12885 * multicasts (in non-promiscuous mode only one Queue per
12886 * function will receive multicast packets (leading in our
12887 * case).
12888 */
12889 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
12890 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
12891 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
12892 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
12893
12894 /* Clear STOP_PENDING bit if START is requested */
12895 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
12896
12897 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
12898 } else
12899 /* Clear START_PENDING bit if STOP is requested */
12900 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
12901
12902 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
12903 set_bit(sched_state, &bp->sp_state);
12904 else {
12905 __set_bit(RAMROD_RX, &ramrod_flags);
12906 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
12907 ramrod_flags);
12908 }
12909}
12910
12911
Michael Chan993ac7b2009-10-10 13:46:56 +000012912static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
12913{
12914 struct bnx2x *bp = netdev_priv(dev);
12915 int rc = 0;
12916
12917 switch (ctl->cmd) {
12918 case DRV_CTL_CTXTBL_WR_CMD: {
12919 u32 index = ctl->data.io.offset;
12920 dma_addr_t addr = ctl->data.io.dma_addr;
12921
12922 bnx2x_ilt_wr(bp, index, addr);
12923 break;
12924 }
12925
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012926 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
12927 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000012928
12929 bnx2x_cnic_sp_post(bp, count);
12930 break;
12931 }
12932
12933 /* rtnl_lock is held. */
12934 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012935 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12936 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012937
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012938 /* Configure the iSCSI classification object */
12939 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
12940 cp->iscsi_l2_client_id,
12941 cp->iscsi_l2_cid, BP_FUNC(bp),
12942 bnx2x_sp(bp, mac_rdata),
12943 bnx2x_sp_mapping(bp, mac_rdata),
12944 BNX2X_FILTER_MAC_PENDING,
12945 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
12946 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012947
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012948 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012949 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
12950 if (rc)
12951 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012952
12953 mmiowb();
12954 barrier();
12955
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012956 /* Start accepting on iSCSI L2 ring */
12957
12958 netif_addr_lock_bh(dev);
12959 bnx2x_set_iscsi_eth_rx_mode(bp, true);
12960 netif_addr_unlock_bh(dev);
12961
12962 /* bits to wait on */
12963 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12964 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
12965
12966 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12967 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012968
Michael Chan993ac7b2009-10-10 13:46:56 +000012969 break;
12970 }
12971
12972 /* rtnl_lock is held. */
12973 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012974 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012975
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012976 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012977 netif_addr_lock_bh(dev);
12978 bnx2x_set_iscsi_eth_rx_mode(bp, false);
12979 netif_addr_unlock_bh(dev);
12980
12981 /* bits to wait on */
12982 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12983 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
12984
12985 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12986 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012987
12988 mmiowb();
12989 barrier();
12990
12991 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012992 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
12993 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000012994 break;
12995 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012996 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
12997 int count = ctl->data.credit.credit_count;
12998
12999 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013000 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013001 smp_mb__after_atomic_inc();
13002 break;
13003 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013004 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013005 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013006
13007 if (CHIP_IS_E3(bp)) {
13008 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013009 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13010 int path = BP_PATH(bp);
13011 int port = BP_PORT(bp);
13012 int i;
13013 u32 scratch_offset;
13014 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013015
Barak Witkowski2e499d32012-06-26 01:31:19 +000013016 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013017 if (ulp_type == CNIC_ULP_ISCSI)
13018 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13019 else if (ulp_type == CNIC_ULP_FCOE)
13020 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13021 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013022
13023 if ((ulp_type != CNIC_ULP_FCOE) ||
13024 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13025 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13026 break;
13027
13028 /* if reached here - should write fcoe capabilities */
13029 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13030 if (!scratch_offset)
13031 break;
13032 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13033 fcoe_features[path][port]);
13034 host_addr = (u32 *) &(ctl->data.register_data.
13035 fcoe_features);
13036 for (i = 0; i < sizeof(struct fcoe_capabilities);
13037 i += 4)
13038 REG_WR(bp, scratch_offset + i,
13039 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013040 }
13041 break;
13042 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013043
Barak Witkowski1d187b32011-12-05 22:41:50 +000013044 case DRV_CTL_ULP_UNREGISTER_CMD: {
13045 int ulp_type = ctl->data.ulp_type;
13046
13047 if (CHIP_IS_E3(bp)) {
13048 int idx = BP_FW_MB_IDX(bp);
13049 u32 cap;
13050
13051 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13052 if (ulp_type == CNIC_ULP_ISCSI)
13053 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13054 else if (ulp_type == CNIC_ULP_FCOE)
13055 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13056 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13057 }
13058 break;
13059 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013060
13061 default:
13062 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13063 rc = -EINVAL;
13064 }
13065
13066 return rc;
13067}
13068
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013069void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013070{
13071 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13072
13073 if (bp->flags & USING_MSIX_FLAG) {
13074 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13075 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13076 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13077 } else {
13078 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13079 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13080 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013081 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013082 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13083 else
13084 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13085
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013086 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13087 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013088 cp->irq_arr[1].status_blk = bp->def_status_blk;
13089 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013090 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013091
13092 cp->num_irq = 2;
13093}
13094
Merav Sicron37ae41a2012-06-19 07:48:27 +000013095void bnx2x_setup_cnic_info(struct bnx2x *bp)
13096{
13097 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13098
13099
13100 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13101 bnx2x_cid_ilt_lines(bp);
13102 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13103 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13104 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13105
13106 if (NO_ISCSI_OOO(bp))
13107 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13108}
13109
Michael Chan993ac7b2009-10-10 13:46:56 +000013110static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13111 void *data)
13112{
13113 struct bnx2x *bp = netdev_priv(dev);
13114 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013115 int rc;
13116
13117 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013118
Merav Sicron51c1a582012-03-18 10:33:38 +000013119 if (ops == NULL) {
13120 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013121 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013122 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013123
Merav Sicron55c11942012-11-07 00:45:48 +000013124 if (!CNIC_SUPPORT(bp)) {
13125 BNX2X_ERR("Can't register CNIC when not supported\n");
13126 return -EOPNOTSUPP;
13127 }
13128
13129 if (!CNIC_LOADED(bp)) {
13130 rc = bnx2x_load_cnic(bp);
13131 if (rc) {
13132 BNX2X_ERR("CNIC-related load failed\n");
13133 return rc;
13134 }
13135
13136 }
13137
13138 bp->cnic_enabled = true;
13139
Michael Chan993ac7b2009-10-10 13:46:56 +000013140 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13141 if (!bp->cnic_kwq)
13142 return -ENOMEM;
13143
13144 bp->cnic_kwq_cons = bp->cnic_kwq;
13145 bp->cnic_kwq_prod = bp->cnic_kwq;
13146 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13147
13148 bp->cnic_spq_pending = 0;
13149 bp->cnic_kwq_pending = 0;
13150
13151 bp->cnic_data = data;
13152
13153 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013154 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013155 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013156
Michael Chan993ac7b2009-10-10 13:46:56 +000013157 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013158
Michael Chan993ac7b2009-10-10 13:46:56 +000013159 rcu_assign_pointer(bp->cnic_ops, ops);
13160
13161 return 0;
13162}
13163
13164static int bnx2x_unregister_cnic(struct net_device *dev)
13165{
13166 struct bnx2x *bp = netdev_priv(dev);
13167 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13168
13169 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013170 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013171 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013172 mutex_unlock(&bp->cnic_mutex);
13173 synchronize_rcu();
13174 kfree(bp->cnic_kwq);
13175 bp->cnic_kwq = NULL;
13176
13177 return 0;
13178}
13179
13180struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13181{
13182 struct bnx2x *bp = netdev_priv(dev);
13183 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13184
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013185 /* If both iSCSI and FCoE are disabled - return NULL in
13186 * order to indicate CNIC that it should not try to work
13187 * with this device.
13188 */
13189 if (NO_ISCSI(bp) && NO_FCOE(bp))
13190 return NULL;
13191
Michael Chan993ac7b2009-10-10 13:46:56 +000013192 cp->drv_owner = THIS_MODULE;
13193 cp->chip_id = CHIP_ID(bp);
13194 cp->pdev = bp->pdev;
13195 cp->io_base = bp->regview;
13196 cp->io_base2 = bp->doorbells;
13197 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013198 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013199 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13200 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013201 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013202 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013203 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13204 cp->drv_ctl = bnx2x_drv_ctl;
13205 cp->drv_register_cnic = bnx2x_register_cnic;
13206 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013207 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013208 cp->iscsi_l2_client_id =
13209 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013210 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013211
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013212 if (NO_ISCSI_OOO(bp))
13213 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13214
13215 if (NO_ISCSI(bp))
13216 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13217
13218 if (NO_FCOE(bp))
13219 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13220
Merav Sicron51c1a582012-03-18 10:33:38 +000013221 BNX2X_DEV_INFO(
13222 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013223 cp->ctx_blk_size,
13224 cp->ctx_tbl_offset,
13225 cp->ctx_tbl_len,
13226 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013227 return cp;
13228}
Michael Chan993ac7b2009-10-10 13:46:56 +000013229
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013230int bnx2x_send_msg2pf(struct bnx2x *bp, u8 *done, dma_addr_t msg_mapping)
13231{
13232 struct cstorm_vf_zone_data __iomem *zone_data =
13233 REG_ADDR(bp, PXP_VF_ADDR_CSDM_GLOBAL_START);
13234 int tout = 600, interval = 100; /* wait for 60 seconds */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013235
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013236 if (*done) {
13237 BNX2X_ERR("done was non zero before message to pf was sent\n");
13238 WARN_ON(true);
13239 return -EINVAL;
13240 }
13241
13242 /* Write message address */
13243 writel(U64_LO(msg_mapping),
13244 &zone_data->non_trigger.vf_pf_channel.msg_addr_lo);
13245 writel(U64_HI(msg_mapping),
13246 &zone_data->non_trigger.vf_pf_channel.msg_addr_hi);
13247
13248 /* make sure the address is written before FW accesses it */
13249 wmb();
13250
13251 /* Trigger the PF FW */
13252 writeb(1, &zone_data->trigger.vf_pf_channel.addr_valid);
13253
13254 /* Wait for PF to complete */
13255 while ((tout >= 0) && (!*done)) {
13256 msleep(interval);
13257 tout -= 1;
13258
13259 /* progress indicator - HV can take its own sweet time in
13260 * answering VFs...
13261 */
13262 DP_CONT(BNX2X_MSG_IOV, ".");
13263 }
13264
13265 if (!*done) {
13266 BNX2X_ERR("PF response has timed out\n");
13267 return -EAGAIN;
13268 }
13269 DP(BNX2X_MSG_SP, "Got a response from PF\n");
13270 return 0;
13271}
13272
13273int bnx2x_get_vf_id(struct bnx2x *bp, u32 *vf_id)
13274{
13275 u32 me_reg;
13276 int tout = 10, interval = 100; /* Wait for 1 sec */
13277
13278 do {
13279 /* pxp traps vf read of doorbells and returns me reg value */
13280 me_reg = readl(bp->doorbells);
13281 if (GOOD_ME_REG(me_reg))
13282 break;
13283
13284 msleep(interval);
13285
13286 BNX2X_ERR("Invalid ME register value: 0x%08x\n. Is pf driver up?",
13287 me_reg);
13288 } while (tout-- > 0);
13289
13290 if (!GOOD_ME_REG(me_reg)) {
13291 BNX2X_ERR("Invalid ME register value: 0x%08x\n", me_reg);
13292 return -EINVAL;
13293 }
13294
13295 BNX2X_ERR("valid ME register value: 0x%08x\n", me_reg);
13296
13297 *vf_id = (me_reg & ME_REG_VF_NUM_MASK) >> ME_REG_VF_NUM_SHIFT;
13298
13299 return 0;
13300}
13301
13302int bnx2x_vfpf_acquire(struct bnx2x *bp, u8 tx_count, u8 rx_count)
13303{
13304 int rc = 0, attempts = 0;
13305 struct vfpf_acquire_tlv *req = &bp->vf2pf_mbox->req.acquire;
13306 struct pfvf_acquire_resp_tlv *resp = &bp->vf2pf_mbox->resp.acquire_resp;
13307 u32 vf_id;
13308 bool resources_acquired = false;
13309
13310 /* clear mailbox and prep first tlv */
13311 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_ACQUIRE, sizeof(*req));
13312
13313 if (bnx2x_get_vf_id(bp, &vf_id))
13314 return -EAGAIN;
13315
13316 req->vfdev_info.vf_id = vf_id;
13317 req->vfdev_info.vf_os = 0;
13318
13319 req->resc_request.num_rxqs = rx_count;
13320 req->resc_request.num_txqs = tx_count;
13321 req->resc_request.num_sbs = bp->igu_sb_cnt;
13322 req->resc_request.num_mac_filters = VF_ACQUIRE_MAC_FILTERS;
13323 req->resc_request.num_mc_filters = VF_ACQUIRE_MC_FILTERS;
13324
13325 /* add list termination tlv */
13326 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13327 sizeof(struct channel_list_end_tlv));
13328
13329 /* output tlvs list */
13330 bnx2x_dp_tlv_list(bp, req);
13331
13332 while (!resources_acquired) {
13333 DP(BNX2X_MSG_SP, "attempting to acquire resources\n");
13334
13335 /* send acquire request */
13336 rc = bnx2x_send_msg2pf(bp,
13337 &resp->hdr.status,
13338 bp->vf2pf_mbox_mapping);
13339
13340 /* PF timeout */
13341 if (rc)
13342 return rc;
13343
13344 /* copy acquire response from buffer to bp */
13345 memcpy(&bp->acquire_resp, resp, sizeof(bp->acquire_resp));
13346
13347 attempts++;
13348
13349 /* test whether the PF accepted our request. If not, humble the
13350 * the request and try again.
13351 */
13352 if (bp->acquire_resp.hdr.status == PFVF_STATUS_SUCCESS) {
13353 DP(BNX2X_MSG_SP, "resources acquired\n");
13354 resources_acquired = true;
13355 } else if (bp->acquire_resp.hdr.status ==
13356 PFVF_STATUS_NO_RESOURCE &&
13357 attempts < VF_ACQUIRE_THRESH) {
13358 DP(BNX2X_MSG_SP,
13359 "PF unwilling to fulfill resource request. Try PF recommended amount\n");
13360
13361 /* humble our request */
13362 req->resc_request.num_txqs =
13363 bp->acquire_resp.resc.num_txqs;
13364 req->resc_request.num_rxqs =
13365 bp->acquire_resp.resc.num_rxqs;
13366 req->resc_request.num_sbs =
13367 bp->acquire_resp.resc.num_sbs;
13368 req->resc_request.num_mac_filters =
13369 bp->acquire_resp.resc.num_mac_filters;
13370 req->resc_request.num_vlan_filters =
13371 bp->acquire_resp.resc.num_vlan_filters;
13372 req->resc_request.num_mc_filters =
13373 bp->acquire_resp.resc.num_mc_filters;
13374
13375 /* Clear response buffer */
13376 memset(&bp->vf2pf_mbox->resp, 0,
13377 sizeof(union pfvf_tlvs));
13378 } else {
13379 /* PF reports error */
13380 BNX2X_ERR("Failed to get the requested amount of resources: %d. Breaking...\n",
13381 bp->acquire_resp.hdr.status);
13382 return -EAGAIN;
13383 }
13384 }
13385
13386 /* get HW info */
13387 bp->common.chip_id |= (bp->acquire_resp.pfdev_info.chip_num & 0xffff);
13388 bp->link_params.chip_id = bp->common.chip_id;
13389 bp->db_size = bp->acquire_resp.pfdev_info.db_size;
13390 bp->common.int_block = INT_BLOCK_IGU;
13391 bp->common.chip_port_mode = CHIP_2_PORT_MODE;
13392 bp->igu_dsb_id = -1;
13393 bp->mf_ov = 0;
13394 bp->mf_mode = 0;
13395 bp->common.flash_size = 0;
13396 bp->flags |=
13397 NO_WOL_FLAG | NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG | NO_FCOE_FLAG;
13398 bp->igu_sb_cnt = 1;
13399 bp->igu_base_sb = bp->acquire_resp.resc.hw_sbs[0].hw_sb_id;
13400 strlcpy(bp->fw_ver, bp->acquire_resp.pfdev_info.fw_ver,
13401 sizeof(bp->fw_ver));
13402
13403 if (is_valid_ether_addr(bp->acquire_resp.resc.current_mac_addr))
13404 memcpy(bp->dev->dev_addr,
13405 bp->acquire_resp.resc.current_mac_addr,
13406 ETH_ALEN);
13407
13408 return 0;
13409}
Ariel Elior4513f922013-01-01 05:22:25 +000013410
13411int bnx2x_vfpf_release(struct bnx2x *bp)
13412{
13413 struct vfpf_release_tlv *req = &bp->vf2pf_mbox->req.release;
13414 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13415 u32 rc = 0, vf_id;
13416
13417 /* clear mailbox and prep first tlv */
13418 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_RELEASE, sizeof(*req));
13419
13420 if (bnx2x_get_vf_id(bp, &vf_id))
13421 return -EAGAIN;
13422
13423 req->vf_id = vf_id;
13424
13425 /* add list termination tlv */
13426 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13427 sizeof(struct channel_list_end_tlv));
13428
13429 /* output tlvs list */
13430 bnx2x_dp_tlv_list(bp, req);
13431
13432 /* send release request */
13433 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13434
13435 if (rc)
13436 /* PF timeout */
13437 return rc;
13438 if (resp->hdr.status == PFVF_STATUS_SUCCESS) {
13439 /* PF released us */
13440 DP(BNX2X_MSG_SP, "vf released\n");
13441 } else {
13442 /* PF reports error */
13443 BNX2X_ERR("PF failed our release request - are we out of sync? response status: %d\n",
13444 resp->hdr.status);
13445 return -EAGAIN;
13446 }
13447
13448 return 0;
13449}
Ariel Elior8d9ac292013-01-01 05:22:27 +000013450
13451/* Tell PF about SB addresses */
13452int bnx2x_vfpf_init(struct bnx2x *bp)
13453{
13454 struct vfpf_init_tlv *req = &bp->vf2pf_mbox->req.init;
13455 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13456 int rc, i;
13457
13458 /* clear mailbox and prep first tlv */
13459 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_INIT, sizeof(*req));
13460
13461 /* status blocks */
13462 for_each_eth_queue(bp, i)
13463 req->sb_addr[i] = (dma_addr_t)bnx2x_fp(bp, i,
13464 status_blk_mapping);
13465
13466 /* statistics - requests only supports single queue for now */
13467 req->stats_addr = bp->fw_stats_data_mapping +
13468 offsetof(struct bnx2x_fw_stats_data, queue_stats);
13469
13470 /* add list termination tlv */
13471 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13472 sizeof(struct channel_list_end_tlv));
13473
13474 /* output tlvs list */
13475 bnx2x_dp_tlv_list(bp, req);
13476
13477 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13478 if (rc)
13479 return rc;
13480
13481 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13482 BNX2X_ERR("INIT VF failed: %d. Breaking...\n",
13483 resp->hdr.status);
13484 return -EAGAIN;
13485 }
13486
13487 DP(BNX2X_MSG_SP, "INIT VF Succeeded\n");
13488 return 0;
13489}
13490
Ariel Elior9b176b62013-01-01 05:22:28 +000013491/* CLOSE VF - opposite to INIT_VF */
13492void bnx2x_vfpf_close_vf(struct bnx2x *bp)
13493{
13494 struct vfpf_close_tlv *req = &bp->vf2pf_mbox->req.close;
13495 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13496 int i, rc;
13497 u32 vf_id;
13498
13499 /* If we haven't got a valid VF id, there is no sense to
13500 * continue with sending messages
13501 */
13502 if (bnx2x_get_vf_id(bp, &vf_id))
13503 goto free_irq;
13504
13505 /* Close the queues */
13506 for_each_queue(bp, i)
13507 bnx2x_vfpf_teardown_queue(bp, i);
13508
13509 /* clear mailbox and prep first tlv */
13510 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_CLOSE, sizeof(*req));
13511
13512 req->vf_id = vf_id;
13513
13514 /* add list termination tlv */
13515 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13516 sizeof(struct channel_list_end_tlv));
13517
13518 /* output tlvs list */
13519 bnx2x_dp_tlv_list(bp, req);
13520
13521 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13522
13523 if (rc)
13524 BNX2X_ERR("Sending CLOSE failed. rc was: %d\n", rc);
13525
13526 else if (resp->hdr.status != PFVF_STATUS_SUCCESS)
13527 BNX2X_ERR("Sending CLOSE failed: pf response was %d\n",
13528 resp->hdr.status);
13529
13530free_irq:
13531 /* Disable HW interrupts, NAPI */
13532 bnx2x_netif_stop(bp, 0);
13533 /* Delete all NAPI objects */
13534 bnx2x_del_all_napi(bp);
13535
13536 /* Release IRQs */
13537 bnx2x_free_irq(bp);
13538}
13539
Ariel Elior8d9ac292013-01-01 05:22:27 +000013540/* ask the pf to open a queue for the vf */
13541int bnx2x_vfpf_setup_q(struct bnx2x *bp, int fp_idx)
13542{
13543 struct vfpf_setup_q_tlv *req = &bp->vf2pf_mbox->req.setup_q;
13544 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13545 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
13546 u16 tpa_agg_size = 0, flags = 0;
13547 int rc;
13548
13549 /* clear mailbox and prep first tlv */
13550 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_SETUP_Q, sizeof(*req));
13551
13552 /* select tpa mode to request */
13553 if (!fp->disable_tpa) {
13554 flags |= VFPF_QUEUE_FLG_TPA;
13555 flags |= VFPF_QUEUE_FLG_TPA_IPV6;
13556 if (fp->mode == TPA_MODE_GRO)
13557 flags |= VFPF_QUEUE_FLG_TPA_GRO;
13558 tpa_agg_size = TPA_AGG_SIZE;
13559 }
13560
13561 /* calculate queue flags */
13562 flags |= VFPF_QUEUE_FLG_STATS;
13563 flags |= VFPF_QUEUE_FLG_CACHE_ALIGN;
13564 flags |= IS_MF_SD(bp) ? VFPF_QUEUE_FLG_OV : 0;
13565 flags |= VFPF_QUEUE_FLG_VLAN;
13566 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
13567
13568 /* Common */
13569 req->vf_qid = fp_idx;
13570 req->param_valid = VFPF_RXQ_VALID | VFPF_TXQ_VALID;
13571
13572 /* Rx */
13573 req->rxq.rcq_addr = fp->rx_comp_mapping;
13574 req->rxq.rcq_np_addr = fp->rx_comp_mapping + BCM_PAGE_SIZE;
13575 req->rxq.rxq_addr = fp->rx_desc_mapping;
13576 req->rxq.sge_addr = fp->rx_sge_mapping;
13577 req->rxq.vf_sb = fp_idx;
13578 req->rxq.sb_index = HC_INDEX_ETH_RX_CQ_CONS;
13579 req->rxq.hc_rate = bp->rx_ticks ? 1000000/bp->rx_ticks : 0;
13580 req->rxq.mtu = bp->dev->mtu;
13581 req->rxq.buf_sz = fp->rx_buf_size;
13582 req->rxq.sge_buf_sz = BCM_PAGE_SIZE * PAGES_PER_SGE;
13583 req->rxq.tpa_agg_sz = tpa_agg_size;
13584 req->rxq.max_sge_pkt = SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT;
13585 req->rxq.max_sge_pkt = ((req->rxq.max_sge_pkt + PAGES_PER_SGE - 1) &
13586 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
13587 req->rxq.flags = flags;
13588 req->rxq.drop_flags = 0;
13589 req->rxq.cache_line_log = BNX2X_RX_ALIGN_SHIFT;
13590 req->rxq.stat_id = -1; /* No stats at the moment */
13591
13592 /* Tx */
13593 req->txq.txq_addr = fp->txdata_ptr[FIRST_TX_COS_INDEX]->tx_desc_mapping;
13594 req->txq.vf_sb = fp_idx;
13595 req->txq.sb_index = HC_INDEX_ETH_TX_CQ_CONS_COS0;
13596 req->txq.hc_rate = bp->tx_ticks ? 1000000/bp->tx_ticks : 0;
13597 req->txq.flags = flags;
13598 req->txq.traffic_type = LLFC_TRAFFIC_TYPE_NW;
13599
13600 /* add list termination tlv */
13601 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13602 sizeof(struct channel_list_end_tlv));
13603
13604 /* output tlvs list */
13605 bnx2x_dp_tlv_list(bp, req);
13606
13607 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13608 if (rc)
13609 BNX2X_ERR("Sending SETUP_Q message for queue[%d] failed!\n",
13610 fp_idx);
13611
13612 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13613 BNX2X_ERR("Status of SETUP_Q for queue[%d] is %d\n",
13614 fp_idx, resp->hdr.status);
13615 return -EINVAL;
13616 }
13617 return rc;
13618}
13619
Ariel Elior9b176b62013-01-01 05:22:28 +000013620int bnx2x_vfpf_teardown_queue(struct bnx2x *bp, int qidx)
13621{
13622 struct vfpf_q_op_tlv *req = &bp->vf2pf_mbox->req.q_op;
13623 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13624 int rc;
13625
13626 /* clear mailbox and prep first tlv */
13627 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_TEARDOWN_Q,
13628 sizeof(*req));
13629
13630 req->vf_qid = qidx;
13631
13632 /* add list termination tlv */
13633 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13634 sizeof(struct channel_list_end_tlv));
13635
13636 /* output tlvs list */
13637 bnx2x_dp_tlv_list(bp, req);
13638
13639 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13640
13641 if (rc) {
13642 BNX2X_ERR("Sending TEARDOWN for queue %d failed: %d\n", qidx,
13643 rc);
13644 return rc;
13645 }
13646
13647 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13648 BNX2X_ERR("TEARDOWN for queue %d failed: %d\n", qidx,
13649 resp->hdr.status);
13650 return -EINVAL;
13651 }
13652
13653 return 0;
13654}
13655
Ariel Elior8d9ac292013-01-01 05:22:27 +000013656/* request pf to add a mac for the vf */
13657int bnx2x_vfpf_set_mac(struct bnx2x *bp)
13658{
13659 struct vfpf_set_q_filters_tlv *req = &bp->vf2pf_mbox->req.set_q_filters;
13660 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13661 int rc;
13662
13663 /* clear mailbox and prep first tlv */
13664 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_SET_Q_FILTERS,
13665 sizeof(*req));
13666
13667 req->flags = VFPF_SET_Q_FILTERS_MAC_VLAN_CHANGED;
13668 req->vf_qid = 0;
13669 req->n_mac_vlan_filters = 1;
13670 req->filters[0].flags =
13671 VFPF_Q_FILTER_DEST_MAC_VALID | VFPF_Q_FILTER_SET_MAC;
13672
13673 /* copy mac from device to request */
13674 memcpy(req->filters[0].mac, bp->dev->dev_addr, ETH_ALEN);
13675
13676 /* add list termination tlv */
13677 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13678 sizeof(struct channel_list_end_tlv));
13679
13680 /* output tlvs list */
13681 bnx2x_dp_tlv_list(bp, req);
13682
13683 /* send message to pf */
13684 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13685 if (rc) {
13686 BNX2X_ERR("failed to send message to pf. rc was %d\n", rc);
13687 return rc;
13688 }
13689
13690 /* PF failed the transaction */
13691 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13692 BNX2X_ERR("vfpf SET MAC failed: %d\n", resp->hdr.status);
13693 return -EINVAL;
13694 }
13695
13696 return 0;
13697}
Ariel Elior381ac162013-01-01 05:22:29 +000013698
13699int bnx2x_vfpf_set_mcast(struct net_device *dev)
13700{
13701 struct bnx2x *bp = netdev_priv(dev);
13702 struct vfpf_set_q_filters_tlv *req = &bp->vf2pf_mbox->req.set_q_filters;
13703 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13704 int rc, i = 0;
13705 struct netdev_hw_addr *ha;
13706
13707 if (bp->state != BNX2X_STATE_OPEN) {
13708 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
13709 return -EINVAL;
13710 }
13711
13712 /* clear mailbox and prep first tlv */
13713 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_SET_Q_FILTERS,
13714 sizeof(*req));
13715
13716 /* Get Rx mode requested */
13717 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
13718
13719 netdev_for_each_mc_addr(ha, dev) {
13720 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
13721 bnx2x_mc_addr(ha));
13722 memcpy(req->multicast[i], bnx2x_mc_addr(ha), ETH_ALEN);
13723 i++;
13724 }
13725
13726 /* We support four PFVF_MAX_MULTICAST_PER_VF mcast
13727 * addresses tops
13728 */
13729 if (i >= PFVF_MAX_MULTICAST_PER_VF) {
13730 DP(NETIF_MSG_IFUP,
13731 "VF supports not more than %d multicast MAC addresses\n",
13732 PFVF_MAX_MULTICAST_PER_VF);
13733 return -EINVAL;
13734 }
13735
13736 req->n_multicast = i;
13737 req->flags |= VFPF_SET_Q_FILTERS_MULTICAST_CHANGED;
13738 req->vf_qid = 0;
13739
13740 /* add list termination tlv */
13741 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13742 sizeof(struct channel_list_end_tlv));
13743
13744 /* output tlvs list */
13745 bnx2x_dp_tlv_list(bp, req);
13746
13747 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13748 if (rc) {
13749 BNX2X_ERR("Sending a message failed: %d\n", rc);
13750 return rc;
13751 }
13752
13753 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13754 BNX2X_ERR("Set Rx mode/multicast failed: %d\n",
13755 resp->hdr.status);
13756 return -EINVAL;
13757 }
13758
13759 return 0;
13760}
13761
13762int bnx2x_vfpf_storm_rx_mode(struct bnx2x *bp)
13763{
13764 int mode = bp->rx_mode;
13765 struct vfpf_set_q_filters_tlv *req = &bp->vf2pf_mbox->req.set_q_filters;
13766 struct pfvf_general_resp_tlv *resp = &bp->vf2pf_mbox->resp.general_resp;
13767 int rc;
13768
13769 /* clear mailbox and prep first tlv */
13770 bnx2x_vfpf_prep(bp, &req->first_tlv, CHANNEL_TLV_SET_Q_FILTERS,
13771 sizeof(*req));
13772
13773 DP(NETIF_MSG_IFUP, "Rx mode is %d\n", mode);
13774
13775 switch (mode) {
13776 case BNX2X_RX_MODE_NONE: /* no Rx */
13777 req->rx_mask = VFPF_RX_MASK_ACCEPT_NONE;
13778 break;
13779 case BNX2X_RX_MODE_NORMAL:
13780 req->rx_mask = VFPF_RX_MASK_ACCEPT_MATCHED_MULTICAST;
13781 req->rx_mask |= VFPF_RX_MASK_ACCEPT_MATCHED_UNICAST;
13782 req->rx_mask |= VFPF_RX_MASK_ACCEPT_BROADCAST;
13783 break;
13784 case BNX2X_RX_MODE_ALLMULTI:
13785 req->rx_mask = VFPF_RX_MASK_ACCEPT_ALL_MULTICAST;
13786 req->rx_mask |= VFPF_RX_MASK_ACCEPT_MATCHED_UNICAST;
13787 req->rx_mask |= VFPF_RX_MASK_ACCEPT_BROADCAST;
13788 break;
13789 case BNX2X_RX_MODE_PROMISC:
13790 req->rx_mask = VFPF_RX_MASK_ACCEPT_ALL_UNICAST;
13791 req->rx_mask |= VFPF_RX_MASK_ACCEPT_ALL_MULTICAST;
13792 req->rx_mask |= VFPF_RX_MASK_ACCEPT_BROADCAST;
13793 break;
13794 default:
13795 BNX2X_ERR("BAD rx mode (%d)\n", mode);
13796 return -EINVAL;
13797 }
13798
13799 req->flags |= VFPF_SET_Q_FILTERS_RX_MASK_CHANGED;
13800 req->vf_qid = 0;
13801
13802 /* add list termination tlv */
13803 bnx2x_add_tlv(bp, req, req->first_tlv.tl.length, CHANNEL_TLV_LIST_END,
13804 sizeof(struct channel_list_end_tlv));
13805
13806 /* output tlvs list */
13807 bnx2x_dp_tlv_list(bp, req);
13808
13809 rc = bnx2x_send_msg2pf(bp, &resp->hdr.status, bp->vf2pf_mbox_mapping);
13810 if (rc)
13811 BNX2X_ERR("Sending a message failed: %d\n", rc);
13812
13813 if (resp->hdr.status != PFVF_STATUS_SUCCESS) {
13814 BNX2X_ERR("Set Rx mode failed: %d\n", resp->hdr.status);
13815 return -EINVAL;
13816 }
13817
13818 return rc;
13819}