blob: cfe5a6af04d0c2fdddcba5165e2756b44c050a07 [file] [log] [blame]
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad49425df2016-04-01 12:18:09 -07004 Copyright(c) 1999 - 2016 Intel Corporation.
Jeff Kirsher8af3c332012-02-18 07:08:14 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Jeff Kirsher8af3c332012-02-18 07:08:14 +000024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include "ixgbe.h"
30#include "ixgbe_sriov.h"
31
Alexander Duyck800bd602012-06-02 00:11:02 +000032#ifdef CONFIG_IXGBE_DCB
Alexander Duyck73079ea2012-07-14 06:48:49 +000033/**
34 * ixgbe_cache_ring_dcb_sriov - Descriptor ring to register mapping for SR-IOV
35 * @adapter: board private structure to initialize
36 *
37 * Cache the descriptor ring offsets for SR-IOV to the assigned rings. It
38 * will also try to cache the proper offsets if RSS/FCoE are enabled along
39 * with VMDq.
40 *
41 **/
42static bool ixgbe_cache_ring_dcb_sriov(struct ixgbe_adapter *adapter)
43{
44#ifdef IXGBE_FCOE
45 struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
46#endif /* IXGBE_FCOE */
47 struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
48 int i;
Alexander Duyckb5f69cc2017-11-22 10:57:29 -080049 u16 reg_idx, pool;
Alexander Duyck0efbf122017-11-22 10:57:11 -080050 u8 tcs = adapter->hw_tcs;
Alexander Duyck73079ea2012-07-14 06:48:49 +000051
52 /* verify we have DCB queueing enabled before proceeding */
53 if (tcs <= 1)
54 return false;
55
56 /* verify we have VMDq enabled before proceeding */
57 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
58 return false;
59
60 /* start at VMDq register offset for SR-IOV enabled setups */
Alexander Duyckb5f69cc2017-11-22 10:57:29 -080061 pool = 0;
Alexander Duyck73079ea2012-07-14 06:48:49 +000062 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
Alexander Duyckb5f69cc2017-11-22 10:57:29 -080063 for (i = 0, pool = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
Alexander Duyck73079ea2012-07-14 06:48:49 +000064 /* If we are greater than indices move to next pool */
Alexander Duyckb5f69cc2017-11-22 10:57:29 -080065 if ((reg_idx & ~vmdq->mask) >= tcs) {
66 pool++;
Alexander Duyck73079ea2012-07-14 06:48:49 +000067 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
Alexander Duyckb5f69cc2017-11-22 10:57:29 -080068 }
Alexander Duyck73079ea2012-07-14 06:48:49 +000069 adapter->rx_ring[i]->reg_idx = reg_idx;
Alexander Duyckb5f69cc2017-11-22 10:57:29 -080070 adapter->rx_ring[i]->netdev = pool ? NULL : adapter->netdev;
Alexander Duyck73079ea2012-07-14 06:48:49 +000071 }
72
73 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
74 for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
75 /* If we are greater than indices move to next pool */
76 if ((reg_idx & ~vmdq->mask) >= tcs)
77 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
78 adapter->tx_ring[i]->reg_idx = reg_idx;
79 }
80
81#ifdef IXGBE_FCOE
82 /* nothing to do if FCoE is disabled */
83 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
84 return true;
85
86 /* The work is already done if the FCoE ring is shared */
87 if (fcoe->offset < tcs)
88 return true;
89
90 /* The FCoE rings exist separately, we need to move their reg_idx */
91 if (fcoe->indices) {
92 u16 queues_per_pool = __ALIGN_MASK(1, ~vmdq->mask);
93 u8 fcoe_tc = ixgbe_fcoe_get_tc(adapter);
94
95 reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
96 for (i = fcoe->offset; i < adapter->num_rx_queues; i++) {
97 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
98 adapter->rx_ring[i]->reg_idx = reg_idx;
Alexander Duyckb5f69cc2017-11-22 10:57:29 -080099 adapter->rx_ring[i]->netdev = adapter->netdev;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000100 reg_idx++;
101 }
102
103 reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
104 for (i = fcoe->offset; i < adapter->num_tx_queues; i++) {
105 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
106 adapter->tx_ring[i]->reg_idx = reg_idx;
107 reg_idx++;
108 }
109 }
110
111#endif /* IXGBE_FCOE */
112 return true;
113}
114
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000115/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
116static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
117 unsigned int *tx, unsigned int *rx)
118{
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000119 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck0efbf122017-11-22 10:57:11 -0800120 u8 num_tcs = adapter->hw_tcs;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000121
122 *tx = 0;
123 *rx = 0;
124
125 switch (hw->mac.type) {
126 case ixgbe_mac_82598EB:
Alexander Duyck4ae63732012-06-22 06:46:33 +0000127 /* TxQs/TC: 4 RxQs/TC: 8 */
128 *tx = tc << 2; /* 0, 4, 8, 12, 16, 20, 24, 28 */
129 *rx = tc << 3; /* 0, 8, 16, 24, 32, 40, 48, 56 */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000130 break;
131 case ixgbe_mac_82599EB:
132 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000133 case ixgbe_mac_X550:
134 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700135 case ixgbe_mac_x550em_a:
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000136 if (num_tcs > 4) {
Alexander Duyck4ae63732012-06-22 06:46:33 +0000137 /*
138 * TCs : TC0/1 TC2/3 TC4-7
139 * TxQs/TC: 32 16 8
140 * RxQs/TC: 16 16 16
141 */
142 *rx = tc << 4;
143 if (tc < 3)
144 *tx = tc << 5; /* 0, 32, 64 */
145 else if (tc < 5)
146 *tx = (tc + 2) << 4; /* 80, 96 */
147 else
148 *tx = (tc + 8) << 3; /* 104, 112, 120 */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000149 } else {
Alexander Duyck4ae63732012-06-22 06:46:33 +0000150 /*
151 * TCs : TC0 TC1 TC2/3
152 * TxQs/TC: 64 32 16
153 * RxQs/TC: 32 32 32
154 */
155 *rx = tc << 5;
156 if (tc < 2)
157 *tx = tc << 6; /* 0, 64 */
158 else
159 *tx = (tc + 4) << 4; /* 96, 112 */
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000160 }
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000161 default:
162 break;
163 }
164}
165
166/**
167 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
168 * @adapter: board private structure to initialize
169 *
170 * Cache the descriptor ring offsets for DCB to the assigned rings.
171 *
172 **/
Alexander Duyck4ae63732012-06-22 06:46:33 +0000173static bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000174{
Alexander Duyck0efbf122017-11-22 10:57:11 -0800175 u8 num_tcs = adapter->hw_tcs;
Alexander Duyck4ae63732012-06-22 06:46:33 +0000176 unsigned int tx_idx, rx_idx;
177 int tc, offset, rss_i, i;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000178
Alexander Duyck4ae63732012-06-22 06:46:33 +0000179 /* verify we have DCB queueing enabled before proceeding */
180 if (num_tcs <= 1)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000181 return false;
182
Alexander Duyck4ae63732012-06-22 06:46:33 +0000183 rss_i = adapter->ring_feature[RING_F_RSS].indices;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000184
Alexander Duyck4ae63732012-06-22 06:46:33 +0000185 for (tc = 0, offset = 0; tc < num_tcs; tc++, offset += rss_i) {
186 ixgbe_get_first_reg_idx(adapter, tc, &tx_idx, &rx_idx);
187 for (i = 0; i < rss_i; i++, tx_idx++, rx_idx++) {
188 adapter->tx_ring[offset + i]->reg_idx = tx_idx;
189 adapter->rx_ring[offset + i]->reg_idx = rx_idx;
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800190 adapter->rx_ring[offset + i]->netdev = adapter->netdev;
Alexander Duyck4ae63732012-06-22 06:46:33 +0000191 adapter->tx_ring[offset + i]->dcb_tc = tc;
192 adapter->rx_ring[offset + i]->dcb_tc = tc;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000193 }
194 }
195
196 return true;
197}
Alexander Duyckd411a932012-06-30 00:14:01 +0000198
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000199#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000200/**
201 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
202 * @adapter: board private structure to initialize
203 *
204 * SR-IOV doesn't use any descriptor rings but changes the default if
205 * no other mapping is used.
206 *
207 */
Alexander Duyck73079ea2012-07-14 06:48:49 +0000208static bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000209{
Alexander Duyck73079ea2012-07-14 06:48:49 +0000210#ifdef IXGBE_FCOE
211 struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
212#endif /* IXGBE_FCOE */
213 struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
214 struct ixgbe_ring_feature *rss = &adapter->ring_feature[RING_F_RSS];
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800215 u16 reg_idx, pool;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000216 int i;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000217
218 /* only proceed if VMDq is enabled */
219 if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED))
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000220 return false;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000221
222 /* start at VMDq register offset for SR-IOV enabled setups */
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800223 pool = 0;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000224 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
225 for (i = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
226#ifdef IXGBE_FCOE
227 /* Allow first FCoE queue to be mapped as RSS */
228 if (fcoe->offset && (i > fcoe->offset))
229 break;
230#endif
231 /* If we are greater than indices move to next pool */
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800232 if ((reg_idx & ~vmdq->mask) >= rss->indices) {
233 pool++;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000234 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800235 }
Alexander Duyck73079ea2012-07-14 06:48:49 +0000236 adapter->rx_ring[i]->reg_idx = reg_idx;
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800237 adapter->rx_ring[i]->netdev = pool ? NULL : adapter->netdev;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000238 }
239
240#ifdef IXGBE_FCOE
241 /* FCoE uses a linear block of queues so just assigning 1:1 */
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800242 for (; i < adapter->num_rx_queues; i++, reg_idx++) {
Alexander Duyck73079ea2012-07-14 06:48:49 +0000243 adapter->rx_ring[i]->reg_idx = reg_idx;
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800244 adapter->rx_ring[i]->netdev = adapter->netdev;
245 }
Alexander Duyck73079ea2012-07-14 06:48:49 +0000246
247#endif
248 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
249 for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
250#ifdef IXGBE_FCOE
251 /* Allow first FCoE queue to be mapped as RSS */
252 if (fcoe->offset && (i > fcoe->offset))
253 break;
254#endif
255 /* If we are greater than indices move to next pool */
256 if ((reg_idx & rss->mask) >= rss->indices)
257 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
258 adapter->tx_ring[i]->reg_idx = reg_idx;
259 }
260
261#ifdef IXGBE_FCOE
262 /* FCoE uses a linear block of queues so just assigning 1:1 */
263 for (; i < adapter->num_tx_queues; i++, reg_idx++)
264 adapter->tx_ring[i]->reg_idx = reg_idx;
265
266#endif
267
268 return true;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000269}
270
271/**
Alexander Duyckd411a932012-06-30 00:14:01 +0000272 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
273 * @adapter: board private structure to initialize
274 *
275 * Cache the descriptor ring offsets for RSS to the assigned rings.
276 *
277 **/
278static bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
279{
John Fastabend33fdc822017-04-24 03:30:18 -0700280 int i, reg_idx;
Alexander Duyckd411a932012-06-30 00:14:01 +0000281
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800282 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckd411a932012-06-30 00:14:01 +0000283 adapter->rx_ring[i]->reg_idx = i;
Alexander Duyckb5f69cc2017-11-22 10:57:29 -0800284 adapter->rx_ring[i]->netdev = adapter->netdev;
285 }
John Fastabend33fdc822017-04-24 03:30:18 -0700286 for (i = 0, reg_idx = 0; i < adapter->num_tx_queues; i++, reg_idx++)
287 adapter->tx_ring[i]->reg_idx = reg_idx;
288 for (i = 0; i < adapter->num_xdp_queues; i++, reg_idx++)
289 adapter->xdp_ring[i]->reg_idx = reg_idx;
Alexander Duyckd411a932012-06-30 00:14:01 +0000290
291 return true;
292}
293
294/**
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000295 * ixgbe_cache_ring_register - Descriptor ring to register mapping
296 * @adapter: board private structure to initialize
297 *
298 * Once we know the feature-set enabled for the device, we'll cache
299 * the register offset the descriptor ring is assigned to.
300 *
301 * Note, the order the various feature calls is important. It must start with
302 * the "most" features enabled at the same time, then trickle down to the
303 * least amount of features turned on at once.
304 **/
305static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
306{
307 /* start with default case */
308 adapter->rx_ring[0]->reg_idx = 0;
309 adapter->tx_ring[0]->reg_idx = 0;
310
Alexander Duyck73079ea2012-07-14 06:48:49 +0000311#ifdef CONFIG_IXGBE_DCB
312 if (ixgbe_cache_ring_dcb_sriov(adapter))
313 return;
314
315 if (ixgbe_cache_ring_dcb(adapter))
316 return;
317
318#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000319 if (ixgbe_cache_ring_sriov(adapter))
320 return;
321
Alexander Duyckd411a932012-06-30 00:14:01 +0000322 ixgbe_cache_ring_rss(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000323}
324
John Fastabend33fdc822017-04-24 03:30:18 -0700325static int ixgbe_xdp_queues(struct ixgbe_adapter *adapter)
326{
327 return adapter->xdp_prog ? nr_cpu_ids : 0;
328}
329
Emil Tantilov2bf1a872016-11-04 14:03:03 -0700330#define IXGBE_RSS_64Q_MASK 0x3F
Alexander Duyckd411a932012-06-30 00:14:01 +0000331#define IXGBE_RSS_16Q_MASK 0xF
332#define IXGBE_RSS_8Q_MASK 0x7
333#define IXGBE_RSS_4Q_MASK 0x3
334#define IXGBE_RSS_2Q_MASK 0x1
335#define IXGBE_RSS_DISABLED_MASK 0x0
336
337#ifdef CONFIG_IXGBE_DCB
Alexander Duyck73079ea2012-07-14 06:48:49 +0000338/**
339 * ixgbe_set_dcb_sriov_queues: Allocate queues for SR-IOV devices w/ DCB
340 * @adapter: board private structure to initialize
341 *
342 * When SR-IOV (Single Root IO Virtualiztion) is enabled, allocate queues
343 * and VM pools where appropriate. Also assign queues based on DCB
344 * priorities and map accordingly..
345 *
346 **/
347static bool ixgbe_set_dcb_sriov_queues(struct ixgbe_adapter *adapter)
348{
349 int i;
350 u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
351 u16 vmdq_m = 0;
352#ifdef IXGBE_FCOE
353 u16 fcoe_i = 0;
354#endif
Alexander Duyck0efbf122017-11-22 10:57:11 -0800355 u8 tcs = adapter->hw_tcs;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000356
357 /* verify we have DCB queueing enabled before proceeding */
358 if (tcs <= 1)
359 return false;
360
361 /* verify we have VMDq enabled before proceeding */
362 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
363 return false;
364
Alexander Duyck4e039c12017-11-22 10:56:40 -0800365 /* limit VMDq instances on the PF by number of Tx queues */
366 vmdq_i = min_t(u16, vmdq_i, MAX_TX_QUEUES / tcs);
367
Alexander Duyck73079ea2012-07-14 06:48:49 +0000368 /* Add starting offset to total pool count */
369 vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
370
371 /* 16 pools w/ 8 TC per pool */
372 if (tcs > 4) {
373 vmdq_i = min_t(u16, vmdq_i, 16);
374 vmdq_m = IXGBE_82599_VMDQ_8Q_MASK;
375 /* 32 pools w/ 4 TC per pool */
376 } else {
377 vmdq_i = min_t(u16, vmdq_i, 32);
378 vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
379 }
380
381#ifdef IXGBE_FCOE
382 /* queues in the remaining pools are available for FCoE */
383 fcoe_i = (128 / __ALIGN_MASK(1, ~vmdq_m)) - vmdq_i;
384
385#endif
386 /* remove the starting offset from the pool count */
387 vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
388
389 /* save features for later use */
390 adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
391 adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
392
393 /*
394 * We do not support DCB, VMDq, and RSS all simultaneously
395 * so we will disable RSS since it is the lowest priority
396 */
397 adapter->ring_feature[RING_F_RSS].indices = 1;
398 adapter->ring_feature[RING_F_RSS].mask = IXGBE_RSS_DISABLED_MASK;
399
Alexander Duyck39cb6812012-06-06 05:38:20 +0000400 /* disable ATR as it is not supported when VMDq is enabled */
401 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
402
Alexander Duyck73079ea2012-07-14 06:48:49 +0000403 adapter->num_rx_pools = vmdq_i;
404 adapter->num_rx_queues_per_pool = tcs;
405
406 adapter->num_tx_queues = vmdq_i * tcs;
John Fastabend33fdc822017-04-24 03:30:18 -0700407 adapter->num_xdp_queues = 0;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000408 adapter->num_rx_queues = vmdq_i * tcs;
409
410#ifdef IXGBE_FCOE
411 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
412 struct ixgbe_ring_feature *fcoe;
413
414 fcoe = &adapter->ring_feature[RING_F_FCOE];
415
416 /* limit ourselves based on feature limits */
Alexander Duyck73079ea2012-07-14 06:48:49 +0000417 fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
418
419 if (fcoe_i) {
420 /* alloc queues for FCoE separately */
421 fcoe->indices = fcoe_i;
422 fcoe->offset = vmdq_i * tcs;
423
424 /* add queues to adapter */
425 adapter->num_tx_queues += fcoe_i;
426 adapter->num_rx_queues += fcoe_i;
427 } else if (tcs > 1) {
428 /* use queue belonging to FcoE TC */
429 fcoe->indices = 1;
430 fcoe->offset = ixgbe_fcoe_get_tc(adapter);
431 } else {
432 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
433
434 fcoe->indices = 0;
435 fcoe->offset = 0;
436 }
437 }
438
439#endif /* IXGBE_FCOE */
440 /* configure TC to queue mapping */
441 for (i = 0; i < tcs; i++)
442 netdev_set_tc_queue(adapter->netdev, i, 1, i);
443
444 return true;
445}
446
Alexander Duyckd411a932012-06-30 00:14:01 +0000447static bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
448{
449 struct net_device *dev = adapter->netdev;
450 struct ixgbe_ring_feature *f;
451 int rss_i, rss_m, i;
452 int tcs;
453
454 /* Map queue offset and counts onto allocated tx queues */
Alexander Duyck0efbf122017-11-22 10:57:11 -0800455 tcs = adapter->hw_tcs;
Alexander Duyckd411a932012-06-30 00:14:01 +0000456
457 /* verify we have DCB queueing enabled before proceeding */
458 if (tcs <= 1)
459 return false;
460
461 /* determine the upper limit for our current DCB mode */
462 rss_i = dev->num_tx_queues / tcs;
463 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
464 /* 8 TC w/ 4 queues per TC */
465 rss_i = min_t(u16, rss_i, 4);
466 rss_m = IXGBE_RSS_4Q_MASK;
467 } else if (tcs > 4) {
468 /* 8 TC w/ 8 queues per TC */
469 rss_i = min_t(u16, rss_i, 8);
470 rss_m = IXGBE_RSS_8Q_MASK;
471 } else {
472 /* 4 TC w/ 16 queues per TC */
473 rss_i = min_t(u16, rss_i, 16);
474 rss_m = IXGBE_RSS_16Q_MASK;
475 }
476
477 /* set RSS mask and indices */
478 f = &adapter->ring_feature[RING_F_RSS];
479 rss_i = min_t(int, rss_i, f->limit);
480 f->indices = rss_i;
481 f->mask = rss_m;
482
Alexander Duyck39cb6812012-06-06 05:38:20 +0000483 /* disable ATR as it is not supported when multiple TCs are enabled */
484 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
485
Alexander Duyckd411a932012-06-30 00:14:01 +0000486#ifdef IXGBE_FCOE
487 /* FCoE enabled queues require special configuration indexed
488 * by feature specific indices and offset. Here we map FCoE
489 * indices onto the DCB queue pairs allowing FCoE to own
490 * configuration later.
491 */
492 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
493 u8 tc = ixgbe_fcoe_get_tc(adapter);
494
495 f = &adapter->ring_feature[RING_F_FCOE];
496 f->indices = min_t(u16, rss_i, f->limit);
497 f->offset = rss_i * tc;
498 }
499
500#endif /* IXGBE_FCOE */
501 for (i = 0; i < tcs; i++)
502 netdev_set_tc_queue(dev, i, rss_i, rss_i * i);
503
504 adapter->num_tx_queues = rss_i * tcs;
John Fastabend33fdc822017-04-24 03:30:18 -0700505 adapter->num_xdp_queues = 0;
Alexander Duyckd411a932012-06-30 00:14:01 +0000506 adapter->num_rx_queues = rss_i * tcs;
507
508 return true;
509}
510
511#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000512/**
Alexander Duyck73079ea2012-07-14 06:48:49 +0000513 * ixgbe_set_sriov_queues - Allocate queues for SR-IOV devices
514 * @adapter: board private structure to initialize
515 *
516 * When SR-IOV (Single Root IO Virtualiztion) is enabled, allocate queues
517 * and VM pools where appropriate. If RSS is available, then also try and
518 * enable RSS and map accordingly.
519 *
520 **/
521static bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
522{
523 u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
524 u16 vmdq_m = 0;
525 u16 rss_i = adapter->ring_feature[RING_F_RSS].limit;
526 u16 rss_m = IXGBE_RSS_DISABLED_MASK;
527#ifdef IXGBE_FCOE
528 u16 fcoe_i = 0;
529#endif
530
531 /* only proceed if SR-IOV is enabled */
532 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
533 return false;
534
Alexander Duyck4e039c12017-11-22 10:56:40 -0800535 /* limit l2fwd RSS based on total Tx queue limit */
536 rss_i = min_t(u16, rss_i, MAX_TX_QUEUES / vmdq_i);
537
Alexander Duyck73079ea2012-07-14 06:48:49 +0000538 /* Add starting offset to total pool count */
539 vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
540
541 /* double check we are limited to maximum pools */
542 vmdq_i = min_t(u16, IXGBE_MAX_VMDQ_INDICES, vmdq_i);
543
544 /* 64 pool mode with 2 queues per pool */
Alexander Duyck4e039c12017-11-22 10:56:40 -0800545 if (vmdq_i > 32) {
Alexander Duyck73079ea2012-07-14 06:48:49 +0000546 vmdq_m = IXGBE_82599_VMDQ_2Q_MASK;
547 rss_m = IXGBE_RSS_2Q_MASK;
548 rss_i = min_t(u16, rss_i, 2);
Alexander Duycke24fcf22016-09-07 20:28:24 -0700549 /* 32 pool mode with up to 4 queues per pool */
Alexander Duyck73079ea2012-07-14 06:48:49 +0000550 } else {
551 vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
552 rss_m = IXGBE_RSS_4Q_MASK;
Alexander Duycke24fcf22016-09-07 20:28:24 -0700553 /* We can support 4, 2, or 1 queues */
554 rss_i = (rss_i > 3) ? 4 : (rss_i > 1) ? 2 : 1;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000555 }
556
557#ifdef IXGBE_FCOE
558 /* queues in the remaining pools are available for FCoE */
559 fcoe_i = 128 - (vmdq_i * __ALIGN_MASK(1, ~vmdq_m));
560
561#endif
562 /* remove the starting offset from the pool count */
563 vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
564
565 /* save features for later use */
566 adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
567 adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
568
569 /* limit RSS based on user input and save for later use */
570 adapter->ring_feature[RING_F_RSS].indices = rss_i;
571 adapter->ring_feature[RING_F_RSS].mask = rss_m;
572
573 adapter->num_rx_pools = vmdq_i;
574 adapter->num_rx_queues_per_pool = rss_i;
575
576 adapter->num_rx_queues = vmdq_i * rss_i;
577 adapter->num_tx_queues = vmdq_i * rss_i;
John Fastabend33fdc822017-04-24 03:30:18 -0700578 adapter->num_xdp_queues = 0;
Alexander Duyck73079ea2012-07-14 06:48:49 +0000579
580 /* disable ATR as it is not supported when VMDq is enabled */
581 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
582
583#ifdef IXGBE_FCOE
584 /*
585 * FCoE can use rings from adjacent buffers to allow RSS
586 * like behavior. To account for this we need to add the
587 * FCoE indices to the total ring count.
588 */
589 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
590 struct ixgbe_ring_feature *fcoe;
591
592 fcoe = &adapter->ring_feature[RING_F_FCOE];
593
594 /* limit ourselves based on feature limits */
595 fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
596
597 if (vmdq_i > 1 && fcoe_i) {
Alexander Duyck73079ea2012-07-14 06:48:49 +0000598 /* alloc queues for FCoE separately */
599 fcoe->indices = fcoe_i;
600 fcoe->offset = vmdq_i * rss_i;
601 } else {
602 /* merge FCoE queues with RSS queues */
603 fcoe_i = min_t(u16, fcoe_i + rss_i, num_online_cpus());
604
605 /* limit indices to rss_i if MSI-X is disabled */
606 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
607 fcoe_i = rss_i;
608
609 /* attempt to reserve some queues for just FCoE */
610 fcoe->indices = min_t(u16, fcoe_i, fcoe->limit);
611 fcoe->offset = fcoe_i - fcoe->indices;
612
613 fcoe_i -= rss_i;
614 }
615
616 /* add queues to adapter */
617 adapter->num_tx_queues += fcoe_i;
618 adapter->num_rx_queues += fcoe_i;
619 }
620
621#endif
622 return true;
623}
624
625/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000626 * ixgbe_set_rss_queues - Allocate queues for RSS
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000627 * @adapter: board private structure to initialize
628 *
629 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
630 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
631 *
632 **/
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000633static bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000634{
Emil Tantilov2bf1a872016-11-04 14:03:03 -0700635 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000636 struct ixgbe_ring_feature *f;
637 u16 rss_i;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000638
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000639 /* set mask for 16 queue limit of RSS */
640 f = &adapter->ring_feature[RING_F_RSS];
641 rss_i = f->limit;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000642
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000643 f->indices = rss_i;
Emil Tantilov2bf1a872016-11-04 14:03:03 -0700644
645 if (hw->mac.type < ixgbe_mac_X550)
646 f->mask = IXGBE_RSS_16Q_MASK;
647 else
648 f->mask = IXGBE_RSS_64Q_MASK;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000649
Alexander Duyck39cb6812012-06-06 05:38:20 +0000650 /* disable ATR by default, it will be configured below */
651 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
652
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000653 /*
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000654 * Use Flow Director in addition to RSS to ensure the best
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000655 * distribution of flows across cores, even when an FDIR flow
656 * isn't matched.
657 */
Alexander Duyck39cb6812012-06-06 05:38:20 +0000658 if (rss_i > 1 && adapter->atr_sample_rate) {
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000659 f = &adapter->ring_feature[RING_F_FDIR];
660
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000661 rss_i = f->indices = f->limit;
Alexander Duyck39cb6812012-06-06 05:38:20 +0000662
663 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
664 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000665 }
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000666
Alexander Duyckd411a932012-06-30 00:14:01 +0000667#ifdef IXGBE_FCOE
668 /*
669 * FCoE can exist on the same rings as standard network traffic
670 * however it is preferred to avoid that if possible. In order
671 * to get the best performance we allocate as many FCoE queues
672 * as we can and we place them at the end of the ring array to
673 * avoid sharing queues with standard RSS on systems with 24 or
674 * more CPUs.
675 */
676 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
677 struct net_device *dev = adapter->netdev;
678 u16 fcoe_i;
679
680 f = &adapter->ring_feature[RING_F_FCOE];
681
682 /* merge FCoE queues with RSS queues */
683 fcoe_i = min_t(u16, f->limit + rss_i, num_online_cpus());
684 fcoe_i = min_t(u16, fcoe_i, dev->num_tx_queues);
685
686 /* limit indices to rss_i if MSI-X is disabled */
687 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
688 fcoe_i = rss_i;
689
690 /* attempt to reserve some queues for just FCoE */
691 f->indices = min_t(u16, fcoe_i, f->limit);
692 f->offset = fcoe_i - f->indices;
693 rss_i = max_t(u16, fcoe_i, rss_i);
694 }
695
696#endif /* IXGBE_FCOE */
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000697 adapter->num_rx_queues = rss_i;
698 adapter->num_tx_queues = rss_i;
John Fastabend33fdc822017-04-24 03:30:18 -0700699 adapter->num_xdp_queues = ixgbe_xdp_queues(adapter);
Alexander Duyck0b7f5d02012-05-05 05:31:04 +0000700
701 return true;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000702}
703
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000704/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000705 * ixgbe_set_num_queues - Allocate queues for device, feature dependent
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000706 * @adapter: board private structure to initialize
707 *
708 * This is the top level queue allocation routine. The order here is very
709 * important, starting with the "most" number of features turned on at once,
710 * and ending with the smallest set of features. This way large combinations
711 * can be allocated if they're turned on, and smaller combinations are the
712 * fallthrough conditions.
713 *
714 **/
Alexander Duyckac802f52012-07-12 05:52:53 +0000715static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000716{
717 /* Start with base case */
718 adapter->num_rx_queues = 1;
719 adapter->num_tx_queues = 1;
John Fastabend33fdc822017-04-24 03:30:18 -0700720 adapter->num_xdp_queues = 0;
Alexander Duyckff815fb2017-11-22 10:56:34 -0800721 adapter->num_rx_pools = 1;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000722 adapter->num_rx_queues_per_pool = 1;
723
Alexander Duyck73079ea2012-07-14 06:48:49 +0000724#ifdef CONFIG_IXGBE_DCB
725 if (ixgbe_set_dcb_sriov_queues(adapter))
Alexander Duyckac802f52012-07-12 05:52:53 +0000726 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000727
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000728 if (ixgbe_set_dcb_queues(adapter))
Alexander Duyckac802f52012-07-12 05:52:53 +0000729 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000730
731#endif
Alexander Duyck73079ea2012-07-14 06:48:49 +0000732 if (ixgbe_set_sriov_queues(adapter))
733 return;
734
Alexander Duyckac802f52012-07-12 05:52:53 +0000735 ixgbe_set_rss_queues(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000736}
737
Jacob Keller3bcf3442014-09-03 08:12:57 +0000738/**
739 * ixgbe_acquire_msix_vectors - acquire MSI-X vectors
740 * @adapter: board private structure
741 *
742 * Attempts to acquire a suitable range of MSI-X vector interrupts. Will
743 * return a negative error code if unable to acquire MSI-X vectors for any
744 * reason.
745 */
746static int ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000747{
Jacob Keller3bcf3442014-09-03 08:12:57 +0000748 struct ixgbe_hw *hw = &adapter->hw;
749 int i, vectors, vector_threshold;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000750
John Fastabend33fdc822017-04-24 03:30:18 -0700751 /* We start by asking for one vector per queue pair with XDP queues
752 * being stacked with TX queues.
753 */
Jacob Keller3bcf3442014-09-03 08:12:57 +0000754 vectors = max(adapter->num_rx_queues, adapter->num_tx_queues);
John Fastabend33fdc822017-04-24 03:30:18 -0700755 vectors = max(vectors, adapter->num_xdp_queues);
Jacob Keller3bcf3442014-09-03 08:12:57 +0000756
757 /* It is easy to be greedy for MSI-X vectors. However, it really
758 * doesn't do much good if we have a lot more vectors than CPUs. We'll
759 * be somewhat conservative and only ask for (roughly) the same number
760 * of vectors as there are CPUs.
761 */
762 vectors = min_t(int, vectors, num_online_cpus());
763
764 /* Some vectors are necessary for non-queue interrupts */
765 vectors += NON_Q_VECTORS;
766
767 /* Hardware can only support a maximum of hw.mac->max_msix_vectors.
768 * With features such as RSS and VMDq, we can easily surpass the
769 * number of Rx and Tx descriptor queues supported by our device.
770 * Thus, we cap the maximum in the rare cases where the CPU count also
771 * exceeds our vector limit
772 */
773 vectors = min_t(int, vectors, hw->mac.max_msix_vectors);
774
775 /* We want a minimum of two MSI-X vectors for (1) a TxQ[0] + RxQ[0]
776 * handler, and (2) an Other (Link Status Change, etc.) handler.
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000777 */
778 vector_threshold = MIN_MSIX_COUNT;
779
Jacob Keller027bb562014-09-03 08:12:56 +0000780 adapter->msix_entries = kcalloc(vectors,
781 sizeof(struct msix_entry),
782 GFP_KERNEL);
783 if (!adapter->msix_entries)
784 return -ENOMEM;
785
786 for (i = 0; i < vectors; i++)
787 adapter->msix_entries[i].entry = i;
788
Alexander Gordeevb45e6202014-02-18 11:11:45 +0100789 vectors = pci_enable_msix_range(adapter->pdev, adapter->msix_entries,
790 vector_threshold, vectors);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000791
Alexander Gordeevb45e6202014-02-18 11:11:45 +0100792 if (vectors < 0) {
Jacob Keller493043e2014-09-03 08:12:54 +0000793 /* A negative count of allocated vectors indicates an error in
794 * acquiring within the specified range of MSI-X vectors
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000795 */
Jacob Keller493043e2014-09-03 08:12:54 +0000796 e_dev_warn("Failed to allocate MSI-X interrupts. Err: %d\n",
797 vectors);
798
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000799 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
800 kfree(adapter->msix_entries);
801 adapter->msix_entries = NULL;
Jacob Kellerd7de3c62014-09-03 08:12:55 +0000802
803 return vectors;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000804 }
Jacob Kellerd7de3c62014-09-03 08:12:55 +0000805
806 /* we successfully allocated some number of vectors within our
807 * requested range.
808 */
809 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED;
810
811 /* Adjust for only the vectors we'll use, which is minimum
812 * of max_q_vectors, or the number of vectors we were allocated.
813 */
814 vectors -= NON_Q_VECTORS;
815 adapter->num_q_vectors = min_t(int, vectors, adapter->max_q_vectors);
816
817 return 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000818}
819
820static void ixgbe_add_ring(struct ixgbe_ring *ring,
821 struct ixgbe_ring_container *head)
822{
823 ring->next = head->ring;
824 head->ring = ring;
825 head->count++;
Alexander Duyckb4ded832017-09-25 14:55:36 -0700826 head->next_update = jiffies + 1;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000827}
828
829/**
830 * ixgbe_alloc_q_vector - Allocate memory for a single interrupt vector
831 * @adapter: board private structure to initialize
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000832 * @v_count: q_vectors allocated on adapter, used for ring interleaving
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000833 * @v_idx: index of vector in adapter struct
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000834 * @txr_count: total number of Tx rings to allocate
835 * @txr_idx: index of first Tx ring to allocate
John Fastabend33fdc822017-04-24 03:30:18 -0700836 * @xdp_count: total number of XDP rings to allocate
837 * @xdp_idx: index of first XDP ring to allocate
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000838 * @rxr_count: total number of Rx rings to allocate
839 * @rxr_idx: index of first Rx ring to allocate
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000840 *
841 * We allocate one q_vector. If allocation fails we return -ENOMEM.
842 **/
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000843static int ixgbe_alloc_q_vector(struct ixgbe_adapter *adapter,
844 int v_count, int v_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000845 int txr_count, int txr_idx,
John Fastabend33fdc822017-04-24 03:30:18 -0700846 int xdp_count, int xdp_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000847 int rxr_count, int rxr_idx)
848{
849 struct ixgbe_q_vector *q_vector;
850 struct ixgbe_ring *ring;
Alexander Duyckfd786b72013-01-12 06:33:31 +0000851 int node = NUMA_NO_NODE;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000852 int cpu = -1;
853 int ring_count, size;
Alexander Duyck0efbf122017-11-22 10:57:11 -0800854 u8 tcs = adapter->hw_tcs;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000855
John Fastabend33fdc822017-04-24 03:30:18 -0700856 ring_count = txr_count + rxr_count + xdp_count;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000857 size = sizeof(struct ixgbe_q_vector) +
858 (sizeof(struct ixgbe_ring) * ring_count);
859
860 /* customize cpu for Flow Director mapping */
Alexander Duyckfd786b72013-01-12 06:33:31 +0000861 if ((tcs <= 1) && !(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
862 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
863 if (rss_i > 1 && adapter->atr_sample_rate) {
864 if (cpu_online(v_idx)) {
865 cpu = v_idx;
866 node = cpu_to_node(cpu);
867 }
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000868 }
869 }
870
871 /* allocate q_vector and rings */
872 q_vector = kzalloc_node(size, GFP_KERNEL, node);
873 if (!q_vector)
874 q_vector = kzalloc(size, GFP_KERNEL);
875 if (!q_vector)
876 return -ENOMEM;
877
878 /* setup affinity mask and node */
879 if (cpu != -1)
880 cpumask_set_cpu(cpu, &q_vector->affinity_mask);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000881 q_vector->numa_node = node;
882
Alexander Duyck245f2922012-07-27 23:49:30 +0000883#ifdef CONFIG_IXGBE_DCA
884 /* initialize CPU for DCA */
885 q_vector->cpu = -1;
886
887#endif
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000888 /* initialize NAPI */
889 netif_napi_add(adapter->netdev, &q_vector->napi,
890 ixgbe_poll, 64);
891
892 /* tie q_vector and adapter together */
893 adapter->q_vector[v_idx] = q_vector;
894 q_vector->adapter = adapter;
895 q_vector->v_idx = v_idx;
896
897 /* initialize work limits */
898 q_vector->tx.work_limit = adapter->tx_work_limit;
899
Alexander Duyckb4ded832017-09-25 14:55:36 -0700900 /* Initialize setting for adaptive ITR */
901 q_vector->tx.itr = IXGBE_ITR_ADAPTIVE_MAX_USECS |
902 IXGBE_ITR_ADAPTIVE_LATENCY;
903 q_vector->rx.itr = IXGBE_ITR_ADAPTIVE_MAX_USECS |
904 IXGBE_ITR_ADAPTIVE_LATENCY;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000905
Emil Tantilov3af33612012-10-24 08:12:10 +0000906 /* intialize ITR */
907 if (txr_count && !rxr_count) {
908 /* tx only vector */
909 if (adapter->tx_itr_setting == 1)
Alexander Duyck8ac34f12015-07-30 15:19:28 -0700910 q_vector->itr = IXGBE_12K_ITR;
Emil Tantilov3af33612012-10-24 08:12:10 +0000911 else
912 q_vector->itr = adapter->tx_itr_setting;
913 } else {
914 /* rx or rx/tx vector */
915 if (adapter->rx_itr_setting == 1)
916 q_vector->itr = IXGBE_20K_ITR;
917 else
918 q_vector->itr = adapter->rx_itr_setting;
919 }
920
Alexander Duyckb4ded832017-09-25 14:55:36 -0700921 /* initialize pointer to rings */
922 ring = q_vector->ring;
923
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000924 while (txr_count) {
925 /* assign generic ring traits */
926 ring->dev = &adapter->pdev->dev;
927 ring->netdev = adapter->netdev;
928
929 /* configure backlink on ring */
930 ring->q_vector = q_vector;
931
932 /* update q_vector Tx values */
933 ixgbe_add_ring(ring, &q_vector->tx);
934
935 /* apply Tx specific ring traits */
936 ring->count = adapter->tx_ring_count;
Alexander Duyck16be45b2017-11-22 10:57:23 -0800937 ring->queue_index = txr_idx;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000938
939 /* assign ring to adapter */
940 adapter->tx_ring[txr_idx] = ring;
941
942 /* update count and index */
943 txr_count--;
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +0000944 txr_idx += v_count;
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000945
946 /* push pointer to next ring */
947 ring++;
948 }
949
John Fastabend33fdc822017-04-24 03:30:18 -0700950 while (xdp_count) {
951 /* assign generic ring traits */
952 ring->dev = &adapter->pdev->dev;
953 ring->netdev = adapter->netdev;
954
955 /* configure backlink on ring */
956 ring->q_vector = q_vector;
957
958 /* update q_vector Tx values */
959 ixgbe_add_ring(ring, &q_vector->tx);
960
961 /* apply Tx specific ring traits */
962 ring->count = adapter->tx_ring_count;
963 ring->queue_index = xdp_idx;
964 set_ring_xdp(ring);
965
966 /* assign ring to adapter */
967 adapter->xdp_ring[xdp_idx] = ring;
968
969 /* update count and index */
970 xdp_count--;
971 xdp_idx++;
972
973 /* push pointer to next ring */
974 ring++;
975 }
976
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000977 while (rxr_count) {
978 /* assign generic ring traits */
979 ring->dev = &adapter->pdev->dev;
980 ring->netdev = adapter->netdev;
981
982 /* configure backlink on ring */
983 ring->q_vector = q_vector;
984
985 /* update q_vector Rx values */
986 ixgbe_add_ring(ring, &q_vector->rx);
987
988 /*
989 * 82599 errata, UDP frames with a 0 checksum
990 * can be marked as checksum errors.
991 */
992 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
993 set_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state);
994
Alexander Duyckb2db4972012-04-07 04:57:29 +0000995#ifdef IXGBE_FCOE
996 if (adapter->netdev->features & NETIF_F_FCOE_MTU) {
997 struct ixgbe_ring_feature *f;
998 f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duycke4b317e2012-05-05 05:30:53 +0000999 if ((rxr_idx >= f->offset) &&
1000 (rxr_idx < f->offset + f->indices))
Alexander Duyck57efd442012-06-25 21:54:46 +00001001 set_bit(__IXGBE_RX_FCOE, &ring->state);
Alexander Duyckb2db4972012-04-07 04:57:29 +00001002 }
1003
1004#endif /* IXGBE_FCOE */
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001005 /* apply Rx specific ring traits */
1006 ring->count = adapter->rx_ring_count;
Alexander Duyck16be45b2017-11-22 10:57:23 -08001007 ring->queue_index = rxr_idx;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001008
1009 /* assign ring to adapter */
1010 adapter->rx_ring[rxr_idx] = ring;
1011
1012 /* update count and index */
1013 rxr_count--;
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001014 rxr_idx += v_count;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001015
1016 /* push pointer to next ring */
1017 ring++;
1018 }
1019
1020 return 0;
1021}
1022
1023/**
1024 * ixgbe_free_q_vector - Free memory allocated for specific interrupt vector
1025 * @adapter: board private structure to initialize
1026 * @v_idx: Index of vector to be freed
1027 *
1028 * This function frees the memory allocated to the q_vector. In addition if
1029 * NAPI is enabled it will delete any references to the NAPI struct prior
1030 * to freeing the q_vector.
1031 **/
1032static void ixgbe_free_q_vector(struct ixgbe_adapter *adapter, int v_idx)
1033{
1034 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
1035 struct ixgbe_ring *ring;
1036
John Fastabend90382dc2017-07-17 09:26:24 -07001037 ixgbe_for_each_ring(ring, q_vector->tx) {
1038 if (ring_is_xdp(ring))
1039 adapter->xdp_ring[ring->queue_index] = NULL;
1040 else
1041 adapter->tx_ring[ring->queue_index] = NULL;
1042 }
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001043
1044 ixgbe_for_each_ring(ring, q_vector->rx)
1045 adapter->rx_ring[ring->queue_index] = NULL;
1046
1047 adapter->q_vector[v_idx] = NULL;
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001048 napi_hash_del(&q_vector->napi);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001049 netif_napi_del(&q_vector->napi);
1050
1051 /*
1052 * ixgbe_get_stats64() might access the rings on this vector,
1053 * we must wait a grace period before freeing it.
1054 */
1055 kfree_rcu(q_vector, rcu);
1056}
1057
1058/**
1059 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
1060 * @adapter: board private structure to initialize
1061 *
1062 * We allocate one q_vector per queue interrupt. If allocation fails we
1063 * return -ENOMEM.
1064 **/
1065static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
1066{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001067 int q_vectors = adapter->num_q_vectors;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001068 int rxr_remaining = adapter->num_rx_queues;
1069 int txr_remaining = adapter->num_tx_queues;
John Fastabend33fdc822017-04-24 03:30:18 -07001070 int xdp_remaining = adapter->num_xdp_queues;
1071 int rxr_idx = 0, txr_idx = 0, xdp_idx = 0, v_idx = 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001072 int err;
1073
1074 /* only one q_vector if MSI-X is disabled. */
1075 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
1076 q_vectors = 1;
1077
John Fastabend33fdc822017-04-24 03:30:18 -07001078 if (q_vectors >= (rxr_remaining + txr_remaining + xdp_remaining)) {
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001079 for (; rxr_remaining; v_idx++) {
1080 err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
John Fastabend33fdc822017-04-24 03:30:18 -07001081 0, 0, 0, 0, 1, rxr_idx);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001082
1083 if (err)
1084 goto err_out;
1085
1086 /* update counts and index */
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001087 rxr_remaining--;
1088 rxr_idx++;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001089 }
1090 }
1091
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001092 for (; v_idx < q_vectors; v_idx++) {
1093 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1094 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
John Fastabend33fdc822017-04-24 03:30:18 -07001095 int xqpv = DIV_ROUND_UP(xdp_remaining, q_vectors - v_idx);
1096
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001097 err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001098 tqpv, txr_idx,
John Fastabend33fdc822017-04-24 03:30:18 -07001099 xqpv, xdp_idx,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001100 rqpv, rxr_idx);
1101
1102 if (err)
1103 goto err_out;
1104
1105 /* update counts and index */
1106 rxr_remaining -= rqpv;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001107 txr_remaining -= tqpv;
John Fastabend33fdc822017-04-24 03:30:18 -07001108 xdp_remaining -= xqpv;
Alexander Duyckd0bfcdf2012-03-28 08:03:43 +00001109 rxr_idx++;
1110 txr_idx++;
John Fastabend33fdc822017-04-24 03:30:18 -07001111 xdp_idx += xqpv;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001112 }
1113
1114 return 0;
1115
1116err_out:
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001117 adapter->num_tx_queues = 0;
John Fastabend33fdc822017-04-24 03:30:18 -07001118 adapter->num_xdp_queues = 0;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001119 adapter->num_rx_queues = 0;
1120 adapter->num_q_vectors = 0;
1121
1122 while (v_idx--)
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001123 ixgbe_free_q_vector(adapter, v_idx);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001124
1125 return -ENOMEM;
1126}
1127
1128/**
1129 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
1130 * @adapter: board private structure to initialize
1131 *
1132 * This function frees the memory allocated to the q_vectors. In addition if
1133 * NAPI is enabled it will delete any references to the NAPI struct prior
1134 * to freeing the q_vector.
1135 **/
1136static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
1137{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001138 int v_idx = adapter->num_q_vectors;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001139
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001140 adapter->num_tx_queues = 0;
John Fastabend33fdc822017-04-24 03:30:18 -07001141 adapter->num_xdp_queues = 0;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001142 adapter->num_rx_queues = 0;
1143 adapter->num_q_vectors = 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001144
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001145 while (v_idx--)
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001146 ixgbe_free_q_vector(adapter, v_idx);
1147}
1148
1149static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
1150{
1151 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
1152 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
1153 pci_disable_msix(adapter->pdev);
1154 kfree(adapter->msix_entries);
1155 adapter->msix_entries = NULL;
1156 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1157 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
1158 pci_disable_msi(adapter->pdev);
1159 }
1160}
1161
1162/**
1163 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
1164 * @adapter: board private structure to initialize
1165 *
1166 * Attempt to configure the interrupts using the best available
1167 * capabilities of the hardware and the kernel.
1168 **/
Alexander Duyckac802f52012-07-12 05:52:53 +00001169static void ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001170{
Jacob Keller3bcf3442014-09-03 08:12:57 +00001171 int err;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001172
Jacob Keller3bcf3442014-09-03 08:12:57 +00001173 /* We will try to get MSI-X interrupts first */
1174 if (!ixgbe_acquire_msix_vectors(adapter))
Jacob Keller027bb562014-09-03 08:12:56 +00001175 return;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001176
Jacob Kellereec66732014-08-21 06:16:55 +00001177 /* At this point, we do not have MSI-X capabilities. We need to
1178 * reconfigure or disable various features which require MSI-X
1179 * capability.
1180 */
1181
Jacob Kellerc1c55f62014-09-03 08:12:58 +00001182 /* Disable DCB unless we only have a single traffic class */
Alexander Duyck0efbf122017-11-22 10:57:11 -08001183 if (adapter->hw_tcs > 1) {
Jacob Kellerc1c55f62014-09-03 08:12:58 +00001184 e_dev_warn("Number of DCB TCs exceeds number of available queues. Disabling DCB support.\n");
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001185 netdev_reset_tc(adapter->netdev);
Alexander Duyck39cb6812012-06-06 05:38:20 +00001186
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001187 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1188 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
1189
1190 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
1191 adapter->temp_dcb_cfg.pfc_mode_enable = false;
1192 adapter->dcb_cfg.pfc_mode_enable = false;
1193 }
Jacob Kellerd786cf72014-09-03 08:13:00 +00001194
Alexander Duyck0efbf122017-11-22 10:57:11 -08001195 adapter->hw_tcs = 0;
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001196 adapter->dcb_cfg.num_tcs.pg_tcs = 1;
1197 adapter->dcb_cfg.num_tcs.pfc_tcs = 1;
1198
Jacob Kellerd786cf72014-09-03 08:13:00 +00001199 /* Disable SR-IOV support */
1200 e_dev_warn("Disabling SR-IOV support\n");
Alexander Duyck99d74482012-05-09 08:09:25 +00001201 ixgbe_disable_sriov(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001202
Jacob Kellerd786cf72014-09-03 08:13:00 +00001203 /* Disable RSS */
1204 e_dev_warn("Disabling RSS support\n");
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00001205 adapter->ring_feature[RING_F_RSS].limit = 1;
Alexander Duyckb724e9f2012-07-17 01:20:28 +00001206
Jacob Kellereec66732014-08-21 06:16:55 +00001207 /* recalculate number of queues now that many features have been
1208 * changed or disabled.
1209 */
Alexander Duyckac802f52012-07-12 05:52:53 +00001210 ixgbe_set_num_queues(adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001211 adapter->num_q_vectors = 1;
1212
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001213 err = pci_enable_msi(adapter->pdev);
Jacob Keller5d31b482014-09-03 08:12:59 +00001214 if (err)
1215 e_dev_warn("Failed to allocate MSI interrupt, falling back to legacy. Error: %d\n",
1216 err);
1217 else
1218 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001219}
1220
1221/**
1222 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
1223 * @adapter: board private structure to initialize
1224 *
1225 * We determine which interrupt scheme to use based on...
1226 * - Kernel support (MSI, MSI-X)
1227 * - which can be user-defined (via MODULE_PARAM)
1228 * - Hardware queue count (num_*_queues)
1229 * - defined by miscellaneous hardware support/features (RSS, etc.)
1230 **/
1231int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
1232{
1233 int err;
1234
1235 /* Number of supported queues */
Alexander Duyckac802f52012-07-12 05:52:53 +00001236 ixgbe_set_num_queues(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001237
Alexander Duyckac802f52012-07-12 05:52:53 +00001238 /* Set interrupt mode */
1239 ixgbe_set_interrupt_capability(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001240
1241 err = ixgbe_alloc_q_vectors(adapter);
1242 if (err) {
1243 e_dev_err("Unable to allocate memory for queue vectors\n");
1244 goto err_alloc_q_vectors;
1245 }
1246
1247 ixgbe_cache_ring_register(adapter);
1248
John Fastabend33fdc822017-04-24 03:30:18 -07001249 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u XDP Queue count = %u\n",
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001250 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
John Fastabend33fdc822017-04-24 03:30:18 -07001251 adapter->num_rx_queues, adapter->num_tx_queues,
1252 adapter->num_xdp_queues);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001253
1254 set_bit(__IXGBE_DOWN, &adapter->state);
1255
1256 return 0;
1257
1258err_alloc_q_vectors:
1259 ixgbe_reset_interrupt_capability(adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001260 return err;
1261}
1262
1263/**
1264 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
1265 * @adapter: board private structure to clear interrupt scheme on
1266 *
1267 * We go through and clear interrupt specific resources and reset the structure
1268 * to pre-load conditions
1269 **/
1270void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
1271{
1272 adapter->num_tx_queues = 0;
John Fastabend33fdc822017-04-24 03:30:18 -07001273 adapter->num_xdp_queues = 0;
Jeff Kirsher8af3c332012-02-18 07:08:14 +00001274 adapter->num_rx_queues = 0;
1275
1276 ixgbe_free_q_vectors(adapter);
1277 ixgbe_reset_interrupt_capability(adapter);
1278}
1279
1280void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
1281 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
1282{
1283 struct ixgbe_adv_tx_context_desc *context_desc;
1284 u16 i = tx_ring->next_to_use;
1285
1286 context_desc = IXGBE_TX_CTXTDESC(tx_ring, i);
1287
1288 i++;
1289 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1290
1291 /* set bits to identify this as an advanced context descriptor */
1292 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
1293
1294 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
1295 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
1296 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
1297 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
1298}
1299