blob: ddfcf9949d9e115ca831df983ffec13c6f6fc841 [file] [log] [blame]
Georgedc0313f2011-02-19 16:29:22 -06001/******************************************************************************
2 *
Larry Fingerc1d66042012-01-07 20:46:45 -06003 * Copyright(c) 2009-2012 Realtek Corporation. All rights reserved.
Georgedc0313f2011-02-19 16:29:22 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Georgedc0313f2011-02-19 16:29:22 -060014 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#include "../wifi.h"
27#include "../efuse.h"
28#include "../base.h"
29#include "../cam.h"
30#include "../ps.h"
31#include "../usb.h"
32#include "reg.h"
33#include "def.h"
34#include "phy.h"
Larry Finger9f087a92014-09-26 16:40:26 -050035#include "../rtl8192c/phy_common.h"
Georgedc0313f2011-02-19 16:29:22 -060036#include "mac.h"
37#include "dm.h"
Larry Finger9f087a92014-09-26 16:40:26 -050038#include "../rtl8192c/dm_common.h"
39#include "../rtl8192c/fw_common.h"
Georgedc0313f2011-02-19 16:29:22 -060040#include "hw.h"
Chaoming_Li76c34f92011-04-25 12:54:05 -050041#include "../rtl8192ce/hw.h"
Georgedc0313f2011-02-19 16:29:22 -060042#include "trx.h"
43#include "led.h"
44#include "table.h"
45
46static void _rtl92cu_phy_param_tab_init(struct ieee80211_hw *hw)
47{
48 struct rtl_priv *rtlpriv = rtl_priv(hw);
49 struct rtl_phy *rtlphy = &(rtlpriv->phy);
50 struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
51
52 rtlphy->hwparam_tables[MAC_REG].length = RTL8192CUMAC_2T_ARRAYLENGTH;
53 rtlphy->hwparam_tables[MAC_REG].pdata = RTL8192CUMAC_2T_ARRAY;
54 if (IS_HIGHT_PA(rtlefuse->board_type)) {
55 rtlphy->hwparam_tables[PHY_REG_PG].length =
56 RTL8192CUPHY_REG_Array_PG_HPLength;
57 rtlphy->hwparam_tables[PHY_REG_PG].pdata =
58 RTL8192CUPHY_REG_Array_PG_HP;
59 } else {
60 rtlphy->hwparam_tables[PHY_REG_PG].length =
61 RTL8192CUPHY_REG_ARRAY_PGLENGTH;
62 rtlphy->hwparam_tables[PHY_REG_PG].pdata =
63 RTL8192CUPHY_REG_ARRAY_PG;
64 }
65 /* 2T */
66 rtlphy->hwparam_tables[PHY_REG_2T].length =
67 RTL8192CUPHY_REG_2TARRAY_LENGTH;
68 rtlphy->hwparam_tables[PHY_REG_2T].pdata =
69 RTL8192CUPHY_REG_2TARRAY;
70 rtlphy->hwparam_tables[RADIOA_2T].length =
71 RTL8192CURADIOA_2TARRAYLENGTH;
72 rtlphy->hwparam_tables[RADIOA_2T].pdata =
73 RTL8192CURADIOA_2TARRAY;
74 rtlphy->hwparam_tables[RADIOB_2T].length =
75 RTL8192CURADIOB_2TARRAYLENGTH;
76 rtlphy->hwparam_tables[RADIOB_2T].pdata =
77 RTL8192CU_RADIOB_2TARRAY;
78 rtlphy->hwparam_tables[AGCTAB_2T].length =
79 RTL8192CUAGCTAB_2TARRAYLENGTH;
80 rtlphy->hwparam_tables[AGCTAB_2T].pdata =
81 RTL8192CUAGCTAB_2TARRAY;
82 /* 1T */
83 if (IS_HIGHT_PA(rtlefuse->board_type)) {
84 rtlphy->hwparam_tables[PHY_REG_1T].length =
85 RTL8192CUPHY_REG_1T_HPArrayLength;
86 rtlphy->hwparam_tables[PHY_REG_1T].pdata =
87 RTL8192CUPHY_REG_1T_HPArray;
88 rtlphy->hwparam_tables[RADIOA_1T].length =
89 RTL8192CURadioA_1T_HPArrayLength;
90 rtlphy->hwparam_tables[RADIOA_1T].pdata =
91 RTL8192CURadioA_1T_HPArray;
92 rtlphy->hwparam_tables[RADIOB_1T].length =
93 RTL8192CURADIOB_1TARRAYLENGTH;
94 rtlphy->hwparam_tables[RADIOB_1T].pdata =
95 RTL8192CU_RADIOB_1TARRAY;
96 rtlphy->hwparam_tables[AGCTAB_1T].length =
97 RTL8192CUAGCTAB_1T_HPArrayLength;
98 rtlphy->hwparam_tables[AGCTAB_1T].pdata =
99 Rtl8192CUAGCTAB_1T_HPArray;
100 } else {
101 rtlphy->hwparam_tables[PHY_REG_1T].length =
102 RTL8192CUPHY_REG_1TARRAY_LENGTH;
103 rtlphy->hwparam_tables[PHY_REG_1T].pdata =
104 RTL8192CUPHY_REG_1TARRAY;
105 rtlphy->hwparam_tables[RADIOA_1T].length =
106 RTL8192CURADIOA_1TARRAYLENGTH;
107 rtlphy->hwparam_tables[RADIOA_1T].pdata =
108 RTL8192CU_RADIOA_1TARRAY;
109 rtlphy->hwparam_tables[RADIOB_1T].length =
110 RTL8192CURADIOB_1TARRAYLENGTH;
111 rtlphy->hwparam_tables[RADIOB_1T].pdata =
112 RTL8192CU_RADIOB_1TARRAY;
113 rtlphy->hwparam_tables[AGCTAB_1T].length =
114 RTL8192CUAGCTAB_1TARRAYLENGTH;
115 rtlphy->hwparam_tables[AGCTAB_1T].pdata =
116 RTL8192CUAGCTAB_1TARRAY;
117 }
118}
119
120static void _rtl92cu_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
121 bool autoload_fail,
122 u8 *hwinfo)
123{
124 struct rtl_priv *rtlpriv = rtl_priv(hw);
125 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
126 u8 rf_path, index, tempval;
127 u16 i;
128
129 for (rf_path = 0; rf_path < 2; rf_path++) {
130 for (i = 0; i < 3; i++) {
131 if (!autoload_fail) {
132 rtlefuse->
133 eeprom_chnlarea_txpwr_cck[rf_path][i] =
134 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
135 rtlefuse->
136 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
137 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
138 i];
139 } else {
140 rtlefuse->
141 eeprom_chnlarea_txpwr_cck[rf_path][i] =
142 EEPROM_DEFAULT_TXPOWERLEVEL;
143 rtlefuse->
144 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
145 EEPROM_DEFAULT_TXPOWERLEVEL;
146 }
147 }
148 }
149 for (i = 0; i < 3; i++) {
150 if (!autoload_fail)
151 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
152 else
153 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500154 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
Georgedc0313f2011-02-19 16:29:22 -0600155 (tempval & 0xf);
Larry Fingerda17fcf2012-10-25 13:46:31 -0500156 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
Georgedc0313f2011-02-19 16:29:22 -0600157 ((tempval & 0xf0) >> 4);
158 }
159 for (rf_path = 0; rf_path < 2; rf_path++)
160 for (i = 0; i < 3; i++)
161 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -0800162 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
163 rf_path, i,
164 rtlefuse->
165 eeprom_chnlarea_txpwr_cck[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600166 for (rf_path = 0; rf_path < 2; rf_path++)
167 for (i = 0; i < 3; i++)
168 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -0800169 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
170 rf_path, i,
171 rtlefuse->
172 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600173 for (rf_path = 0; rf_path < 2; rf_path++)
174 for (i = 0; i < 3; i++)
175 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -0800176 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
177 rf_path, i,
178 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -0500179 eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600180 for (rf_path = 0; rf_path < 2; rf_path++) {
181 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -0500182 index = rtl92c_get_chnl_group((u8)i);
Georgedc0313f2011-02-19 16:29:22 -0600183 rtlefuse->txpwrlevel_cck[rf_path][i] =
184 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
185 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
186 rtlefuse->
187 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
188 if ((rtlefuse->
189 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
190 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -0500191 eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
Georgedc0313f2011-02-19 16:29:22 -0600192 > 0) {
193 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
194 rtlefuse->
195 eeprom_chnlarea_txpwr_ht40_1s[rf_path]
196 [index] - rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -0500197 eprom_chnl_txpwr_ht40_2sdf[rf_path]
Georgedc0313f2011-02-19 16:29:22 -0600198 [index];
199 } else {
200 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
201 }
202 }
203 for (i = 0; i < 14; i++) {
Larry Fingere6deaf82013-03-24 22:06:55 -0500204 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800205 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n", rf_path, i,
206 rtlefuse->txpwrlevel_cck[rf_path][i],
207 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
208 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600209 }
210 }
211 for (i = 0; i < 3; i++) {
212 if (!autoload_fail) {
213 rtlefuse->eeprom_pwrlimit_ht40[i] =
214 hwinfo[EEPROM_TXPWR_GROUP + i];
215 rtlefuse->eeprom_pwrlimit_ht20[i] =
216 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
217 } else {
218 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
219 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
220 }
221 }
222 for (rf_path = 0; rf_path < 2; rf_path++) {
223 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -0500224 index = rtl92c_get_chnl_group((u8)i);
Georgedc0313f2011-02-19 16:29:22 -0600225 if (rf_path == RF90_PATH_A) {
226 rtlefuse->pwrgroup_ht20[rf_path][i] =
227 (rtlefuse->eeprom_pwrlimit_ht20[index]
228 & 0xf);
229 rtlefuse->pwrgroup_ht40[rf_path][i] =
230 (rtlefuse->eeprom_pwrlimit_ht40[index]
231 & 0xf);
232 } else if (rf_path == RF90_PATH_B) {
233 rtlefuse->pwrgroup_ht20[rf_path][i] =
234 ((rtlefuse->eeprom_pwrlimit_ht20[index]
235 & 0xf0) >> 4);
236 rtlefuse->pwrgroup_ht40[rf_path][i] =
237 ((rtlefuse->eeprom_pwrlimit_ht40[index]
238 & 0xf0) >> 4);
239 }
Larry Fingere6deaf82013-03-24 22:06:55 -0500240 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800241 "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
242 rf_path, i,
243 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Fingere6deaf82013-03-24 22:06:55 -0500244 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800245 "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
246 rf_path, i,
247 rtlefuse->pwrgroup_ht40[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600248 }
249 }
250 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -0500251 index = rtl92c_get_chnl_group((u8)i);
Georgedc0313f2011-02-19 16:29:22 -0600252 if (!autoload_fail)
253 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
254 else
255 tempval = EEPROM_DEFAULT_HT20_DIFF;
256 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
257 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
258 ((tempval >> 4) & 0xF);
259 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
260 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
261 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
262 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
Larry Finger9f087a92014-09-26 16:40:26 -0500263 index = rtl92c_get_chnl_group((u8)i);
Georgedc0313f2011-02-19 16:29:22 -0600264 if (!autoload_fail)
265 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
266 else
267 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
268 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
269 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
270 ((tempval >> 4) & 0xF);
271 }
272 rtlefuse->legacy_ht_txpowerdiff =
273 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
274 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -0500275 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800276 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
277 i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
Georgedc0313f2011-02-19 16:29:22 -0600278 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -0500279 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800280 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
281 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
Georgedc0313f2011-02-19 16:29:22 -0600282 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -0500283 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800284 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
285 i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
Georgedc0313f2011-02-19 16:29:22 -0600286 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -0500287 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800288 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
289 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
Georgedc0313f2011-02-19 16:29:22 -0600290 if (!autoload_fail)
291 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
292 else
293 rtlefuse->eeprom_regulatory = 0;
Larry Fingere6deaf82013-03-24 22:06:55 -0500294 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800295 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
Georgedc0313f2011-02-19 16:29:22 -0600296 if (!autoload_fail) {
297 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
298 rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
299 } else {
300 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
301 rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
302 }
Larry Fingere6deaf82013-03-24 22:06:55 -0500303 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800304 "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
305 rtlefuse->eeprom_tssi[RF90_PATH_A],
306 rtlefuse->eeprom_tssi[RF90_PATH_B]);
Georgedc0313f2011-02-19 16:29:22 -0600307 if (!autoload_fail)
308 tempval = hwinfo[EEPROM_THERMAL_METER];
309 else
310 tempval = EEPROM_DEFAULT_THERMALMETER;
311 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
312 if (rtlefuse->eeprom_thermalmeter < 0x06 ||
313 rtlefuse->eeprom_thermalmeter > 0x1c)
314 rtlefuse->eeprom_thermalmeter = 0x12;
315 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
316 rtlefuse->apk_thermalmeterignore = true;
317 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Fingere6deaf82013-03-24 22:06:55 -0500318 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800319 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
Georgedc0313f2011-02-19 16:29:22 -0600320}
321
322static void _rtl92cu_read_board_type(struct ieee80211_hw *hw, u8 *contents)
323{
324 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
325 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
326 u8 boardType;
327
328 if (IS_NORMAL_CHIP(rtlhal->version)) {
329 boardType = ((contents[EEPROM_RF_OPT1]) &
330 BOARD_TYPE_NORMAL_MASK) >> 5; /*bit[7:5]*/
331 } else {
332 boardType = contents[EEPROM_RF_OPT4];
333 boardType &= BOARD_TYPE_TEST_MASK;
334 }
335 rtlefuse->board_type = boardType;
336 if (IS_HIGHT_PA(rtlefuse->board_type))
337 rtlefuse->external_pa = 1;
Joe Perches292b1192011-07-20 08:51:35 -0700338 pr_info("Board Type %x\n", rtlefuse->board_type);
Georgedc0313f2011-02-19 16:29:22 -0600339}
340
Georgedc0313f2011-02-19 16:29:22 -0600341static void _rtl92cu_read_adapter_info(struct ieee80211_hw *hw)
342{
343 struct rtl_priv *rtlpriv = rtl_priv(hw);
344 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
345 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
Larry Fingerc2d9a412016-07-05 10:08:08 -0500346 int params[] = {RTL8190_EEPROM_ID, EEPROM_VID, EEPROM_DID,
347 EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
348 EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
349 0};
350 u8 *hwinfo;
Georgedc0313f2011-02-19 16:29:22 -0600351
Larry Fingerc2d9a412016-07-05 10:08:08 -0500352 hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
353 if (!hwinfo)
Arnd Bergmann5345ea62016-05-30 17:26:16 +0200354 return;
355
Larry Fingerc2d9a412016-07-05 10:08:08 -0500356 if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
357 goto exit;
358
Georgedc0313f2011-02-19 16:29:22 -0600359 _rtl92cu_read_txpower_info_from_hwpg(hw,
360 rtlefuse->autoload_failflag, hwinfo);
Larry Fingerc2d9a412016-07-05 10:08:08 -0500361 _rtl92cu_read_board_type(hw, hwinfo);
362
Georgedc0313f2011-02-19 16:29:22 -0600363 rtlefuse->txpwr_fromeprom = true;
Georgedc0313f2011-02-19 16:29:22 -0600364 if (rtlhal->oem_id == RT_CID_DEFAULT) {
365 switch (rtlefuse->eeprom_oemid) {
366 case EEPROM_CID_DEFAULT:
367 if (rtlefuse->eeprom_did == 0x8176) {
368 if ((rtlefuse->eeprom_svid == 0x103C &&
369 rtlefuse->eeprom_smid == 0x1629))
Larry Finger2cddad32014-02-28 15:16:46 -0600370 rtlhal->oem_id = RT_CID_819X_HP;
Georgedc0313f2011-02-19 16:29:22 -0600371 else
372 rtlhal->oem_id = RT_CID_DEFAULT;
373 } else {
374 rtlhal->oem_id = RT_CID_DEFAULT;
375 }
376 break;
377 case EEPROM_CID_TOSHIBA:
378 rtlhal->oem_id = RT_CID_TOSHIBA;
379 break;
380 case EEPROM_CID_QMI:
Larry Finger2cddad32014-02-28 15:16:46 -0600381 rtlhal->oem_id = RT_CID_819X_QMI;
Georgedc0313f2011-02-19 16:29:22 -0600382 break;
383 case EEPROM_CID_WHQL:
384 default:
385 rtlhal->oem_id = RT_CID_DEFAULT;
386 break;
387 }
388 }
Larry Fingerc2d9a412016-07-05 10:08:08 -0500389exit:
390 kfree(hwinfo);
Georgedc0313f2011-02-19 16:29:22 -0600391}
392
393static void _rtl92cu_hal_customized_behavior(struct ieee80211_hw *hw)
394{
395 struct rtl_priv *rtlpriv = rtl_priv(hw);
396 struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
397 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
398
399 switch (rtlhal->oem_id) {
Larry Finger2cddad32014-02-28 15:16:46 -0600400 case RT_CID_819X_HP:
Georgedc0313f2011-02-19 16:29:22 -0600401 usb_priv->ledctl.led_opendrain = true;
402 break;
Larry Finger2cddad32014-02-28 15:16:46 -0600403 case RT_CID_819X_LENOVO:
Georgedc0313f2011-02-19 16:29:22 -0600404 case RT_CID_DEFAULT:
405 case RT_CID_TOSHIBA:
406 case RT_CID_CCX:
Larry Finger2cddad32014-02-28 15:16:46 -0600407 case RT_CID_819X_ACER:
Georgedc0313f2011-02-19 16:29:22 -0600408 case RT_CID_WHQL:
409 default:
410 break;
411 }
Joe Perchesf30d7502012-01-04 19:40:41 -0800412 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "RT Customized ID: 0x%02X\n",
413 rtlhal->oem_id);
Georgedc0313f2011-02-19 16:29:22 -0600414}
415
416void rtl92cu_read_eeprom_info(struct ieee80211_hw *hw)
417{
418
419 struct rtl_priv *rtlpriv = rtl_priv(hw);
420 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
421 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
422 u8 tmp_u1b;
423
424 if (!IS_NORMAL_CHIP(rtlhal->version))
425 return;
426 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
Chaoming_Li76c34f92011-04-25 12:54:05 -0500427 rtlefuse->epromtype = (tmp_u1b & BOOT_FROM_EEPROM) ?
Georgedc0313f2011-02-19 16:29:22 -0600428 EEPROM_93C46 : EEPROM_BOOT_EFUSE;
Joe Perchesf30d7502012-01-04 19:40:41 -0800429 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from %s\n",
430 tmp_u1b & BOOT_FROM_EEPROM ? "EERROM" : "EFUSE");
Georgedc0313f2011-02-19 16:29:22 -0600431 rtlefuse->autoload_failflag = (tmp_u1b & EEPROM_EN) ? false : true;
Joe Perchesf30d7502012-01-04 19:40:41 -0800432 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload %s\n",
433 tmp_u1b & EEPROM_EN ? "OK!!" : "ERR!!");
Georgedc0313f2011-02-19 16:29:22 -0600434 _rtl92cu_read_adapter_info(hw);
435 _rtl92cu_hal_customized_behavior(hw);
436 return;
437}
438
439static int _rtl92cu_init_power_on(struct ieee80211_hw *hw)
440{
441 struct rtl_priv *rtlpriv = rtl_priv(hw);
442 int status = 0;
443 u16 value16;
444 u8 value8;
445 /* polling autoload done. */
446 u32 pollingCount = 0;
447
448 do {
449 if (rtl_read_byte(rtlpriv, REG_APS_FSMCO) & PFM_ALDN) {
450 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800451 "Autoload Done!\n");
Georgedc0313f2011-02-19 16:29:22 -0600452 break;
453 }
454 if (pollingCount++ > 100) {
455 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800456 "Failed to polling REG_APS_FSMCO[PFM_ALDN] done!\n");
Georgedc0313f2011-02-19 16:29:22 -0600457 return -ENODEV;
458 }
459 } while (true);
460 /* 0. RSV_CTRL 0x1C[7:0] = 0 unlock ISO/CLK/Power control register */
461 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
462 /* Power on when re-enter from IPS/Radio off/card disable */
463 /* enable SPS into PWM mode */
464 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
465 udelay(100);
466 value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
467 if (0 == (value8 & LDV12_EN)) {
468 value8 |= LDV12_EN;
469 rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
470 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800471 " power-on :REG_LDOV12D_CTRL Reg0x21:0x%02x\n",
472 value8);
Georgedc0313f2011-02-19 16:29:22 -0600473 udelay(100);
474 value8 = rtl_read_byte(rtlpriv, REG_SYS_ISO_CTRL);
475 value8 &= ~ISO_MD2PP;
476 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, value8);
477 }
478 /* auto enable WLAN */
479 pollingCount = 0;
480 value16 = rtl_read_word(rtlpriv, REG_APS_FSMCO);
481 value16 |= APFM_ONMAC;
482 rtl_write_word(rtlpriv, REG_APS_FSMCO, value16);
483 do {
484 if (!(rtl_read_word(rtlpriv, REG_APS_FSMCO) & APFM_ONMAC)) {
Joe Perches292b1192011-07-20 08:51:35 -0700485 pr_info("MAC auto ON okay!\n");
Georgedc0313f2011-02-19 16:29:22 -0600486 break;
487 }
Andy Spencerab1796e2014-05-02 06:48:13 +0000488 if (pollingCount++ > 1000) {
Georgedc0313f2011-02-19 16:29:22 -0600489 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800490 "Failed to polling REG_APS_FSMCO[APFM_ONMAC] done!\n");
Georgedc0313f2011-02-19 16:29:22 -0600491 return -ENODEV;
492 }
493 } while (true);
494 /* Enable Radio ,GPIO ,and LED function */
495 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x0812);
496 /* release RF digital isolation */
497 value16 = rtl_read_word(rtlpriv, REG_SYS_ISO_CTRL);
498 value16 &= ~ISO_DIOR;
499 rtl_write_word(rtlpriv, REG_SYS_ISO_CTRL, value16);
500 /* Reconsider when to do this operation after asking HWSD. */
501 pollingCount = 0;
502 rtl_write_byte(rtlpriv, REG_APSD_CTRL, (rtl_read_byte(rtlpriv,
503 REG_APSD_CTRL) & ~BIT(6)));
504 do {
505 pollingCount++;
506 } while ((pollingCount < 200) &&
507 (rtl_read_byte(rtlpriv, REG_APSD_CTRL) & BIT(7)));
508 /* Enable MAC DMA/WMAC/SCHEDULE/SEC block */
509 value16 = rtl_read_word(rtlpriv, REG_CR);
510 value16 |= (HCI_TXDMA_EN | HCI_RXDMA_EN | TXDMA_EN | RXDMA_EN |
511 PROTOCOL_EN | SCHEDULE_EN | MACTXEN | MACRXEN | ENSEC);
512 rtl_write_word(rtlpriv, REG_CR, value16);
513 return status;
514}
515
516static void _rtl92cu_init_queue_reserved_page(struct ieee80211_hw *hw,
517 bool wmm_enable,
518 u8 out_ep_num,
519 u8 queue_sel)
520{
521 struct rtl_priv *rtlpriv = rtl_priv(hw);
522 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
523 bool isChipN = IS_NORMAL_CHIP(rtlhal->version);
524 u32 outEPNum = (u32)out_ep_num;
525 u32 numHQ = 0;
526 u32 numLQ = 0;
527 u32 numNQ = 0;
528 u32 numPubQ;
529 u32 value32;
530 u8 value8;
531 u32 txQPageNum, txQPageUnit, txQRemainPage;
532
533 if (!wmm_enable) {
534 numPubQ = (isChipN) ? CHIP_B_PAGE_NUM_PUBQ :
535 CHIP_A_PAGE_NUM_PUBQ;
536 txQPageNum = TX_TOTAL_PAGE_NUMBER - numPubQ;
537
538 txQPageUnit = txQPageNum/outEPNum;
539 txQRemainPage = txQPageNum % outEPNum;
540 if (queue_sel & TX_SELE_HQ)
541 numHQ = txQPageUnit;
542 if (queue_sel & TX_SELE_LQ)
543 numLQ = txQPageUnit;
544 /* HIGH priority queue always present in the configuration of
545 * 2 out-ep. Remainder pages have assigned to High queue */
546 if ((outEPNum > 1) && (txQRemainPage))
547 numHQ += txQRemainPage;
548 /* NOTE: This step done before writting REG_RQPN. */
549 if (isChipN) {
550 if (queue_sel & TX_SELE_NQ)
551 numNQ = txQPageUnit;
552 value8 = (u8)_NPQ(numNQ);
553 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
554 }
555 } else {
556 /* for WMM ,number of out-ep must more than or equal to 2! */
557 numPubQ = isChipN ? WMM_CHIP_B_PAGE_NUM_PUBQ :
558 WMM_CHIP_A_PAGE_NUM_PUBQ;
559 if (queue_sel & TX_SELE_HQ) {
560 numHQ = isChipN ? WMM_CHIP_B_PAGE_NUM_HPQ :
561 WMM_CHIP_A_PAGE_NUM_HPQ;
562 }
563 if (queue_sel & TX_SELE_LQ) {
564 numLQ = isChipN ? WMM_CHIP_B_PAGE_NUM_LPQ :
565 WMM_CHIP_A_PAGE_NUM_LPQ;
566 }
567 /* NOTE: This step done before writting REG_RQPN. */
568 if (isChipN) {
569 if (queue_sel & TX_SELE_NQ)
570 numNQ = WMM_CHIP_B_PAGE_NUM_NPQ;
571 value8 = (u8)_NPQ(numNQ);
572 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
573 }
574 }
575 /* TX DMA */
576 value32 = _HPQ(numHQ) | _LPQ(numLQ) | _PUBQ(numPubQ) | LD_RQPN;
577 rtl_write_dword(rtlpriv, REG_RQPN, value32);
578}
579
580static void _rtl92c_init_trx_buffer(struct ieee80211_hw *hw, bool wmm_enable)
581{
582 struct rtl_priv *rtlpriv = rtl_priv(hw);
583 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
584 u8 txpktbuf_bndy;
585 u8 value8;
586
587 if (!wmm_enable)
588 txpktbuf_bndy = TX_PAGE_BOUNDARY;
589 else /* for WMM */
590 txpktbuf_bndy = (IS_NORMAL_CHIP(rtlhal->version))
591 ? WMM_CHIP_B_TX_PAGE_BOUNDARY
592 : WMM_CHIP_A_TX_PAGE_BOUNDARY;
593 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
594 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
595 rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD, txpktbuf_bndy);
596 rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
597 rtl_write_byte(rtlpriv, REG_TDECTRL+1, txpktbuf_bndy);
598 rtl_write_word(rtlpriv, (REG_TRXFF_BNDY + 2), 0x27FF);
599 value8 = _PSRX(RX_PAGE_SIZE_REG_VALUE) | _PSTX(PBP_128);
600 rtl_write_byte(rtlpriv, REG_PBP, value8);
601}
602
603static void _rtl92c_init_chipN_reg_priority(struct ieee80211_hw *hw, u16 beQ,
604 u16 bkQ, u16 viQ, u16 voQ,
605 u16 mgtQ, u16 hiQ)
606{
607 struct rtl_priv *rtlpriv = rtl_priv(hw);
608 u16 value16 = (rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0x7);
609
610 value16 |= _TXDMA_BEQ_MAP(beQ) | _TXDMA_BKQ_MAP(bkQ) |
611 _TXDMA_VIQ_MAP(viQ) | _TXDMA_VOQ_MAP(voQ) |
612 _TXDMA_MGQ_MAP(mgtQ) | _TXDMA_HIQ_MAP(hiQ);
613 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, value16);
614}
615
616static void _rtl92cu_init_chipN_one_out_ep_priority(struct ieee80211_hw *hw,
617 bool wmm_enable,
618 u8 queue_sel)
619{
620 u16 uninitialized_var(value);
621
622 switch (queue_sel) {
623 case TX_SELE_HQ:
624 value = QUEUE_HIGH;
625 break;
626 case TX_SELE_LQ:
627 value = QUEUE_LOW;
628 break;
629 case TX_SELE_NQ:
630 value = QUEUE_NORMAL;
631 break;
632 default:
633 WARN_ON(1); /* Shall not reach here! */
634 break;
635 }
636 _rtl92c_init_chipN_reg_priority(hw, value, value, value, value,
637 value, value);
Joe Perches292b1192011-07-20 08:51:35 -0700638 pr_info("Tx queue select: 0x%02x\n", queue_sel);
Georgedc0313f2011-02-19 16:29:22 -0600639}
640
641static void _rtl92cu_init_chipN_two_out_ep_priority(struct ieee80211_hw *hw,
642 bool wmm_enable,
643 u8 queue_sel)
644{
645 u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
646 u16 uninitialized_var(valueHi);
647 u16 uninitialized_var(valueLow);
648
649 switch (queue_sel) {
650 case (TX_SELE_HQ | TX_SELE_LQ):
651 valueHi = QUEUE_HIGH;
652 valueLow = QUEUE_LOW;
653 break;
654 case (TX_SELE_NQ | TX_SELE_LQ):
655 valueHi = QUEUE_NORMAL;
656 valueLow = QUEUE_LOW;
657 break;
658 case (TX_SELE_HQ | TX_SELE_NQ):
659 valueHi = QUEUE_HIGH;
660 valueLow = QUEUE_NORMAL;
661 break;
662 default:
663 WARN_ON(1);
664 break;
665 }
666 if (!wmm_enable) {
667 beQ = valueLow;
668 bkQ = valueLow;
669 viQ = valueHi;
670 voQ = valueHi;
671 mgtQ = valueHi;
672 hiQ = valueHi;
673 } else {/* for WMM ,CONFIG_OUT_EP_WIFI_MODE */
674 beQ = valueHi;
675 bkQ = valueLow;
676 viQ = valueLow;
677 voQ = valueHi;
678 mgtQ = valueHi;
679 hiQ = valueHi;
680 }
681 _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
Joe Perches292b1192011-07-20 08:51:35 -0700682 pr_info("Tx queue select: 0x%02x\n", queue_sel);
Georgedc0313f2011-02-19 16:29:22 -0600683}
684
685static void _rtl92cu_init_chipN_three_out_ep_priority(struct ieee80211_hw *hw,
686 bool wmm_enable,
687 u8 queue_sel)
688{
689 u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
690 struct rtl_priv *rtlpriv = rtl_priv(hw);
691
692 if (!wmm_enable) { /* typical setting */
693 beQ = QUEUE_LOW;
694 bkQ = QUEUE_LOW;
695 viQ = QUEUE_NORMAL;
696 voQ = QUEUE_HIGH;
697 mgtQ = QUEUE_HIGH;
698 hiQ = QUEUE_HIGH;
699 } else { /* for WMM */
700 beQ = QUEUE_LOW;
701 bkQ = QUEUE_NORMAL;
702 viQ = QUEUE_NORMAL;
703 voQ = QUEUE_HIGH;
704 mgtQ = QUEUE_HIGH;
705 hiQ = QUEUE_HIGH;
706 }
707 _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
Joe Perchesf30d7502012-01-04 19:40:41 -0800708 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
709 queue_sel);
Georgedc0313f2011-02-19 16:29:22 -0600710}
711
712static void _rtl92cu_init_chipN_queue_priority(struct ieee80211_hw *hw,
713 bool wmm_enable,
714 u8 out_ep_num,
715 u8 queue_sel)
716{
717 switch (out_ep_num) {
718 case 1:
719 _rtl92cu_init_chipN_one_out_ep_priority(hw, wmm_enable,
720 queue_sel);
721 break;
722 case 2:
723 _rtl92cu_init_chipN_two_out_ep_priority(hw, wmm_enable,
724 queue_sel);
725 break;
726 case 3:
727 _rtl92cu_init_chipN_three_out_ep_priority(hw, wmm_enable,
728 queue_sel);
729 break;
730 default:
731 WARN_ON(1); /* Shall not reach here! */
732 break;
733 }
734}
735
736static void _rtl92cu_init_chipT_queue_priority(struct ieee80211_hw *hw,
737 bool wmm_enable,
738 u8 out_ep_num,
739 u8 queue_sel)
740{
Larry Finger9f219bd2011-04-13 21:00:02 -0500741 u8 hq_sele = 0;
Georgedc0313f2011-02-19 16:29:22 -0600742 struct rtl_priv *rtlpriv = rtl_priv(hw);
743
744 switch (out_ep_num) {
745 case 2: /* (TX_SELE_HQ|TX_SELE_LQ) */
746 if (!wmm_enable) /* typical setting */
747 hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_MGTQ |
748 HQSEL_HIQ;
749 else /* for WMM */
750 hq_sele = HQSEL_VOQ | HQSEL_BEQ | HQSEL_MGTQ |
751 HQSEL_HIQ;
752 break;
753 case 1:
754 if (TX_SELE_LQ == queue_sel) {
755 /* map all endpoint to Low queue */
756 hq_sele = 0;
757 } else if (TX_SELE_HQ == queue_sel) {
758 /* map all endpoint to High queue */
759 hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_BEQ |
760 HQSEL_BKQ | HQSEL_MGTQ | HQSEL_HIQ;
761 }
762 break;
763 default:
764 WARN_ON(1); /* Shall not reach here! */
765 break;
766 }
767 rtl_write_byte(rtlpriv, (REG_TRXDMA_CTRL+1), hq_sele);
Joe Perchesf30d7502012-01-04 19:40:41 -0800768 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
769 hq_sele);
Georgedc0313f2011-02-19 16:29:22 -0600770}
771
772static void _rtl92cu_init_queue_priority(struct ieee80211_hw *hw,
773 bool wmm_enable,
774 u8 out_ep_num,
775 u8 queue_sel)
776{
777 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
778 if (IS_NORMAL_CHIP(rtlhal->version))
779 _rtl92cu_init_chipN_queue_priority(hw, wmm_enable, out_ep_num,
780 queue_sel);
781 else
782 _rtl92cu_init_chipT_queue_priority(hw, wmm_enable, out_ep_num,
783 queue_sel);
784}
785
786static void _rtl92cu_init_usb_aggregation(struct ieee80211_hw *hw)
787{
788}
789
790static void _rtl92cu_init_wmac_setting(struct ieee80211_hw *hw)
791{
Taehee Yoobf27cea2015-03-31 00:55:32 +0900792 u16 value16;
793 u32 value32;
Georgedc0313f2011-02-19 16:29:22 -0600794 struct rtl_priv *rtlpriv = rtl_priv(hw);
Georgedc0313f2011-02-19 16:29:22 -0600795
Taehee Yoobf27cea2015-03-31 00:55:32 +0900796 value32 = (RCR_APM | RCR_AM | RCR_ADF | RCR_AB | RCR_APPFCS |
797 RCR_APP_ICV | RCR_AMF | RCR_HTC_LOC_CTRL |
798 RCR_APP_MIC | RCR_APP_PHYSTS | RCR_ACRC32);
799 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&value32));
Georgedc0313f2011-02-19 16:29:22 -0600800 /* Accept all multicast address */
801 rtl_write_dword(rtlpriv, REG_MAR, 0xFFFFFFFF);
802 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xFFFFFFFF);
803 /* Accept all management frames */
804 value16 = 0xFFFF;
Taehee Yoobf27cea2015-03-31 00:55:32 +0900805 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_MGT_FILTER,
806 (u8 *)(&value16));
Georgedc0313f2011-02-19 16:29:22 -0600807 /* Reject all control frame - default value is 0 */
Taehee Yoobf27cea2015-03-31 00:55:32 +0900808 value16 = 0x0;
809 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_CTRL_FILTER,
810 (u8 *)(&value16));
Georgedc0313f2011-02-19 16:29:22 -0600811 /* Accept all data frames */
812 value16 = 0xFFFF;
Taehee Yoobf27cea2015-03-31 00:55:32 +0900813 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_DATA_FILTER,
814 (u8 *)(&value16));
Georgedc0313f2011-02-19 16:29:22 -0600815}
816
Taehee Yoo1d6b2fb2015-06-04 17:43:36 +0900817static void _rtl92cu_init_beacon_parameters(struct ieee80211_hw *hw)
818{
819 struct rtl_priv *rtlpriv = rtl_priv(hw);
820 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
821
822 rtl_write_word(rtlpriv, REG_BCN_CTRL, 0x1010);
823
824 /* TODO: Remove these magic number */
825 rtl_write_word(rtlpriv, REG_TBTT_PROHIBIT, 0x6404);
826 rtl_write_byte(rtlpriv, REG_DRVERLYINT, DRIVER_EARLY_INT_TIME);
827 rtl_write_byte(rtlpriv, REG_BCNDMATIM, BCN_DMA_ATIME_INT_TIME);
828 /* Change beacon AIFS to the largest number
829 * beacause test chip does not contension before sending beacon.
830 */
831 if (IS_NORMAL_CHIP(rtlhal->version))
832 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660F);
833 else
834 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x66FF);
835}
836
Georgedc0313f2011-02-19 16:29:22 -0600837static int _rtl92cu_init_mac(struct ieee80211_hw *hw)
838{
839 struct rtl_priv *rtlpriv = rtl_priv(hw);
840 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
841 struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
842 struct rtl_usb *rtlusb = rtl_usbdev(usb_priv);
843 int err = 0;
844 u32 boundary = 0;
845 u8 wmm_enable = false; /* TODO */
846 u8 out_ep_nums = rtlusb->out_ep_nums;
847 u8 queue_sel = rtlusb->out_queue_sel;
848 err = _rtl92cu_init_power_on(hw);
849
850 if (err) {
851 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800852 "Failed to init power on!\n");
Georgedc0313f2011-02-19 16:29:22 -0600853 return err;
854 }
855 if (!wmm_enable) {
856 boundary = TX_PAGE_BOUNDARY;
857 } else { /* for WMM */
858 boundary = (IS_NORMAL_CHIP(rtlhal->version))
859 ? WMM_CHIP_B_TX_PAGE_BOUNDARY
860 : WMM_CHIP_A_TX_PAGE_BOUNDARY;
861 }
862 if (false == rtl92c_init_llt_table(hw, boundary)) {
863 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800864 "Failed to init LLT Table!\n");
Georgedc0313f2011-02-19 16:29:22 -0600865 return -EINVAL;
866 }
867 _rtl92cu_init_queue_reserved_page(hw, wmm_enable, out_ep_nums,
868 queue_sel);
869 _rtl92c_init_trx_buffer(hw, wmm_enable);
870 _rtl92cu_init_queue_priority(hw, wmm_enable, out_ep_nums,
871 queue_sel);
872 /* Get Rx PHY status in order to report RSSI and others. */
873 rtl92c_init_driver_info_size(hw, RTL92C_DRIVER_INFO_SIZE);
874 rtl92c_init_interrupt(hw);
875 rtl92c_init_network_type(hw);
876 _rtl92cu_init_wmac_setting(hw);
877 rtl92c_init_adaptive_ctrl(hw);
878 rtl92c_init_edca(hw);
879 rtl92c_init_rate_fallback(hw);
880 rtl92c_init_retry_function(hw);
881 _rtl92cu_init_usb_aggregation(hw);
882 rtlpriv->cfg->ops->set_bw_mode(hw, NL80211_CHAN_HT20);
883 rtl92c_set_min_space(hw, IS_92C_SERIAL(rtlhal->version));
Taehee Yoo1d6b2fb2015-06-04 17:43:36 +0900884 _rtl92cu_init_beacon_parameters(hw);
Georgedc0313f2011-02-19 16:29:22 -0600885 rtl92c_init_ampdu_aggregation(hw);
Taehee Yoobfe3d2b2015-05-09 18:16:51 +0900886 rtl92c_init_beacon_max_error(hw);
Georgedc0313f2011-02-19 16:29:22 -0600887 return err;
888}
889
890void rtl92cu_enable_hw_security_config(struct ieee80211_hw *hw)
891{
892 struct rtl_priv *rtlpriv = rtl_priv(hw);
893 u8 sec_reg_value = 0x0;
894 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
895
896 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800897 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
898 rtlpriv->sec.pairwise_enc_algorithm,
899 rtlpriv->sec.group_enc_algorithm);
Georgedc0313f2011-02-19 16:29:22 -0600900 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
901 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800902 "not open sw encryption\n");
Georgedc0313f2011-02-19 16:29:22 -0600903 return;
904 }
905 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
906 if (rtlpriv->sec.use_defaultkey) {
907 sec_reg_value |= SCR_TxUseDK;
908 sec_reg_value |= SCR_RxUseDK;
909 }
910 if (IS_NORMAL_CHIP(rtlhal->version))
911 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
912 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
Joe Perchesf30d7502012-01-04 19:40:41 -0800913 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD, "The SECR-value %x\n",
914 sec_reg_value);
Georgedc0313f2011-02-19 16:29:22 -0600915 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
916}
917
918static void _rtl92cu_hw_configure(struct ieee80211_hw *hw)
919{
920 struct rtl_priv *rtlpriv = rtl_priv(hw);
921 struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
922
923 /* To Fix MAC loopback mode fail. */
924 rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
925 rtl_write_byte(rtlpriv, 0x15, 0xe9);
926 /* HW SEQ CTRL */
927 /* set 0x0 to 0xFF by tynli. Default enable HW SEQ NUM. */
928 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
929 /* fixed USB interface interference issue */
930 rtl_write_byte(rtlpriv, 0xfe40, 0xe0);
931 rtl_write_byte(rtlpriv, 0xfe41, 0x8d);
932 rtl_write_byte(rtlpriv, 0xfe42, 0x80);
933 rtlusb->reg_bcn_ctrl_val = 0x18;
934 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
935}
936
937static void _InitPABias(struct ieee80211_hw *hw)
938{
939 struct rtl_priv *rtlpriv = rtl_priv(hw);
940 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
941 u8 pa_setting;
942
943 /* FIXED PA current issue */
944 pa_setting = efuse_read_1byte(hw, 0x1FA);
945 if (!(pa_setting & BIT(0))) {
946 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x0F406);
947 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x4F406);
948 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x8F406);
949 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0xCF406);
950 }
951 if (!(pa_setting & BIT(1)) && IS_NORMAL_CHIP(rtlhal->version) &&
952 IS_92C_SERIAL(rtlhal->version)) {
953 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x0F406);
954 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x4F406);
955 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x8F406);
956 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0xCF406);
957 }
958 if (!(pa_setting & BIT(4))) {
959 pa_setting = rtl_read_byte(rtlpriv, 0x16);
960 pa_setting &= 0x0F;
961 rtl_write_byte(rtlpriv, 0x16, pa_setting | 0x90);
962 }
963}
964
Georgedc0313f2011-02-19 16:29:22 -0600965int rtl92cu_hw_init(struct ieee80211_hw *hw)
966{
967 struct rtl_priv *rtlpriv = rtl_priv(hw);
968 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
969 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
970 struct rtl_phy *rtlphy = &(rtlpriv->phy);
971 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
972 int err = 0;
Larry Fingera53268b2014-03-04 16:53:50 -0600973 unsigned long flags;
974
975 /* As this function can take a very long time (up to 350 ms)
976 * and can be called with irqs disabled, reenable the irqs
977 * to let the other devices continue being serviced.
978 *
979 * It is safe doing so since our own interrupts will only be enabled
980 * in a subsequent step.
981 */
982 local_save_flags(flags);
983 local_irq_enable();
Georgedc0313f2011-02-19 16:29:22 -0600984
Taehee Yoo314112e2015-01-24 20:55:40 +0900985 rtlhal->fw_ready = false;
Georgedc0313f2011-02-19 16:29:22 -0600986 rtlhal->hw_type = HARDWARE_TYPE_RTL8192CU;
987 err = _rtl92cu_init_mac(hw);
988 if (err) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800989 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "init mac failed!\n");
Ben Hutchings3234f5b2014-04-26 21:59:04 +0100990 goto exit;
Georgedc0313f2011-02-19 16:29:22 -0600991 }
992 err = rtl92c_download_fw(hw);
993 if (err) {
994 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800995 "Failed to download FW. Init HW without FW now..\n");
Georgedc0313f2011-02-19 16:29:22 -0600996 err = 1;
Larry Fingera53268b2014-03-04 16:53:50 -0600997 goto exit;
Georgedc0313f2011-02-19 16:29:22 -0600998 }
Taehee Yoo314112e2015-01-24 20:55:40 +0900999
1000 rtlhal->fw_ready = true;
Georgedc0313f2011-02-19 16:29:22 -06001001 rtlhal->last_hmeboxnum = 0; /* h2c */
1002 _rtl92cu_phy_param_tab_init(hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06001003 rtl92cu_phy_mac_config(hw);
1004 rtl92cu_phy_bb_config(hw);
Georgedc0313f2011-02-19 16:29:22 -06001005 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
1006 rtl92c_phy_rf_config(hw);
1007 if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
1008 !IS_92C_SERIAL(rtlhal->version)) {
1009 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
1010 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
1011 }
1012 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
1013 RF_CHNLBW, RFREG_OFFSET_MASK);
1014 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
1015 RF_CHNLBW, RFREG_OFFSET_MASK);
Larry Finger1472d3a2011-02-23 10:24:58 -06001016 rtl92cu_bb_block_on(hw);
Georgedc0313f2011-02-19 16:29:22 -06001017 rtl_cam_reset_all_entry(hw);
1018 rtl92cu_enable_hw_security_config(hw);
1019 ppsc->rfpwr_state = ERFON;
1020 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1021 if (ppsc->rfpwr_state == ERFON) {
1022 rtl92c_phy_set_rfpath_switch(hw, 1);
Taehee Yooca7bdd92015-06-04 09:47:42 +09001023 if (rtlphy->iqk_initialized) {
Mark Cave-Aylandd3af1ce2013-11-18 13:06:55 -06001024 rtl92c_phy_iq_calibrate(hw, true);
Georgedc0313f2011-02-19 16:29:22 -06001025 } else {
1026 rtl92c_phy_iq_calibrate(hw, false);
Taehee Yooca7bdd92015-06-04 09:47:42 +09001027 rtlphy->iqk_initialized = true;
Georgedc0313f2011-02-19 16:29:22 -06001028 }
1029 rtl92c_dm_check_txpower_tracking(hw);
1030 rtl92c_phy_lc_calibrate(hw);
1031 }
1032 _rtl92cu_hw_configure(hw);
1033 _InitPABias(hw);
Georgedc0313f2011-02-19 16:29:22 -06001034 rtl92c_dm_init(hw);
Larry Fingera53268b2014-03-04 16:53:50 -06001035exit:
1036 local_irq_restore(flags);
Georgedc0313f2011-02-19 16:29:22 -06001037 return err;
1038}
1039
1040static void _DisableRFAFEAndResetBB(struct ieee80211_hw *hw)
1041{
1042 struct rtl_priv *rtlpriv = rtl_priv(hw);
1043/**************************************
1044a. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue
1045b. RF path 0 offset 0x00 = 0x00 disable RF
1046c. APSD_CTRL 0x600[7:0] = 0x40
1047d. SYS_FUNC_EN 0x02[7:0] = 0x16 reset BB state machine
1048e. SYS_FUNC_EN 0x02[7:0] = 0x14 reset BB state machine
1049***************************************/
1050 u8 eRFPath = 0, value8 = 0;
1051 rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1052 rtl_set_rfreg(hw, (enum radio_path)eRFPath, 0x0, MASKBYTE0, 0x0);
1053
1054 value8 |= APSDOFF;
1055 rtl_write_byte(rtlpriv, REG_APSD_CTRL, value8); /*0x40*/
1056 value8 = 0;
1057 value8 |= (FEN_USBD | FEN_USBA | FEN_BB_GLB_RSTn);
1058 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8);/*0x16*/
1059 value8 &= (~FEN_BB_GLB_RSTn);
1060 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8); /*0x14*/
1061}
1062
1063static void _ResetDigitalProcedure1(struct ieee80211_hw *hw, bool bWithoutHWSM)
1064{
1065 struct rtl_priv *rtlpriv = rtl_priv(hw);
1066 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1067
1068 if (rtlhal->fw_version <= 0x20) {
1069 /*****************************
1070 f. MCUFWDL 0x80[7:0]=0 reset MCU ready status
1071 g. SYS_FUNC_EN 0x02[10]= 0 reset MCU reg, (8051 reset)
1072 h. SYS_FUNC_EN 0x02[15-12]= 5 reset MAC reg, DCORE
1073 i. SYS_FUNC_EN 0x02[10]= 1 enable MCU reg, (8051 enable)
1074 ******************************/
1075 u16 valu16 = 0;
1076
1077 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
1078 valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
1079 rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 &
1080 (~FEN_CPUEN))); /* reset MCU ,8051 */
1081 valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN)&0x0FFF;
1082 rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
1083 (FEN_HWPDN|FEN_ELDR))); /* reset MAC */
1084 valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
1085 rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
1086 FEN_CPUEN)); /* enable MCU ,8051 */
1087 } else {
1088 u8 retry_cnts = 0;
1089
1090 /* IF fw in RAM code, do reset */
1091 if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(1)) {
1092 /* reset MCU ready status */
1093 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
Larry Fingerb0302ab2012-01-30 09:54:49 -06001094 /* 8051 reset by self */
1095 rtl_write_byte(rtlpriv, REG_HMETFR+3, 0x20);
1096 while ((retry_cnts++ < 100) &&
1097 (FEN_CPUEN & rtl_read_word(rtlpriv,
1098 REG_SYS_FUNC_EN))) {
1099 udelay(50);
1100 }
1101 if (retry_cnts >= 100) {
1102 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1103 "#####=> 8051 reset failed!.........................\n");
1104 /* if 8051 reset fail, reset MAC. */
1105 rtl_write_byte(rtlpriv,
1106 REG_SYS_FUNC_EN + 1,
1107 0x50);
1108 udelay(100);
Georgedc0313f2011-02-19 16:29:22 -06001109 }
1110 }
1111 /* Reset MAC and Enable 8051 */
1112 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x54);
1113 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
1114 }
1115 if (bWithoutHWSM) {
1116 /*****************************
1117 Without HW auto state machine
1118 g.SYS_CLKR 0x08[15:0] = 0x30A3 disable MAC clock
1119 h.AFE_PLL_CTRL 0x28[7:0] = 0x80 disable AFE PLL
1120 i.AFE_XTAL_CTRL 0x24[15:0] = 0x880F gated AFE DIG_CLOCK
1121 j.SYS_ISu_CTRL 0x00[7:0] = 0xF9 isolated digital to PON
1122 ******************************/
1123 rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
1124 rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
1125 rtl_write_word(rtlpriv, REG_AFE_XTAL_CTRL, 0x880F);
1126 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, 0xF9);
1127 }
1128}
1129
1130static void _ResetDigitalProcedure2(struct ieee80211_hw *hw)
1131{
1132 struct rtl_priv *rtlpriv = rtl_priv(hw);
1133/*****************************
1134k. SYS_FUNC_EN 0x03[7:0] = 0x44 disable ELDR runction
1135l. SYS_CLKR 0x08[15:0] = 0x3083 disable ELDR clock
1136m. SYS_ISO_CTRL 0x01[7:0] = 0x83 isolated ELDR to PON
1137******************************/
1138 rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
1139 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL+1, 0x82);
1140}
1141
1142static void _DisableGPIO(struct ieee80211_hw *hw)
1143{
1144 struct rtl_priv *rtlpriv = rtl_priv(hw);
1145/***************************************
1146j. GPIO_PIN_CTRL 0x44[31:0]=0x000
1147k. Value = GPIO_PIN_CTRL[7:0]
1148l. GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); write ext PIN level
1149m. GPIO_MUXCFG 0x42 [15:0] = 0x0780
1150n. LEDCFG 0x4C[15:0] = 0x8080
1151***************************************/
1152 u8 value8;
1153 u16 value16;
1154 u32 value32;
1155
1156 /* 1. Disable GPIO[7:0] */
1157 rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, 0x0000);
1158 value32 = rtl_read_dword(rtlpriv, REG_GPIO_PIN_CTRL) & 0xFFFF00FF;
Larry Finger9f087a92014-09-26 16:40:26 -05001159 value8 = (u8)(value32&0x000000FF);
Georgedc0313f2011-02-19 16:29:22 -06001160 value32 |= ((value8<<8) | 0x00FF0000);
1161 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, value32);
1162 /* 2. Disable GPIO[10:8] */
1163 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+3, 0x00);
1164 value16 = rtl_read_word(rtlpriv, REG_GPIO_MUXCFG+2) & 0xFF0F;
Larry Finger9f087a92014-09-26 16:40:26 -05001165 value8 = (u8)(value16&0x000F);
Georgedc0313f2011-02-19 16:29:22 -06001166 value16 |= ((value8<<4) | 0x0780);
1167 rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, value16);
1168 /* 3. Disable LED0 & 1 */
1169 rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1170}
1171
1172static void _DisableAnalog(struct ieee80211_hw *hw, bool bWithoutHWSM)
1173{
1174 struct rtl_priv *rtlpriv = rtl_priv(hw);
1175 u16 value16 = 0;
1176 u8 value8 = 0;
1177
1178 if (bWithoutHWSM) {
1179 /*****************************
1180 n. LDOA15_CTRL 0x20[7:0] = 0x04 disable A15 power
1181 o. LDOV12D_CTRL 0x21[7:0] = 0x54 disable digital core power
1182 r. When driver call disable, the ASIC will turn off remaining
1183 clock automatically
1184 ******************************/
1185 rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
1186 value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
1187 value8 &= (~LDV12_EN);
1188 rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
1189 }
1190
1191/*****************************
1192h. SPS0_CTRL 0x11[7:0] = 0x23 enter PFM mode
1193i. APS_FSMCO 0x04[15:0] = 0x4802 set USB suspend
1194******************************/
1195 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
1196 value16 |= (APDM_HOST | AFSM_HSUS | PFM_ALDN);
1197 rtl_write_word(rtlpriv, REG_APS_FSMCO, (u16)value16);
1198 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
1199}
1200
1201static void _CardDisableHWSM(struct ieee80211_hw *hw)
1202{
1203 /* ==== RF Off Sequence ==== */
1204 _DisableRFAFEAndResetBB(hw);
1205 /* ==== Reset digital sequence ====== */
1206 _ResetDigitalProcedure1(hw, false);
1207 /* ==== Pull GPIO PIN to balance level and LED control ====== */
1208 _DisableGPIO(hw);
1209 /* ==== Disable analog sequence === */
1210 _DisableAnalog(hw, false);
1211}
1212
1213static void _CardDisableWithoutHWSM(struct ieee80211_hw *hw)
1214{
1215 /*==== RF Off Sequence ==== */
1216 _DisableRFAFEAndResetBB(hw);
1217 /* ==== Reset digital sequence ====== */
1218 _ResetDigitalProcedure1(hw, true);
1219 /* ==== Pull GPIO PIN to balance level and LED control ====== */
1220 _DisableGPIO(hw);
1221 /* ==== Reset digital sequence ====== */
1222 _ResetDigitalProcedure2(hw);
1223 /* ==== Disable analog sequence === */
1224 _DisableAnalog(hw, true);
1225}
1226
1227static void _rtl92cu_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
1228 u8 set_bits, u8 clear_bits)
1229{
1230 struct rtl_priv *rtlpriv = rtl_priv(hw);
1231 struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
1232
1233 rtlusb->reg_bcn_ctrl_val |= set_bits;
1234 rtlusb->reg_bcn_ctrl_val &= ~clear_bits;
Larry Finger9f087a92014-09-26 16:40:26 -05001235 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
Georgedc0313f2011-02-19 16:29:22 -06001236}
1237
1238static void _rtl92cu_stop_tx_beacon(struct ieee80211_hw *hw)
1239{
1240 struct rtl_priv *rtlpriv = rtl_priv(hw);
1241 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1242 u8 tmp1byte = 0;
1243 if (IS_NORMAL_CHIP(rtlhal->version)) {
1244 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
1245 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
1246 tmp1byte & (~BIT(6)));
1247 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
1248 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
1249 tmp1byte &= ~(BIT(0));
1250 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
1251 } else {
1252 rtl_write_byte(rtlpriv, REG_TXPAUSE,
1253 rtl_read_byte(rtlpriv, REG_TXPAUSE) | BIT(6));
1254 }
1255}
1256
1257static void _rtl92cu_resume_tx_beacon(struct ieee80211_hw *hw)
1258{
1259 struct rtl_priv *rtlpriv = rtl_priv(hw);
1260 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1261 u8 tmp1byte = 0;
1262
1263 if (IS_NORMAL_CHIP(rtlhal->version)) {
1264 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
1265 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
1266 tmp1byte | BIT(6));
1267 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
1268 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
1269 tmp1byte |= BIT(0);
1270 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
1271 } else {
1272 rtl_write_byte(rtlpriv, REG_TXPAUSE,
1273 rtl_read_byte(rtlpriv, REG_TXPAUSE) & (~BIT(6)));
1274 }
1275}
1276
1277static void _rtl92cu_enable_bcn_sub_func(struct ieee80211_hw *hw)
1278{
1279 struct rtl_priv *rtlpriv = rtl_priv(hw);
1280 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1281
1282 if (IS_NORMAL_CHIP(rtlhal->version))
1283 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(1));
1284 else
1285 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
1286}
1287
1288static void _rtl92cu_disable_bcn_sub_func(struct ieee80211_hw *hw)
1289{
1290 struct rtl_priv *rtlpriv = rtl_priv(hw);
1291 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1292
1293 if (IS_NORMAL_CHIP(rtlhal->version))
1294 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(1), 0);
1295 else
1296 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
1297}
1298
1299static int _rtl92cu_set_media_status(struct ieee80211_hw *hw,
1300 enum nl80211_iftype type)
1301{
1302 struct rtl_priv *rtlpriv = rtl_priv(hw);
1303 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1304 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1305
1306 bt_msr &= 0xfc;
Georgedc0313f2011-02-19 16:29:22 -06001307 if (type == NL80211_IFTYPE_UNSPECIFIED || type ==
1308 NL80211_IFTYPE_STATION) {
1309 _rtl92cu_stop_tx_beacon(hw);
1310 _rtl92cu_enable_bcn_sub_func(hw);
1311 } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
1312 _rtl92cu_resume_tx_beacon(hw);
1313 _rtl92cu_disable_bcn_sub_func(hw);
1314 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001315 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1316 "Set HW_VAR_MEDIA_STATUS:No such media status(%x)\n",
1317 type);
Georgedc0313f2011-02-19 16:29:22 -06001318 }
1319 switch (type) {
1320 case NL80211_IFTYPE_UNSPECIFIED:
1321 bt_msr |= MSR_NOLINK;
1322 ledaction = LED_CTL_LINK;
1323 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001324 "Set Network type to NO LINK!\n");
Georgedc0313f2011-02-19 16:29:22 -06001325 break;
1326 case NL80211_IFTYPE_ADHOC:
1327 bt_msr |= MSR_ADHOC;
1328 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001329 "Set Network type to Ad Hoc!\n");
Georgedc0313f2011-02-19 16:29:22 -06001330 break;
1331 case NL80211_IFTYPE_STATION:
1332 bt_msr |= MSR_INFRA;
1333 ledaction = LED_CTL_LINK;
1334 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001335 "Set Network type to STA!\n");
Georgedc0313f2011-02-19 16:29:22 -06001336 break;
1337 case NL80211_IFTYPE_AP:
1338 bt_msr |= MSR_AP;
1339 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001340 "Set Network type to AP!\n");
Georgedc0313f2011-02-19 16:29:22 -06001341 break;
1342 default:
1343 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001344 "Network type %d not supported!\n", type);
Georgedc0313f2011-02-19 16:29:22 -06001345 goto error_out;
1346 }
Taehee Yooe480e132015-03-20 19:31:33 +09001347 rtl_write_byte(rtlpriv, MSR, bt_msr);
Georgedc0313f2011-02-19 16:29:22 -06001348 rtlpriv->cfg->ops->led_control(hw, ledaction);
Rickard Strandqvist965ec742014-06-23 23:53:55 +02001349 if ((bt_msr & MSR_MASK) == MSR_AP)
Georgedc0313f2011-02-19 16:29:22 -06001350 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1351 else
1352 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1353 return 0;
1354error_out:
1355 return 1;
1356}
1357
1358void rtl92cu_card_disable(struct ieee80211_hw *hw)
1359{
1360 struct rtl_priv *rtlpriv = rtl_priv(hw);
1361 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1362 struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
1363 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1364 enum nl80211_iftype opmode;
1365
1366 mac->link_state = MAC80211_NOLINK;
1367 opmode = NL80211_IFTYPE_UNSPECIFIED;
1368 _rtl92cu_set_media_status(hw, opmode);
1369 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1370 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1371 if (rtlusb->disableHWSM)
1372 _CardDisableHWSM(hw);
1373 else
1374 _CardDisableWithoutHWSM(hw);
Taehee Yooca7bdd92015-06-04 09:47:42 +09001375
1376 /* after power off we should do iqk again */
1377 rtlpriv->phy.iqk_initialized = false;
Georgedc0313f2011-02-19 16:29:22 -06001378}
1379
1380void rtl92cu_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1381{
Larry Finger9437a242013-03-13 10:28:13 -05001382 struct rtl_priv *rtlpriv = rtl_priv(hw);
1383 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
Peter Wue51048c2014-02-14 19:03:44 +01001384 u32 reg_rcr;
Larry Finger9437a242013-03-13 10:28:13 -05001385
1386 if (rtlpriv->psc.rfpwr_state != ERFON)
1387 return;
1388
Peter Wue51048c2014-02-14 19:03:44 +01001389 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1390
Larry Finger9437a242013-03-13 10:28:13 -05001391 if (check_bssid) {
1392 u8 tmp;
1393 if (IS_NORMAL_CHIP(rtlhal->version)) {
1394 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1395 tmp = BIT(4);
1396 } else {
1397 reg_rcr |= RCR_CBSSID;
1398 tmp = BIT(4) | BIT(5);
1399 }
1400 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1401 (u8 *) (&reg_rcr));
1402 _rtl92cu_set_bcn_ctrl_reg(hw, 0, tmp);
1403 } else {
1404 u8 tmp;
1405 if (IS_NORMAL_CHIP(rtlhal->version)) {
1406 reg_rcr &= ~(RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1407 tmp = BIT(4);
1408 } else {
1409 reg_rcr &= ~RCR_CBSSID;
1410 tmp = BIT(4) | BIT(5);
1411 }
1412 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1413 rtlpriv->cfg->ops->set_hw_reg(hw,
1414 HW_VAR_RCR, (u8 *) (&reg_rcr));
1415 _rtl92cu_set_bcn_ctrl_reg(hw, tmp, 0);
1416 }
Georgedc0313f2011-02-19 16:29:22 -06001417}
1418
1419/*========================================================================== */
1420
Georgedc0313f2011-02-19 16:29:22 -06001421int rtl92cu_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1422{
Larry Finger9437a242013-03-13 10:28:13 -05001423 struct rtl_priv *rtlpriv = rtl_priv(hw);
1424
Georgedc0313f2011-02-19 16:29:22 -06001425 if (_rtl92cu_set_media_status(hw, type))
1426 return -EOPNOTSUPP;
Larry Finger9437a242013-03-13 10:28:13 -05001427
1428 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1429 if (type != NL80211_IFTYPE_AP)
1430 rtl92cu_set_check_bssid(hw, true);
1431 } else {
1432 rtl92cu_set_check_bssid(hw, false);
1433 }
1434
Georgedc0313f2011-02-19 16:29:22 -06001435 return 0;
1436}
1437
Taehee Yoo708c9642015-03-10 00:07:08 +09001438static void _beacon_function_enable(struct ieee80211_hw *hw)
Georgedc0313f2011-02-19 16:29:22 -06001439{
1440 struct rtl_priv *rtlpriv = rtl_priv(hw);
1441
1442 _rtl92cu_set_bcn_ctrl_reg(hw, (BIT(4) | BIT(3) | BIT(1)), 0x00);
1443 rtl_write_byte(rtlpriv, REG_RD_CTRL+1, 0x6F);
1444}
1445
1446void rtl92cu_set_beacon_related_registers(struct ieee80211_hw *hw)
1447{
1448
1449 struct rtl_priv *rtlpriv = rtl_priv(hw);
1450 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1451 u16 bcn_interval, atim_window;
1452 u32 value32;
1453
1454 bcn_interval = mac->beacon_interval;
1455 atim_window = 2; /*FIX MERGE */
1456 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1457 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
Taehee Yoo1d6b2fb2015-06-04 17:43:36 +09001458 _rtl92cu_init_beacon_parameters(hw);
Georgedc0313f2011-02-19 16:29:22 -06001459 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
1460 /*
1461 * Force beacon frame transmission even after receiving beacon frame
1462 * from other ad hoc STA
1463 *
1464 *
1465 * Reset TSF Timer to zero, added by Roger. 2008.06.24
1466 */
1467 value32 = rtl_read_dword(rtlpriv, REG_TCR);
1468 value32 &= ~TSFRST;
1469 rtl_write_dword(rtlpriv, REG_TCR, value32);
1470 value32 |= TSFRST;
1471 rtl_write_dword(rtlpriv, REG_TCR, value32);
1472 RT_TRACE(rtlpriv, COMP_INIT|COMP_BEACON, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001473 "SetBeaconRelatedRegisters8192CUsb(): Set TCR(%x)\n",
1474 value32);
Georgedc0313f2011-02-19 16:29:22 -06001475 /* TODO: Modify later (Find the right parameters)
1476 * NOTE: Fix test chip's bug (about contention windows's randomness) */
1477 if ((mac->opmode == NL80211_IFTYPE_ADHOC) ||
Chun-Yeow Yeoh0b70dc22015-01-23 16:59:24 +08001478 (mac->opmode == NL80211_IFTYPE_MESH_POINT) ||
Georgedc0313f2011-02-19 16:29:22 -06001479 (mac->opmode == NL80211_IFTYPE_AP)) {
1480 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x50);
1481 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x50);
1482 }
Taehee Yoo708c9642015-03-10 00:07:08 +09001483 _beacon_function_enable(hw);
Georgedc0313f2011-02-19 16:29:22 -06001484}
1485
1486void rtl92cu_set_beacon_interval(struct ieee80211_hw *hw)
1487{
1488 struct rtl_priv *rtlpriv = rtl_priv(hw);
1489 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1490 u16 bcn_interval = mac->beacon_interval;
1491
Joe Perchesf30d7502012-01-04 19:40:41 -08001492 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG, "beacon_interval:%d\n",
1493 bcn_interval);
Georgedc0313f2011-02-19 16:29:22 -06001494 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1495}
1496
1497void rtl92cu_update_interrupt_mask(struct ieee80211_hw *hw,
1498 u32 add_msr, u32 rm_msr)
1499{
1500}
1501
1502void rtl92cu_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
1503{
1504 struct rtl_priv *rtlpriv = rtl_priv(hw);
1505 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1506 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1507
1508 switch (variable) {
1509 case HW_VAR_RCR:
1510 *((u32 *)(val)) = mac->rx_conf;
1511 break;
1512 case HW_VAR_RF_STATE:
1513 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
1514 break;
1515 case HW_VAR_FWLPS_RF_ON:{
1516 enum rf_pwrstate rfState;
1517 u32 val_rcr;
1518
1519 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
1520 (u8 *)(&rfState));
1521 if (rfState == ERFOFF) {
1522 *((bool *) (val)) = true;
1523 } else {
1524 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
1525 val_rcr &= 0x00070000;
1526 if (val_rcr)
1527 *((bool *) (val)) = false;
1528 else
1529 *((bool *) (val)) = true;
1530 }
1531 break;
1532 }
1533 case HW_VAR_FW_PSMODE_STATUS:
1534 *((bool *) (val)) = ppsc->fw_current_inpsmode;
1535 break;
1536 case HW_VAR_CORRECT_TSF:{
1537 u64 tsf;
1538 u32 *ptsf_low = (u32 *)&tsf;
1539 u32 *ptsf_high = ((u32 *)&tsf) + 1;
1540
1541 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
1542 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
1543 *((u64 *)(val)) = tsf;
1544 break;
1545 }
1546 case HW_VAR_MGT_FILTER:
1547 *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
1548 break;
1549 case HW_VAR_CTRL_FILTER:
1550 *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
1551 break;
1552 case HW_VAR_DATA_FILTER:
1553 *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
1554 break;
Taehee Yoo3f5fe232015-02-26 04:34:01 +09001555 case HAL_DEF_WOWLAN:
1556 break;
Georgedc0313f2011-02-19 16:29:22 -06001557 default:
1558 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesad574882016-09-23 11:27:19 -07001559 "switch case %#x not processed\n", variable);
Georgedc0313f2011-02-19 16:29:22 -06001560 break;
1561 }
1562}
1563
Wei Yongjun8670d4d2014-12-09 21:18:43 +08001564static bool usb_cmd_send_packet(struct ieee80211_hw *hw, struct sk_buff *skb)
Karsten Wiese4f2b2442014-10-22 15:47:34 +02001565{
1566 /* Currently nothing happens here.
1567 * Traffic stops after some seconds in WPA2 802.11n mode.
1568 * Maybe because rtl8192cu chip should be set from here?
1569 * If I understand correctly, the realtek vendor driver sends some urbs
1570 * if its "here".
1571 *
1572 * This is maybe necessary:
1573 * rtlpriv->cfg->ops->fill_tx_cmddesc(hw, buffer, 1, 1, skb);
1574 */
1575 return true;
1576}
1577
Georgedc0313f2011-02-19 16:29:22 -06001578void rtl92cu_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
1579{
1580 struct rtl_priv *rtlpriv = rtl_priv(hw);
1581 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1582 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1583 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1584 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
Georgedc0313f2011-02-19 16:29:22 -06001585 enum wireless_mode wirelessmode = mac->mode;
1586 u8 idx = 0;
1587
1588 switch (variable) {
1589 case HW_VAR_ETHER_ADDR:{
1590 for (idx = 0; idx < ETH_ALEN; idx++) {
1591 rtl_write_byte(rtlpriv, (REG_MACID + idx),
1592 val[idx]);
1593 }
1594 break;
1595 }
1596 case HW_VAR_BASIC_RATE:{
1597 u16 rate_cfg = ((u16 *) val)[0];
1598 u8 rate_index = 0;
1599
1600 rate_cfg &= 0x15f;
1601 /* TODO */
1602 /* if (mac->current_network.vender == HT_IOT_PEER_CISCO
1603 * && ((rate_cfg & 0x150) == 0)) {
1604 * rate_cfg |= 0x010;
1605 * } */
1606 rate_cfg |= 0x01;
1607 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
1608 rtl_write_byte(rtlpriv, REG_RRSR + 1,
1609 (rate_cfg >> 8) & 0xff);
1610 while (rate_cfg > 0x1) {
1611 rate_cfg >>= 1;
1612 rate_index++;
1613 }
1614 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
1615 rate_index);
1616 break;
1617 }
1618 case HW_VAR_BSSID:{
1619 for (idx = 0; idx < ETH_ALEN; idx++) {
1620 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
1621 val[idx]);
1622 }
1623 break;
1624 }
1625 case HW_VAR_SIFS:{
1626 rtl_write_byte(rtlpriv, REG_SIFS_CCK + 1, val[0]);
1627 rtl_write_byte(rtlpriv, REG_SIFS_OFDM + 1, val[1]);
1628 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
1629 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
1630 rtl_write_byte(rtlpriv, REG_R2T_SIFS+1, val[0]);
1631 rtl_write_byte(rtlpriv, REG_T2T_SIFS+1, val[0]);
Joe Perchesf30d7502012-01-04 19:40:41 -08001632 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD, "HW_VAR_SIFS\n");
Georgedc0313f2011-02-19 16:29:22 -06001633 break;
1634 }
1635 case HW_VAR_SLOT_TIME:{
1636 u8 e_aci;
1637 u8 QOS_MODE = 1;
1638
1639 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
1640 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001641 "HW_VAR_SLOT_TIME %x\n", val[0]);
Georgedc0313f2011-02-19 16:29:22 -06001642 if (QOS_MODE) {
1643 for (e_aci = 0; e_aci < AC_MAX; e_aci++)
1644 rtlpriv->cfg->ops->set_hw_reg(hw,
1645 HW_VAR_AC_PARAM,
Joe Perches2c208892012-06-04 12:44:17 +00001646 &e_aci);
Georgedc0313f2011-02-19 16:29:22 -06001647 } else {
1648 u8 sifstime = 0;
1649 u8 u1bAIFS;
1650
1651 if (IS_WIRELESS_MODE_A(wirelessmode) ||
1652 IS_WIRELESS_MODE_N_24G(wirelessmode) ||
1653 IS_WIRELESS_MODE_N_5G(wirelessmode))
1654 sifstime = 16;
1655 else
1656 sifstime = 10;
1657 u1bAIFS = sifstime + (2 * val[0]);
1658 rtl_write_byte(rtlpriv, REG_EDCA_VO_PARAM,
1659 u1bAIFS);
1660 rtl_write_byte(rtlpriv, REG_EDCA_VI_PARAM,
1661 u1bAIFS);
1662 rtl_write_byte(rtlpriv, REG_EDCA_BE_PARAM,
1663 u1bAIFS);
1664 rtl_write_byte(rtlpriv, REG_EDCA_BK_PARAM,
1665 u1bAIFS);
1666 }
1667 break;
1668 }
1669 case HW_VAR_ACK_PREAMBLE:{
1670 u8 reg_tmp;
Joe Perches2c208892012-06-04 12:44:17 +00001671 u8 short_preamble = (bool)*val;
Georgedc0313f2011-02-19 16:29:22 -06001672 reg_tmp = 0;
1673 if (short_preamble)
1674 reg_tmp |= 0x80;
1675 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
1676 break;
1677 }
1678 case HW_VAR_AMPDU_MIN_SPACE:{
1679 u8 min_spacing_to_set;
1680 u8 sec_min_space;
1681
Joe Perches2c208892012-06-04 12:44:17 +00001682 min_spacing_to_set = *val;
Georgedc0313f2011-02-19 16:29:22 -06001683 if (min_spacing_to_set <= 7) {
1684 switch (rtlpriv->sec.pairwise_enc_algorithm) {
1685 case NO_ENCRYPTION:
1686 case AESCCMP_ENCRYPTION:
1687 sec_min_space = 0;
1688 break;
1689 case WEP40_ENCRYPTION:
1690 case WEP104_ENCRYPTION:
1691 case TKIP_ENCRYPTION:
1692 sec_min_space = 6;
1693 break;
1694 default:
1695 sec_min_space = 7;
1696 break;
1697 }
1698 if (min_spacing_to_set < sec_min_space)
1699 min_spacing_to_set = sec_min_space;
1700 mac->min_space_cfg = ((mac->min_space_cfg &
1701 0xf8) |
1702 min_spacing_to_set);
1703 *val = min_spacing_to_set;
1704 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001705 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
1706 mac->min_space_cfg);
Georgedc0313f2011-02-19 16:29:22 -06001707 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
1708 mac->min_space_cfg);
1709 }
1710 break;
1711 }
1712 case HW_VAR_SHORTGI_DENSITY:{
1713 u8 density_to_set;
1714
Joe Perches2c208892012-06-04 12:44:17 +00001715 density_to_set = *val;
Georgedc0313f2011-02-19 16:29:22 -06001716 density_to_set &= 0x1f;
1717 mac->min_space_cfg &= 0x07;
1718 mac->min_space_cfg |= (density_to_set << 3);
1719 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001720 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
1721 mac->min_space_cfg);
Georgedc0313f2011-02-19 16:29:22 -06001722 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
1723 mac->min_space_cfg);
1724 break;
1725 }
1726 case HW_VAR_AMPDU_FACTOR:{
1727 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
1728 u8 factor_toset;
1729 u8 *p_regtoset = NULL;
1730 u8 index = 0;
1731
1732 p_regtoset = regtoset_normal;
Joe Perches2c208892012-06-04 12:44:17 +00001733 factor_toset = *val;
Georgedc0313f2011-02-19 16:29:22 -06001734 if (factor_toset <= 3) {
1735 factor_toset = (1 << (factor_toset + 2));
1736 if (factor_toset > 0xf)
1737 factor_toset = 0xf;
1738 for (index = 0; index < 4; index++) {
1739 if ((p_regtoset[index] & 0xf0) >
1740 (factor_toset << 4))
1741 p_regtoset[index] =
1742 (p_regtoset[index] & 0x0f)
1743 | (factor_toset << 4);
1744 if ((p_regtoset[index] & 0x0f) >
1745 factor_toset)
1746 p_regtoset[index] =
1747 (p_regtoset[index] & 0xf0)
1748 | (factor_toset);
1749 rtl_write_byte(rtlpriv,
1750 (REG_AGGLEN_LMT + index),
1751 p_regtoset[index]);
1752 }
1753 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001754 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
1755 factor_toset);
Georgedc0313f2011-02-19 16:29:22 -06001756 }
1757 break;
1758 }
1759 case HW_VAR_AC_PARAM:{
Joe Perches2c208892012-06-04 12:44:17 +00001760 u8 e_aci = *val;
Georgedc0313f2011-02-19 16:29:22 -06001761 u32 u4b_ac_param;
1762 u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
1763 u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
1764 u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
1765
1766 u4b_ac_param = (u32) mac->ac[e_aci].aifs;
1767 u4b_ac_param |= (u32) ((cw_min & 0xF) <<
1768 AC_PARAM_ECW_MIN_OFFSET);
1769 u4b_ac_param |= (u32) ((cw_max & 0xF) <<
1770 AC_PARAM_ECW_MAX_OFFSET);
1771 u4b_ac_param |= (u32) tx_op << AC_PARAM_TXOP_OFFSET;
1772 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001773 "queue:%x, ac_param:%x\n",
1774 e_aci, u4b_ac_param);
Georgedc0313f2011-02-19 16:29:22 -06001775 switch (e_aci) {
1776 case AC1_BK:
1777 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
1778 u4b_ac_param);
1779 break;
1780 case AC0_BE:
1781 rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
1782 u4b_ac_param);
1783 break;
1784 case AC2_VI:
1785 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
1786 u4b_ac_param);
1787 break;
1788 case AC3_VO:
1789 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
1790 u4b_ac_param);
1791 break;
1792 default:
Larry Finger531940f2016-12-15 12:22:57 -06001793 WARN_ONCE(true, "rtl8192cu: invalid aci: %d !\n",
Joe Perches9d833ed2012-01-04 19:40:43 -08001794 e_aci);
Georgedc0313f2011-02-19 16:29:22 -06001795 break;
1796 }
Georgedc0313f2011-02-19 16:29:22 -06001797 break;
1798 }
1799 case HW_VAR_RCR:{
1800 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
1801 mac->rx_conf = ((u32 *) (val))[0];
1802 RT_TRACE(rtlpriv, COMP_RECV, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001803 "### Set RCR(0x%08x) ###\n", mac->rx_conf);
Georgedc0313f2011-02-19 16:29:22 -06001804 break;
1805 }
1806 case HW_VAR_RETRY_LIMIT:{
Joe Perches2c208892012-06-04 12:44:17 +00001807 u8 retry_limit = val[0];
Georgedc0313f2011-02-19 16:29:22 -06001808
1809 rtl_write_word(rtlpriv, REG_RL,
1810 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
1811 retry_limit << RETRY_LIMIT_LONG_SHIFT);
Joe Perchesf30d7502012-01-04 19:40:41 -08001812 RT_TRACE(rtlpriv, COMP_MLME, DBG_DMESG,
1813 "Set HW_VAR_RETRY_LIMIT(0x%08x)\n",
1814 retry_limit);
Georgedc0313f2011-02-19 16:29:22 -06001815 break;
1816 }
1817 case HW_VAR_DUAL_TSF_RST:
1818 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
1819 break;
1820 case HW_VAR_EFUSE_BYTES:
1821 rtlefuse->efuse_usedbytes = *((u16 *) val);
1822 break;
1823 case HW_VAR_EFUSE_USAGE:
Joe Perches2c208892012-06-04 12:44:17 +00001824 rtlefuse->efuse_usedpercentage = *val;
Georgedc0313f2011-02-19 16:29:22 -06001825 break;
1826 case HW_VAR_IO_CMD:
1827 rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
1828 break;
1829 case HW_VAR_WPA_CONFIG:
Joe Perches2c208892012-06-04 12:44:17 +00001830 rtl_write_byte(rtlpriv, REG_SECCFG, *val);
Georgedc0313f2011-02-19 16:29:22 -06001831 break;
1832 case HW_VAR_SET_RPWM:{
1833 u8 rpwm_val = rtl_read_byte(rtlpriv, REG_USB_HRPWM);
1834
1835 if (rpwm_val & BIT(7))
Joe Perches2c208892012-06-04 12:44:17 +00001836 rtl_write_byte(rtlpriv, REG_USB_HRPWM, *val);
Georgedc0313f2011-02-19 16:29:22 -06001837 else
1838 rtl_write_byte(rtlpriv, REG_USB_HRPWM,
Joe Perches2c208892012-06-04 12:44:17 +00001839 *val | BIT(7));
Georgedc0313f2011-02-19 16:29:22 -06001840 break;
1841 }
1842 case HW_VAR_H2C_FW_PWRMODE:{
Joe Perches2c208892012-06-04 12:44:17 +00001843 u8 psmode = *val;
Georgedc0313f2011-02-19 16:29:22 -06001844
1845 if ((psmode != FW_PS_ACTIVE_MODE) &&
1846 (!IS_92C_SERIAL(rtlhal->version)))
1847 rtl92c_dm_rf_saving(hw, true);
Joe Perches2c208892012-06-04 12:44:17 +00001848 rtl92c_set_fw_pwrmode_cmd(hw, (*val));
Georgedc0313f2011-02-19 16:29:22 -06001849 break;
1850 }
1851 case HW_VAR_FW_PSMODE_STATUS:
1852 ppsc->fw_current_inpsmode = *((bool *) val);
1853 break;
1854 case HW_VAR_H2C_FW_JOINBSSRPT:{
Joe Perches2c208892012-06-04 12:44:17 +00001855 u8 mstatus = *val;
Georgedc0313f2011-02-19 16:29:22 -06001856 u8 tmp_reg422;
1857 bool recover = false;
1858
1859 if (mstatus == RT_MEDIA_CONNECT) {
1860 rtlpriv->cfg->ops->set_hw_reg(hw,
1861 HW_VAR_AID, NULL);
1862 rtl_write_byte(rtlpriv, REG_CR + 1, 0x03);
1863 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
1864 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
1865 tmp_reg422 = rtl_read_byte(rtlpriv,
1866 REG_FWHW_TXQ_CTRL + 2);
1867 if (tmp_reg422 & BIT(6))
1868 recover = true;
1869 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
1870 tmp_reg422 & (~BIT(6)));
Karsten Wiese4f2b2442014-10-22 15:47:34 +02001871 rtl92c_set_fw_rsvdpagepkt(hw,
1872 &usb_cmd_send_packet);
Georgedc0313f2011-02-19 16:29:22 -06001873 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
1874 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
1875 if (recover)
1876 rtl_write_byte(rtlpriv,
1877 REG_FWHW_TXQ_CTRL + 2,
1878 tmp_reg422 | BIT(6));
1879 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
1880 }
Joe Perches2c208892012-06-04 12:44:17 +00001881 rtl92c_set_fw_joinbss_report_cmd(hw, (*val));
Georgedc0313f2011-02-19 16:29:22 -06001882 break;
1883 }
1884 case HW_VAR_AID:{
1885 u16 u2btmp;
1886
1887 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
1888 u2btmp &= 0xC000;
1889 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
1890 (u2btmp | mac->assoc_id));
1891 break;
1892 }
1893 case HW_VAR_CORRECT_TSF:{
Joe Perches2c208892012-06-04 12:44:17 +00001894 u8 btype_ibss = val[0];
Georgedc0313f2011-02-19 16:29:22 -06001895
Mike McCormacke10542c2011-06-20 10:47:51 +09001896 if (btype_ibss)
Georgedc0313f2011-02-19 16:29:22 -06001897 _rtl92cu_stop_tx_beacon(hw);
1898 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
1899 rtl_write_dword(rtlpriv, REG_TSFTR, (u32)(mac->tsf &
1900 0xffffffff));
1901 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
1902 (u32)((mac->tsf >> 32) & 0xffffffff));
1903 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
Mike McCormacke10542c2011-06-20 10:47:51 +09001904 if (btype_ibss)
Georgedc0313f2011-02-19 16:29:22 -06001905 _rtl92cu_resume_tx_beacon(hw);
1906 break;
1907 }
1908 case HW_VAR_MGT_FILTER:
1909 rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *)val);
Taehee Yoobf27cea2015-03-31 00:55:32 +09001910 mac->rx_mgt_filter = *(u16 *)val;
Georgedc0313f2011-02-19 16:29:22 -06001911 break;
1912 case HW_VAR_CTRL_FILTER:
1913 rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *)val);
Taehee Yoobf27cea2015-03-31 00:55:32 +09001914 mac->rx_ctrl_filter = *(u16 *)val;
Georgedc0313f2011-02-19 16:29:22 -06001915 break;
1916 case HW_VAR_DATA_FILTER:
1917 rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *)val);
Taehee Yoobf27cea2015-03-31 00:55:32 +09001918 mac->rx_data_filter = *(u16 *)val;
Georgedc0313f2011-02-19 16:29:22 -06001919 break;
Priit Laes16a4ea52015-09-15 09:01:56 +03001920 case HW_VAR_KEEP_ALIVE:{
1921 u8 array[2];
1922 array[0] = 0xff;
1923 array[1] = *((u8 *)val);
1924 rtl92c_fill_h2c_cmd(hw, H2C_92C_KEEP_ALIVE_CTRL, 2,
1925 array);
1926 break;
1927 }
Georgedc0313f2011-02-19 16:29:22 -06001928 default:
Joe Perchesf30d7502012-01-04 19:40:41 -08001929 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesad574882016-09-23 11:27:19 -07001930 "switch case %#x not processed\n", variable);
Georgedc0313f2011-02-19 16:29:22 -06001931 break;
1932 }
1933}
1934
Larry Finger5b8df242013-05-30 18:05:55 -05001935static void rtl92cu_update_hal_rate_table(struct ieee80211_hw *hw,
1936 struct ieee80211_sta *sta)
Georgedc0313f2011-02-19 16:29:22 -06001937{
1938 struct rtl_priv *rtlpriv = rtl_priv(hw);
1939 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1940 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Larry Finger5b8df242013-05-30 18:05:55 -05001941 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1942 u32 ratr_value;
Georgedc0313f2011-02-19 16:29:22 -06001943 u8 ratr_index = 0;
1944 u8 nmode = mac->ht_enable;
Larry Finger5b8df242013-05-30 18:05:55 -05001945 u8 mimo_ps = IEEE80211_SMPS_OFF;
1946 u16 shortgi_rate;
1947 u32 tmp_ratr_value;
Georgedc0313f2011-02-19 16:29:22 -06001948 u8 curtxbw_40mhz = mac->bw_40;
Larry Finger5b8df242013-05-30 18:05:55 -05001949 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1950 1 : 0;
1951 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1952 1 : 0;
Georgedc0313f2011-02-19 16:29:22 -06001953 enum wireless_mode wirelessmode = mac->mode;
1954
Larry Finger5b8df242013-05-30 18:05:55 -05001955 if (rtlhal->current_bandtype == BAND_ON_5G)
1956 ratr_value = sta->supp_rates[1] << 4;
1957 else
1958 ratr_value = sta->supp_rates[0];
1959 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1960 ratr_value = 0xfff;
1961
1962 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1963 sta->ht_cap.mcs.rx_mask[0] << 12);
Georgedc0313f2011-02-19 16:29:22 -06001964 switch (wirelessmode) {
1965 case WIRELESS_MODE_B:
1966 if (ratr_value & 0x0000000c)
1967 ratr_value &= 0x0000000d;
1968 else
1969 ratr_value &= 0x0000000f;
1970 break;
1971 case WIRELESS_MODE_G:
1972 ratr_value &= 0x00000FF5;
1973 break;
1974 case WIRELESS_MODE_N_24G:
1975 case WIRELESS_MODE_N_5G:
1976 nmode = 1;
Larry Finger5b8df242013-05-30 18:05:55 -05001977 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Georgedc0313f2011-02-19 16:29:22 -06001978 ratr_value &= 0x0007F005;
1979 } else {
1980 u32 ratr_mask;
1981
1982 if (get_rf_type(rtlphy) == RF_1T2R ||
1983 get_rf_type(rtlphy) == RF_1T1R)
1984 ratr_mask = 0x000ff005;
1985 else
1986 ratr_mask = 0x0f0ff005;
Larry Finger5b8df242013-05-30 18:05:55 -05001987
Georgedc0313f2011-02-19 16:29:22 -06001988 ratr_value &= ratr_mask;
1989 }
1990 break;
1991 default:
1992 if (rtlphy->rf_type == RF_1T2R)
1993 ratr_value &= 0x000ff0ff;
1994 else
1995 ratr_value &= 0x0f0ff0ff;
Larry Finger5b8df242013-05-30 18:05:55 -05001996
Georgedc0313f2011-02-19 16:29:22 -06001997 break;
1998 }
Larry Finger5b8df242013-05-30 18:05:55 -05001999
Georgedc0313f2011-02-19 16:29:22 -06002000 ratr_value &= 0x0FFFFFFF;
Larry Finger5b8df242013-05-30 18:05:55 -05002001
2002 if (nmode && ((curtxbw_40mhz &&
2003 curshortgi_40mhz) || (!curtxbw_40mhz &&
2004 curshortgi_20mhz))) {
2005
Georgedc0313f2011-02-19 16:29:22 -06002006 ratr_value |= 0x10000000;
2007 tmp_ratr_value = (ratr_value >> 12);
Larry Finger5b8df242013-05-30 18:05:55 -05002008
Georgedc0313f2011-02-19 16:29:22 -06002009 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
2010 if ((1 << shortgi_rate) & tmp_ratr_value)
2011 break;
2012 }
Larry Finger5b8df242013-05-30 18:05:55 -05002013
Georgedc0313f2011-02-19 16:29:22 -06002014 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
Larry Finger5b8df242013-05-30 18:05:55 -05002015 (shortgi_rate << 4) | (shortgi_rate);
Georgedc0313f2011-02-19 16:29:22 -06002016 }
Larry Finger5b8df242013-05-30 18:05:55 -05002017
Georgedc0313f2011-02-19 16:29:22 -06002018 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
Larry Finger5b8df242013-05-30 18:05:55 -05002019
2020 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
2021 rtl_read_dword(rtlpriv, REG_ARFR0));
Georgedc0313f2011-02-19 16:29:22 -06002022}
2023
Larry Finger5b8df242013-05-30 18:05:55 -05002024static void rtl92cu_update_hal_rate_mask(struct ieee80211_hw *hw,
2025 struct ieee80211_sta *sta,
2026 u8 rssi_level)
Georgedc0313f2011-02-19 16:29:22 -06002027{
2028 struct rtl_priv *rtlpriv = rtl_priv(hw);
2029 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2030 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Larry Finger5b8df242013-05-30 18:05:55 -05002031 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2032 struct rtl_sta_info *sta_entry = NULL;
2033 u32 ratr_bitmap;
2034 u8 ratr_index;
2035 u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
2036 u8 curshortgi_40mhz = curtxbw_40mhz &&
2037 (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
2038 1 : 0;
2039 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
2040 1 : 0;
2041 enum wireless_mode wirelessmode = 0;
Georgedc0313f2011-02-19 16:29:22 -06002042 bool shortgi = false;
2043 u8 rate_mask[5];
2044 u8 macid = 0;
Larry Finger5b8df242013-05-30 18:05:55 -05002045 u8 mimo_ps = IEEE80211_SMPS_OFF;
Georgedc0313f2011-02-19 16:29:22 -06002046
Larry Finger5b8df242013-05-30 18:05:55 -05002047 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
2048 wirelessmode = sta_entry->wireless_mode;
2049 if (mac->opmode == NL80211_IFTYPE_STATION ||
2050 mac->opmode == NL80211_IFTYPE_MESH_POINT)
2051 curtxbw_40mhz = mac->bw_40;
2052 else if (mac->opmode == NL80211_IFTYPE_AP ||
2053 mac->opmode == NL80211_IFTYPE_ADHOC)
2054 macid = sta->aid + 1;
2055
2056 if (rtlhal->current_bandtype == BAND_ON_5G)
2057 ratr_bitmap = sta->supp_rates[1] << 4;
2058 else
2059 ratr_bitmap = sta->supp_rates[0];
2060 if (mac->opmode == NL80211_IFTYPE_ADHOC)
2061 ratr_bitmap = 0xfff;
2062 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2063 sta->ht_cap.mcs.rx_mask[0] << 12);
Georgedc0313f2011-02-19 16:29:22 -06002064 switch (wirelessmode) {
2065 case WIRELESS_MODE_B:
2066 ratr_index = RATR_INX_WIRELESS_B;
2067 if (ratr_bitmap & 0x0000000c)
2068 ratr_bitmap &= 0x0000000d;
2069 else
2070 ratr_bitmap &= 0x0000000f;
2071 break;
2072 case WIRELESS_MODE_G:
2073 ratr_index = RATR_INX_WIRELESS_GB;
Larry Finger5b8df242013-05-30 18:05:55 -05002074
Georgedc0313f2011-02-19 16:29:22 -06002075 if (rssi_level == 1)
2076 ratr_bitmap &= 0x00000f00;
2077 else if (rssi_level == 2)
2078 ratr_bitmap &= 0x00000ff0;
2079 else
2080 ratr_bitmap &= 0x00000ff5;
2081 break;
2082 case WIRELESS_MODE_A:
2083 ratr_index = RATR_INX_WIRELESS_A;
2084 ratr_bitmap &= 0x00000ff0;
2085 break;
2086 case WIRELESS_MODE_N_24G:
2087 case WIRELESS_MODE_N_5G:
2088 ratr_index = RATR_INX_WIRELESS_NGB;
Larry Finger5b8df242013-05-30 18:05:55 -05002089
2090 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Georgedc0313f2011-02-19 16:29:22 -06002091 if (rssi_level == 1)
2092 ratr_bitmap &= 0x00070000;
2093 else if (rssi_level == 2)
2094 ratr_bitmap &= 0x0007f000;
2095 else
2096 ratr_bitmap &= 0x0007f005;
2097 } else {
2098 if (rtlphy->rf_type == RF_1T2R ||
2099 rtlphy->rf_type == RF_1T1R) {
2100 if (curtxbw_40mhz) {
2101 if (rssi_level == 1)
2102 ratr_bitmap &= 0x000f0000;
2103 else if (rssi_level == 2)
2104 ratr_bitmap &= 0x000ff000;
2105 else
2106 ratr_bitmap &= 0x000ff015;
2107 } else {
2108 if (rssi_level == 1)
2109 ratr_bitmap &= 0x000f0000;
2110 else if (rssi_level == 2)
2111 ratr_bitmap &= 0x000ff000;
2112 else
2113 ratr_bitmap &= 0x000ff005;
2114 }
2115 } else {
2116 if (curtxbw_40mhz) {
2117 if (rssi_level == 1)
2118 ratr_bitmap &= 0x0f0f0000;
2119 else if (rssi_level == 2)
2120 ratr_bitmap &= 0x0f0ff000;
2121 else
2122 ratr_bitmap &= 0x0f0ff015;
2123 } else {
2124 if (rssi_level == 1)
2125 ratr_bitmap &= 0x0f0f0000;
2126 else if (rssi_level == 2)
2127 ratr_bitmap &= 0x0f0ff000;
2128 else
2129 ratr_bitmap &= 0x0f0ff005;
2130 }
2131 }
2132 }
Larry Finger5b8df242013-05-30 18:05:55 -05002133
Georgedc0313f2011-02-19 16:29:22 -06002134 if ((curtxbw_40mhz && curshortgi_40mhz) ||
2135 (!curtxbw_40mhz && curshortgi_20mhz)) {
Larry Finger5b8df242013-05-30 18:05:55 -05002136
Georgedc0313f2011-02-19 16:29:22 -06002137 if (macid == 0)
2138 shortgi = true;
2139 else if (macid == 1)
2140 shortgi = false;
2141 }
2142 break;
2143 default:
2144 ratr_index = RATR_INX_WIRELESS_NGB;
Larry Finger5b8df242013-05-30 18:05:55 -05002145
Georgedc0313f2011-02-19 16:29:22 -06002146 if (rtlphy->rf_type == RF_1T2R)
2147 ratr_bitmap &= 0x000ff0ff;
2148 else
2149 ratr_bitmap &= 0x0f0ff0ff;
2150 break;
2151 }
Larry Finger5b8df242013-05-30 18:05:55 -05002152 sta_entry->ratr_index = ratr_index;
2153
2154 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2155 "ratr_bitmap :%x\n", ratr_bitmap);
2156 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2157 (ratr_index << 28);
Georgedc0313f2011-02-19 16:29:22 -06002158 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
Joe Perchesf30d7502012-01-04 19:40:41 -08002159 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Andy Shevchenkoed9f0ed2012-10-02 17:19:44 +03002160 "Rate_index:%x, ratr_val:%x, %5phC\n",
2161 ratr_index, ratr_bitmap, rate_mask);
Larry Finger5b8df242013-05-30 18:05:55 -05002162 memcpy(rtlpriv->rate_mask, rate_mask, 5);
2163 /* rtl92c_fill_h2c_cmd() does USB I/O and will result in a
2164 * "scheduled while atomic" if called directly */
2165 schedule_work(&rtlpriv->works.fill_h2c_cmd);
2166
2167 if (macid != 0)
2168 sta_entry->ratr_index = ratr_index;
2169}
2170
2171void rtl92cu_update_hal_rate_tbl(struct ieee80211_hw *hw,
2172 struct ieee80211_sta *sta,
2173 u8 rssi_level)
2174{
2175 struct rtl_priv *rtlpriv = rtl_priv(hw);
2176
2177 if (rtlpriv->dm.useramask)
2178 rtl92cu_update_hal_rate_mask(hw, sta, rssi_level);
2179 else
2180 rtl92cu_update_hal_rate_table(hw, sta);
Georgedc0313f2011-02-19 16:29:22 -06002181}
2182
2183void rtl92cu_update_channel_access_setting(struct ieee80211_hw *hw)
2184{
2185 struct rtl_priv *rtlpriv = rtl_priv(hw);
2186 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2187 u16 sifs_timer;
2188
2189 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
Joe Perches2c208892012-06-04 12:44:17 +00002190 &mac->slot_time);
Georgedc0313f2011-02-19 16:29:22 -06002191 if (!mac->ht_enable)
2192 sifs_timer = 0x0a0a;
2193 else
2194 sifs_timer = 0x0e0e;
2195 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2196}
2197
2198bool rtl92cu_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
2199{
2200 struct rtl_priv *rtlpriv = rtl_priv(hw);
2201 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
Georgedc0313f2011-02-19 16:29:22 -06002202 enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
2203 u8 u1tmp = 0;
2204 bool actuallyset = false;
2205 unsigned long flag = 0;
2206 /* to do - usb autosuspend */
2207 u8 usb_autosuspend = 0;
2208
2209 if (ppsc->swrf_processing)
2210 return false;
2211 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2212 if (ppsc->rfchange_inprogress) {
2213 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2214 return false;
2215 } else {
2216 ppsc->rfchange_inprogress = true;
2217 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2218 }
2219 cur_rfstate = ppsc->rfpwr_state;
2220 if (usb_autosuspend) {
2221 /* to do................... */
2222 } else {
2223 if (ppsc->pwrdown_mode) {
2224 u1tmp = rtl_read_byte(rtlpriv, REG_HSISR);
2225 e_rfpowerstate_toset = (u1tmp & BIT(7)) ?
2226 ERFOFF : ERFON;
2227 RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002228 "pwrdown, 0x5c(BIT7)=%02x\n", u1tmp);
Georgedc0313f2011-02-19 16:29:22 -06002229 } else {
2230 rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG,
2231 rtl_read_byte(rtlpriv,
2232 REG_MAC_PINMUX_CFG) & ~(BIT(3)));
2233 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
2234 e_rfpowerstate_toset = (u1tmp & BIT(3)) ?
2235 ERFON : ERFOFF;
2236 RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002237 "GPIO_IN=%02x\n", u1tmp);
Georgedc0313f2011-02-19 16:29:22 -06002238 }
Joe Perchesf30d7502012-01-04 19:40:41 -08002239 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "N-SS RF =%x\n",
2240 e_rfpowerstate_toset);
Georgedc0313f2011-02-19 16:29:22 -06002241 }
2242 if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08002243 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
2244 "GPIOChangeRF - HW Radio ON, RF ON\n");
Georgedc0313f2011-02-19 16:29:22 -06002245 ppsc->hwradiooff = false;
2246 actuallyset = true;
2247 } else if ((!ppsc->hwradiooff) && (e_rfpowerstate_toset ==
2248 ERFOFF)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08002249 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
2250 "GPIOChangeRF - HW Radio OFF\n");
Georgedc0313f2011-02-19 16:29:22 -06002251 ppsc->hwradiooff = true;
2252 actuallyset = true;
2253 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08002254 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
2255 "pHalData->bHwRadioOff and eRfPowerStateToSet do not match: pHalData->bHwRadioOff %x, eRfPowerStateToSet %x\n",
2256 ppsc->hwradiooff, e_rfpowerstate_toset);
Georgedc0313f2011-02-19 16:29:22 -06002257 }
2258 if (actuallyset) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00002259 ppsc->hwradiooff = true;
Georgedc0313f2011-02-19 16:29:22 -06002260 if (e_rfpowerstate_toset == ERFON) {
2261 if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
2262 RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM))
2263 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2264 else if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
2265 && RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3))
2266 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
2267 }
2268 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2269 ppsc->rfchange_inprogress = false;
2270 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2271 /* For power down module, we need to enable register block
2272 * contrl reg at 0x1c. Then enable power down control bit
2273 * of register 0x04 BIT4 and BIT15 as 1.
2274 */
2275 if (ppsc->pwrdown_mode && e_rfpowerstate_toset == ERFOFF) {
2276 /* Enable register area 0x0-0xc. */
2277 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
Taehee Yoo80b20892015-06-20 03:28:15 +09002278 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x8812);
Georgedc0313f2011-02-19 16:29:22 -06002279 }
2280 if (e_rfpowerstate_toset == ERFOFF) {
2281 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
2282 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2283 else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
2284 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
2285 }
2286 } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
2287 /* Enter D3 or ASPM after GPIO had been done. */
2288 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
2289 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2290 else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
2291 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
2292 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2293 ppsc->rfchange_inprogress = false;
2294 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2295 } else {
2296 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2297 ppsc->rfchange_inprogress = false;
2298 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2299 }
2300 *valid = 1;
2301 return !ppsc->hwradiooff;
2302}