blob: 2610cc53fb4aed5dde80e17c4189a6c7057dd315 [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
Jiri Pirkof1b553f2011-07-20 04:54:22 +000037#include <linux/bitops.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070038#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
Jiri Pirkof1b553f2011-07-20 04:54:22 +000042#include <linux/if_vlan.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/net_tstamp.h>
Amir Vadai564c2742012-04-04 21:33:26 +000044#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +000047#include <linux/cpu_rmap.h>
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -060048#include <linux/ptp_clock_kernel.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070049
50#include <linux/mlx4/device.h>
51#include <linux/mlx4/qp.h>
52#include <linux/mlx4/cq.h>
53#include <linux/mlx4/srq.h>
54#include <linux/mlx4/doorbell.h>
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000055#include <linux/mlx4/cmd.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070056
57#include "en_port.h"
58
59#define DRV_NAME "mlx4_en"
Yevgeny Petrilin6edf91d2011-12-13 04:19:34 +000060#define DRV_VERSION "2.0"
61#define DRV_RELDATE "Dec 2011"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070062
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070063#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
64
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070065/*
66 * Device constants
67 */
68
69
70#define MLX4_EN_PAGE_SHIFT 12
71#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
Amir Vadaid3179662012-12-02 03:49:23 +000072#define DEF_RX_RINGS 16
73#define MAX_RX_RINGS 128
Yevgeny Petrilin1fb98762011-03-22 22:37:52 +000074#define MIN_RX_RINGS 4
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070075#define TXBB_SIZE 64
76#define HEADROOM (2048 / TXBB_SIZE + 1)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070077#define STAMP_STRIDE 64
78#define STAMP_DWORDS (STAMP_STRIDE / 4)
79#define STAMP_SHIFT 31
80#define STAMP_VAL 0x7fffffff
81#define STATS_DELAY (HZ / 4)
Amir Vadaib6c39bf2013-04-23 06:06:51 +000082#define SERVICE_TASK_DELAY (HZ / 4)
Hadar Hen Zion82067282012-07-05 04:03:49 +000083#define MAX_NUM_OF_FS_RULES 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070084
Amir Vadai1eb8c692012-07-18 22:33:52 +000085#define MLX4_EN_FILTER_HASH_SHIFT 4
86#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
87
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070088/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
89#define MAX_DESC_SIZE 512
90#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
91
92/*
93 * OS related constants and tunables
94 */
95
96#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
97
Thadeu Lima de Souza Cascardo117980c2012-04-04 09:40:40 +000098/* Use the maximum between 16384 and a single page */
99#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
Eric Dumazet51151a12013-06-23 08:17:56 -0700100
101#define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700102
Eric Dumazete6309cf2013-06-03 07:54:55 +0000103/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700104 * and 4K allocations) */
105enum {
Eric Dumazete6309cf2013-06-03 07:54:55 +0000106 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
107 FRAG_SZ1 = 4096,
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700108 FRAG_SZ2 = 4096,
109 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
110};
111#define MLX4_EN_MAX_RX_FRAGS 4
112
Yevgeny Petrilinbd531e32009-01-08 10:57:37 -0800113/* Maximum ring sizes */
114#define MLX4_EN_MAX_TX_SIZE 8192
115#define MLX4_EN_MAX_RX_SIZE 8192
116
Thadeu Lima de Souza Cascardo4cce66c2012-07-16 07:01:53 +0000117/* Minimum ring size for our page-allocation scheme to work */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700118#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
119#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
120
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000121#define MLX4_EN_SMALL_PKT_SIZE 64
Amir Vadaibc6a4742012-05-17 00:58:10 +0000122#define MLX4_EN_MAX_TX_RING_P_UP 32
Amir Vadai564c2742012-04-04 21:33:26 +0000123#define MLX4_EN_NUM_UP 8
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000124#define MLX4_EN_DEF_TX_RING_SIZE 512
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700125#define MLX4_EN_DEF_RX_RING_SIZE 1024
Amir Vadaid3179662012-12-02 03:49:23 +0000126#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
127 MLX4_EN_NUM_UP)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700128
Yevgeny Petrilin3db36fb2009-06-01 23:23:13 +0000129/* Target number of packets to coalesce with interrupt moderation */
130#define MLX4_EN_RX_COAL_TARGET 44
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700131#define MLX4_EN_RX_COAL_TIME 0x10
132
Yevgeny Petriline22979d2012-04-23 02:18:39 +0000133#define MLX4_EN_TX_COAL_PKTS 16
Eric Dumazetecfd2ce2012-11-05 16:20:42 +0000134#define MLX4_EN_TX_COAL_TIME 0x10
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700135
136#define MLX4_EN_RX_RATE_LOW 400000
137#define MLX4_EN_RX_COAL_TIME_LOW 0
138#define MLX4_EN_RX_RATE_HIGH 450000
139#define MLX4_EN_RX_COAL_TIME_HIGH 128
140#define MLX4_EN_RX_SIZE_THRESH 1024
141#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
142#define MLX4_EN_SAMPLE_INTERVAL 0
Yevgeny Petrilin46afd0f2011-03-22 22:37:36 +0000143#define MLX4_EN_AVG_PKT_SMALL 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700144
145#define MLX4_EN_AUTO_CONF 0xffff
146
147#define MLX4_EN_DEF_RX_PAUSE 1
148#define MLX4_EN_DEF_TX_PAUSE 1
149
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200150/* Interval between successive polls in the Tx routine when polling is used
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700151 instead of interrupts (in per-core Tx rings) - should be power of 2 */
152#define MLX4_EN_TX_POLL_MODER 16
153#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
154
155#define ETH_LLC_SNAP_SIZE 8
156
157#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
158#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000159#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700160
161#define MLX4_EN_MIN_MTU 46
162#define ETH_BCAST 0xffffffffffffULL
163
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000164#define MLX4_EN_LOOPBACK_RETRIES 5
165#define MLX4_EN_LOOPBACK_TIMEOUT 100
166
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700167#ifdef MLX4_EN_PERF_STAT
168/* Number of samples to 'average' */
169#define AVG_SIZE 128
170#define AVG_FACTOR 1024
171#define NUM_PERF_STATS NUM_PERF_COUNTERS
172
173#define INC_PERF_COUNTER(cnt) (++(cnt))
174#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
175#define AVG_PERF_COUNTER(cnt, sample) \
176 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
177#define GET_PERF_COUNTER(cnt) (cnt)
178#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
179
180#else
181
182#define NUM_PERF_STATS 0
183#define INC_PERF_COUNTER(cnt) do {} while (0)
184#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
185#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
186#define GET_PERF_COUNTER(cnt) (0)
187#define GET_AVG_PERF_COUNTER(cnt) (0)
188#endif /* MLX4_EN_PERF_STAT */
189
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200190/* Constants for TX flow */
191enum {
192 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
193 MAX_BF = 256,
194 MIN_PKT_LEN = 17,
195};
196
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700197/*
198 * Configurables
199 */
200
201enum cq_type {
202 RX = 0,
203 TX = 1,
204};
205
206
207/*
208 * Useful macros
209 */
210#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
211#define XNOR(x, y) (!(x) == !(y))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700212
213
214struct mlx4_en_tx_info {
215 struct sk_buff *skb;
216 u32 nr_txbb;
Yevgeny Petrilin5b263f52012-04-23 02:18:50 +0000217 u32 nr_bytes;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700218 u8 linear;
219 u8 data_offset;
Yevgeny Petrilin41efea52009-01-08 10:57:15 -0800220 u8 inl;
Amir Vadaiec693d42013-04-23 06:06:49 +0000221 u8 ts_requested;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700222};
223
224
225#define MLX4_EN_BIT_DESC_OWN 0x80000000
226#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
227#define MLX4_EN_MEMTYPE_PAD 0x100
228#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
229
230
231struct mlx4_en_tx_desc {
232 struct mlx4_wqe_ctrl_seg ctrl;
233 union {
234 struct mlx4_wqe_data_seg data; /* at least one data segment */
235 struct mlx4_wqe_lso_seg lso;
236 struct mlx4_wqe_inline_seg inl;
237 };
238};
239
240#define MLX4_EN_USE_SRQ 0x01000000
241
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000242#define MLX4_EN_CX3_LOW_ID 0x1000
243#define MLX4_EN_CX3_HIGH_ID 0x1005
244
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700245struct mlx4_en_rx_alloc {
Eric Dumazet51151a12013-06-23 08:17:56 -0700246 struct page *page;
247 dma_addr_t dma;
Amir Vadai70fbe072013-10-07 13:38:12 +0200248 u32 page_offset;
249 u32 page_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700250};
251
252struct mlx4_en_tx_ring {
253 struct mlx4_hwq_resources wqres;
254 u32 size ; /* number of TXBBs */
255 u32 size_mask;
256 u16 stride;
257 u16 cqn; /* index of port CQ associated with this ring */
258 u32 prod;
259 u32 cons;
260 u32 buf_size;
261 u32 doorbell_qpn;
262 void *buf;
263 u16 poll_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700264 struct mlx4_en_tx_info *tx_info;
265 u8 *bounce_buf;
Ido Shamayd03a68f2013-12-19 21:20:14 +0200266 u8 queue_index;
267 cpumask_t affinity_mask;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700268 u32 last_nr_txbb;
269 struct mlx4_qp qp;
270 struct mlx4_qp_context context;
271 int qpn;
272 enum mlx4_qp_state qp_state;
273 struct mlx4_srq dummy;
274 unsigned long bytes;
275 unsigned long packets;
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000276 unsigned long tx_csum;
Yevgeny Petrilin87a5c382011-03-22 22:38:52 +0000277 struct mlx4_bf bf;
278 bool bf_enabled;
Yevgeny Petrilin5b263f52012-04-23 02:18:50 +0000279 struct netdev_queue *tx_queue;
Amir Vadaiec693d42013-04-23 06:06:49 +0000280 int hwtstamp_tx_type;
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200281 int inline_thold;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700282};
283
284struct mlx4_en_rx_desc {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700285 /* actual number of entries depends on rx ring stride */
286 struct mlx4_wqe_data_seg data[0];
287};
288
289struct mlx4_en_rx_ring {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700290 struct mlx4_hwq_resources wqres;
291 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700292 u32 size ; /* number of Rx descs*/
293 u32 actual_size;
294 u32 size_mask;
295 u16 stride;
296 u16 log_stride;
297 u16 cqn; /* index of port CQ associated with this ring */
298 u32 prod;
299 u32 cons;
300 u32 buf_size;
Yevgeny Petrilin4a5f4dd2011-11-14 14:25:36 -0500301 u8 fcs_del;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700302 void *buf;
303 void *rx_info;
304 unsigned long bytes;
305 unsigned long packets;
Cong Wange0d10952013-08-01 11:10:25 +0800306#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai85018412013-06-18 16:18:28 +0300307 unsigned long yields;
308 unsigned long misses;
309 unsigned long cleaned;
310#endif
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000311 unsigned long csum_ok;
312 unsigned long csum_none;
Amir Vadaiec693d42013-04-23 06:06:49 +0000313 int hwtstamp_rx_filter;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700314};
315
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700316struct mlx4_en_cq {
317 struct mlx4_cq mcq;
318 struct mlx4_hwq_resources wqres;
319 int ring;
320 spinlock_t lock;
321 struct net_device *dev;
322 struct napi_struct napi;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700323 int size;
324 int buf_size;
325 unsigned vector;
326 enum cq_type is_tx;
327 u16 moder_time;
328 u16 moder_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700329 struct mlx4_cqe *buf;
330#define MLX4_EN_OPCODE_ERROR 0x1e
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300331
Cong Wange0d10952013-08-01 11:10:25 +0800332#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300333 unsigned int state;
334#define MLX4_EN_CQ_STATE_IDLE 0
335#define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */
336#define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */
337#define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
338#define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */
339#define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */
340#define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
341#define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
342 spinlock_t poll_lock; /* protects from LLS/napi conflicts */
Cong Wange0d10952013-08-01 11:10:25 +0800343#endif /* CONFIG_NET_RX_BUSY_POLL */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700344};
345
346struct mlx4_en_port_profile {
347 u32 flags;
348 u32 tx_ring_num;
349 u32 rx_ring_num;
350 u32 tx_ring_size;
351 u32 rx_ring_size;
Yevgeny Petrilind53b93f2008-11-05 04:48:36 +0000352 u8 rx_pause;
353 u8 rx_ppp;
354 u8 tx_pause;
355 u8 tx_ppp;
Yevgeny Petrilin93d3e362012-01-17 22:54:55 +0000356 int rss_rings;
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200357 int inline_thold;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700358};
359
360struct mlx4_en_profile {
361 int rss_xor;
Yevgeny Petrilin05339432010-08-24 03:46:42 +0000362 int udp_rss;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700363 u8 rss_mask;
364 u32 active_ports;
365 u32 small_pkt_int;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700366 u8 no_reset;
Amir Vadaibc6a4742012-05-17 00:58:10 +0000367 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700368 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
369};
370
371struct mlx4_en_dev {
372 struct mlx4_dev *dev;
373 struct pci_dev *pdev;
374 struct mutex state_lock;
375 struct net_device *pndev[MLX4_MAX_PORTS + 1];
376 u32 port_cnt;
377 bool device_up;
378 struct mlx4_en_profile profile;
379 u32 LSO_support;
380 struct workqueue_struct *workqueue;
381 struct device *dma_device;
382 void __iomem *uar_map;
383 struct mlx4_uar priv_uar;
384 struct mlx4_mr mr;
385 u32 priv_pdn;
386 spinlock_t uar_lock;
Yevgeny Petrilind7e1a482010-08-24 03:46:38 +0000387 u8 mac_removed[MLX4_MAX_PORTS + 1];
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600388 rwlock_t clock_lock;
389 u32 nominal_c_mult;
Amir Vadaiec693d42013-04-23 06:06:49 +0000390 struct cyclecounter cycles;
391 struct timecounter clock;
392 unsigned long last_overflow_check;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000393 unsigned long overflow_period;
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600394 struct ptp_clock *ptp_clock;
395 struct ptp_clock_info ptp_clock_info;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700396};
397
398
399struct mlx4_en_rss_map {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700400 int base_qpn;
Yevgeny Petrilinb6b912e2009-08-06 19:27:51 -0700401 struct mlx4_qp qps[MAX_RX_RINGS];
402 enum mlx4_qp_state state[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700403 struct mlx4_qp indir_qp;
404 enum mlx4_qp_state indir_state;
405};
406
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000407struct mlx4_en_port_state {
408 int link_state;
409 int link_speed;
410 int transciver;
411};
412
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700413struct mlx4_en_pkt_stats {
414 unsigned long broadcast;
415 unsigned long rx_prio[8];
416 unsigned long tx_prio[8];
417#define NUM_PKT_STATS 17
418};
419
420struct mlx4_en_port_stats {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700421 unsigned long tso_packets;
422 unsigned long queue_stopped;
423 unsigned long wake_queue;
424 unsigned long tx_timeout;
425 unsigned long rx_alloc_failed;
426 unsigned long rx_chksum_good;
427 unsigned long rx_chksum_none;
428 unsigned long tx_chksum_offload;
Yevgeny Petrilind61702f2010-09-05 22:20:24 +0000429#define NUM_PORT_STATS 8
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700430};
431
432struct mlx4_en_perf_stats {
433 u32 tx_poll;
434 u64 tx_pktsz_avg;
435 u32 inflight_avg;
436 u16 tx_coal_avg;
437 u16 rx_coal_avg;
438 u32 napi_quota;
439#define NUM_PERF_COUNTERS 6
440};
441
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000442enum mlx4_en_mclist_act {
443 MCLIST_NONE,
444 MCLIST_REM,
445 MCLIST_ADD,
446};
447
448struct mlx4_en_mc_list {
449 struct list_head list;
450 enum mlx4_en_mclist_act action;
451 u8 addr[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000452 u64 reg_id;
Or Gerlitz837052d2013-12-23 16:09:44 +0200453 u64 tunnel_reg_id;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000454};
455
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700456struct mlx4_en_frag_info {
457 u16 frag_size;
458 u16 frag_prefix_size;
459 u16 frag_stride;
460 u16 frag_align;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700461};
462
Amir Vadai564c2742012-04-04 21:33:26 +0000463#ifdef CONFIG_MLX4_EN_DCB
464/* Minimal TC BW - setting to 0 will block traffic */
465#define MLX4_EN_BW_MIN 1
466#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
467
468#define MLX4_EN_TC_ETS 7
469
470#endif
471
Hadar Hen Zion82067282012-07-05 04:03:49 +0000472struct ethtool_flow_id {
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000473 struct list_head list;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000474 struct ethtool_rx_flow_spec flow_spec;
475 u64 id;
476};
477
Yan Burman79aeacc2013-02-07 02:25:19 +0000478enum {
479 MLX4_EN_FLAG_PROMISC = (1 << 0),
480 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
481 /* whether we need to enable hardware loopback by putting dmac
482 * in Tx WQE
483 */
484 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
485 /* whether we need to drop packets that hardware loopback-ed */
Yan Burmancc5387f2013-02-07 02:25:26 +0000486 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
487 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4)
Yan Burman79aeacc2013-02-07 02:25:19 +0000488};
489
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000490#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
491#define MLX4_EN_MAC_HASH_IDX 5
492
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700493struct mlx4_en_priv {
494 struct mlx4_en_dev *mdev;
495 struct mlx4_en_port_profile *prof;
496 struct net_device *dev;
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000497 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700498 struct net_device_stats stats;
499 struct net_device_stats ret_stats;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000500 struct mlx4_en_port_state port_state;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700501 spinlock_t stats_lock;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000502 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000503 /* To allow rules removal while port is going down */
504 struct list_head ethtool_list;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700505
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000506 unsigned long last_moder_packets[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700507 unsigned long last_moder_tx_packets;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000508 unsigned long last_moder_bytes[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700509 unsigned long last_moder_jiffies;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000510 int last_moder_time[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700511 u16 rx_usecs;
512 u16 rx_frames;
513 u16 tx_usecs;
514 u16 tx_frames;
515 u32 pkt_rate_low;
516 u16 rx_usecs_low;
517 u32 pkt_rate_high;
518 u16 rx_usecs_high;
519 u16 sample_interval;
520 u16 adaptive_rx_coal;
521 u32 msg_enable;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000522 u32 loopback_ok;
523 u32 validate_loopback;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700524
525 struct mlx4_hwq_resources res;
526 int link_state;
527 int last_link_state;
528 bool port_up;
529 int port;
530 int registered;
531 int allocated;
532 int stride;
Yan Burman6bbb6d92013-02-07 02:25:20 +0000533 unsigned char prev_mac[ETH_ALEN + 2];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700534 int mac_index;
535 unsigned max_mtu;
536 int base_qpn;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000537 int cqe_factor;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700538
539 struct mlx4_en_rss_map rss_map;
Or Gerlitz4ef2a432012-03-06 04:03:41 +0000540 __be32 ctrl_flags;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700541 u32 flags;
Amir Vadaid3179662012-12-02 03:49:23 +0000542 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700543 u32 tx_ring_num;
544 u32 rx_ring_num;
545 u32 rx_skb_size;
546 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
547 u16 num_frags;
548 u16 log_rx_info;
549
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200550 struct mlx4_en_tx_ring **tx_ring;
551 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
552 struct mlx4_en_cq **tx_cq;
553 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000554 struct mlx4_qp drop_qp;
Yan Burman0eb74fd2013-02-07 02:25:23 +0000555 struct work_struct rx_mode_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700556 struct work_struct watchdog_task;
557 struct work_struct linkstate_task;
558 struct delayed_work stats_task;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000559 struct delayed_work service_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700560 struct mlx4_en_perf_stats pstats;
561 struct mlx4_en_pkt_stats pkstats;
562 struct mlx4_en_port_stats port_stats;
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000563 u64 stats_bitmap;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000564 struct list_head mc_list;
565 struct list_head curr_list;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000566 u64 broadcast_id;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700567 struct mlx4_en_stat_out_mbox hw_stats;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300568 int vids[128];
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000569 bool wol;
Yevgeny Petrilinebf8c9a2012-03-06 04:03:34 +0000570 struct device *ddev;
Yevgeny Petrilin044ca2a2012-06-25 00:24:13 +0000571 int base_tx_qpn;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000572 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
Amir Vadaiec693d42013-04-23 06:06:49 +0000573 struct hwtstamp_config hwtstamp_config;
Amir Vadai564c2742012-04-04 21:33:26 +0000574
575#ifdef CONFIG_MLX4_EN_DCB
576 struct ieee_ets ets;
Amir Vadai109d2442012-04-04 21:33:31 +0000577 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
Amir Vadai564c2742012-04-04 21:33:26 +0000578#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +0000579#ifdef CONFIG_RFS_ACCEL
580 spinlock_t filters_lock;
581 int last_filter_id;
582 struct list_head filters;
583 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
584#endif
Or Gerlitz837052d2013-12-23 16:09:44 +0200585 u64 tunnel_reg_id;
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000586};
587
588enum mlx4_en_wol {
589 MLX4_EN_WOL_MAGIC = (1ULL << 61),
590 MLX4_EN_WOL_ENABLED = (1ULL << 62),
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700591};
592
Yan Burman16a10ff2013-02-07 02:25:22 +0000593struct mlx4_mac_entry {
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000594 struct hlist_node hlist;
Yan Burman16a10ff2013-02-07 02:25:22 +0000595 unsigned char mac[ETH_ALEN + 2];
596 u64 reg_id;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000597 struct rcu_head rcu;
Yan Burman16a10ff2013-02-07 02:25:22 +0000598};
599
Cong Wange0d10952013-08-01 11:10:25 +0800600#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300601static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
602{
603 spin_lock_init(&cq->poll_lock);
604 cq->state = MLX4_EN_CQ_STATE_IDLE;
605}
606
607/* called from the device poll rutine to get ownership of a cq */
608static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
609{
610 int rc = true;
611 spin_lock(&cq->poll_lock);
612 if (cq->state & MLX4_CQ_LOCKED) {
613 WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
614 cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
615 rc = false;
616 } else
617 /* we don't care if someone yielded */
618 cq->state = MLX4_EN_CQ_STATE_NAPI;
619 spin_unlock(&cq->poll_lock);
620 return rc;
621}
622
623/* returns true is someone tried to get the cq while napi had it */
624static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
625{
626 int rc = false;
627 spin_lock(&cq->poll_lock);
628 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
629 MLX4_EN_CQ_STATE_NAPI_YIELD));
630
631 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
632 rc = true;
633 cq->state = MLX4_EN_CQ_STATE_IDLE;
634 spin_unlock(&cq->poll_lock);
635 return rc;
636}
637
638/* called from mlx4_en_low_latency_poll() */
639static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
640{
641 int rc = true;
642 spin_lock_bh(&cq->poll_lock);
643 if ((cq->state & MLX4_CQ_LOCKED)) {
644 struct net_device *dev = cq->dev;
645 struct mlx4_en_priv *priv = netdev_priv(dev);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200646 struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring];
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300647
648 cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
649 rc = false;
Amir Vadai85018412013-06-18 16:18:28 +0300650 rx_ring->yields++;
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300651 } else
652 /* preserve yield marks */
653 cq->state |= MLX4_EN_CQ_STATE_POLL;
654 spin_unlock_bh(&cq->poll_lock);
655 return rc;
656}
657
658/* returns true if someone tried to get the cq while it was locked */
659static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
660{
661 int rc = false;
662 spin_lock_bh(&cq->poll_lock);
663 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));
664
665 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
666 rc = true;
667 cq->state = MLX4_EN_CQ_STATE_IDLE;
668 spin_unlock_bh(&cq->poll_lock);
669 return rc;
670}
671
672/* true if a socket is polling, even if it did not get the lock */
Eric Dumazete6a76752014-01-09 10:30:13 -0800673static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300674{
675 WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
676 return cq->state & CQ_USER_PEND;
677}
678#else
679static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
680{
681}
682
683static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
684{
685 return true;
686}
687
688static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
689{
690 return false;
691}
692
693static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
694{
695 return false;
696}
697
698static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
699{
700 return false;
701}
702
Eric Dumazete6a76752014-01-09 10:30:13 -0800703static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300704{
705 return false;
706}
Cong Wange0d10952013-08-01 11:10:25 +0800707#endif /* CONFIG_NET_RX_BUSY_POLL */
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300708
Or Gerlitz0d9fdaa2011-11-26 19:55:06 +0000709#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700710
Yan Burman79aeacc2013-02-07 02:25:19 +0000711void mlx4_en_update_loopback_state(struct net_device *dev,
712 netdev_features_t features);
713
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700714void mlx4_en_destroy_netdev(struct net_device *dev);
715int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
716 struct mlx4_en_port_profile *prof);
717
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800718int mlx4_en_start_port(struct net_device *dev);
Amir Vadai3484aac2013-01-30 23:07:11 +0000719void mlx4_en_stop_port(struct net_device *dev, int detach);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800720
Alexander Gullerfe0af032011-10-09 05:26:46 +0000721void mlx4_en_free_resources(struct mlx4_en_priv *priv);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800722int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
723
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200724int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200725 int entries, int ring, enum cq_type mode, int node);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200726void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
Alexander Guller76532d02011-10-09 05:26:31 +0000727int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
728 int cq_idx);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700729void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
730int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
731int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
732
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700733void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Jason Wangf663dd92014-01-10 16:18:26 +0800734u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +0100735 void *accel_priv, select_queue_fallback_t fallback);
Stephen Hemminger613573252009-08-31 19:50:58 +0000736netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700737
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200738int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
739 struct mlx4_en_tx_ring **pring,
Ido Shamayd03a68f2013-12-19 21:20:14 +0200740 int qpn, u32 size, u16 stride,
741 int node, int queue_index);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200742void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
743 struct mlx4_en_tx_ring **pring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700744int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
745 struct mlx4_en_tx_ring *ring,
Amir Vadai0e98b522012-04-04 21:33:24 +0000746 int cq, int user_prio);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700747void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
748 struct mlx4_en_tx_ring *ring);
Ido Shamay02512482014-02-21 12:39:17 +0200749void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700750int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200751 struct mlx4_en_rx_ring **pring,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200752 u32 size, u16 stride, int node);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700753void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200754 struct mlx4_en_rx_ring **pring,
Thadeu Lima de Souza Cascardo68355f72012-02-06 08:39:49 +0000755 u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700756int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
757void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
758 struct mlx4_en_rx_ring *ring);
759int mlx4_en_process_rx_cq(struct net_device *dev,
760 struct mlx4_en_cq *cq,
761 int budget);
762int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
Eugenia Emantayev0276a332013-12-19 21:20:17 +0200763int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700764void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
Amir Vadai0e98b522012-04-04 21:33:24 +0000765 int is_tx, int rss, int qpn, int cqn, int user_prio,
766 struct mlx4_qp_context *context);
Yevgeny Petrilin966508f2009-04-20 04:30:03 +0000767void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700768int mlx4_en_map_buffer(struct mlx4_buf *buf);
769void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
770
771void mlx4_en_calc_rx_buf(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700772int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
773void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000774int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
775void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700776int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700777void mlx4_en_rx_irq(struct mlx4_cq *mcq);
778
779int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000780int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700781
782int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000783int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
784
Amir Vadai564c2742012-04-04 21:33:26 +0000785#ifdef CONFIG_MLX4_EN_DCB
786extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
Or Gerlitz540b3a32013-04-07 03:44:07 +0000787extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
Amir Vadai564c2742012-04-04 21:33:26 +0000788#endif
789
Amir Vadaid3179662012-12-02 03:49:23 +0000790int mlx4_en_setup_tc(struct net_device *dev, u8 up);
791
Amir Vadai1eb8c692012-07-18 22:33:52 +0000792#ifdef CONFIG_RFS_ACCEL
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200793void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
Amir Vadai1eb8c692012-07-18 22:33:52 +0000794#endif
795
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000796#define MLX4_EN_NUM_SELF_TEST 5
797void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
798u64 mlx4_en_mac_to_u64(u8 *addr);
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000799void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700800
801/*
Amir Vadaiec693d42013-04-23 06:06:49 +0000802 * Functions for time stamping
803 */
804u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
805void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
806 struct skb_shared_hwtstamps *hwts,
807 u64 timestamp);
808void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600809void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
Amir Vadaiec693d42013-04-23 06:06:49 +0000810int mlx4_en_timestamp_config(struct net_device *dev,
811 int tx_type,
812 int rx_filter);
813
814/* Globals
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700815 */
816extern const struct ethtool_ops mlx4_en_ethtool_ops;
Joe Perches0a645e82010-07-10 07:22:46 +0000817
818
819
820/*
821 * printk / logging functions
822 */
823
Joe Perchesb9075fa2011-10-31 17:11:33 -0700824__printf(3, 4)
Joe Perches0a645e82010-07-10 07:22:46 +0000825int en_print(const char *level, const struct mlx4_en_priv *priv,
Joe Perchesb9075fa2011-10-31 17:11:33 -0700826 const char *format, ...);
Joe Perches0a645e82010-07-10 07:22:46 +0000827
828#define en_dbg(mlevel, priv, format, arg...) \
829do { \
830 if (NETIF_MSG_##mlevel & priv->msg_enable) \
831 en_print(KERN_DEBUG, priv, format, ##arg); \
832} while (0)
833#define en_warn(priv, format, arg...) \
834 en_print(KERN_WARNING, priv, format, ##arg)
835#define en_err(priv, format, arg...) \
836 en_print(KERN_ERR, priv, format, ##arg)
Yevgeny Petriline5cc44b2010-08-24 03:46:01 +0000837#define en_info(priv, format, arg...) \
838 en_print(KERN_INFO, priv, format, ## arg)
Joe Perches0a645e82010-07-10 07:22:46 +0000839
840#define mlx4_err(mdev, format, arg...) \
841 pr_err("%s %s: " format, DRV_NAME, \
842 dev_name(&mdev->pdev->dev), ##arg)
843#define mlx4_info(mdev, format, arg...) \
844 pr_info("%s %s: " format, DRV_NAME, \
845 dev_name(&mdev->pdev->dev), ##arg)
846#define mlx4_warn(mdev, format, arg...) \
847 pr_warning("%s %s: " format, DRV_NAME, \
848 dev_name(&mdev->pdev->dev), ##arg)
849
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700850#endif