blob: 9bfe304c5256da4191b9ff470852c955d1c7e761 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211 FAULT_AND_HANG = 0,
212 FAULT_AND_HALT, /* Debug only */
213 FAULT_AND_STREAM,
214 FAULT_AND_CONTINUE /* Unsupported */
215};
216#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100217#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000218#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
219#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100221/* Typical size of the average request (2 pipecontrols and a MI_BB) */
222#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
223
Chris Wilsone2efd132016-05-24 14:53:34 +0100224static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100225 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100226static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000227 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000228
Oscar Mateo73e4d072014-07-24 17:04:48 +0100229/**
230 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100231 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100232 * @enable_execlists: value of i915.enable_execlists module parameter.
233 *
234 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000235 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100236 *
237 * Return: 1 if Execlists is supported and has to be enabled.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100240{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800241 /* On platforms with execlist available, vGPU will only
242 * support execlist mode, no ring buffer mode.
243 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100244 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800245 return 1;
246
Chris Wilsonc0336662016-05-06 15:40:21 +0100247 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000248 return 1;
249
Oscar Mateo127f1002014-07-24 17:04:11 +0100250 if (enable_execlists == 0)
251 return 0;
252
Daniel Vetter5a21b662016-05-24 17:13:53 +0200253 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
254 USES_PPGTT(dev_priv) &&
255 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 return 1;
257
258 return 0;
259}
Oscar Mateoede7d422014-07-24 17:04:12 +0100260
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000262logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000263{
Chris Wilsonc0336662016-05-06 15:40:21 +0100264 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000265
Chris Wilsonc0336662016-05-06 15:40:21 +0100266 if (IS_GEN8(dev_priv) || IS_GEN9(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000268
Chris Wilsonc0336662016-05-06 15:40:21 +0100269 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
270 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100274 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
276 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
278 /* TODO: WaDisableLiteRestore when we start using semaphore
279 * signalling between Command Streamers */
280 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
281
282 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
283 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000284 if (engine->disable_lite_restore_wa)
285 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000286}
287
288/**
289 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
290 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000291 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100292 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000293 *
294 * The context descriptor encodes various attributes of a context,
295 * including its GTT address and some flags. Because it's fairly
296 * expensive to calculate, we'll just do it once and cache the result,
297 * which remains valid until the context is unpinned.
298 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200299 * This is what a descriptor looks like, from LSB to MSB::
300 *
301 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
302 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
303 * bits 32-52: ctx ID, a globally unique tag
304 * bits 53-54: mbz, reserved for use by hardware
305 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000306 */
307static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100308intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000309 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000310{
Chris Wilson9021ad02016-05-24 14:53:37 +0100311 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100312 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000313
Chris Wilson7069b142016-04-28 09:56:52 +0100314 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
315
Zhi Wangc01fc532016-06-16 08:07:02 -0400316 desc = ctx->desc_template; /* bits 3-4 */
317 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100318 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100319 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100320 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000321
Chris Wilson9021ad02016-05-24 14:53:37 +0100322 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323}
324
Chris Wilsone2efd132016-05-24 14:53:34 +0100325uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000328 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329}
330
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300331static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
332 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100333{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300334
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000335 struct intel_engine_cs *engine = rq0->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +0100336 struct drm_i915_private *dev_priv = rq0->i915;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300337 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100338
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300339 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000340 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300341 rq1->elsp_submitted++;
342 } else {
343 desc[1] = 0;
344 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100345
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000346 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300347 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100348
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300349 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000350 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
351 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200352
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000353 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100354 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000355 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100356
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300357 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000358 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100359}
360
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000361static void
362execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
363{
364 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
365 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
366 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
367 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
368}
369
370static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100371{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000372 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300373 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000374 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100375
Chris Wilson8f942012016-08-02 22:50:30 +0100376 reg_state[CTX_RING_TAIL+1] = intel_ring_offset(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100377
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000378 /* True 32b PPGTT with dynamic page allocation: update PDP
379 * registers and point the unallocated PDPs to scratch page.
380 * PML4 is allocated during ppgtt init, so this is not needed
381 * in 48-bit mode.
382 */
383 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
384 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100385}
386
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100387static void execlists_elsp_submit_contexts(struct drm_i915_gem_request *rq0,
388 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100389{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000390 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100391 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000392
Mika Kuoppala05d98242015-07-03 17:09:33 +0300393 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100394
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300395 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300396 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100397
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100398 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100399 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000400
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300401 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000402
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100403 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100404 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100405}
406
Zhi Wang3c7ba632016-06-16 08:07:03 -0400407static inline void execlists_context_status_change(
408 struct drm_i915_gem_request *rq,
409 unsigned long status)
410{
411 /*
412 * Only used when GVT-g is enabled now. When GVT-g is disabled,
413 * The compiler should eliminate this function as dead-code.
414 */
415 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
416 return;
417
418 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
419}
420
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100421static void execlists_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100422{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000423 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000424 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100427
Peter Antoine779949f2015-05-11 16:03:27 +0100428 /*
429 * If irqs are not active generate a warning as batches that finish
430 * without the irqs may get lost and a GPU Hang may occur.
431 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100432 WARN_ON(!intel_irqs_enabled(engine->i915));
Peter Antoine779949f2015-05-11 16:03:27 +0100433
Michel Thierryacdd8842014-07-24 17:04:38 +0100434 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100436 execlist_link) {
437 if (!req0) {
438 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000439 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100440 /* Same ctx: ignore first request, as second request
441 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100442 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100443 list_del(&req0->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100444 i915_gem_request_put(req0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100445 req0 = cursor;
446 } else {
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400447 if (IS_ENABLED(CONFIG_DRM_I915_GVT)) {
448 /*
449 * req0 (after merged) ctx requires single
450 * submission, stop picking
451 */
452 if (req0->ctx->execlists_force_single_submission)
453 break;
454 /*
455 * req0 ctx doesn't require single submission,
456 * but next req ctx requires, stop picking
457 */
458 if (cursor->ctx->execlists_force_single_submission)
459 break;
460 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100461 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000462 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100463 break;
464 }
465 }
466
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000467 if (unlikely(!req0))
468 return;
469
Zhi Wang3c7ba632016-06-16 08:07:03 -0400470 execlists_context_status_change(req0, INTEL_CONTEXT_SCHEDULE_IN);
471
472 if (req1)
473 execlists_context_status_change(req1,
474 INTEL_CONTEXT_SCHEDULE_IN);
475
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100477 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000478 * WaIdleLiteRestore: make sure we never cause a lite restore
479 * with HEAD==TAIL.
480 *
481 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
482 * resubmit the request. See gen8_emit_request() for where we
483 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100484 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000485 req0->tail += 8;
Chris Wilsondca33ec2016-08-02 22:50:20 +0100486 req0->tail &= req0->ring->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100487 }
488
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100489 execlists_elsp_submit_contexts(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100490}
491
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000492static unsigned int
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100493execlists_check_remove_request(struct intel_engine_cs *engine, u32 ctx_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100494{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000495 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100496
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000497 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100498
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000500 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100501 execlist_link);
502
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100503 if (WARN_ON(!head_req || (head_req->ctx_hw_id != ctx_id)))
504 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100505
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000506 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
507
508 if (--head_req->elsp_submitted > 0)
509 return 0;
510
Zhi Wang3c7ba632016-06-16 08:07:03 -0400511 execlists_context_status_change(head_req, INTEL_CONTEXT_SCHEDULE_OUT);
512
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100513 list_del(&head_req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100514 i915_gem_request_put(head_req);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000515
516 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100517}
518
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000519static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000520get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000521 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800522{
Chris Wilsonc0336662016-05-06 15:40:21 +0100523 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000524 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800525
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000526 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000529
530 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
531 return 0;
532
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000533 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000534 read_pointer));
535
536 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800537}
538
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200539/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100540 * Check the unread Context Status Buffers and manage the submission of new
541 * contexts to the ELSP accordingly.
542 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100543static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100545 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilsonc0336662016-05-06 15:40:21 +0100546 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100547 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000548 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000549 u32 csb[GEN8_CSB_ENTRIES][2];
550 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000551 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100553 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800558 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100560 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100561
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000563 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
564 break;
565 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
566 &csb[csb_read][1]);
567 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100568 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000570 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100571
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800572 /* Update the read pointer to the old write pointer. Manual ringbuffer
573 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000574 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000575 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000577
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100578 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000579
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000580 spin_lock(&engine->execlist_lock);
581
582 for (i = 0; i < csb_read; i++) {
583 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
584 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
585 if (execlists_check_remove_request(engine, csb[i][1]))
586 WARN(1, "Lite Restored request removed from queue\n");
587 } else
588 WARN(1, "Preemption without Lite Restore\n");
589 }
590
591 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
592 GEN8_CTX_STATUS_ELEMENT_SWITCH))
593 submit_contexts +=
594 execlists_check_remove_request(engine, csb[i][1]);
595 }
596
597 if (submit_contexts) {
598 if (!engine->disable_lite_restore_wa ||
599 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100600 execlists_unqueue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000601 }
602
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000604
605 if (unlikely(submit_contexts > 2))
606 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100607}
608
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100609static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100610{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000611 struct intel_engine_cs *engine = request->engine;
Michel Thierryacdd8842014-07-24 17:04:38 +0100612
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100613 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100614
Chris Wilsone8a261e2016-07-20 13:31:49 +0100615 i915_gem_request_get(request);
Tvrtko Ursulina3d12762016-04-28 09:56:57 +0100616 request->ctx_hw_id = request->ctx->hw_id;
Chris Wilsonba49b2f2016-09-09 14:11:42 +0100617
618 if (list_empty(&engine->execlist_queue))
619 tasklet_hi_schedule(&engine->irq_tasklet);
620 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Michel Thierryacdd8842014-07-24 17:04:38 +0100621
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100622 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100623}
624
John Harrison40e895c2015-05-29 17:43:26 +0100625int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000626{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100627 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100628 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100629 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000630
Chris Wilson63103462016-04-28 09:56:49 +0100631 /* Flush enough space to reduce the likelihood of waiting after
632 * we start building the request - in which case we will just
633 * have to repeat work.
634 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100635 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100636
Chris Wilson9021ad02016-05-24 14:53:37 +0100637 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100638 ret = execlists_context_deferred_alloc(request->ctx, engine);
639 if (ret)
640 return ret;
641 }
642
Chris Wilsondca33ec2016-08-02 22:50:20 +0100643 request->ring = ce->ring;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300644
Alex Daia7e02192015-12-16 11:45:55 -0800645 if (i915.enable_guc_submission) {
646 /*
647 * Check that the GuC has space for the request before
648 * going any further, as the i915_add_request() call
649 * later on mustn't fail ...
650 */
Dave Gordon7c2c2702016-05-13 15:36:32 +0100651 ret = i915_guc_wq_check_space(request);
Alex Daia7e02192015-12-16 11:45:55 -0800652 if (ret)
653 return ret;
654 }
655
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100656 ret = intel_lr_context_pin(request->ctx, engine);
657 if (ret)
658 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000659
Chris Wilsonbfa01202016-04-28 09:56:48 +0100660 ret = intel_ring_begin(request, 0);
661 if (ret)
662 goto err_unpin;
663
Chris Wilson9021ad02016-05-24 14:53:37 +0100664 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100665 ret = engine->init_context(request);
666 if (ret)
667 goto err_unpin;
668
Chris Wilson9021ad02016-05-24 14:53:37 +0100669 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100670 }
671
672 /* Note that after this point, we have committed to using
673 * this request as it is being used to both track the
674 * state of engine initialisation and liveness of the
675 * golden renderstate above. Think twice before you try
676 * to cancel/unwind this request now.
677 */
678
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100679 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100680 return 0;
681
682err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100683 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000684 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000685}
686
John Harrisonbc0dce32015-03-19 12:30:07 +0000687/*
Chris Wilsonddd66c52016-08-02 22:50:31 +0100688 * intel_logical_ring_advance() - advance the tail and prepare for submission
John Harrisonae707972015-05-29 17:44:14 +0100689 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000690 *
691 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
692 * really happens during submission is that the context and current tail will be placed
693 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
694 * point, the tail *inside* the context is updated and the ELSP written to.
695 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200696static int
Chris Wilsonddd66c52016-08-02 22:50:31 +0100697intel_logical_ring_advance(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000698{
Chris Wilson7e37f882016-08-02 22:50:21 +0100699 struct intel_ring *ring = request->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000700 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000701
Chris Wilson1dae2df2016-08-02 22:50:19 +0100702 intel_ring_advance(ring);
703 request->tail = ring->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000704
Chris Wilson7c17d372016-01-20 15:43:35 +0200705 /*
706 * Here we add two extra NOOPs as padding to avoid
707 * lite restore of a context with HEAD==TAIL.
708 *
709 * Caller must reserve WA_TAIL_DWORDS for us!
710 */
Chris Wilson1dae2df2016-08-02 22:50:19 +0100711 intel_ring_emit(ring, MI_NOOP);
712 intel_ring_emit(ring, MI_NOOP);
713 intel_ring_advance(ring);
Alex Daid1675192015-08-12 15:43:43 +0100714
Chris Wilsona16a4052016-04-28 09:56:56 +0100715 /* We keep the previous context alive until we retire the following
716 * request. This ensures that any the context object is still pinned
717 * for any residual writes the HW makes into it on the context switch
718 * into the next object following the breadcrumb. Otherwise, we may
719 * retire the context too early.
720 */
721 request->previous_context = engine->last_context;
722 engine->last_context = request->ctx;
Chris Wilson7c17d372016-01-20 15:43:35 +0200723 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000724}
725
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100726void intel_execlists_cancel_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000727{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000728 struct drm_i915_gem_request *req, *tmp;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100729 LIST_HEAD(cancel_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000730
Chris Wilson91c8a322016-07-05 10:40:23 +0100731 WARN_ON(!mutex_is_locked(&engine->i915->drm.struct_mutex));
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000732
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100733 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100734 list_replace_init(&engine->execlist_queue, &cancel_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100735 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000736
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100737 list_for_each_entry_safe(req, tmp, &cancel_list, execlist_link) {
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000738 list_del(&req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100739 i915_gem_request_put(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000740 }
741}
742
Chris Wilsone2efd132016-05-24 14:53:34 +0100743static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100744 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000745{
Chris Wilson9021ad02016-05-24 14:53:37 +0100746 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100747 void *vaddr;
748 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000749 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000750
Chris Wilson91c8a322016-07-05 10:40:23 +0100751 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000752
Chris Wilson9021ad02016-05-24 14:53:37 +0100753 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100754 return 0;
755
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100756 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN,
757 PIN_OFFSET_BIAS | GUC_WOPCM_TOP | PIN_GLOBAL);
Nick Hoathe84fe802015-09-11 12:53:46 +0100758 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100759 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000760
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100761 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100762 if (IS_ERR(vaddr)) {
763 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100764 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000765 }
766
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100767 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
768
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100769 ret = intel_ring_pin(ce->ring);
Nick Hoathe84fe802015-09-11 12:53:46 +0100770 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100771 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100772
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000773 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100774
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100775 lrc_reg_state[CTX_RING_BUFFER_START+1] =
776 i915_ggtt_offset(ce->ring->vma);
Chris Wilson9021ad02016-05-24 14:53:37 +0100777 ce->lrc_reg_state = lrc_reg_state;
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100778 ce->state->obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200779
Nick Hoathe84fe802015-09-11 12:53:46 +0100780 /* Invalidate GuC TLB. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100781 if (i915.enable_guc_submission) {
782 struct drm_i915_private *dev_priv = ctx->i915;
Nick Hoathe84fe802015-09-11 12:53:46 +0100783 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100784 }
Oscar Mateodcb4c122014-11-13 10:28:10 +0000785
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100786 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100787 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000788
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100789unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100790 i915_gem_object_unpin_map(ce->state->obj);
791unpin_vma:
792 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100793err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100794 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000795 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000796}
797
Chris Wilsone2efd132016-05-24 14:53:34 +0100798void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000799 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000800{
Chris Wilson9021ad02016-05-24 14:53:37 +0100801 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100802
Chris Wilson91c8a322016-07-05 10:40:23 +0100803 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100804 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000805
Chris Wilson9021ad02016-05-24 14:53:37 +0100806 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100807 return;
808
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100809 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100810
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100811 i915_gem_object_unpin_map(ce->state->obj);
812 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100813
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100814 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000815}
816
John Harrisone2be4fa2015-05-29 17:43:54 +0100817static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +0000818{
819 int ret, i;
Chris Wilson7e37f882016-08-02 22:50:21 +0100820 struct intel_ring *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +0100821 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +0000822
Boyer, Waynecd7feaa2016-01-06 17:15:29 -0800823 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +0000824 return 0;
825
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100826 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000827 if (ret)
828 return ret;
829
Chris Wilson987046a2016-04-28 09:56:46 +0100830 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +0000831 if (ret)
832 return ret;
833
Chris Wilson1dae2df2016-08-02 22:50:19 +0100834 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +0000835 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +0100836 intel_ring_emit_reg(ring, w->reg[i].addr);
837 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +0000838 }
Chris Wilson1dae2df2016-08-02 22:50:19 +0100839 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +0000840
Chris Wilson1dae2df2016-08-02 22:50:19 +0100841 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +0000842
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100843 ret = req->engine->emit_flush(req, EMIT_BARRIER);
Michel Thierry771b9a52014-11-11 16:47:33 +0000844 if (ret)
845 return ret;
846
847 return 0;
848}
849
Arun Siluvery83b8a982015-07-08 10:27:05 +0100850#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100851 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100852 int __index = (index)++; \
853 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100854 return -ENOSPC; \
855 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +0100856 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +0100857 } while (0)
858
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200859#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200860 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +0100861
862/*
863 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
864 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
865 * but there is a slight complication as this is applied in WA batch where the
866 * values are only initialized once so we cannot take register value at the
867 * beginning and reuse it further; hence we save its value to memory, upload a
868 * constant value with bit21 set and then we restore it back with the saved value.
869 * To simplify the WA, a constant value is formed by using the default value
870 * of this register. This shouldn't be a problem because we are only modifying
871 * it for a short period and this batch in non-premptible. We can ofcourse
872 * use additional instructions that read the actual value of the register
873 * at that time and set our bit of interest but it makes the WA complicated.
874 *
875 * This WA is also required for Gen9 so extracting as a function avoids
876 * code duplication.
877 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000878static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200879 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +0100880 uint32_t index)
881{
Dave Airlie5e580522016-07-26 17:26:29 +1000882 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery9e000842015-07-03 14:27:31 +0100883 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
884
Arun Siluverya4106a72015-07-14 15:01:29 +0100885 /*
Mika Kuoppalafe905812016-06-07 17:19:03 +0300886 * WaDisableLSQCROPERFforOCL:skl,kbl
Arun Siluverya4106a72015-07-14 15:01:29 +0100887 * This WA is implemented in skl_init_clock_gating() but since
888 * this batch updates GEN8_L3SQCREG4 with default value we need to
889 * set this bit here to retain the WA during flush.
890 */
Mika Kuoppala738fa1b2016-06-07 17:19:03 +0300891 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0) ||
892 IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +0100893 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
894
Arun Siluveryf1afe242015-08-04 16:22:20 +0100895 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100896 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200897 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100898 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100899 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100900
Arun Siluvery83b8a982015-07-08 10:27:05 +0100901 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200902 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100903 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +0100904
Arun Siluvery83b8a982015-07-08 10:27:05 +0100905 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
906 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
907 PIPE_CONTROL_DC_FLUSH_ENABLE));
908 wa_ctx_emit(batch, index, 0);
909 wa_ctx_emit(batch, index, 0);
910 wa_ctx_emit(batch, index, 0);
911 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100912
Arun Siluveryf1afe242015-08-04 16:22:20 +0100913 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +0100914 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +0200915 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100916 wa_ctx_emit(batch, index, i915_ggtt_offset(engine->scratch) + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +0100917 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100918
919 return index;
920}
921
Arun Siluvery17ee9502015-06-19 19:07:01 +0100922static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
923 uint32_t offset,
924 uint32_t start_alignment)
925{
926 return wa_ctx->offset = ALIGN(offset, start_alignment);
927}
928
929static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
930 uint32_t offset,
931 uint32_t size_alignment)
932{
933 wa_ctx->size = offset - wa_ctx->offset;
934
935 WARN(wa_ctx->size % size_alignment,
936 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
937 wa_ctx->size, size_alignment);
938 return 0;
939}
940
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200941/*
942 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
943 * initialized at the beginning and shared across all contexts but this field
944 * helps us to have multiple batches at different offsets and select them based
945 * on a criteria. At the moment this batch always start at the beginning of the page
946 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100947 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200948 * The number of WA applied are not known at the beginning; we use this field
949 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100950 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200951 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
952 * so it adds NOOPs as padding to make it cacheline aligned.
953 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
954 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100955 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000956static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100957 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200958 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +0100959 uint32_t *offset)
960{
Arun Siluvery0160f052015-06-23 15:46:57 +0100961 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100962 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
963
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100964 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +0100965 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100966
Arun Siluveryc82435b2015-06-19 18:37:13 +0100967 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +0100968 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000969 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +0200970 if (rc < 0)
971 return rc;
972 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +0100973 }
974
Arun Siluvery0160f052015-06-23 15:46:57 +0100975 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
976 /* Actual scratch location is at 128 bytes offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100977 scratch_addr = i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +0100978
Arun Siluvery83b8a982015-07-08 10:27:05 +0100979 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
980 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
981 PIPE_CONTROL_GLOBAL_GTT_IVB |
982 PIPE_CONTROL_CS_STALL |
983 PIPE_CONTROL_QW_WRITE));
984 wa_ctx_emit(batch, index, scratch_addr);
985 wa_ctx_emit(batch, index, 0);
986 wa_ctx_emit(batch, index, 0);
987 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +0100988
Arun Siluvery17ee9502015-06-19 19:07:01 +0100989 /* Pad to end of cacheline */
990 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +0100991 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +0100992
993 /*
994 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
995 * execution depends on the length specified in terms of cache lines
996 * in the register CTX_RCS_INDIRECT_CTX
997 */
998
999 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1000}
1001
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001002/*
1003 * This batch is started immediately after indirect_ctx batch. Since we ensure
1004 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001005 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001006 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001007 *
1008 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1009 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1010 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001011static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001012 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001013 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001014 uint32_t *offset)
1015{
1016 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1017
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001018 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001019 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001020
Arun Siluvery83b8a982015-07-08 10:27:05 +01001021 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001022
1023 return wa_ctx_end(wa_ctx, *offset = index, 1);
1024}
1025
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001026static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001027 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001028 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001029 uint32_t *offset)
1030{
Arun Siluverya4106a72015-07-14 15:01:29 +01001031 int ret;
Dave Airlie5e580522016-07-26 17:26:29 +10001032 struct drm_i915_private *dev_priv = engine->i915;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001033 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1034
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001035 /* WaDisableCtxRestoreArbitration:skl,bxt */
Dave Airlie5e580522016-07-26 17:26:29 +10001036 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_D0) ||
1037 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001038 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001039
Arun Siluverya4106a72015-07-14 15:01:29 +01001040 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001041 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001042 if (ret < 0)
1043 return ret;
1044 index = ret;
1045
Mika Kuoppala873e8172016-07-20 14:26:13 +03001046 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1047 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1048 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1049 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1050 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1051 wa_ctx_emit(batch, index, MI_NOOP);
1052
Mika Kuoppala066d4622016-06-07 17:19:15 +03001053 /* WaClearSlmSpaceAtContextSwitch:kbl */
1054 /* Actual scratch location is at 128 bytes offset */
Mika Kuoppala703d1282016-06-07 17:19:15 +03001055 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0)) {
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001056 u32 scratch_addr =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001057 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala066d4622016-06-07 17:19:15 +03001058
1059 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1060 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1061 PIPE_CONTROL_GLOBAL_GTT_IVB |
1062 PIPE_CONTROL_CS_STALL |
1063 PIPE_CONTROL_QW_WRITE));
1064 wa_ctx_emit(batch, index, scratch_addr);
1065 wa_ctx_emit(batch, index, 0);
1066 wa_ctx_emit(batch, index, 0);
1067 wa_ctx_emit(batch, index, 0);
1068 }
Tim Gore3485d992016-07-05 10:01:30 +01001069
1070 /* WaMediaPoolStateCmdInWABB:bxt */
1071 if (HAS_POOLED_EU(engine->i915)) {
1072 /*
1073 * EU pool configuration is setup along with golden context
1074 * during context initialization. This value depends on
1075 * device type (2x6 or 3x6) and needs to be updated based
1076 * on which subslice is disabled especially for 2x6
1077 * devices, however it is safe to load default
1078 * configuration of 3x6 device instead of masking off
1079 * corresponding bits because HW ignores bits of a disabled
1080 * subslice and drops down to appropriate config. Please
1081 * see render_state_setup() in i915_gem_render_state.c for
1082 * possible configurations, to avoid duplication they are
1083 * not shown here again.
1084 */
1085 u32 eu_pool_config = 0x00777000;
1086 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1087 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1088 wa_ctx_emit(batch, index, eu_pool_config);
1089 wa_ctx_emit(batch, index, 0);
1090 wa_ctx_emit(batch, index, 0);
1091 wa_ctx_emit(batch, index, 0);
1092 }
1093
Arun Siluvery0504cff2015-07-14 15:01:27 +01001094 /* Pad to end of cacheline */
1095 while (index % CACHELINE_DWORDS)
1096 wa_ctx_emit(batch, index, MI_NOOP);
1097
1098 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1099}
1100
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001101static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001102 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001103 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001104 uint32_t *offset)
1105{
1106 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1107
Arun Siluvery9b014352015-07-14 15:01:30 +01001108 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001109 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_B0) ||
1110 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001111 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001112 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001113 wa_ctx_emit(batch, index,
1114 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1115 wa_ctx_emit(batch, index, MI_NOOP);
1116 }
1117
Tim Goreb1e429f2016-03-21 14:37:29 +00001118 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001119 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001120 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1121
1122 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1123 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1124
1125 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1126 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1127
1128 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1129 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1130
1131 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1132 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1133 wa_ctx_emit(batch, index, 0x0);
1134 wa_ctx_emit(batch, index, MI_NOOP);
1135 }
1136
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001137 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001138 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1139 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001140 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1141
Arun Siluvery0504cff2015-07-14 15:01:27 +01001142 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1143
1144 return wa_ctx_end(wa_ctx, *offset = index, 1);
1145}
1146
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001147static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001148{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001149 struct drm_i915_gem_object *obj;
1150 struct i915_vma *vma;
1151 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001152
Chris Wilson48bb74e2016-08-15 10:49:04 +01001153 obj = i915_gem_object_create(&engine->i915->drm, PAGE_ALIGN(size));
1154 if (IS_ERR(obj))
1155 return PTR_ERR(obj);
1156
1157 vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
1158 if (IS_ERR(vma)) {
1159 err = PTR_ERR(vma);
1160 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001161 }
1162
Chris Wilson48bb74e2016-08-15 10:49:04 +01001163 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1164 if (err)
1165 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001166
Chris Wilson48bb74e2016-08-15 10:49:04 +01001167 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001168 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001169
1170err:
1171 i915_gem_object_put(obj);
1172 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001173}
1174
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001175static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001176{
Chris Wilson19880c42016-08-15 10:49:05 +01001177 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001178}
1179
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001180static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001181{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001182 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001183 uint32_t *batch;
1184 uint32_t offset;
1185 struct page *page;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001186 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001187
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001188 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001189
Arun Siluvery5e60d792015-06-23 15:50:44 +01001190 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001191 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001192 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001193 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001194 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001195 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001196
Arun Siluveryc4db7592015-06-19 18:37:11 +01001197 /* some WA perform writes to scratch page, ensure it is valid */
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001198 if (!engine->scratch) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001199 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001200 return -EINVAL;
1201 }
1202
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001203 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001204 if (ret) {
1205 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1206 return ret;
1207 }
1208
Chris Wilson48bb74e2016-08-15 10:49:04 +01001209 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001210 batch = kmap_atomic(page);
1211 offset = 0;
1212
Chris Wilsonc0336662016-05-06 15:40:21 +01001213 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001214 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001215 &wa_ctx->indirect_ctx,
1216 batch,
1217 &offset);
1218 if (ret)
1219 goto out;
1220
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001221 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001222 &wa_ctx->per_ctx,
1223 batch,
1224 &offset);
1225 if (ret)
1226 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001227 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001228 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001229 &wa_ctx->indirect_ctx,
1230 batch,
1231 &offset);
1232 if (ret)
1233 goto out;
1234
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001235 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001236 &wa_ctx->per_ctx,
1237 batch,
1238 &offset);
1239 if (ret)
1240 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001241 }
1242
1243out:
1244 kunmap_atomic(batch);
1245 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001246 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001247
1248 return ret;
1249}
1250
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001251static void lrc_init_hws(struct intel_engine_cs *engine)
1252{
Chris Wilsonc0336662016-05-06 15:40:21 +01001253 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001254
1255 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
Chris Wilson57e88532016-08-15 10:48:57 +01001256 engine->status_page.ggtt_offset);
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001257 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1258}
1259
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001260static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001261{
Chris Wilsonc0336662016-05-06 15:40:21 +01001262 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001263 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001264
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001265 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001266
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001267 I915_WRITE_IMR(engine,
1268 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1269 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001270
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001271 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001272 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1273 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001274 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001275
1276 /*
1277 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1278 * zero, we need to read the write pointer from hardware and use its
1279 * value because "this register is power context save restored".
1280 * Effectively, these states have been observed:
1281 *
1282 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1283 * BDW | CSB regs not reset | CSB regs reset |
1284 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001285 * SKL | ? | ? |
1286 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001287 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001288 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001289 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001290
1291 /*
1292 * When the CSB registers are reset (also after power-up / gpu reset),
1293 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1294 * this special case, so the first element read is CSB[0].
1295 */
1296 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1297 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1298
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001299 engine->next_context_status_buffer = next_context_status_buffer_hw;
1300 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001301
Tomas Elffc0768c2016-03-21 16:26:59 +00001302 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001303
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001304 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001305}
1306
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001307static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001308{
Chris Wilsonc0336662016-05-06 15:40:21 +01001309 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001310 int ret;
1311
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001312 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001313 if (ret)
1314 return ret;
1315
1316 /* We need to disable the AsyncFlip performance optimisations in order
1317 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1318 * programmed to '1' on all products.
1319 *
1320 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1321 */
1322 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1323
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001324 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001326 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001327}
1328
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001329static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001330{
1331 int ret;
1332
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001333 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001334 if (ret)
1335 return ret;
1336
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001337 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001338}
1339
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001340static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1341{
1342 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson7e37f882016-08-02 22:50:21 +01001343 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001344 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001345 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1346 int i, ret;
1347
Chris Wilson987046a2016-04-28 09:56:46 +01001348 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001349 if (ret)
1350 return ret;
1351
Chris Wilsonb5321f32016-08-02 22:50:18 +01001352 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001353 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1354 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1355
Chris Wilsonb5321f32016-08-02 22:50:18 +01001356 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1357 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1358 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1359 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001360 }
1361
Chris Wilsonb5321f32016-08-02 22:50:18 +01001362 intel_ring_emit(ring, MI_NOOP);
1363 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001364
1365 return 0;
1366}
1367
John Harrisonbe795fc2015-05-29 17:44:03 +01001368static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001369 u64 offset, u32 len,
1370 unsigned int dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001371{
Chris Wilson7e37f882016-08-02 22:50:21 +01001372 struct intel_ring *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001373 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001374 int ret;
1375
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001376 /* Don't rely in hw updating PDPs, specially in lite-restore.
1377 * Ideally, we should set Force PD Restore in ctx descriptor,
1378 * but we can't. Force Restore would be a second option, but
1379 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001380 * not idle). PML4 is allocated during ppgtt init so this is
1381 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001382 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001383 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001384 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001385 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001386 ret = intel_logical_ring_emit_pdps(req);
1387 if (ret)
1388 return ret;
1389 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001390
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001391 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001392 }
1393
Chris Wilson987046a2016-04-28 09:56:46 +01001394 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001395 if (ret)
1396 return ret;
1397
1398 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001399 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1400 (ppgtt<<8) |
1401 (dispatch_flags & I915_DISPATCH_RS ?
1402 MI_BATCH_RESOURCE_STREAMER : 0));
1403 intel_ring_emit(ring, lower_32_bits(offset));
1404 intel_ring_emit(ring, upper_32_bits(offset));
1405 intel_ring_emit(ring, MI_NOOP);
1406 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001407
1408 return 0;
1409}
1410
Chris Wilson31bb59c2016-07-01 17:23:27 +01001411static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001412{
Chris Wilsonc0336662016-05-06 15:40:21 +01001413 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001414 I915_WRITE_IMR(engine,
1415 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1416 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001417}
1418
Chris Wilson31bb59c2016-07-01 17:23:27 +01001419static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001420{
Chris Wilsonc0336662016-05-06 15:40:21 +01001421 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001422 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001423}
1424
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001425static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001426{
Chris Wilson7e37f882016-08-02 22:50:21 +01001427 struct intel_ring *ring = request->ring;
1428 u32 cmd;
Oscar Mateo47122742014-07-24 17:04:28 +01001429 int ret;
1430
Chris Wilson987046a2016-04-28 09:56:46 +01001431 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001432 if (ret)
1433 return ret;
1434
1435 cmd = MI_FLUSH_DW + 1;
1436
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001437 /* We always require a command barrier so that subsequent
1438 * commands, such as breadcrumb interrupts, are strictly ordered
1439 * wrt the contents of the write cache being flushed to memory
1440 * (and thus being coherent from the CPU).
1441 */
1442 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1443
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001444 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001445 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001446 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001447 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001448 }
1449
Chris Wilsonb5321f32016-08-02 22:50:18 +01001450 intel_ring_emit(ring, cmd);
1451 intel_ring_emit(ring,
1452 I915_GEM_HWS_SCRATCH_ADDR |
1453 MI_FLUSH_DW_USE_GTT);
1454 intel_ring_emit(ring, 0); /* upper addr */
1455 intel_ring_emit(ring, 0); /* value */
1456 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001457
1458 return 0;
1459}
1460
John Harrison7deb4d32015-05-29 17:43:59 +01001461static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001462 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001463{
Chris Wilson7e37f882016-08-02 22:50:21 +01001464 struct intel_ring *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001465 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001466 u32 scratch_addr =
1467 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001468 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001469 u32 flags = 0;
1470 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001471 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001472
1473 flags |= PIPE_CONTROL_CS_STALL;
1474
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001475 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001476 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1477 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001478 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001479 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001480 }
1481
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001482 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001483 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1484 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1485 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1486 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1487 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1488 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1489 flags |= PIPE_CONTROL_QW_WRITE;
1490 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001491
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001492 /*
1493 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1494 * pipe control.
1495 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001496 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001497 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001498
1499 /* WaForGAMHang:kbl */
1500 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1501 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001502 }
Imre Deak9647ff32015-01-25 13:27:11 -08001503
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001504 len = 6;
1505
1506 if (vf_flush_wa)
1507 len += 6;
1508
1509 if (dc_flush_wa)
1510 len += 12;
1511
1512 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001513 if (ret)
1514 return ret;
1515
Imre Deak9647ff32015-01-25 13:27:11 -08001516 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001517 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1518 intel_ring_emit(ring, 0);
1519 intel_ring_emit(ring, 0);
1520 intel_ring_emit(ring, 0);
1521 intel_ring_emit(ring, 0);
1522 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001523 }
1524
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001525 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001526 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1527 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1528 intel_ring_emit(ring, 0);
1529 intel_ring_emit(ring, 0);
1530 intel_ring_emit(ring, 0);
1531 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001532 }
1533
Chris Wilsonb5321f32016-08-02 22:50:18 +01001534 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1535 intel_ring_emit(ring, flags);
1536 intel_ring_emit(ring, scratch_addr);
1537 intel_ring_emit(ring, 0);
1538 intel_ring_emit(ring, 0);
1539 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001540
1541 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001542 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1543 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1544 intel_ring_emit(ring, 0);
1545 intel_ring_emit(ring, 0);
1546 intel_ring_emit(ring, 0);
1547 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001548 }
1549
Chris Wilsonb5321f32016-08-02 22:50:18 +01001550 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001551
1552 return 0;
1553}
1554
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001555static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001556{
Imre Deak319404d2015-08-14 18:35:27 +03001557 /*
1558 * On BXT A steppings there is a HW coherency issue whereby the
1559 * MI_STORE_DATA_IMM storing the completed request's seqno
1560 * occasionally doesn't invalidate the CPU cache. Work around this by
1561 * clflushing the corresponding cacheline whenever the caller wants
1562 * the coherency to be guaranteed. Note that this cacheline is known
1563 * to be clean at this point, since we only write it in
1564 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1565 * this clflush in practice becomes an invalidate operation.
1566 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001567 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001568}
1569
Chris Wilson7c17d372016-01-20 15:43:35 +02001570/*
1571 * Reserve space for 2 NOOPs at the end of each request to be
1572 * used as a workaround for not being allowed to do lite
1573 * restore with HEAD==TAIL (WaIdleLiteRestore).
1574 */
1575#define WA_TAIL_DWORDS 2
1576
John Harrisonc4e76632015-05-29 17:44:01 +01001577static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001578{
Chris Wilson7e37f882016-08-02 22:50:21 +01001579 struct intel_ring *ring = request->ring;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001580 int ret;
1581
Chris Wilson987046a2016-04-28 09:56:46 +01001582 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001583 if (ret)
1584 return ret;
1585
Chris Wilson7c17d372016-01-20 15:43:35 +02001586 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1587 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001588
Chris Wilsonb5321f32016-08-02 22:50:18 +01001589 intel_ring_emit(ring, (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1590 intel_ring_emit(ring,
1591 intel_hws_seqno_address(request->engine) |
1592 MI_FLUSH_DW_USE_GTT);
1593 intel_ring_emit(ring, 0);
1594 intel_ring_emit(ring, request->fence.seqno);
1595 intel_ring_emit(ring, MI_USER_INTERRUPT);
1596 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001597 return intel_logical_ring_advance(request);
Chris Wilson7c17d372016-01-20 15:43:35 +02001598}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001599
Chris Wilson7c17d372016-01-20 15:43:35 +02001600static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1601{
Chris Wilson7e37f882016-08-02 22:50:21 +01001602 struct intel_ring *ring = request->ring;
Chris Wilson7c17d372016-01-20 15:43:35 +02001603 int ret;
1604
Chris Wilson987046a2016-04-28 09:56:46 +01001605 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001606 if (ret)
1607 return ret;
1608
Michał Winiarskice81a652016-04-12 15:51:55 +02001609 /* We're using qword write, seqno should be aligned to 8 bytes. */
1610 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1611
Chris Wilson7c17d372016-01-20 15:43:35 +02001612 /* w/a for post sync ops following a GPGPU operation we
1613 * need a prior CS_STALL, which is emitted by the flush
1614 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001615 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001616 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1617 intel_ring_emit(ring,
1618 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1619 PIPE_CONTROL_CS_STALL |
1620 PIPE_CONTROL_QW_WRITE));
1621 intel_ring_emit(ring, intel_hws_seqno_address(request->engine));
1622 intel_ring_emit(ring, 0);
1623 intel_ring_emit(ring, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001624 /* We're thrashing one dword of HWS. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001625 intel_ring_emit(ring, 0);
1626 intel_ring_emit(ring, MI_USER_INTERRUPT);
1627 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonddd66c52016-08-02 22:50:31 +01001628 return intel_logical_ring_advance(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001629}
1630
John Harrison87531812015-05-29 17:43:44 +01001631static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001632{
1633 int ret;
1634
John Harrisone2be4fa2015-05-29 17:43:54 +01001635 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001636 if (ret)
1637 return ret;
1638
Peter Antoine3bbaba02015-07-10 20:13:11 +03001639 ret = intel_rcs_context_init_mocs(req);
1640 /*
1641 * Failing to program the MOCS is non-fatal.The system will not
1642 * run at peak performance. So generate an error and carry on.
1643 */
1644 if (ret)
1645 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1646
Chris Wilsone40f9ee2016-08-02 22:50:36 +01001647 return i915_gem_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001648}
1649
Oscar Mateo73e4d072014-07-24 17:04:48 +01001650/**
1651 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001652 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001653 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001654void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001655{
John Harrison6402c332014-10-31 12:00:26 +00001656 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001657
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001658 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001659 return;
1660
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001661 /*
1662 * Tasklet cannot be active at this point due intel_mark_active/idle
1663 * so this is just for documentation.
1664 */
1665 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1666 tasklet_kill(&engine->irq_tasklet);
1667
Chris Wilsonc0336662016-05-06 15:40:21 +01001668 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001669
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001670 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001671 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001672 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001673
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001674 if (engine->cleanup)
1675 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001676
Chris Wilson96a945a2016-08-03 13:19:16 +01001677 intel_engine_cleanup_common(engine);
Chris Wilson688e6c72016-07-01 17:23:15 +01001678
Chris Wilson57e88532016-08-15 10:48:57 +01001679 if (engine->status_page.vma) {
1680 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1681 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001682 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001683 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001684
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001685 engine->idle_lite_restore_wa = 0;
1686 engine->disable_lite_restore_wa = false;
1687 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001688
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001689 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001690 engine->i915 = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001691}
1692
Chris Wilsonddd66c52016-08-02 22:50:31 +01001693void intel_execlists_enable_submission(struct drm_i915_private *dev_priv)
1694{
1695 struct intel_engine_cs *engine;
1696
1697 for_each_engine(engine, dev_priv)
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001698 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001699}
1700
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001701static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001702logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001703{
1704 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001705 engine->init_hw = gen8_init_common_ring;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001706 engine->emit_flush = gen8_emit_flush;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001707 engine->emit_request = gen8_emit_request;
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001708 engine->submit_request = execlists_submit_request;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001709
Chris Wilson31bb59c2016-07-01 17:23:27 +01001710 engine->irq_enable = gen8_logical_ring_enable_irq;
1711 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001712 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001713 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001714 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001715}
1716
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001717static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001718logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001719{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001720 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001721 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1722 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001723}
1724
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001725static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001726lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001727{
Chris Wilson57e88532016-08-15 10:48:57 +01001728 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001729 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001730
1731 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001732 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001733 if (IS_ERR(hws))
1734 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001735
1736 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001737 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001738 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001739
1740 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001741}
1742
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001743static void
1744logical_ring_setup(struct intel_engine_cs *engine)
1745{
1746 struct drm_i915_private *dev_priv = engine->i915;
1747 enum forcewake_domains fw_domains;
1748
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001749 intel_engine_setup_common(engine);
1750
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001751 /* Intentionally left blank. */
1752 engine->buffer = NULL;
1753
1754 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1755 RING_ELSP(engine),
1756 FW_REG_WRITE);
1757
1758 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1759 RING_CONTEXT_STATUS_PTR(engine),
1760 FW_REG_READ | FW_REG_WRITE);
1761
1762 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1763 RING_CONTEXT_STATUS_BUF_BASE(engine),
1764 FW_REG_READ);
1765
1766 engine->fw_domains = fw_domains;
1767
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001768 tasklet_init(&engine->irq_tasklet,
1769 intel_lrc_irq_handler, (unsigned long)engine);
1770
1771 logical_ring_init_platform_invariants(engine);
1772 logical_ring_default_vfuncs(engine);
1773 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001774}
1775
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001776static int
1777logical_ring_init(struct intel_engine_cs *engine)
1778{
1779 struct i915_gem_context *dctx = engine->i915->kernel_context;
1780 int ret;
1781
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001782 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001783 if (ret)
1784 goto error;
1785
1786 ret = execlists_context_deferred_alloc(dctx, engine);
1787 if (ret)
1788 goto error;
1789
1790 /* As this is the default context, always pin it */
1791 ret = intel_lr_context_pin(dctx, engine);
1792 if (ret) {
1793 DRM_ERROR("Failed to pin context for %s: %d\n",
1794 engine->name, ret);
1795 goto error;
1796 }
1797
1798 /* And setup the hardware status page. */
1799 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1800 if (ret) {
1801 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1802 goto error;
1803 }
1804
1805 return 0;
1806
1807error:
1808 intel_logical_ring_cleanup(engine);
1809 return ret;
1810}
1811
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001812int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001813{
1814 struct drm_i915_private *dev_priv = engine->i915;
1815 int ret;
1816
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001817 logical_ring_setup(engine);
1818
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001819 if (HAS_L3_DPF(dev_priv))
1820 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1821
1822 /* Override some for render ring. */
1823 if (INTEL_GEN(dev_priv) >= 9)
1824 engine->init_hw = gen9_init_render_ring;
1825 else
1826 engine->init_hw = gen8_init_render_ring;
1827 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001828 engine->emit_flush = gen8_emit_flush_render;
1829 engine->emit_request = gen8_emit_request_render;
1830
Chris Wilson56c0f1a2016-08-15 10:48:58 +01001831 ret = intel_engine_create_scratch(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001832 if (ret)
1833 return ret;
1834
1835 ret = intel_init_workaround_bb(engine);
1836 if (ret) {
1837 /*
1838 * We continue even if we fail to initialize WA batch
1839 * because we only expect rare glitches but nothing
1840 * critical to prevent us from using GPU
1841 */
1842 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1843 ret);
1844 }
1845
1846 ret = logical_ring_init(engine);
1847 if (ret) {
1848 lrc_destroy_wa_ctx_obj(engine);
1849 }
1850
1851 return ret;
1852}
1853
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001854int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001855{
1856 logical_ring_setup(engine);
1857
1858 return logical_ring_init(engine);
1859}
1860
Jeff McGee0cea6502015-02-13 10:27:56 -06001861static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001862make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001863{
1864 u32 rpcs = 0;
1865
1866 /*
1867 * No explicit RPCS request is needed to ensure full
1868 * slice/subslice/EU enablement prior to Gen9.
1869 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001870 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001871 return 0;
1872
1873 /*
1874 * Starting in Gen9, render power gating can leave
1875 * slice/subslice/EU in a partially enabled state. We
1876 * must make an explicit request through RPCS for full
1877 * enablement.
1878 */
Imre Deak43b67992016-08-31 19:13:02 +03001879 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001880 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001881 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001882 GEN8_RPCS_S_CNT_SHIFT;
1883 rpcs |= GEN8_RPCS_ENABLE;
1884 }
1885
Imre Deak43b67992016-08-31 19:13:02 +03001886 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001887 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001888 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001889 GEN8_RPCS_SS_CNT_SHIFT;
1890 rpcs |= GEN8_RPCS_ENABLE;
1891 }
1892
Imre Deak43b67992016-08-31 19:13:02 +03001893 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1894 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001895 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001896 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001897 GEN8_RPCS_EU_MAX_SHIFT;
1898 rpcs |= GEN8_RPCS_ENABLE;
1899 }
1900
1901 return rpcs;
1902}
1903
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001904static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001905{
1906 u32 indirect_ctx_offset;
1907
Chris Wilsonc0336662016-05-06 15:40:21 +01001908 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001909 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001910 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001911 /* fall through */
1912 case 9:
1913 indirect_ctx_offset =
1914 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1915 break;
1916 case 8:
1917 indirect_ctx_offset =
1918 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1919 break;
1920 }
1921
1922 return indirect_ctx_offset;
1923}
1924
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001925static int
Chris Wilsone2efd132016-05-24 14:53:34 +01001926populate_lr_context(struct i915_gem_context *ctx,
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001927 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001928 struct intel_engine_cs *engine,
Chris Wilson7e37f882016-08-02 22:50:21 +01001929 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001930{
Chris Wilsonc0336662016-05-06 15:40:21 +01001931 struct drm_i915_private *dev_priv = ctx->i915;
Daniel Vetterae6c4802014-08-06 15:04:53 +02001932 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001933 void *vaddr;
1934 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001935 int ret;
1936
Thomas Daniel2d965532014-08-19 10:13:36 +01001937 if (!ppgtt)
1938 ppgtt = dev_priv->mm.aliasing_ppgtt;
1939
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001940 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1941 if (ret) {
1942 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1943 return ret;
1944 }
1945
Chris Wilsond31d7cb2016-08-12 12:39:58 +01001946 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001947 if (IS_ERR(vaddr)) {
1948 ret = PTR_ERR(vaddr);
1949 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001950 return ret;
1951 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001952 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001953
1954 /* The second page of the context object contains some fields which must
1955 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001956 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001957
1958 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1959 * commands followed by (reg, value) pairs. The values we are setting here are
1960 * only for the first context restore: on a subsequent save, the GPU will
1961 * recreate this batchbuffer with new values (including all the missing
1962 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001963 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001964 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
1965 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
1966 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001967 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1968 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01001969 (HAS_RESOURCE_STREAMER(dev_priv) ?
Michel Thierry99cf8ea2016-02-25 09:48:58 +00001970 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001971 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
1972 0);
1973 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
1974 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001975 /* Ring buffer start address is not known until the buffer is pinned.
1976 * It is written to the context image in execlists_update_context()
1977 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001978 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
1979 RING_START(engine->mmio_base), 0);
1980 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
1981 RING_CTL(engine->mmio_base),
Chris Wilson7e37f882016-08-02 22:50:21 +01001982 ((ring->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001983 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
1984 RING_BBADDR_UDW(engine->mmio_base), 0);
1985 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
1986 RING_BBADDR(engine->mmio_base), 0);
1987 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
1988 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001989 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001990 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
1991 RING_SBBADDR_UDW(engine->mmio_base), 0);
1992 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
1993 RING_SBBADDR(engine->mmio_base), 0);
1994 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
1995 RING_SBBSTATE(engine->mmio_base), 0);
1996 if (engine->id == RCS) {
1997 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
1998 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
1999 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2000 RING_INDIRECT_CTX(engine->mmio_base), 0);
2001 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2002 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
Chris Wilson48bb74e2016-08-15 10:49:04 +01002003 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002004 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002005 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002006
2007 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2008 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2009 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2010
2011 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002012 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002013
2014 reg_state[CTX_BB_PER_CTX_PTR+1] =
2015 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2016 0x01;
2017 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002018 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002019 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002020 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2021 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002022 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002023 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2024 0);
2025 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2026 0);
2027 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2028 0);
2029 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2030 0);
2031 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2032 0);
2033 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2034 0);
2035 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2036 0);
2037 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2038 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002039
Michel Thierry2dba3232015-07-30 11:06:23 +01002040 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2041 /* 64b PPGTT (48bit canonical)
2042 * PDP0_DESCRIPTOR contains the base address to PML4 and
2043 * other PDP Descriptors are ignored.
2044 */
2045 ASSIGN_CTX_PML4(ppgtt, reg_state);
2046 } else {
2047 /* 32b PPGTT
2048 * PDP*_DESCRIPTOR contains the base address of space supported.
2049 * With dynamic page allocation, PDPs may not be allocated at
2050 * this point. Point the unallocated PDPs to the scratch page
2051 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002052 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002053 }
2054
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002055 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002056 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002057 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002058 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002059 }
2060
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002061 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002062
2063 return 0;
2064}
2065
Oscar Mateo73e4d072014-07-24 17:04:48 +01002066/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002067 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002068 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002069 *
2070 * Each engine may require a different amount of space for a context image,
2071 * so when allocating (or copying) an image, this function can be used to
2072 * find the right size for the specific engine.
2073 *
2074 * Return: size (in bytes) of an engine-specific context image
2075 *
2076 * Note: this size includes the HWSP, which is part of the context image
2077 * in LRC mode, but does not include the "shared data page" used with
2078 * GuC submission. The caller should account for this if using the GuC.
2079 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002080uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002081{
2082 int ret = 0;
2083
Chris Wilsonc0336662016-05-06 15:40:21 +01002084 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002085
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002086 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002087 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002088 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002089 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2090 else
2091 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002092 break;
2093 case VCS:
2094 case BCS:
2095 case VECS:
2096 case VCS2:
2097 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2098 break;
2099 }
2100
2101 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002102}
2103
Chris Wilsone2efd132016-05-24 14:53:34 +01002104static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002105 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002106{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002107 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002108 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002109 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002110 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002111 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002112 int ret;
2113
Chris Wilson9021ad02016-05-24 14:53:37 +01002114 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002115
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002116 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002117
Alex Daid1675192015-08-12 15:43:43 +01002118 /* One extra page as the sharing data between driver and GuC */
2119 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2120
Chris Wilson91c8a322016-07-05 10:40:23 +01002121 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002122 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002123 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002124 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002125 }
2126
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002127 vma = i915_vma_create(ctx_obj, &ctx->i915->ggtt.base, NULL);
2128 if (IS_ERR(vma)) {
2129 ret = PTR_ERR(vma);
2130 goto error_deref_obj;
2131 }
2132
Chris Wilson7e37f882016-08-02 22:50:21 +01002133 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002134 if (IS_ERR(ring)) {
2135 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002136 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002137 }
2138
Chris Wilsondca33ec2016-08-02 22:50:20 +01002139 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002140 if (ret) {
2141 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002142 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002143 }
2144
Chris Wilsondca33ec2016-08-02 22:50:20 +01002145 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002146 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002147 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002148
2149 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002150
Chris Wilsondca33ec2016-08-02 22:50:20 +01002151error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002152 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002153error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002154 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002155 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002156}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002157
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002158void intel_lr_context_reset(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002159 struct i915_gem_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002160{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002161 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002162
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002163 for_each_engine(engine, dev_priv) {
Chris Wilson9021ad02016-05-24 14:53:37 +01002164 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002165 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002166 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002167
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002168 if (!ce->state)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002169 continue;
2170
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002171 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002172 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002173 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002174
2175 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002176
2177 reg_state[CTX_RING_HEAD+1] = 0;
2178 reg_state[CTX_RING_TAIL+1] = 0;
2179
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002180 ce->state->obj->dirty = true;
2181 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002182
Chris Wilsondca33ec2016-08-02 22:50:20 +01002183 ce->ring->head = 0;
2184 ce->ring->tail = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002185 }
2186}