blob: 0eac1df499f8fb92599828baffb9941330c34314 [file] [log] [blame]
Jeff Kirsherae06c702018-03-22 10:08:48 -07001/* SPDX-License-Identifier: GPL-2.0 */
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00002/* Intel(R) Gigabit Ethernet Linux driver
3 * Copyright(c) 2007-2014 Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, see <http://www.gnu.org/licenses/>.
16 *
17 * The full GNU General Public License is included in this distribution in
18 * the file called "COPYING".
19 *
20 * Contact Information:
21 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 */
Auke Kok9d5c8242008-01-24 02:22:38 -080024
25/* Linux PRO/1000 Ethernet Driver main header file */
26
27#ifndef _IGB_H_
28#define _IGB_H_
29
30#include "e1000_mac.h"
31#include "e1000_82575.h"
32
Richard Cochran74d23cc2014-12-21 19:46:56 +010033#include <linux/timecounter.h>
Patrick Ohly33af6bc2009-02-12 05:03:43 +000034#include <linux/net_tstamp.h>
Richard Cochrand339b132012-03-16 10:55:32 +000035#include <linux/ptp_clock_kernel.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000036#include <linux/bitops.h>
37#include <linux/if_vlan.h>
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +000038#include <linux/i2c.h>
39#include <linux/i2c-algo-bit.h>
Carolyn Wybornycd14ef52013-12-10 07:58:34 +000040#include <linux/pci.h>
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +000041#include <linux/mdio.h>
Patrick Ohly38c845c2009-02-12 05:03:41 +000042
Auke Kok9d5c8242008-01-24 02:22:38 -080043struct igb_adapter;
44
Jeff Kirsherb980ac12013-02-23 07:29:56 +000045#define E1000_PCS_CFG_IGN_SD 1
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +000046
Alexander Duyck0ba82992011-08-26 07:45:47 +000047/* Interrupt defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000048#define IGB_START_ITR 648 /* ~6000 ints/sec */
49#define IGB_4K_ITR 980
50#define IGB_20K_ITR 196
51#define IGB_70K_ITR 56
Auke Kok9d5c8242008-01-24 02:22:38 -080052
Auke Kok9d5c8242008-01-24 02:22:38 -080053/* TX/RX descriptor defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000054#define IGB_DEFAULT_TXD 256
55#define IGB_DEFAULT_TX_WORK 128
56#define IGB_MIN_TXD 80
57#define IGB_MAX_TXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080058
Jeff Kirsherb980ac12013-02-23 07:29:56 +000059#define IGB_DEFAULT_RXD 256
60#define IGB_MIN_RXD 80
61#define IGB_MAX_RXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080062
Jeff Kirsherb980ac12013-02-23 07:29:56 +000063#define IGB_DEFAULT_ITR 3 /* dynamic */
64#define IGB_MAX_ITR_USECS 10000
65#define IGB_MIN_ITR_USECS 10
66#define NON_Q_VECTORS 1
67#define MAX_Q_VECTORS 8
Carolyn Wybornycd14ef52013-12-10 07:58:34 +000068#define MAX_MSIX_ENTRIES 10
Auke Kok9d5c8242008-01-24 02:22:38 -080069
70/* Transmit and receive queues */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000071#define IGB_MAX_RX_QUEUES 8
72#define IGB_MAX_RX_QUEUES_82575 4
73#define IGB_MAX_RX_QUEUES_I211 2
74#define IGB_MAX_TX_QUEUES 8
75#define IGB_MAX_VF_MC_ENTRIES 30
76#define IGB_MAX_VF_FUNCTIONS 8
77#define IGB_MAX_VFTA_ENTRIES 128
78#define IGB_82576_VF_DEV_ID 0x10CA
79#define IGB_I350_VF_DEV_ID 0x1520
Alexander Duyck4ae196d2009-02-19 20:40:07 -080080
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000081/* NVM version defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000082#define IGB_MAJOR_MASK 0xF000
83#define IGB_MINOR_MASK 0x0FF0
84#define IGB_BUILD_MASK 0x000F
85#define IGB_COMB_VER_MASK 0x00FF
86#define IGB_MAJOR_SHIFT 12
87#define IGB_MINOR_SHIFT 4
88#define IGB_COMB_VER_SHFT 8
89#define IGB_NVM_VER_INVALID 0xFFFF
90#define IGB_ETRACK_SHIFT 16
91#define NVM_ETRACK_WORD 0x0042
92#define NVM_COMB_VER_OFF 0x0083
93#define NVM_COMB_VER_PTR 0x003d
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000094
Nathan Sullivan3f544d22016-05-03 18:10:56 -050095/* Transmit and receive latency (for PTP timestamps) */
96#define IGB_I210_TX_LATENCY_10 9542
97#define IGB_I210_TX_LATENCY_100 1024
98#define IGB_I210_TX_LATENCY_1000 178
99#define IGB_I210_RX_LATENCY_10 20662
100#define IGB_I210_RX_LATENCY_100 2213
101#define IGB_I210_RX_LATENCY_1000 448
102
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800103struct vf_data_storage {
104 unsigned char vf_mac_addresses[ETH_ALEN];
105 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
106 u16 num_vf_mc_hashes;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000107 u32 flags;
108 unsigned long last_nack;
Williams, Mitch A8151d292010-02-10 01:44:24 +0000109 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
110 u16 pf_qos;
Lior Levy17dc5662011-02-08 02:28:46 +0000111 u16 tx_rate;
Lior Levy70ea4782013-03-03 20:27:48 +0000112 bool spoofchk_enabled;
Corinna Vinschen1b8b0622018-01-17 11:53:39 +0100113 bool trusted;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800114};
115
Yury Kylulin4827cc32017-03-07 11:20:26 +0300116/* Number of unicast MAC filters reserved for the PF in the RAR registers */
117#define IGB_PF_MAC_FILTERS_RESERVED 3
118
119struct vf_mac_filter {
120 struct list_head l;
121 int vf;
122 bool free;
123 u8 vf_mac[ETH_ALEN];
124};
125
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000126#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
Alexander Duyck7d5753f2009-10-27 23:47:16 +0000127#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
128#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
Williams, Mitch A8151d292010-02-10 01:44:24 +0000129#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000130
Auke Kok9d5c8242008-01-24 02:22:38 -0800131/* RX descriptor control thresholds.
132 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
133 * descriptors available in its onboard memory.
134 * Setting this to 0 disables RX descriptor prefetch.
135 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
136 * available in host memory.
137 * If PTHRESH is 0, this should also be 0.
138 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
139 * descriptors until either it has this many to write back, or the
140 * ITR timer expires.
141 */
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000142#define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000143#define IGB_RX_HTHRESH 8
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000144#define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000145#define IGB_TX_HTHRESH 1
146#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000147 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000148#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000149 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
Auke Kok9d5c8242008-01-24 02:22:38 -0800150
151/* this is the size past which hardware will drop packets when setting LPE=0 */
152#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
153
154/* Supported Rx Buffer Sizes */
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000155#define IGB_RXBUFFER_256 256
156#define IGB_RXBUFFER_2048 2048
Alexander Duyck8649aae2017-02-06 18:27:03 -0800157#define IGB_RXBUFFER_3072 3072
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000158#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
Alexander Duyckcfbc8712017-02-06 18:26:15 -0800159#define IGB_TS_HDR_LEN 16
Auke Kok9d5c8242008-01-24 02:22:38 -0800160
Alexander Duyckcfbc8712017-02-06 18:26:15 -0800161#define IGB_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
162#if (PAGE_SIZE < 8192)
163#define IGB_MAX_FRAME_BUILD_SKB \
164 (SKB_WITH_OVERHEAD(IGB_RXBUFFER_2048) - IGB_SKB_PAD - IGB_TS_HDR_LEN)
165#else
166#define IGB_MAX_FRAME_BUILD_SKB (IGB_RXBUFFER_2048 - IGB_TS_HDR_LEN)
167#endif
168
Auke Kok9d5c8242008-01-24 02:22:38 -0800169/* How many Rx Buffers do we bundle into one write to the hardware ? */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000170#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800171
Alexander Duyck7bd17592017-02-06 18:25:26 -0800172#define IGB_RX_DMA_ATTR \
173 (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
174
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000175#define AUTO_ALL_MODES 0
176#define IGB_EEPROM_APME 0x0400
Auke Kok9d5c8242008-01-24 02:22:38 -0800177
178#ifndef IGB_MASTER_SLAVE
179/* Switch to override PHY master/slave setting */
180#define IGB_MASTER_SLAVE e1000_ms_hw_default
181#endif
182
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000183#define IGB_MNG_VLAN_NONE -1
Auke Kok9d5c8242008-01-24 02:22:38 -0800184
Alexander Duyck1d9daf42012-11-13 04:03:23 +0000185enum igb_tx_flags {
186 /* cmd_type flags */
187 IGB_TX_FLAGS_VLAN = 0x01,
188 IGB_TX_FLAGS_TSO = 0x02,
189 IGB_TX_FLAGS_TSTAMP = 0x04,
190
191 /* olinfo flags */
192 IGB_TX_FLAGS_IPV4 = 0x10,
193 IGB_TX_FLAGS_CSUM = 0x20,
194};
195
196/* VLAN info */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000197#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2bbfebe2011-08-26 07:44:59 +0000198#define IGB_TX_FLAGS_VLAN_SHIFT 16
199
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000200/* The largest size we can write to the descriptor is 65535. In order to
Alexander Duyck21ba6fe2013-02-09 04:27:48 +0000201 * maintain a power of two alignment we have to limit ourselves to 32K.
202 */
203#define IGB_MAX_TXD_PWR 15
Jacob Kellera51d8c22016-04-13 16:08:28 -0700204#define IGB_MAX_DATA_PER_TXD (1u << IGB_MAX_TXD_PWR)
Alexander Duyck21ba6fe2013-02-09 04:27:48 +0000205
206/* Tx Descriptors needed, worst case */
207#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
208#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
209
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +0000210/* EEPROM byte offsets */
211#define IGB_SFF_8472_SWAP 0x5C
212#define IGB_SFF_8472_COMP 0x5E
213
214/* Bitmasks */
215#define IGB_SFF_ADDRESSING_MODE 0x4
216#define IGB_SFF_8472_UNSUP 0x00
217
Auke Kok9d5c8242008-01-24 02:22:38 -0800218/* wrapper around a pointer to a socket buffer,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000219 * so a DMA handle can be stored along with the buffer
220 */
Alexander Duyck06034642011-08-26 07:44:22 +0000221struct igb_tx_buffer {
Alexander Duyck8542db02011-08-26 07:44:43 +0000222 union e1000_adv_tx_desc *next_to_watch;
Alexander Duyck06034642011-08-26 07:44:22 +0000223 unsigned long time_stamp;
Alexander Duyck06034642011-08-26 07:44:22 +0000224 struct sk_buff *skb;
225 unsigned int bytecount;
226 u16 gso_segs;
Alexander Duyck7af40ad92011-08-26 07:45:15 +0000227 __be16 protocol;
Carolyn Wyborny9005df32014-04-11 01:45:34 +0000228
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000229 DEFINE_DMA_UNMAP_ADDR(dma);
230 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckebe42d12011-08-26 07:45:09 +0000231 u32 tx_flags;
Alexander Duyck06034642011-08-26 07:44:22 +0000232};
233
234struct igb_rx_buffer {
Auke Kok9d5c8242008-01-24 02:22:38 -0800235 dma_addr_t dma;
Alexander Duyck06034642011-08-26 07:44:22 +0000236 struct page *page;
Alexander Duyckbd4171a2016-12-14 15:05:34 -0800237#if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
238 __u32 page_offset;
239#else
240 __u16 page_offset;
241#endif
242 __u16 pagecnt_bias;
Auke Kok9d5c8242008-01-24 02:22:38 -0800243};
244
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000245struct igb_tx_queue_stats {
Auke Kok9d5c8242008-01-24 02:22:38 -0800246 u64 packets;
247 u64 bytes;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000248 u64 restart_queue;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000249 u64 restart_queue2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800250};
251
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000252struct igb_rx_queue_stats {
253 u64 packets;
254 u64 bytes;
255 u64 drops;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000256 u64 csum_err;
257 u64 alloc_failed;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000258};
259
Alexander Duyck0ba82992011-08-26 07:45:47 +0000260struct igb_ring_container {
261 struct igb_ring *ring; /* pointer to linked list of rings */
262 unsigned int total_bytes; /* total bytes processed this int */
263 unsigned int total_packets; /* total packets processed this int */
264 u16 work_limit; /* total work allowed per interrupt */
265 u8 count; /* total number of rings in vector */
266 u8 itr; /* current ITR setting for ring */
267};
268
Alexander Duyck047e0032009-10-27 15:49:27 +0000269struct igb_ring {
Alexander Duyck238ac812011-08-26 07:43:48 +0000270 struct igb_q_vector *q_vector; /* backlink to q_vector */
271 struct net_device *netdev; /* back pointer to net_device */
272 struct device *dev; /* device pointer for dma mapping */
Alexander Duyck06034642011-08-26 07:44:22 +0000273 union { /* array of buffer info structs */
274 struct igb_tx_buffer *tx_buffer_info;
275 struct igb_rx_buffer *rx_buffer_info;
276 };
Alexander Duyck238ac812011-08-26 07:43:48 +0000277 void *desc; /* descriptor ring memory */
278 unsigned long flags; /* ring specific flags */
279 void __iomem *tail; /* pointer to ring tail register */
Alexander Duyck5536d212012-09-25 00:31:17 +0000280 dma_addr_t dma; /* phys address of the ring */
281 unsigned int size; /* length of desc. ring in bytes */
Alexander Duyck238ac812011-08-26 07:43:48 +0000282
283 u16 count; /* number of desc. in the ring */
284 u8 queue_index; /* logical index of the ring*/
285 u8 reg_idx; /* physical index of the ring */
Andre Guedes05f9d3e2017-10-16 18:01:28 -0700286 bool cbs_enable; /* indicates if CBS is enabled */
287 s32 idleslope; /* idleSlope in kbps */
288 s32 sendslope; /* sendSlope in kbps */
289 s32 hicredit; /* hiCredit in bytes */
290 s32 locredit; /* loCredit in bytes */
Alexander Duyck238ac812011-08-26 07:43:48 +0000291
292 /* everything past this point are written often */
Alexander Duyck5536d212012-09-25 00:31:17 +0000293 u16 next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -0800294 u16 next_to_use;
Alexander Duyckcbc8e552012-09-25 00:31:02 +0000295 u16 next_to_alloc;
Auke Kok9d5c8242008-01-24 02:22:38 -0800296
Auke Kok9d5c8242008-01-24 02:22:38 -0800297 union {
298 /* TX */
299 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000300 struct igb_tx_queue_stats tx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000301 struct u64_stats_sync tx_syncp;
302 struct u64_stats_sync tx_syncp2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800303 };
304 /* RX */
305 struct {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000306 struct sk_buff *skb;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000307 struct igb_rx_queue_stats rx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000308 struct u64_stats_sync rx_syncp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800309 };
310 };
Alexander Duyck5536d212012-09-25 00:31:17 +0000311} ____cacheline_internodealigned_in_smp;
312
313struct igb_q_vector {
314 struct igb_adapter *adapter; /* backlink */
315 int cpu; /* CPU for DCA */
316 u32 eims_value; /* EIMS mask value */
317
318 u16 itr_val;
319 u8 set_itr;
320 void __iomem *itr_register;
321
322 struct igb_ring_container rx, tx;
323
324 struct napi_struct napi;
325 struct rcu_head rcu; /* to avoid race with update stats on free */
326 char name[IFNAMSIZ + 9];
327
328 /* for dynamic allocation of rings associated with this q_vector */
329 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800330};
331
Alexander Duyck866cff02011-08-26 07:45:36 +0000332enum e1000_ring_flags_t {
Alexander Duyck8649aae2017-02-06 18:27:03 -0800333 IGB_RING_FLAG_RX_3K_BUFFER,
Alexander Duycke3cdf682017-02-06 18:27:14 -0800334 IGB_RING_FLAG_RX_BUILD_SKB_ENABLED,
Alexander Duyck866cff02011-08-26 07:45:36 +0000335 IGB_RING_FLAG_RX_SCTP_CSUM,
Alexander Duyck8be10e92011-08-26 07:47:11 +0000336 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
Alexander Duyck866cff02011-08-26 07:45:36 +0000337 IGB_RING_FLAG_TX_CTX_IDX,
338 IGB_RING_FLAG_TX_DETECT_HANG
339};
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000340
Alexander Duyck8649aae2017-02-06 18:27:03 -0800341#define ring_uses_large_buffer(ring) \
342 test_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
343#define set_ring_uses_large_buffer(ring) \
344 set_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
345#define clear_ring_uses_large_buffer(ring) \
346 clear_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
347
Alexander Duycke3cdf682017-02-06 18:27:14 -0800348#define ring_uses_build_skb(ring) \
349 test_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
350#define set_ring_build_skb_enabled(ring) \
351 set_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
352#define clear_ring_build_skb_enabled(ring) \
353 clear_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
354
Alexander Duyck8649aae2017-02-06 18:27:03 -0800355static inline unsigned int igb_rx_bufsz(struct igb_ring *ring)
356{
357#if (PAGE_SIZE < 8192)
358 if (ring_uses_large_buffer(ring))
359 return IGB_RXBUFFER_3072;
Alexander Duycke3cdf682017-02-06 18:27:14 -0800360
361 if (ring_uses_build_skb(ring))
362 return IGB_MAX_FRAME_BUILD_SKB + IGB_TS_HDR_LEN;
Alexander Duyck8649aae2017-02-06 18:27:03 -0800363#endif
364 return IGB_RXBUFFER_2048;
365}
366
367static inline unsigned int igb_rx_pg_order(struct igb_ring *ring)
368{
369#if (PAGE_SIZE < 8192)
370 if (ring_uses_large_buffer(ring))
371 return 1;
372#endif
373 return 0;
374}
375
376#define igb_rx_pg_size(_ring) (PAGE_SIZE << igb_rx_pg_order(_ring))
377
Alexander Duycke032afc2011-08-26 07:44:48 +0000378#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000379
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000380#define IGB_RX_DESC(R, i) \
Alexander Duyck601369062011-08-26 07:44:05 +0000381 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000382#define IGB_TX_DESC(R, i) \
Alexander Duyck601369062011-08-26 07:44:05 +0000383 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000384#define IGB_TX_CTXTDESC(R, i) \
Alexander Duyck601369062011-08-26 07:44:05 +0000385 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9d5c8242008-01-24 02:22:38 -0800386
Alexander Duyck3ceb90f2011-08-26 07:46:03 +0000387/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
388static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
389 const u32 stat_err_bits)
390{
391 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
392}
393
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000394/* igb_desc_unused - calculate if we have unused descriptors */
395static inline int igb_desc_unused(struct igb_ring *ring)
396{
397 if (ring->next_to_clean > ring->next_to_use)
398 return ring->next_to_clean - ring->next_to_use - 1;
399
400 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
401}
402
Carolyn Wybornye4288932012-12-07 03:01:42 +0000403#ifdef CONFIG_IGB_HWMON
404
405#define IGB_HWMON_TYPE_LOC 0
406#define IGB_HWMON_TYPE_TEMP 1
407#define IGB_HWMON_TYPE_CAUTION 2
408#define IGB_HWMON_TYPE_MAX 3
409
410struct hwmon_attr {
411 struct device_attribute dev_attr;
412 struct e1000_hw *hw;
413 struct e1000_thermal_diode_data *sensor;
414 char name[12];
415 };
416
417struct hwmon_buff {
Guenter Roecke3670b82013-11-26 07:15:23 +0000418 struct attribute_group group;
419 const struct attribute_group *groups[2];
420 struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
421 struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
Carolyn Wybornye4288932012-12-07 03:01:42 +0000422 unsigned int n_hwmon;
423 };
424#endif
425
Gangfeng Huang64c75d42016-07-06 13:22:55 +0800426/* The number of L2 ether-type filter registers, Index 3 is reserved
427 * for PTP 1588 timestamp
428 */
429#define MAX_ETYPE_FILTER (4 - 1)
430/* ETQF filter list: one static filter per filter consumer. This is
431 * to avoid filter collisions later. Add new filters here!!
432 *
433 * Current filters: Filter 3
434 */
435#define IGB_ETQF_FILTER_1588 3
436
Richard Cochran720db4f2014-11-21 20:51:26 +0000437#define IGB_N_EXTTS 2
438#define IGB_N_PEROUT 2
439#define IGB_N_SDP 4
Laura Mihaela Vasilescuc342b392013-07-31 20:19:48 +0000440#define IGB_RETA_SIZE 128
441
Gangfeng Huang0e71def2016-07-06 13:22:54 +0800442enum igb_filter_match_flags {
Gangfeng Huang64c75d42016-07-06 13:22:55 +0800443 IGB_FILTER_FLAG_ETHER_TYPE = 0x1,
Gangfeng Huang7a277a92016-07-06 13:22:56 +0800444 IGB_FILTER_FLAG_VLAN_TCI = 0x2,
Vinicius Costa Gomesbae51fe2018-04-10 10:49:56 -0700445 IGB_FILTER_FLAG_SRC_MAC_ADDR = 0x4,
446 IGB_FILTER_FLAG_DST_MAC_ADDR = 0x8,
Gangfeng Huang0e71def2016-07-06 13:22:54 +0800447};
448
449#define IGB_MAX_RXNFC_FILTERS 16
450
451/* RX network flow classification data structure */
452struct igb_nfc_input {
453 /* Byte layout in order, all values with MSB first:
Gangfeng Huang64c75d42016-07-06 13:22:55 +0800454 * match_flags - 1 byte
455 * etype - 2 bytes
Gangfeng Huang7a277a92016-07-06 13:22:56 +0800456 * vlan_tci - 2 bytes
Gangfeng Huang64c75d42016-07-06 13:22:55 +0800457 */
Gangfeng Huang0e71def2016-07-06 13:22:54 +0800458 u8 match_flags;
Gangfeng Huang64c75d42016-07-06 13:22:55 +0800459 __be16 etype;
Gangfeng Huang7a277a92016-07-06 13:22:56 +0800460 __be16 vlan_tci;
Vinicius Costa Gomesbae51fe2018-04-10 10:49:56 -0700461 u8 src_addr[ETH_ALEN];
462 u8 dst_addr[ETH_ALEN];
Gangfeng Huang0e71def2016-07-06 13:22:54 +0800463};
464
465struct igb_nfc_filter {
466 struct hlist_node nfc_node;
467 struct igb_nfc_input filter;
Gangfeng Huang64c75d42016-07-06 13:22:55 +0800468 u16 etype_reg_index;
Gangfeng Huang0e71def2016-07-06 13:22:54 +0800469 u16 sw_idx;
470 u16 action;
471};
472
Yury Kylulin83c21332017-03-07 11:20:25 +0300473struct igb_mac_addr {
474 u8 addr[ETH_ALEN];
475 u8 queue;
476 u8 state; /* bitmask */
477};
478
479#define IGB_MAC_STATE_DEFAULT 0x1
480#define IGB_MAC_STATE_IN_USE 0x2
Vinicius Costa Gomes1d717cf2018-04-10 10:49:53 -0700481#define IGB_MAC_STATE_SRC_ADDR 0x4
Vinicius Costa Gomes0a823892018-04-10 10:49:54 -0700482#define IGB_MAC_STATE_QUEUE_STEERING 0x8
Yury Kylulin83c21332017-03-07 11:20:25 +0300483
Auke Kok9d5c8242008-01-24 02:22:38 -0800484/* board specific private data structure */
Auke Kok9d5c8242008-01-24 02:22:38 -0800485struct igb_adapter {
Jiri Pirkob2cb09b2011-07-21 03:27:27 +0000486 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Alexander Duyck238ac812011-08-26 07:43:48 +0000487
488 struct net_device *netdev;
489
490 unsigned long state;
491 unsigned int flags;
492
493 unsigned int num_q_vectors;
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000494 struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000495
Auke Kok9d5c8242008-01-24 02:22:38 -0800496 /* Interrupt Throttle Rate */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000497 u32 rx_itr_setting;
498 u32 tx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -0800499 u16 tx_itr;
500 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800501
Alexander Duyck238ac812011-08-26 07:43:48 +0000502 /* TX */
Alexander Duyck13fde972011-10-05 13:35:24 +0000503 u16 tx_work_limit;
Alexander Duyck238ac812011-08-26 07:43:48 +0000504 u32 tx_timeout_count;
505 int num_tx_queues;
506 struct igb_ring *tx_ring[16];
507
508 /* RX */
509 int num_rx_queues;
510 struct igb_ring *rx_ring[16];
511
512 u32 max_frame_size;
513 u32 min_frame_size;
514
515 struct timer_list watchdog_timer;
516 struct timer_list phy_info_timer;
517
518 u16 mng_vlan_id;
519 u32 bd_number;
520 u32 wol;
521 u32 en_mng_pt;
522 u16 link_speed;
523 u16 link_duplex;
524
Jarod Wilson73bf8042015-09-10 15:37:50 -0400525 u8 __iomem *io_addr; /* Mainly for iounmap use */
526
Auke Kok9d5c8242008-01-24 02:22:38 -0800527 struct work_struct reset_task;
528 struct work_struct watchdog_task;
529 bool fc_autoneg;
530 u8 tx_timeout_factor;
531 struct timer_list blink_timer;
532 unsigned long led_status;
533
Auke Kok9d5c8242008-01-24 02:22:38 -0800534 /* OS defined structs */
Auke Kok9d5c8242008-01-24 02:22:38 -0800535 struct pci_dev *pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800536
Eric Dumazet12dcd862010-10-15 17:27:10 +0000537 spinlock_t stats64_lock;
538 struct rtnl_link_stats64 stats64;
539
Auke Kok9d5c8242008-01-24 02:22:38 -0800540 /* structs defined in e1000_hw.h */
541 struct e1000_hw hw;
542 struct e1000_hw_stats stats;
543 struct e1000_phy_info phy_info;
Auke Kok9d5c8242008-01-24 02:22:38 -0800544
545 u32 test_icr;
546 struct igb_ring test_tx_ring;
547 struct igb_ring test_rx_ring;
548
549 int msg_enable;
Alexander Duyck047e0032009-10-27 15:49:27 +0000550
Alexander Duyck047e0032009-10-27 15:49:27 +0000551 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
Auke Kok9d5c8242008-01-24 02:22:38 -0800552 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700553 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800554
555 /* to not mess up cache alignment, always add to the bottom */
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000556 u16 tx_ring_count;
557 u16 rx_ring_count;
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800558 unsigned int vfs_allocated_count;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800559 struct vf_data_storage *vf_data;
Lior Levy17dc5662011-02-08 02:28:46 +0000560 int vf_rate_link_speed;
Alexander Duycka99955f2009-11-12 18:37:19 +0000561 u32 rss_queues;
Greg Rose13800462010-11-06 02:08:26 +0000562 u32 wvbr;
Carolyn Wyborny1128c752011-10-14 00:13:49 +0000563 u32 *shadow_vfta;
Richard Cochrand339b132012-03-16 10:55:32 +0000564
565 struct ptp_clock *ptp_clock;
Matthew Vicka79f4f82012-08-10 05:40:44 +0000566 struct ptp_clock_info ptp_caps;
567 struct delayed_work ptp_overflow_work;
Matthew Vick1f6e8172012-08-18 07:26:33 +0000568 struct work_struct ptp_tx_work;
569 struct sk_buff *ptp_tx_skb;
Jacob Keller6ab5f7b2014-01-11 07:20:06 +0000570 struct hwtstamp_config tstamp_config;
Matthew Vick428f1f72012-12-13 07:20:34 +0000571 unsigned long ptp_tx_start;
Matthew Vickfc580752012-12-13 07:20:35 +0000572 unsigned long last_rx_ptp_check;
Jakub Kicinski5499a962014-04-02 10:33:33 +0000573 unsigned long last_rx_timestamp;
Jacob Keller462f1182016-05-24 13:56:27 -0700574 unsigned int ptp_flags;
Richard Cochrand339b132012-03-16 10:55:32 +0000575 spinlock_t tmreg_lock;
576 struct cyclecounter cc;
577 struct timecounter tc;
Matthew Vick428f1f72012-12-13 07:20:34 +0000578 u32 tx_hwtstamp_timeouts;
Jacob Kellerc3b8f852017-05-03 10:28:59 -0700579 u32 tx_hwtstamp_skipped;
Matthew Vickfc580752012-12-13 07:20:35 +0000580 u32 rx_hwtstamp_cleared;
Jacob Kellerac28b412016-09-09 09:10:51 -0700581 bool pps_sys_wrap_on;
Matthew Vick3c89f6d2012-08-10 05:40:43 +0000582
Richard Cochran720db4f2014-11-21 20:51:26 +0000583 struct ptp_pin_desc sdp_config[IGB_N_SDP];
584 struct {
Arnd Bergmann40c9b072015-09-30 13:26:33 +0200585 struct timespec64 start;
586 struct timespec64 period;
Richard Cochran720db4f2014-11-21 20:51:26 +0000587 } perout[IGB_N_PEROUT];
588
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000589 char fw_version[32];
Carolyn Wybornye4288932012-12-07 03:01:42 +0000590#ifdef CONFIG_IGB_HWMON
Guenter Roecke3670b82013-11-26 07:15:23 +0000591 struct hwmon_buff *igb_hwmon_buff;
Carolyn Wybornye4288932012-12-07 03:01:42 +0000592 bool ets;
593#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000594 struct i2c_algo_bit_data i2c_algo;
595 struct i2c_adapter i2c_adap;
Carolyn Wyborny603e86f2013-02-20 07:40:55 +0000596 struct i2c_client *i2c_client;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +0000597 u32 rss_indir_tbl_init;
598 u8 rss_indir_tbl[IGB_RETA_SIZE];
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +0000599
600 unsigned long link_check_timeout;
Carolyn Wyborny56cec242013-10-17 05:36:26 +0000601 int copper_tries;
602 struct e1000_info ei;
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +0000603 u16 eee_advert;
Gangfeng Huang0e71def2016-07-06 13:22:54 +0800604
605 /* RX network flow classification support */
606 struct hlist_head nfc_filter_list;
607 unsigned int nfc_filter_count;
608 /* lock for RX network flow classification filter */
609 spinlock_t nfc_lock;
Gangfeng Huang64c75d42016-07-06 13:22:55 +0800610 bool etype_bitmap[MAX_ETYPE_FILTER];
Yury Kylulin83c21332017-03-07 11:20:25 +0300611
612 struct igb_mac_addr *mac_table;
Yury Kylulin4827cc32017-03-07 11:20:26 +0300613 struct vf_mac_filter vf_macs;
614 struct vf_mac_filter *vf_mac_list;
Auke Kok9d5c8242008-01-24 02:22:38 -0800615};
616
Jacob Keller462f1182016-05-24 13:56:27 -0700617/* flags controlling PTP/1588 function */
618#define IGB_PTP_ENABLED BIT(0)
Jacob Keller63737162016-05-24 13:56:28 -0700619#define IGB_PTP_OVERFLOW_CHECK BIT(1)
Jacob Keller462f1182016-05-24 13:56:27 -0700620
Jacob Kellera51d8c22016-04-13 16:08:28 -0700621#define IGB_FLAG_HAS_MSI BIT(0)
622#define IGB_FLAG_DCA_ENABLED BIT(1)
623#define IGB_FLAG_QUAD_PORT_A BIT(2)
624#define IGB_FLAG_QUEUE_PAIRS BIT(3)
625#define IGB_FLAG_DMAC BIT(4)
Jacob Kellera51d8c22016-04-13 16:08:28 -0700626#define IGB_FLAG_RSS_FIELD_IPV4_UDP BIT(6)
627#define IGB_FLAG_RSS_FIELD_IPV6_UDP BIT(7)
628#define IGB_FLAG_WOL_SUPPORTED BIT(8)
629#define IGB_FLAG_NEED_LINK_UPDATE BIT(9)
630#define IGB_FLAG_MEDIA_RESET BIT(10)
631#define IGB_FLAG_MAS_CAPABLE BIT(11)
632#define IGB_FLAG_MAS_ENABLE BIT(12)
633#define IGB_FLAG_HAS_MSIX BIT(13)
634#define IGB_FLAG_EEE BIT(14)
Alexander Duyck16903ca2016-01-06 23:11:18 -0800635#define IGB_FLAG_VLAN_PROMISC BIT(15)
Alexander Duycke0891292017-02-06 18:26:52 -0800636#define IGB_FLAG_RX_LEGACY BIT(16)
Andre Guedes05f9d3e2017-10-16 18:01:28 -0700637#define IGB_FLAG_FQTSS BIT(17)
Carolyn Wyborny56cec242013-10-17 05:36:26 +0000638
639/* Media Auto Sense */
640#define IGB_MAS_ENABLE_0 0X0001
641#define IGB_MAS_ENABLE_1 0X0002
642#define IGB_MAS_ENABLE_2 0X0004
643#define IGB_MAS_ENABLE_3 0X0008
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -0800644
645/* DMA Coalescing defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000646#define IGB_MIN_TXPBSIZE 20408
647#define IGB_TX_BUF_4096 4096
648#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700649
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000650#define IGB_82576_TSYNC_SHIFT 19
Auke Kok9d5c8242008-01-24 02:22:38 -0800651enum e1000_state_t {
652 __IGB_TESTING,
653 __IGB_RESETTING,
Jakub Kicinskied4420a2014-03-15 14:55:32 +0000654 __IGB_DOWN,
655 __IGB_PTP_TX_IN_PROGRESS,
Auke Kok9d5c8242008-01-24 02:22:38 -0800656};
657
658enum igb_boards {
659 board_82575,
660};
661
662extern char igb_driver_name[];
663extern char igb_driver_version[];
664
Stefan Assmann46eafa52016-02-03 09:20:50 +0100665int igb_open(struct net_device *netdev);
666int igb_close(struct net_device *netdev);
Joe Perches5ccc9212013-09-23 11:37:59 -0700667int igb_up(struct igb_adapter *);
668void igb_down(struct igb_adapter *);
669void igb_reinit_locked(struct igb_adapter *);
670void igb_reset(struct igb_adapter *);
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -0700671int igb_reinit_queues(struct igb_adapter *);
Joe Perches5ccc9212013-09-23 11:37:59 -0700672void igb_write_rss_indir_tbl(struct igb_adapter *);
673int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
674int igb_setup_tx_resources(struct igb_ring *);
675int igb_setup_rx_resources(struct igb_ring *);
676void igb_free_tx_resources(struct igb_ring *);
677void igb_free_rx_resources(struct igb_ring *);
678void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
679void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
680void igb_setup_tctl(struct igb_adapter *);
681void igb_setup_rctl(struct igb_adapter *);
682netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
Joe Perches5ccc9212013-09-23 11:37:59 -0700683void igb_alloc_rx_buffers(struct igb_ring *, u16);
Benjamin Poirier81e3f642017-05-16 15:55:16 -0700684void igb_update_stats(struct igb_adapter *);
Joe Perches5ccc9212013-09-23 11:37:59 -0700685bool igb_has_link(struct igb_adapter *adapter);
686void igb_set_ethtool_ops(struct net_device *);
687void igb_power_up_link(struct igb_adapter *);
688void igb_set_fw_version(struct igb_adapter *);
689void igb_ptp_init(struct igb_adapter *adapter);
690void igb_ptp_stop(struct igb_adapter *adapter);
691void igb_ptp_reset(struct igb_adapter *adapter);
Jacob Kellere3f23502016-05-24 13:56:30 -0700692void igb_ptp_suspend(struct igb_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700693void igb_ptp_rx_hang(struct igb_adapter *adapter);
Jacob Kellere5f36ad2017-05-03 10:29:03 -0700694void igb_ptp_tx_hang(struct igb_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700695void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
Alexander Duyck3456fd52017-02-06 18:26:40 -0800696void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, void *va,
Joe Perches5ccc9212013-09-23 11:37:59 -0700697 struct sk_buff *skb);
Jacob Keller6ab5f7b2014-01-11 07:20:06 +0000698int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
699int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
Shota Suzuki72ddef02015-07-01 09:25:52 +0900700void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
Zhang Shengju28cb2d12017-09-19 21:40:54 +0800701unsigned int igb_get_max_rss_queues(struct igb_adapter *);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000702#ifdef CONFIG_IGB_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700703void igb_sysfs_exit(struct igb_adapter *adapter);
704int igb_sysfs_init(struct igb_adapter *adapter);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000705#endif
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800706static inline s32 igb_reset_phy(struct e1000_hw *hw)
707{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000708 if (hw->phy.ops.reset)
709 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800710
711 return 0;
712}
713
714static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
715{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000716 if (hw->phy.ops.read_reg)
717 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800718
719 return 0;
720}
721
722static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
723{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000724 if (hw->phy.ops.write_reg)
725 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800726
727 return 0;
728}
729
730static inline s32 igb_get_phy_info(struct e1000_hw *hw)
731{
732 if (hw->phy.ops.get_phy_info)
733 return hw->phy.ops.get_phy_info(hw);
734
735 return 0;
736}
737
Eric Dumazetbdbc0632012-01-04 20:23:36 +0000738static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
739{
740 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
741}
742
Gangfeng Huang0e71def2016-07-06 13:22:54 +0800743int igb_add_filter(struct igb_adapter *adapter,
744 struct igb_nfc_filter *input);
745int igb_erase_filter(struct igb_adapter *adapter,
746 struct igb_nfc_filter *input);
747
Vinicius Costa Gomes0a823892018-04-10 10:49:54 -0700748int igb_add_mac_steering_filter(struct igb_adapter *adapter,
749 const u8 *addr, u8 queue, u8 flags);
750int igb_del_mac_steering_filter(struct igb_adapter *adapter,
751 const u8 *addr, u8 queue, u8 flags);
752
Auke Kok9d5c8242008-01-24 02:22:38 -0800753#endif /* _IGB_H_ */