blob: cad2d1199321709fbbe5cc22436ff51c231d3614 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Ilan Peerfc8a3502015-05-13 14:34:07 +03003 * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved.
4 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03005 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
31#ifndef __iwl_trans_int_pcie_h__
32#define __iwl_trans_int_pcie_h__
33
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070034#include <linux/spinlock.h>
35#include <linux/interrupt.h>
36#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080037#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070038#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070039#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070040
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070041#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070042#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070043#include "iwl-trans.h"
44#include "iwl-debug.h"
45#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020046#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070047
Johannes Berg206eea72015-04-17 16:38:31 +020048/* We need 2 entries for the TX command and header, and another one might
49 * be needed for potential data in the SKB's head. The remaining ones can
50 * be used for frags.
51 */
Sara Sharon3cd19802016-06-23 16:31:40 +030052#define IWL_PCIE_MAX_FRAGS(x) (x->max_tbs - 3)
Johannes Berg206eea72015-04-17 16:38:31 +020053
Sara Sharon26d535a2015-04-28 12:56:54 +030054/*
55 * RX related structures and functions
56 */
57#define RX_NUM_QUEUES 1
58#define RX_POST_REQ_ALLOC 2
59#define RX_CLAIM_REQ_ALLOC 8
Sara Sharon78485052015-12-14 17:44:11 +020060#define RX_PENDING_WATERMARK 16
Sara Sharon26d535a2015-04-28 12:56:54 +030061
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070062struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070063
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070064/*This file includes the declaration that are internal to the
65 * trans_pcie layer */
66
Sara Sharon96a64972015-12-23 15:10:03 +020067/**
68 * struct iwl_rx_mem_buffer
69 * @page_dma: bus address of rxb page
70 * @page: driver's pointer to the rxb page
Sara Sharonb1753c62016-06-21 12:44:01 +030071 * @invalid: rxb is in driver ownership - not owned by HW
Sara Sharon96a64972015-12-23 15:10:03 +020072 * @vid: index of this rxb in the global table
73 */
Johannes Berg48a2d662012-03-05 11:24:39 -080074struct iwl_rx_mem_buffer {
75 dma_addr_t page_dma;
76 struct page *page;
Sara Sharon96a64972015-12-23 15:10:03 +020077 u16 vid;
Sara Sharonb1753c62016-06-21 12:44:01 +030078 bool invalid;
Johannes Berg48a2d662012-03-05 11:24:39 -080079 struct list_head list;
80};
81
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070082/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070083 * struct isr_statistics - interrupt statistics
84 *
85 */
86struct isr_statistics {
87 u32 hw;
88 u32 sw;
89 u32 err_code;
90 u32 sch;
91 u32 alive;
92 u32 rfkill;
93 u32 ctkill;
94 u32 wakeup;
95 u32 rx;
96 u32 tx;
97 u32 unhandled;
98};
99
100/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * struct iwl_rxq - Rx queue
Sara Sharon96a64972015-12-23 15:10:03 +0200102 * @id: queue index
103 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd).
104 * Address size is 32 bit in pre-9000 devices and 64 bit in 9000 devices.
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700105 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
Sara Sharon96a64972015-12-23 15:10:03 +0200106 * @ubd: driver's pointer to buffer of used receive buffer descriptors (rbd)
107 * @ubd_dma: physical address of buffer of used receive buffer descriptors (rbd)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700108 * @read: Shared index to newest available Rx buffer
109 * @write: Shared index to oldest written Rx packet
110 * @free_count: Number of pre-allocated buffers in rx_free
Sara Sharon26d535a2015-04-28 12:56:54 +0300111 * @used_count: Number of RBDs handled to allocator to use for allocation
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700112 * @write_actual:
Sara Sharon26d535a2015-04-28 12:56:54 +0300113 * @rx_free: list of RBDs with allocated RB ready for use
114 * @rx_used: list of RBDs with no RB attached
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700115 * @need_update: flag to indicate we need to update read/write index
116 * @rb_stts: driver's pointer to receive buffer status
117 * @rb_stts_dma: bus address of receive buffer status
118 * @lock:
Sara Sharon96a64972015-12-23 15:10:03 +0200119 * @queue: actual rx queue. Not used for multi-rx queue.
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120 *
121 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
122 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200123struct iwl_rxq {
Sara Sharon96a64972015-12-23 15:10:03 +0200124 int id;
125 void *bd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700126 dma_addr_t bd_dma;
Sara Sharon96a64972015-12-23 15:10:03 +0200127 __le32 *used_bd;
128 dma_addr_t used_bd_dma;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700129 u32 read;
130 u32 write;
131 u32 free_count;
Sara Sharon26d535a2015-04-28 12:56:54 +0300132 u32 used_count;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700133 u32 write_actual;
Sara Sharon96a64972015-12-23 15:10:03 +0200134 u32 queue_size;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700135 struct list_head rx_free;
136 struct list_head rx_used;
Johannes Berg5d63f922014-02-27 11:20:07 +0100137 bool need_update;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700138 struct iwl_rb_status *rb_stts;
139 dma_addr_t rb_stts_dma;
140 spinlock_t lock;
Sara Sharonbce97732016-01-25 18:14:49 +0200141 struct napi_struct napi;
Sara Sharon26d535a2015-04-28 12:56:54 +0300142 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
143};
144
145/**
146 * struct iwl_rb_allocator - Rx allocator
Sara Sharon26d535a2015-04-28 12:56:54 +0300147 * @req_pending: number of requests the allcator had not processed yet
148 * @req_ready: number of requests honored and ready for claiming
149 * @rbd_allocated: RBDs with pages allocated and ready to be handled to
150 * the queue. This is a list of &struct iwl_rx_mem_buffer
151 * @rbd_empty: RBDs with no page attached for allocator use. This is a list
152 * of &struct iwl_rx_mem_buffer
153 * @lock: protects the rbd_allocated and rbd_empty lists
154 * @alloc_wq: work queue for background calls
155 * @rx_alloc: work struct for background calls
156 */
157struct iwl_rb_allocator {
Sara Sharon26d535a2015-04-28 12:56:54 +0300158 atomic_t req_pending;
159 atomic_t req_ready;
160 struct list_head rbd_allocated;
161 struct list_head rbd_empty;
162 spinlock_t lock;
163 struct workqueue_struct *alloc_wq;
164 struct work_struct rx_alloc;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700165};
166
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700167struct iwl_dma_ptr {
168 dma_addr_t dma;
169 void *addr;
170 size_t size;
171};
172
Johannes Bergbffc66c2012-03-05 11:24:42 -0800173/**
174 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
175 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800176 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200177static inline int iwl_queue_inc_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800178{
Johannes Berg83f32a42014-04-24 09:57:40 +0200179 return ++index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800180}
181
182/**
183 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
184 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800185 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200186static inline int iwl_queue_dec_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800187{
Johannes Berg83f32a42014-04-24 09:57:40 +0200188 return --index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800189}
190
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700191struct iwl_cmd_meta {
192 /* only for SYNC commands, iff the reply skb is wanted */
193 struct iwl_host_cmd *source;
Johannes Bergc14c7372012-04-16 14:48:08 -0700194 u32 flags;
Sara Sharon3cd19802016-06-23 16:31:40 +0300195 u32 tbs;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700196};
197
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700198
Johannes Bergbf8440e2012-03-19 17:12:06 +0100199#define TFD_TX_CMD_SLOTS 256
200#define TFD_CMD_SLOTS 32
201
Johannes Berg8a964f42013-02-25 16:01:34 +0100202/*
Sara Sharon8de437c2016-06-09 17:56:38 +0300203 * The FH will write back to the first TB only, so we need to copy some data
204 * into the buffer regardless of whether it should be mapped or not.
205 * This indicates how big the first TB must be to include the scratch buffer
206 * and the assigned PN.
207 * Since PN location is 16 bytes at offset 24, it's 40 now.
208 * If we make it bigger then allocations will be bigger and copy slower, so
209 * that's probably not useful.
Johannes Berg8a964f42013-02-25 16:01:34 +0100210 */
Sara Sharon8de437c2016-06-09 17:56:38 +0300211#define IWL_FIRST_TB_SIZE 40
212#define IWL_FIRST_TB_SIZE_ALIGN ALIGN(IWL_FIRST_TB_SIZE, 64)
Johannes Berg8a964f42013-02-25 16:01:34 +0100213
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200214struct iwl_pcie_txq_entry {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100215 struct iwl_device_cmd *cmd;
216 struct sk_buff *skb;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200217 /* buffer to free after command completes */
218 const void *free_buf;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100219 struct iwl_cmd_meta meta;
220};
221
Sara Sharon8de437c2016-06-09 17:56:38 +0300222struct iwl_pcie_first_tb_buf {
223 u8 buf[IWL_FIRST_TB_SIZE_ALIGN];
Johannes Berg38c0f3342013-02-27 13:18:50 +0100224};
225
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700226/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200227 * struct iwl_txq - Tx Queue for DMA
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700228 * @q: generic Rx/Tx queue descriptor
Johannes Bergbf8440e2012-03-19 17:12:06 +0100229 * @tfds: transmit frame descriptors (DMA memory)
Sara Sharon8de437c2016-06-09 17:56:38 +0300230 * @first_tb_bufs: start of command headers, including scratch buffers, for
Johannes Berg38c0f3342013-02-27 13:18:50 +0100231 * the writeback -- this is DMA memory and an array holding one buffer
232 * for each command on the queue
Sara Sharon8de437c2016-06-09 17:56:38 +0300233 * @first_tb_dma: DMA address for the first_tb_bufs start
Johannes Bergbf8440e2012-03-19 17:12:06 +0100234 * @entries: transmit entries (driver state)
235 * @lock: queue lock
236 * @stuck_timer: timer that fires if queue gets stuck
237 * @trans_pcie: pointer back to transport (for timer)
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700238 * @need_update: indicates need to update read/write index
Johannes Bergbf8440e2012-03-19 17:12:06 +0100239 * @active: stores if queue is active
Johannes Berg68972c42013-06-11 19:05:27 +0200240 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200241 * @wd_timeout: queue watchdog timeout (jiffies) - per queue
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200242 * @frozen: tx stuck queue timer is frozen
243 * @frozen_expiry_remainder: remember how long until the timer fires
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300244 * @write_ptr: 1-st empty entry (index) host_w
245 * @read_ptr: last used entry (index) host_r
246 * @dma_addr: physical addr for BD's
247 * @n_window: safe queue window
248 * @id: queue id
249 * @low_mark: low watermark, resume queue if free space more than this
250 * @high_mark: high watermark, stop queue if free space less than this
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700251 *
252 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
253 * descriptors) and required locking structures.
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300254 *
255 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
256 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
257 * there might be HW changes in the future). For the normal TX
258 * queues, n_window, which is the size of the software queue data
259 * is also 256; however, for the command queue, n_window is only
260 * 32 since we don't need so many commands pending. Since the HW
261 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256.
262 * This means that we end up with the following:
263 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
264 * SW entries: | 0 | ... | 31 |
265 * where N is a number between 0 and 7. This means that the SW
266 * data is a window overlayed over the HW queue.
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700267 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200268struct iwl_txq {
Sara Sharon6983ba62016-06-26 13:17:56 +0300269 void *tfds;
Sara Sharon8de437c2016-06-09 17:56:38 +0300270 struct iwl_pcie_first_tb_buf *first_tb_bufs;
271 dma_addr_t first_tb_dma;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200272 struct iwl_pcie_txq_entry *entries;
Johannes Berg015c15e2012-03-05 11:24:24 -0800273 spinlock_t lock;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200274 unsigned long frozen_expiry_remainder;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700275 struct timer_list stuck_timer;
276 struct iwl_trans_pcie *trans_pcie;
Johannes Berg43aa6162014-02-27 14:24:36 +0100277 bool need_update;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200278 bool frozen;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700279 u8 active;
Johannes Berg68972c42013-06-11 19:05:27 +0200280 bool ampdu;
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +0200281 bool block;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200282 unsigned long wd_timeout;
Emmanuel Grumbach39555252016-01-14 09:39:21 +0200283 struct sk_buff_head overflow_q;
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300284
285 int write_ptr;
286 int read_ptr;
287 dma_addr_t dma_addr;
288 int n_window;
289 u32 id;
290 int low_mark;
291 int high_mark;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700292};
293
Johannes Berg38c0f3342013-02-27 13:18:50 +0100294static inline dma_addr_t
Sara Sharon8de437c2016-06-09 17:56:38 +0300295iwl_pcie_get_first_tb_dma(struct iwl_txq *txq, int idx)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100296{
Sara Sharon8de437c2016-06-09 17:56:38 +0300297 return txq->first_tb_dma +
298 sizeof(struct iwl_pcie_first_tb_buf) * idx;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100299}
300
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300301struct iwl_tso_hdr_page {
302 struct page *page;
303 u8 *pos;
304};
305
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700306/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700307 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700308 * @rxq: all the RX queue data
Sara Sharon78485052015-12-14 17:44:11 +0200309 * @rx_pool: initial pool of iwl_rx_mem_buffer for all the queues
Sara Sharon96a64972015-12-23 15:10:03 +0200310 * @global_table: table mapping received VID from hw to rxb
Sara Sharon26d535a2015-04-28 12:56:54 +0300311 * @rba: allocator for RX replenishing
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700312 * @trans: pointer to the generic transport area
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700313 * @scd_base_addr: scheduler sram base address in SRAM
314 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700315 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800316 * @pci_dev: basic pci-network driver stuff
317 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800318 * @ucode_write_complete: indicates that the ucode has been copied.
319 * @ucode_write_waitq: wait queue for uCode load
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800320 * @cmd_queue - command queue number
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200321 * @rx_buf_size: Rx buffer size
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200322 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300323 * @scd_set_active: should the transport configure the SCD for HCMD queue
Aviya Erenfeldab021652015-06-09 16:45:52 +0300324 * @wide_cmd_header: true when ucode supports wide command header format
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300325 * @sw_csum_tx: if true, then the transport will compute the csum of the TXed
326 * frame.
Johannes Bergb2cf4102012-04-09 17:46:51 -0700327 * @rx_page_order: page order for receive buffer size
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200328 * @reg_lock: protect hw register access
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300329 * @mutex: to protect stop_device / start_fw / start_hw
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200330 * @cmd_in_flight: true when we have a host command in flight
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300331 * @fw_mon_phys: physical address of the buffer for the firmware monitor
332 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
333 * @fw_mon_size: size of the buffer for the firmware monitor
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200334 * @msix_entries: array of MSI-X entries
335 * @msix_enabled: true if managed to enable MSI-X
336 * @allocated_vector: the number of interrupt vector allocated by the OS
337 * @default_irq_num: default irq for non rx interrupt
338 * @fh_init_mask: initial unmasked fh causes
339 * @hw_init_mask: initial unmasked hw causes
340 * @fh_mask: current unmasked fh causes
341 * @hw_mask: current unmasked hw causes
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700342 */
343struct iwl_trans_pcie {
Sara Sharon78485052015-12-14 17:44:11 +0200344 struct iwl_rxq *rxq;
Sara Sharon7b542432016-02-01 13:46:06 +0200345 struct iwl_rx_mem_buffer rx_pool[RX_POOL_SIZE];
Sara Sharon43146922016-03-14 13:11:47 +0200346 struct iwl_rx_mem_buffer *global_table[RX_POOL_SIZE];
Sara Sharon26d535a2015-04-28 12:56:54 +0300347 struct iwl_rb_allocator rba;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700348 struct iwl_trans *trans;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700349
Johannes Bergf14d6b32014-03-21 13:30:03 +0100350 struct net_device napi_dev;
Johannes Bergf14d6b32014-03-21 13:30:03 +0100351
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300352 struct __percpu iwl_tso_hdr_page *tso_hdr_page;
353
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700354 /* INT ICT Table */
355 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700356 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700357 int ict_index;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700358 bool use_ict;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300359 bool is_down;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700360 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700361
Johannes Berg7b114882012-02-05 13:55:11 -0800362 spinlock_t irq_lock;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300363 struct mutex mutex;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700364 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700365 u32 scd_base_addr;
366 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700367 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700368
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200369 struct iwl_txq *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700370 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700371 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800372
373 /* PCI bus related data */
374 struct pci_dev *pci_dev;
375 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800376
377 bool ucode_write_complete;
378 wait_queue_head_t ucode_write_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200379 wait_queue_head_t wait_command_queue;
Luciano Coelho4cbb8e502015-08-18 16:02:38 +0300380 wait_queue_head_t d0i3_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200381
Johannes Berg21cb3222016-06-21 13:11:48 +0200382 u8 page_offs, dev_cmd_offs;
383
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800384 u8 cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300385 u8 cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200386 unsigned int cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -0800387 u8 n_no_reclaim_cmds;
388 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Sara Sharon3cd19802016-06-23 16:31:40 +0300389 u8 max_tbs;
Sara Sharon6983ba62016-06-26 13:17:56 +0300390 u16 tfd_size;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700391
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200392 enum iwl_amsdu_size rx_buf_size;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200393 bool bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300394 bool scd_set_active;
Aviya Erenfeldab021652015-06-09 16:45:52 +0300395 bool wide_cmd_header;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300396 bool sw_csum_tx;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700397 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700398
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200399 /*protect hw register */
400 spinlock_t reg_lock;
Ilan Peerfc8a3502015-05-13 14:34:07 +0300401 bool cmd_hold_nic_awake;
Eliad Peller7616f332014-11-20 17:33:43 +0200402 bool ref_cmd_in_flight;
403
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300404 dma_addr_t fw_mon_phys;
405 struct page *fw_mon_page;
406 u32 fw_mon_size;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200407
408 struct msix_entry msix_entries[IWL_MAX_RX_HW_QUEUES];
409 bool msix_enabled;
410 u32 allocated_vector;
411 u32 default_irq_num;
412 u32 fh_init_mask;
413 u32 hw_init_mask;
414 u32 fh_mask;
415 u32 hw_mask;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700416};
417
Johannes Berg85e5a382015-11-12 16:16:01 +0100418static inline struct iwl_trans_pcie *
419IWL_TRANS_GET_PCIE_TRANS(struct iwl_trans *trans)
420{
421 return (void *)trans->trans_specific;
422}
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700423
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700424static inline struct iwl_trans *
425iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
426{
427 return container_of((void *)trans_pcie, struct iwl_trans,
428 trans_specific);
429}
430
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200431/*
432 * Convention: trans API functions: iwl_trans_pcie_XXX
433 * Other functions: iwl_pcie_XXX
434 */
Johannes Bergd1ff5252012-04-12 06:24:30 -0700435struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
436 const struct pci_device_id *ent,
437 const struct iwl_cfg *cfg);
438void iwl_trans_pcie_free(struct iwl_trans *trans);
439
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700440/*****************************************************
441* RX
442******************************************************/
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200443int iwl_pcie_rx_init(struct iwl_trans *trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200444irqreturn_t iwl_pcie_msix_isr(int irq, void *data);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100445irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200446irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id);
447irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200448int iwl_pcie_rx_stop(struct iwl_trans *trans);
449void iwl_pcie_rx_free(struct iwl_trans *trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700450
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700451/*****************************************************
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200452* ICT - interrupt handling
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700453******************************************************/
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +0200454irqreturn_t iwl_pcie_isr(int irq, void *data);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200455int iwl_pcie_alloc_ict(struct iwl_trans *trans);
456void iwl_pcie_free_ict(struct iwl_trans *trans);
457void iwl_pcie_reset_ict(struct iwl_trans *trans);
458void iwl_pcie_disable_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700459
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700460/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700461* TX / HCMD
462******************************************************/
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200463int iwl_pcie_tx_init(struct iwl_trans *trans);
464void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
465int iwl_pcie_tx_stop(struct iwl_trans *trans);
466void iwl_pcie_tx_free(struct iwl_trans *trans);
Johannes Bergfea77952014-08-01 11:58:47 +0200467void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200468 const struct iwl_trans_txq_scd_cfg *cfg,
469 unsigned int wdg_timeout);
Johannes Bergd4578ea2014-08-01 12:17:40 +0200470void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
471 bool configure_scd);
Liad Kaufman42db09c2016-05-02 14:01:14 +0300472void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
473 bool shared_mode);
Sara Sharon8aacf4b2016-07-04 15:40:11 +0300474dma_addr_t iwl_trans_pcie_get_txq_byte_table(struct iwl_trans *trans, int txq);
Sara Sharon38398ef2016-06-30 11:48:30 +0300475void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans,
476 struct iwl_txq *txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200477int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
478 struct iwl_device_cmd *dev_cmd, int txq_id);
Johannes Bergea68f462014-02-27 14:36:55 +0100479void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200480int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200481void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
Johannes Bergf7e64692015-06-23 21:58:17 +0200482 struct iwl_rx_cmd_buffer *rxb);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200483void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
484 struct sk_buff_head *skbs);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100485void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
486
Sara Sharon6983ba62016-06-26 13:17:56 +0300487static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_trans *trans, void *tfd,
488 u8 idx)
Johannes Berg4d075002014-04-24 10:41:31 +0200489{
Sara Sharon6983ba62016-06-26 13:17:56 +0300490 struct iwl_tfd *tfd_fh;
491 struct iwl_tfd_tb *tb;
492
493 if (trans->cfg->use_tfh) {
494 struct iwl_tfh_tfd *tfd_fh = (void *)tfd;
495 struct iwl_tfh_tb *tb = &tfd_fh->tbs[idx];
496
497 return le16_to_cpu(tb->tb_len);
498 }
499
500 tfd_fh = (void *)tfd;
501 tb = &tfd_fh->tbs[idx];
Johannes Berg4d075002014-04-24 10:41:31 +0200502
503 return le16_to_cpu(tb->hi_n_len) >> 4;
504}
505
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700506/*****************************************************
507* Error handling
508******************************************************/
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200509void iwl_pcie_dump_csr(struct iwl_trans *trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700510
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700511/*****************************************************
512* Helpers
513******************************************************/
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +0300514static inline void _iwl_disable_interrupts(struct iwl_trans *trans)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700515{
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200516 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
517
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200518 clear_bit(STATUS_INT_ENABLED, &trans->status);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200519 if (!trans_pcie->msix_enabled) {
520 /* disable interrupts from uCode/NIC to host */
521 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700522
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200523 /* acknowledge/clear/reset any interrupts still pending
524 * from uCode or flow handler (Rx/Tx DMA) */
525 iwl_write32(trans, CSR_INT, 0xffffffff);
526 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
527 } else {
528 /* disable all the interrupt we might use */
529 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
530 trans_pcie->fh_init_mask);
531 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
532 trans_pcie->hw_init_mask);
533 }
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700534 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
535}
536
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +0300537static inline void iwl_disable_interrupts(struct iwl_trans *trans)
538{
539 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
540
541 spin_lock(&trans_pcie->irq_lock);
542 _iwl_disable_interrupts(trans);
543 spin_unlock(&trans_pcie->irq_lock);
544}
545
546static inline void _iwl_enable_interrupts(struct iwl_trans *trans)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700547{
Don Fry83626402012-03-07 09:52:37 -0800548 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700549
550 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200551 set_bit(STATUS_INT_ENABLED, &trans->status);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200552 if (!trans_pcie->msix_enabled) {
553 trans_pcie->inta_mask = CSR_INI_SET_MASK;
554 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
555 } else {
556 /*
557 * fh/hw_mask keeps all the unmasked causes.
558 * Unlike msi, in msix cause is enabled when it is unset.
559 */
560 trans_pcie->hw_mask = trans_pcie->hw_init_mask;
561 trans_pcie->fh_mask = trans_pcie->fh_init_mask;
562 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
563 ~trans_pcie->fh_mask);
564 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
565 ~trans_pcie->hw_mask);
566 }
567}
568
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +0300569static inline void iwl_enable_interrupts(struct iwl_trans *trans)
570{
571 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
572
573 spin_lock(&trans_pcie->irq_lock);
574 _iwl_enable_interrupts(trans);
575 spin_unlock(&trans_pcie->irq_lock);
576}
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200577static inline void iwl_enable_hw_int_msk_msix(struct iwl_trans *trans, u32 msk)
578{
579 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
580
581 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD, ~msk);
582 trans_pcie->hw_mask = msk;
583}
584
585static inline void iwl_enable_fh_int_msk_msix(struct iwl_trans *trans, u32 msk)
586{
587 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
588
589 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~msk);
590 trans_pcie->fh_mask = msk;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700591}
592
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +0200593static inline void iwl_enable_fw_load_int(struct iwl_trans *trans)
594{
595 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
596
597 IWL_DEBUG_ISR(trans, "Enabling FW load interrupt\n");
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200598 if (!trans_pcie->msix_enabled) {
599 trans_pcie->inta_mask = CSR_INT_BIT_FH_TX;
600 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
601 } else {
602 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
603 trans_pcie->hw_init_mask);
604 iwl_enable_fh_int_msk_msix(trans,
605 MSIX_FH_INT_CAUSES_D2S_CH0_NUM);
606 }
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +0200607}
608
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800609static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
610{
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200611 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
612
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800613 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200614 if (!trans_pcie->msix_enabled) {
615 trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
616 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
617 } else {
618 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
619 trans_pcie->fh_init_mask);
620 iwl_enable_hw_int_msk_msix(trans,
621 MSIX_HW_INT_CAUSES_REG_RF_KILL);
622 }
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800623}
624
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700625static inline void iwl_wake_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200626 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700627{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700628 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700629
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300630 if (test_and_clear_bit(txq->id, trans_pcie->queue_stopped)) {
631 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->id);
632 iwl_op_mode_queue_not_full(trans->op_mode, txq->id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800633 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700634}
635
636static inline void iwl_stop_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200637 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700638{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700639 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700640
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300641 if (!test_and_set_bit(txq->id, trans_pcie->queue_stopped)) {
642 iwl_op_mode_queue_full(trans->op_mode, txq->id);
643 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->id);
Johannes Berg9eae88f2012-03-15 13:26:52 -0700644 } else
645 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300646 txq->id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700647}
648
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300649static inline bool iwl_queue_used(const struct iwl_txq *q, int i)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700650{
651 return q->write_ptr >= q->read_ptr ?
652 (i >= q->read_ptr && i < q->write_ptr) :
653 !(i < q->read_ptr && i >= q->write_ptr);
654}
655
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300656static inline u8 get_cmd_index(struct iwl_txq *q, u32 index)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700657{
658 return index & (q->n_window - 1);
659}
660
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200661static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
662{
663 return !(iwl_read32(trans, CSR_GP_CNTRL) &
664 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
665}
666
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200667static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
668 u32 reg, u32 mask, u32 value)
669{
670 u32 v;
671
672#ifdef CONFIG_IWLWIFI_DEBUG
673 WARN_ON_ONCE(value & ~mask);
674#endif
675
676 v = iwl_read32(trans, reg);
677 v &= ~mask;
678 v |= value;
679 iwl_write32(trans, reg, v);
680}
681
682static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
683 u32 reg, u32 mask)
684{
685 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
686}
687
688static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
689 u32 reg, u32 mask)
690{
691 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
692}
693
Johannes Berg14cfca72014-02-25 20:50:53 +0100694void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);
695
Johannes Bergf8a1edb2015-11-11 11:53:32 +0100696#ifdef CONFIG_IWLWIFI_DEBUGFS
697int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans);
698#else
699static inline int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
700{
701 return 0;
702}
703#endif
704
Luciano Coelho4cbb8e502015-08-18 16:02:38 +0300705int iwl_pci_fw_exit_d0i3(struct iwl_trans *trans);
706int iwl_pci_fw_enter_d0i3(struct iwl_trans *trans);
707
Sara Sharon1316d592016-04-17 16:28:18 +0300708void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable);
709
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700710#endif /* __iwl_trans_int_pcie_h__ */