blob: 4e9857b409f31ee0dd43e363d55c1c1e5176b7e9 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020044#include <linux/kmod.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
46#include <linux/mlx4/device.h>
47#include <linux/mlx4/doorbell.h>
48
49#include "mlx4.h"
50#include "fw.h"
51#include "icm.h"
52
53MODULE_AUTHOR("Roland Dreier");
54MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
55MODULE_LICENSE("Dual BSD/GPL");
56MODULE_VERSION(DRV_VERSION);
57
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070058struct workqueue_struct *mlx4_wq;
59
Roland Dreier225c7b12007-05-08 18:00:38 -070060#ifdef CONFIG_MLX4_DEBUG
61
62int mlx4_debug_level = 0;
63module_param_named(debug_level, mlx4_debug_level, int, 0644);
64MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
65
66#endif /* CONFIG_MLX4_DEBUG */
67
68#ifdef CONFIG_PCI_MSI
69
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030070static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070071module_param(msi_x, int, 0444);
72MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
73
74#else /* CONFIG_PCI_MSI */
75
76#define msi_x (0)
77
78#endif /* CONFIG_PCI_MSI */
79
Matan Barakdd41cc32014-03-19 18:11:53 +020080static uint8_t num_vfs[3] = {0, 0, 0};
81static int num_vfs_argc = 3;
82module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
83MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
84 "num_vfs=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000085
Matan Barakdd41cc32014-03-19 18:11:53 +020086static uint8_t probe_vf[3] = {0, 0, 0};
87static int probe_vfs_argc = 3;
88module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
89MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
90 "probe_vf=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000091
Jack Morgenstein3c439b52012-12-06 17:12:00 +000092int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000093module_param_named(log_num_mgm_entry_size,
94 mlx4_log_num_mgm_entry_size, int, 0444);
95MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
96 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000097 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000098 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +000099 " To activate device managed"
100 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +0000101
Eyal Perrybe902ab2013-12-19 21:20:15 +0200102static bool enable_64b_cqe_eqe = true;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000103module_param(enable_64b_cqe_eqe, bool, 0444);
104MODULE_PARM_DESC(enable_64b_cqe_eqe,
Eyal Perrybe902ab2013-12-19 21:20:15 +0200105 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000106
Ido Shamay77507aa2014-09-18 11:50:59 +0300107#define PF_CONTEXT_BEHAVIOUR_MASK (MLX4_FUNC_CAP_64B_EQE_CQE | \
108 MLX4_FUNC_CAP_EQE_CQE_STRIDE)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000109
Bill Pembertonf57e6842012-12-03 09:23:15 -0500110static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700111 DRV_NAME ": Mellanox ConnectX core driver v"
112 DRV_VERSION " (" DRV_RELDATE ")\n";
113
114static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000115 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700116 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300117 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700118 .num_cq = 1 << 16,
119 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000120 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000121 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700122};
123
Amir Vadai2599d852014-07-22 15:44:11 +0300124static struct mlx4_profile low_mem_profile = {
125 .num_qp = 1 << 17,
126 .num_srq = 1 << 6,
127 .rdmarc_per_qp = 1 << 4,
128 .num_cq = 1 << 8,
129 .num_mcg = 1 << 8,
130 .num_mpt = 1 << 9,
131 .num_mtt = 1 << 7,
132};
133
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000134static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700135module_param_named(log_num_mac, log_num_mac, int, 0444);
136MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
137
138static int log_num_vlan;
139module_param_named(log_num_vlan, log_num_vlan, int, 0444);
140MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200141/* Log2 max number of VLANs per ETH port (0-7) */
142#define MLX4_LOG_NUM_VLANS 7
Amir Vadai2599d852014-07-22 15:44:11 +0300143#define MLX4_MIN_LOG_NUM_VLANS 0
144#define MLX4_MIN_LOG_NUM_MAC 1
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700145
Rusty Russelleb939922011-12-19 14:08:01 +0000146static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700147module_param_named(use_prio, use_prio, bool, 0444);
Amir Vadaiecc8fb12014-05-22 15:55:39 +0300148MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700149
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000150int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700151module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200152MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700153
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000154static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000155static int arr_argc = 2;
156module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000157MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
158 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000159
160struct mlx4_port_config {
161 struct list_head list;
162 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
163 struct pci_dev *pdev;
164};
165
Amir Vadai97989352014-03-06 18:28:17 +0200166static atomic_t pf_loading = ATOMIC_INIT(0);
167
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700168int mlx4_check_port_params(struct mlx4_dev *dev,
169 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700170{
171 int i;
172
173 for (i = 0; i < dev->caps.num_ports - 1; i++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700174 if (port_type[i] != port_type[i + 1]) {
175 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700176 mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700177 return -EINVAL;
178 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700179 }
180 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700181
182 for (i = 0; i < dev->caps.num_ports; i++) {
183 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
Joe Perches1a91de22014-05-07 12:52:57 -0700184 mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
185 i + 1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700186 return -EINVAL;
187 }
188 }
189 return 0;
190}
191
192static void mlx4_set_port_mask(struct mlx4_dev *dev)
193{
194 int i;
195
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700196 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000197 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700198}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000199
Ido Shamay77507aa2014-09-18 11:50:59 +0300200static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev)
201{
202 struct mlx4_caps *dev_cap = &dev->caps;
203
204 /* FW not supporting or cancelled by user */
205 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) ||
206 !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE))
207 return;
208
209 /* Must have 64B CQE_EQE enabled by FW to use bigger stride
210 * When FW has NCSI it may decide not to report 64B CQE/EQEs
211 */
212 if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) ||
213 !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) {
214 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
215 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
216 return;
217 }
218
219 if (cache_line_size() == 128 || cache_line_size() == 256) {
220 mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n");
221 /* Changing the real data inside CQE size to 32B */
222 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
223 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
224
225 if (mlx4_is_master(dev))
226 dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE;
227 } else {
228 mlx4_dbg(dev, "Disabling CQE stride cacheLine unsupported\n");
229 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
230 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
231 }
232}
233
Roland Dreier3d73c282007-10-10 15:43:54 -0700234static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700235{
236 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700237 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700238
239 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
240 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700241 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -0700242 return err;
243 }
244
245 if (dev_cap->min_page_sz > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700246 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700247 dev_cap->min_page_sz, PAGE_SIZE);
248 return -ENODEV;
249 }
250 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700251 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700252 dev_cap->num_ports, MLX4_MAX_PORTS);
253 return -ENODEV;
254 }
255
256 if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700257 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700258 dev_cap->uar_size,
259 (unsigned long long) pci_resource_len(dev->pdev, 2));
260 return -ENODEV;
261 }
262
263 dev->caps.num_ports = dev_cap->num_ports;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000264 dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700265 for (i = 1; i <= dev->caps.num_ports; ++i) {
266 dev->caps.vl_cap[i] = dev_cap->max_vl[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700267 dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300268 dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
269 dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
270 /* set gid and pkey table operating lengths by default
271 * to non-sriov values */
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700272 dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
273 dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
274 dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700275 dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
276 dev->caps.def_mac[i] = dev_cap->def_mac[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700277 dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000278 dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
279 dev->caps.default_sense[i] = dev_cap->default_sense[i];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000280 dev->caps.trans_type[i] = dev_cap->trans_type[i];
281 dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
282 dev->caps.wavelength[i] = dev_cap->wavelength[i];
283 dev->caps.trans_code[i] = dev_cap->trans_code[i];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700284 }
285
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000286 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700287 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700288 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
289 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
290 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
291 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
292 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
293 dev->caps.max_wqes = dev_cap->max_qp_sz;
294 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700295 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
296 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
297 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
298 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
299 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700300 /*
301 * Subtract 1 from the limit because we need to allocate a
302 * spare CQE so the HCA HW can tell the difference between an
303 * empty CQ and a full CQ.
304 */
305 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
306 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
307 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000308 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700309 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000310
311 /* The first 128 UARs are used for EQ doorbells */
312 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700313 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700314 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
315 dev_cap->reserved_xrcds : 0;
316 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
317 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000318 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
319
Dotan Barak149983af2007-06-26 15:55:28 +0300320 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700321 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
322 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300323 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700324 dev->caps.bmme_flags = dev_cap->bmme_flags;
325 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700326 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700327 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300328 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700329
Roland Dreierca3e57a2012-09-27 09:53:05 -0700330 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
331 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000332 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700333 /* Don't do sense port on multifunction devices (for now at least) */
334 if (mlx4_is_mfunc(dev))
335 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000336
Amir Vadai2599d852014-07-22 15:44:11 +0300337 if (mlx4_low_memory_profile()) {
338 dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC;
339 dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
340 } else {
341 dev->caps.log_num_macs = log_num_mac;
342 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
343 }
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700344
345 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000346 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
347 if (dev->caps.supported_type[i]) {
348 /* if only ETH is supported - assign ETH */
349 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
350 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300351 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000352 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300353 MLX4_PORT_TYPE_IB)
354 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000355 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300356 /* if IB and ETH are supported, we set the port
357 * type according to user selection of port type;
358 * if user selected none, take the FW hint */
359 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000360 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
361 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000362 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300363 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000364 }
365 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000366 /*
367 * Link sensing is allowed on the port if 3 conditions are true:
368 * 1. Both protocols are supported on the port.
369 * 2. Different types are supported on the port
370 * 3. FW declared that it supports link sensing
371 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700372 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000373 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000374 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000375 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700376
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000377 /*
378 * If "default_sense" bit is set, we move the port to "AUTO" mode
379 * and perform sense_port FW command to try and set the correct
380 * port type from beginning
381 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000382 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000383 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
384 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
385 mlx4_SENSE_PORT(dev, i, &sensed_port);
386 if (sensed_port != MLX4_PORT_TYPE_NONE)
387 dev->caps.port_type[i] = sensed_port;
388 } else {
389 dev->caps.possible_type[i] = dev->caps.port_type[i];
390 }
391
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700392 if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
393 dev->caps.log_num_macs = dev_cap->log_max_macs[i];
Joe Perches1a91de22014-05-07 12:52:57 -0700394 mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700395 i, 1 << dev->caps.log_num_macs);
396 }
397 if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
398 dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
Joe Perches1a91de22014-05-07 12:52:57 -0700399 mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700400 i, 1 << dev->caps.log_num_vlans);
401 }
402 }
403
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000404 dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
405
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700406 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
407 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
408 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
409 (1 << dev->caps.log_num_macs) *
410 (1 << dev->caps.log_num_vlans) *
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700411 dev->caps.num_ports;
412 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
413
414 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
415 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
416 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
417 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
418
Jack Morgensteine2c76822012-08-03 08:40:41 +0000419 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000420
Jack Morgensteinb3051322013-08-01 19:55:01 +0300421 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000422 if (dev_cap->flags &
423 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
424 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
425 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
426 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
427 }
Ido Shamay77507aa2014-09-18 11:50:59 +0300428
429 if (dev_cap->flags2 &
430 (MLX4_DEV_CAP_FLAG2_CQE_STRIDE |
431 MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) {
432 mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n");
433 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
434 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
435 }
Or Gerlitz08ff3232012-10-21 14:59:24 +0000436 }
437
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000438 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000439 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
440 mlx4_is_master(dev))
441 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
442
Ido Shamay77507aa2014-09-18 11:50:59 +0300443 if (!mlx4_is_slave(dev))
444 mlx4_enable_cqe_eqe_stride(dev);
445
Roland Dreier225c7b12007-05-08 18:00:38 -0700446 return 0;
447}
Eyal Perryb912b2f2014-01-05 17:41:08 +0200448
449static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
450 enum pci_bus_speed *speed,
451 enum pcie_link_width *width)
452{
453 u32 lnkcap1, lnkcap2;
454 int err1, err2;
455
456#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
457
458 *speed = PCI_SPEED_UNKNOWN;
459 *width = PCIE_LNK_WIDTH_UNKNOWN;
460
461 err1 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP, &lnkcap1);
462 err2 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP2, &lnkcap2);
463 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
464 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
465 *speed = PCIE_SPEED_8_0GT;
466 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
467 *speed = PCIE_SPEED_5_0GT;
468 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
469 *speed = PCIE_SPEED_2_5GT;
470 }
471 if (!err1) {
472 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
473 if (!lnkcap2) { /* pre-r3.0 */
474 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
475 *speed = PCIE_SPEED_5_0GT;
476 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
477 *speed = PCIE_SPEED_2_5GT;
478 }
479 }
480
481 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
482 return err1 ? err1 :
483 err2 ? err2 : -EINVAL;
484 }
485 return 0;
486}
487
488static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
489{
490 enum pcie_link_width width, width_cap;
491 enum pci_bus_speed speed, speed_cap;
492 int err;
493
494#define PCIE_SPEED_STR(speed) \
495 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
496 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
497 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
498 "Unknown")
499
500 err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
501 if (err) {
502 mlx4_warn(dev,
503 "Unable to determine PCIe device BW capabilities\n");
504 return;
505 }
506
507 err = pcie_get_minimum_link(dev->pdev, &speed, &width);
508 if (err || speed == PCI_SPEED_UNKNOWN ||
509 width == PCIE_LNK_WIDTH_UNKNOWN) {
510 mlx4_warn(dev,
511 "Unable to determine PCI device chain minimum BW\n");
512 return;
513 }
514
515 if (width != width_cap || speed != speed_cap)
516 mlx4_warn(dev,
517 "PCIe BW is different than device's capability\n");
518
519 mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
520 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
521 mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
522 width, width_cap);
523 return;
524}
525
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000526/*The function checks if there are live vf, return the num of them*/
527static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
528{
529 struct mlx4_priv *priv = mlx4_priv(dev);
530 struct mlx4_slave_state *s_state;
531 int i;
532 int ret = 0;
533
534 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
535 s_state = &priv->mfunc.master.slave_state[i];
536 if (s_state->active && s_state->last_cmd !=
537 MLX4_COMM_CMD_RESET) {
538 mlx4_warn(dev, "%s: slave: %d is still active\n",
539 __func__, i);
540 ret++;
541 }
542 }
543 return ret;
544}
545
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300546int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
547{
548 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000549
550 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
551 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300552 return -EINVAL;
553
Jack Morgenstein47605df2012-08-03 08:40:57 +0000554 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300555 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000556 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300557 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000558 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300559 *qkey = qk;
560 return 0;
561}
562EXPORT_SYMBOL(mlx4_get_parav_qkey);
563
Jack Morgenstein54679e12012-08-03 08:40:43 +0000564void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
565{
566 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
567
568 if (!mlx4_is_master(dev))
569 return;
570
571 priv->virt2phys_pkey[slave][port - 1][i] = val;
572}
573EXPORT_SYMBOL(mlx4_sync_pkey_table);
574
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000575void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
576{
577 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
578
579 if (!mlx4_is_master(dev))
580 return;
581
582 priv->slave_node_guids[slave] = guid;
583}
584EXPORT_SYMBOL(mlx4_put_slave_node_guid);
585
586__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
587{
588 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
589
590 if (!mlx4_is_master(dev))
591 return 0;
592
593 return priv->slave_node_guids[slave];
594}
595EXPORT_SYMBOL(mlx4_get_slave_node_guid);
596
Roland Dreiere10903b2012-02-26 01:48:12 -0800597int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000598{
599 struct mlx4_priv *priv = mlx4_priv(dev);
600 struct mlx4_slave_state *s_slave;
601
602 if (!mlx4_is_master(dev))
603 return 0;
604
605 s_slave = &priv->mfunc.master.slave_state[slave];
606 return !!s_slave->active;
607}
608EXPORT_SYMBOL(mlx4_is_slave_active);
609
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000610static void slave_adjust_steering_mode(struct mlx4_dev *dev,
611 struct mlx4_dev_cap *dev_cap,
612 struct mlx4_init_hca_param *hca_param)
613{
614 dev->caps.steering_mode = hca_param->steering_mode;
615 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
616 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
617 dev->caps.fs_log_max_ucast_qp_range_size =
618 dev_cap->fs_log_max_ucast_qp_range_size;
619 } else
620 dev->caps.num_qp_per_mgm =
621 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
622
623 mlx4_dbg(dev, "Steering mode is: %s\n",
624 mlx4_steering_mode_str(dev->caps.steering_mode));
625}
626
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000627static int mlx4_slave_cap(struct mlx4_dev *dev)
628{
629 int err;
630 u32 page_size;
631 struct mlx4_dev_cap dev_cap;
632 struct mlx4_func_cap func_cap;
633 struct mlx4_init_hca_param hca_param;
634 int i;
635
636 memset(&hca_param, 0, sizeof(hca_param));
637 err = mlx4_QUERY_HCA(dev, &hca_param);
638 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700639 mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000640 return err;
641 }
642
Eyal Perry483e0132014-05-14 12:15:14 +0300643 /* fail if the hca has an unknown global capability
644 * at this time global_caps should be always zeroed
645 */
646 if (hca_param.global_caps) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000647 mlx4_err(dev, "Unknown hca global capabilities\n");
648 return -ENOSYS;
649 }
650
651 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
652
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000653 dev->caps.hca_core_clock = hca_param.hca_core_clock;
654
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000655 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000656 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000657 err = mlx4_dev_cap(dev, &dev_cap);
658 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700659 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000660 return err;
661 }
662
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000663 err = mlx4_QUERY_FW(dev);
664 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -0700665 mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000666
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000667 page_size = ~dev->caps.page_size_cap + 1;
668 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
669 if (page_size > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700670 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000671 page_size, PAGE_SIZE);
672 return -ENODEV;
673 }
674
675 /* slave gets uar page size from QUERY_HCA fw command */
676 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
677
678 /* TODO: relax this assumption */
679 if (dev->caps.uar_page_size != PAGE_SIZE) {
680 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
681 dev->caps.uar_page_size, PAGE_SIZE);
682 return -ENODEV;
683 }
684
685 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000686 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000687 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700688 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
689 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000690 return err;
691 }
692
693 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
694 PF_CONTEXT_BEHAVIOUR_MASK) {
695 mlx4_err(dev, "Unknown pf context behaviour\n");
696 return -ENOSYS;
697 }
698
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000699 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200700 dev->quotas.qp = func_cap.qp_quota;
701 dev->quotas.srq = func_cap.srq_quota;
702 dev->quotas.cq = func_cap.cq_quota;
703 dev->quotas.mpt = func_cap.mpt_quota;
704 dev->quotas.mtt = func_cap.mtt_quota;
705 dev->caps.num_qps = 1 << hca_param.log_num_qps;
706 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
707 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
708 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
709 dev->caps.num_eqs = func_cap.max_eq;
710 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000711 dev->caps.num_pds = MLX4_NUM_PDS;
712 dev->caps.num_mgms = 0;
713 dev->caps.num_amgms = 0;
714
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000715 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700716 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
717 dev->caps.num_ports, MLX4_MAX_PORTS);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000718 return -ENODEV;
719 }
720
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300721 dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000722 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
723 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
724 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
725 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
726
727 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300728 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy ||
729 !dev->caps.qp0_qkey) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000730 err = -ENOMEM;
731 goto err_mem;
732 }
733
Jack Morgenstein66349612012-06-19 11:21:44 +0300734 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000735 err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
736 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700737 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
738 i, err);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000739 goto err_mem;
740 }
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300741 dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000742 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
743 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
744 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
745 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000746 dev->caps.port_mask[i] = dev->caps.port_type[i];
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200747 dev->caps.phys_port_id[i] = func_cap.phys_port_id;
Jack Morgenstein66349612012-06-19 11:21:44 +0300748 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
749 &dev->caps.gid_table_len[i],
750 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000751 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300752 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000753
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000754 if (dev->caps.uar_page_size * (dev->caps.num_uars -
755 dev->caps.reserved_uars) >
756 pci_resource_len(dev->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700757 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000758 dev->caps.uar_page_size * dev->caps.num_uars,
759 (unsigned long long) pci_resource_len(dev->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000760 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000761 }
762
Or Gerlitz08ff3232012-10-21 14:59:24 +0000763 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
764 dev->caps.eqe_size = 64;
765 dev->caps.eqe_factor = 1;
766 } else {
767 dev->caps.eqe_size = 32;
768 dev->caps.eqe_factor = 0;
769 }
770
771 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
772 dev->caps.cqe_size = 64;
Ido Shamay77507aa2014-09-18 11:50:59 +0300773 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000774 } else {
775 dev->caps.cqe_size = 32;
776 }
777
Ido Shamay77507aa2014-09-18 11:50:59 +0300778 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) {
779 dev->caps.eqe_size = hca_param.eqe_size;
780 dev->caps.eqe_factor = 0;
781 }
782
783 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) {
784 dev->caps.cqe_size = hca_param.cqe_size;
785 /* User still need to know when CQE > 32B */
786 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
787 }
788
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300789 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -0700790 mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300791
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000792 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
793
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000794 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000795
796err_mem:
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300797 kfree(dev->caps.qp0_qkey);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000798 kfree(dev->caps.qp0_tunnel);
799 kfree(dev->caps.qp0_proxy);
800 kfree(dev->caps.qp1_tunnel);
801 kfree(dev->caps.qp1_proxy);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300802 dev->caps.qp0_qkey = NULL;
803 dev->caps.qp0_tunnel = NULL;
804 dev->caps.qp0_proxy = NULL;
805 dev->caps.qp1_tunnel = NULL;
806 dev->caps.qp1_proxy = NULL;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000807
808 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000809}
Roland Dreier225c7b12007-05-08 18:00:38 -0700810
Eyal Perryb046ffe2013-10-15 16:55:24 +0200811static void mlx4_request_modules(struct mlx4_dev *dev)
812{
813 int port;
814 int has_ib_port = false;
815 int has_eth_port = false;
816#define EN_DRV_NAME "mlx4_en"
817#define IB_DRV_NAME "mlx4_ib"
818
819 for (port = 1; port <= dev->caps.num_ports; port++) {
820 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
821 has_ib_port = true;
822 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
823 has_eth_port = true;
824 }
825
Eyal Perryb046ffe2013-10-15 16:55:24 +0200826 if (has_eth_port)
827 request_module_nowait(EN_DRV_NAME);
Or Gerlitzf24f7902014-05-04 17:07:24 +0300828 if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
829 request_module_nowait(IB_DRV_NAME);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200830}
831
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700832/*
833 * Change the port configuration of the device.
834 * Every user of this function must hold the port mutex.
835 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700836int mlx4_change_port_types(struct mlx4_dev *dev,
837 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700838{
839 int err = 0;
840 int change = 0;
841 int port;
842
843 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700844 /* Change the port type only if the new type is different
845 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +0000846 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700847 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700848 }
849 if (change) {
850 mlx4_unregister_device(dev);
851 for (port = 1; port <= dev->caps.num_ports; port++) {
852 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +0000853 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +0300854 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700855 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700856 mlx4_err(dev, "Failed to set port %d, aborting\n",
857 port);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700858 goto out;
859 }
860 }
861 mlx4_set_port_mask(dev);
862 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200863 if (err) {
864 mlx4_err(dev, "Failed to register device\n");
865 goto out;
866 }
867 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700868 }
869
870out:
871 return err;
872}
873
874static ssize_t show_port_type(struct device *dev,
875 struct device_attribute *attr,
876 char *buf)
877{
878 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
879 port_attr);
880 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700881 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700882
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700883 sprintf(type, "%s",
884 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
885 "ib" : "eth");
886 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
887 sprintf(buf, "auto (%s)\n", type);
888 else
889 sprintf(buf, "%s\n", type);
890
891 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700892}
893
894static ssize_t set_port_type(struct device *dev,
895 struct device_attribute *attr,
896 const char *buf, size_t count)
897{
898 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
899 port_attr);
900 struct mlx4_dev *mdev = info->dev;
901 struct mlx4_priv *priv = mlx4_priv(mdev);
902 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700903 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700904 int i;
905 int err = 0;
906
907 if (!strcmp(buf, "ib\n"))
908 info->tmp_type = MLX4_PORT_TYPE_IB;
909 else if (!strcmp(buf, "eth\n"))
910 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700911 else if (!strcmp(buf, "auto\n"))
912 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700913 else {
914 mlx4_err(mdev, "%s is not supported port type\n", buf);
915 return -EINVAL;
916 }
917
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700918 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700919 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700920 /* Possible type is always the one that was delivered */
921 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700922
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700923 for (i = 0; i < mdev->caps.num_ports; i++) {
924 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
925 mdev->caps.possible_type[i+1];
926 if (types[i] == MLX4_PORT_TYPE_AUTO)
927 types[i] = mdev->caps.port_type[i+1];
928 }
929
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000930 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
931 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700932 for (i = 1; i <= mdev->caps.num_ports; i++) {
933 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
934 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
935 err = -EINVAL;
936 }
937 }
938 }
939 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700940 mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700941 goto out;
942 }
943
944 mlx4_do_sense_ports(mdev, new_types, types);
945
946 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700947 if (err)
948 goto out;
949
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700950 /* We are about to apply the changes after the configuration
951 * was verified, no need to remember the temporary types
952 * any more */
953 for (i = 0; i < mdev->caps.num_ports; i++)
954 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700955
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700956 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700957
958out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700959 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700960 mutex_unlock(&priv->port_mutex);
961 return err ? err : count;
962}
963
Or Gerlitz096335b2012-01-11 19:02:17 +0200964enum ibta_mtu {
965 IB_MTU_256 = 1,
966 IB_MTU_512 = 2,
967 IB_MTU_1024 = 3,
968 IB_MTU_2048 = 4,
969 IB_MTU_4096 = 5
970};
971
972static inline int int_to_ibta_mtu(int mtu)
973{
974 switch (mtu) {
975 case 256: return IB_MTU_256;
976 case 512: return IB_MTU_512;
977 case 1024: return IB_MTU_1024;
978 case 2048: return IB_MTU_2048;
979 case 4096: return IB_MTU_4096;
980 default: return -1;
981 }
982}
983
984static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
985{
986 switch (mtu) {
987 case IB_MTU_256: return 256;
988 case IB_MTU_512: return 512;
989 case IB_MTU_1024: return 1024;
990 case IB_MTU_2048: return 2048;
991 case IB_MTU_4096: return 4096;
992 default: return -1;
993 }
994}
995
996static ssize_t show_port_ib_mtu(struct device *dev,
997 struct device_attribute *attr,
998 char *buf)
999{
1000 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1001 port_mtu_attr);
1002 struct mlx4_dev *mdev = info->dev;
1003
1004 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
1005 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1006
1007 sprintf(buf, "%d\n",
1008 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
1009 return strlen(buf);
1010}
1011
1012static ssize_t set_port_ib_mtu(struct device *dev,
1013 struct device_attribute *attr,
1014 const char *buf, size_t count)
1015{
1016 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1017 port_mtu_attr);
1018 struct mlx4_dev *mdev = info->dev;
1019 struct mlx4_priv *priv = mlx4_priv(mdev);
1020 int err, port, mtu, ibta_mtu = -1;
1021
1022 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
1023 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1024 return -EINVAL;
1025 }
1026
Dotan Barak618fad92013-06-25 12:09:36 +03001027 err = kstrtoint(buf, 0, &mtu);
1028 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +02001029 ibta_mtu = int_to_ibta_mtu(mtu);
1030
Dotan Barak618fad92013-06-25 12:09:36 +03001031 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +02001032 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
1033 return -EINVAL;
1034 }
1035
1036 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
1037
1038 mlx4_stop_sense(mdev);
1039 mutex_lock(&priv->port_mutex);
1040 mlx4_unregister_device(mdev);
1041 for (port = 1; port <= mdev->caps.num_ports; port++) {
1042 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +03001043 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +02001044 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001045 mlx4_err(mdev, "Failed to set port %d, aborting\n",
1046 port);
Or Gerlitz096335b2012-01-11 19:02:17 +02001047 goto err_set_port;
1048 }
1049 }
1050 err = mlx4_register_device(mdev);
1051err_set_port:
1052 mutex_unlock(&priv->port_mutex);
1053 mlx4_start_sense(mdev);
1054 return err ? err : count;
1055}
1056
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001057static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001058{
1059 struct mlx4_priv *priv = mlx4_priv(dev);
1060 int err;
1061
1062 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001063 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001064 if (!priv->fw.fw_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001065 mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001066 return -ENOMEM;
1067 }
1068
1069 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
1070 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001071 mlx4_err(dev, "MAP_FA command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001072 goto err_free;
1073 }
1074
1075 err = mlx4_RUN_FW(dev);
1076 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001077 mlx4_err(dev, "RUN_FW command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001078 goto err_unmap_fa;
1079 }
1080
1081 return 0;
1082
1083err_unmap_fa:
1084 mlx4_UNMAP_FA(dev);
1085
1086err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001087 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001088 return err;
1089}
1090
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001091static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
1092 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -07001093{
1094 struct mlx4_priv *priv = mlx4_priv(dev);
1095 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001096 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001097
1098 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
1099 cmpt_base +
1100 ((u64) (MLX4_CMPT_TYPE_QP *
1101 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1102 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001103 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1104 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001105 if (err)
1106 goto err;
1107
1108 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
1109 cmpt_base +
1110 ((u64) (MLX4_CMPT_TYPE_SRQ *
1111 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1112 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001113 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001114 if (err)
1115 goto err_qp;
1116
1117 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
1118 cmpt_base +
1119 ((u64) (MLX4_CMPT_TYPE_CQ *
1120 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1121 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001122 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001123 if (err)
1124 goto err_srq;
1125
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001126 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1127 dev->caps.num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001128 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
1129 cmpt_base +
1130 ((u64) (MLX4_CMPT_TYPE_EQ *
1131 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001132 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001133 if (err)
1134 goto err_cq;
1135
1136 return 0;
1137
1138err_cq:
1139 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1140
1141err_srq:
1142 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1143
1144err_qp:
1145 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1146
1147err:
1148 return err;
1149}
1150
Roland Dreier3d73c282007-10-10 15:43:54 -07001151static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1152 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001153{
1154 struct mlx4_priv *priv = mlx4_priv(dev);
1155 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001156 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001157 int err;
1158
1159 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1160 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001161 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001162 return err;
1163 }
1164
Joe Perches1a91de22014-05-07 12:52:57 -07001165 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001166 (unsigned long long) icm_size >> 10,
1167 (unsigned long long) aux_pages << 2);
1168
1169 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001170 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001171 if (!priv->fw.aux_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001172 mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001173 return -ENOMEM;
1174 }
1175
1176 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1177 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001178 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001179 goto err_free_aux;
1180 }
1181
1182 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1183 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001184 mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001185 goto err_unmap_aux;
1186 }
1187
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001188
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001189 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1190 dev->caps.num_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001191 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1192 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001193 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001194 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001195 mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001196 goto err_unmap_cmpt;
1197 }
1198
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001199 /*
1200 * Reserved MTT entries must be aligned up to a cacheline
1201 * boundary, since the FW will write to them, while the driver
1202 * writes to all other MTT entries. (The variable
1203 * dev->caps.mtt_entry_sz below is really the MTT segment
1204 * size, not the raw entry size)
1205 */
1206 dev->caps.reserved_mtts =
1207 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1208 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1209
Roland Dreier225c7b12007-05-08 18:00:38 -07001210 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1211 init_hca->mtt_base,
1212 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001213 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001214 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001215 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001216 mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001217 goto err_unmap_eq;
1218 }
1219
1220 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1221 init_hca->dmpt_base,
1222 dev_cap->dmpt_entry_sz,
1223 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001224 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001225 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001226 mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001227 goto err_unmap_mtt;
1228 }
1229
1230 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1231 init_hca->qpc_base,
1232 dev_cap->qpc_entry_sz,
1233 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001234 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1235 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001236 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001237 mlx4_err(dev, "Failed to map QP context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001238 goto err_unmap_dmpt;
1239 }
1240
1241 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1242 init_hca->auxc_base,
1243 dev_cap->aux_entry_sz,
1244 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001245 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1246 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001247 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001248 mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001249 goto err_unmap_qp;
1250 }
1251
1252 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1253 init_hca->altc_base,
1254 dev_cap->altc_entry_sz,
1255 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001256 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1257 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001258 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001259 mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001260 goto err_unmap_auxc;
1261 }
1262
1263 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1264 init_hca->rdmarc_base,
1265 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1266 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001267 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1268 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001269 if (err) {
1270 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1271 goto err_unmap_altc;
1272 }
1273
1274 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1275 init_hca->cqc_base,
1276 dev_cap->cqc_entry_sz,
1277 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001278 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001279 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001280 mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001281 goto err_unmap_rdmarc;
1282 }
1283
1284 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1285 init_hca->srqc_base,
1286 dev_cap->srq_entry_sz,
1287 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001288 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001289 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001290 mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001291 goto err_unmap_cq;
1292 }
1293
1294 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001295 * For flow steering device managed mode it is required to use
1296 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1297 * required, but for simplicity just map the whole multicast
1298 * group table now. The table isn't very big and it's a lot
1299 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001300 */
1301 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001302 init_hca->mc_base,
1303 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001304 dev->caps.num_mgms + dev->caps.num_amgms,
1305 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001306 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001307 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001308 mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001309 goto err_unmap_srq;
1310 }
1311
1312 return 0;
1313
1314err_unmap_srq:
1315 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1316
1317err_unmap_cq:
1318 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1319
1320err_unmap_rdmarc:
1321 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1322
1323err_unmap_altc:
1324 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1325
1326err_unmap_auxc:
1327 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1328
1329err_unmap_qp:
1330 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1331
1332err_unmap_dmpt:
1333 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1334
1335err_unmap_mtt:
1336 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1337
1338err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001339 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001340
1341err_unmap_cmpt:
1342 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1343 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1344 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1345 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1346
1347err_unmap_aux:
1348 mlx4_UNMAP_ICM_AUX(dev);
1349
1350err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001351 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001352
1353 return err;
1354}
1355
1356static void mlx4_free_icms(struct mlx4_dev *dev)
1357{
1358 struct mlx4_priv *priv = mlx4_priv(dev);
1359
1360 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1361 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1362 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1363 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1364 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1365 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1366 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1367 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1368 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001369 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001370 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1371 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1372 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1373 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001374
1375 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001376 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001377}
1378
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001379static void mlx4_slave_exit(struct mlx4_dev *dev)
1380{
1381 struct mlx4_priv *priv = mlx4_priv(dev);
1382
Roland Dreierf3d4c892012-09-25 21:24:07 -07001383 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001384 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
Joe Perches1a91de22014-05-07 12:52:57 -07001385 mlx4_warn(dev, "Failed to close slave function\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001386 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001387}
1388
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001389static int map_bf_area(struct mlx4_dev *dev)
1390{
1391 struct mlx4_priv *priv = mlx4_priv(dev);
1392 resource_size_t bf_start;
1393 resource_size_t bf_len;
1394 int err = 0;
1395
Jack Morgenstein3d747472012-02-19 21:38:52 +00001396 if (!dev->caps.bf_reg_size)
1397 return -ENXIO;
1398
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001399 bf_start = pci_resource_start(dev->pdev, 2) +
1400 (dev->caps.num_uars << PAGE_SHIFT);
1401 bf_len = pci_resource_len(dev->pdev, 2) -
1402 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001403 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1404 if (!priv->bf_mapping)
1405 err = -ENOMEM;
1406
1407 return err;
1408}
1409
1410static void unmap_bf_area(struct mlx4_dev *dev)
1411{
1412 if (mlx4_priv(dev)->bf_mapping)
1413 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1414}
1415
Amir Vadaiec693d42013-04-23 06:06:49 +00001416cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1417{
1418 u32 clockhi, clocklo, clockhi1;
1419 cycle_t cycles;
1420 int i;
1421 struct mlx4_priv *priv = mlx4_priv(dev);
1422
1423 for (i = 0; i < 10; i++) {
1424 clockhi = swab32(readl(priv->clock_mapping));
1425 clocklo = swab32(readl(priv->clock_mapping + 4));
1426 clockhi1 = swab32(readl(priv->clock_mapping));
1427 if (clockhi == clockhi1)
1428 break;
1429 }
1430
1431 cycles = (u64) clockhi << 32 | (u64) clocklo;
1432
1433 return cycles;
1434}
1435EXPORT_SYMBOL_GPL(mlx4_read_clock);
1436
1437
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001438static int map_internal_clock(struct mlx4_dev *dev)
1439{
1440 struct mlx4_priv *priv = mlx4_priv(dev);
1441
1442 priv->clock_mapping =
1443 ioremap(pci_resource_start(dev->pdev, priv->fw.clock_bar) +
1444 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1445
1446 if (!priv->clock_mapping)
1447 return -ENOMEM;
1448
1449 return 0;
1450}
1451
1452static void unmap_internal_clock(struct mlx4_dev *dev)
1453{
1454 struct mlx4_priv *priv = mlx4_priv(dev);
1455
1456 if (priv->clock_mapping)
1457 iounmap(priv->clock_mapping);
1458}
1459
Roland Dreier225c7b12007-05-08 18:00:38 -07001460static void mlx4_close_hca(struct mlx4_dev *dev)
1461{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001462 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001463 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001464 if (mlx4_is_slave(dev))
1465 mlx4_slave_exit(dev);
1466 else {
1467 mlx4_CLOSE_HCA(dev, 0);
1468 mlx4_free_icms(dev);
1469 mlx4_UNMAP_FA(dev);
1470 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1471 }
1472}
1473
1474static int mlx4_init_slave(struct mlx4_dev *dev)
1475{
1476 struct mlx4_priv *priv = mlx4_priv(dev);
1477 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001478 int ret_from_reset = 0;
1479 u32 slave_read;
1480 u32 cmd_channel_ver;
1481
Amir Vadai97989352014-03-06 18:28:17 +02001482 if (atomic_read(&pf_loading)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001483 mlx4_warn(dev, "PF is not ready - Deferring probe\n");
Amir Vadai97989352014-03-06 18:28:17 +02001484 return -EPROBE_DEFER;
1485 }
1486
Roland Dreierf3d4c892012-09-25 21:24:07 -07001487 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001488 priv->cmd.max_cmds = 1;
1489 mlx4_warn(dev, "Sending reset\n");
1490 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
1491 MLX4_COMM_TIME);
1492 /* if we are in the middle of flr the slave will try
1493 * NUM_OF_RESET_RETRIES times before leaving.*/
1494 if (ret_from_reset) {
1495 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Joe Perches1a91de22014-05-07 12:52:57 -07001496 mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001497 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1498 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001499 } else
1500 goto err;
1501 }
1502
1503 /* check the driver version - the slave I/F revision
1504 * must match the master's */
1505 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1506 cmd_channel_ver = mlx4_comm_get_version();
1507
1508 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1509 MLX4_COMM_GET_IF_REV(slave_read)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001510 mlx4_err(dev, "slave driver version is not supported by the master\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001511 goto err;
1512 }
1513
1514 mlx4_warn(dev, "Sending vhcr0\n");
1515 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
1516 MLX4_COMM_TIME))
1517 goto err;
1518 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
1519 MLX4_COMM_TIME))
1520 goto err;
1521 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
1522 MLX4_COMM_TIME))
1523 goto err;
1524 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
1525 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001526
1527 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001528 return 0;
1529
1530err:
1531 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
Roland Dreierf3d4c892012-09-25 21:24:07 -07001532 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001533 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001534}
1535
Jack Morgenstein66349612012-06-19 11:21:44 +03001536static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1537{
1538 int i;
1539
1540 for (i = 1; i <= dev->caps.num_ports; i++) {
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001541 if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
1542 dev->caps.gid_table_len[i] =
Matan Barak449fc482014-03-19 18:11:52 +02001543 mlx4_get_slave_num_gids(dev, 0, i);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001544 else
1545 dev->caps.gid_table_len[i] = 1;
Jack Morgenstein66349612012-06-19 11:21:44 +03001546 dev->caps.pkey_table_len[i] =
1547 dev->phys_caps.pkey_phys_table_len[i] - 1;
1548 }
1549}
1550
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001551static int choose_log_fs_mgm_entry_size(int qp_per_entry)
1552{
1553 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
1554
1555 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
1556 i++) {
1557 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
1558 break;
1559 }
1560
1561 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
1562}
1563
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001564static void choose_steering_mode(struct mlx4_dev *dev,
1565 struct mlx4_dev_cap *dev_cap)
1566{
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001567 if (mlx4_log_num_mgm_entry_size == -1 &&
1568 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001569 (!mlx4_is_mfunc(dev) ||
Matan Barak449fc482014-03-19 18:11:52 +02001570 (dev_cap->fs_max_num_qp_per_entry >= (dev->num_vfs + 1))) &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001571 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
1572 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
1573 dev->oper_log_mgm_entry_size =
1574 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001575 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1576 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
1577 dev->caps.fs_log_max_ucast_qp_range_size =
1578 dev_cap->fs_log_max_ucast_qp_range_size;
1579 } else {
1580 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
1581 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1582 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
1583 else {
1584 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
1585
1586 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
1587 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
Joe Perches1a91de22014-05-07 12:52:57 -07001588 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001589 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001590 dev->oper_log_mgm_entry_size =
1591 mlx4_log_num_mgm_entry_size > 0 ?
1592 mlx4_log_num_mgm_entry_size :
1593 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001594 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
1595 }
Joe Perches1a91de22014-05-07 12:52:57 -07001596 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001597 mlx4_steering_mode_str(dev->caps.steering_mode),
1598 dev->oper_log_mgm_entry_size,
1599 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001600}
1601
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001602static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
1603 struct mlx4_dev_cap *dev_cap)
1604{
1605 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
1606 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
1607 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
1608 else
1609 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
1610
1611 mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
1612 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
1613}
1614
Roland Dreier3d73c282007-10-10 15:43:54 -07001615static int mlx4_init_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001616{
1617 struct mlx4_priv *priv = mlx4_priv(dev);
1618 struct mlx4_adapter adapter;
1619 struct mlx4_dev_cap dev_cap;
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001620 struct mlx4_mod_stat_cfg mlx4_cfg;
Roland Dreier225c7b12007-05-08 18:00:38 -07001621 struct mlx4_profile profile;
1622 struct mlx4_init_hca_param init_hca;
1623 u64 icm_size;
1624 int err;
1625
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001626 if (!mlx4_is_slave(dev)) {
1627 err = mlx4_QUERY_FW(dev);
1628 if (err) {
1629 if (err == -EACCES)
Joe Perches1a91de22014-05-07 12:52:57 -07001630 mlx4_info(dev, "non-primary physical function, skipping\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001631 else
Joe Perches1a91de22014-05-07 12:52:57 -07001632 mlx4_err(dev, "QUERY_FW command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001633 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001634 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001635
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001636 err = mlx4_load_fw(dev);
1637 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001638 mlx4_err(dev, "Failed to start FW, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001639 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001640 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001641
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001642 mlx4_cfg.log_pg_sz_m = 1;
1643 mlx4_cfg.log_pg_sz = 0;
1644 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
1645 if (err)
1646 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001647
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001648 err = mlx4_dev_cap(dev, &dev_cap);
1649 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001650 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001651 goto err_stop_fw;
1652 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001653
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001654 choose_steering_mode(dev, &dev_cap);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001655 choose_tunnel_offload_mode(dev, &dev_cap);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001656
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001657 err = mlx4_get_phys_port_id(dev);
1658 if (err)
1659 mlx4_err(dev, "Fail to get physical port id\n");
1660
Jack Morgenstein66349612012-06-19 11:21:44 +03001661 if (mlx4_is_master(dev))
1662 mlx4_parav_master_pf_caps(dev);
1663
Amir Vadai2599d852014-07-22 15:44:11 +03001664 if (mlx4_low_memory_profile()) {
1665 mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
1666 profile = low_mem_profile;
1667 } else {
1668 profile = default_profile;
1669 }
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001670 if (dev->caps.steering_mode ==
1671 MLX4_STEERING_MODE_DEVICE_MANAGED)
1672 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07001673
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001674 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
1675 &init_hca);
1676 if ((long long) icm_size < 0) {
1677 err = icm_size;
1678 goto err_stop_fw;
1679 }
1680
Eli Cohena5bbe892012-02-09 18:10:06 +02001681 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
1682
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001683 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
1684 init_hca.uar_page_sz = PAGE_SHIFT - 12;
Shani Michaelie4488342013-02-06 16:19:11 +00001685 init_hca.mw_enabled = 0;
1686 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
1687 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
1688 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001689
1690 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
1691 if (err)
1692 goto err_stop_fw;
1693
1694 err = mlx4_INIT_HCA(dev, &init_hca);
1695 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001696 mlx4_err(dev, "INIT_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001697 goto err_free_icm;
1698 }
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001699 /*
1700 * If TS is supported by FW
1701 * read HCA frequency by QUERY_HCA command
1702 */
1703 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
1704 memset(&init_hca, 0, sizeof(init_hca));
1705 err = mlx4_QUERY_HCA(dev, &init_hca);
1706 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001707 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001708 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1709 } else {
1710 dev->caps.hca_core_clock =
1711 init_hca.hca_core_clock;
1712 }
1713
1714 /* In case we got HCA frequency 0 - disable timestamping
1715 * to avoid dividing by zero
1716 */
1717 if (!dev->caps.hca_core_clock) {
1718 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1719 mlx4_err(dev,
Joe Perches1a91de22014-05-07 12:52:57 -07001720 "HCA frequency is 0 - timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001721 } else if (map_internal_clock(dev)) {
1722 /*
1723 * Map internal clock,
1724 * in case of failure disable timestamping
1725 */
1726 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -07001727 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001728 }
1729 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001730 } else {
1731 err = mlx4_init_slave(dev);
1732 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001733 if (err != -EPROBE_DEFER)
1734 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001735 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001736 }
1737
1738 err = mlx4_slave_cap(dev);
1739 if (err) {
1740 mlx4_err(dev, "Failed to obtain slave caps\n");
1741 goto err_close;
1742 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001743 }
1744
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001745 if (map_bf_area(dev))
1746 mlx4_dbg(dev, "Failed to map blue flame area\n");
1747
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001748 /*Only the master set the ports, all the rest got it from it.*/
1749 if (!mlx4_is_slave(dev))
1750 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001751
1752 err = mlx4_QUERY_ADAPTER(dev, &adapter);
1753 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001754 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001755 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001756 }
1757
1758 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02001759 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07001760
1761 return 0;
1762
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001763unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001764 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001765 unmap_bf_area(dev);
1766
Dotan Barakb38f2872014-05-29 16:30:59 +03001767 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03001768 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03001769 kfree(dev->caps.qp0_tunnel);
1770 kfree(dev->caps.qp0_proxy);
1771 kfree(dev->caps.qp1_tunnel);
1772 kfree(dev->caps.qp1_proxy);
1773 }
1774
Roland Dreier225c7b12007-05-08 18:00:38 -07001775err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00001776 if (mlx4_is_slave(dev))
1777 mlx4_slave_exit(dev);
1778 else
1779 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001780
1781err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001782 if (!mlx4_is_slave(dev))
1783 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001784
1785err_stop_fw:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001786 if (!mlx4_is_slave(dev)) {
1787 mlx4_UNMAP_FA(dev);
1788 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1789 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001790 return err;
1791}
1792
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001793static int mlx4_init_counters_table(struct mlx4_dev *dev)
1794{
1795 struct mlx4_priv *priv = mlx4_priv(dev);
1796 int nent;
1797
1798 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1799 return -ENOENT;
1800
1801 nent = dev->caps.max_counters;
1802 return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
1803}
1804
1805static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
1806{
1807 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
1808}
1809
Jack Morgensteinba062d52012-05-15 10:35:03 +00001810int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001811{
1812 struct mlx4_priv *priv = mlx4_priv(dev);
1813
1814 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1815 return -ENOENT;
1816
1817 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
1818 if (*idx == -1)
1819 return -ENOMEM;
1820
1821 return 0;
1822}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001823
1824int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
1825{
1826 u64 out_param;
1827 int err;
1828
1829 if (mlx4_is_mfunc(dev)) {
1830 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
1831 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
1832 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
1833 if (!err)
1834 *idx = get_param_l(&out_param);
1835
1836 return err;
1837 }
1838 return __mlx4_counter_alloc(dev, idx);
1839}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001840EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
1841
Jack Morgensteinba062d52012-05-15 10:35:03 +00001842void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001843{
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02001844 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001845 return;
1846}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001847
1848void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
1849{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00001850 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00001851
1852 if (mlx4_is_mfunc(dev)) {
1853 set_param_l(&in_param, idx);
1854 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
1855 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
1856 MLX4_CMD_WRAPPED);
1857 return;
1858 }
1859 __mlx4_counter_free(dev, idx);
1860}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001861EXPORT_SYMBOL_GPL(mlx4_counter_free);
1862
Roland Dreier3d73c282007-10-10 15:43:54 -07001863static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001864{
1865 struct mlx4_priv *priv = mlx4_priv(dev);
1866 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001867 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08001868 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07001869
Roland Dreier225c7b12007-05-08 18:00:38 -07001870 err = mlx4_init_uar_table(dev);
1871 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001872 mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
1873 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07001874 }
1875
1876 err = mlx4_uar_alloc(dev, &priv->driver_uar);
1877 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001878 mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001879 goto err_uar_table_free;
1880 }
1881
Roland Dreier4979d182011-01-12 09:50:36 -08001882 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001883 if (!priv->kar) {
Joe Perches1a91de22014-05-07 12:52:57 -07001884 mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001885 err = -ENOMEM;
1886 goto err_uar_free;
1887 }
1888
1889 err = mlx4_init_pd_table(dev);
1890 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001891 mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001892 goto err_kar_unmap;
1893 }
1894
Sean Hefty012a8ff2011-06-02 09:01:33 -07001895 err = mlx4_init_xrcd_table(dev);
1896 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001897 mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001898 goto err_pd_table_free;
1899 }
1900
Roland Dreier225c7b12007-05-08 18:00:38 -07001901 err = mlx4_init_mr_table(dev);
1902 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001903 mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001904 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001905 }
1906
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001907 if (!mlx4_is_slave(dev)) {
1908 err = mlx4_init_mcg_table(dev);
1909 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001910 mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001911 goto err_mr_table_free;
1912 }
Jack Morgenstein114840c2014-06-01 11:53:50 +03001913 err = mlx4_config_mad_demux(dev);
1914 if (err) {
1915 mlx4_err(dev, "Failed in config_mad_demux, aborting\n");
1916 goto err_mcg_table_free;
1917 }
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001918 }
1919
Roland Dreier225c7b12007-05-08 18:00:38 -07001920 err = mlx4_init_eq_table(dev);
1921 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001922 mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001923 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001924 }
1925
1926 err = mlx4_cmd_use_events(dev);
1927 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001928 mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001929 goto err_eq_table_free;
1930 }
1931
1932 err = mlx4_NOP(dev);
1933 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001934 if (dev->flags & MLX4_FLAG_MSI_X) {
Joe Perches1a91de22014-05-07 12:52:57 -07001935 mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001936 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Joe Perches1a91de22014-05-07 12:52:57 -07001937 mlx4_warn(dev, "Trying again without MSI-X\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001938 } else {
Joe Perches1a91de22014-05-07 12:52:57 -07001939 mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001940 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001941 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001942 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001943
1944 goto err_cmd_poll;
1945 }
1946
1947 mlx4_dbg(dev, "NOP command IRQ test passed\n");
1948
1949 err = mlx4_init_cq_table(dev);
1950 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001951 mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001952 goto err_cmd_poll;
1953 }
1954
1955 err = mlx4_init_srq_table(dev);
1956 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001957 mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001958 goto err_cq_table_free;
1959 }
1960
1961 err = mlx4_init_qp_table(dev);
1962 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001963 mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001964 goto err_srq_table_free;
1965 }
1966
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001967 err = mlx4_init_counters_table(dev);
1968 if (err && err != -ENOENT) {
Joe Perches1a91de22014-05-07 12:52:57 -07001969 mlx4_err(dev, "Failed to initialize counters table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001970 goto err_qp_table_free;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001971 }
1972
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001973 if (!mlx4_is_slave(dev)) {
1974 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001975 ib_port_default_caps = 0;
1976 err = mlx4_get_port_ib_caps(dev, port,
1977 &ib_port_default_caps);
1978 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -07001979 mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
1980 port, err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001981 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001982
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001983 /* initialize per-slave default ib port capabilities */
1984 if (mlx4_is_master(dev)) {
1985 int i;
1986 for (i = 0; i < dev->num_slaves; i++) {
1987 if (i == mlx4_master_func_num(dev))
1988 continue;
1989 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
Joe Perches1a91de22014-05-07 12:52:57 -07001990 ib_port_default_caps;
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001991 }
1992 }
1993
Or Gerlitz096335b2012-01-11 19:02:17 +02001994 if (mlx4_is_mfunc(dev))
1995 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
1996 else
1997 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001998
Jack Morgenstein66349612012-06-19 11:21:44 +03001999 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
2000 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002001 if (err) {
2002 mlx4_err(dev, "Failed to set port %d, aborting\n",
Joe Perches1a91de22014-05-07 12:52:57 -07002003 port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002004 goto err_counters_table_free;
2005 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002006 }
2007 }
2008
Roland Dreier225c7b12007-05-08 18:00:38 -07002009 return 0;
2010
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002011err_counters_table_free:
2012 mlx4_cleanup_counters_table(dev);
2013
Roland Dreier225c7b12007-05-08 18:00:38 -07002014err_qp_table_free:
2015 mlx4_cleanup_qp_table(dev);
2016
2017err_srq_table_free:
2018 mlx4_cleanup_srq_table(dev);
2019
2020err_cq_table_free:
2021 mlx4_cleanup_cq_table(dev);
2022
2023err_cmd_poll:
2024 mlx4_cmd_use_polling(dev);
2025
2026err_eq_table_free:
2027 mlx4_cleanup_eq_table(dev);
2028
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002029err_mcg_table_free:
2030 if (!mlx4_is_slave(dev))
2031 mlx4_cleanup_mcg_table(dev);
2032
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002033err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07002034 mlx4_cleanup_mr_table(dev);
2035
Sean Hefty012a8ff2011-06-02 09:01:33 -07002036err_xrcd_table_free:
2037 mlx4_cleanup_xrcd_table(dev);
2038
Roland Dreier225c7b12007-05-08 18:00:38 -07002039err_pd_table_free:
2040 mlx4_cleanup_pd_table(dev);
2041
2042err_kar_unmap:
2043 iounmap(priv->kar);
2044
2045err_uar_free:
2046 mlx4_uar_free(dev, &priv->driver_uar);
2047
2048err_uar_table_free:
2049 mlx4_cleanup_uar_table(dev);
2050 return err;
2051}
2052
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08002053static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002054{
2055 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002056 struct msix_entry *entries;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002057 int nreq = min_t(int, dev->caps.num_ports *
Ido Shamaybb2146b2014-02-21 12:39:18 +02002058 min_t(int, num_online_cpus() + 1,
Yuval Mintz90b1ebe2012-07-01 03:18:51 +00002059 MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
Roland Dreier225c7b12007-05-08 18:00:38 -07002060 int i;
2061
2062 if (msi_x) {
Or Gerlitzca4c7b32013-01-17 05:30:43 +00002063 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
2064 nreq);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002065
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002066 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
2067 if (!entries)
2068 goto no_msi;
2069
2070 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002071 entries[i].entry = i;
2072
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002073 nreq = pci_enable_msix_range(dev->pdev, entries, 2, nreq);
2074
2075 if (nreq < 0) {
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07002076 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002077 goto no_msi;
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002078 } else if (nreq < MSIX_LEGACY_SZ +
Joe Perches1a91de22014-05-07 12:52:57 -07002079 dev->caps.num_ports * MIN_MSIX_P_PORT) {
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002080 /*Working in legacy mode , all EQ's shared*/
2081 dev->caps.comp_pool = 0;
2082 dev->caps.num_comp_vectors = nreq - 1;
2083 } else {
2084 dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
2085 dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
2086 }
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002087 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002088 priv->eq_table.eq[i].irq = entries[i].vector;
2089
2090 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002091
2092 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002093 return;
2094 }
2095
2096no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002097 dev->caps.num_comp_vectors = 1;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002098 dev->caps.comp_pool = 0;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002099
2100 for (i = 0; i < 2; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002101 priv->eq_table.eq[i].irq = dev->pdev->irq;
2102}
2103
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002104static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002105{
2106 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002107 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002108
2109 info->dev = dev;
2110 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002111 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002112 mlx4_init_mac_table(dev, &info->mac_table);
2113 mlx4_init_vlan_table(dev, &info->vlan_table);
Jack Morgenstein111c6092014-05-27 09:26:38 +03002114 mlx4_init_roce_gid_table(dev, &info->gid_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00002115 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002116 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002117
2118 sprintf(info->dev_name, "mlx4_port%d", port);
2119 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002120 if (mlx4_is_mfunc(dev))
2121 info->port_attr.attr.mode = S_IRUGO;
2122 else {
2123 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
2124 info->port_attr.store = set_port_type;
2125 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002126 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07002127 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002128
2129 err = device_create_file(&dev->pdev->dev, &info->port_attr);
2130 if (err) {
2131 mlx4_err(dev, "Failed to create file for port %d\n", port);
2132 info->port = -1;
2133 }
2134
Or Gerlitz096335b2012-01-11 19:02:17 +02002135 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
2136 info->port_mtu_attr.attr.name = info->dev_mtu_name;
2137 if (mlx4_is_mfunc(dev))
2138 info->port_mtu_attr.attr.mode = S_IRUGO;
2139 else {
2140 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
2141 info->port_mtu_attr.store = set_port_ib_mtu;
2142 }
2143 info->port_mtu_attr.show = show_port_ib_mtu;
2144 sysfs_attr_init(&info->port_mtu_attr.attr);
2145
2146 err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
2147 if (err) {
2148 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
2149 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
2150 info->port = -1;
2151 }
2152
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002153 return err;
2154}
2155
2156static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
2157{
2158 if (info->port < 0)
2159 return;
2160
2161 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002162 device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002163}
2164
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002165static int mlx4_init_steering(struct mlx4_dev *dev)
2166{
2167 struct mlx4_priv *priv = mlx4_priv(dev);
2168 int num_entries = dev->caps.num_ports;
2169 int i, j;
2170
2171 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2172 if (!priv->steer)
2173 return -ENOMEM;
2174
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002175 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002176 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2177 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2178 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2179 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002180 return 0;
2181}
2182
2183static void mlx4_clear_steering(struct mlx4_dev *dev)
2184{
2185 struct mlx4_priv *priv = mlx4_priv(dev);
2186 struct mlx4_steer_index *entry, *tmp_entry;
2187 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2188 int num_entries = dev->caps.num_ports;
2189 int i, j;
2190
2191 for (i = 0; i < num_entries; i++) {
2192 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2193 list_for_each_entry_safe(pqp, tmp_pqp,
2194 &priv->steer[i].promisc_qps[j],
2195 list) {
2196 list_del(&pqp->list);
2197 kfree(pqp);
2198 }
2199 list_for_each_entry_safe(entry, tmp_entry,
2200 &priv->steer[i].steer_entries[j],
2201 list) {
2202 list_del(&entry->list);
2203 list_for_each_entry_safe(pqp, tmp_pqp,
2204 &entry->duplicates,
2205 list) {
2206 list_del(&pqp->list);
2207 kfree(pqp);
2208 }
2209 kfree(entry);
2210 }
2211 }
2212 }
2213 kfree(priv->steer);
2214}
2215
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002216static int extended_func_num(struct pci_dev *pdev)
2217{
2218 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
2219}
2220
2221#define MLX4_OWNER_BASE 0x8069c
2222#define MLX4_OWNER_SIZE 4
2223
2224static int mlx4_get_ownership(struct mlx4_dev *dev)
2225{
2226 void __iomem *owner;
2227 u32 ret;
2228
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002229 if (pci_channel_offline(dev->pdev))
2230 return -EIO;
2231
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002232 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2233 MLX4_OWNER_SIZE);
2234 if (!owner) {
2235 mlx4_err(dev, "Failed to obtain ownership bit\n");
2236 return -ENOMEM;
2237 }
2238
2239 ret = readl(owner);
2240 iounmap(owner);
2241 return (int) !!ret;
2242}
2243
2244static void mlx4_free_ownership(struct mlx4_dev *dev)
2245{
2246 void __iomem *owner;
2247
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002248 if (pci_channel_offline(dev->pdev))
2249 return;
2250
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002251 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2252 MLX4_OWNER_SIZE);
2253 if (!owner) {
2254 mlx4_err(dev, "Failed to obtain ownership bit\n");
2255 return;
2256 }
2257 writel(0, owner);
2258 msleep(1000);
2259 iounmap(owner);
2260}
2261
Roland Dreier839f1242012-09-27 09:23:41 -07002262static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
Roland Dreier225c7b12007-05-08 18:00:38 -07002263{
Roland Dreier225c7b12007-05-08 18:00:38 -07002264 struct mlx4_priv *priv;
2265 struct mlx4_dev *dev;
2266 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002267 int port;
Matan Barakdd41cc32014-03-19 18:11:53 +02002268 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
2269 int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
2270 const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
2271 {2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
Matan Barak1ab95d32014-03-19 18:11:50 +02002272 unsigned total_vfs = 0;
2273 int sriov_initialized = 0;
2274 unsigned int i;
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002275 int existing_vfs = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002276
Joe Perches0a645e82010-07-10 07:22:46 +00002277 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
Roland Dreier225c7b12007-05-08 18:00:38 -07002278
2279 err = pci_enable_device(pdev);
2280 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002281 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002282 return err;
2283 }
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002284
2285 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
2286 * per port, we must limit the number of VFs to 63 (since their are
2287 * 128 MACs)
2288 */
Matan Barakdd41cc32014-03-19 18:11:53 +02002289 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc;
2290 total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
2291 nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
Matan Barak1ab95d32014-03-19 18:11:50 +02002292 if (nvfs[i] < 0) {
2293 dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
2294 return -EINVAL;
2295 }
2296 }
Matan Barakdd41cc32014-03-19 18:11:53 +02002297 for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc;
2298 i++) {
2299 prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
Matan Barak1ab95d32014-03-19 18:11:50 +02002300 if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
2301 dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
2302 return -EINVAL;
2303 }
2304 }
2305 if (total_vfs >= MLX4_MAX_NUM_VF) {
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002306 dev_err(&pdev->dev,
2307 "Requested more VF's (%d) than allowed (%d)\n",
Matan Barak1ab95d32014-03-19 18:11:50 +02002308 total_vfs, MLX4_MAX_NUM_VF - 1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002309 return -EINVAL;
2310 }
Jack Morgenstein30e514a2013-06-25 12:09:38 +03002311
Matan Barak1ab95d32014-03-19 18:11:50 +02002312 for (i = 0; i < MLX4_MAX_PORTS; i++) {
2313 if (nvfs[i] + nvfs[2] >= MLX4_MAX_NUM_VF_P_PORT) {
2314 dev_err(&pdev->dev,
2315 "Requested more VF's (%d) for port (%d) than allowed (%d)\n",
2316 nvfs[i] + nvfs[2], i + 1,
2317 MLX4_MAX_NUM_VF_P_PORT - 1);
2318 return -EINVAL;
2319 }
Jack Morgenstein30e514a2013-06-25 12:09:38 +03002320 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002321
2322
Roland Dreier225c7b12007-05-08 18:00:38 -07002323 /*
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002324 * Check for BARs.
Roland Dreier225c7b12007-05-08 18:00:38 -07002325 */
Roland Dreier839f1242012-09-27 09:23:41 -07002326 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002327 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Joe Perches1a91de22014-05-07 12:52:57 -07002328 dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
Roland Dreier839f1242012-09-27 09:23:41 -07002329 pci_dev_data, pci_resource_flags(pdev, 0));
Roland Dreier225c7b12007-05-08 18:00:38 -07002330 err = -ENODEV;
2331 goto err_disable_pdev;
2332 }
2333 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Joe Perches1a91de22014-05-07 12:52:57 -07002334 dev_err(&pdev->dev, "Missing UAR, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002335 err = -ENODEV;
2336 goto err_disable_pdev;
2337 }
2338
Roland Dreiera01df0f2009-09-05 20:24:48 -07002339 err = pci_request_regions(pdev, DRV_NAME);
Roland Dreier225c7b12007-05-08 18:00:38 -07002340 if (err) {
Roland Dreiera01df0f2009-09-05 20:24:48 -07002341 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002342 goto err_disable_pdev;
2343 }
2344
Roland Dreier225c7b12007-05-08 18:00:38 -07002345 pci_set_master(pdev);
2346
Yang Hongyang6a355282009-04-06 19:01:13 -07002347 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002348 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002349 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002350 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002351 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002352 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002353 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002354 }
2355 }
Yang Hongyang6a355282009-04-06 19:01:13 -07002356 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002357 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002358 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002359 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002360 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002361 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002362 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002363 }
2364 }
2365
David Dillow7f9e5c482011-01-17 02:09:44 +00002366 /* Allow large DMA segments, up to the firmware limit of 1 GB */
2367 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
2368
Wei Yangbefdf892014-04-14 09:51:19 +08002369 dev = pci_get_drvdata(pdev);
2370 priv = mlx4_priv(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002371 dev->pdev = pdev;
Roland Dreierb5814012007-06-07 11:51:58 -07002372 INIT_LIST_HEAD(&priv->ctx_list);
2373 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07002374
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002375 mutex_init(&priv->port_mutex);
2376
Yevgeny Petrilin62968832008-04-23 11:55:45 -07002377 INIT_LIST_HEAD(&priv->pgdir_list);
2378 mutex_init(&priv->pgdir_mutex);
2379
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002380 INIT_LIST_HEAD(&priv->bf_list);
2381 mutex_init(&priv->bf_mutex);
2382
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002383 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02002384 dev->numa_node = dev_to_node(&pdev->dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002385 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07002386 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002387 /* When acting as pf, we normally skip vfs unless explicitly
2388 * requested to probe them. */
Matan Barak1ab95d32014-03-19 18:11:50 +02002389 if (total_vfs) {
2390 unsigned vfs_offset = 0;
2391 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
Joe Perches1a91de22014-05-07 12:52:57 -07002392 vfs_offset + nvfs[i] < extended_func_num(pdev);
Matan Barak1ab95d32014-03-19 18:11:50 +02002393 vfs_offset += nvfs[i], i++)
2394 ;
2395 if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
2396 err = -ENODEV;
2397 goto err_free_dev;
2398 }
2399 if ((extended_func_num(pdev) - vfs_offset)
2400 > prb_vf[i]) {
2401 mlx4_warn(dev, "Skipping virtual function:%d\n",
2402 extended_func_num(pdev));
2403 err = -ENODEV;
2404 goto err_free_dev;
2405 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002406 }
2407 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
2408 dev->flags |= MLX4_FLAG_SLAVE;
2409 } else {
2410 /* We reset the device and enable SRIOV only for physical
2411 * devices. Try to claim ownership on the device;
2412 * if already taken, skip -- do not allow multiple PFs */
2413 err = mlx4_get_ownership(dev);
2414 if (err) {
2415 if (err < 0)
2416 goto err_free_dev;
2417 else {
Joe Perches1a91de22014-05-07 12:52:57 -07002418 mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002419 err = -EINVAL;
2420 goto err_free_dev;
2421 }
2422 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002423
Matan Barak1ab95d32014-03-19 18:11:50 +02002424 if (total_vfs) {
2425 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n",
2426 total_vfs);
2427 dev->dev_vfs = kzalloc(
Joe Perches1a91de22014-05-07 12:52:57 -07002428 total_vfs * sizeof(*dev->dev_vfs),
2429 GFP_KERNEL);
Matan Barak1ab95d32014-03-19 18:11:50 +02002430 if (NULL == dev->dev_vfs) {
2431 mlx4_err(dev, "Failed to allocate memory for VFs\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002432 err = 0;
2433 } else {
Matan Barak1ab95d32014-03-19 18:11:50 +02002434 atomic_inc(&pf_loading);
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002435 existing_vfs = pci_num_vf(pdev);
2436 if (existing_vfs) {
2437 err = 0;
2438 if (existing_vfs != total_vfs)
2439 mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n",
2440 existing_vfs, total_vfs);
2441 } else {
2442 err = pci_enable_sriov(pdev, total_vfs);
2443 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002444 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002445 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
Matan Barak1ab95d32014-03-19 18:11:50 +02002446 err);
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002447 atomic_dec(&pf_loading);
Matan Barak1ab95d32014-03-19 18:11:50 +02002448 err = 0;
2449 } else {
2450 mlx4_warn(dev, "Running in master mode\n");
2451 dev->flags |= MLX4_FLAG_SRIOV |
Joe Perches1a91de22014-05-07 12:52:57 -07002452 MLX4_FLAG_MASTER;
Matan Barak1ab95d32014-03-19 18:11:50 +02002453 dev->num_vfs = total_vfs;
2454 sriov_initialized = 1;
2455 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002456 }
2457 }
2458
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002459 atomic_set(&priv->opreq_count, 0);
2460 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
2461
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002462 /*
2463 * Now reset the HCA before we touch the PCI capabilities or
2464 * attempt a firmware command, since a boot ROM may have left
2465 * the HCA in an undefined state.
2466 */
2467 err = mlx4_reset(dev);
2468 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002469 mlx4_err(dev, "Failed to reset HCA, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002470 goto err_rel_own;
2471 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002472 }
2473
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002474slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00002475 err = mlx4_cmd_init(dev);
2476 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002477 mlx4_err(dev, "Failed to init command interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002478 goto err_sriov;
2479 }
2480
2481 /* In slave functions, the communication channel must be initialized
2482 * before posting commands. Also, init num_slaves before calling
2483 * mlx4_init_hca */
2484 if (mlx4_is_mfunc(dev)) {
2485 if (mlx4_is_master(dev))
2486 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
2487 else {
2488 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002489 err = mlx4_multi_func_init(dev);
2490 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002491 mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002492 goto err_cmd;
2493 }
2494 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002495 }
2496
2497 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002498 if (err) {
2499 if (err == -EACCES) {
2500 /* Not primary Physical function
2501 * Running in slave mode */
2502 mlx4_cmd_cleanup(dev);
2503 dev->flags |= MLX4_FLAG_SLAVE;
2504 dev->flags &= ~MLX4_FLAG_MASTER;
2505 goto slave_start;
2506 } else
2507 goto err_mfunc;
2508 }
2509
Eyal Perryb912b2f2014-01-05 17:41:08 +02002510 /* check if the device is functioning at its maximum possible speed.
2511 * No return code for this call, just warn the user in case of PCI
2512 * express device capabilities are under-satisfied by the bus.
2513 */
Eyal Perry83d34592014-05-04 17:07:25 +03002514 if (!mlx4_is_slave(dev))
2515 mlx4_check_pcie_caps(dev);
Eyal Perryb912b2f2014-01-05 17:41:08 +02002516
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002517 /* In master functions, the communication channel must be initialized
2518 * after obtaining its address from fw */
2519 if (mlx4_is_master(dev)) {
Matan Barak1ab95d32014-03-19 18:11:50 +02002520 unsigned sum = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002521 err = mlx4_multi_func_init(dev);
2522 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002523 mlx4_err(dev, "Failed to init master mfunc interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002524 goto err_close;
2525 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002526 if (sriov_initialized) {
Matan Barakdd41cc32014-03-19 18:11:53 +02002527 int ib_ports = 0;
2528 mlx4_foreach_port(i, dev, MLX4_PORT_TYPE_IB)
2529 ib_ports++;
2530
2531 if (ib_ports &&
2532 (num_vfs_argc > 1 || probe_vfs_argc > 1)) {
2533 mlx4_err(dev,
Joe Perches1a91de22014-05-07 12:52:57 -07002534 "Invalid syntax of num_vfs/probe_vfs with IB port - single port VFs syntax is only supported when all ports are configured as ethernet\n");
Or Gerlitz960b1f42014-06-22 13:21:34 +03002535 err = -EINVAL;
2536 goto err_master_mfunc;
Matan Barakdd41cc32014-03-19 18:11:53 +02002537 }
Matan Barak1ab95d32014-03-19 18:11:50 +02002538 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]); i++) {
2539 unsigned j;
2540 for (j = 0; j < nvfs[i]; ++sum, ++j) {
2541 dev->dev_vfs[sum].min_port =
2542 i < 2 ? i + 1 : 1;
2543 dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
2544 dev->caps.num_ports;
2545 }
2546 }
2547 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002548 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002549
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002550 err = mlx4_alloc_eq_table(dev);
2551 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002552 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002553
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002554 priv->msix_ctl.pool_bm = 0;
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00002555 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002556
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002557 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002558 if ((mlx4_is_mfunc(dev)) &&
2559 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002560 err = -ENOSYS;
Joe Perches1a91de22014-05-07 12:52:57 -07002561 mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002562 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002563 }
2564
2565 if (!mlx4_is_slave(dev)) {
2566 err = mlx4_init_steering(dev);
2567 if (err)
2568 goto err_free_eq;
2569 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002570
Roland Dreier225c7b12007-05-08 18:00:38 -07002571 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002572 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
2573 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002574 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00002575 dev->caps.num_comp_vectors = 1;
2576 dev->caps.comp_pool = 0;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002577 pci_disable_msix(pdev);
2578 err = mlx4_setup_hca(dev);
2579 }
2580
Roland Dreier225c7b12007-05-08 18:00:38 -07002581 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002582 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07002583
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002584 mlx4_init_quotas(dev);
2585
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002586 for (port = 1; port <= dev->caps.num_ports; port++) {
2587 err = mlx4_init_port_info(dev, port);
2588 if (err)
2589 goto err_port;
2590 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002591
Roland Dreier225c7b12007-05-08 18:00:38 -07002592 err = mlx4_register_device(dev);
2593 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002594 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002595
Eyal Perryb046ffe2013-10-15 16:55:24 +02002596 mlx4_request_modules(dev);
2597
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002598 mlx4_sense_init(dev);
2599 mlx4_start_sense(dev);
2600
Wei Yangbefdf892014-04-14 09:51:19 +08002601 priv->removed = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002602
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002603 if (mlx4_is_master(dev) && dev->num_vfs)
2604 atomic_dec(&pf_loading);
2605
Roland Dreier225c7b12007-05-08 18:00:38 -07002606 return 0;
2607
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002608err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08002609 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002610 mlx4_cleanup_port_info(&priv->port[port]);
2611
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002612 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002613 mlx4_cleanup_qp_table(dev);
2614 mlx4_cleanup_srq_table(dev);
2615 mlx4_cleanup_cq_table(dev);
2616 mlx4_cmd_use_polling(dev);
2617 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002618 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002619 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002620 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002621 mlx4_cleanup_pd_table(dev);
2622 mlx4_cleanup_uar_table(dev);
2623
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002624err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002625 if (!mlx4_is_slave(dev))
2626 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002627
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002628err_free_eq:
2629 mlx4_free_eq_table(dev);
2630
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002631err_master_mfunc:
2632 if (mlx4_is_master(dev))
2633 mlx4_multi_func_cleanup(dev);
2634
Dotan Barakb38f2872014-05-29 16:30:59 +03002635 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002636 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03002637 kfree(dev->caps.qp0_tunnel);
2638 kfree(dev->caps.qp0_proxy);
2639 kfree(dev->caps.qp1_tunnel);
2640 kfree(dev->caps.qp1_proxy);
2641 }
2642
Roland Dreier225c7b12007-05-08 18:00:38 -07002643err_close:
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002644 if (dev->flags & MLX4_FLAG_MSI_X)
2645 pci_disable_msix(pdev);
2646
Roland Dreier225c7b12007-05-08 18:00:38 -07002647 mlx4_close_hca(dev);
2648
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002649err_mfunc:
2650 if (mlx4_is_slave(dev))
2651 mlx4_multi_func_cleanup(dev);
2652
Roland Dreier225c7b12007-05-08 18:00:38 -07002653err_cmd:
2654 mlx4_cmd_cleanup(dev);
2655
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002656err_sriov:
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002657 if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002658 pci_disable_sriov(pdev);
2659
2660err_rel_own:
2661 if (!mlx4_is_slave(dev))
2662 mlx4_free_ownership(dev);
2663
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002664 if (mlx4_is_master(dev) && dev->num_vfs)
2665 atomic_dec(&pf_loading);
2666
Matan Barak1ab95d32014-03-19 18:11:50 +02002667 kfree(priv->dev.dev_vfs);
2668
Roland Dreier225c7b12007-05-08 18:00:38 -07002669err_free_dev:
Roland Dreier225c7b12007-05-08 18:00:38 -07002670 kfree(priv);
2671
Roland Dreiera01df0f2009-09-05 20:24:48 -07002672err_release_regions:
2673 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002674
2675err_disable_pdev:
2676 pci_disable_device(pdev);
2677 pci_set_drvdata(pdev, NULL);
2678 return err;
2679}
2680
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002681static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07002682{
Wei Yangbefdf892014-04-14 09:51:19 +08002683 struct mlx4_priv *priv;
2684 struct mlx4_dev *dev;
2685
Joe Perches0a645e82010-07-10 07:22:46 +00002686 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07002687
Wei Yangbefdf892014-04-14 09:51:19 +08002688 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
2689 if (!priv)
2690 return -ENOMEM;
2691
2692 dev = &priv->dev;
2693 pci_set_drvdata(pdev, dev);
2694 priv->pci_dev_data = id->driver_data;
2695
Roland Dreier839f1242012-09-27 09:23:41 -07002696 return __mlx4_init_one(pdev, id->driver_data);
Roland Dreier3d73c282007-10-10 15:43:54 -07002697}
2698
Wei Yangbefdf892014-04-14 09:51:19 +08002699static void __mlx4_remove_one(struct pci_dev *pdev)
2700{
2701 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2702 struct mlx4_priv *priv = mlx4_priv(dev);
2703 int pci_dev_data;
2704 int p;
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002705 int active_vfs = 0;
Wei Yangbefdf892014-04-14 09:51:19 +08002706
2707 if (priv->removed)
2708 return;
2709
2710 pci_dev_data = priv->pci_dev_data;
2711
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002712 /* Disabling SR-IOV is not allowed while there are active vf's */
2713 if (mlx4_is_master(dev)) {
2714 active_vfs = mlx4_how_many_lives_vf(dev);
2715 if (active_vfs) {
2716 pr_warn("Removing PF when there are active VF's !!\n");
2717 pr_warn("Will not disable SR-IOV.\n");
2718 }
2719 }
Wei Yangbefdf892014-04-14 09:51:19 +08002720 mlx4_stop_sense(dev);
2721 mlx4_unregister_device(dev);
2722
2723 for (p = 1; p <= dev->caps.num_ports; p++) {
2724 mlx4_cleanup_port_info(&priv->port[p]);
2725 mlx4_CLOSE_PORT(dev, p);
2726 }
2727
2728 if (mlx4_is_master(dev))
2729 mlx4_free_resource_tracker(dev,
2730 RES_TR_FREE_SLAVES_ONLY);
2731
2732 mlx4_cleanup_counters_table(dev);
2733 mlx4_cleanup_qp_table(dev);
2734 mlx4_cleanup_srq_table(dev);
2735 mlx4_cleanup_cq_table(dev);
2736 mlx4_cmd_use_polling(dev);
2737 mlx4_cleanup_eq_table(dev);
2738 mlx4_cleanup_mcg_table(dev);
2739 mlx4_cleanup_mr_table(dev);
2740 mlx4_cleanup_xrcd_table(dev);
2741 mlx4_cleanup_pd_table(dev);
2742
2743 if (mlx4_is_master(dev))
2744 mlx4_free_resource_tracker(dev,
2745 RES_TR_FREE_STRUCTS_ONLY);
2746
2747 iounmap(priv->kar);
2748 mlx4_uar_free(dev, &priv->driver_uar);
2749 mlx4_cleanup_uar_table(dev);
2750 if (!mlx4_is_slave(dev))
2751 mlx4_clear_steering(dev);
2752 mlx4_free_eq_table(dev);
2753 if (mlx4_is_master(dev))
2754 mlx4_multi_func_cleanup(dev);
2755 mlx4_close_hca(dev);
2756 if (mlx4_is_slave(dev))
2757 mlx4_multi_func_cleanup(dev);
2758 mlx4_cmd_cleanup(dev);
2759
2760 if (dev->flags & MLX4_FLAG_MSI_X)
2761 pci_disable_msix(pdev);
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002762 if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) {
Wei Yangbefdf892014-04-14 09:51:19 +08002763 mlx4_warn(dev, "Disabling SR-IOV\n");
2764 pci_disable_sriov(pdev);
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03002765 dev->num_vfs = 0;
Wei Yangbefdf892014-04-14 09:51:19 +08002766 }
2767
2768 if (!mlx4_is_slave(dev))
2769 mlx4_free_ownership(dev);
2770
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002771 kfree(dev->caps.qp0_qkey);
Wei Yangbefdf892014-04-14 09:51:19 +08002772 kfree(dev->caps.qp0_tunnel);
2773 kfree(dev->caps.qp0_proxy);
2774 kfree(dev->caps.qp1_tunnel);
2775 kfree(dev->caps.qp1_proxy);
2776 kfree(dev->dev_vfs);
2777
2778 pci_release_regions(pdev);
2779 pci_disable_device(pdev);
2780 memset(priv, 0, sizeof(*priv));
2781 priv->pci_dev_data = pci_dev_data;
2782 priv->removed = 1;
2783}
2784
Roland Dreier3d73c282007-10-10 15:43:54 -07002785static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002786{
2787 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2788 struct mlx4_priv *priv = mlx4_priv(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002789
Wei Yangbefdf892014-04-14 09:51:19 +08002790 __mlx4_remove_one(pdev);
2791 kfree(priv);
2792 pci_set_drvdata(pdev, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002793}
2794
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002795int mlx4_restart_one(struct pci_dev *pdev)
2796{
Roland Dreier839f1242012-09-27 09:23:41 -07002797 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2798 struct mlx4_priv *priv = mlx4_priv(dev);
2799 int pci_dev_data;
2800
2801 pci_dev_data = priv->pci_dev_data;
Wei Yangbefdf892014-04-14 09:51:19 +08002802 __mlx4_remove_one(pdev);
Roland Dreier839f1242012-09-27 09:23:41 -07002803 return __mlx4_init_one(pdev, pci_dev_data);
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002804}
2805
Benoit Taine9baa3c32014-08-08 15:56:03 +02002806static const struct pci_device_id mlx4_pci_table[] = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002807 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002808 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002809 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002810 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002811 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002812 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002813 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002814 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002815 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002816 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002817 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002818 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002819 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002820 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002821 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002822 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002823 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002824 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002825 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07002826 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002827 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002828 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002829 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002830 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002831 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002832 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002833 /* MT27500 Family [ConnectX-3] */
2834 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
2835 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002836 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002837 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
2838 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
2839 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
2840 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
2841 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
2842 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
2843 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
2844 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
2845 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
2846 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
2847 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
2848 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07002849 { 0, }
2850};
2851
2852MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
2853
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002854static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
2855 pci_channel_state_t state)
2856{
Wei Yangbefdf892014-04-14 09:51:19 +08002857 __mlx4_remove_one(pdev);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002858
2859 return state == pci_channel_io_perm_failure ?
2860 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
2861}
2862
2863static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
2864{
Wei Yangbefdf892014-04-14 09:51:19 +08002865 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2866 struct mlx4_priv *priv = mlx4_priv(dev);
2867 int ret;
Wei Yang97a52212014-03-27 09:28:31 +08002868
Wei Yangbefdf892014-04-14 09:51:19 +08002869 ret = __mlx4_init_one(pdev, priv->pci_dev_data);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002870
2871 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
2872}
2873
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07002874static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002875 .error_detected = mlx4_pci_err_detected,
2876 .slot_reset = mlx4_pci_slot_reset,
2877};
2878
Roland Dreier225c7b12007-05-08 18:00:38 -07002879static struct pci_driver mlx4_driver = {
2880 .name = DRV_NAME,
2881 .id_table = mlx4_pci_table,
2882 .probe = mlx4_init_one,
Wei Yangda1de8d2014-06-08 13:49:46 +03002883 .shutdown = __mlx4_remove_one,
Bill Pembertonf57e6842012-12-03 09:23:15 -05002884 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002885 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07002886};
2887
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002888static int __init mlx4_verify_params(void)
2889{
2890 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002891 pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002892 return -1;
2893 }
2894
Or Gerlitzcb296882011-10-16 10:26:21 +02002895 if (log_num_vlan != 0)
Amir Vadaic20862c2014-05-22 15:55:40 +03002896 pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
2897 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002898
Amir Vadaiecc8fb12014-05-22 15:55:39 +03002899 if (use_prio != 0)
2900 pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002901
Eli Cohen04986282010-09-20 08:42:38 +02002902 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002903 pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
2904 log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07002905 return -1;
2906 }
2907
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002908 /* Check if module param for ports type has legal combination */
2909 if (port_type_array[0] == false && port_type_array[1] == true) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002910 pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002911 port_type_array[0] = true;
2912 }
2913
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002914 if (mlx4_log_num_mgm_entry_size != -1 &&
2915 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
2916 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
Joe Perches1a91de22014-05-07 12:52:57 -07002917 pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-1 or %d..%d)\n",
2918 mlx4_log_num_mgm_entry_size,
2919 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
2920 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002921 return -1;
2922 }
2923
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002924 return 0;
2925}
2926
Roland Dreier225c7b12007-05-08 18:00:38 -07002927static int __init mlx4_init(void)
2928{
2929 int ret;
2930
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002931 if (mlx4_verify_params())
2932 return -EINVAL;
2933
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002934 mlx4_catas_init();
2935
2936 mlx4_wq = create_singlethread_workqueue("mlx4");
2937 if (!mlx4_wq)
2938 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002939
Roland Dreier225c7b12007-05-08 18:00:38 -07002940 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08002941 if (ret < 0)
2942 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002943 return ret < 0 ? ret : 0;
2944}
2945
2946static void __exit mlx4_cleanup(void)
2947{
2948 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002949 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002950}
2951
2952module_init(mlx4_init);
2953module_exit(mlx4_cleanup);