blob: f7c3ca858bb80203872f7550ea0efe7ebc5fec9e [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020025
Rob Clark16ea9752013-01-08 15:04:28 -060026#include "tilcdc_drv.h"
27#include "tilcdc_regs.h"
28#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060029#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020030#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060031
32#include "drm_fb_helper.h"
33
34static LIST_HEAD(module_list);
35
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +030036static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
37
38static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
39 DRM_FORMAT_BGR888,
40 DRM_FORMAT_XBGR8888 };
41
42static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
43 DRM_FORMAT_RGB888,
44 DRM_FORMAT_XRGB8888 };
45
46static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
47 DRM_FORMAT_RGB888,
48 DRM_FORMAT_XRGB8888 };
49
Rob Clark16ea9752013-01-08 15:04:28 -060050void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
51 const struct tilcdc_module_ops *funcs)
52{
53 mod->name = name;
54 mod->funcs = funcs;
55 INIT_LIST_HEAD(&mod->list);
56 list_add(&mod->list, &module_list);
57}
58
59void tilcdc_module_cleanup(struct tilcdc_module *mod)
60{
61 list_del(&mod->list);
62}
63
64static struct of_device_id tilcdc_of_match[];
65
66static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020067 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060068{
69 return drm_fb_cma_create(dev, file_priv, mode_cmd);
70}
71
72static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
73{
74 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010075 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060076}
77
Jyri Sarhaedc43302015-12-30 17:40:24 +020078int tilcdc_atomic_check(struct drm_device *dev,
79 struct drm_atomic_state *state)
80{
81 int ret;
82
83 ret = drm_atomic_helper_check_modeset(dev, state);
84 if (ret)
85 return ret;
86
87 ret = drm_atomic_helper_check_planes(dev, state);
88 if (ret)
89 return ret;
90
91 /*
92 * tilcdc ->atomic_check can update ->mode_changed if pixel format
93 * changes, hence will we check modeset changes again.
94 */
95 ret = drm_atomic_helper_check_modeset(dev, state);
96 if (ret)
97 return ret;
98
99 return ret;
100}
101
102static int tilcdc_commit(struct drm_device *dev,
103 struct drm_atomic_state *state,
104 bool async)
105{
106 int ret;
107
108 ret = drm_atomic_helper_prepare_planes(dev, state);
109 if (ret)
110 return ret;
111
112 drm_atomic_helper_swap_state(state, true);
113
114 /*
115 * Everything below can be run asynchronously without the need to grab
116 * any modeset locks at all under one condition: It must be guaranteed
117 * that the asynchronous work has either been cancelled (if the driver
118 * supports it, which at least requires that the framebuffers get
119 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
120 * before the new state gets committed on the software side with
121 * drm_atomic_helper_swap_state().
122 *
123 * This scheme allows new atomic state updates to be prepared and
124 * checked in parallel to the asynchronous completion of the previous
125 * update. Which is important since compositors need to figure out the
126 * composition of the next frame right after having submitted the
127 * current layout.
128 */
129
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300130 /* Keep HW on while we commit the state. */
131 pm_runtime_get_sync(dev->dev);
132
Jyri Sarhaedc43302015-12-30 17:40:24 +0200133 drm_atomic_helper_commit_modeset_disables(dev, state);
134
Liu Ying2b58e982016-08-29 17:12:03 +0800135 drm_atomic_helper_commit_planes(dev, state, 0);
Jyri Sarhaedc43302015-12-30 17:40:24 +0200136
137 drm_atomic_helper_commit_modeset_enables(dev, state);
138
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300139 /* Now HW should remain on if need becase the crtc is enabled */
140 pm_runtime_put_sync(dev->dev);
141
Jyri Sarhaedc43302015-12-30 17:40:24 +0200142 drm_atomic_helper_wait_for_vblanks(dev, state);
143
144 drm_atomic_helper_cleanup_planes(dev, state);
145
146 drm_atomic_state_free(state);
147
148 return 0;
149}
150
Rob Clark16ea9752013-01-08 15:04:28 -0600151static const struct drm_mode_config_funcs mode_config_funcs = {
152 .fb_create = tilcdc_fb_create,
153 .output_poll_changed = tilcdc_fb_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200154 .atomic_check = tilcdc_atomic_check,
155 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600156};
157
158static int modeset_init(struct drm_device *dev)
159{
160 struct tilcdc_drm_private *priv = dev->dev_private;
161 struct tilcdc_module *mod;
162
163 drm_mode_config_init(dev);
164
165 priv->crtc = tilcdc_crtc_create(dev);
166
167 list_for_each_entry(mod, &module_list, list) {
168 DBG("loading module: %s", mod->name);
169 mod->funcs->modeset_init(mod, dev);
170 }
171
Rob Clark16ea9752013-01-08 15:04:28 -0600172 dev->mode_config.min_width = 0;
173 dev->mode_config.min_height = 0;
174 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
175 dev->mode_config.max_height = 2048;
176 dev->mode_config.funcs = &mode_config_funcs;
177
178 return 0;
179}
180
181#ifdef CONFIG_CPU_FREQ
182static int cpufreq_transition(struct notifier_block *nb,
183 unsigned long val, void *data)
184{
185 struct tilcdc_drm_private *priv = container_of(nb,
186 struct tilcdc_drm_private, freq_transition);
187 if (val == CPUFREQ_POSTCHANGE) {
188 if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) {
189 priv->lcd_fck_rate = clk_get_rate(priv->clk);
190 tilcdc_crtc_update_clk(priv->crtc);
191 }
192 }
193
194 return 0;
195}
196#endif
197
198/*
199 * DRM operations:
200 */
201
202static int tilcdc_unload(struct drm_device *dev)
203{
204 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600205
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300206 tilcdc_crtc_disable(priv->crtc);
Tomi Valkeinen1aea1e72015-10-19 14:15:26 +0300207
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200208 tilcdc_remove_external_encoders(dev);
209
Guido Martínez3a490122014-06-17 11:17:07 -0300210 drm_fbdev_cma_fini(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -0600211 drm_kms_helper_poll_fini(dev);
212 drm_mode_config_cleanup(dev);
213 drm_vblank_cleanup(dev);
214
Rob Clark16ea9752013-01-08 15:04:28 -0600215 drm_irq_uninstall(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600216
217#ifdef CONFIG_CPU_FREQ
218 cpufreq_unregister_notifier(&priv->freq_transition,
219 CPUFREQ_TRANSITION_NOTIFIER);
220#endif
221
222 if (priv->clk)
223 clk_put(priv->clk);
224
225 if (priv->mmio)
226 iounmap(priv->mmio);
227
228 flush_workqueue(priv->wq);
229 destroy_workqueue(priv->wq);
230
231 dev->dev_private = NULL;
232
233 pm_runtime_disable(dev->dev);
234
Rob Clark16ea9752013-01-08 15:04:28 -0600235 return 0;
236}
237
238static int tilcdc_load(struct drm_device *dev, unsigned long flags)
239{
240 struct platform_device *pdev = dev->platformdev;
241 struct device_node *node = pdev->dev.of_node;
242 struct tilcdc_drm_private *priv;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500243 struct tilcdc_module *mod;
Rob Clark16ea9752013-01-08 15:04:28 -0600244 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500245 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600246 int ret;
247
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200248 priv = devm_kzalloc(dev->dev, sizeof(*priv), GFP_KERNEL);
Jyri Sarha514d1a12016-06-16 11:28:23 +0300249 if (!priv) {
Rob Clark16ea9752013-01-08 15:04:28 -0600250 dev_err(dev->dev, "failed to allocate private data\n");
251 return -ENOMEM;
252 }
253
254 dev->dev_private = priv;
255
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200256 priv->is_componentized =
257 tilcdc_get_external_components(dev->dev, NULL) > 0;
258
Rob Clark16ea9752013-01-08 15:04:28 -0600259 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300260 if (!priv->wq) {
261 ret = -ENOMEM;
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200262 goto fail_unset_priv;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300263 }
Rob Clark16ea9752013-01-08 15:04:28 -0600264
265 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
266 if (!res) {
267 dev_err(dev->dev, "failed to get memory resource\n");
268 ret = -EINVAL;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300269 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600270 }
271
272 priv->mmio = ioremap_nocache(res->start, resource_size(res));
273 if (!priv->mmio) {
274 dev_err(dev->dev, "failed to ioremap\n");
275 ret = -ENOMEM;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300276 goto fail_free_wq;
Rob Clark16ea9752013-01-08 15:04:28 -0600277 }
278
279 priv->clk = clk_get(dev->dev, "fck");
280 if (IS_ERR(priv->clk)) {
281 dev_err(dev->dev, "failed to get functional clock\n");
282 ret = -ENODEV;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300283 goto fail_iounmap;
Rob Clark16ea9752013-01-08 15:04:28 -0600284 }
285
Rob Clark16ea9752013-01-08 15:04:28 -0600286#ifdef CONFIG_CPU_FREQ
287 priv->lcd_fck_rate = clk_get_rate(priv->clk);
288 priv->freq_transition.notifier_call = cpufreq_transition;
289 ret = cpufreq_register_notifier(&priv->freq_transition,
290 CPUFREQ_TRANSITION_NOTIFIER);
291 if (ret) {
292 dev_err(dev->dev, "failed to register cpufreq notifier\n");
Darren Etheridge3d193062014-01-15 15:52:36 -0600293 goto fail_put_clk;
Rob Clark16ea9752013-01-08 15:04:28 -0600294 }
295#endif
296
297 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500298 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
299
300 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
301
302 if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
303 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
304
305 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
306
307 if (of_property_read_u32(node, "ti,max-pixelclock",
308 &priv->max_pixelclock))
309 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
310
311 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600312
313 pm_runtime_enable(dev->dev);
314
315 /* Determine LCD IP Version */
316 pm_runtime_get_sync(dev->dev);
317 switch (tilcdc_read(dev, LCDC_PID_REG)) {
318 case 0x4c100102:
319 priv->rev = 1;
320 break;
321 case 0x4f200800:
322 case 0x4f201000:
323 priv->rev = 2;
324 break;
325 default:
326 dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
327 "defaulting to LCD revision 1\n",
328 tilcdc_read(dev, LCDC_PID_REG));
329 priv->rev = 1;
330 break;
331 }
332
333 pm_runtime_put_sync(dev->dev);
334
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300335 if (priv->rev == 1) {
336 DBG("Revision 1 LCDC supports only RGB565 format");
337 priv->pixelformats = tilcdc_rev1_formats;
338 priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
339 } else {
340 const char *str = "\0";
341
342 of_property_read_string(node, "blue-and-red-wiring", &str);
343 if (0 == strcmp(str, "crossed")) {
344 DBG("Configured for crossed blue and red wires");
345 priv->pixelformats = tilcdc_crossed_formats;
346 priv->num_pixelformats =
347 ARRAY_SIZE(tilcdc_crossed_formats);
348 } else if (0 == strcmp(str, "straight")) {
349 DBG("Configured for straight blue and red wires");
350 priv->pixelformats = tilcdc_straight_formats;
351 priv->num_pixelformats =
352 ARRAY_SIZE(tilcdc_straight_formats);
353 } else {
354 DBG("Blue and red wiring '%s' unknown, use legacy mode",
355 str);
356 priv->pixelformats = tilcdc_legacy_formats;
357 priv->num_pixelformats =
358 ARRAY_SIZE(tilcdc_legacy_formats);
359 }
360 }
361
Rob Clark16ea9752013-01-08 15:04:28 -0600362 ret = modeset_init(dev);
363 if (ret < 0) {
364 dev_err(dev->dev, "failed to initialize mode setting\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300365 goto fail_cpufreq_unregister;
Rob Clark16ea9752013-01-08 15:04:28 -0600366 }
367
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200368 platform_set_drvdata(pdev, dev);
369
370 if (priv->is_componentized) {
371 ret = component_bind_all(dev->dev, dev);
372 if (ret < 0)
373 goto fail_mode_config_cleanup;
374
375 ret = tilcdc_add_external_encoders(dev, &bpp);
376 if (ret < 0)
377 goto fail_component_cleanup;
378 }
379
380 if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
381 dev_err(dev->dev, "no encoders/connectors found\n");
382 ret = -ENXIO;
383 goto fail_external_cleanup;
384 }
385
Rob Clark16ea9752013-01-08 15:04:28 -0600386 ret = drm_vblank_init(dev, 1);
387 if (ret < 0) {
388 dev_err(dev->dev, "failed to initialize vblank\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200389 goto fail_external_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600390 }
391
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100392 ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600393 if (ret < 0) {
394 dev_err(dev->dev, "failed to install IRQ handler\n");
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300395 goto fail_vblank_cleanup;
Rob Clark16ea9752013-01-08 15:04:28 -0600396 }
397
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500398 list_for_each_entry(mod, &module_list, list) {
399 DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp);
400 bpp = mod->preferred_bpp;
401 if (bpp > 0)
402 break;
403 }
404
Jyri Sarha522a76f2015-12-29 17:27:32 +0200405 drm_mode_config_reset(dev);
406
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500407 priv->fbdev = drm_fbdev_cma_init(dev, bpp,
Rob Clark16ea9752013-01-08 15:04:28 -0600408 dev->mode_config.num_crtc,
409 dev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300410 if (IS_ERR(priv->fbdev)) {
411 ret = PTR_ERR(priv->fbdev);
412 goto fail_irq_uninstall;
413 }
Rob Clark16ea9752013-01-08 15:04:28 -0600414
415 drm_kms_helper_poll_init(dev);
416
417 return 0;
418
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300419fail_irq_uninstall:
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300420 drm_irq_uninstall(dev);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300421
422fail_vblank_cleanup:
423 drm_vblank_cleanup(dev);
424
425fail_mode_config_cleanup:
426 drm_mode_config_cleanup(dev);
427
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200428fail_component_cleanup:
429 if (priv->is_componentized)
430 component_unbind_all(dev->dev, dev);
431
432fail_external_cleanup:
433 tilcdc_remove_external_encoders(dev);
434
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300435fail_cpufreq_unregister:
436 pm_runtime_disable(dev->dev);
437#ifdef CONFIG_CPU_FREQ
438 cpufreq_unregister_notifier(&priv->freq_transition,
439 CPUFREQ_TRANSITION_NOTIFIER);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300440
441fail_put_clk:
Grygorii Strashko7974dff2015-02-25 18:19:43 +0200442#endif
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300443 clk_put(priv->clk);
444
445fail_iounmap:
446 iounmap(priv->mmio);
447
448fail_free_wq:
449 flush_workqueue(priv->wq);
450 destroy_workqueue(priv->wq);
451
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200452fail_unset_priv:
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300453 dev->dev_private = NULL;
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200454
Rob Clark16ea9752013-01-08 15:04:28 -0600455 return ret;
456}
457
Rob Clark16ea9752013-01-08 15:04:28 -0600458static void tilcdc_lastclose(struct drm_device *dev)
459{
460 struct tilcdc_drm_private *priv = dev->dev_private;
461 drm_fbdev_cma_restore_mode(priv->fbdev);
462}
463
Daniel Vettere9f0d762013-12-11 11:34:42 +0100464static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600465{
466 struct drm_device *dev = arg;
467 struct tilcdc_drm_private *priv = dev->dev_private;
468 return tilcdc_crtc_irq(priv->crtc);
469}
470
Thierry Reding88e72712015-09-24 18:35:31 +0200471static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600472{
Rob Clark16ea9752013-01-08 15:04:28 -0600473 return 0;
474}
475
Thierry Reding88e72712015-09-24 18:35:31 +0200476static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clark16ea9752013-01-08 15:04:28 -0600477{
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300478 return;
Rob Clark16ea9752013-01-08 15:04:28 -0600479}
480
Jyri Sarha514d1a12016-06-16 11:28:23 +0300481#if defined(CONFIG_DEBUG_FS)
Rob Clark16ea9752013-01-08 15:04:28 -0600482static const struct {
483 const char *name;
484 uint8_t rev;
485 uint8_t save;
486 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530487} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600488#define REG(rev, save, reg) { #reg, rev, save, reg }
489 /* exists in revision 1: */
490 REG(1, false, LCDC_PID_REG),
491 REG(1, true, LCDC_CTRL_REG),
492 REG(1, false, LCDC_STAT_REG),
493 REG(1, true, LCDC_RASTER_CTRL_REG),
494 REG(1, true, LCDC_RASTER_TIMING_0_REG),
495 REG(1, true, LCDC_RASTER_TIMING_1_REG),
496 REG(1, true, LCDC_RASTER_TIMING_2_REG),
497 REG(1, true, LCDC_DMA_CTRL_REG),
498 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
499 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
500 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
501 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
502 /* new in revision 2: */
503 REG(2, false, LCDC_RAW_STAT_REG),
504 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200505 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600506 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
507 REG(2, false, LCDC_END_OF_INT_IND_REG),
508 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600509#undef REG
510};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300511
Rob Clark16ea9752013-01-08 15:04:28 -0600512#endif
513
514#ifdef CONFIG_DEBUG_FS
515static int tilcdc_regs_show(struct seq_file *m, void *arg)
516{
517 struct drm_info_node *node = (struct drm_info_node *) m->private;
518 struct drm_device *dev = node->minor->dev;
519 struct tilcdc_drm_private *priv = dev->dev_private;
520 unsigned i;
521
522 pm_runtime_get_sync(dev->dev);
523
524 seq_printf(m, "revision: %d\n", priv->rev);
525
526 for (i = 0; i < ARRAY_SIZE(registers); i++)
527 if (priv->rev >= registers[i].rev)
528 seq_printf(m, "%s:\t %08x\n", registers[i].name,
529 tilcdc_read(dev, registers[i].reg));
530
531 pm_runtime_put_sync(dev->dev);
532
533 return 0;
534}
535
536static int tilcdc_mm_show(struct seq_file *m, void *arg)
537{
538 struct drm_info_node *node = (struct drm_info_node *) m->private;
539 struct drm_device *dev = node->minor->dev;
Daniel Vetterb04a5902013-12-11 14:24:46 +0100540 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clark16ea9752013-01-08 15:04:28 -0600541}
542
543static struct drm_info_list tilcdc_debugfs_list[] = {
544 { "regs", tilcdc_regs_show, 0 },
545 { "mm", tilcdc_mm_show, 0 },
546 { "fb", drm_fb_cma_debugfs_show, 0 },
547};
548
549static int tilcdc_debugfs_init(struct drm_minor *minor)
550{
551 struct drm_device *dev = minor->dev;
552 struct tilcdc_module *mod;
553 int ret;
554
555 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
556 ARRAY_SIZE(tilcdc_debugfs_list),
557 minor->debugfs_root, minor);
558
559 list_for_each_entry(mod, &module_list, list)
560 if (mod->funcs->debugfs_init)
561 mod->funcs->debugfs_init(mod, minor);
562
563 if (ret) {
564 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
565 return ret;
566 }
567
568 return ret;
569}
570
571static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
572{
573 struct tilcdc_module *mod;
574 drm_debugfs_remove_files(tilcdc_debugfs_list,
575 ARRAY_SIZE(tilcdc_debugfs_list), minor);
576
577 list_for_each_entry(mod, &module_list, list)
578 if (mod->funcs->debugfs_cleanup)
579 mod->funcs->debugfs_cleanup(mod, minor);
580}
581#endif
582
583static const struct file_operations fops = {
584 .owner = THIS_MODULE,
585 .open = drm_open,
586 .release = drm_release,
587 .unlocked_ioctl = drm_ioctl,
588#ifdef CONFIG_COMPAT
589 .compat_ioctl = drm_compat_ioctl,
590#endif
591 .poll = drm_poll,
592 .read = drm_read,
Rob Clark16ea9752013-01-08 15:04:28 -0600593 .llseek = no_llseek,
594 .mmap = drm_gem_cma_mmap,
595};
596
597static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300598 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300599 DRIVER_PRIME | DRIVER_ATOMIC),
Rob Clark16ea9752013-01-08 15:04:28 -0600600 .load = tilcdc_load,
601 .unload = tilcdc_unload,
Rob Clark16ea9752013-01-08 15:04:28 -0600602 .lastclose = tilcdc_lastclose,
603 .irq_handler = tilcdc_irq,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300604 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clark16ea9752013-01-08 15:04:28 -0600605 .enable_vblank = tilcdc_enable_vblank,
606 .disable_vblank = tilcdc_disable_vblank,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200607 .gem_free_object_unlocked = drm_gem_cma_free_object,
Rob Clark16ea9752013-01-08 15:04:28 -0600608 .gem_vm_ops = &drm_gem_cma_vm_ops,
609 .dumb_create = drm_gem_cma_dumb_create,
610 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200611 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300612
613 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
614 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
615 .gem_prime_import = drm_gem_prime_import,
616 .gem_prime_export = drm_gem_prime_export,
617 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
618 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
619 .gem_prime_vmap = drm_gem_cma_prime_vmap,
620 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
621 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600622#ifdef CONFIG_DEBUG_FS
623 .debugfs_init = tilcdc_debugfs_init,
624 .debugfs_cleanup = tilcdc_debugfs_cleanup,
625#endif
626 .fops = &fops,
627 .name = "tilcdc",
628 .desc = "TI LCD Controller DRM",
629 .date = "20121205",
630 .major = 1,
631 .minor = 0,
632};
633
634/*
635 * Power management:
636 */
637
638#ifdef CONFIG_PM_SLEEP
639static int tilcdc_pm_suspend(struct device *dev)
640{
641 struct drm_device *ddev = dev_get_drvdata(dev);
642 struct tilcdc_drm_private *priv = ddev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600643
Jyri Sarha514d1a12016-06-16 11:28:23 +0300644 priv->saved_state = drm_atomic_helper_suspend(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600645
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000646 /* Select sleep pin state */
647 pinctrl_pm_select_sleep_state(dev);
648
Rob Clark16ea9752013-01-08 15:04:28 -0600649 return 0;
650}
651
652static int tilcdc_pm_resume(struct device *dev)
653{
654 struct drm_device *ddev = dev_get_drvdata(dev);
655 struct tilcdc_drm_private *priv = ddev->dev_private;
Jyri Sarha514d1a12016-06-16 11:28:23 +0300656 int ret = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600657
Dave Gerlach416a07f2014-07-29 06:27:58 +0000658 /* Select default pin state */
659 pinctrl_pm_select_default_state(dev);
660
Jyri Sarha514d1a12016-06-16 11:28:23 +0300661 if (priv->saved_state)
662 ret = drm_atomic_helper_resume(ddev, priv->saved_state);
Rob Clark16ea9752013-01-08 15:04:28 -0600663
Jyri Sarha514d1a12016-06-16 11:28:23 +0300664 return ret;
Rob Clark16ea9752013-01-08 15:04:28 -0600665}
666#endif
667
668static const struct dev_pm_ops tilcdc_pm_ops = {
669 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
670};
671
672/*
673 * Platform driver:
674 */
675
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200676static int tilcdc_bind(struct device *dev)
677{
678 return drm_platform_init(&tilcdc_driver, to_platform_device(dev));
679}
680
681static void tilcdc_unbind(struct device *dev)
682{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300683 struct drm_device *ddev = dev_get_drvdata(dev);
684
685 /* Check if a subcomponent has already triggered the unloading. */
686 if (!ddev->dev_private)
687 return;
688
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200689 drm_put_dev(dev_get_drvdata(dev));
690}
691
692static const struct component_master_ops tilcdc_comp_ops = {
693 .bind = tilcdc_bind,
694 .unbind = tilcdc_unbind,
695};
696
Rob Clark16ea9752013-01-08 15:04:28 -0600697static int tilcdc_pdev_probe(struct platform_device *pdev)
698{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200699 struct component_match *match = NULL;
700 int ret;
701
Rob Clark16ea9752013-01-08 15:04:28 -0600702 /* bail out early if no DT data: */
703 if (!pdev->dev.of_node) {
704 dev_err(&pdev->dev, "device-tree data is missing\n");
705 return -ENXIO;
706 }
707
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200708 ret = tilcdc_get_external_components(&pdev->dev, &match);
709 if (ret < 0)
710 return ret;
711 else if (ret == 0)
712 return drm_platform_init(&tilcdc_driver, pdev);
713 else
714 return component_master_add_with_match(&pdev->dev,
715 &tilcdc_comp_ops,
716 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600717}
718
719static int tilcdc_pdev_remove(struct platform_device *pdev)
720{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300721 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200722
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300723 ret = tilcdc_get_external_components(&pdev->dev, NULL);
724 if (ret < 0)
725 return ret;
726 else if (ret == 0)
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200727 drm_put_dev(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300728 else
729 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600730
731 return 0;
732}
733
734static struct of_device_id tilcdc_of_match[] = {
735 { .compatible = "ti,am33xx-tilcdc", },
736 { },
737};
738MODULE_DEVICE_TABLE(of, tilcdc_of_match);
739
740static struct platform_driver tilcdc_platform_driver = {
741 .probe = tilcdc_pdev_probe,
742 .remove = tilcdc_pdev_remove,
743 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600744 .name = "tilcdc",
745 .pm = &tilcdc_pm_ops,
746 .of_match_table = tilcdc_of_match,
747 },
748};
749
750static int __init tilcdc_drm_init(void)
751{
752 DBG("init");
753 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600754 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600755 return platform_driver_register(&tilcdc_platform_driver);
756}
757
758static void __exit tilcdc_drm_fini(void)
759{
760 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600761 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300762 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300763 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600764}
765
Guido Martínez2023d842014-06-17 11:17:11 -0300766module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600767module_exit(tilcdc_drm_fini);
768
769MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
770MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
771MODULE_LICENSE("GPL");