blob: 19e71f4a8ac2fa6bd579b835cd6cd2513ff0999e [file] [log] [blame]
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Author: Huang Rui
23 *
24 */
25
26#include <linux/firmware.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090027#include <drm/drmP.h>
Huang Rui0e5ca0d2017-03-03 18:37:23 -050028#include "amdgpu.h"
29#include "amdgpu_psp.h"
30#include "amdgpu_ucode.h"
31#include "soc15_common.h"
32#include "psp_v3_1.h"
Huang Ruic1798b52016-12-16 10:08:48 +080033#include "psp_v10_0.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050034
35static void psp_set_funcs(struct amdgpu_device *adev);
36
37static int psp_early_init(void *handle)
38{
39 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
40
41 psp_set_funcs(adev);
42
43 return 0;
44}
45
46static int psp_sw_init(void *handle)
47{
48 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
49 struct psp_context *psp = &adev->psp;
50 int ret;
51
52 switch (adev->asic_type) {
53 case CHIP_VEGA10:
Alex Deucherff13dc62018-03-06 22:18:09 -050054 case CHIP_VEGA12:
Alex Deuchere7f9ccb2018-01-23 16:17:24 -050055 psp_v3_1_set_psp_funcs(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -050056 break;
Huang Ruic1798b52016-12-16 10:08:48 +080057 case CHIP_RAVEN:
Alex Deuchere7f9ccb2018-01-23 16:17:24 -050058 psp_v10_0_set_psp_funcs(psp);
Huang Ruic1798b52016-12-16 10:08:48 +080059 break;
Huang Rui0e5ca0d2017-03-03 18:37:23 -050060 default:
61 return -EINVAL;
62 }
63
64 psp->adev = adev;
65
Alex Deuchera9f36362018-03-08 15:47:04 -050066 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
67 return 0;
68
Huang Rui0e5ca0d2017-03-03 18:37:23 -050069 ret = psp_init_microcode(psp);
70 if (ret) {
71 DRM_ERROR("Failed to load psp firmware!\n");
72 return ret;
73 }
74
75 return 0;
76}
77
78static int psp_sw_fini(void *handle)
79{
Monk Liuc833d8aa2017-09-19 16:09:53 +080080 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
81
Alex Deuchera9f36362018-03-08 15:47:04 -050082 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
83 return 0;
84
Monk Liuc833d8aa2017-09-19 16:09:53 +080085 release_firmware(adev->psp.sos_fw);
86 adev->psp.sos_fw = NULL;
87 release_firmware(adev->psp.asd_fw);
88 adev->psp.asd_fw = NULL;
Huang Rui0e5ca0d2017-03-03 18:37:23 -050089 return 0;
90}
91
92int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
93 uint32_t reg_val, uint32_t mask, bool check_changed)
94{
95 uint32_t val;
96 int i;
97 struct amdgpu_device *adev = psp->adev;
98
Huang Rui0e5ca0d2017-03-03 18:37:23 -050099 for (i = 0; i < adev->usec_timeout; i++) {
Zhang, Jerry2890dec2017-07-14 18:20:17 +0800100 val = RREG32(reg_index);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500101 if (check_changed) {
102 if (val != reg_val)
103 return 0;
104 } else {
105 if ((val & mask) == reg_val)
106 return 0;
107 }
108 udelay(1);
109 }
110
111 return -ETIME;
112}
113
114static int
115psp_cmd_submit_buf(struct psp_context *psp,
116 struct amdgpu_firmware_info *ucode,
117 struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr,
118 int index)
119{
120 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500121
Huang Ruia1952da2017-06-11 18:57:08 +0800122 memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500123
Huang Ruia1952da2017-06-11 18:57:08 +0800124 memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500125
Huang Ruia1952da2017-06-11 18:57:08 +0800126 ret = psp_cmd_submit(psp, ucode, psp->cmd_buf_mc_addr,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500127 fence_mc_addr, index);
128
129 while (*((unsigned int *)psp->fence_buf) != index) {
130 msleep(1);
kbuild test robotca7f65c2017-03-31 18:15:10 +0800131 }
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500132
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500133 return ret;
134}
135
136static void psp_prep_tmr_cmd_buf(struct psp_gfx_cmd_resp *cmd,
137 uint64_t tmr_mc, uint32_t size)
138{
139 cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
Alex Deucherf03defe2017-06-22 18:26:33 -0400140 cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
141 cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500142 cmd->cmd.cmd_setup_tmr.buf_size = size;
143}
144
145/* Set up Trusted Memory Region */
146static int psp_tmr_init(struct psp_context *psp)
147{
148 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500149
150 /*
151 * Allocate 3M memory aligned to 1M from Frame Buffer (local
152 * physical).
153 *
154 * Note: this memory need be reserved till the driver
155 * uninitializes.
156 */
157 ret = amdgpu_bo_create_kernel(psp->adev, 0x300000, 0x100000,
158 AMDGPU_GEM_DOMAIN_VRAM,
159 &psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800160
161 return ret;
162}
163
164static int psp_tmr_load(struct psp_context *psp)
165{
166 int ret;
167 struct psp_gfx_cmd_resp *cmd;
168
169 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
170 if (!cmd)
171 return -ENOMEM;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500172
173 psp_prep_tmr_cmd_buf(cmd, psp->tmr_mc_addr, 0x300000);
174
175 ret = psp_cmd_submit_buf(psp, NULL, cmd,
176 psp->fence_buf_mc_addr, 1);
177 if (ret)
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800178 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500179
180 kfree(cmd);
181
182 return 0;
183
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500184failed:
185 kfree(cmd);
186 return ret;
187}
188
189static void psp_prep_asd_cmd_buf(struct psp_gfx_cmd_resp *cmd,
190 uint64_t asd_mc, uint64_t asd_mc_shared,
191 uint32_t size, uint32_t shared_size)
192{
193 cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
194 cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
195 cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
196 cmd->cmd.cmd_load_ta.app_len = size;
197
198 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(asd_mc_shared);
199 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(asd_mc_shared);
200 cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
201}
202
Huang Ruif5cfef92017-03-21 18:02:04 +0800203static int psp_asd_init(struct psp_context *psp)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500204{
205 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500206
207 /*
208 * Allocate 16k memory aligned to 4k from Frame Buffer (local
209 * physical) for shared ASD <-> Driver
210 */
Huang Ruif5cfef92017-03-21 18:02:04 +0800211 ret = amdgpu_bo_create_kernel(psp->adev, PSP_ASD_SHARED_MEM_SIZE,
212 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
213 &psp->asd_shared_bo,
214 &psp->asd_shared_mc_addr,
215 &psp->asd_shared_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500216
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500217 return ret;
218}
219
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500220static int psp_asd_load(struct psp_context *psp)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500221{
222 int ret;
223 struct psp_gfx_cmd_resp *cmd;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500224
Xiangliang Yu943cafb2017-05-04 11:05:13 +0800225 /* If PSP version doesn't match ASD version, asd loading will be failed.
226 * add workaround to bypass it for sriov now.
227 * TODO: add version check to make it common
228 */
229 if (amdgpu_sriov_vf(psp->adev))
230 return 0;
231
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500232 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
233 if (!cmd)
234 return -ENOMEM;
235
Huang Rui2b0c3ae2017-03-22 10:16:05 +0800236 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
237 memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500238
Huang Ruif5cfef92017-03-21 18:02:04 +0800239 psp_prep_asd_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->asd_shared_mc_addr,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500240 psp->asd_ucode_size, PSP_ASD_SHARED_MEM_SIZE);
241
242 ret = psp_cmd_submit_buf(psp, NULL, cmd,
243 psp->fence_buf_mc_addr, 2);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500244
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500245 kfree(cmd);
246
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500247 return ret;
248}
249
Huang Ruibe70bbd2017-03-21 18:36:57 +0800250static int psp_hw_start(struct psp_context *psp)
251{
Monk Liu55981bd2017-09-15 18:42:12 +0800252 struct amdgpu_device *adev = psp->adev;
Huang Ruibe70bbd2017-03-21 18:36:57 +0800253 int ret;
254
Monk Liu13a752e2017-10-17 15:11:12 +0800255 if (!amdgpu_sriov_vf(adev) || !adev->in_gpu_reset) {
Monk Liu55981bd2017-09-15 18:42:12 +0800256 ret = psp_bootloader_load_sysdrv(psp);
257 if (ret)
258 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500259
Monk Liu55981bd2017-09-15 18:42:12 +0800260 ret = psp_bootloader_load_sos(psp);
261 if (ret)
262 return ret;
263 }
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500264
Huang Ruibe70bbd2017-03-21 18:36:57 +0800265 ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500266 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800267 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500268
Huang Ruibe70bbd2017-03-21 18:36:57 +0800269 ret = psp_tmr_load(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500270 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800271 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500272
273 ret = psp_asd_load(psp);
274 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800275 return ret;
276
277 return 0;
278}
279
280static int psp_np_fw_load(struct psp_context *psp)
281{
282 int i, ret;
283 struct amdgpu_firmware_info *ucode;
284 struct amdgpu_device* adev = psp->adev;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500285
286 for (i = 0; i < adev->firmware.max_ucodes; i++) {
287 ucode = &adev->firmware.ucode[i];
288 if (!ucode->fw)
289 continue;
290
291 if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
292 psp_smu_reload_quirk(psp))
293 continue;
Daniel Wange993ca42017-04-20 11:45:09 +0800294 if (amdgpu_sriov_vf(adev) &&
295 (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
296 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
297 || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G))
298 /*skip ucode loading in SRIOV VF */
299 continue;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500300
Huang Ruibe70bbd2017-03-21 18:36:57 +0800301 ret = psp_prep_cmd_buf(ucode, psp->cmd);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500302 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800303 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500304
Huang Ruibe70bbd2017-03-21 18:36:57 +0800305 ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500306 psp->fence_buf_mc_addr, i + 3);
307 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800308 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500309
310#if 0
311 /* check if firmware loaded sucessfully */
312 if (!amdgpu_psp_check_fw_loading_status(adev, i))
313 return -EINVAL;
314#endif
315 }
316
Huang Ruibe70bbd2017-03-21 18:36:57 +0800317 return 0;
318}
319
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500320static int psp_load_fw(struct amdgpu_device *adev)
321{
322 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500323 struct psp_context *psp = &adev->psp;
324
Monk Liu77a3c962017-09-19 15:40:56 +0800325 if (amdgpu_sriov_vf(adev) && adev->in_gpu_reset != 0)
326 goto skip_memalloc;
327
Huang Rui67bef0f2017-06-29 14:21:49 +0800328 psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
329 if (!psp->cmd)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500330 return -ENOMEM;
331
Huang Rui53a5cf52017-03-21 16:51:00 +0800332 ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
Monk Liu77a3c962017-09-19 15:40:56 +0800333 AMDGPU_GEM_DOMAIN_GTT,
334 &psp->fw_pri_bo,
335 &psp->fw_pri_mc_addr,
336 &psp->fw_pri_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500337 if (ret)
338 goto failed;
339
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500340 ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
Monk Liu77a3c962017-09-19 15:40:56 +0800341 AMDGPU_GEM_DOMAIN_VRAM,
342 &psp->fence_buf_bo,
343 &psp->fence_buf_mc_addr,
344 &psp->fence_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500345 if (ret)
Huang Ruia1952da2017-06-11 18:57:08 +0800346 goto failed_mem2;
347
348 ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
349 AMDGPU_GEM_DOMAIN_VRAM,
350 &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
351 (void **)&psp->cmd_buf_mem);
352 if (ret)
Huang Rui53a5cf52017-03-21 16:51:00 +0800353 goto failed_mem1;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500354
355 memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
356
Huang Ruibe70bbd2017-03-21 18:36:57 +0800357 ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500358 if (ret)
Huang Ruia1952da2017-06-11 18:57:08 +0800359 goto failed_mem;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500360
Huang Ruibe70bbd2017-03-21 18:36:57 +0800361 ret = psp_tmr_init(psp);
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800362 if (ret)
363 goto failed_mem;
364
Huang Ruif5cfef92017-03-21 18:02:04 +0800365 ret = psp_asd_init(psp);
366 if (ret)
367 goto failed_mem;
368
Monk Liu77a3c962017-09-19 15:40:56 +0800369skip_memalloc:
Huang Ruibe70bbd2017-03-21 18:36:57 +0800370 ret = psp_hw_start(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500371 if (ret)
372 goto failed_mem;
373
Huang Ruibe70bbd2017-03-21 18:36:57 +0800374 ret = psp_np_fw_load(psp);
375 if (ret)
376 goto failed_mem;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500377
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500378 return 0;
379
380failed_mem:
Huang Ruia1952da2017-06-11 18:57:08 +0800381 amdgpu_bo_free_kernel(&psp->cmd_buf_bo,
382 &psp->cmd_buf_mc_addr,
383 (void **)&psp->cmd_buf_mem);
384failed_mem1:
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500385 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
386 &psp->fence_buf_mc_addr, &psp->fence_buf);
Huang Ruia1952da2017-06-11 18:57:08 +0800387failed_mem2:
Huang Rui53a5cf52017-03-21 16:51:00 +0800388 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
389 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500390failed:
Huang Rui67bef0f2017-06-29 14:21:49 +0800391 kfree(psp->cmd);
392 psp->cmd = NULL;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500393 return ret;
394}
395
396static int psp_hw_init(void *handle)
397{
398 int ret;
399 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
400
401
402 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
403 return 0;
404
405 mutex_lock(&adev->firmware.mutex);
Rex Zhu6e13bdf2017-10-18 17:19:42 +0800406 /*
407 * This sequence is just used on hw_init only once, no need on
408 * resume.
409 */
410 ret = amdgpu_ucode_init_bo(adev);
411 if (ret)
412 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500413
414 ret = psp_load_fw(adev);
415 if (ret) {
416 DRM_ERROR("PSP firmware loading failed\n");
417 goto failed;
418 }
419
420 mutex_unlock(&adev->firmware.mutex);
421 return 0;
422
423failed:
424 adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
425 mutex_unlock(&adev->firmware.mutex);
426 return -EINVAL;
427}
428
429static int psp_hw_fini(void *handle)
430{
431 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
432 struct psp_context *psp = &adev->psp;
433
Trigger Huange3c5e982017-04-17 08:50:18 -0400434 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
435 return 0;
436
Alex Deucherb693fc12017-11-27 17:46:50 -0500437 amdgpu_ucode_fini_bo(adev);
438
Trigger Huange3c5e982017-04-17 08:50:18 -0400439 psp_ring_destroy(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500440
Huang Ruiedc4d3db2017-06-02 10:42:28 +0800441 amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
442 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
443 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
444 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
445 &psp->fence_buf_mc_addr, &psp->fence_buf);
Huang Rui311146c2017-06-11 18:28:00 +0800446 amdgpu_bo_free_kernel(&psp->asd_shared_bo, &psp->asd_shared_mc_addr,
447 &psp->asd_shared_buf);
Huang Ruia1952da2017-06-11 18:57:08 +0800448 amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
449 (void **)&psp->cmd_buf_mem);
Huang Ruib4de2c52017-04-10 15:29:42 +0800450
Huang Rui67bef0f2017-06-29 14:21:49 +0800451 kfree(psp->cmd);
452 psp->cmd = NULL;
453
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500454 return 0;
455}
456
457static int psp_suspend(void *handle)
458{
Evan Quanbcd6eab2017-09-08 13:09:50 +0800459 int ret;
460 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
461 struct psp_context *psp = &adev->psp;
462
Alex Deuchera9f36362018-03-08 15:47:04 -0500463 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
464 return 0;
465
Evan Quanbcd6eab2017-09-08 13:09:50 +0800466 ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
467 if (ret) {
468 DRM_ERROR("PSP ring stop failed\n");
469 return ret;
470 }
471
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500472 return 0;
473}
474
475static int psp_resume(void *handle)
476{
477 int ret;
478 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Huang Rui93ea9b92017-03-23 11:20:25 +0800479 struct psp_context *psp = &adev->psp;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500480
481 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
482 return 0;
483
Huang Rui93ea9b92017-03-23 11:20:25 +0800484 DRM_INFO("PSP is resuming...\n");
485
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500486 mutex_lock(&adev->firmware.mutex);
487
Huang Rui93ea9b92017-03-23 11:20:25 +0800488 ret = psp_hw_start(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500489 if (ret)
Huang Rui93ea9b92017-03-23 11:20:25 +0800490 goto failed;
491
492 ret = psp_np_fw_load(psp);
493 if (ret)
494 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500495
496 mutex_unlock(&adev->firmware.mutex);
497
Huang Rui93ea9b92017-03-23 11:20:25 +0800498 return 0;
499
500failed:
501 DRM_ERROR("PSP resume failed\n");
502 mutex_unlock(&adev->firmware.mutex);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500503 return ret;
504}
505
Alex Deucherf75a9a52018-01-23 16:27:31 -0500506int psp_gpu_reset(struct amdgpu_device *adev)
Ken Wang98512bb2017-09-14 16:25:19 +0800507{
Ken Wang98512bb2017-09-14 16:25:19 +0800508 return psp_mode1_reset(&adev->psp);
509}
510
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500511static bool psp_check_fw_loading_status(struct amdgpu_device *adev,
512 enum AMDGPU_UCODE_ID ucode_type)
513{
514 struct amdgpu_firmware_info *ucode = NULL;
515
516 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
517 DRM_INFO("firmware is not loaded by PSP\n");
518 return true;
519 }
520
521 if (!adev->firmware.fw_size)
522 return false;
523
524 ucode = &adev->firmware.ucode[ucode_type];
525 if (!ucode->fw || !ucode->ucode_size)
526 return false;
527
528 return psp_compare_sram_data(&adev->psp, ucode, ucode_type);
529}
530
531static int psp_set_clockgating_state(void *handle,
532 enum amd_clockgating_state state)
533{
534 return 0;
535}
536
537static int psp_set_powergating_state(void *handle,
538 enum amd_powergating_state state)
539{
540 return 0;
541}
542
543const struct amd_ip_funcs psp_ip_funcs = {
544 .name = "psp",
545 .early_init = psp_early_init,
546 .late_init = NULL,
547 .sw_init = psp_sw_init,
548 .sw_fini = psp_sw_fini,
549 .hw_init = psp_hw_init,
550 .hw_fini = psp_hw_fini,
551 .suspend = psp_suspend,
552 .resume = psp_resume,
553 .is_idle = NULL,
Alex Deucherf75a9a52018-01-23 16:27:31 -0500554 .check_soft_reset = NULL,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500555 .wait_for_idle = NULL,
Alex Deucherf75a9a52018-01-23 16:27:31 -0500556 .soft_reset = NULL,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500557 .set_clockgating_state = psp_set_clockgating_state,
558 .set_powergating_state = psp_set_powergating_state,
559};
560
561static const struct amdgpu_psp_funcs psp_funcs = {
562 .check_fw_loading_status = psp_check_fw_loading_status,
563};
564
565static void psp_set_funcs(struct amdgpu_device *adev)
566{
567 if (NULL == adev->firmware.funcs)
568 adev->firmware.funcs = &psp_funcs;
569}
570
571const struct amdgpu_ip_block_version psp_v3_1_ip_block =
572{
573 .type = AMD_IP_BLOCK_TYPE_PSP,
574 .major = 3,
575 .minor = 1,
576 .rev = 0,
577 .funcs = &psp_ip_funcs,
578};
Huang Ruidfbd6432016-12-16 10:01:55 +0800579
580const struct amdgpu_ip_block_version psp_v10_0_ip_block =
581{
582 .type = AMD_IP_BLOCK_TYPE_PSP,
583 .major = 10,
584 .minor = 0,
585 .rev = 0,
586 .funcs = &psp_ip_funcs,
587};