blob: 1a566287993d5d9054f3aa22b4a329d405feb854 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03004 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Sara Sharoneda50cd2016-09-28 17:16:53 +03005 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
Ron Rindjunsky1053d352008-05-05 10:22:43 +08006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080031#include <linux/etherdevice.h>
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +030032#include <linux/ieee80211.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070034#include <linux/sched.h>
Luca Coelho71b12302016-03-11 12:12:16 +020035#include <linux/pm_runtime.h>
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +030036#include <net/ip6_checksum.h>
37#include <net/tso.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070038
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070039#include "iwl-debug.h"
40#include "iwl-csr.h"
41#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080042#include "iwl-io.h"
Avri Altman680073b2014-07-14 09:40:27 +030043#include "iwl-scd.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020044#include "iwl-op-mode.h"
Johannes Berg6468a012012-05-16 19:13:54 +020045#include "internal.h"
Johannes Bergd172a5e2017-06-02 15:15:53 +020046#include "fw/api/tx.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080047
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070048#define IWL_TX_CRC_SIZE 4
49#define IWL_TX_DELIMITER_SIZE 4
50
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020051/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
52 * DMA services
53 *
54 * Theory of operation
55 *
56 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
57 * of buffer descriptors, each of which points to one or more data buffers for
58 * the device to read from or fill. Driver and device exchange status of each
59 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
60 * entries in each circular buffer, to protect against confusing empty and full
61 * queue states.
62 *
63 * The device reads or writes the data in the queues via the device's several
64 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
65 *
66 * For Tx queue, there are low mark and high mark limits. If, after queuing
67 * the packet for Tx, free space become < low mark, Tx queue stopped. When
68 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
69 * Tx queue resumed.
70 *
71 ***************************************************/
Sara Sharone22744a2016-06-22 17:23:34 +030072
Sara Sharonab6c6442016-11-01 12:37:49 +020073int iwl_queue_space(const struct iwl_txq *q)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020074{
Ido Yariva9b29242013-07-15 11:51:48 -040075 unsigned int max;
76 unsigned int used;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020077
Ido Yariva9b29242013-07-15 11:51:48 -040078 /*
79 * To avoid ambiguity between empty and completely full queues, there
Johannes Berg83f32a42014-04-24 09:57:40 +020080 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
81 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
82 * to reserve any queue entries for this purpose.
Ido Yariva9b29242013-07-15 11:51:48 -040083 */
Johannes Berg83f32a42014-04-24 09:57:40 +020084 if (q->n_window < TFD_QUEUE_SIZE_MAX)
Ido Yariva9b29242013-07-15 11:51:48 -040085 max = q->n_window;
86 else
Johannes Berg83f32a42014-04-24 09:57:40 +020087 max = TFD_QUEUE_SIZE_MAX - 1;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020088
Ido Yariva9b29242013-07-15 11:51:48 -040089 /*
Johannes Berg83f32a42014-04-24 09:57:40 +020090 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
91 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
Ido Yariva9b29242013-07-15 11:51:48 -040092 */
Johannes Berg83f32a42014-04-24 09:57:40 +020093 used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
Ido Yariva9b29242013-07-15 11:51:48 -040094
95 if (WARN_ON(used > max))
96 return 0;
97
98 return max - used;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020099}
100
101/*
102 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
103 */
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200104static int iwl_queue_init(struct iwl_txq *q, int slots_num)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200105{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200106 q->n_window = slots_num;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200107
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200108 /* slots_num must be power-of-two size, otherwise
Emmanuel Grumbach4ecab562017-07-16 12:28:05 +0300109 * iwl_pcie_get_cmd_index is broken. */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200110 if (WARN_ON(!is_power_of_2(slots_num)))
111 return -EINVAL;
112
113 q->low_mark = q->n_window / 4;
114 if (q->low_mark < 4)
115 q->low_mark = 4;
116
117 q->high_mark = q->n_window / 8;
118 if (q->high_mark < 2)
119 q->high_mark = 2;
120
121 q->write_ptr = 0;
122 q->read_ptr = 0;
123
124 return 0;
125}
126
Sara Sharon13a3a392016-11-29 13:49:59 +0200127int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
128 struct iwl_dma_ptr *ptr, size_t size)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200129{
130 if (WARN_ON(ptr->addr))
131 return -EINVAL;
132
133 ptr->addr = dma_alloc_coherent(trans->dev, size,
134 &ptr->dma, GFP_KERNEL);
135 if (!ptr->addr)
136 return -ENOMEM;
137 ptr->size = size;
138 return 0;
139}
140
Sara Sharon13a3a392016-11-29 13:49:59 +0200141void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200142{
143 if (unlikely(!ptr->addr))
144 return;
145
146 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
147 memset(ptr, 0, sizeof(*ptr));
148}
149
Kees Cooke99e88a2017-10-16 14:43:17 -0700150static void iwl_pcie_txq_stuck_timer(struct timer_list *t)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200151{
Kees Cooke99e88a2017-10-16 14:43:17 -0700152 struct iwl_txq *txq = from_timer(txq, t, stuck_timer);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200153 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
154 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200155
156 spin_lock(&txq->lock);
157 /* check if triggered erroneously */
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300158 if (txq->read_ptr == txq->write_ptr) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200159 spin_unlock(&txq->lock);
160 return;
161 }
162 spin_unlock(&txq->lock);
163
Sara Sharon38398ef2016-06-30 11:48:30 +0300164 iwl_trans_pcie_log_scd_error(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200165
Liad Kaufman4c9706d2014-04-27 16:46:09 +0300166 iwl_force_nmi(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200167}
168
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200169/*
170 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300171 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200172static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Sara Sharon4fe10bc2016-07-04 14:34:26 +0300173 struct iwl_txq *txq, u16 byte_cnt,
174 int num_tbs)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300175{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700176 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Johannes Berg20d3b642012-05-16 22:54:29 +0200177 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300178 int write_ptr = txq->write_ptr;
179 int txq_id = txq->id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300180 u8 sec_ctl = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300181 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
182 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700183 struct iwl_tx_cmd *tx_cmd =
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300184 (void *)txq->entries[txq->write_ptr].cmd->payload;
Sara Sharonab6c6442016-11-01 12:37:49 +0200185 u8 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300186
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700187 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
188
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700189 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300190
191 switch (sec_ctl & TX_CMD_SEC_MSK) {
192 case TX_CMD_SEC_CCM:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200193 len += IEEE80211_CCMP_MIC_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300194 break;
195 case TX_CMD_SEC_TKIP:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200196 len += IEEE80211_TKIP_ICV_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300197 break;
198 case TX_CMD_SEC_WEP:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200199 len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300200 break;
201 }
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200202 if (trans_pcie->bc_table_dword)
203 len = DIV_ROUND_UP(len, 4);
204
Emmanuel Grumbach31f920b2015-07-02 14:53:02 +0300205 if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
206 return;
207
Sara Sharonab6c6442016-11-01 12:37:49 +0200208 bc_ent = cpu_to_le16(len | (sta_id << 12));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300209
210 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
211
212 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
213 scd_bc_tbl[txq_id].
214 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
215}
216
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200217static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
218 struct iwl_txq *txq)
219{
220 struct iwl_trans_pcie *trans_pcie =
221 IWL_TRANS_GET_PCIE_TRANS(trans);
222 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300223 int txq_id = txq->id;
224 int read_ptr = txq->read_ptr;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200225 u8 sta_id = 0;
226 __le16 bc_ent;
227 struct iwl_tx_cmd *tx_cmd =
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300228 (void *)txq->entries[read_ptr].cmd->payload;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200229
230 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
231
232 if (txq_id != trans_pcie->cmd_queue)
233 sta_id = tx_cmd->sta_id;
234
235 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Sara Sharon4fe10bc2016-07-04 14:34:26 +0300236
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200237 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
238
239 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
240 scd_bc_tbl[txq_id].
241 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
242}
243
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200244/*
245 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800246 */
Johannes Bergea68f462014-02-27 14:36:55 +0100247static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
248 struct iwl_txq *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800249{
Emmanuel Grumbach23e76d12014-01-20 09:50:29 +0200250 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800251 u32 reg = 0;
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300252 int txq_id = txq->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800253
Johannes Bergea68f462014-02-27 14:36:55 +0100254 lockdep_assert_held(&txq->lock);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800255
Eliad Peller50453882014-02-05 19:12:24 +0200256 /*
257 * explicitly wake up the NIC if:
258 * 1. shadow registers aren't enabled
259 * 2. NIC is woken up for CMD regardless of shadow outside this function
260 * 3. there is a chance that the NIC is asleep
261 */
262 if (!trans->cfg->base_params->shadow_reg_enable &&
263 txq_id != trans_pcie->cmd_queue &&
264 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800265 /*
Eliad Peller50453882014-02-05 19:12:24 +0200266 * wake up nic if it's powered down ...
267 * uCode will wake up, and interrupt us again, so next
268 * time we'll skip this part.
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800269 */
Eliad Peller50453882014-02-05 19:12:24 +0200270 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
271
272 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
273 IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
274 txq_id, reg);
275 iwl_set_bit(trans, CSR_GP_CNTRL,
276 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergea68f462014-02-27 14:36:55 +0100277 txq->need_update = true;
Eliad Peller50453882014-02-05 19:12:24 +0200278 return;
279 }
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800280 }
Eliad Peller50453882014-02-05 19:12:24 +0200281
282 /*
283 * if not in power-save mode, uCode will never sleep when we're
284 * trying to tx (during RFKILL, we're not trying to tx).
285 */
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300286 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +0200287 if (!txq->block)
288 iwl_write32(trans, HBUS_TARG_WRPTR,
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300289 txq->write_ptr | (txq_id << 8));
Johannes Bergea68f462014-02-27 14:36:55 +0100290}
Eliad Peller50453882014-02-05 19:12:24 +0200291
Johannes Bergea68f462014-02-27 14:36:55 +0100292void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
293{
294 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
295 int i;
296
297 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200298 struct iwl_txq *txq = trans_pcie->txq[i];
Johannes Bergea68f462014-02-27 14:36:55 +0100299
Mordechai Goodsteinf6eac742017-06-11 18:00:36 +0300300 if (!test_bit(i, trans_pcie->queue_used))
301 continue;
302
Emmanuel Grumbachd090f872014-05-13 08:10:51 +0300303 spin_lock_bh(&txq->lock);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200304 if (txq->need_update) {
Johannes Bergea68f462014-02-27 14:36:55 +0100305 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200306 txq->need_update = false;
Johannes Bergea68f462014-02-27 14:36:55 +0100307 }
Emmanuel Grumbachd090f872014-05-13 08:10:51 +0300308 spin_unlock_bh(&txq->lock);
Johannes Bergea68f462014-02-27 14:36:55 +0100309 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800310}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800311
Sara Sharon6983ba62016-06-26 13:17:56 +0300312static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200313 void *_tfd, u8 idx)
Sara Sharon6983ba62016-06-26 13:17:56 +0300314{
Sara Sharon6983ba62016-06-26 13:17:56 +0300315
316 if (trans->cfg->use_tfh) {
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200317 struct iwl_tfh_tfd *tfd = _tfd;
318 struct iwl_tfh_tb *tb = &tfd->tbs[idx];
Sara Sharon6983ba62016-06-26 13:17:56 +0300319
320 return (dma_addr_t)(le64_to_cpu(tb->addr));
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200321 } else {
322 struct iwl_tfd *tfd = _tfd;
323 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
324 dma_addr_t addr = get_unaligned_le32(&tb->lo);
325 dma_addr_t hi_len;
326
327 if (sizeof(dma_addr_t) <= sizeof(u32))
328 return addr;
329
330 hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
331
332 /*
333 * shift by 16 twice to avoid warnings on 32-bit
334 * (where this code never runs anyway due to the
335 * if statement above)
336 */
337 return addr | ((hi_len << 16) << 16);
Sara Sharon6983ba62016-06-26 13:17:56 +0300338 }
Johannes Berg214d14d2011-05-04 07:50:44 -0700339}
340
Sara Sharon6983ba62016-06-26 13:17:56 +0300341static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
342 u8 idx, dma_addr_t addr, u16 len)
Johannes Berg214d14d2011-05-04 07:50:44 -0700343{
Sara Sharonca60da22016-12-08 13:22:55 +0200344 struct iwl_tfd *tfd_fh = (void *)tfd;
345 struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
Johannes Berg214d14d2011-05-04 07:50:44 -0700346
Sara Sharonca60da22016-12-08 13:22:55 +0200347 u16 hi_n_len = len << 4;
Johannes Berg214d14d2011-05-04 07:50:44 -0700348
Sara Sharonca60da22016-12-08 13:22:55 +0200349 put_unaligned_le32(addr, &tb->lo);
350 hi_n_len |= iwl_get_dma_hi_addr(addr);
Johannes Berg214d14d2011-05-04 07:50:44 -0700351
Sara Sharonca60da22016-12-08 13:22:55 +0200352 tb->hi_n_len = cpu_to_le16(hi_n_len);
Sara Sharon6983ba62016-06-26 13:17:56 +0300353
Sara Sharonca60da22016-12-08 13:22:55 +0200354 tfd_fh->num_tbs = idx + 1;
Johannes Berg214d14d2011-05-04 07:50:44 -0700355}
356
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200357static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
Johannes Berg214d14d2011-05-04 07:50:44 -0700358{
Sara Sharon6983ba62016-06-26 13:17:56 +0300359 if (trans->cfg->use_tfh) {
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200360 struct iwl_tfh_tfd *tfd = _tfd;
Sara Sharon6983ba62016-06-26 13:17:56 +0300361
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200362 return le16_to_cpu(tfd->num_tbs) & 0x1f;
363 } else {
364 struct iwl_tfd *tfd = _tfd;
365
366 return tfd->num_tbs & 0x1f;
Sara Sharon6983ba62016-06-26 13:17:56 +0300367 }
Johannes Berg214d14d2011-05-04 07:50:44 -0700368}
369
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200370static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
Johannes Berg98891752013-02-26 11:28:19 +0100371 struct iwl_cmd_meta *meta,
Sara Sharon6983ba62016-06-26 13:17:56 +0300372 struct iwl_txq *txq, int index)
Johannes Berg214d14d2011-05-04 07:50:44 -0700373{
Sara Sharon3cd19802016-06-23 16:31:40 +0300374 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
375 int i, num_tbs;
Emmanuel Grumbach943309d2018-01-04 09:19:13 +0200376 void *tfd = iwl_pcie_get_tfd(trans, txq, index);
Johannes Berg214d14d2011-05-04 07:50:44 -0700377
Johannes Berg214d14d2011-05-04 07:50:44 -0700378 /* Sanity check on number of chunks */
Sara Sharon6983ba62016-06-26 13:17:56 +0300379 num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
Johannes Berg214d14d2011-05-04 07:50:44 -0700380
Emmanuel Grumbach4437ba72017-12-27 08:58:02 +0200381 if (num_tbs > trans_pcie->max_tbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700382 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700383 /* @todo issue fatal error, it is quite serious situation */
384 return;
385 }
386
Sara Sharon8de437c2016-06-09 17:56:38 +0300387 /* first TB is never freed - it's the bidirectional DMA data */
Johannes Berg214d14d2011-05-04 07:50:44 -0700388
Johannes Berg206eea72015-04-17 16:38:31 +0200389 for (i = 1; i < num_tbs; i++) {
Sara Sharon3cd19802016-06-23 16:31:40 +0300390 if (meta->tbs & BIT(i))
Johannes Berg206eea72015-04-17 16:38:31 +0200391 dma_unmap_page(trans->dev,
Sara Sharon6983ba62016-06-26 13:17:56 +0300392 iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
393 iwl_pcie_tfd_tb_get_len(trans, tfd, i),
Johannes Berg206eea72015-04-17 16:38:31 +0200394 DMA_TO_DEVICE);
395 else
396 dma_unmap_single(trans->dev,
Sara Sharon6983ba62016-06-26 13:17:56 +0300397 iwl_pcie_tfd_tb_get_addr(trans, tfd,
398 i),
399 iwl_pcie_tfd_tb_get_len(trans, tfd,
400 i),
Johannes Berg206eea72015-04-17 16:38:31 +0200401 DMA_TO_DEVICE);
402 }
Sara Sharon6983ba62016-06-26 13:17:56 +0300403
404 if (trans->cfg->use_tfh) {
405 struct iwl_tfh_tfd *tfd_fh = (void *)tfd;
406
407 tfd_fh->num_tbs = 0;
408 } else {
409 struct iwl_tfd *tfd_fh = (void *)tfd;
410
411 tfd_fh->num_tbs = 0;
412 }
413
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700414}
415
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200416/*
417 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700418 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700419 * @txq - tx queue
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200420 * @dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700421 *
422 * Does NOT advance any TFD circular buffer read/write indexes
423 * Does NOT free the TFD itself (which is within circular buffer)
424 */
Sara Sharon6b35ff92016-09-29 14:36:19 +0300425void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700426{
Johannes Berg83f32a42014-04-24 09:57:40 +0200427 /* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
428 * idx is bounded by n_window
429 */
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300430 int rd_ptr = txq->read_ptr;
Emmanuel Grumbach4ecab562017-07-16 12:28:05 +0300431 int idx = iwl_pcie_get_cmd_index(txq, rd_ptr);
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200432
Johannes Berg015c15e2012-03-05 11:24:24 -0800433 lockdep_assert_held(&txq->lock);
434
Johannes Berg83f32a42014-04-24 09:57:40 +0200435 /* We have only q->n_window txq->entries, but we use
436 * TFD_QUEUE_SIZE_MAX tfds
437 */
Sara Sharon6983ba62016-06-26 13:17:56 +0300438 iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
Johannes Berg214d14d2011-05-04 07:50:44 -0700439
440 /* free SKB */
Johannes Bergbf8440e2012-03-19 17:12:06 +0100441 if (txq->entries) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700442 struct sk_buff *skb;
443
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200444 skb = txq->entries[idx].skb;
Johannes Berg214d14d2011-05-04 07:50:44 -0700445
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700446 /* Can be called from irqs-disabled context
447 * If skb is not NULL, it means that the whole queue is being
448 * freed and that the queue is not empty - free the skb
449 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700450 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200451 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200452 txq->entries[idx].skb = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700453 }
454 }
455}
456
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200457static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
Johannes Berg6d6e68f2014-04-23 19:00:56 +0200458 dma_addr_t addr, u16 len, bool reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700459{
Sara Sharon3cd19802016-06-23 16:31:40 +0300460 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon6983ba62016-06-26 13:17:56 +0300461 void *tfd;
Johannes Berg214d14d2011-05-04 07:50:44 -0700462 u32 num_tbs;
463
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300464 tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
Johannes Berg214d14d2011-05-04 07:50:44 -0700465
466 if (reset)
Sara Sharon6983ba62016-06-26 13:17:56 +0300467 memset(tfd, 0, trans_pcie->tfd_size);
Johannes Berg214d14d2011-05-04 07:50:44 -0700468
Sara Sharon6983ba62016-06-26 13:17:56 +0300469 num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
Johannes Berg214d14d2011-05-04 07:50:44 -0700470
Sara Sharon6983ba62016-06-26 13:17:56 +0300471 /* Each TFD can point to a maximum max_tbs Tx buffers */
Sara Sharon3cd19802016-06-23 16:31:40 +0300472 if (num_tbs >= trans_pcie->max_tbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700473 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Sara Sharon3cd19802016-06-23 16:31:40 +0300474 trans_pcie->max_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700475 return -EINVAL;
476 }
477
Eliad Peller1092b9b2013-07-16 17:53:43 +0300478 if (WARN(addr & ~IWL_TX_DMA_MASK,
479 "Unaligned address = %llx\n", (unsigned long long)addr))
Johannes Berg214d14d2011-05-04 07:50:44 -0700480 return -EINVAL;
481
Sara Sharon6983ba62016-06-26 13:17:56 +0300482 iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
Johannes Berg214d14d2011-05-04 07:50:44 -0700483
Johannes Berg206eea72015-04-17 16:38:31 +0200484 return num_tbs;
Johannes Berg214d14d2011-05-04 07:50:44 -0700485}
486
Sara Sharon13a3a392016-11-29 13:49:59 +0200487int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200488 int slots_num, bool cmd_queue)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800489{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200490 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon6983ba62016-06-26 13:17:56 +0300491 size_t tfd_sz = trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX;
Sara Sharon8de437c2016-06-09 17:56:38 +0300492 size_t tb0_buf_sz;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200493 int i;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800494
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200495 if (WARN_ON(txq->entries || txq->tfds))
496 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800497
Kees Cooke99e88a2017-10-16 14:43:17 -0700498 timer_setup(&txq->stuck_timer, iwl_pcie_txq_stuck_timer, 0);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200499 txq->trans_pcie = trans_pcie;
500
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300501 txq->n_window = slots_num;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200502
503 txq->entries = kcalloc(slots_num,
504 sizeof(struct iwl_pcie_txq_entry),
505 GFP_KERNEL);
506
507 if (!txq->entries)
508 goto error;
509
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200510 if (cmd_queue)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200511 for (i = 0; i < slots_num; i++) {
512 txq->entries[i].cmd =
513 kmalloc(sizeof(struct iwl_device_cmd),
514 GFP_KERNEL);
515 if (!txq->entries[i].cmd)
516 goto error;
517 }
518
519 /* Circular buffer of transmit frame descriptors (TFDs),
520 * shared with device */
521 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300522 &txq->dma_addr, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +0000523 if (!txq->tfds)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200524 goto error;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100525
Sara Sharon8de437c2016-06-09 17:56:38 +0300526 BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
Johannes Berg38c0f3342013-02-27 13:18:50 +0100527
Sara Sharon8de437c2016-06-09 17:56:38 +0300528 tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100529
Sara Sharon8de437c2016-06-09 17:56:38 +0300530 txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
531 &txq->first_tb_dma,
Johannes Berg38c0f3342013-02-27 13:18:50 +0100532 GFP_KERNEL);
Sara Sharon8de437c2016-06-09 17:56:38 +0300533 if (!txq->first_tb_bufs)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100534 goto err_free_tfds;
535
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200536 return 0;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100537err_free_tfds:
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300538 dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200539error:
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200540 if (txq->entries && cmd_queue)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200541 for (i = 0; i < slots_num; i++)
542 kfree(txq->entries[i].cmd);
543 kfree(txq->entries);
544 txq->entries = NULL;
545
546 return -ENOMEM;
547
548}
549
Sara Sharon13a3a392016-11-29 13:49:59 +0200550int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200551 int slots_num, bool cmd_queue)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200552{
553 int ret;
554
Johannes Berg43aa6162014-02-27 14:24:36 +0100555 txq->need_update = false;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200556
557 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
558 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
559 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
560
561 /* Initialize queue's high/low-water marks, and head/tail indexes */
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200562 ret = iwl_queue_init(txq, slots_num);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200563 if (ret)
564 return ret;
565
566 spin_lock_init(&txq->lock);
Johannes Bergfaead412016-09-22 10:31:41 +0200567
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200568 if (cmd_queue) {
Johannes Bergfaead412016-09-22 10:31:41 +0200569 static struct lock_class_key iwl_pcie_cmd_queue_lock_class;
570
571 lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
572 }
573
Emmanuel Grumbach39555252016-01-14 09:39:21 +0200574 __skb_queue_head_init(&txq->overflow_q);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200575
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200576 return 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800577}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800578
Emmanuel Grumbach9bb3d5a2017-07-16 12:45:12 +0300579void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
580 struct sk_buff *skb)
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300581{
Johannes Berg21cb3222016-06-21 13:11:48 +0200582 struct page **page_ptr;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300583
Johannes Berg21cb3222016-06-21 13:11:48 +0200584 page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300585
Johannes Berg21cb3222016-06-21 13:11:48 +0200586 if (*page_ptr) {
587 __free_page(*page_ptr);
588 *page_ptr = NULL;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300589 }
590}
591
Sara Sharon01d11cd2016-03-09 17:38:47 +0200592static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
593{
594 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
595
596 lockdep_assert_held(&trans_pcie->reg_lock);
597
598 if (trans_pcie->ref_cmd_in_flight) {
599 trans_pcie->ref_cmd_in_flight = false;
600 IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
Luca Coelhoc24c7f52016-03-30 20:59:27 +0300601 iwl_trans_unref(trans);
Sara Sharon01d11cd2016-03-09 17:38:47 +0200602 }
603
604 if (!trans->cfg->base_params->apmg_wake_up_wa)
605 return;
606 if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
607 return;
608
609 trans_pcie->cmd_hold_nic_awake = false;
610 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
611 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
612}
613
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200614/*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200615 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800616 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200617static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800618{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200619 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200620 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800621
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200622 spin_lock_bh(&txq->lock);
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300623 while (txq->write_ptr != txq->read_ptr) {
Emmanuel Grumbachb9676132013-06-13 11:45:59 +0300624 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300625 txq_id, txq->read_ptr);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300626
627 if (txq_id != trans_pcie->cmd_queue) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300628 struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300629
630 if (WARN_ON_ONCE(!skb))
631 continue;
632
Johannes Berg21cb3222016-06-21 13:11:48 +0200633 iwl_pcie_free_tso_page(trans_pcie, skb);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300634 }
Johannes Berg98891752013-02-26 11:28:19 +0100635 iwl_pcie_txq_free_tfd(trans, txq);
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300636 txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr);
Sara Sharon01d11cd2016-03-09 17:38:47 +0200637
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300638 if (txq->read_ptr == txq->write_ptr) {
Sara Sharon01d11cd2016-03-09 17:38:47 +0200639 unsigned long flags;
640
641 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
642 if (txq_id != trans_pcie->cmd_queue) {
643 IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300644 txq->id);
Luca Coelhoc24c7f52016-03-30 20:59:27 +0300645 iwl_trans_unref(trans);
Sara Sharon01d11cd2016-03-09 17:38:47 +0200646 } else {
647 iwl_pcie_clear_cmd_in_flight(trans);
648 }
649 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
650 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200651 }
Emmanuel Grumbach39555252016-01-14 09:39:21 +0200652
653 while (!skb_queue_empty(&txq->overflow_q)) {
654 struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);
655
656 iwl_op_mode_free_skb(trans->op_mode, skb);
657 }
658
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200659 spin_unlock_bh(&txq->lock);
Emmanuel Grumbach8a487b12013-06-13 13:10:00 +0300660
661 /* just in case - this queue may have been stopped */
662 iwl_wake_queue(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200663}
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800664
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200665/*
666 * iwl_pcie_txq_free - Deallocate DMA queue.
667 * @txq: Transmit queue to deallocate.
668 *
669 * Empty queue by removing and destroying all BD's.
670 * Free all buffers.
671 * 0-fill, but do not free "txq" descriptor structure.
672 */
673static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
674{
675 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200676 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200677 struct device *dev = trans->dev;
678 int i;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800679
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200680 if (WARN_ON(!txq))
681 return;
682
683 iwl_pcie_txq_unmap(trans, txq_id);
684
685 /* De-alloc array of command/tx buffers */
686 if (txq_id == trans_pcie->cmd_queue)
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300687 for (i = 0; i < txq->n_window; i++) {
Johannes Berg5d4185a2014-09-09 21:16:06 +0200688 kzfree(txq->entries[i].cmd);
689 kzfree(txq->entries[i].free_buf);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200690 }
691
692 /* De-alloc circular buffer of TFDs */
Johannes Berg83f32a42014-04-24 09:57:40 +0200693 if (txq->tfds) {
694 dma_free_coherent(dev,
Sara Sharon6983ba62016-06-26 13:17:56 +0300695 trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX,
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300696 txq->tfds, txq->dma_addr);
697 txq->dma_addr = 0;
Johannes Berg83f32a42014-04-24 09:57:40 +0200698 txq->tfds = NULL;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100699
700 dma_free_coherent(dev,
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300701 sizeof(*txq->first_tb_bufs) * txq->n_window,
Sara Sharon8de437c2016-06-09 17:56:38 +0300702 txq->first_tb_bufs, txq->first_tb_dma);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200703 }
704
705 kfree(txq->entries);
706 txq->entries = NULL;
707
708 del_timer_sync(&txq->stuck_timer);
709
710 /* 0-fill queue descriptor structure */
711 memset(txq, 0, sizeof(*txq));
712}
713
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200714void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
715{
716 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg22dc3c92013-01-09 00:47:07 +0100717 int nq = trans->cfg->base_params->num_of_queues;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200718 int chan;
719 u32 reg_val;
Johannes Berg22dc3c92013-01-09 00:47:07 +0100720 int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
721 SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200722
723 /* make sure all queue are not stopped/used */
724 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
725 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
726
727 trans_pcie->scd_base_addr =
728 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
729
730 WARN_ON(scd_base_addr != 0 &&
731 scd_base_addr != trans_pcie->scd_base_addr);
732
Johannes Berg22dc3c92013-01-09 00:47:07 +0100733 /* reset context data, TX status and translation data */
734 iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
735 SCD_CONTEXT_MEM_LOWER_BOUND,
736 NULL, clear_dwords);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200737
738 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
739 trans_pcie->scd_bc_tbls.dma >> 10);
740
741 /* The chain extension of the SCD doesn't work well. This feature is
742 * enabled by default by the HW, so we need to disable it manually.
743 */
Emmanuel Grumbache03bbb62014-04-13 10:49:16 +0300744 if (trans->cfg->base_params->scd_chain_ext_wa)
745 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200746
747 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200748 trans_pcie->cmd_fifo,
749 trans_pcie->cmd_q_wdg_timeout);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200750
751 /* Activate all Tx DMA/FIFO channels */
Avri Altman680073b2014-07-14 09:40:27 +0300752 iwl_scd_activate_fifos(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200753
754 /* Enable DMA channel */
755 for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
756 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
757 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
758 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
759
760 /* Update FH chicken bits */
761 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
762 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
763 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
764
765 /* Enable L1-Active */
Sara Sharon6e584872017-03-22 14:07:50 +0200766 if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
Eran Harary3073d8c2013-12-29 14:09:59 +0200767 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
768 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200769}
770
Johannes Bergddaf5a52013-01-08 11:25:44 +0100771void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
772{
773 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
774 int txq_id;
775
Sara Sharon13a3a392016-11-29 13:49:59 +0200776 /*
777 * we should never get here in gen2 trans mode return early to avoid
778 * having invalid accesses
779 */
780 if (WARN_ON_ONCE(trans->cfg->gen2))
781 return;
782
Johannes Bergddaf5a52013-01-08 11:25:44 +0100783 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
784 txq_id++) {
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200785 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Sara Sharone22744a2016-06-22 17:23:34 +0300786 if (trans->cfg->use_tfh)
787 iwl_write_direct64(trans,
788 FH_MEM_CBBC_QUEUE(trans, txq_id),
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300789 txq->dma_addr);
Sara Sharone22744a2016-06-22 17:23:34 +0300790 else
791 iwl_write_direct32(trans,
792 FH_MEM_CBBC_QUEUE(trans, txq_id),
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300793 txq->dma_addr >> 8);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100794 iwl_pcie_txq_unmap(trans, txq_id);
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300795 txq->read_ptr = 0;
796 txq->write_ptr = 0;
Johannes Bergddaf5a52013-01-08 11:25:44 +0100797 }
798
799 /* Tell NIC where to find the "keep warm" buffer */
800 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
801 trans_pcie->kw.dma >> 4);
802
Emmanuel Grumbachcd8f4382015-01-29 21:34:00 +0200803 /*
804 * Send 0 as the scd_base_addr since the device may have be reset
805 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
806 * contain garbage.
807 */
808 iwl_pcie_tx_start(trans, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100809}
810
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200811static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
812{
813 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
814 unsigned long flags;
815 int ch, ret;
816 u32 mask = 0;
817
818 spin_lock(&trans_pcie->irq_lock);
819
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +0200820 if (!iwl_trans_grab_nic_access(trans, &flags))
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200821 goto out;
822
823 /* Stop each Tx DMA channel */
824 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
825 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
826 mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
827 }
828
829 /* Wait for DMA channels to be idle */
830 ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
831 if (ret < 0)
832 IWL_ERR(trans,
833 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
834 ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));
835
836 iwl_trans_release_nic_access(trans, &flags);
837
838out:
839 spin_unlock(&trans_pcie->irq_lock);
840}
841
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200842/*
843 * iwl_pcie_tx_stop - Stop all Tx DMA channels
844 */
845int iwl_pcie_tx_stop(struct iwl_trans *trans)
846{
847 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200848 int txq_id;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200849
850 /* Turn off all Tx DMA fifos */
Avri Altman680073b2014-07-14 09:40:27 +0300851 iwl_scd_deactivate_fifos(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200852
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200853 /* Turn off all Tx DMA channels */
854 iwl_pcie_tx_stop_fh(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200855
Emmanuel Grumbachfba1c622013-12-19 22:19:17 +0200856 /*
857 * This function can be called before the op_mode disabled the
858 * queues. This happens when we have an rfkill interrupt.
859 * Since we stop Tx altogether - mark the queues as stopped.
860 */
861 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
862 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
863
864 /* This can happen: start_hw, stop_device */
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200865 if (!trans_pcie->txq_memory)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200866 return 0;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200867
868 /* Unmap DMA from host system and free skb's */
869 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
870 txq_id++)
871 iwl_pcie_txq_unmap(trans, txq_id);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800872
873 return 0;
874}
875
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200876/*
877 * iwl_trans_tx_free - Free TXQ Context
878 *
879 * Destroy all TX DMA queues and structures
880 */
881void iwl_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300882{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200883 int txq_id;
884 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300885
Sara Sharonde74c452016-09-29 14:31:24 +0300886 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
887
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200888 /* Tx queues */
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200889 if (trans_pcie->txq_memory) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200890 for (txq_id = 0;
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200891 txq_id < trans->cfg->base_params->num_of_queues;
892 txq_id++) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200893 iwl_pcie_txq_free(trans, txq_id);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200894 trans_pcie->txq[txq_id] = NULL;
895 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200896 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300897
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200898 kfree(trans_pcie->txq_memory);
899 trans_pcie->txq_memory = NULL;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300900
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200901 iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300902
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200903 iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300904}
905
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200906/*
907 * iwl_pcie_tx_alloc - allocate TX context
908 * Allocate all Tx DMA structures and initialize them
909 */
910static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
911{
912 int ret;
913 int txq_id, slots_num;
914 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
915
916 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
917 sizeof(struct iwlagn_scd_bc_tbl);
918
919 /*It is not allowed to alloc twice, so warn when this happens.
920 * We cannot rely on the previous allocation, so free and fail */
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200921 if (WARN_ON(trans_pcie->txq_memory)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200922 ret = -EINVAL;
923 goto error;
924 }
925
926 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
927 scd_bc_tbls_size);
928 if (ret) {
929 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
930 goto error;
931 }
932
933 /* Alloc keep-warm buffer */
934 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
935 if (ret) {
936 IWL_ERR(trans, "Keep Warm allocation failed\n");
937 goto error;
938 }
939
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200940 trans_pcie->txq_memory = kcalloc(trans->cfg->base_params->num_of_queues,
941 sizeof(struct iwl_txq), GFP_KERNEL);
942 if (!trans_pcie->txq_memory) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200943 IWL_ERR(trans, "Not enough memory for txq\n");
Dan Carpenter2ab9ba02013-08-11 02:03:21 +0300944 ret = -ENOMEM;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200945 goto error;
946 }
947
948 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
949 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
950 txq_id++) {
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200951 bool cmd_queue = (txq_id == trans_pcie->cmd_queue);
952
Shahar S Matityahudd05f9a2017-07-30 17:33:48 +0300953 slots_num = cmd_queue ? trans_pcie->tx_cmd_queue_size :
954 TFD_TX_CMD_SLOTS;
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200955 trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
956 ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200957 slots_num, cmd_queue);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200958 if (ret) {
959 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
960 goto error;
961 }
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200962 trans_pcie->txq[txq_id]->id = txq_id;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200963 }
964
965 return 0;
966
967error:
968 iwl_pcie_tx_free(trans);
969
970 return ret;
971}
Sara Sharoneda50cd2016-09-28 17:16:53 +0300972
Shahar S Matityahudd05f9a2017-07-30 17:33:48 +0300973void iwl_pcie_set_tx_cmd_queue_size(struct iwl_trans *trans)
974{
975 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
976 int queue_size = TFD_CMD_SLOTS;
977
978 if (trans->cfg->tx_cmd_queue_size)
979 queue_size = trans->cfg->tx_cmd_queue_size;
980
981 if (WARN_ON(!(is_power_of_2(queue_size) &&
982 TFD_QUEUE_CB_SIZE(queue_size) > 0)))
983 trans_pcie->tx_cmd_queue_size = TFD_CMD_SLOTS;
984 else
985 trans_pcie->tx_cmd_queue_size = queue_size;
986}
987
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200988int iwl_pcie_tx_init(struct iwl_trans *trans)
989{
990 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
991 int ret;
992 int txq_id, slots_num;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200993 bool alloc = false;
994
Shahar S Matityahudd05f9a2017-07-30 17:33:48 +0300995 iwl_pcie_set_tx_cmd_queue_size(trans);
996
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200997 if (!trans_pcie->txq_memory) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200998 ret = iwl_pcie_tx_alloc(trans);
999 if (ret)
1000 goto error;
1001 alloc = true;
1002 }
1003
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001004 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001005
1006 /* Turn off all Tx DMA fifos */
Avri Altman680073b2014-07-14 09:40:27 +03001007 iwl_scd_deactivate_fifos(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001008
1009 /* Tell NIC where to find the "keep warm" buffer */
1010 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
1011 trans_pcie->kw.dma >> 4);
1012
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001013 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001014
1015 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
1016 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1017 txq_id++) {
Sara Sharonb8e8d7c2017-01-17 14:14:29 +02001018 bool cmd_queue = (txq_id == trans_pcie->cmd_queue);
1019
Shahar S Matityahudd05f9a2017-07-30 17:33:48 +03001020 slots_num = cmd_queue ? trans_pcie->tx_cmd_queue_size :
1021 TFD_TX_CMD_SLOTS;
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001022 ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
Sara Sharonb8e8d7c2017-01-17 14:14:29 +02001023 slots_num, cmd_queue);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001024 if (ret) {
1025 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
1026 goto error;
1027 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001028
Sara Sharoneda50cd2016-09-28 17:16:53 +03001029 /*
1030 * Tell nic where to find circular buffer of TFDs for a
1031 * given Tx queue, and enable the DMA channel used for that
1032 * queue.
1033 * Circular buffer (TFD queue in DRAM) physical base address
1034 */
1035 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001036 trans_pcie->txq[txq_id]->dma_addr >> 8);
Sara Sharonae797852016-06-30 16:36:24 +03001037 }
Sara Sharone22744a2016-06-22 17:23:34 +03001038
Haim Dreyfuss94ce9e52015-06-14 11:17:07 +03001039 iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +02001040 if (trans->cfg->base_params->num_of_queues > 20)
1041 iwl_set_bits_prph(trans, SCD_GP_CTRL,
1042 SCD_GP_CTRL_ENABLE_31_QUEUES);
1043
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001044 return 0;
1045error:
1046 /*Upon error, free only if we allocated something */
1047 if (alloc)
1048 iwl_pcie_tx_free(trans);
1049 return ret;
1050}
1051
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001052static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001053{
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001054 lockdep_assert_held(&txq->lock);
1055
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001056 if (!txq->wd_timeout)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001057 return;
1058
1059 /*
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001060 * station is asleep and we send data - that must
1061 * be uAPSD or PS-Poll. Don't rearm the timer.
1062 */
1063 if (txq->frozen)
1064 return;
1065
1066 /*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001067 * if empty delete timer, otherwise move timer forward
1068 * since we're making progress on this queue
1069 */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001070 if (txq->read_ptr == txq->write_ptr)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001071 del_timer(&txq->stuck_timer);
1072 else
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001073 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001074}
1075
1076/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001077void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1078 struct sk_buff_head *skbs)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001079{
1080 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001081 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Johannes Berg83f32a42014-04-24 09:57:40 +02001082 int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001083 int last_to_free;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001084
1085 /* This function is not meant to release cmd queue*/
1086 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001087 return;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001088
Johannes Berg2bfb5092012-12-27 21:43:48 +01001089 spin_lock_bh(&txq->lock);
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001090
Sara Sharonde74c452016-09-29 14:31:24 +03001091 if (!test_bit(txq_id, trans_pcie->queue_used)) {
Emmanuel Grumbachb9676132013-06-13 11:45:59 +03001092 IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
1093 txq_id, ssn);
1094 goto out;
1095 }
1096
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001097 if (txq->read_ptr == tfd_num)
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001098 goto out;
1099
1100 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001101 txq_id, txq->read_ptr, tfd_num, ssn);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001102
1103 /*Since we free until index _not_ inclusive, the one before index is
1104 * the last we will free. This one must be used */
Johannes Berg83f32a42014-04-24 09:57:40 +02001105 last_to_free = iwl_queue_dec_wrap(tfd_num);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001106
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001107 if (!iwl_queue_used(txq, last_to_free)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001108 IWL_ERR(trans,
1109 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
Johannes Berg83f32a42014-04-24 09:57:40 +02001110 __func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001111 txq->write_ptr, txq->read_ptr);
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001112 goto out;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001113 }
1114
1115 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001116 goto out;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001117
1118 for (;
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001119 txq->read_ptr != tfd_num;
1120 txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr)) {
Emmanuel Grumbach4ecab562017-07-16 12:28:05 +03001121 int idx = iwl_pcie_get_cmd_index(txq, txq->read_ptr);
1122 struct sk_buff *skb = txq->entries[idx].skb;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001123
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001124 if (WARN_ON_ONCE(!skb))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001125 continue;
1126
Johannes Berg21cb3222016-06-21 13:11:48 +02001127 iwl_pcie_free_tso_page(trans_pcie, skb);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001128
1129 __skb_queue_tail(skbs, skb);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001130
Emmanuel Grumbach4ecab562017-07-16 12:28:05 +03001131 txq->entries[idx].skb = NULL;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001132
Sara Sharon4fe10bc2016-07-04 14:34:26 +03001133 if (!trans->cfg->use_tfh)
1134 iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001135
Johannes Berg98891752013-02-26 11:28:19 +01001136 iwl_pcie_txq_free_tfd(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001137 }
1138
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001139 iwl_pcie_txq_progress(txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001140
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001141 if (iwl_queue_space(txq) > txq->low_mark &&
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001142 test_bit(txq_id, trans_pcie->queue_stopped)) {
Emmanuel Grumbach685b3462016-02-23 11:34:17 +02001143 struct sk_buff_head overflow_skbs;
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001144
Emmanuel Grumbach685b3462016-02-23 11:34:17 +02001145 __skb_queue_head_init(&overflow_skbs);
1146 skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001147
1148 /*
1149 * This is tricky: we are in reclaim path which is non
1150 * re-entrant, so noone will try to take the access the
1151 * txq data from that path. We stopped tx, so we can't
1152 * have tx as well. Bottom line, we can unlock and re-lock
1153 * later.
1154 */
1155 spin_unlock_bh(&txq->lock);
1156
Emmanuel Grumbach685b3462016-02-23 11:34:17 +02001157 while (!skb_queue_empty(&overflow_skbs)) {
1158 struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
Johannes Berg21cb3222016-06-21 13:11:48 +02001159 struct iwl_device_cmd *dev_cmd_ptr;
1160
1161 dev_cmd_ptr = *(void **)((u8 *)skb->cb +
1162 trans_pcie->dev_cmd_offs);
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001163
1164 /*
1165 * Note that we can very well be overflowing again.
1166 * In that case, iwl_queue_space will be small again
1167 * and we won't wake mac80211's queue.
1168 */
Johannes Berg21cb3222016-06-21 13:11:48 +02001169 iwl_trans_pcie_tx(trans, skb, dev_cmd_ptr, txq_id);
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001170 }
1171 spin_lock_bh(&txq->lock);
1172
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001173 if (iwl_queue_space(txq) > txq->low_mark)
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001174 iwl_wake_queue(trans, txq);
1175 }
Eliad Peller7616f332014-11-20 17:33:43 +02001176
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001177 if (txq->read_ptr == txq->write_ptr) {
1178 IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", txq->id);
Luca Coelhoc24c7f52016-03-30 20:59:27 +03001179 iwl_trans_unref(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02001180 }
1181
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001182out:
Johannes Berg2bfb5092012-12-27 21:43:48 +01001183 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001184}
1185
Eliad Peller7616f332014-11-20 17:33:43 +02001186static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
1187 const struct iwl_host_cmd *cmd)
Eliad Peller804d4c52014-11-20 14:36:26 +02001188{
1189 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1190 int ret;
1191
1192 lockdep_assert_held(&trans_pcie->reg_lock);
1193
Eliad Peller7616f332014-11-20 17:33:43 +02001194 if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
1195 !trans_pcie->ref_cmd_in_flight) {
1196 trans_pcie->ref_cmd_in_flight = true;
1197 IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
Luca Coelhoc24c7f52016-03-30 20:59:27 +03001198 iwl_trans_ref(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02001199 }
1200
Eliad Peller804d4c52014-11-20 14:36:26 +02001201 /*
1202 * wake up the NIC to make sure that the firmware will see the host
1203 * command - we will let the NIC sleep once all the host commands
1204 * returned. This needs to be done only on NICs that have
1205 * apmg_wake_up_wa set.
1206 */
Ilan Peerfc8a3502015-05-13 14:34:07 +03001207 if (trans->cfg->base_params->apmg_wake_up_wa &&
1208 !trans_pcie->cmd_hold_nic_awake) {
Eliad Peller804d4c52014-11-20 14:36:26 +02001209 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1210 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Eliad Peller804d4c52014-11-20 14:36:26 +02001211
1212 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1213 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1214 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1215 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
1216 15000);
1217 if (ret < 0) {
1218 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1219 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Eliad Peller804d4c52014-11-20 14:36:26 +02001220 IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
1221 return -EIO;
1222 }
Ilan Peerfc8a3502015-05-13 14:34:07 +03001223 trans_pcie->cmd_hold_nic_awake = true;
Eliad Peller804d4c52014-11-20 14:36:26 +02001224 }
1225
1226 return 0;
1227}
1228
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001229/*
1230 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
1231 *
1232 * When FW advances 'R' index, all entries between old and new 'R' index
1233 * need to be reclaimed. As result, some free space forms. If there is
1234 * enough free space (> low mark), wake the stack that feeds us.
1235 */
1236static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1237{
1238 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001239 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001240 unsigned long flags;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001241 int nfreed = 0;
1242
1243 lockdep_assert_held(&txq->lock);
1244
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001245 if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(txq, idx))) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001246 IWL_ERR(trans,
1247 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
Johannes Berg83f32a42014-04-24 09:57:40 +02001248 __func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001249 txq->write_ptr, txq->read_ptr);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001250 return;
1251 }
1252
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001253 for (idx = iwl_queue_inc_wrap(idx); txq->read_ptr != idx;
1254 txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001255
1256 if (nfreed++ > 0) {
1257 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001258 idx, txq->write_ptr, txq->read_ptr);
Liad Kaufman4c9706d2014-04-27 16:46:09 +03001259 iwl_force_nmi(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001260 }
1261 }
1262
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001263 if (txq->read_ptr == txq->write_ptr) {
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001264 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Eliad Peller804d4c52014-11-20 14:36:26 +02001265 iwl_pcie_clear_cmd_in_flight(trans);
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001266 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1267 }
1268
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001269 iwl_pcie_txq_progress(txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001270}
1271
1272static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001273 u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001274{
Johannes Berg20d3b642012-05-16 22:54:29 +02001275 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001276 u32 tbl_dw_addr;
1277 u32 tbl_dw;
1278 u16 scd_q2ratid;
1279
1280 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1281
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001282 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001283 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1284
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001285 tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001286
1287 if (txq_id & 0x1)
1288 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1289 else
1290 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1291
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001292 iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001293
1294 return 0;
1295}
1296
Emmanuel Grumbachbd5f6a32013-04-28 14:05:22 +03001297/* Receiver address (actually, Rx station's index into station table),
1298 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1299#define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid))
1300
Emmanuel Grumbachdcfbd672017-05-07 15:00:31 +03001301bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001302 const struct iwl_trans_txq_scd_cfg *cfg,
1303 unsigned int wdg_timeout)
Johannes Berg70a18c52012-03-05 11:24:44 -08001304{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001305 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001306 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Johannes Bergd4578ea2014-08-01 12:17:40 +02001307 int fifo = -1;
Emmanuel Grumbachdcfbd672017-05-07 15:00:31 +03001308 bool scd_bug = false;
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001309
Johannes Berg9eae88f2012-03-15 13:26:52 -07001310 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1311 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001312
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001313 txq->wd_timeout = msecs_to_jiffies(wdg_timeout);
1314
Johannes Bergd4578ea2014-08-01 12:17:40 +02001315 if (cfg) {
1316 fifo = cfg->fifo;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001317
Avri Altman002a9e22014-07-24 19:25:10 +03001318 /* Disable the scheduler prior configuring the cmd queue */
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001319 if (txq_id == trans_pcie->cmd_queue &&
1320 trans_pcie->scd_set_active)
Avri Altman002a9e22014-07-24 19:25:10 +03001321 iwl_scd_enable_set_active(trans, 0);
1322
Johannes Bergd4578ea2014-08-01 12:17:40 +02001323 /* Stop this Tx queue before configuring it */
1324 iwl_scd_txq_set_inactive(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001325
Johannes Bergd4578ea2014-08-01 12:17:40 +02001326 /* Set this queue as a chain-building queue unless it is CMD */
1327 if (txq_id != trans_pcie->cmd_queue)
1328 iwl_scd_txq_set_chain(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001329
Johannes Berg64ba8932014-08-01 13:33:46 +02001330 if (cfg->aggregate) {
Johannes Bergd4578ea2014-08-01 12:17:40 +02001331 u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001332
Johannes Bergd4578ea2014-08-01 12:17:40 +02001333 /* Map receiver-address / traffic-ID to this queue */
1334 iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
Emmanuel Grumbachf4772522013-07-24 14:15:21 +03001335
Johannes Bergd4578ea2014-08-01 12:17:40 +02001336 /* enable aggregations for the queue */
1337 iwl_scd_txq_enable_agg(trans, txq_id);
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001338 txq->ampdu = true;
Johannes Bergd4578ea2014-08-01 12:17:40 +02001339 } else {
1340 /*
1341 * disable aggregations for the queue, this will also
1342 * make the ra_tid mapping configuration irrelevant
1343 * since it is now a non-AGG queue.
1344 */
1345 iwl_scd_txq_disable_agg(trans, txq_id);
1346
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001347 ssn = txq->read_ptr;
Johannes Bergd4578ea2014-08-01 12:17:40 +02001348 }
Emmanuel Grumbachdcfbd672017-05-07 15:00:31 +03001349 } else {
1350 /*
1351 * If we need to move the SCD write pointer by steps of
1352 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
1353 * the op_mode know by returning true later.
1354 * Do this only in case cfg is NULL since this trick can
1355 * be done only if we have DQA enabled which is true for mvm
1356 * only. And mvm never sets a cfg pointer.
1357 * This is really ugly, but this is the easiest way out for
1358 * this sad hardware issue.
1359 * This bug has been fixed on devices 9000 and up.
1360 */
1361 scd_bug = !trans->cfg->mq_rx_supported &&
1362 !((ssn - txq->write_ptr) & 0x3f) &&
1363 (ssn != txq->write_ptr);
1364 if (scd_bug)
1365 ssn++;
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001366 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001367
1368 /* Place first TFD at index corresponding to start sequence number.
1369 * Assumes that ssn_idx is valid (!= 0xFFF) */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001370 txq->read_ptr = (ssn & 0xff);
1371 txq->write_ptr = (ssn & 0xff);
Emmanuel Grumbach0294d9e2015-01-05 16:52:55 +02001372 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1373 (ssn & 0xff) | (txq_id << 8));
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001374
Johannes Bergd4578ea2014-08-01 12:17:40 +02001375 if (cfg) {
1376 u8 frame_limit = cfg->frame_limit;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001377
Johannes Bergd4578ea2014-08-01 12:17:40 +02001378 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
1379
1380 /* Set up Tx window size and frame limit for this queue */
1381 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
1382 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
1383 iwl_trans_write_mem32(trans,
1384 trans_pcie->scd_base_addr +
Johannes Berg9eae88f2012-03-15 13:26:52 -07001385 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
Johannes Bergf3779f42017-03-09 11:22:54 +01001386 SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
1387 SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001388
Johannes Bergd4578ea2014-08-01 12:17:40 +02001389 /* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
1390 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1391 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1392 (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1393 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1394 SCD_QUEUE_STTS_REG_MSK);
Avri Altman002a9e22014-07-24 19:25:10 +03001395
1396 /* enable the scheduler for this queue (only) */
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001397 if (txq_id == trans_pcie->cmd_queue &&
1398 trans_pcie->scd_set_active)
Avri Altman002a9e22014-07-24 19:25:10 +03001399 iwl_scd_enable_set_active(trans, BIT(txq_id));
Emmanuel Grumbach0294d9e2015-01-05 16:52:55 +02001400
1401 IWL_DEBUG_TX_QUEUES(trans,
1402 "Activate queue %d on FIFO %d WrPtr: %d\n",
1403 txq_id, fifo, ssn & 0xff);
1404 } else {
1405 IWL_DEBUG_TX_QUEUES(trans,
1406 "Activate queue %d WrPtr: %d\n",
1407 txq_id, ssn & 0xff);
Johannes Bergd4578ea2014-08-01 12:17:40 +02001408 }
Emmanuel Grumbachdcfbd672017-05-07 15:00:31 +03001409
1410 return scd_bug;
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001411}
1412
Liad Kaufman42db09c2016-05-02 14:01:14 +03001413void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
1414 bool shared_mode)
1415{
1416 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001417 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Liad Kaufman42db09c2016-05-02 14:01:14 +03001418
1419 txq->ampdu = !shared_mode;
1420}
1421
Johannes Bergd4578ea2014-08-01 12:17:40 +02001422void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
1423 bool configure_scd)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001424{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001425 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +02001426 u32 stts_addr = trans_pcie->scd_base_addr +
1427 SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1428 static const u32 zero_val[4] = {};
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001429
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001430 trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
1431 trans_pcie->txq[txq_id]->frozen = false;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001432
Emmanuel Grumbachfba1c622013-12-19 22:19:17 +02001433 /*
1434 * Upon HW Rfkill - we stop the device, and then stop the queues
1435 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1436 * allow the op_mode to call txq_disable after it already called
1437 * stop_device.
1438 */
Johannes Berg9eae88f2012-03-15 13:26:52 -07001439 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
Emmanuel Grumbachfba1c622013-12-19 22:19:17 +02001440 WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1441 "queue %d not used", txq_id);
Johannes Berg9eae88f2012-03-15 13:26:52 -07001442 return;
Emmanuel Grumbachbc237732011-11-21 13:25:31 +02001443 }
1444
Johannes Bergd4578ea2014-08-01 12:17:40 +02001445 if (configure_scd) {
1446 iwl_scd_txq_set_inactive(trans, txq_id);
Emmanuel Grumbachac928f82012-10-14 16:36:36 +02001447
Johannes Bergd4578ea2014-08-01 12:17:40 +02001448 iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1449 ARRAY_SIZE(zero_val));
1450 }
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +02001451
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001452 iwl_pcie_txq_unmap(trans, txq_id);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001453 trans_pcie->txq[txq_id]->ampdu = false;
Emmanuel Grumbach6c3fd3f2012-10-18 12:38:37 +02001454
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001455 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001456}
1457
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001458/*************** HOST COMMAND QUEUE FUNCTIONS *****/
1459
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001460/*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001461 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001462 * @priv: device private data point
Eliad Pellere89044d2013-07-16 17:33:26 +03001463 * @cmd: a pointer to the ucode command structure
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001464 *
Eliad Pellere89044d2013-07-16 17:33:26 +03001465 * The function returns < 0 values to indicate the operation
1466 * failed. On success, it returns the index (>= 0) of command in the
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001467 * command queue.
1468 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001469static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1470 struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001471{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001472 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001473 struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergc2acea82009-07-24 11:13:05 -07001474 struct iwl_device_cmd *out_cmd;
1475 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001476 unsigned long flags;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001477 void *dup_buf = NULL;
Tomas Winklerf3674222008-08-04 16:00:44 +08001478 dma_addr_t phys_addr;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001479 int idx;
Sara Sharon8de437c2016-06-09 17:56:38 +03001480 u16 copy_size, cmd_size, tb0_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001481 bool had_nocopy = false;
Aviya Erenfeldab021652015-06-09 16:45:52 +03001482 u8 group_id = iwl_cmd_groupid(cmd->id);
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001483 int i, ret;
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001484 u32 cmd_pos;
Johannes Berg1afbfb62013-02-26 11:32:26 +01001485 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1486 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001487
Sara Sharon5b887922016-08-15 17:36:47 +03001488 if (WARN(!trans->wide_cmd_header &&
Johannes Berg88742c92015-06-30 15:31:22 +02001489 group_id > IWL_ALWAYS_LONG_GROUP,
Aviya Erenfeldab021652015-06-09 16:45:52 +03001490 "unsupported wide command %#x\n", cmd->id))
1491 return -EINVAL;
1492
1493 if (group_id != 0) {
1494 copy_size = sizeof(struct iwl_cmd_header_wide);
1495 cmd_size = sizeof(struct iwl_cmd_header_wide);
1496 } else {
1497 copy_size = sizeof(struct iwl_cmd_header);
1498 cmd_size = sizeof(struct iwl_cmd_header);
1499 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001500
1501 /* need one for the header if the first is NOCOPY */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001502 BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001503
Johannes Berg1afbfb62013-02-26 11:32:26 +01001504 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg8a964f42013-02-25 16:01:34 +01001505 cmddata[i] = cmd->data[i];
1506 cmdlen[i] = cmd->len[i];
1507
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001508 if (!cmd->len[i])
1509 continue;
Johannes Berg8a964f42013-02-25 16:01:34 +01001510
Sara Sharon8de437c2016-06-09 17:56:38 +03001511 /* need at least IWL_FIRST_TB_SIZE copied */
1512 if (copy_size < IWL_FIRST_TB_SIZE) {
1513 int copy = IWL_FIRST_TB_SIZE - copy_size;
Johannes Berg8a964f42013-02-25 16:01:34 +01001514
1515 if (copy > cmdlen[i])
1516 copy = cmdlen[i];
1517 cmdlen[i] -= copy;
1518 cmddata[i] += copy;
1519 copy_size += copy;
1520 }
1521
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001522 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1523 had_nocopy = true;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001524 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1525 idx = -EINVAL;
1526 goto free_dup_buf;
1527 }
1528 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1529 /*
1530 * This is also a chunk that isn't copied
1531 * to the static buffer so set had_nocopy.
1532 */
1533 had_nocopy = true;
1534
1535 /* only allowed once */
1536 if (WARN_ON(dup_buf)) {
1537 idx = -EINVAL;
1538 goto free_dup_buf;
1539 }
1540
Johannes Berg8a964f42013-02-25 16:01:34 +01001541 dup_buf = kmemdup(cmddata[i], cmdlen[i],
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001542 GFP_ATOMIC);
1543 if (!dup_buf)
1544 return -ENOMEM;
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001545 } else {
1546 /* NOCOPY must not be followed by normal! */
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001547 if (WARN_ON(had_nocopy)) {
1548 idx = -EINVAL;
1549 goto free_dup_buf;
1550 }
Johannes Berg8a964f42013-02-25 16:01:34 +01001551 copy_size += cmdlen[i];
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001552 }
1553 cmd_size += cmd->len[i];
1554 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001555
Johannes Berg3e41ace2011-04-18 09:12:37 -07001556 /*
1557 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001558 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1559 * allocated into separate TFDs, then we will need to
1560 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -07001561 */
Johannes Berg2a79e452012-09-26 13:32:13 +02001562 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1563 "Command %s (%#x) is too large (%d bytes)\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001564 iwl_get_cmd_string(trans, cmd->id),
1565 cmd->id, copy_size)) {
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001566 idx = -EINVAL;
1567 goto free_dup_buf;
1568 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001569
Johannes Berg015c15e2012-03-05 11:24:24 -08001570 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001571
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001572 if (iwl_queue_space(txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -08001573 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001574
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001575 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -08001576 iwl_op_mode_cmd_queue_full(trans->op_mode);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001577 idx = -ENOSPC;
1578 goto free_dup_buf;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001579 }
1580
Emmanuel Grumbach4ecab562017-07-16 12:28:05 +03001581 idx = iwl_pcie_get_cmd_index(txq, txq->write_ptr);
Johannes Bergbf8440e2012-03-19 17:12:06 +01001582 out_cmd = txq->entries[idx].cmd;
1583 out_meta = &txq->entries[idx].meta;
Johannes Bergc2acea82009-07-24 11:13:05 -07001584
Daniel C Halperin8ce73f32009-07-31 14:28:06 -07001585 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -07001586 if (cmd->flags & CMD_WANT_SKB)
1587 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001588
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001589 /* set up the header */
Aviya Erenfeldab021652015-06-09 16:45:52 +03001590 if (group_id != 0) {
1591 out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
1592 out_cmd->hdr_wide.group_id = group_id;
1593 out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
1594 out_cmd->hdr_wide.length =
1595 cpu_to_le16(cmd_size -
1596 sizeof(struct iwl_cmd_header_wide));
1597 out_cmd->hdr_wide.reserved = 0;
1598 out_cmd->hdr_wide.sequence =
1599 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001600 INDEX_TO_SEQ(txq->write_ptr));
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001601
Aviya Erenfeldab021652015-06-09 16:45:52 +03001602 cmd_pos = sizeof(struct iwl_cmd_header_wide);
1603 copy_size = sizeof(struct iwl_cmd_header_wide);
1604 } else {
1605 out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
1606 out_cmd->hdr.sequence =
1607 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001608 INDEX_TO_SEQ(txq->write_ptr));
Aviya Erenfeldab021652015-06-09 16:45:52 +03001609 out_cmd->hdr.group_id = 0;
1610
1611 cmd_pos = sizeof(struct iwl_cmd_header);
1612 copy_size = sizeof(struct iwl_cmd_header);
1613 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001614
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001615 /* and copy the data that needs to be copied */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001616 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg4d075002014-04-24 10:41:31 +02001617 int copy;
Johannes Berg8a964f42013-02-25 16:01:34 +01001618
Emmanuel Grumbachcc904c72013-03-14 08:35:06 +02001619 if (!cmd->len[i])
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001620 continue;
Johannes Berg8a964f42013-02-25 16:01:34 +01001621
Johannes Berg4d075002014-04-24 10:41:31 +02001622 /* copy everything if not nocopy/dup */
1623 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1624 IWL_HCMD_DFL_DUP))) {
1625 copy = cmd->len[i];
1626
1627 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1628 cmd_pos += copy;
1629 copy_size += copy;
1630 continue;
1631 }
1632
1633 /*
Sara Sharon8de437c2016-06-09 17:56:38 +03001634 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
1635 * in total (for bi-directional DMA), but copy up to what
Johannes Berg4d075002014-04-24 10:41:31 +02001636 * we can fit into the payload for debug dump purposes.
1637 */
1638 copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
1639
1640 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1641 cmd_pos += copy;
1642
1643 /* However, treat copy_size the proper way, we need it below */
Sara Sharon8de437c2016-06-09 17:56:38 +03001644 if (copy_size < IWL_FIRST_TB_SIZE) {
1645 copy = IWL_FIRST_TB_SIZE - copy_size;
Johannes Berg8a964f42013-02-25 16:01:34 +01001646
1647 if (copy > cmd->len[i])
1648 copy = cmd->len[i];
Johannes Berg8a964f42013-02-25 16:01:34 +01001649 copy_size += copy;
1650 }
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001651 }
1652
Johannes Bergd9fb6462012-03-26 08:23:39 -07001653 IWL_DEBUG_HC(trans,
Aviya Erenfeldab021652015-06-09 16:45:52 +03001654 "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001655 iwl_get_cmd_string(trans, cmd->id),
Aviya Erenfeldab021652015-06-09 16:45:52 +03001656 group_id, out_cmd->hdr.cmd,
1657 le16_to_cpu(out_cmd->hdr.sequence),
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001658 cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001659
Sara Sharon8de437c2016-06-09 17:56:38 +03001660 /* start the TFD with the minimum copy bytes */
1661 tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
1662 memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
Johannes Berg38c0f3342013-02-27 13:18:50 +01001663 iwl_pcie_txq_build_tfd(trans, txq,
Sara Sharon8de437c2016-06-09 17:56:38 +03001664 iwl_pcie_get_first_tb_dma(txq, idx),
1665 tb0_size, true);
Johannes Berg8a964f42013-02-25 16:01:34 +01001666
Johannes Berg38c0f3342013-02-27 13:18:50 +01001667 /* map first command fragment, if any remains */
Sara Sharon8de437c2016-06-09 17:56:38 +03001668 if (copy_size > tb0_size) {
Johannes Berg38c0f3342013-02-27 13:18:50 +01001669 phys_addr = dma_map_single(trans->dev,
Sara Sharon8de437c2016-06-09 17:56:38 +03001670 ((u8 *)&out_cmd->hdr) + tb0_size,
1671 copy_size - tb0_size,
Johannes Berg38c0f3342013-02-27 13:18:50 +01001672 DMA_TO_DEVICE);
1673 if (dma_mapping_error(trans->dev, phys_addr)) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001674 iwl_pcie_tfd_unmap(trans, out_meta, txq,
1675 txq->write_ptr);
Johannes Berg38c0f3342013-02-27 13:18:50 +01001676 idx = -ENOMEM;
1677 goto out;
1678 }
1679
1680 iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
Sara Sharon8de437c2016-06-09 17:56:38 +03001681 copy_size - tb0_size, false);
Johannes Berg2c46f722011-04-28 07:27:10 -07001682 }
1683
Johannes Berg8a964f42013-02-25 16:01:34 +01001684 /* map the remaining (adjusted) nocopy/dup fragments */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001685 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg8a964f42013-02-25 16:01:34 +01001686 const void *data = cmddata[i];
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001687
Johannes Berg8a964f42013-02-25 16:01:34 +01001688 if (!cmdlen[i])
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001689 continue;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001690 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1691 IWL_HCMD_DFL_DUP)))
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001692 continue;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001693 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1694 data = dup_buf;
1695 phys_addr = dma_map_single(trans->dev, (void *)data,
Johannes Berg98891752013-02-26 11:28:19 +01001696 cmdlen[i], DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001697 if (dma_mapping_error(trans->dev, phys_addr)) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001698 iwl_pcie_tfd_unmap(trans, out_meta, txq,
1699 txq->write_ptr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001700 idx = -ENOMEM;
1701 goto out;
1702 }
1703
Johannes Berg6d6e68f2014-04-23 19:00:56 +02001704 iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001705 }
Reinette Chatredf833b12009-04-21 10:55:48 -07001706
Sara Sharon3cd19802016-06-23 16:31:40 +03001707 BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -07001708 out_meta->flags = cmd->flags;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001709 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
Johannes Berg5d4185a2014-09-09 21:16:06 +02001710 kzfree(txq->entries[idx].free_buf);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001711 txq->entries[idx].free_buf = dup_buf;
Johannes Berg2c46f722011-04-28 07:27:10 -07001712
Aviya Erenfeldab021652015-06-09 16:45:52 +03001713 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
Reinette Chatredf833b12009-04-21 10:55:48 -07001714
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001715 /* start timer if queue currently empty */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001716 if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001717 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001718
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001719 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Eliad Peller7616f332014-11-20 17:33:43 +02001720 ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
Eliad Peller804d4c52014-11-20 14:36:26 +02001721 if (ret < 0) {
1722 idx = ret;
1723 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1724 goto out;
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001725 }
1726
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001727 /* Increment and update queue's write index */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001728 txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001729 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001730
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001731 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1732
Johannes Berg2c46f722011-04-28 07:27:10 -07001733 out:
Johannes Berg015c15e2012-03-05 11:24:24 -08001734 spin_unlock_bh(&txq->lock);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001735 free_dup_buf:
1736 if (idx < 0)
1737 kfree(dup_buf);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001738 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001739}
1740
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001741/*
1742 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
Tomas Winkler17b88922008-05-29 16:35:12 +08001743 * @rxb: Rx buffer to reclaim
Tomas Winkler17b88922008-05-29 16:35:12 +08001744 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001745void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
Johannes Bergf7e64692015-06-23 21:58:17 +02001746 struct iwl_rx_cmd_buffer *rxb)
Tomas Winkler17b88922008-05-29 16:35:12 +08001747{
Zhu Yi2f301222009-10-09 17:19:45 +08001748 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +08001749 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
Johannes Bergd490e092017-05-03 12:16:48 +02001750 u8 group_id;
Sharon Dvir39bdb172015-10-15 18:18:09 +03001751 u32 cmd_id;
Tomas Winkler17b88922008-05-29 16:35:12 +08001752 int txq_id = SEQ_TO_QUEUE(sequence);
1753 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +08001754 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -07001755 struct iwl_device_cmd *cmd;
1756 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001757 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001758 struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +08001759
1760 /* If a Tx command is being handled and it isn't in the actual
1761 * command queue then there a command routing bug has been introduced
1762 * in the queue management code. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001763 if (WARN(txq_id != trans_pcie->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +02001764 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001765 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
1766 txq->write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001767 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001768 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001769 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001770
Johannes Berg2bfb5092012-12-27 21:43:48 +01001771 spin_lock_bh(&txq->lock);
Johannes Berg015c15e2012-03-05 11:24:24 -08001772
Emmanuel Grumbach4ecab562017-07-16 12:28:05 +03001773 cmd_index = iwl_pcie_get_cmd_index(txq, index);
Johannes Bergbf8440e2012-03-19 17:12:06 +01001774 cmd = txq->entries[cmd_index].cmd;
1775 meta = &txq->entries[cmd_index].meta;
Johannes Bergd490e092017-05-03 12:16:48 +02001776 group_id = cmd->hdr.group_id;
Sharon Dvir39bdb172015-10-15 18:18:09 +03001777 cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
Tomas Winkler17b88922008-05-29 16:35:12 +08001778
Sara Sharon6983ba62016-06-26 13:17:56 +03001779 iwl_pcie_tfd_unmap(trans, meta, txq, index);
Reinette Chatrec33de622009-10-30 14:36:10 -07001780
Tomas Winkler17b88922008-05-29 16:35:12 +08001781 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -07001782 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -08001783 struct page *p = rxb_steal_page(rxb);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +02001784
Johannes Berg65b94a42012-03-05 11:24:38 -08001785 meta->source->resp_pkt = pkt;
1786 meta->source->_rx_page_addr = (unsigned long)page_address(p);
Johannes Bergb2cf4102012-04-09 17:46:51 -07001787 meta->source->_rx_page_order = trans_pcie->rx_page_order;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +02001788 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001789
Emmanuel Grumbachdcbb4742015-11-24 15:17:37 +02001790 if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
1791 iwl_op_mode_async_cb(trans->op_mode, cmd);
1792
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001793 iwl_pcie_cmdq_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +08001794
Johannes Bergc2acea82009-07-24 11:13:05 -07001795 if (!(meta->flags & CMD_ASYNC)) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001796 if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -07001797 IWL_WARN(trans,
1798 "HCMD_ACTIVE already clear for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001799 iwl_get_cmd_string(trans, cmd_id));
Wey-Yi Guy05c89b92011-10-10 07:26:48 -07001800 }
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001801 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001802 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001803 iwl_get_cmd_string(trans, cmd_id));
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001804 wake_up(&trans_pcie->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +08001805 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001806
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03001807 if (meta->flags & CMD_MAKE_TRANS_IDLE) {
1808 IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
1809 iwl_get_cmd_string(trans, cmd->hdr.cmd));
1810 set_bit(STATUS_TRANS_IDLE, &trans->status);
1811 wake_up(&trans_pcie->d0i3_waitq);
1812 }
1813
1814 if (meta->flags & CMD_WAKE_UP_TRANS) {
1815 IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
1816 iwl_get_cmd_string(trans, cmd->hdr.cmd));
1817 clear_bit(STATUS_TRANS_IDLE, &trans->status);
1818 wake_up(&trans_pcie->d0i3_waitq);
1819 }
1820
Zhu Yidd487442010-03-22 02:28:41 -07001821 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001822
Johannes Berg2bfb5092012-12-27 21:43:48 +01001823 spin_unlock_bh(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +08001824}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001825
Johannes Berg9439eac2013-10-09 09:59:25 +02001826#define HOST_COMPLETE_TIMEOUT (2 * HZ)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001827
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001828static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1829 struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001830{
1831 int ret;
1832
1833 /* An asynchronous command can not expect an SKB to be set. */
1834 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1835 return -EINVAL;
1836
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001837 ret = iwl_pcie_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001838 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -08001839 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001840 "Error sending %s: enqueue_hcmd failed: %d\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001841 iwl_get_cmd_string(trans, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001842 return ret;
1843 }
1844 return 0;
1845}
1846
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001847static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1848 struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001849{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001850 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001851 struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001852 int cmd_idx;
1853 int ret;
1854
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001855 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001856 iwl_get_cmd_string(trans, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001857
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001858 if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1859 &trans->status),
Johannes Bergbcbb8c92013-10-28 15:50:55 +01001860 "Command %s: a command is already active!\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001861 iwl_get_cmd_string(trans, cmd->id)))
Johannes Berg2cc39c92012-03-06 13:30:41 -08001862 return -EIO;
Johannes Berg2cc39c92012-03-06 13:30:41 -08001863
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001864 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001865 iwl_get_cmd_string(trans, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001866
Luca Coelho71b12302016-03-11 12:12:16 +02001867 if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
1868 ret = wait_event_timeout(trans_pcie->d0i3_waitq,
1869 pm_runtime_active(&trans_pcie->pci_dev->dev),
1870 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
1871 if (!ret) {
1872 IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
1873 return -ETIMEDOUT;
1874 }
1875 }
1876
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001877 cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001878 if (cmd_idx < 0) {
1879 ret = cmd_idx;
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001880 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Johannes Berg721c32f2012-03-06 13:30:40 -08001881 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001882 "Error sending %s: enqueue_hcmd failed: %d\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001883 iwl_get_cmd_string(trans, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001884 return ret;
1885 }
1886
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001887 ret = wait_event_timeout(trans_pcie->wait_command_queue,
1888 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1889 &trans->status),
1890 HOST_COMPLETE_TIMEOUT);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001891 if (!ret) {
Johannes Berg6dde8c42013-10-31 18:30:38 +01001892 IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001893 iwl_get_cmd_string(trans, cmd->id),
Johannes Berg6dde8c42013-10-31 18:30:38 +01001894 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001895
Johannes Berg6dde8c42013-10-31 18:30:38 +01001896 IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001897 txq->read_ptr, txq->write_ptr);
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001898
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001899 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Johannes Berg6dde8c42013-10-31 18:30:38 +01001900 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001901 iwl_get_cmd_string(trans, cmd->id));
Johannes Berg6dde8c42013-10-31 18:30:38 +01001902 ret = -ETIMEDOUT;
Emmanuel Grumbach42550a52013-09-11 14:16:20 +03001903
Liad Kaufman4c9706d2014-04-27 16:46:09 +03001904 iwl_force_nmi(trans);
Arik Nemtsov2a988e92013-12-01 13:50:40 +02001905 iwl_trans_fw_error(trans);
Emmanuel Grumbach42550a52013-09-11 14:16:20 +03001906
Johannes Berg6dde8c42013-10-31 18:30:38 +01001907 goto cancel;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001908 }
1909
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001910 if (test_bit(STATUS_FW_ERROR, &trans->status)) {
Kirtika Ruchandanifb127772017-10-08 14:20:42 -07001911 iwl_trans_dump_regs(trans);
Johannes Bergd18aa872012-11-06 16:36:21 +01001912 IWL_ERR(trans, "FW error in SYNC CMD %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001913 iwl_get_cmd_string(trans, cmd->id));
Johannes Bergb656fa32013-05-03 11:56:17 +02001914 dump_stack();
Johannes Bergd18aa872012-11-06 16:36:21 +01001915 ret = -EIO;
1916 goto cancel;
1917 }
1918
Eran Harary1094fa22013-06-02 12:40:34 +03001919 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
Johannes Berg326477e2017-04-25 13:41:20 +02001920 test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001921 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1922 ret = -ERFKILL;
1923 goto cancel;
1924 }
1925
Johannes Berg65b94a42012-03-05 11:24:38 -08001926 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001927 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001928 iwl_get_cmd_string(trans, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001929 ret = -EIO;
1930 goto cancel;
1931 }
1932
1933 return 0;
1934
1935cancel:
1936 if (cmd->flags & CMD_WANT_SKB) {
1937 /*
1938 * Cancel the CMD_WANT_SKB flag for the cmd in the
1939 * TX cmd queue. Otherwise in case the cmd comes
1940 * in later, it will possibly set an invalid
1941 * address (cmd->meta.source).
1942 */
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001943 txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001944 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -08001945
Johannes Berg65b94a42012-03-05 11:24:38 -08001946 if (cmd->resp_pkt) {
1947 iwl_free_resp(cmd);
1948 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001949 }
1950
1951 return ret;
1952}
1953
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001954int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001955{
Eran Harary4f593342013-05-13 07:53:26 +03001956 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
Johannes Berg326477e2017-04-25 13:41:20 +02001957 test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
Emmanuel Grumbach754d7d92013-03-13 22:16:20 +02001958 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1959 cmd->id);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001960 return -ERFKILL;
Emmanuel Grumbach754d7d92013-03-13 22:16:20 +02001961 }
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001962
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001963 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001964 return iwl_pcie_send_hcmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001965
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001966 /* We still can fail on RFKILL that can be asserted while we wait */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001967 return iwl_pcie_send_hcmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001968}
1969
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03001970static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
1971 struct iwl_txq *txq, u8 hdr_len,
1972 struct iwl_cmd_meta *out_meta,
1973 struct iwl_device_cmd *dev_cmd, u16 tb1_len)
1974{
Sara Sharon6983ba62016-06-26 13:17:56 +03001975 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03001976 u16 tb2_len;
1977 int i;
1978
1979 /*
1980 * Set up TFD's third entry to point directly to remainder
1981 * of skb's head, if any
1982 */
1983 tb2_len = skb_headlen(skb) - hdr_len;
1984
1985 if (tb2_len > 0) {
1986 dma_addr_t tb2_phys = dma_map_single(trans->dev,
1987 skb->data + hdr_len,
1988 tb2_len, DMA_TO_DEVICE);
1989 if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001990 iwl_pcie_tfd_unmap(trans, out_meta, txq,
1991 txq->write_ptr);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03001992 return -EINVAL;
1993 }
1994 iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
1995 }
1996
1997 /* set up the remaining entries to point to the data */
1998 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1999 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2000 dma_addr_t tb_phys;
2001 int tb_idx;
2002
2003 if (!skb_frag_size(frag))
2004 continue;
2005
2006 tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
2007 skb_frag_size(frag), DMA_TO_DEVICE);
2008
2009 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002010 iwl_pcie_tfd_unmap(trans, out_meta, txq,
2011 txq->write_ptr);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03002012 return -EINVAL;
2013 }
2014 tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
2015 skb_frag_size(frag), false);
2016
Sara Sharon3cd19802016-06-23 16:31:40 +03002017 out_meta->tbs |= BIT(tb_idx);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03002018 }
2019
2020 trace_iwlwifi_dev_tx(trans->dev, skb,
Emmanuel Grumbach943309d2018-01-04 09:19:13 +02002021 iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
Sara Sharon6983ba62016-06-26 13:17:56 +03002022 trans_pcie->tfd_size,
Sara Sharon8de437c2016-06-09 17:56:38 +03002023 &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
Johannes Berg8790fce2017-05-03 13:04:40 +02002024 hdr_len);
Johannes Berg78c1acf32017-05-03 12:53:22 +02002025 trace_iwlwifi_dev_tx_data(trans->dev, skb, hdr_len);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03002026 return 0;
2027}
2028
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002029#ifdef CONFIG_INET
Sara Sharon6ffe5de2017-03-16 11:06:41 +02002030struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002031{
2032 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2033 struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);
2034
2035 if (!p->page)
2036 goto alloc;
2037
2038 /* enough room on this page */
2039 if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
2040 return p;
2041
2042 /* We don't have enough room on this page, get a new one. */
2043 __free_page(p->page);
2044
2045alloc:
2046 p->page = alloc_page(GFP_ATOMIC);
2047 if (!p->page)
2048 return NULL;
2049 p->pos = page_address(p->page);
2050 return p;
2051}
2052
2053static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
2054 bool ipv6, unsigned int len)
2055{
2056 if (ipv6) {
2057 struct ipv6hdr *iphv6 = iph;
2058
2059 tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
2060 len + tcph->doff * 4,
2061 IPPROTO_TCP, 0);
2062 } else {
2063 struct iphdr *iphv4 = iph;
2064
2065 ip_send_check(iphv4);
2066 tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
2067 len + tcph->doff * 4,
2068 IPPROTO_TCP, 0);
2069 }
2070}
2071
Sara Sharon066fd292017-01-24 14:53:11 +02002072static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
2073 struct iwl_txq *txq, u8 hdr_len,
2074 struct iwl_cmd_meta *out_meta,
2075 struct iwl_device_cmd *dev_cmd, u16 tb1_len)
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002076{
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002077 struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002078 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
2079 struct ieee80211_hdr *hdr = (void *)skb->data;
2080 unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
2081 unsigned int mss = skb_shinfo(skb)->gso_size;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002082 u16 length, iv_len, amsdu_pad;
2083 u8 *start_hdr;
2084 struct iwl_tso_hdr_page *hdr_page;
Johannes Berg21cb3222016-06-21 13:11:48 +02002085 struct page **page_ptr;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002086 int ret;
2087 struct tso_t tso;
2088
2089 /* if the packet is protected, then it must be CCMP or GCMP */
2090 BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
2091 iv_len = ieee80211_has_protected(hdr->frame_control) ?
2092 IEEE80211_CCMP_HDR_LEN : 0;
2093
2094 trace_iwlwifi_dev_tx(trans->dev, skb,
Emmanuel Grumbach943309d2018-01-04 09:19:13 +02002095 iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
Sara Sharon6983ba62016-06-26 13:17:56 +03002096 trans_pcie->tfd_size,
Johannes Berg8790fce2017-05-03 13:04:40 +02002097 &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002098
2099 ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
2100 snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
2101 total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
2102 amsdu_pad = 0;
2103
2104 /* total amount of header we may need for this A-MSDU */
2105 hdr_room = DIV_ROUND_UP(total_len, mss) *
2106 (3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;
2107
2108 /* Our device supports 9 segments at most, it will fit in 1 page */
2109 hdr_page = get_page_hdr(trans, hdr_room);
2110 if (!hdr_page)
2111 return -ENOMEM;
2112
2113 get_page(hdr_page->page);
2114 start_hdr = hdr_page->pos;
Johannes Berg21cb3222016-06-21 13:11:48 +02002115 page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
2116 *page_ptr = hdr_page->page;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002117 memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
2118 hdr_page->pos += iv_len;
2119
2120 /*
2121 * Pull the ieee80211 header + IV to be able to use TSO core,
2122 * we will restore it for the tx_status flow.
2123 */
2124 skb_pull(skb, hdr_len + iv_len);
2125
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002126 /*
2127 * Remove the length of all the headers that we don't actually
2128 * have in the MPDU by themselves, but that we duplicate into
2129 * all the different MSDUs inside the A-MSDU.
2130 */
2131 le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);
2132
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002133 tso_start(skb, &tso);
2134
2135 while (total_len) {
2136 /* this is the data left for this subframe */
2137 unsigned int data_left =
2138 min_t(unsigned int, mss, total_len);
2139 struct sk_buff *csum_skb = NULL;
2140 unsigned int hdr_tb_len;
2141 dma_addr_t hdr_tb_phys;
2142 struct tcphdr *tcph;
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002143 u8 *iph, *subf_hdrs_start = hdr_page->pos;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002144
2145 total_len -= data_left;
2146
2147 memset(hdr_page->pos, 0, amsdu_pad);
2148 hdr_page->pos += amsdu_pad;
2149 amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
2150 data_left)) & 0x3;
2151 ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
2152 hdr_page->pos += ETH_ALEN;
2153 ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
2154 hdr_page->pos += ETH_ALEN;
2155
2156 length = snap_ip_tcp_hdrlen + data_left;
2157 *((__be16 *)hdr_page->pos) = cpu_to_be16(length);
2158 hdr_page->pos += sizeof(length);
2159
2160 /*
2161 * This will copy the SNAP as well which will be considered
2162 * as MAC header.
2163 */
2164 tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
2165 iph = hdr_page->pos + 8;
2166 tcph = (void *)(iph + ip_hdrlen);
2167
2168 /* For testing on current hardware only */
2169 if (trans_pcie->sw_csum_tx) {
2170 csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
2171 GFP_ATOMIC);
2172 if (!csum_skb) {
2173 ret = -ENOMEM;
2174 goto out_unmap;
2175 }
2176
2177 iwl_compute_pseudo_hdr_csum(iph, tcph,
2178 skb->protocol ==
2179 htons(ETH_P_IPV6),
2180 data_left);
2181
Johannes Berg59ae1d12017-06-16 14:29:20 +02002182 skb_put_data(csum_skb, tcph, tcp_hdrlen(skb));
Zhang Shengjua52a8a42016-12-02 09:51:06 +08002183 skb_reset_transport_header(csum_skb);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002184 csum_skb->csum_start =
2185 (unsigned char *)tcp_hdr(csum_skb) -
2186 csum_skb->head;
2187 }
2188
2189 hdr_page->pos += snap_ip_tcp_hdrlen;
2190
2191 hdr_tb_len = hdr_page->pos - start_hdr;
2192 hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
2193 hdr_tb_len, DMA_TO_DEVICE);
2194 if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
2195 dev_kfree_skb(csum_skb);
2196 ret = -EINVAL;
2197 goto out_unmap;
2198 }
2199 iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
2200 hdr_tb_len, false);
2201 trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr,
2202 hdr_tb_len);
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002203 /* add this subframe's headers' length to the tx_cmd */
2204 le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002205
2206 /* prepare the start_hdr for the next subframe */
2207 start_hdr = hdr_page->pos;
2208
2209 /* put the payload */
2210 while (data_left) {
2211 unsigned int size = min_t(unsigned int, tso.size,
2212 data_left);
2213 dma_addr_t tb_phys;
2214
2215 if (trans_pcie->sw_csum_tx)
Johannes Berg59ae1d12017-06-16 14:29:20 +02002216 skb_put_data(csum_skb, tso.data, size);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002217
2218 tb_phys = dma_map_single(trans->dev, tso.data,
2219 size, DMA_TO_DEVICE);
2220 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
2221 dev_kfree_skb(csum_skb);
2222 ret = -EINVAL;
2223 goto out_unmap;
2224 }
2225
2226 iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
2227 size, false);
2228 trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
2229 size);
2230
2231 data_left -= size;
2232 tso_build_data(skb, &tso, size);
2233 }
2234
2235 /* For testing on early hardware only */
2236 if (trans_pcie->sw_csum_tx) {
2237 __wsum csum;
2238
2239 csum = skb_checksum(csum_skb,
2240 skb_checksum_start_offset(csum_skb),
2241 csum_skb->len -
2242 skb_checksum_start_offset(csum_skb),
2243 0);
2244 dev_kfree_skb(csum_skb);
2245 dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
2246 hdr_tb_len, DMA_TO_DEVICE);
2247 tcph->check = csum_fold(csum);
2248 dma_sync_single_for_device(trans->dev, hdr_tb_phys,
2249 hdr_tb_len, DMA_TO_DEVICE);
2250 }
2251 }
2252
2253 /* re -add the WiFi header and IV */
2254 skb_push(skb, hdr_len + iv_len);
2255
2256 return 0;
2257
2258out_unmap:
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002259 iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002260 return ret;
2261}
2262#else /* CONFIG_INET */
2263static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
2264 struct iwl_txq *txq, u8 hdr_len,
2265 struct iwl_cmd_meta *out_meta,
2266 struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2267{
2268 /* No A-MSDU without CONFIG_INET */
2269 WARN_ON(1);
2270
2271 return -1;
2272}
2273#endif /* CONFIG_INET */
2274
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002275int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
2276 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002277{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002278 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg206eea72015-04-17 16:38:31 +02002279 struct ieee80211_hdr *hdr;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002280 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
2281 struct iwl_cmd_meta *out_meta;
2282 struct iwl_txq *txq;
Johannes Berg38c0f3342013-02-27 13:18:50 +01002283 dma_addr_t tb0_phys, tb1_phys, scratch_phys;
2284 void *tb1_addr;
Sara Sharon4fe10bc2016-07-04 14:34:26 +03002285 void *tfd;
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03002286 u16 len, tb1_len;
Johannes Bergea68f462014-02-27 14:36:55 +01002287 bool wait_write_ptr;
Johannes Berg206eea72015-04-17 16:38:31 +02002288 __le16 fc;
2289 u8 hdr_len;
Johannes Berg68972c42013-06-11 19:05:27 +02002290 u16 wifi_seq;
Sara Sharonc772a3d32016-03-13 17:19:38 +02002291 bool amsdu;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002292
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02002293 txq = trans_pcie->txq[txq_id];
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07002294
Johannes Berg961de6a2013-07-04 18:00:08 +02002295 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
2296 "TX on unused queue %d\n", txq_id))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002297 return -EINVAL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002298
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +03002299 if (unlikely(trans_pcie->sw_csum_tx &&
2300 skb->ip_summed == CHECKSUM_PARTIAL)) {
2301 int offs = skb_checksum_start_offset(skb);
2302 int csum_offs = offs + skb->csum_offset;
2303 __wsum csum;
2304
2305 if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
2306 return -1;
2307
2308 csum = skb_checksum(skb, offs, skb->len - offs, 0);
2309 *(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
Emmanuel Grumbach39555252016-01-14 09:39:21 +02002310
2311 skb->ip_summed = CHECKSUM_UNNECESSARY;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +03002312 }
2313
Johannes Berg206eea72015-04-17 16:38:31 +02002314 if (skb_is_nonlinear(skb) &&
Sara Sharon3cd19802016-06-23 16:31:40 +03002315 skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
Johannes Berg206eea72015-04-17 16:38:31 +02002316 __skb_linearize(skb))
2317 return -ENOMEM;
2318
2319 /* mac80211 always puts the full header into the SKB's head,
2320 * so there's no need to check if it's readable there
2321 */
2322 hdr = (struct ieee80211_hdr *)skb->data;
2323 fc = hdr->frame_control;
2324 hdr_len = ieee80211_hdrlen(fc);
2325
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002326 spin_lock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002327
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002328 if (iwl_queue_space(txq) < txq->high_mark) {
Emmanuel Grumbach39555252016-01-14 09:39:21 +02002329 iwl_stop_queue(trans, txq);
2330
2331 /* don't put the packet on the ring, if there is no room */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002332 if (unlikely(iwl_queue_space(txq) < 3)) {
Johannes Berg21cb3222016-06-21 13:11:48 +02002333 struct iwl_device_cmd **dev_cmd_ptr;
Emmanuel Grumbach39555252016-01-14 09:39:21 +02002334
Johannes Berg21cb3222016-06-21 13:11:48 +02002335 dev_cmd_ptr = (void *)((u8 *)skb->cb +
2336 trans_pcie->dev_cmd_offs);
2337
2338 *dev_cmd_ptr = dev_cmd;
Emmanuel Grumbach39555252016-01-14 09:39:21 +02002339 __skb_queue_tail(&txq->overflow_q, skb);
2340
2341 spin_unlock(&txq->lock);
2342 return 0;
2343 }
2344 }
2345
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002346 /* In AGG mode, the index in the ring must correspond to the WiFi
2347 * sequence number. This is a HW requirements to help the SCD to parse
2348 * the BA.
2349 * Check here that the packets are in the right place on the ring.
2350 */
Johannes Berg9a886582013-02-15 19:25:00 +01002351 wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
Eliad Peller1092b9b2013-07-16 17:53:43 +03002352 WARN_ONCE(txq->ampdu &&
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002353 (wifi_seq & 0xff) != txq->write_ptr,
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002354 "Q: %d WiFi Seq %d tfdNum %d",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002355 txq_id, wifi_seq, txq->write_ptr);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002356
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002357 /* Set up driver data for this TFD */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002358 txq->entries[txq->write_ptr].skb = skb;
2359 txq->entries[txq->write_ptr].cmd = dev_cmd;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002360
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002361 dev_cmd->hdr.sequence =
2362 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002363 INDEX_TO_SEQ(txq->write_ptr)));
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002364
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002365 tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002366 scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
2367 offsetof(struct iwl_tx_cmd, scratch);
2368
2369 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
2370 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
2371
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002372 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002373 out_meta = &txq->entries[txq->write_ptr].meta;
Johannes Berg206eea72015-04-17 16:38:31 +02002374 out_meta->flags = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002375
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002376 /*
Johannes Berg38c0f3342013-02-27 13:18:50 +01002377 * The second TB (tb1) points to the remainder of the TX command
2378 * and the 802.11 header - dword aligned size
2379 * (This calculation modifies the TX command, so do it before the
2380 * setup of the first TB)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002381 */
Johannes Berg38c0f3342013-02-27 13:18:50 +01002382 len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
Sara Sharon8de437c2016-06-09 17:56:38 +03002383 hdr_len - IWL_FIRST_TB_SIZE;
Sara Sharonc772a3d32016-03-13 17:19:38 +02002384 /* do not align A-MSDU to dword as the subframe header aligns it */
2385 amsdu = ieee80211_is_data_qos(fc) &&
2386 (*ieee80211_get_qos_ctl(hdr) &
2387 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
2388 if (trans_pcie->sw_csum_tx || !amsdu) {
2389 tb1_len = ALIGN(len, 4);
2390 /* Tell NIC about any 2-byte padding after MAC header */
2391 if (tb1_len != len)
Johannes Bergd172a5e2017-06-02 15:15:53 +02002392 tx_cmd->tx_flags |= cpu_to_le32(TX_CMD_FLG_MH_PAD);
Sara Sharonc772a3d32016-03-13 17:19:38 +02002393 } else {
2394 tb1_len = len;
2395 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002396
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002397 /*
2398 * The first TB points to bi-directional DMA data, we'll
2399 * memcpy the data into it later.
2400 */
Johannes Berg38c0f3342013-02-27 13:18:50 +01002401 iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
Sara Sharon8de437c2016-06-09 17:56:38 +03002402 IWL_FIRST_TB_SIZE, true);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002403
2404 /* there must be data left over for TB1 or this code must be changed */
Sara Sharon8de437c2016-06-09 17:56:38 +03002405 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002406
2407 /* map the data for TB1 */
Sara Sharon8de437c2016-06-09 17:56:38 +03002408 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
Johannes Berg38c0f3342013-02-27 13:18:50 +01002409 tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
2410 if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002411 goto out_err;
Johannes Berg6d6e68f2014-04-23 19:00:56 +02002412 iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002413
Sara Sharonc772a3d32016-03-13 17:19:38 +02002414 if (amsdu) {
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002415 if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
2416 out_meta, dev_cmd,
2417 tb1_len)))
2418 goto out_err;
2419 } else if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
2420 out_meta, dev_cmd, tb1_len))) {
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03002421 goto out_err;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002422 }
Johannes Berg206eea72015-04-17 16:38:31 +02002423
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002424 /* building the A-MSDU might have changed this data, so memcpy it now */
2425 memcpy(&txq->first_tb_bufs[txq->write_ptr], &dev_cmd->hdr,
2426 IWL_FIRST_TB_SIZE);
2427
Emmanuel Grumbach943309d2018-01-04 09:19:13 +02002428 tfd = iwl_pcie_get_tfd(trans, txq, txq->write_ptr);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002429 /* Set up entry for this TFD in Tx byte-count array */
Sara Sharon4fe10bc2016-07-04 14:34:26 +03002430 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
2431 iwl_pcie_tfd_get_num_tbs(trans, tfd));
Johannes Berg38c0f3342013-02-27 13:18:50 +01002432
Johannes Bergea68f462014-02-27 14:36:55 +01002433 wait_write_ptr = ieee80211_has_morefrags(fc);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07002434
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002435 /* start timer if queue currently empty */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002436 if (txq->read_ptr == txq->write_ptr) {
Emmanuel Grumbachaecdc632015-07-29 23:06:41 +03002437 if (txq->wd_timeout) {
2438 /*
2439 * If the TXQ is active, then set the timer, if not,
2440 * set the timer in remainder so that the timer will
2441 * be armed with the right value when the station will
2442 * wake up.
2443 */
2444 if (!txq->frozen)
2445 mod_timer(&txq->stuck_timer,
2446 jiffies + txq->wd_timeout);
2447 else
2448 txq->frozen_expiry_remainder = txq->wd_timeout;
2449 }
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002450 IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
Luca Coelhoc24c7f52016-03-30 20:59:27 +03002451 iwl_trans_ref(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02002452 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002453
2454 /* Tell device the write index *just past* this latest filled TFD */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002455 txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
Johannes Bergea68f462014-02-27 14:36:55 +01002456 if (!wait_write_ptr)
2457 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002458
2459 /*
2460 * At this point the frame is "transmitted" successfully
Johannes Berg43aa6162014-02-27 14:24:36 +01002461 * and we will get a TX status notification eventually.
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002462 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002463 spin_unlock(&txq->lock);
2464 return 0;
2465out_err:
2466 spin_unlock(&txq->lock);
2467 return -1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002468}