blob: 8087456b5fbec60c9379e5937b299ce820a7cb03 [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Benoit Coussond9fda072011-08-09 17:15:17 +020013/ {
14 compatible = "ti,omap4430", "ti,omap4";
Marc Zyngier7136d452015-03-11 15:43:49 +000015 interrupt-parent = <&wakeupgen>;
Javier Martinez Canillasda6269e2016-08-31 12:35:19 +020016 #address-cells = <1>;
17 #size-cells = <1>;
Benoit Coussond9fda072011-08-09 17:15:17 +020018
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060039
40 clocks = <&dpll_mpu_ck>;
41 clock-names = "cpu";
42
43 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020044 };
45 cpu@1 {
46 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010047 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053048 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010049 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020050 };
51 };
52
Benoit Cousson56351212012-09-03 17:56:32 +020053 gic: interrupt-controller@48241000 {
54 compatible = "arm,cortex-a9-gic";
55 interrupt-controller;
56 #interrupt-cells = <3>;
57 reg = <0x48241000 0x1000>,
58 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +000059 interrupt-parent = <&gic>;
Benoit Cousson56351212012-09-03 17:56:32 +020060 };
61
Santosh Shilimkar926fd452012-07-04 17:57:34 +053062 L2: l2-cache-controller@48242000 {
63 compatible = "arm,pl310-cache";
64 reg = <0x48242000 0x1000>;
65 cache-unified;
66 cache-level = <2>;
67 };
68
Lee Jones75d71d42013-07-22 11:52:36 +010069 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053070 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020071 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053072 reg = <0x48240600 0x20>;
Jon Hunter6b472572016-03-17 14:19:06 +000073 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_EDGE_RISING)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000074 interrupt-parent = <&gic>;
75 };
76
77 wakeupgen: interrupt-controller@48281000 {
78 compatible = "ti,omap4-wugen-mpu";
79 interrupt-controller;
80 #interrupt-cells = <3>;
81 reg = <0x48281000 0x1000>;
82 interrupt-parent = <&gic>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053083 };
84
Benoit Coussond9fda072011-08-09 17:15:17 +020085 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010086 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020087 * that are not memory mapped in the MPU view or for the MPU itself.
88 */
89 soc {
90 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020091 mpu {
92 compatible = "ti,omap4-mpu";
93 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -050094 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +020095 };
96
97 dsp {
98 compatible = "ti,omap3-c64";
99 ti,hwmods = "dsp";
100 };
101
102 iva {
103 compatible = "ti,ivahd";
104 ti,hwmods = "iva";
105 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200106 };
107
108 /*
109 * XXX: Use a flat representation of the OMAP4 interconnect.
110 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100111 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200112 * the moment, just use a fake OCP bus entry to represent the whole bus
113 * hierarchy.
114 */
115 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200116 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200117 #address-cells = <1>;
118 #size-cells = <1>;
119 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200120 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530121 reg = <0x44000000 0x1000>,
122 <0x44800000 0x2000>,
123 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200124 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200126
Tero Kristo7415b0b2015-02-12 11:32:14 +0200127 l4_cfg: l4@4a000000 {
128 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700129 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200130 #size-cells = <1>;
131 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700132
Tero Kristo7415b0b2015-02-12 11:32:14 +0200133 cm1: cm1@4000 {
134 compatible = "ti,omap4-cm1";
135 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530136
Tero Kristo7415b0b2015-02-12 11:32:14 +0200137 cm1_clocks: clocks {
138 #address-cells = <1>;
139 #size-cells = <0>;
140 };
141
142 cm1_clockdomains: clockdomains {
143 };
144 };
145
146 cm2: cm2@8000 {
147 compatible = "ti,omap4-cm2";
148 reg = <0x8000 0x3000>;
149
150 cm2_clocks: clocks {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 };
154
155 cm2_clockdomains: clockdomains {
156 };
157 };
158
159 omap4_scm_core: scm@2000 {
160 compatible = "ti,omap4-scm-core", "simple-bus";
161 reg = <0x2000 0x1000>;
162 #address-cells = <1>;
163 #size-cells = <1>;
164 ranges = <0 0x2000 0x1000>;
165
166 scm_conf: scm_conf@0 {
167 compatible = "syscon";
168 reg = <0x0 0x800>;
169 #address-cells = <1>;
170 #size-cells = <1>;
171 };
172 };
173
174 omap4_padconf_core: scm@100000 {
175 compatible = "ti,omap4-scm-padconf-core",
176 "simple-bus";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 ranges = <0 0x100000 0x1000>;
180
181 omap4_pmx_core: pinmux@40 {
182 compatible = "ti,omap4-padconf",
183 "pinctrl-single";
184 reg = <0x40 0x0196>;
185 #address-cells = <1>;
186 #size-cells = <0>;
Tony Lindgrenbe76fd32016-11-07 08:27:49 -0700187 #pinctrl-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200188 #interrupt-cells = <1>;
189 interrupt-controller;
190 pinctrl-single,register-width = <16>;
191 pinctrl-single,function-mask = <0x7fff>;
192 };
193
194 omap4_padconf_global: omap4_padconf_global@5a0 {
Kishon Vijay Abraham I89a898d2015-07-27 17:46:39 +0530195 compatible = "syscon",
196 "simple-bus";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200197 reg = <0x5a0 0x170>;
198 #address-cells = <1>;
199 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530200 ranges = <0 0x5a0 0x170>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200201
Javier Martinez Canillas308cfda2016-04-01 16:20:18 -0400202 pbias_regulator: pbias_regulator@60 {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530203 compatible = "ti,pbias-omap4", "ti,pbias-omap";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200204 reg = <0x60 0x4>;
205 syscon = <&omap4_padconf_global>;
206 pbias_mmc_reg: pbias_mmc_omap4 {
207 regulator-name = "pbias_mmc_omap4";
208 regulator-min-microvolt = <1800000>;
209 regulator-max-microvolt = <3000000>;
210 };
211 };
212 };
213 };
214
215 l4_wkup: l4@300000 {
216 compatible = "ti,omap4-l4-wkup", "simple-bus";
217 #address-cells = <1>;
218 #size-cells = <1>;
219 ranges = <0 0x300000 0x40000>;
220
221 counter32k: counter@4000 {
222 compatible = "ti,omap-counter32k";
223 reg = <0x4000 0x20>;
224 ti,hwmods = "counter_32k";
225 };
226
227 prm: prm@6000 {
228 compatible = "ti,omap4-prm";
229 reg = <0x6000 0x3000>;
230 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
231
232 prm_clocks: clocks {
233 #address-cells = <1>;
234 #size-cells = <0>;
235 };
236
237 prm_clockdomains: clockdomains {
238 };
239 };
240
241 scrm: scrm@a000 {
242 compatible = "ti,omap4-scrm";
243 reg = <0xa000 0x2000>;
244
245 scrm_clocks: clocks {
246 #address-cells = <1>;
247 #size-cells = <0>;
248 };
249
250 scrm_clockdomains: clockdomains {
251 };
252 };
253
254 omap4_pmx_wkup: pinmux@1e040 {
255 compatible = "ti,omap4-padconf",
256 "pinctrl-single";
257 reg = <0x1e040 0x0038>;
258 #address-cells = <1>;
259 #size-cells = <0>;
Tony Lindgrenbe76fd32016-11-07 08:27:49 -0700260 #pinctrl-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200261 #interrupt-cells = <1>;
262 interrupt-controller;
263 pinctrl-single,register-width = <16>;
264 pinctrl-single,function-mask = <0x7fff>;
265 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530266 };
267 };
268
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500269 ocmcram: ocmcram@40304000 {
270 compatible = "mmio-sram";
271 reg = <0x40304000 0xa000>; /* 40k */
272 };
273
Jon Hunter2c2dc542012-04-26 13:47:59 -0500274 sdma: dma-controller@4a056000 {
275 compatible = "ti,omap4430-sdma";
276 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200277 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
278 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
279 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
280 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500281 #dma-cells = <1>;
Peter Ujfalusi24ac1772015-02-20 15:42:04 +0200282 dma-channels = <32>;
283 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500284 };
285
Benoit Coussone3e5a922011-08-16 11:51:54 +0200286 gpio1: gpio@4a310000 {
287 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200288 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200289 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200290 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500291 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200292 gpio-controller;
293 #gpio-cells = <2>;
294 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600295 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200296 };
297
298 gpio2: gpio@48055000 {
299 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200300 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200301 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200302 ti,hwmods = "gpio2";
303 gpio-controller;
304 #gpio-cells = <2>;
305 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600306 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200307 };
308
309 gpio3: gpio@48057000 {
310 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200311 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200312 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200313 ti,hwmods = "gpio3";
314 gpio-controller;
315 #gpio-cells = <2>;
316 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600317 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200318 };
319
320 gpio4: gpio@48059000 {
321 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200322 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200323 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200324 ti,hwmods = "gpio4";
325 gpio-controller;
326 #gpio-cells = <2>;
327 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600328 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200329 };
330
331 gpio5: gpio@4805b000 {
332 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200333 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200334 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200335 ti,hwmods = "gpio5";
336 gpio-controller;
337 #gpio-cells = <2>;
338 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600339 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200340 };
341
342 gpio6: gpio@4805d000 {
343 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200344 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200345 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200346 ti,hwmods = "gpio6";
347 gpio-controller;
348 #gpio-cells = <2>;
349 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600350 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200351 };
352
Franklin S Cooper Jr258511e2015-10-28 16:02:16 -0500353 elm: elm@48078000 {
354 compatible = "ti,am3352-elm";
355 reg = <0x48078000 0x2000>;
356 interrupts = <4>;
357 ti,hwmods = "elm";
358 status = "disabled";
359 };
360
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600361 gpmc: gpmc@50000000 {
362 compatible = "ti,omap4430-gpmc";
363 reg = <0x50000000 0x1000>;
364 #address-cells = <2>;
365 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200366 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500367 dmas = <&sdma 4>;
368 dma-names = "rxtx";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600369 gpmc,num-cs = <8>;
370 gpmc,num-waitpins = <4>;
371 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530372 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100373 clocks = <&l3_div_ck>;
374 clock-names = "fck";
Roger Quadros8c75b762016-04-07 13:25:29 +0300375 interrupt-controller;
376 #interrupt-cells = <2>;
377 gpio-controller;
378 #gpio-cells = <2>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600379 };
380
Benoit Cousson19bfb762012-02-16 11:55:27 +0100381 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530382 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200383 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200384 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530385 ti,hwmods = "uart1";
386 clock-frequency = <48000000>;
387 };
388
Benoit Cousson19bfb762012-02-16 11:55:27 +0100389 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530390 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200391 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000392 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530393 ti,hwmods = "uart2";
394 clock-frequency = <48000000>;
395 };
396
Benoit Cousson19bfb762012-02-16 11:55:27 +0100397 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530398 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200399 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000400 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530401 ti,hwmods = "uart3";
402 clock-frequency = <48000000>;
403 };
404
Benoit Cousson19bfb762012-02-16 11:55:27 +0100405 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530406 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200407 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000408 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530409 ti,hwmods = "uart4";
410 clock-frequency = <48000000>;
411 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530412
Suman Anna04c7d922013-10-10 16:15:33 -0500413 hwspinlock: spinlock@4a0f6000 {
414 compatible = "ti,omap4-hwspinlock";
415 reg = <0x4a0f6000 0x1000>;
416 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600417 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500418 };
419
Benoit Cousson58e778f2011-08-17 19:00:03 +0530420 i2c1: i2c@48070000 {
421 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200422 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200423 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530424 #address-cells = <1>;
425 #size-cells = <0>;
426 ti,hwmods = "i2c1";
427 };
428
429 i2c2: i2c@48072000 {
430 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200431 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200432 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530433 #address-cells = <1>;
434 #size-cells = <0>;
435 ti,hwmods = "i2c2";
436 };
437
438 i2c3: i2c@48060000 {
439 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200440 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200441 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530442 #address-cells = <1>;
443 #size-cells = <0>;
444 ti,hwmods = "i2c3";
445 };
446
447 i2c4: i2c@48350000 {
448 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200449 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200450 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530451 #address-cells = <1>;
452 #size-cells = <0>;
453 ti,hwmods = "i2c4";
454 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100455
456 mcspi1: spi@48098000 {
457 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200458 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200459 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100460 #address-cells = <1>;
461 #size-cells = <0>;
462 ti,hwmods = "mcspi1";
463 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500464 dmas = <&sdma 35>,
465 <&sdma 36>,
466 <&sdma 37>,
467 <&sdma 38>,
468 <&sdma 39>,
469 <&sdma 40>,
470 <&sdma 41>,
471 <&sdma 42>;
472 dma-names = "tx0", "rx0", "tx1", "rx1",
473 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100474 };
475
476 mcspi2: spi@4809a000 {
477 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200478 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200479 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100480 #address-cells = <1>;
481 #size-cells = <0>;
482 ti,hwmods = "mcspi2";
483 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500484 dmas = <&sdma 43>,
485 <&sdma 44>,
486 <&sdma 45>,
487 <&sdma 46>;
488 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100489 };
490
491 mcspi3: spi@480b8000 {
492 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200493 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200494 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100495 #address-cells = <1>;
496 #size-cells = <0>;
497 ti,hwmods = "mcspi3";
498 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500499 dmas = <&sdma 15>, <&sdma 16>;
500 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100501 };
502
503 mcspi4: spi@480ba000 {
504 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200505 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200506 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100507 #address-cells = <1>;
508 #size-cells = <0>;
509 ti,hwmods = "mcspi4";
510 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500511 dmas = <&sdma 70>, <&sdma 71>;
512 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100513 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530514
515 mmc1: mmc@4809c000 {
516 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200517 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200518 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530519 ti,hwmods = "mmc1";
520 ti,dual-volt;
521 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500522 dmas = <&sdma 61>, <&sdma 62>;
523 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530524 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530525 };
526
527 mmc2: mmc@480b4000 {
528 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200529 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200530 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530531 ti,hwmods = "mmc2";
532 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500533 dmas = <&sdma 47>, <&sdma 48>;
534 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530535 };
536
537 mmc3: mmc@480ad000 {
538 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200539 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200540 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530541 ti,hwmods = "mmc3";
542 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500543 dmas = <&sdma 77>, <&sdma 78>;
544 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530545 };
546
547 mmc4: mmc@480d1000 {
548 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200549 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200550 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530551 ti,hwmods = "mmc4";
552 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500553 dmas = <&sdma 57>, <&sdma 58>;
554 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530555 };
556
557 mmc5: mmc@480d5000 {
558 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200559 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200560 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530561 ti,hwmods = "mmc5";
562 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500563 dmas = <&sdma 59>, <&sdma 60>;
564 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530565 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800566
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600567 mmu_dsp: mmu@4a066000 {
568 compatible = "ti,omap4-iommu";
569 reg = <0x4a066000 0x100>;
570 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
571 ti,hwmods = "mmu_dsp";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500572 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600573 };
574
575 mmu_ipu: mmu@55082000 {
576 compatible = "ti,omap4-iommu";
577 reg = <0x55082000 0x100>;
578 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
579 ti,hwmods = "mmu_ipu";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500580 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600581 ti,iommu-bus-err-back;
582 };
583
Xiao Jiang94c30732012-06-01 12:44:14 +0800584 wdt2: wdt@4a314000 {
585 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200586 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200587 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800588 ti,hwmods = "wd_timer2";
589 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300590
591 mcpdm: mcpdm@40132000 {
592 compatible = "ti,omap4-mcpdm";
593 reg = <0x40132000 0x7f>, /* MPU private access */
594 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300595 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200596 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300597 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100598 dmas = <&sdma 65>,
599 <&sdma 66>;
600 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200601 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300602 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300603
604 dmic: dmic@4012e000 {
605 compatible = "ti,omap4-dmic";
606 reg = <0x4012e000 0x7f>, /* MPU private access */
607 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300608 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200609 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300610 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100611 dmas = <&sdma 67>;
612 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200613 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300614 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530615
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300616 mcbsp1: mcbsp@40122000 {
617 compatible = "ti,omap4-mcbsp";
618 reg = <0x40122000 0xff>, /* MPU private access */
619 <0x49022000 0xff>; /* L3 Interconnect */
620 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200621 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300622 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300623 ti,buffer-size = <128>;
624 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100625 dmas = <&sdma 33>,
626 <&sdma 34>;
627 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200628 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300629 };
630
631 mcbsp2: mcbsp@40124000 {
632 compatible = "ti,omap4-mcbsp";
633 reg = <0x40124000 0xff>, /* MPU private access */
634 <0x49024000 0xff>; /* L3 Interconnect */
635 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200636 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300637 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300638 ti,buffer-size = <128>;
639 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100640 dmas = <&sdma 17>,
641 <&sdma 18>;
642 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200643 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300644 };
645
646 mcbsp3: mcbsp@40126000 {
647 compatible = "ti,omap4-mcbsp";
648 reg = <0x40126000 0xff>, /* MPU private access */
649 <0x49026000 0xff>; /* L3 Interconnect */
650 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200651 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300652 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300653 ti,buffer-size = <128>;
654 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100655 dmas = <&sdma 19>,
656 <&sdma 20>;
657 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200658 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300659 };
660
661 mcbsp4: mcbsp@48096000 {
662 compatible = "ti,omap4-mcbsp";
663 reg = <0x48096000 0xff>; /* L4 Interconnect */
664 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200665 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300666 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300667 ti,buffer-size = <128>;
668 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100669 dmas = <&sdma 31>,
670 <&sdma 32>;
671 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200672 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300673 };
674
Sourav Poddar61bc3542012-08-14 16:45:37 +0530675 keypad: keypad@4a31c000 {
676 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200677 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200678 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200679 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530680 ti,hwmods = "kbd";
681 };
Aneesh V11c27062012-01-20 20:35:26 +0530682
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530683 dmm@4e000000 {
684 compatible = "ti,omap4-dmm";
685 reg = <0x4e000000 0x800>;
686 interrupts = <0 113 0x4>;
687 ti,hwmods = "dmm";
688 };
689
Aneesh V11c27062012-01-20 20:35:26 +0530690 emif1: emif@4c000000 {
691 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200692 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200693 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530694 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530695 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530696 phy-type = <1>;
697 hw-caps-read-idle-ctrl;
698 hw-caps-ll-interface;
699 hw-caps-temp-alert;
700 };
701
702 emif2: emif@4d000000 {
703 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200704 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200705 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530706 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530707 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530708 phy-type = <1>;
709 hw-caps-read-idle-ctrl;
710 hw-caps-ll-interface;
711 hw-caps-temp-alert;
712 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700713
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530714 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530715 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530716 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530717 #address-cells = <1>;
718 #size-cells = <1>;
719 ranges;
720 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530721 usb2_phy: usb2phy@4a0ad080 {
722 compatible = "ti,omap-usb2";
723 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300724 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300725 clocks = <&usb_phy_cm_clk32k>;
726 clock-names = "wkupclk";
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530727 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530728 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530729 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500730
Suman Anna8ebc30d2014-07-11 16:44:35 -0500731 mailbox: mailbox@4a0f4000 {
732 compatible = "ti,omap4-mailbox";
733 reg = <0x4a0f4000 0x200>;
734 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
735 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600736 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500737 ti,mbox-num-users = <3>;
738 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500739 mbox_ipu: mbox_ipu {
740 ti,mbox-tx = <0 0 0>;
741 ti,mbox-rx = <1 0 0>;
742 };
743 mbox_dsp: mbox_dsp {
744 ti,mbox-tx = <3 0 0>;
745 ti,mbox-rx = <2 0 0>;
746 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500747 };
748
Jon Hunterfab8ad02012-10-19 09:59:00 -0500749 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500750 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500751 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200752 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500753 ti,hwmods = "timer1";
754 ti,timer-alwon;
755 };
756
757 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500758 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500759 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200760 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500761 ti,hwmods = "timer2";
762 };
763
764 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500765 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500766 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200767 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500768 ti,hwmods = "timer3";
769 };
770
771 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500772 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500773 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200774 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500775 ti,hwmods = "timer4";
776 };
777
Jon Hunterd03a93b2012-11-01 08:57:08 -0500778 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500779 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500780 reg = <0x40138000 0x80>,
781 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200782 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500783 ti,hwmods = "timer5";
784 ti,timer-dsp;
785 };
786
Jon Hunterd03a93b2012-11-01 08:57:08 -0500787 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500788 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500789 reg = <0x4013a000 0x80>,
790 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200791 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500792 ti,hwmods = "timer6";
793 ti,timer-dsp;
794 };
795
Jon Hunterd03a93b2012-11-01 08:57:08 -0500796 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500797 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500798 reg = <0x4013c000 0x80>,
799 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200800 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500801 ti,hwmods = "timer7";
802 ti,timer-dsp;
803 };
804
Jon Hunterd03a93b2012-11-01 08:57:08 -0500805 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500806 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500807 reg = <0x4013e000 0x80>,
808 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200809 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500810 ti,hwmods = "timer8";
811 ti,timer-pwm;
812 ti,timer-dsp;
813 };
814
815 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500816 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500817 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200818 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500819 ti,hwmods = "timer9";
820 ti,timer-pwm;
821 };
822
823 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500824 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500825 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200826 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500827 ti,hwmods = "timer10";
828 ti,timer-pwm;
829 };
830
831 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500832 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500833 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200834 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500835 ti,hwmods = "timer11";
836 ti,timer-pwm;
837 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200838
839 usbhstll: usbhstll@4a062000 {
840 compatible = "ti,usbhs-tll";
841 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200842 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200843 ti,hwmods = "usb_tll_hs";
844 };
845
846 usbhshost: usbhshost@4a064000 {
847 compatible = "ti,usbhs-host";
848 reg = <0x4a064000 0x800>;
849 ti,hwmods = "usb_host_hs";
850 #address-cells = <1>;
851 #size-cells = <1>;
852 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200853 clocks = <&init_60m_fclk>,
854 <&xclk60mhsp1_ck>,
855 <&xclk60mhsp2_ck>;
856 clock-names = "refclk_60m_int",
857 "refclk_60m_ext_p1",
858 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200859
860 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200861 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200862 reg = <0x4a064800 0x400>;
863 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200864 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200865 };
866
867 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200868 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200869 reg = <0x4a064c00 0x400>;
870 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200871 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200872 };
873 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530874
Roger Quadros470019a2013-10-03 18:12:36 +0300875 omap_control_usb2phy: control-phy@4a002300 {
876 compatible = "ti,control-phy-usb2";
877 reg = <0x4a002300 0x4>;
878 reg-names = "power";
879 };
880
881 omap_control_usbotg: control-phy@4a00233c {
882 compatible = "ti,control-phy-otghs";
883 reg = <0x4a00233c 0x4>;
884 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530885 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530886
887 usb_otg_hs: usb_otg_hs@4a0ab000 {
888 compatible = "ti,omap4-musb";
889 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200890 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530891 interrupt-names = "mc", "dma";
892 ti,hwmods = "usb_otg_hs";
893 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530894 phys = <&usb2_phy>;
895 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530896 multipoint = <1>;
897 num-eps = <16>;
898 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300899 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530900 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500901
902 aes: aes@4b501000 {
903 compatible = "ti,omap4-aes";
904 ti,hwmods = "aes";
905 reg = <0x4b501000 0xa0>;
906 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
907 dmas = <&sdma 111>, <&sdma 110>;
908 dma-names = "tx", "rx";
909 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500910
911 des: des@480a5000 {
912 compatible = "ti,omap4-des";
913 ti,hwmods = "des";
914 reg = <0x480a5000 0xa0>;
915 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
916 dmas = <&sdma 117>, <&sdma 116>;
917 dma-names = "tx", "rx";
918 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +0530919
920 abb_mpu: regulator-abb-mpu {
921 compatible = "ti,abb-v2";
922 regulator-name = "abb_mpu";
923 #address-cells = <0>;
924 #size-cells = <0>;
925 ti,tranxdone-status-mask = <0x80>;
926 clocks = <&sys_clkin_ck>;
927 ti,settling-time = <50>;
928 ti,clock-cycles = <16>;
929
930 status = "disabled";
931 };
932
933 abb_iva: regulator-abb-iva {
934 compatible = "ti,abb-v2";
935 regulator-name = "abb_iva";
936 #address-cells = <0>;
937 #size-cells = <0>;
938 ti,tranxdone-status-mask = <0x80000000>;
939 clocks = <&sys_clkin_ck>;
940 ti,settling-time = <50>;
941 ti,clock-cycles = <16>;
942
943 status = "disabled";
944 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300945
946 dss: dss@58000000 {
947 compatible = "ti,omap4-dss";
948 reg = <0x58000000 0x80>;
949 status = "disabled";
950 ti,hwmods = "dss_core";
951 clocks = <&dss_dss_clk>;
952 clock-names = "fck";
953 #address-cells = <1>;
954 #size-cells = <1>;
955 ranges;
956
957 dispc@58001000 {
958 compatible = "ti,omap4-dispc";
959 reg = <0x58001000 0x1000>;
960 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
961 ti,hwmods = "dss_dispc";
962 clocks = <&dss_dss_clk>;
963 clock-names = "fck";
964 };
965
966 rfbi: encoder@58002000 {
967 compatible = "ti,omap4-rfbi";
968 reg = <0x58002000 0x1000>;
969 status = "disabled";
970 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +0300971 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300972 clock-names = "fck", "ick";
973 };
974
975 venc: encoder@58003000 {
976 compatible = "ti,omap4-venc";
977 reg = <0x58003000 0x1000>;
978 status = "disabled";
979 ti,hwmods = "dss_venc";
980 clocks = <&dss_tv_clk>;
981 clock-names = "fck";
982 };
983
984 dsi1: encoder@58004000 {
985 compatible = "ti,omap4-dsi";
986 reg = <0x58004000 0x200>,
987 <0x58004200 0x40>,
988 <0x58004300 0x20>;
989 reg-names = "proto", "phy", "pll";
990 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
991 status = "disabled";
992 ti,hwmods = "dss_dsi1";
993 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
994 clock-names = "fck", "sys_clk";
995 };
996
997 dsi2: encoder@58005000 {
998 compatible = "ti,omap4-dsi";
999 reg = <0x58005000 0x200>,
1000 <0x58005200 0x40>,
1001 <0x58005300 0x20>;
1002 reg-names = "proto", "phy", "pll";
1003 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1004 status = "disabled";
1005 ti,hwmods = "dss_dsi2";
1006 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1007 clock-names = "fck", "sys_clk";
1008 };
1009
1010 hdmi: encoder@58006000 {
1011 compatible = "ti,omap4-hdmi";
1012 reg = <0x58006000 0x200>,
1013 <0x58006200 0x100>,
1014 <0x58006300 0x100>,
1015 <0x58006400 0x1000>;
1016 reg-names = "wp", "pll", "phy", "core";
1017 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1018 status = "disabled";
1019 ti,hwmods = "dss_hdmi";
1020 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1021 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +03001022 dmas = <&sdma 76>;
1023 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001024 };
1025 };
Benoit Coussond9fda072011-08-09 17:15:17 +02001026 };
1027};
Tero Kristo2488ff62013-07-18 12:42:02 +03001028
1029/include/ "omap44xx-clocks.dtsi"