blob: 66b67014508f8159b959997c117f1645383d7e89 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Overview:
3 * This is the generic MTD driver for NAND flash devices. It should be
4 * capable of working with almost all NAND chips currently available.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +02007 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020010 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020012 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000013 * David Woodhouse for adding multichip support
14 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
16 * rework for 2K page size chips
17 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020018 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 * Enable cached programming for 2k page size chips
20 * Check, if mtd->ecctype should be set to MTD_ECC_HW
Brian Norris7854d3f2011-06-23 14:12:08 -070021 * if we have HW ECC support.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030022 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * This program is free software; you can redistribute it and/or modify
25 * it under the terms of the GNU General Public License version 2 as
26 * published by the Free Software Foundation.
27 *
28 */
29
Ezequiel Garcia20171642013-11-25 08:30:31 -030030#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
David Woodhouse552d9202006-05-14 01:20:46 +010032#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/delay.h>
34#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020035#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/sched.h>
37#include <linux/slab.h>
Kamal Dasu66507c72014-05-01 20:51:19 -040038#include <linux/mm.h>
Ingo Molnar38b8d202017-02-08 18:51:31 +010039#include <linux/nmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/types.h>
41#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020042#include <linux/mtd/rawnand.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010044#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <linux/interrupt.h>
46#include <linux/bitops.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020047#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/mtd/partitions.h>
Boris Brezillond48f62b2016-04-01 14:54:32 +020049#include <linux/of.h>
Thomas Gleixner81ec5362007-12-12 17:27:03 +010050
Huang Shijie6a8214a2012-11-19 14:43:30 +080051static int nand_get_device(struct mtd_info *mtd, int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020053static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
54 struct mtd_oob_ops *ops);
55
Boris Brezillon41b207a2016-02-03 19:06:15 +010056/* Define default oob placement schemes for large and small page devices */
57static int nand_ooblayout_ecc_sp(struct mtd_info *mtd, int section,
58 struct mtd_oob_region *oobregion)
59{
60 struct nand_chip *chip = mtd_to_nand(mtd);
61 struct nand_ecc_ctrl *ecc = &chip->ecc;
62
63 if (section > 1)
64 return -ERANGE;
65
66 if (!section) {
67 oobregion->offset = 0;
Miquel Raynalf7f8c172017-07-05 08:51:09 +020068 if (mtd->oobsize == 16)
69 oobregion->length = 4;
70 else
71 oobregion->length = 3;
Boris Brezillon41b207a2016-02-03 19:06:15 +010072 } else {
Miquel Raynalf7f8c172017-07-05 08:51:09 +020073 if (mtd->oobsize == 8)
74 return -ERANGE;
75
Boris Brezillon41b207a2016-02-03 19:06:15 +010076 oobregion->offset = 6;
77 oobregion->length = ecc->total - 4;
78 }
79
80 return 0;
81}
82
83static int nand_ooblayout_free_sp(struct mtd_info *mtd, int section,
84 struct mtd_oob_region *oobregion)
85{
86 if (section > 1)
87 return -ERANGE;
88
89 if (mtd->oobsize == 16) {
90 if (section)
91 return -ERANGE;
92
93 oobregion->length = 8;
94 oobregion->offset = 8;
95 } else {
96 oobregion->length = 2;
97 if (!section)
98 oobregion->offset = 3;
99 else
100 oobregion->offset = 6;
101 }
102
103 return 0;
104}
105
106const struct mtd_ooblayout_ops nand_ooblayout_sp_ops = {
107 .ecc = nand_ooblayout_ecc_sp,
108 .free = nand_ooblayout_free_sp,
109};
110EXPORT_SYMBOL_GPL(nand_ooblayout_sp_ops);
111
112static int nand_ooblayout_ecc_lp(struct mtd_info *mtd, int section,
113 struct mtd_oob_region *oobregion)
114{
115 struct nand_chip *chip = mtd_to_nand(mtd);
116 struct nand_ecc_ctrl *ecc = &chip->ecc;
117
Miquel Raynal882fd152017-08-26 17:19:15 +0200118 if (section || !ecc->total)
Boris Brezillon41b207a2016-02-03 19:06:15 +0100119 return -ERANGE;
120
121 oobregion->length = ecc->total;
122 oobregion->offset = mtd->oobsize - oobregion->length;
123
124 return 0;
125}
126
127static int nand_ooblayout_free_lp(struct mtd_info *mtd, int section,
128 struct mtd_oob_region *oobregion)
129{
130 struct nand_chip *chip = mtd_to_nand(mtd);
131 struct nand_ecc_ctrl *ecc = &chip->ecc;
132
133 if (section)
134 return -ERANGE;
135
136 oobregion->length = mtd->oobsize - ecc->total - 2;
137 oobregion->offset = 2;
138
139 return 0;
140}
141
142const struct mtd_ooblayout_ops nand_ooblayout_lp_ops = {
143 .ecc = nand_ooblayout_ecc_lp,
144 .free = nand_ooblayout_free_lp,
145};
146EXPORT_SYMBOL_GPL(nand_ooblayout_lp_ops);
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200147
Alexander Couzens6a623e02017-05-02 12:19:00 +0200148/*
149 * Support the old "large page" layout used for 1-bit Hamming ECC where ECC
150 * are placed at a fixed offset.
151 */
152static int nand_ooblayout_ecc_lp_hamming(struct mtd_info *mtd, int section,
153 struct mtd_oob_region *oobregion)
154{
155 struct nand_chip *chip = mtd_to_nand(mtd);
156 struct nand_ecc_ctrl *ecc = &chip->ecc;
157
158 if (section)
159 return -ERANGE;
160
161 switch (mtd->oobsize) {
162 case 64:
163 oobregion->offset = 40;
164 break;
165 case 128:
166 oobregion->offset = 80;
167 break;
168 default:
169 return -EINVAL;
170 }
171
172 oobregion->length = ecc->total;
173 if (oobregion->offset + oobregion->length > mtd->oobsize)
174 return -ERANGE;
175
176 return 0;
177}
178
179static int nand_ooblayout_free_lp_hamming(struct mtd_info *mtd, int section,
180 struct mtd_oob_region *oobregion)
181{
182 struct nand_chip *chip = mtd_to_nand(mtd);
183 struct nand_ecc_ctrl *ecc = &chip->ecc;
184 int ecc_offset = 0;
185
186 if (section < 0 || section > 1)
187 return -ERANGE;
188
189 switch (mtd->oobsize) {
190 case 64:
191 ecc_offset = 40;
192 break;
193 case 128:
194 ecc_offset = 80;
195 break;
196 default:
197 return -EINVAL;
198 }
199
200 if (section == 0) {
201 oobregion->offset = 2;
202 oobregion->length = ecc_offset - 2;
203 } else {
204 oobregion->offset = ecc_offset + ecc->total;
205 oobregion->length = mtd->oobsize - oobregion->offset;
206 }
207
208 return 0;
209}
210
Colin Ian Kingd4ed3b92017-05-04 13:11:00 +0100211static const struct mtd_ooblayout_ops nand_ooblayout_lp_hamming_ops = {
Alexander Couzens6a623e02017-05-02 12:19:00 +0200212 .ecc = nand_ooblayout_ecc_lp_hamming,
213 .free = nand_ooblayout_free_lp_hamming,
214};
215
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530216static int check_offs_len(struct mtd_info *mtd,
217 loff_t ofs, uint64_t len)
218{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100219 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530220 int ret = 0;
221
222 /* Start address must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300223 if (ofs & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700224 pr_debug("%s: unaligned address\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530225 ret = -EINVAL;
226 }
227
228 /* Length must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300229 if (len & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700230 pr_debug("%s: length not block aligned\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530231 ret = -EINVAL;
232 }
233
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530234 return ret;
235}
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/**
238 * nand_release_device - [GENERIC] release chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700239 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000240 *
Huang Shijieb0bb6902012-11-19 14:43:29 +0800241 * Release chip lock and wake up anyone waiting on the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100243static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100245 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200247 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200248 spin_lock(&chip->controller->lock);
249 chip->controller->active = NULL;
250 chip->state = FL_READY;
251 wake_up(&chip->controller->wq);
252 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253}
254
255/**
256 * nand_read_byte - [DEFAULT] read one byte from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700257 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700259 * Default read function for 8bit buswidth
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200261static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100263 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200264 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265}
266
267/**
Masanari Iida064a7692012-11-09 23:20:58 +0900268 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700269 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700271 * Default read function for 16bit buswidth with endianness conversion.
272 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200274static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100276 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200277 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278}
279
280/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 * nand_read_word - [DEFAULT] read one word from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700282 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700284 * Default read function for 16bit buswidth without endianness conversion.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 */
286static u16 nand_read_word(struct mtd_info *mtd)
287{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100288 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200289 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290}
291
292/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 * nand_select_chip - [DEFAULT] control CE line
Brian Norris8b6e50c2011-05-25 14:59:01 -0700294 * @mtd: MTD device structure
295 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 *
297 * Default select function for 1 chip devices.
298 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200299static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100301 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200302
303 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200305 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 break;
307 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 break;
309
310 default:
311 BUG();
312 }
313}
314
315/**
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100316 * nand_write_byte - [DEFAULT] write single byte to chip
317 * @mtd: MTD device structure
318 * @byte: value to write
319 *
320 * Default function to write a byte to I/O[7:0]
321 */
322static void nand_write_byte(struct mtd_info *mtd, uint8_t byte)
323{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100324 struct nand_chip *chip = mtd_to_nand(mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100325
326 chip->write_buf(mtd, &byte, 1);
327}
328
329/**
330 * nand_write_byte16 - [DEFAULT] write single byte to a chip with width 16
331 * @mtd: MTD device structure
332 * @byte: value to write
333 *
334 * Default function to write a byte to I/O[7:0] on a 16-bit wide chip.
335 */
336static void nand_write_byte16(struct mtd_info *mtd, uint8_t byte)
337{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100338 struct nand_chip *chip = mtd_to_nand(mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100339 uint16_t word = byte;
340
341 /*
342 * It's not entirely clear what should happen to I/O[15:8] when writing
343 * a byte. The ONFi spec (Revision 3.1; 2012-09-19, Section 2.16) reads:
344 *
345 * When the host supports a 16-bit bus width, only data is
346 * transferred at the 16-bit width. All address and command line
347 * transfers shall use only the lower 8-bits of the data bus. During
348 * command transfers, the host may place any value on the upper
349 * 8-bits of the data bus. During address transfers, the host shall
350 * set the upper 8-bits of the data bus to 00h.
351 *
352 * One user of the write_byte callback is nand_onfi_set_features. The
353 * four parameters are specified to be written to I/O[7:0], but this is
354 * neither an address nor a command transfer. Let's assume a 0 on the
355 * upper I/O lines is OK.
356 */
357 chip->write_buf(mtd, (uint8_t *)&word, 2);
358}
359
360/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 * nand_write_buf - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700362 * @mtd: MTD device structure
363 * @buf: data buffer
364 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700366 * Default write function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200368static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100370 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Alexander Shiyan76413832013-04-13 09:32:13 +0400372 iowrite8_rep(chip->IO_ADDR_W, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373}
374
375/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000376 * nand_read_buf - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700377 * @mtd: MTD device structure
378 * @buf: buffer to store date
379 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700381 * Default read function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200383static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100385 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Alexander Shiyan76413832013-04-13 09:32:13 +0400387 ioread8_rep(chip->IO_ADDR_R, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388}
389
390/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 * nand_write_buf16 - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700392 * @mtd: MTD device structure
393 * @buf: data buffer
394 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700396 * Default write function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200398static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100400 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 u16 *p = (u16 *) buf;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000402
Alexander Shiyan76413832013-04-13 09:32:13 +0400403 iowrite16_rep(chip->IO_ADDR_W, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404}
405
406/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000407 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700408 * @mtd: MTD device structure
409 * @buf: buffer to store date
410 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700412 * Default read function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200414static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100416 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 u16 *p = (u16 *) buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Alexander Shiyan76413832013-04-13 09:32:13 +0400419 ioread16_rep(chip->IO_ADDR_R, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
422/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700424 * @mtd: MTD device structure
425 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000427 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 */
Archit Taneja9f3e0422016-02-03 14:29:49 +0530429static int nand_block_bad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430{
Masahiro Yamadac120e752017-03-23 05:07:01 +0900431 int page, page_end, res;
Boris BREZILLON862eba52015-12-01 12:03:03 +0100432 struct nand_chip *chip = mtd_to_nand(mtd);
Masahiro Yamadac120e752017-03-23 05:07:01 +0900433 u8 bad;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Brian Norris5fb15492011-05-31 16:31:21 -0700435 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700436 ofs += mtd->erasesize - mtd->writesize;
437
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100438 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
Masahiro Yamadac120e752017-03-23 05:07:01 +0900439 page_end = page + (chip->bbt_options & NAND_BBT_SCAN2NDPAGE ? 2 : 1);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100440
Masahiro Yamadac120e752017-03-23 05:07:01 +0900441 for (; page < page_end; page++) {
442 res = chip->ecc.read_oob(mtd, chip, page);
443 if (res)
444 return res;
445
446 bad = chip->oob_poi[chip->badblockpos];
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000447
Brian Norriscdbec052012-01-13 18:11:48 -0800448 if (likely(chip->badblockbits == 8))
449 res = bad != 0xFF;
450 else
451 res = hweight8(bad) < chip->badblockbits;
Masahiro Yamadac120e752017-03-23 05:07:01 +0900452 if (res)
453 return res;
454 }
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200455
Masahiro Yamadac120e752017-03-23 05:07:01 +0900456 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457}
458
459/**
Brian Norris5a0edb22013-07-30 17:52:58 -0700460 * nand_default_block_markbad - [DEFAULT] mark a block bad via bad block marker
Brian Norris8b6e50c2011-05-25 14:59:01 -0700461 * @mtd: MTD device structure
462 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700464 * This is the default implementation, which can be overridden by a hardware
Brian Norris5a0edb22013-07-30 17:52:58 -0700465 * specific driver. It provides the details for writing a bad block marker to a
466 * block.
467 */
468static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
469{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100470 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris5a0edb22013-07-30 17:52:58 -0700471 struct mtd_oob_ops ops;
472 uint8_t buf[2] = { 0, 0 };
473 int ret = 0, res, i = 0;
474
Brian Norris0ec56dc2015-02-28 02:02:30 -0800475 memset(&ops, 0, sizeof(ops));
Brian Norris5a0edb22013-07-30 17:52:58 -0700476 ops.oobbuf = buf;
477 ops.ooboffs = chip->badblockpos;
478 if (chip->options & NAND_BUSWIDTH_16) {
479 ops.ooboffs &= ~0x01;
480 ops.len = ops.ooblen = 2;
481 } else {
482 ops.len = ops.ooblen = 1;
483 }
484 ops.mode = MTD_OPS_PLACE_OOB;
485
486 /* Write to first/last page(s) if necessary */
487 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
488 ofs += mtd->erasesize - mtd->writesize;
489 do {
490 res = nand_do_write_oob(mtd, ofs, &ops);
491 if (!ret)
492 ret = res;
493
494 i++;
495 ofs += mtd->writesize;
496 } while ((chip->bbt_options & NAND_BBT_SCAN2NDPAGE) && i < 2);
497
498 return ret;
499}
500
501/**
502 * nand_block_markbad_lowlevel - mark a block bad
503 * @mtd: MTD device structure
504 * @ofs: offset from device start
505 *
506 * This function performs the generic NAND bad block marking steps (i.e., bad
507 * block table(s) and/or marker(s)). We only allow the hardware driver to
508 * specify how to write bad block markers to OOB (chip->block_markbad).
509 *
Brian Norrisb32843b2013-07-30 17:52:59 -0700510 * We try operations in the following order:
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -0300511 *
Brian Norrise2414f42012-02-06 13:44:00 -0800512 * (1) erase the affected block, to allow OOB marker to be written cleanly
Brian Norrisb32843b2013-07-30 17:52:59 -0700513 * (2) write bad block marker to OOB area of affected block (unless flag
514 * NAND_BBT_NO_OOB_BBM is present)
515 * (3) update the BBT
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -0300516 *
Brian Norrisb32843b2013-07-30 17:52:59 -0700517 * Note that we retain the first error encountered in (2) or (3), finish the
Brian Norrise2414f42012-02-06 13:44:00 -0800518 * procedures, and dump the error in the end.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519*/
Brian Norris5a0edb22013-07-30 17:52:58 -0700520static int nand_block_markbad_lowlevel(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100522 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norrisb32843b2013-07-30 17:52:59 -0700523 int res, ret = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000524
Brian Norrisb32843b2013-07-30 17:52:59 -0700525 if (!(chip->bbt_options & NAND_BBT_NO_OOB_BBM)) {
Brian Norris00918422012-01-13 18:11:47 -0800526 struct erase_info einfo;
527
528 /* Attempt erase before marking OOB */
529 memset(&einfo, 0, sizeof(einfo));
530 einfo.mtd = mtd;
531 einfo.addr = ofs;
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300532 einfo.len = 1ULL << chip->phys_erase_shift;
Brian Norris00918422012-01-13 18:11:47 -0800533 nand_erase_nand(mtd, &einfo, 0);
Brian Norris00918422012-01-13 18:11:47 -0800534
Brian Norrisb32843b2013-07-30 17:52:59 -0700535 /* Write bad block marker to OOB */
Huang Shijie6a8214a2012-11-19 14:43:30 +0800536 nand_get_device(mtd, FL_WRITING);
Brian Norris5a0edb22013-07-30 17:52:58 -0700537 ret = chip->block_markbad(mtd, ofs);
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300538 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200539 }
Brian Norrise2414f42012-02-06 13:44:00 -0800540
Brian Norrisb32843b2013-07-30 17:52:59 -0700541 /* Mark block bad in BBT */
542 if (chip->bbt) {
543 res = nand_markbad_bbt(mtd, ofs);
Brian Norrise2414f42012-02-06 13:44:00 -0800544 if (!ret)
545 ret = res;
546 }
547
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200548 if (!ret)
549 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300550
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200551 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552}
553
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000554/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 * nand_check_wp - [GENERIC] check if the chip is write protected
Brian Norris8b6e50c2011-05-25 14:59:01 -0700556 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700558 * Check, if the device is write protected. The function expects, that the
559 * device is already selected.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100561static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100563 struct nand_chip *chip = mtd_to_nand(mtd);
Boris Brezillon97d90da2017-11-30 18:01:29 +0100564 u8 status;
565 int ret;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200566
Brian Norris8b6e50c2011-05-25 14:59:01 -0700567 /* Broken xD cards report WP despite being writable */
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200568 if (chip->options & NAND_BROKEN_XD)
569 return 0;
570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 /* Check the WP bit */
Boris Brezillon97d90da2017-11-30 18:01:29 +0100572 ret = nand_status_op(chip, &status);
573 if (ret)
574 return ret;
575
576 return status & NAND_STATUS_WP ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577}
578
579/**
Gu Zhengc30e1f72014-09-03 17:49:10 +0800580 * nand_block_isreserved - [GENERIC] Check if a block is marked reserved.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700581 * @mtd: MTD device structure
582 * @ofs: offset from device start
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300583 *
Gu Zhengc30e1f72014-09-03 17:49:10 +0800584 * Check if the block is marked as reserved.
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300585 */
586static int nand_block_isreserved(struct mtd_info *mtd, loff_t ofs)
587{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100588 struct nand_chip *chip = mtd_to_nand(mtd);
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300589
590 if (!chip->bbt)
591 return 0;
592 /* Return info from the table */
593 return nand_isreserved_bbt(mtd, ofs);
594}
595
596/**
597 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
598 * @mtd: MTD device structure
599 * @ofs: offset from device start
Brian Norris8b6e50c2011-05-25 14:59:01 -0700600 * @allowbbt: 1, if its allowed to access the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 *
602 * Check, if the block is bad. Either by reading the bad block table or
603 * calling of the scan function.
604 */
Archit Taneja9f3e0422016-02-03 14:29:49 +0530605static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100607 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000608
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200609 if (!chip->bbt)
Archit Taneja9f3e0422016-02-03 14:29:49 +0530610 return chip->block_bad(mtd, ofs);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000611
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100613 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614}
615
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200616/**
617 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700618 * @mtd: MTD device structure
619 * @timeo: Timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200620 *
621 * Helper function for nand_wait_ready used when needing to wait in interrupt
622 * context.
623 */
624static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
625{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100626 struct nand_chip *chip = mtd_to_nand(mtd);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200627 int i;
628
629 /* Wait for the device to get ready */
630 for (i = 0; i < timeo; i++) {
631 if (chip->dev_ready(mtd))
632 break;
633 touch_softlockup_watchdog();
634 mdelay(1);
635 }
636}
637
Alex Smithb70af9b2015-10-06 14:52:07 +0100638/**
639 * nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
640 * @mtd: MTD device structure
641 *
642 * Wait for the ready pin after a command, and warn if a timeout occurs.
643 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100644void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000645{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100646 struct nand_chip *chip = mtd_to_nand(mtd);
Alex Smithb70af9b2015-10-06 14:52:07 +0100647 unsigned long timeo = 400;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000648
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200649 if (in_interrupt() || oops_in_progress)
Alex Smithb70af9b2015-10-06 14:52:07 +0100650 return panic_nand_wait_ready(mtd, timeo);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200651
Brian Norris7854d3f2011-06-23 14:12:08 -0700652 /* Wait until command is processed or timeout occurs */
Alex Smithb70af9b2015-10-06 14:52:07 +0100653 timeo = jiffies + msecs_to_jiffies(timeo);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000654 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200655 if (chip->dev_ready(mtd))
Ezequiel Garcia4c7e0542016-04-12 17:46:41 -0300656 return;
Alex Smithb70af9b2015-10-06 14:52:07 +0100657 cond_resched();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000658 } while (time_before(jiffies, timeo));
Alex Smithb70af9b2015-10-06 14:52:07 +0100659
Brian Norris9ebfdf52016-03-04 17:19:23 -0800660 if (!chip->dev_ready(mtd))
661 pr_warn_ratelimited("timeout while waiting for chip to become ready\n");
Thomas Gleixner3b887752005-02-22 21:56:49 +0000662}
David Woodhouse4b648b02006-09-25 17:05:24 +0100663EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665/**
Roger Quadros60c70d62015-02-23 17:26:39 +0200666 * nand_wait_status_ready - [GENERIC] Wait for the ready status after commands.
667 * @mtd: MTD device structure
668 * @timeo: Timeout in ms
669 *
670 * Wait for status ready (i.e. command done) or timeout.
671 */
672static void nand_wait_status_ready(struct mtd_info *mtd, unsigned long timeo)
673{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100674 register struct nand_chip *chip = mtd_to_nand(mtd);
Boris Brezillon97d90da2017-11-30 18:01:29 +0100675 int ret;
Roger Quadros60c70d62015-02-23 17:26:39 +0200676
677 timeo = jiffies + msecs_to_jiffies(timeo);
678 do {
Boris Brezillon97d90da2017-11-30 18:01:29 +0100679 u8 status;
680
681 ret = nand_read_data_op(chip, &status, sizeof(status), true);
682 if (ret)
683 return;
684
685 if (status & NAND_STATUS_READY)
Roger Quadros60c70d62015-02-23 17:26:39 +0200686 break;
687 touch_softlockup_watchdog();
688 } while (time_before(jiffies, timeo));
689};
690
691/**
Miquel Raynal8878b122017-11-09 14:16:45 +0100692 * nand_soft_waitrdy - Poll STATUS reg until RDY bit is set to 1
693 * @chip: NAND chip structure
694 * @timeout_ms: Timeout in ms
695 *
696 * Poll the STATUS register using ->exec_op() until the RDY bit becomes 1.
697 * If that does not happen whitin the specified timeout, -ETIMEDOUT is
698 * returned.
699 *
700 * This helper is intended to be used when the controller does not have access
701 * to the NAND R/B pin.
702 *
703 * Be aware that calling this helper from an ->exec_op() implementation means
704 * ->exec_op() must be re-entrant.
705 *
706 * Return 0 if the NAND chip is ready, a negative error otherwise.
707 */
708int nand_soft_waitrdy(struct nand_chip *chip, unsigned long timeout_ms)
709{
710 u8 status = 0;
711 int ret;
712
713 if (!chip->exec_op)
714 return -ENOTSUPP;
715
716 ret = nand_status_op(chip, NULL);
717 if (ret)
718 return ret;
719
720 timeout_ms = jiffies + msecs_to_jiffies(timeout_ms);
721 do {
722 ret = nand_read_data_op(chip, &status, sizeof(status), true);
723 if (ret)
724 break;
725
726 if (status & NAND_STATUS_READY)
727 break;
728
729 /*
730 * Typical lowest execution time for a tR on most NANDs is 10us,
731 * use this as polling delay before doing something smarter (ie.
732 * deriving a delay from the timeout value, timeout_ms/ratio).
733 */
734 udelay(10);
735 } while (time_before(jiffies, timeout_ms));
736
737 /*
738 * We have to exit READ_STATUS mode in order to read real data on the
739 * bus in case the WAITRDY instruction is preceding a DATA_IN
740 * instruction.
741 */
742 nand_exit_status_op(chip);
743
744 if (ret)
745 return ret;
746
747 return status & NAND_STATUS_READY ? 0 : -ETIMEDOUT;
748};
749EXPORT_SYMBOL_GPL(nand_soft_waitrdy);
750
751/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 * nand_command - [DEFAULT] Send command to NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700753 * @mtd: MTD device structure
754 * @command: the command to be sent
755 * @column: the column address for this command, -1 if none
756 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700758 * Send command to NAND device. This function is used for small page devices
Artem Bityutskiy51148f12013-03-05 15:00:51 +0200759 * (512 Bytes per page).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200761static void nand_command(struct mtd_info *mtd, unsigned int command,
762 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100764 register struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200765 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
Brian Norris8b6e50c2011-05-25 14:59:01 -0700767 /* Write out the command to the device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 if (command == NAND_CMD_SEQIN) {
769 int readcmd;
770
Joern Engel28318772006-05-22 23:18:05 +0200771 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200773 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 readcmd = NAND_CMD_READOOB;
775 } else if (column < 256) {
776 /* First 256 bytes --> READ0 */
777 readcmd = NAND_CMD_READ0;
778 } else {
779 column -= 256;
780 readcmd = NAND_CMD_READ1;
781 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200782 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200783 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
Miquel Raynaldf467892017-11-08 17:00:27 +0100785 if (command != NAND_CMD_NONE)
786 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Brian Norris8b6e50c2011-05-25 14:59:01 -0700788 /* Address cycle, when necessary */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200789 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
790 /* Serially input address */
791 if (column != -1) {
792 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800793 if (chip->options & NAND_BUSWIDTH_16 &&
794 !nand_opcode_8bits(command))
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200795 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200796 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200797 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200799 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200800 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200801 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200802 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Masahiro Yamada14157f82017-09-13 11:05:50 +0900803 if (chip->options & NAND_ROW_ADDR_3)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200804 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200805 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200806 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000807
808 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700809 * Program and erase have their own busy handlers status and sequential
810 * in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100811 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000813
Miquel Raynaldf467892017-11-08 17:00:27 +0100814 case NAND_CMD_NONE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 case NAND_CMD_PAGEPROG:
816 case NAND_CMD_ERASE1:
817 case NAND_CMD_ERASE2:
818 case NAND_CMD_SEQIN:
819 case NAND_CMD_STATUS:
Masahiro Yamada3158fa02017-03-23 09:17:49 +0900820 case NAND_CMD_READID:
Masahiro Yamadac5d664a2017-03-23 09:17:50 +0900821 case NAND_CMD_SET_FEATURES:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 return;
823
824 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200825 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200827 udelay(chip->chip_delay);
828 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200829 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200830 chip->cmd_ctrl(mtd,
831 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Roger Quadros60c70d62015-02-23 17:26:39 +0200832 /* EZ-NAND can take upto 250ms as per ONFi v4.0 */
833 nand_wait_status_ready(mtd, 250);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 return;
835
David Woodhousee0c7d762006-05-13 18:07:53 +0100836 /* This applies to read commands */
Boris Brezillon2165c4a2017-05-16 18:35:45 +0200837 case NAND_CMD_READ0:
838 /*
839 * READ0 is sometimes used to exit GET STATUS mode. When this
840 * is the case no address cycles are requested, and we can use
841 * this information to detect that we should not wait for the
842 * device to be ready.
843 */
844 if (column == -1 && page_addr == -1)
845 return;
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000848 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 * If we don't have access to the busy pin, we apply the given
850 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100851 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200852 if (!chip->dev_ready) {
853 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000855 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 }
Brian Norris8b6e50c2011-05-25 14:59:01 -0700857 /*
858 * Apply this short delay always to ensure that we do wait tWB in
859 * any case on any machine.
860 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100861 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000862
863 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864}
865
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200866static void nand_ccs_delay(struct nand_chip *chip)
867{
868 /*
869 * The controller already takes care of waiting for tCCS when the RNDIN
870 * or RNDOUT command is sent, return directly.
871 */
872 if (!(chip->options & NAND_WAIT_TCCS))
873 return;
874
875 /*
876 * Wait tCCS_min if it is correctly defined, otherwise wait 500ns
877 * (which should be safe for all NANDs).
878 */
Miquel Raynal17fa8042017-11-30 18:01:31 +0100879 if (chip->setup_data_interface)
880 ndelay(chip->data_interface.timings.sdr.tCCS_min / 1000);
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200881 else
882 ndelay(500);
883}
884
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885/**
886 * nand_command_lp - [DEFAULT] Send command to NAND large page device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700887 * @mtd: MTD device structure
888 * @command: the command to be sent
889 * @column: the column address for this command, -1 if none
890 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200892 * Send command to NAND device. This is the version for the new large page
Brian Norris7854d3f2011-06-23 14:12:08 -0700893 * devices. We don't have the separate regions as we have in the small page
894 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200896static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
897 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100899 register struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
901 /* Emulate NAND_CMD_READOOB */
902 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200903 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 command = NAND_CMD_READ0;
905 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000906
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200907 /* Command latch cycle */
Miquel Raynaldf467892017-11-08 17:00:27 +0100908 if (command != NAND_CMD_NONE)
909 chip->cmd_ctrl(mtd, command,
910 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
912 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200913 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
915 /* Serially input address */
916 if (column != -1) {
917 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800918 if (chip->options & NAND_BUSWIDTH_16 &&
919 !nand_opcode_8bits(command))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200921 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200922 ctrl &= ~NAND_CTRL_CHANGE;
Boris Brezillonfde85cf2016-06-15 13:09:51 +0200923
Brian Norrisf5b88de2016-10-03 09:49:35 -0700924 /* Only output a single addr cycle for 8bits opcodes. */
Boris Brezillonfde85cf2016-06-15 13:09:51 +0200925 if (!nand_opcode_8bits(command))
926 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000927 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200929 chip->cmd_ctrl(mtd, page_addr, ctrl);
930 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200931 NAND_NCE | NAND_ALE);
Masahiro Yamada14157f82017-09-13 11:05:50 +0900932 if (chip->options & NAND_ROW_ADDR_3)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200933 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200934 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200937 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000938
939 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700940 * Program and erase have their own busy handlers status, sequential
Gerhard Sittig7a442f12014-03-29 14:36:22 +0100941 * in and status need no delay.
David A. Marlin30f464b2005-01-17 18:35:25 +0000942 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000944
Miquel Raynaldf467892017-11-08 17:00:27 +0100945 case NAND_CMD_NONE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 case NAND_CMD_CACHEDPROG:
947 case NAND_CMD_PAGEPROG:
948 case NAND_CMD_ERASE1:
949 case NAND_CMD_ERASE2:
950 case NAND_CMD_SEQIN:
951 case NAND_CMD_STATUS:
Masahiro Yamada3158fa02017-03-23 09:17:49 +0900952 case NAND_CMD_READID:
Masahiro Yamadac5d664a2017-03-23 09:17:50 +0900953 case NAND_CMD_SET_FEATURES:
David A. Marlin30f464b2005-01-17 18:35:25 +0000954 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200956 case NAND_CMD_RNDIN:
957 nand_ccs_delay(chip);
958 return;
959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200961 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200963 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200964 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
965 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
966 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
967 NAND_NCE | NAND_CTRL_CHANGE);
Roger Quadros60c70d62015-02-23 17:26:39 +0200968 /* EZ-NAND can take upto 250ms as per ONFi v4.0 */
969 nand_wait_status_ready(mtd, 250);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 return;
971
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200972 case NAND_CMD_RNDOUT:
973 /* No ready / busy check necessary */
974 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
975 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
976 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
977 NAND_NCE | NAND_CTRL_CHANGE);
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200978
979 nand_ccs_delay(chip);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200980 return;
981
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 case NAND_CMD_READ0:
Boris Brezillon2165c4a2017-05-16 18:35:45 +0200983 /*
984 * READ0 is sometimes used to exit GET STATUS mode. When this
985 * is the case no address cycles are requested, and we can use
986 * this information to detect that READSTART should not be
987 * issued.
988 */
989 if (column == -1 && page_addr == -1)
990 return;
991
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200992 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
993 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
994 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
995 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000996
David Woodhousee0c7d762006-05-13 18:07:53 +0100997 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000999 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 * If we don't have access to the busy pin, we apply the given
Brian Norris8b6e50c2011-05-25 14:59:01 -07001001 * command delay.
David Woodhousee0c7d762006-05-13 18:07:53 +01001002 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001003 if (!chip->dev_ready) {
1004 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001006 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 }
Thomas Gleixner3b887752005-02-22 21:56:49 +00001008
Brian Norris8b6e50c2011-05-25 14:59:01 -07001009 /*
1010 * Apply this short delay always to ensure that we do wait tWB in
1011 * any case on any machine.
1012 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001013 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +00001014
1015 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016}
1017
1018/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001019 * panic_nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -07001020 * @chip: the nand chip descriptor
1021 * @mtd: MTD device structure
1022 * @new_state: the state which is requested
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001023 *
1024 * Used when in panic, no locks are taken.
1025 */
1026static void panic_nand_get_device(struct nand_chip *chip,
1027 struct mtd_info *mtd, int new_state)
1028{
Brian Norris7854d3f2011-06-23 14:12:08 -07001029 /* Hardware controller shared among independent devices */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001030 chip->controller->active = chip;
1031 chip->state = new_state;
1032}
1033
1034/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 * nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -07001036 * @mtd: MTD device structure
1037 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 *
1039 * Get the device and lock it for exclusive access
1040 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001041static int
Huang Shijie6a8214a2012-11-19 14:43:30 +08001042nand_get_device(struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
Boris BREZILLON862eba52015-12-01 12:03:03 +01001044 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001045 spinlock_t *lock = &chip->controller->lock;
1046 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +01001047 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001048retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +01001049 spin_lock(lock);
1050
vimal singhb8b3ee92009-07-09 20:41:22 +05301051 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001052 if (!chip->controller->active)
1053 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +02001054
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001055 if (chip->controller->active == chip && chip->state == FL_READY) {
1056 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +01001057 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +01001058 return 0;
1059 }
1060 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -08001061 if (chip->controller->active->state == FL_PM_SUSPENDED) {
1062 chip->state = FL_PM_SUSPENDED;
1063 spin_unlock(lock);
1064 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -08001065 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +01001066 }
1067 set_current_state(TASK_UNINTERRUPTIBLE);
1068 add_wait_queue(wq, &wait);
1069 spin_unlock(lock);
1070 schedule();
1071 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 goto retry;
1073}
1074
1075/**
Brian Norris8b6e50c2011-05-25 14:59:01 -07001076 * panic_nand_wait - [GENERIC] wait until the command is done
1077 * @mtd: MTD device structure
1078 * @chip: NAND chip structure
1079 * @timeo: timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001080 *
1081 * Wait for command done. This is a helper function for nand_wait used when
1082 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001083 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001084 */
1085static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
1086 unsigned long timeo)
1087{
1088 int i;
1089 for (i = 0; i < timeo; i++) {
1090 if (chip->dev_ready) {
1091 if (chip->dev_ready(mtd))
1092 break;
1093 } else {
Boris Brezillon97d90da2017-11-30 18:01:29 +01001094 int ret;
1095 u8 status;
1096
1097 ret = nand_read_data_op(chip, &status, sizeof(status),
1098 true);
1099 if (ret)
1100 return;
1101
1102 if (status & NAND_STATUS_READY)
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001103 break;
1104 }
1105 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +02001106 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001107}
1108
1109/**
Brian Norris8b6e50c2011-05-25 14:59:01 -07001110 * nand_wait - [DEFAULT] wait until the command is done
1111 * @mtd: MTD device structure
1112 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 *
Alex Smithb70af9b2015-10-06 14:52:07 +01001114 * Wait for command done. This applies to erase and program only.
Randy Dunlap844d3b42006-06-28 21:48:27 -07001115 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001116static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
1118
Alex Smithb70af9b2015-10-06 14:52:07 +01001119 unsigned long timeo = 400;
Boris Brezillon97d90da2017-11-30 18:01:29 +01001120 u8 status;
1121 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
Brian Norris8b6e50c2011-05-25 14:59:01 -07001123 /*
1124 * Apply this short delay always to ensure that we do wait tWB in any
1125 * case on any machine.
1126 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001127 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Boris Brezillon97d90da2017-11-30 18:01:29 +01001129 ret = nand_status_op(chip, NULL);
1130 if (ret)
1131 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001133 if (in_interrupt() || oops_in_progress)
1134 panic_nand_wait(mtd, chip, timeo);
1135 else {
Huang Shijie6d2559f2013-01-30 10:03:56 +08001136 timeo = jiffies + msecs_to_jiffies(timeo);
Alex Smithb70af9b2015-10-06 14:52:07 +01001137 do {
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001138 if (chip->dev_ready) {
1139 if (chip->dev_ready(mtd))
1140 break;
1141 } else {
Boris Brezillon97d90da2017-11-30 18:01:29 +01001142 ret = nand_read_data_op(chip, &status,
1143 sizeof(status), true);
1144 if (ret)
1145 return ret;
1146
1147 if (status & NAND_STATUS_READY)
Simon Kagstrom2af7c652009-10-05 15:55:52 +02001148 break;
1149 }
1150 cond_resched();
Alex Smithb70af9b2015-10-06 14:52:07 +01001151 } while (time_before(jiffies, timeo));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 }
Richard Purdie8fe833c2006-03-31 02:31:14 -08001153
Boris Brezillon97d90da2017-11-30 18:01:29 +01001154 ret = nand_read_data_op(chip, &status, sizeof(status), true);
1155 if (ret)
1156 return ret;
1157
Matthieu CASTETf251b8d2012-11-05 15:00:44 +01001158 /* This can happen if in case of timeout or buggy dev_ready */
1159 WARN_ON(!(status & NAND_STATUS_READY));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 return status;
1161}
1162
1163/**
Boris Brezillond8e725d2016-09-15 10:32:50 +02001164 * nand_reset_data_interface - Reset data interface and timings
1165 * @chip: The NAND chip
Boris Brezillon104e4422017-03-16 09:35:58 +01001166 * @chipnr: Internal die id
Boris Brezillond8e725d2016-09-15 10:32:50 +02001167 *
1168 * Reset the Data interface and timings to ONFI mode 0.
1169 *
1170 * Returns 0 for success or negative error code otherwise.
1171 */
Boris Brezillon104e4422017-03-16 09:35:58 +01001172static int nand_reset_data_interface(struct nand_chip *chip, int chipnr)
Boris Brezillond8e725d2016-09-15 10:32:50 +02001173{
1174 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001175 int ret;
1176
1177 if (!chip->setup_data_interface)
1178 return 0;
1179
1180 /*
1181 * The ONFI specification says:
1182 * "
1183 * To transition from NV-DDR or NV-DDR2 to the SDR data
1184 * interface, the host shall use the Reset (FFh) command
1185 * using SDR timing mode 0. A device in any timing mode is
1186 * required to recognize Reset (FFh) command issued in SDR
1187 * timing mode 0.
1188 * "
1189 *
1190 * Configure the data interface in SDR mode and set the
1191 * timings to timing mode 0.
1192 */
1193
Miquel Raynal17fa8042017-11-30 18:01:31 +01001194 onfi_fill_data_interface(chip, NAND_SDR_IFACE, 0);
1195 ret = chip->setup_data_interface(mtd, chipnr, &chip->data_interface);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001196 if (ret)
1197 pr_err("Failed to configure data interface to SDR timing mode 0\n");
1198
1199 return ret;
1200}
1201
1202/**
1203 * nand_setup_data_interface - Setup the best data interface and timings
1204 * @chip: The NAND chip
Boris Brezillon104e4422017-03-16 09:35:58 +01001205 * @chipnr: Internal die id
Boris Brezillond8e725d2016-09-15 10:32:50 +02001206 *
1207 * Find and configure the best data interface and NAND timings supported by
1208 * the chip and the driver.
1209 * First tries to retrieve supported timing modes from ONFI information,
1210 * and if the NAND chip does not support ONFI, relies on the
1211 * ->onfi_timing_mode_default specified in the nand_ids table.
1212 *
1213 * Returns 0 for success or negative error code otherwise.
1214 */
Boris Brezillon104e4422017-03-16 09:35:58 +01001215static int nand_setup_data_interface(struct nand_chip *chip, int chipnr)
Boris Brezillond8e725d2016-09-15 10:32:50 +02001216{
1217 struct mtd_info *mtd = nand_to_mtd(chip);
1218 int ret;
1219
Miquel Raynal17fa8042017-11-30 18:01:31 +01001220 if (!chip->setup_data_interface)
Boris Brezillond8e725d2016-09-15 10:32:50 +02001221 return 0;
1222
1223 /*
1224 * Ensure the timing mode has been changed on the chip side
1225 * before changing timings on the controller side.
1226 */
Boris Brezillona11bf5e2017-07-31 10:29:56 +02001227 if (chip->onfi_version &&
1228 (le16_to_cpu(chip->onfi_params.opt_cmd) &
1229 ONFI_OPT_CMD_SET_GET_FEATURES)) {
Boris Brezillond8e725d2016-09-15 10:32:50 +02001230 u8 tmode_param[ONFI_SUBFEATURE_PARAM_LEN] = {
1231 chip->onfi_timing_mode_default,
1232 };
1233
1234 ret = chip->onfi_set_features(mtd, chip,
1235 ONFI_FEATURE_ADDR_TIMING_MODE,
1236 tmode_param);
1237 if (ret)
1238 goto err;
1239 }
1240
Miquel Raynal17fa8042017-11-30 18:01:31 +01001241 ret = chip->setup_data_interface(mtd, chipnr, &chip->data_interface);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001242err:
1243 return ret;
1244}
1245
1246/**
1247 * nand_init_data_interface - find the best data interface and timings
1248 * @chip: The NAND chip
1249 *
1250 * Find the best data interface and NAND timings supported by the chip
1251 * and the driver.
1252 * First tries to retrieve supported timing modes from ONFI information,
1253 * and if the NAND chip does not support ONFI, relies on the
1254 * ->onfi_timing_mode_default specified in the nand_ids table. After this
1255 * function nand_chip->data_interface is initialized with the best timing mode
1256 * available.
1257 *
1258 * Returns 0 for success or negative error code otherwise.
1259 */
1260static int nand_init_data_interface(struct nand_chip *chip)
1261{
1262 struct mtd_info *mtd = nand_to_mtd(chip);
1263 int modes, mode, ret;
1264
1265 if (!chip->setup_data_interface)
1266 return 0;
1267
1268 /*
1269 * First try to identify the best timings from ONFI parameters and
1270 * if the NAND does not support ONFI, fallback to the default ONFI
1271 * timing mode.
1272 */
1273 modes = onfi_get_async_timing_mode(chip);
1274 if (modes == ONFI_TIMING_MODE_UNKNOWN) {
1275 if (!chip->onfi_timing_mode_default)
1276 return 0;
1277
1278 modes = GENMASK(chip->onfi_timing_mode_default, 0);
1279 }
1280
Boris Brezillond8e725d2016-09-15 10:32:50 +02001281
1282 for (mode = fls(modes) - 1; mode >= 0; mode--) {
Miquel Raynal17fa8042017-11-30 18:01:31 +01001283 ret = onfi_fill_data_interface(chip, NAND_SDR_IFACE, mode);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001284 if (ret)
1285 continue;
1286
Miquel Raynald787b8b2017-12-22 18:12:41 +01001287 /*
1288 * Pass NAND_DATA_IFACE_CHECK_ONLY to only check if the
1289 * controller supports the requested timings.
1290 */
Boris Brezillon104e4422017-03-16 09:35:58 +01001291 ret = chip->setup_data_interface(mtd,
1292 NAND_DATA_IFACE_CHECK_ONLY,
Miquel Raynal17fa8042017-11-30 18:01:31 +01001293 &chip->data_interface);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001294 if (!ret) {
1295 chip->onfi_timing_mode_default = mode;
1296 break;
1297 }
1298 }
1299
1300 return 0;
1301}
1302
Boris Brezillond8e725d2016-09-15 10:32:50 +02001303/**
Miquel Raynal8878b122017-11-09 14:16:45 +01001304 * nand_fill_column_cycles - fill the column cycles of an address
1305 * @chip: The NAND chip
1306 * @addrs: Array of address cycles to fill
1307 * @offset_in_page: The offset in the page
1308 *
1309 * Fills the first or the first two bytes of the @addrs field depending
1310 * on the NAND bus width and the page size.
1311 *
1312 * Returns the number of cycles needed to encode the column, or a negative
1313 * error code in case one of the arguments is invalid.
1314 */
1315static int nand_fill_column_cycles(struct nand_chip *chip, u8 *addrs,
1316 unsigned int offset_in_page)
1317{
1318 struct mtd_info *mtd = nand_to_mtd(chip);
1319
1320 /* Make sure the offset is less than the actual page size. */
1321 if (offset_in_page > mtd->writesize + mtd->oobsize)
1322 return -EINVAL;
1323
1324 /*
1325 * On small page NANDs, there's a dedicated command to access the OOB
1326 * area, and the column address is relative to the start of the OOB
1327 * area, not the start of the page. Asjust the address accordingly.
1328 */
1329 if (mtd->writesize <= 512 && offset_in_page >= mtd->writesize)
1330 offset_in_page -= mtd->writesize;
1331
1332 /*
1333 * The offset in page is expressed in bytes, if the NAND bus is 16-bit
1334 * wide, then it must be divided by 2.
1335 */
1336 if (chip->options & NAND_BUSWIDTH_16) {
1337 if (WARN_ON(offset_in_page % 2))
1338 return -EINVAL;
1339
1340 offset_in_page /= 2;
1341 }
1342
1343 addrs[0] = offset_in_page;
1344
1345 /*
1346 * Small page NANDs use 1 cycle for the columns, while large page NANDs
1347 * need 2
1348 */
1349 if (mtd->writesize <= 512)
1350 return 1;
1351
1352 addrs[1] = offset_in_page >> 8;
1353
1354 return 2;
1355}
1356
1357static int nand_sp_exec_read_page_op(struct nand_chip *chip, unsigned int page,
1358 unsigned int offset_in_page, void *buf,
1359 unsigned int len)
1360{
1361 struct mtd_info *mtd = nand_to_mtd(chip);
1362 const struct nand_sdr_timings *sdr =
1363 nand_get_sdr_timings(&chip->data_interface);
1364 u8 addrs[4];
1365 struct nand_op_instr instrs[] = {
1366 NAND_OP_CMD(NAND_CMD_READ0, 0),
1367 NAND_OP_ADDR(3, addrs, PSEC_TO_NSEC(sdr->tWB_max)),
1368 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tR_max),
1369 PSEC_TO_NSEC(sdr->tRR_min)),
1370 NAND_OP_DATA_IN(len, buf, 0),
1371 };
1372 struct nand_operation op = NAND_OPERATION(instrs);
1373 int ret;
1374
1375 /* Drop the DATA_IN instruction if len is set to 0. */
1376 if (!len)
1377 op.ninstrs--;
1378
1379 if (offset_in_page >= mtd->writesize)
1380 instrs[0].ctx.cmd.opcode = NAND_CMD_READOOB;
1381 else if (offset_in_page >= 256 &&
1382 !(chip->options & NAND_BUSWIDTH_16))
1383 instrs[0].ctx.cmd.opcode = NAND_CMD_READ1;
1384
1385 ret = nand_fill_column_cycles(chip, addrs, offset_in_page);
1386 if (ret < 0)
1387 return ret;
1388
1389 addrs[1] = page;
1390 addrs[2] = page >> 8;
1391
1392 if (chip->options & NAND_ROW_ADDR_3) {
1393 addrs[3] = page >> 16;
1394 instrs[1].ctx.addr.naddrs++;
1395 }
1396
1397 return nand_exec_op(chip, &op);
1398}
1399
1400static int nand_lp_exec_read_page_op(struct nand_chip *chip, unsigned int page,
1401 unsigned int offset_in_page, void *buf,
1402 unsigned int len)
1403{
1404 const struct nand_sdr_timings *sdr =
1405 nand_get_sdr_timings(&chip->data_interface);
1406 u8 addrs[5];
1407 struct nand_op_instr instrs[] = {
1408 NAND_OP_CMD(NAND_CMD_READ0, 0),
1409 NAND_OP_ADDR(4, addrs, 0),
1410 NAND_OP_CMD(NAND_CMD_READSTART, PSEC_TO_NSEC(sdr->tWB_max)),
1411 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tR_max),
1412 PSEC_TO_NSEC(sdr->tRR_min)),
1413 NAND_OP_DATA_IN(len, buf, 0),
1414 };
1415 struct nand_operation op = NAND_OPERATION(instrs);
1416 int ret;
1417
1418 /* Drop the DATA_IN instruction if len is set to 0. */
1419 if (!len)
1420 op.ninstrs--;
1421
1422 ret = nand_fill_column_cycles(chip, addrs, offset_in_page);
1423 if (ret < 0)
1424 return ret;
1425
1426 addrs[2] = page;
1427 addrs[3] = page >> 8;
1428
1429 if (chip->options & NAND_ROW_ADDR_3) {
1430 addrs[4] = page >> 16;
1431 instrs[1].ctx.addr.naddrs++;
1432 }
1433
1434 return nand_exec_op(chip, &op);
1435}
1436
1437/**
Boris Brezillon97d90da2017-11-30 18:01:29 +01001438 * nand_read_page_op - Do a READ PAGE operation
1439 * @chip: The NAND chip
1440 * @page: page to read
1441 * @offset_in_page: offset within the page
1442 * @buf: buffer used to store the data
1443 * @len: length of the buffer
1444 *
1445 * This function issues a READ PAGE operation.
1446 * This function does not select/unselect the CS line.
1447 *
1448 * Returns 0 on success, a negative error code otherwise.
1449 */
1450int nand_read_page_op(struct nand_chip *chip, unsigned int page,
1451 unsigned int offset_in_page, void *buf, unsigned int len)
1452{
1453 struct mtd_info *mtd = nand_to_mtd(chip);
1454
1455 if (len && !buf)
1456 return -EINVAL;
1457
1458 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1459 return -EINVAL;
1460
Miquel Raynal8878b122017-11-09 14:16:45 +01001461 if (chip->exec_op) {
1462 if (mtd->writesize > 512)
1463 return nand_lp_exec_read_page_op(chip, page,
1464 offset_in_page, buf,
1465 len);
1466
1467 return nand_sp_exec_read_page_op(chip, page, offset_in_page,
1468 buf, len);
1469 }
1470
Boris Brezillon97d90da2017-11-30 18:01:29 +01001471 chip->cmdfunc(mtd, NAND_CMD_READ0, offset_in_page, page);
1472 if (len)
1473 chip->read_buf(mtd, buf, len);
1474
1475 return 0;
1476}
1477EXPORT_SYMBOL_GPL(nand_read_page_op);
1478
1479/**
1480 * nand_read_param_page_op - Do a READ PARAMETER PAGE operation
1481 * @chip: The NAND chip
1482 * @page: parameter page to read
1483 * @buf: buffer used to store the data
1484 * @len: length of the buffer
1485 *
1486 * This function issues a READ PARAMETER PAGE operation.
1487 * This function does not select/unselect the CS line.
1488 *
1489 * Returns 0 on success, a negative error code otherwise.
1490 */
1491static int nand_read_param_page_op(struct nand_chip *chip, u8 page, void *buf,
1492 unsigned int len)
1493{
1494 struct mtd_info *mtd = nand_to_mtd(chip);
1495 unsigned int i;
1496 u8 *p = buf;
1497
1498 if (len && !buf)
1499 return -EINVAL;
1500
Miquel Raynal8878b122017-11-09 14:16:45 +01001501 if (chip->exec_op) {
1502 const struct nand_sdr_timings *sdr =
1503 nand_get_sdr_timings(&chip->data_interface);
1504 struct nand_op_instr instrs[] = {
1505 NAND_OP_CMD(NAND_CMD_PARAM, 0),
1506 NAND_OP_ADDR(1, &page, PSEC_TO_NSEC(sdr->tWB_max)),
1507 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tR_max),
1508 PSEC_TO_NSEC(sdr->tRR_min)),
1509 NAND_OP_8BIT_DATA_IN(len, buf, 0),
1510 };
1511 struct nand_operation op = NAND_OPERATION(instrs);
1512
1513 /* Drop the DATA_IN instruction if len is set to 0. */
1514 if (!len)
1515 op.ninstrs--;
1516
1517 return nand_exec_op(chip, &op);
1518 }
1519
Boris Brezillon97d90da2017-11-30 18:01:29 +01001520 chip->cmdfunc(mtd, NAND_CMD_PARAM, page, -1);
1521 for (i = 0; i < len; i++)
1522 p[i] = chip->read_byte(mtd);
1523
1524 return 0;
1525}
1526
1527/**
1528 * nand_change_read_column_op - Do a CHANGE READ COLUMN operation
1529 * @chip: The NAND chip
1530 * @offset_in_page: offset within the page
1531 * @buf: buffer used to store the data
1532 * @len: length of the buffer
1533 * @force_8bit: force 8-bit bus access
1534 *
1535 * This function issues a CHANGE READ COLUMN operation.
1536 * This function does not select/unselect the CS line.
1537 *
1538 * Returns 0 on success, a negative error code otherwise.
1539 */
1540int nand_change_read_column_op(struct nand_chip *chip,
1541 unsigned int offset_in_page, void *buf,
1542 unsigned int len, bool force_8bit)
1543{
1544 struct mtd_info *mtd = nand_to_mtd(chip);
1545
1546 if (len && !buf)
1547 return -EINVAL;
1548
1549 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1550 return -EINVAL;
1551
Miquel Raynal8878b122017-11-09 14:16:45 +01001552 /* Small page NANDs do not support column change. */
1553 if (mtd->writesize <= 512)
1554 return -ENOTSUPP;
1555
1556 if (chip->exec_op) {
1557 const struct nand_sdr_timings *sdr =
1558 nand_get_sdr_timings(&chip->data_interface);
1559 u8 addrs[2] = {};
1560 struct nand_op_instr instrs[] = {
1561 NAND_OP_CMD(NAND_CMD_RNDOUT, 0),
1562 NAND_OP_ADDR(2, addrs, 0),
1563 NAND_OP_CMD(NAND_CMD_RNDOUTSTART,
1564 PSEC_TO_NSEC(sdr->tCCS_min)),
1565 NAND_OP_DATA_IN(len, buf, 0),
1566 };
1567 struct nand_operation op = NAND_OPERATION(instrs);
1568 int ret;
1569
1570 ret = nand_fill_column_cycles(chip, addrs, offset_in_page);
1571 if (ret < 0)
1572 return ret;
1573
1574 /* Drop the DATA_IN instruction if len is set to 0. */
1575 if (!len)
1576 op.ninstrs--;
1577
1578 instrs[3].ctx.data.force_8bit = force_8bit;
1579
1580 return nand_exec_op(chip, &op);
1581 }
1582
Boris Brezillon97d90da2017-11-30 18:01:29 +01001583 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, offset_in_page, -1);
1584 if (len)
1585 chip->read_buf(mtd, buf, len);
1586
1587 return 0;
1588}
1589EXPORT_SYMBOL_GPL(nand_change_read_column_op);
1590
1591/**
1592 * nand_read_oob_op - Do a READ OOB operation
1593 * @chip: The NAND chip
1594 * @page: page to read
1595 * @offset_in_oob: offset within the OOB area
1596 * @buf: buffer used to store the data
1597 * @len: length of the buffer
1598 *
1599 * This function issues a READ OOB operation.
1600 * This function does not select/unselect the CS line.
1601 *
1602 * Returns 0 on success, a negative error code otherwise.
1603 */
1604int nand_read_oob_op(struct nand_chip *chip, unsigned int page,
1605 unsigned int offset_in_oob, void *buf, unsigned int len)
1606{
1607 struct mtd_info *mtd = nand_to_mtd(chip);
1608
1609 if (len && !buf)
1610 return -EINVAL;
1611
1612 if (offset_in_oob + len > mtd->oobsize)
1613 return -EINVAL;
1614
Miquel Raynal8878b122017-11-09 14:16:45 +01001615 if (chip->exec_op)
1616 return nand_read_page_op(chip, page,
1617 mtd->writesize + offset_in_oob,
1618 buf, len);
1619
Boris Brezillon97d90da2017-11-30 18:01:29 +01001620 chip->cmdfunc(mtd, NAND_CMD_READOOB, offset_in_oob, page);
1621 if (len)
1622 chip->read_buf(mtd, buf, len);
1623
1624 return 0;
1625}
1626EXPORT_SYMBOL_GPL(nand_read_oob_op);
1627
Miquel Raynal8878b122017-11-09 14:16:45 +01001628static int nand_exec_prog_page_op(struct nand_chip *chip, unsigned int page,
1629 unsigned int offset_in_page, const void *buf,
1630 unsigned int len, bool prog)
1631{
1632 struct mtd_info *mtd = nand_to_mtd(chip);
1633 const struct nand_sdr_timings *sdr =
1634 nand_get_sdr_timings(&chip->data_interface);
1635 u8 addrs[5] = {};
1636 struct nand_op_instr instrs[] = {
1637 /*
1638 * The first instruction will be dropped if we're dealing
1639 * with a large page NAND and adjusted if we're dealing
1640 * with a small page NAND and the page offset is > 255.
1641 */
1642 NAND_OP_CMD(NAND_CMD_READ0, 0),
1643 NAND_OP_CMD(NAND_CMD_SEQIN, 0),
1644 NAND_OP_ADDR(0, addrs, PSEC_TO_NSEC(sdr->tADL_min)),
1645 NAND_OP_DATA_OUT(len, buf, 0),
1646 NAND_OP_CMD(NAND_CMD_PAGEPROG, PSEC_TO_NSEC(sdr->tWB_max)),
1647 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tPROG_max), 0),
1648 };
1649 struct nand_operation op = NAND_OPERATION(instrs);
1650 int naddrs = nand_fill_column_cycles(chip, addrs, offset_in_page);
1651 int ret;
1652 u8 status;
1653
1654 if (naddrs < 0)
1655 return naddrs;
1656
1657 addrs[naddrs++] = page;
1658 addrs[naddrs++] = page >> 8;
1659 if (chip->options & NAND_ROW_ADDR_3)
1660 addrs[naddrs++] = page >> 16;
1661
1662 instrs[2].ctx.addr.naddrs = naddrs;
1663
1664 /* Drop the last two instructions if we're not programming the page. */
1665 if (!prog) {
1666 op.ninstrs -= 2;
1667 /* Also drop the DATA_OUT instruction if empty. */
1668 if (!len)
1669 op.ninstrs--;
1670 }
1671
1672 if (mtd->writesize <= 512) {
1673 /*
1674 * Small pages need some more tweaking: we have to adjust the
1675 * first instruction depending on the page offset we're trying
1676 * to access.
1677 */
1678 if (offset_in_page >= mtd->writesize)
1679 instrs[0].ctx.cmd.opcode = NAND_CMD_READOOB;
1680 else if (offset_in_page >= 256 &&
1681 !(chip->options & NAND_BUSWIDTH_16))
1682 instrs[0].ctx.cmd.opcode = NAND_CMD_READ1;
1683 } else {
1684 /*
1685 * Drop the first command if we're dealing with a large page
1686 * NAND.
1687 */
1688 op.instrs++;
1689 op.ninstrs--;
1690 }
1691
1692 ret = nand_exec_op(chip, &op);
1693 if (!prog || ret)
1694 return ret;
1695
1696 ret = nand_status_op(chip, &status);
1697 if (ret)
1698 return ret;
1699
1700 return status;
1701}
1702
Boris Brezillon97d90da2017-11-30 18:01:29 +01001703/**
1704 * nand_prog_page_begin_op - starts a PROG PAGE operation
1705 * @chip: The NAND chip
1706 * @page: page to write
1707 * @offset_in_page: offset within the page
1708 * @buf: buffer containing the data to write to the page
1709 * @len: length of the buffer
1710 *
1711 * This function issues the first half of a PROG PAGE operation.
1712 * This function does not select/unselect the CS line.
1713 *
1714 * Returns 0 on success, a negative error code otherwise.
1715 */
1716int nand_prog_page_begin_op(struct nand_chip *chip, unsigned int page,
1717 unsigned int offset_in_page, const void *buf,
1718 unsigned int len)
1719{
1720 struct mtd_info *mtd = nand_to_mtd(chip);
1721
1722 if (len && !buf)
1723 return -EINVAL;
1724
1725 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1726 return -EINVAL;
1727
Miquel Raynal8878b122017-11-09 14:16:45 +01001728 if (chip->exec_op)
1729 return nand_exec_prog_page_op(chip, page, offset_in_page, buf,
1730 len, false);
1731
Boris Brezillon97d90da2017-11-30 18:01:29 +01001732 chip->cmdfunc(mtd, NAND_CMD_SEQIN, offset_in_page, page);
1733
1734 if (buf)
1735 chip->write_buf(mtd, buf, len);
1736
1737 return 0;
1738}
1739EXPORT_SYMBOL_GPL(nand_prog_page_begin_op);
1740
1741/**
1742 * nand_prog_page_end_op - ends a PROG PAGE operation
1743 * @chip: The NAND chip
1744 *
1745 * This function issues the second half of a PROG PAGE operation.
1746 * This function does not select/unselect the CS line.
1747 *
1748 * Returns 0 on success, a negative error code otherwise.
1749 */
1750int nand_prog_page_end_op(struct nand_chip *chip)
1751{
1752 struct mtd_info *mtd = nand_to_mtd(chip);
Miquel Raynal8878b122017-11-09 14:16:45 +01001753 int ret;
1754 u8 status;
Boris Brezillon97d90da2017-11-30 18:01:29 +01001755
Miquel Raynal8878b122017-11-09 14:16:45 +01001756 if (chip->exec_op) {
1757 const struct nand_sdr_timings *sdr =
1758 nand_get_sdr_timings(&chip->data_interface);
1759 struct nand_op_instr instrs[] = {
1760 NAND_OP_CMD(NAND_CMD_PAGEPROG,
1761 PSEC_TO_NSEC(sdr->tWB_max)),
1762 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tPROG_max), 0),
1763 };
1764 struct nand_operation op = NAND_OPERATION(instrs);
Boris Brezillon97d90da2017-11-30 18:01:29 +01001765
Miquel Raynal8878b122017-11-09 14:16:45 +01001766 ret = nand_exec_op(chip, &op);
1767 if (ret)
1768 return ret;
1769
1770 ret = nand_status_op(chip, &status);
1771 if (ret)
1772 return ret;
1773 } else {
1774 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1775 ret = chip->waitfunc(mtd, chip);
1776 if (ret < 0)
1777 return ret;
1778
1779 status = ret;
1780 }
1781
Boris Brezillon97d90da2017-11-30 18:01:29 +01001782 if (status & NAND_STATUS_FAIL)
1783 return -EIO;
1784
1785 return 0;
1786}
1787EXPORT_SYMBOL_GPL(nand_prog_page_end_op);
1788
1789/**
1790 * nand_prog_page_op - Do a full PROG PAGE operation
1791 * @chip: The NAND chip
1792 * @page: page to write
1793 * @offset_in_page: offset within the page
1794 * @buf: buffer containing the data to write to the page
1795 * @len: length of the buffer
1796 *
1797 * This function issues a full PROG PAGE operation.
1798 * This function does not select/unselect the CS line.
1799 *
1800 * Returns 0 on success, a negative error code otherwise.
1801 */
1802int nand_prog_page_op(struct nand_chip *chip, unsigned int page,
1803 unsigned int offset_in_page, const void *buf,
1804 unsigned int len)
1805{
1806 struct mtd_info *mtd = nand_to_mtd(chip);
1807 int status;
1808
1809 if (!len || !buf)
1810 return -EINVAL;
1811
1812 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1813 return -EINVAL;
1814
Miquel Raynal8878b122017-11-09 14:16:45 +01001815 if (chip->exec_op) {
1816 status = nand_exec_prog_page_op(chip, page, offset_in_page, buf,
1817 len, true);
1818 } else {
1819 chip->cmdfunc(mtd, NAND_CMD_SEQIN, offset_in_page, page);
1820 chip->write_buf(mtd, buf, len);
1821 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1822 status = chip->waitfunc(mtd, chip);
1823 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01001824
Boris Brezillon97d90da2017-11-30 18:01:29 +01001825 if (status & NAND_STATUS_FAIL)
1826 return -EIO;
1827
1828 return 0;
1829}
1830EXPORT_SYMBOL_GPL(nand_prog_page_op);
1831
1832/**
1833 * nand_change_write_column_op - Do a CHANGE WRITE COLUMN operation
1834 * @chip: The NAND chip
1835 * @offset_in_page: offset within the page
1836 * @buf: buffer containing the data to send to the NAND
1837 * @len: length of the buffer
1838 * @force_8bit: force 8-bit bus access
1839 *
1840 * This function issues a CHANGE WRITE COLUMN operation.
1841 * This function does not select/unselect the CS line.
1842 *
1843 * Returns 0 on success, a negative error code otherwise.
1844 */
1845int nand_change_write_column_op(struct nand_chip *chip,
1846 unsigned int offset_in_page,
1847 const void *buf, unsigned int len,
1848 bool force_8bit)
1849{
1850 struct mtd_info *mtd = nand_to_mtd(chip);
1851
1852 if (len && !buf)
1853 return -EINVAL;
1854
1855 if (offset_in_page + len > mtd->writesize + mtd->oobsize)
1856 return -EINVAL;
1857
Miquel Raynal8878b122017-11-09 14:16:45 +01001858 /* Small page NANDs do not support column change. */
1859 if (mtd->writesize <= 512)
1860 return -ENOTSUPP;
1861
1862 if (chip->exec_op) {
1863 const struct nand_sdr_timings *sdr =
1864 nand_get_sdr_timings(&chip->data_interface);
1865 u8 addrs[2];
1866 struct nand_op_instr instrs[] = {
1867 NAND_OP_CMD(NAND_CMD_RNDIN, 0),
1868 NAND_OP_ADDR(2, addrs, PSEC_TO_NSEC(sdr->tCCS_min)),
1869 NAND_OP_DATA_OUT(len, buf, 0),
1870 };
1871 struct nand_operation op = NAND_OPERATION(instrs);
1872 int ret;
1873
1874 ret = nand_fill_column_cycles(chip, addrs, offset_in_page);
1875 if (ret < 0)
1876 return ret;
1877
1878 instrs[2].ctx.data.force_8bit = force_8bit;
1879
1880 /* Drop the DATA_OUT instruction if len is set to 0. */
1881 if (!len)
1882 op.ninstrs--;
1883
1884 return nand_exec_op(chip, &op);
1885 }
1886
Boris Brezillon97d90da2017-11-30 18:01:29 +01001887 chip->cmdfunc(mtd, NAND_CMD_RNDIN, offset_in_page, -1);
1888 if (len)
1889 chip->write_buf(mtd, buf, len);
1890
1891 return 0;
1892}
1893EXPORT_SYMBOL_GPL(nand_change_write_column_op);
1894
1895/**
1896 * nand_readid_op - Do a READID operation
1897 * @chip: The NAND chip
1898 * @addr: address cycle to pass after the READID command
1899 * @buf: buffer used to store the ID
1900 * @len: length of the buffer
1901 *
1902 * This function sends a READID command and reads back the ID returned by the
1903 * NAND.
1904 * This function does not select/unselect the CS line.
1905 *
1906 * Returns 0 on success, a negative error code otherwise.
1907 */
1908int nand_readid_op(struct nand_chip *chip, u8 addr, void *buf,
1909 unsigned int len)
1910{
1911 struct mtd_info *mtd = nand_to_mtd(chip);
1912 unsigned int i;
1913 u8 *id = buf;
1914
1915 if (len && !buf)
1916 return -EINVAL;
1917
Miquel Raynal8878b122017-11-09 14:16:45 +01001918 if (chip->exec_op) {
1919 const struct nand_sdr_timings *sdr =
1920 nand_get_sdr_timings(&chip->data_interface);
1921 struct nand_op_instr instrs[] = {
1922 NAND_OP_CMD(NAND_CMD_READID, 0),
1923 NAND_OP_ADDR(1, &addr, PSEC_TO_NSEC(sdr->tADL_min)),
1924 NAND_OP_8BIT_DATA_IN(len, buf, 0),
1925 };
1926 struct nand_operation op = NAND_OPERATION(instrs);
1927
1928 /* Drop the DATA_IN instruction if len is set to 0. */
1929 if (!len)
1930 op.ninstrs--;
1931
1932 return nand_exec_op(chip, &op);
1933 }
1934
Boris Brezillon97d90da2017-11-30 18:01:29 +01001935 chip->cmdfunc(mtd, NAND_CMD_READID, addr, -1);
1936
1937 for (i = 0; i < len; i++)
1938 id[i] = chip->read_byte(mtd);
1939
1940 return 0;
1941}
1942EXPORT_SYMBOL_GPL(nand_readid_op);
1943
1944/**
1945 * nand_status_op - Do a STATUS operation
1946 * @chip: The NAND chip
1947 * @status: out variable to store the NAND status
1948 *
1949 * This function sends a STATUS command and reads back the status returned by
1950 * the NAND.
1951 * This function does not select/unselect the CS line.
1952 *
1953 * Returns 0 on success, a negative error code otherwise.
1954 */
1955int nand_status_op(struct nand_chip *chip, u8 *status)
1956{
1957 struct mtd_info *mtd = nand_to_mtd(chip);
1958
Miquel Raynal8878b122017-11-09 14:16:45 +01001959 if (chip->exec_op) {
1960 const struct nand_sdr_timings *sdr =
1961 nand_get_sdr_timings(&chip->data_interface);
1962 struct nand_op_instr instrs[] = {
1963 NAND_OP_CMD(NAND_CMD_STATUS,
1964 PSEC_TO_NSEC(sdr->tADL_min)),
1965 NAND_OP_8BIT_DATA_IN(1, status, 0),
1966 };
1967 struct nand_operation op = NAND_OPERATION(instrs);
1968
1969 if (!status)
1970 op.ninstrs--;
1971
1972 return nand_exec_op(chip, &op);
1973 }
1974
Boris Brezillon97d90da2017-11-30 18:01:29 +01001975 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
1976 if (status)
1977 *status = chip->read_byte(mtd);
1978
1979 return 0;
1980}
1981EXPORT_SYMBOL_GPL(nand_status_op);
1982
1983/**
1984 * nand_exit_status_op - Exit a STATUS operation
1985 * @chip: The NAND chip
1986 *
1987 * This function sends a READ0 command to cancel the effect of the STATUS
1988 * command to avoid reading only the status until a new read command is sent.
1989 *
1990 * This function does not select/unselect the CS line.
1991 *
1992 * Returns 0 on success, a negative error code otherwise.
1993 */
1994int nand_exit_status_op(struct nand_chip *chip)
1995{
1996 struct mtd_info *mtd = nand_to_mtd(chip);
1997
Miquel Raynal8878b122017-11-09 14:16:45 +01001998 if (chip->exec_op) {
1999 struct nand_op_instr instrs[] = {
2000 NAND_OP_CMD(NAND_CMD_READ0, 0),
2001 };
2002 struct nand_operation op = NAND_OPERATION(instrs);
2003
2004 return nand_exec_op(chip, &op);
2005 }
2006
Boris Brezillon97d90da2017-11-30 18:01:29 +01002007 chip->cmdfunc(mtd, NAND_CMD_READ0, -1, -1);
2008
2009 return 0;
2010}
2011EXPORT_SYMBOL_GPL(nand_exit_status_op);
2012
2013/**
2014 * nand_erase_op - Do an erase operation
2015 * @chip: The NAND chip
2016 * @eraseblock: block to erase
2017 *
2018 * This function sends an ERASE command and waits for the NAND to be ready
2019 * before returning.
2020 * This function does not select/unselect the CS line.
2021 *
2022 * Returns 0 on success, a negative error code otherwise.
2023 */
2024int nand_erase_op(struct nand_chip *chip, unsigned int eraseblock)
2025{
2026 struct mtd_info *mtd = nand_to_mtd(chip);
2027 unsigned int page = eraseblock <<
2028 (chip->phys_erase_shift - chip->page_shift);
Miquel Raynal8878b122017-11-09 14:16:45 +01002029 int ret;
2030 u8 status;
Boris Brezillon97d90da2017-11-30 18:01:29 +01002031
Miquel Raynal8878b122017-11-09 14:16:45 +01002032 if (chip->exec_op) {
2033 const struct nand_sdr_timings *sdr =
2034 nand_get_sdr_timings(&chip->data_interface);
2035 u8 addrs[3] = { page, page >> 8, page >> 16 };
2036 struct nand_op_instr instrs[] = {
2037 NAND_OP_CMD(NAND_CMD_ERASE1, 0),
2038 NAND_OP_ADDR(2, addrs, 0),
2039 NAND_OP_CMD(NAND_CMD_ERASE2,
2040 PSEC_TO_MSEC(sdr->tWB_max)),
2041 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tBERS_max), 0),
2042 };
2043 struct nand_operation op = NAND_OPERATION(instrs);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002044
Miquel Raynal8878b122017-11-09 14:16:45 +01002045 if (chip->options & NAND_ROW_ADDR_3)
2046 instrs[1].ctx.addr.naddrs++;
2047
2048 ret = nand_exec_op(chip, &op);
2049 if (ret)
2050 return ret;
2051
2052 ret = nand_status_op(chip, &status);
2053 if (ret)
2054 return ret;
2055 } else {
2056 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2057 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
2058
2059 ret = chip->waitfunc(mtd, chip);
2060 if (ret < 0)
2061 return ret;
2062
2063 status = ret;
2064 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01002065
2066 if (status & NAND_STATUS_FAIL)
2067 return -EIO;
2068
2069 return 0;
2070}
2071EXPORT_SYMBOL_GPL(nand_erase_op);
2072
2073/**
2074 * nand_set_features_op - Do a SET FEATURES operation
2075 * @chip: The NAND chip
2076 * @feature: feature id
2077 * @data: 4 bytes of data
2078 *
2079 * This function sends a SET FEATURES command and waits for the NAND to be
2080 * ready before returning.
2081 * This function does not select/unselect the CS line.
2082 *
2083 * Returns 0 on success, a negative error code otherwise.
2084 */
2085static int nand_set_features_op(struct nand_chip *chip, u8 feature,
2086 const void *data)
2087{
2088 struct mtd_info *mtd = nand_to_mtd(chip);
2089 const u8 *params = data;
Miquel Raynal8878b122017-11-09 14:16:45 +01002090 int i, ret;
2091 u8 status;
Boris Brezillon97d90da2017-11-30 18:01:29 +01002092
Miquel Raynal8878b122017-11-09 14:16:45 +01002093 if (chip->exec_op) {
2094 const struct nand_sdr_timings *sdr =
2095 nand_get_sdr_timings(&chip->data_interface);
2096 struct nand_op_instr instrs[] = {
2097 NAND_OP_CMD(NAND_CMD_SET_FEATURES, 0),
2098 NAND_OP_ADDR(1, &feature, PSEC_TO_NSEC(sdr->tADL_min)),
2099 NAND_OP_8BIT_DATA_OUT(ONFI_SUBFEATURE_PARAM_LEN, data,
2100 PSEC_TO_NSEC(sdr->tWB_max)),
2101 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tFEAT_max), 0),
2102 };
2103 struct nand_operation op = NAND_OPERATION(instrs);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002104
Miquel Raynal8878b122017-11-09 14:16:45 +01002105 ret = nand_exec_op(chip, &op);
2106 if (ret)
2107 return ret;
2108
2109 ret = nand_status_op(chip, &status);
2110 if (ret)
2111 return ret;
2112 } else {
2113 chip->cmdfunc(mtd, NAND_CMD_SET_FEATURES, feature, -1);
2114 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
2115 chip->write_byte(mtd, params[i]);
2116
2117 ret = chip->waitfunc(mtd, chip);
2118 if (ret < 0)
2119 return ret;
2120
2121 status = ret;
2122 }
2123
Boris Brezillon97d90da2017-11-30 18:01:29 +01002124 if (status & NAND_STATUS_FAIL)
2125 return -EIO;
2126
2127 return 0;
2128}
2129
2130/**
2131 * nand_get_features_op - Do a GET FEATURES operation
2132 * @chip: The NAND chip
2133 * @feature: feature id
2134 * @data: 4 bytes of data
2135 *
2136 * This function sends a GET FEATURES command and waits for the NAND to be
2137 * ready before returning.
2138 * This function does not select/unselect the CS line.
2139 *
2140 * Returns 0 on success, a negative error code otherwise.
2141 */
2142static int nand_get_features_op(struct nand_chip *chip, u8 feature,
2143 void *data)
2144{
2145 struct mtd_info *mtd = nand_to_mtd(chip);
2146 u8 *params = data;
2147 int i;
2148
Miquel Raynal8878b122017-11-09 14:16:45 +01002149 if (chip->exec_op) {
2150 const struct nand_sdr_timings *sdr =
2151 nand_get_sdr_timings(&chip->data_interface);
2152 struct nand_op_instr instrs[] = {
2153 NAND_OP_CMD(NAND_CMD_GET_FEATURES, 0),
2154 NAND_OP_ADDR(1, &feature, PSEC_TO_NSEC(sdr->tWB_max)),
2155 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tFEAT_max),
2156 PSEC_TO_NSEC(sdr->tRR_min)),
2157 NAND_OP_8BIT_DATA_IN(ONFI_SUBFEATURE_PARAM_LEN,
2158 data, 0),
2159 };
2160 struct nand_operation op = NAND_OPERATION(instrs);
2161
2162 return nand_exec_op(chip, &op);
2163 }
2164
Boris Brezillon97d90da2017-11-30 18:01:29 +01002165 chip->cmdfunc(mtd, NAND_CMD_GET_FEATURES, feature, -1);
2166 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
2167 params[i] = chip->read_byte(mtd);
2168
2169 return 0;
2170}
2171
2172/**
2173 * nand_reset_op - Do a reset operation
2174 * @chip: The NAND chip
2175 *
2176 * This function sends a RESET command and waits for the NAND to be ready
2177 * before returning.
2178 * This function does not select/unselect the CS line.
2179 *
2180 * Returns 0 on success, a negative error code otherwise.
2181 */
2182int nand_reset_op(struct nand_chip *chip)
2183{
2184 struct mtd_info *mtd = nand_to_mtd(chip);
2185
Miquel Raynal8878b122017-11-09 14:16:45 +01002186 if (chip->exec_op) {
2187 const struct nand_sdr_timings *sdr =
2188 nand_get_sdr_timings(&chip->data_interface);
2189 struct nand_op_instr instrs[] = {
2190 NAND_OP_CMD(NAND_CMD_RESET, PSEC_TO_NSEC(sdr->tWB_max)),
2191 NAND_OP_WAIT_RDY(PSEC_TO_MSEC(sdr->tRST_max), 0),
2192 };
2193 struct nand_operation op = NAND_OPERATION(instrs);
2194
2195 return nand_exec_op(chip, &op);
2196 }
2197
Boris Brezillon97d90da2017-11-30 18:01:29 +01002198 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2199
2200 return 0;
2201}
2202EXPORT_SYMBOL_GPL(nand_reset_op);
2203
2204/**
2205 * nand_read_data_op - Read data from the NAND
2206 * @chip: The NAND chip
2207 * @buf: buffer used to store the data
2208 * @len: length of the buffer
2209 * @force_8bit: force 8-bit bus access
2210 *
2211 * This function does a raw data read on the bus. Usually used after launching
2212 * another NAND operation like nand_read_page_op().
2213 * This function does not select/unselect the CS line.
2214 *
2215 * Returns 0 on success, a negative error code otherwise.
2216 */
2217int nand_read_data_op(struct nand_chip *chip, void *buf, unsigned int len,
2218 bool force_8bit)
2219{
2220 struct mtd_info *mtd = nand_to_mtd(chip);
2221
2222 if (!len || !buf)
2223 return -EINVAL;
2224
Miquel Raynal8878b122017-11-09 14:16:45 +01002225 if (chip->exec_op) {
2226 struct nand_op_instr instrs[] = {
2227 NAND_OP_DATA_IN(len, buf, 0),
2228 };
2229 struct nand_operation op = NAND_OPERATION(instrs);
2230
2231 instrs[0].ctx.data.force_8bit = force_8bit;
2232
2233 return nand_exec_op(chip, &op);
2234 }
2235
Boris Brezillon97d90da2017-11-30 18:01:29 +01002236 if (force_8bit) {
2237 u8 *p = buf;
2238 unsigned int i;
2239
2240 for (i = 0; i < len; i++)
2241 p[i] = chip->read_byte(mtd);
2242 } else {
2243 chip->read_buf(mtd, buf, len);
2244 }
2245
2246 return 0;
2247}
2248EXPORT_SYMBOL_GPL(nand_read_data_op);
2249
2250/**
2251 * nand_write_data_op - Write data from the NAND
2252 * @chip: The NAND chip
2253 * @buf: buffer containing the data to send on the bus
2254 * @len: length of the buffer
2255 * @force_8bit: force 8-bit bus access
2256 *
2257 * This function does a raw data write on the bus. Usually used after launching
2258 * another NAND operation like nand_write_page_begin_op().
2259 * This function does not select/unselect the CS line.
2260 *
2261 * Returns 0 on success, a negative error code otherwise.
2262 */
2263int nand_write_data_op(struct nand_chip *chip, const void *buf,
2264 unsigned int len, bool force_8bit)
2265{
2266 struct mtd_info *mtd = nand_to_mtd(chip);
2267
2268 if (!len || !buf)
2269 return -EINVAL;
2270
Miquel Raynal8878b122017-11-09 14:16:45 +01002271 if (chip->exec_op) {
2272 struct nand_op_instr instrs[] = {
2273 NAND_OP_DATA_OUT(len, buf, 0),
2274 };
2275 struct nand_operation op = NAND_OPERATION(instrs);
2276
2277 instrs[0].ctx.data.force_8bit = force_8bit;
2278
2279 return nand_exec_op(chip, &op);
2280 }
2281
Boris Brezillon97d90da2017-11-30 18:01:29 +01002282 if (force_8bit) {
2283 const u8 *p = buf;
2284 unsigned int i;
2285
2286 for (i = 0; i < len; i++)
2287 chip->write_byte(mtd, p[i]);
2288 } else {
2289 chip->write_buf(mtd, buf, len);
2290 }
2291
2292 return 0;
2293}
2294EXPORT_SYMBOL_GPL(nand_write_data_op);
2295
2296/**
Miquel Raynal8878b122017-11-09 14:16:45 +01002297 * struct nand_op_parser_ctx - Context used by the parser
2298 * @instrs: array of all the instructions that must be addressed
2299 * @ninstrs: length of the @instrs array
2300 * @subop: Sub-operation to be passed to the NAND controller
2301 *
2302 * This structure is used by the core to split NAND operations into
2303 * sub-operations that can be handled by the NAND controller.
2304 */
2305struct nand_op_parser_ctx {
2306 const struct nand_op_instr *instrs;
2307 unsigned int ninstrs;
2308 struct nand_subop subop;
2309};
2310
2311/**
2312 * nand_op_parser_must_split_instr - Checks if an instruction must be split
2313 * @pat: the parser pattern element that matches @instr
2314 * @instr: pointer to the instruction to check
2315 * @start_offset: this is an in/out parameter. If @instr has already been
2316 * split, then @start_offset is the offset from which to start
2317 * (either an address cycle or an offset in the data buffer).
2318 * Conversely, if the function returns true (ie. instr must be
2319 * split), this parameter is updated to point to the first
2320 * data/address cycle that has not been taken care of.
2321 *
2322 * Some NAND controllers are limited and cannot send X address cycles with a
2323 * unique operation, or cannot read/write more than Y bytes at the same time.
2324 * In this case, split the instruction that does not fit in a single
2325 * controller-operation into two or more chunks.
2326 *
2327 * Returns true if the instruction must be split, false otherwise.
2328 * The @start_offset parameter is also updated to the offset at which the next
2329 * bundle of instruction must start (if an address or a data instruction).
2330 */
2331static bool
2332nand_op_parser_must_split_instr(const struct nand_op_parser_pattern_elem *pat,
2333 const struct nand_op_instr *instr,
2334 unsigned int *start_offset)
2335{
2336 switch (pat->type) {
2337 case NAND_OP_ADDR_INSTR:
Miquel Raynalc1a72e22018-01-19 19:11:27 +01002338 if (!pat->ctx.addr.maxcycles)
Miquel Raynal8878b122017-11-09 14:16:45 +01002339 break;
2340
2341 if (instr->ctx.addr.naddrs - *start_offset >
Miquel Raynalc1a72e22018-01-19 19:11:27 +01002342 pat->ctx.addr.maxcycles) {
2343 *start_offset += pat->ctx.addr.maxcycles;
Miquel Raynal8878b122017-11-09 14:16:45 +01002344 return true;
2345 }
2346 break;
2347
2348 case NAND_OP_DATA_IN_INSTR:
2349 case NAND_OP_DATA_OUT_INSTR:
Miquel Raynalc1a72e22018-01-19 19:11:27 +01002350 if (!pat->ctx.data.maxlen)
Miquel Raynal8878b122017-11-09 14:16:45 +01002351 break;
2352
Miquel Raynalc1a72e22018-01-19 19:11:27 +01002353 if (instr->ctx.data.len - *start_offset >
2354 pat->ctx.data.maxlen) {
2355 *start_offset += pat->ctx.data.maxlen;
Miquel Raynal8878b122017-11-09 14:16:45 +01002356 return true;
2357 }
2358 break;
2359
2360 default:
2361 break;
2362 }
2363
2364 return false;
2365}
2366
2367/**
2368 * nand_op_parser_match_pat - Checks if a pattern matches the instructions
2369 * remaining in the parser context
2370 * @pat: the pattern to test
2371 * @ctx: the parser context structure to match with the pattern @pat
2372 *
2373 * Check if @pat matches the set or a sub-set of instructions remaining in @ctx.
2374 * Returns true if this is the case, false ortherwise. When true is returned,
2375 * @ctx->subop is updated with the set of instructions to be passed to the
2376 * controller driver.
2377 */
2378static bool
2379nand_op_parser_match_pat(const struct nand_op_parser_pattern *pat,
2380 struct nand_op_parser_ctx *ctx)
2381{
2382 unsigned int instr_offset = ctx->subop.first_instr_start_off;
2383 const struct nand_op_instr *end = ctx->instrs + ctx->ninstrs;
2384 const struct nand_op_instr *instr = ctx->subop.instrs;
2385 unsigned int i, ninstrs;
2386
2387 for (i = 0, ninstrs = 0; i < pat->nelems && instr < end; i++) {
2388 /*
2389 * The pattern instruction does not match the operation
2390 * instruction. If the instruction is marked optional in the
2391 * pattern definition, we skip the pattern element and continue
2392 * to the next one. If the element is mandatory, there's no
2393 * match and we can return false directly.
2394 */
2395 if (instr->type != pat->elems[i].type) {
2396 if (!pat->elems[i].optional)
2397 return false;
2398
2399 continue;
2400 }
2401
2402 /*
2403 * Now check the pattern element constraints. If the pattern is
2404 * not able to handle the whole instruction in a single step,
2405 * we have to split it.
2406 * The last_instr_end_off value comes back updated to point to
2407 * the position where we have to split the instruction (the
2408 * start of the next subop chunk).
2409 */
2410 if (nand_op_parser_must_split_instr(&pat->elems[i], instr,
2411 &instr_offset)) {
2412 ninstrs++;
2413 i++;
2414 break;
2415 }
2416
2417 instr++;
2418 ninstrs++;
2419 instr_offset = 0;
2420 }
2421
2422 /*
2423 * This can happen if all instructions of a pattern are optional.
2424 * Still, if there's not at least one instruction handled by this
2425 * pattern, this is not a match, and we should try the next one (if
2426 * any).
2427 */
2428 if (!ninstrs)
2429 return false;
2430
2431 /*
2432 * We had a match on the pattern head, but the pattern may be longer
2433 * than the instructions we're asked to execute. We need to make sure
2434 * there's no mandatory elements in the pattern tail.
2435 */
2436 for (; i < pat->nelems; i++) {
2437 if (!pat->elems[i].optional)
2438 return false;
2439 }
2440
2441 /*
2442 * We have a match: update the subop structure accordingly and return
2443 * true.
2444 */
2445 ctx->subop.ninstrs = ninstrs;
2446 ctx->subop.last_instr_end_off = instr_offset;
2447
2448 return true;
2449}
2450
2451#if IS_ENABLED(CONFIG_DYNAMIC_DEBUG) || defined(DEBUG)
2452static void nand_op_parser_trace(const struct nand_op_parser_ctx *ctx)
2453{
2454 const struct nand_op_instr *instr;
2455 char *prefix = " ";
2456 unsigned int i;
2457
2458 pr_debug("executing subop:\n");
2459
2460 for (i = 0; i < ctx->ninstrs; i++) {
2461 instr = &ctx->instrs[i];
2462
2463 if (instr == &ctx->subop.instrs[0])
2464 prefix = " ->";
2465
2466 switch (instr->type) {
2467 case NAND_OP_CMD_INSTR:
2468 pr_debug("%sCMD [0x%02x]\n", prefix,
2469 instr->ctx.cmd.opcode);
2470 break;
2471 case NAND_OP_ADDR_INSTR:
2472 pr_debug("%sADDR [%d cyc: %*ph]\n", prefix,
2473 instr->ctx.addr.naddrs,
2474 instr->ctx.addr.naddrs < 64 ?
2475 instr->ctx.addr.naddrs : 64,
2476 instr->ctx.addr.addrs);
2477 break;
2478 case NAND_OP_DATA_IN_INSTR:
2479 pr_debug("%sDATA_IN [%d B%s]\n", prefix,
2480 instr->ctx.data.len,
2481 instr->ctx.data.force_8bit ?
2482 ", force 8-bit" : "");
2483 break;
2484 case NAND_OP_DATA_OUT_INSTR:
2485 pr_debug("%sDATA_OUT [%d B%s]\n", prefix,
2486 instr->ctx.data.len,
2487 instr->ctx.data.force_8bit ?
2488 ", force 8-bit" : "");
2489 break;
2490 case NAND_OP_WAITRDY_INSTR:
2491 pr_debug("%sWAITRDY [max %d ms]\n", prefix,
2492 instr->ctx.waitrdy.timeout_ms);
2493 break;
2494 }
2495
2496 if (instr == &ctx->subop.instrs[ctx->subop.ninstrs - 1])
2497 prefix = " ";
2498 }
2499}
2500#else
2501static void nand_op_parser_trace(const struct nand_op_parser_ctx *ctx)
2502{
2503 /* NOP */
2504}
2505#endif
2506
2507/**
2508 * nand_op_parser_exec_op - exec_op parser
2509 * @chip: the NAND chip
2510 * @parser: patterns description provided by the controller driver
2511 * @op: the NAND operation to address
2512 * @check_only: when true, the function only checks if @op can be handled but
2513 * does not execute the operation
2514 *
2515 * Helper function designed to ease integration of NAND controller drivers that
2516 * only support a limited set of instruction sequences. The supported sequences
2517 * are described in @parser, and the framework takes care of splitting @op into
2518 * multiple sub-operations (if required) and pass them back to the ->exec()
2519 * callback of the matching pattern if @check_only is set to false.
2520 *
2521 * NAND controller drivers should call this function from their own ->exec_op()
2522 * implementation.
2523 *
2524 * Returns 0 on success, a negative error code otherwise. A failure can be
2525 * caused by an unsupported operation (none of the supported patterns is able
2526 * to handle the requested operation), or an error returned by one of the
2527 * matching pattern->exec() hook.
2528 */
2529int nand_op_parser_exec_op(struct nand_chip *chip,
2530 const struct nand_op_parser *parser,
2531 const struct nand_operation *op, bool check_only)
2532{
2533 struct nand_op_parser_ctx ctx = {
2534 .subop.instrs = op->instrs,
2535 .instrs = op->instrs,
2536 .ninstrs = op->ninstrs,
2537 };
2538 unsigned int i;
2539
2540 while (ctx.subop.instrs < op->instrs + op->ninstrs) {
2541 int ret;
2542
2543 for (i = 0; i < parser->npatterns; i++) {
2544 const struct nand_op_parser_pattern *pattern;
2545
2546 pattern = &parser->patterns[i];
2547 if (!nand_op_parser_match_pat(pattern, &ctx))
2548 continue;
2549
2550 nand_op_parser_trace(&ctx);
2551
2552 if (check_only)
2553 break;
2554
2555 ret = pattern->exec(chip, &ctx.subop);
2556 if (ret)
2557 return ret;
2558
2559 break;
2560 }
2561
2562 if (i == parser->npatterns) {
2563 pr_debug("->exec_op() parser: pattern not found!\n");
2564 return -ENOTSUPP;
2565 }
2566
2567 /*
2568 * Update the context structure by pointing to the start of the
2569 * next subop.
2570 */
2571 ctx.subop.instrs = ctx.subop.instrs + ctx.subop.ninstrs;
2572 if (ctx.subop.last_instr_end_off)
2573 ctx.subop.instrs -= 1;
2574
2575 ctx.subop.first_instr_start_off = ctx.subop.last_instr_end_off;
2576 }
2577
2578 return 0;
2579}
2580EXPORT_SYMBOL_GPL(nand_op_parser_exec_op);
2581
2582static bool nand_instr_is_data(const struct nand_op_instr *instr)
2583{
2584 return instr && (instr->type == NAND_OP_DATA_IN_INSTR ||
2585 instr->type == NAND_OP_DATA_OUT_INSTR);
2586}
2587
2588static bool nand_subop_instr_is_valid(const struct nand_subop *subop,
2589 unsigned int instr_idx)
2590{
2591 return subop && instr_idx < subop->ninstrs;
2592}
2593
2594static int nand_subop_get_start_off(const struct nand_subop *subop,
2595 unsigned int instr_idx)
2596{
2597 if (instr_idx)
2598 return 0;
2599
2600 return subop->first_instr_start_off;
2601}
2602
2603/**
2604 * nand_subop_get_addr_start_off - Get the start offset in an address array
2605 * @subop: The entire sub-operation
2606 * @instr_idx: Index of the instruction inside the sub-operation
2607 *
2608 * During driver development, one could be tempted to directly use the
2609 * ->addr.addrs field of address instructions. This is wrong as address
2610 * instructions might be split.
2611 *
2612 * Given an address instruction, returns the offset of the first cycle to issue.
2613 */
2614int nand_subop_get_addr_start_off(const struct nand_subop *subop,
2615 unsigned int instr_idx)
2616{
2617 if (!nand_subop_instr_is_valid(subop, instr_idx) ||
2618 subop->instrs[instr_idx].type != NAND_OP_ADDR_INSTR)
2619 return -EINVAL;
2620
2621 return nand_subop_get_start_off(subop, instr_idx);
2622}
2623EXPORT_SYMBOL_GPL(nand_subop_get_addr_start_off);
2624
2625/**
2626 * nand_subop_get_num_addr_cyc - Get the remaining address cycles to assert
2627 * @subop: The entire sub-operation
2628 * @instr_idx: Index of the instruction inside the sub-operation
2629 *
2630 * During driver development, one could be tempted to directly use the
2631 * ->addr->naddrs field of a data instruction. This is wrong as instructions
2632 * might be split.
2633 *
2634 * Given an address instruction, returns the number of address cycle to issue.
2635 */
2636int nand_subop_get_num_addr_cyc(const struct nand_subop *subop,
2637 unsigned int instr_idx)
2638{
2639 int start_off, end_off;
2640
2641 if (!nand_subop_instr_is_valid(subop, instr_idx) ||
2642 subop->instrs[instr_idx].type != NAND_OP_ADDR_INSTR)
2643 return -EINVAL;
2644
2645 start_off = nand_subop_get_addr_start_off(subop, instr_idx);
2646
2647 if (instr_idx == subop->ninstrs - 1 &&
2648 subop->last_instr_end_off)
2649 end_off = subop->last_instr_end_off;
2650 else
2651 end_off = subop->instrs[instr_idx].ctx.addr.naddrs;
2652
2653 return end_off - start_off;
2654}
2655EXPORT_SYMBOL_GPL(nand_subop_get_num_addr_cyc);
2656
2657/**
2658 * nand_subop_get_data_start_off - Get the start offset in a data array
2659 * @subop: The entire sub-operation
2660 * @instr_idx: Index of the instruction inside the sub-operation
2661 *
2662 * During driver development, one could be tempted to directly use the
2663 * ->data->buf.{in,out} field of data instructions. This is wrong as data
2664 * instructions might be split.
2665 *
2666 * Given a data instruction, returns the offset to start from.
2667 */
2668int nand_subop_get_data_start_off(const struct nand_subop *subop,
2669 unsigned int instr_idx)
2670{
2671 if (!nand_subop_instr_is_valid(subop, instr_idx) ||
2672 !nand_instr_is_data(&subop->instrs[instr_idx]))
2673 return -EINVAL;
2674
2675 return nand_subop_get_start_off(subop, instr_idx);
2676}
2677EXPORT_SYMBOL_GPL(nand_subop_get_data_start_off);
2678
2679/**
2680 * nand_subop_get_data_len - Get the number of bytes to retrieve
2681 * @subop: The entire sub-operation
2682 * @instr_idx: Index of the instruction inside the sub-operation
2683 *
2684 * During driver development, one could be tempted to directly use the
2685 * ->data->len field of a data instruction. This is wrong as data instructions
2686 * might be split.
2687 *
2688 * Returns the length of the chunk of data to send/receive.
2689 */
2690int nand_subop_get_data_len(const struct nand_subop *subop,
2691 unsigned int instr_idx)
2692{
2693 int start_off = 0, end_off;
2694
2695 if (!nand_subop_instr_is_valid(subop, instr_idx) ||
2696 !nand_instr_is_data(&subop->instrs[instr_idx]))
2697 return -EINVAL;
2698
2699 start_off = nand_subop_get_data_start_off(subop, instr_idx);
2700
2701 if (instr_idx == subop->ninstrs - 1 &&
2702 subop->last_instr_end_off)
2703 end_off = subop->last_instr_end_off;
2704 else
2705 end_off = subop->instrs[instr_idx].ctx.data.len;
2706
2707 return end_off - start_off;
2708}
2709EXPORT_SYMBOL_GPL(nand_subop_get_data_len);
2710
2711/**
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002712 * nand_reset - Reset and initialize a NAND device
2713 * @chip: The NAND chip
Boris Brezillon73f907f2016-10-24 16:46:20 +02002714 * @chipnr: Internal die id
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002715 *
Miquel Raynal17fa8042017-11-30 18:01:31 +01002716 * Save the timings data structure, then apply SDR timings mode 0 (see
2717 * nand_reset_data_interface for details), do the reset operation, and
2718 * apply back the previous timings.
2719 *
2720 * Returns 0 on success, a negative error code otherwise.
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002721 */
Boris Brezillon73f907f2016-10-24 16:46:20 +02002722int nand_reset(struct nand_chip *chip, int chipnr)
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002723{
2724 struct mtd_info *mtd = nand_to_mtd(chip);
Miquel Raynal17fa8042017-11-30 18:01:31 +01002725 struct nand_data_interface saved_data_intf = chip->data_interface;
Boris Brezillond8e725d2016-09-15 10:32:50 +02002726 int ret;
2727
Boris Brezillon104e4422017-03-16 09:35:58 +01002728 ret = nand_reset_data_interface(chip, chipnr);
Boris Brezillond8e725d2016-09-15 10:32:50 +02002729 if (ret)
2730 return ret;
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002731
Boris Brezillon73f907f2016-10-24 16:46:20 +02002732 /*
2733 * The CS line has to be released before we can apply the new NAND
2734 * interface settings, hence this weird ->select_chip() dance.
2735 */
2736 chip->select_chip(mtd, chipnr);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002737 ret = nand_reset_op(chip);
Boris Brezillon73f907f2016-10-24 16:46:20 +02002738 chip->select_chip(mtd, -1);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002739 if (ret)
2740 return ret;
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002741
Boris Brezillon73f907f2016-10-24 16:46:20 +02002742 chip->select_chip(mtd, chipnr);
Miquel Raynal17fa8042017-11-30 18:01:31 +01002743 chip->data_interface = saved_data_intf;
Boris Brezillon104e4422017-03-16 09:35:58 +01002744 ret = nand_setup_data_interface(chip, chipnr);
Boris Brezillon73f907f2016-10-24 16:46:20 +02002745 chip->select_chip(mtd, -1);
Boris Brezillond8e725d2016-09-15 10:32:50 +02002746 if (ret)
2747 return ret;
2748
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002749 return 0;
2750}
Boris Brezillonb9bb9842017-10-05 18:53:19 +02002751EXPORT_SYMBOL_GPL(nand_reset);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002752
2753/**
Boris BREZILLON730a43f2015-09-03 18:03:38 +02002754 * nand_check_erased_buf - check if a buffer contains (almost) only 0xff data
2755 * @buf: buffer to test
2756 * @len: buffer length
2757 * @bitflips_threshold: maximum number of bitflips
2758 *
2759 * Check if a buffer contains only 0xff, which means the underlying region
2760 * has been erased and is ready to be programmed.
2761 * The bitflips_threshold specify the maximum number of bitflips before
2762 * considering the region is not erased.
2763 * Note: The logic of this function has been extracted from the memweight
2764 * implementation, except that nand_check_erased_buf function exit before
2765 * testing the whole buffer if the number of bitflips exceed the
2766 * bitflips_threshold value.
2767 *
2768 * Returns a positive number of bitflips less than or equal to
2769 * bitflips_threshold, or -ERROR_CODE for bitflips in excess of the
2770 * threshold.
2771 */
2772static int nand_check_erased_buf(void *buf, int len, int bitflips_threshold)
2773{
2774 const unsigned char *bitmap = buf;
2775 int bitflips = 0;
2776 int weight;
2777
2778 for (; len && ((uintptr_t)bitmap) % sizeof(long);
2779 len--, bitmap++) {
2780 weight = hweight8(*bitmap);
2781 bitflips += BITS_PER_BYTE - weight;
2782 if (unlikely(bitflips > bitflips_threshold))
2783 return -EBADMSG;
2784 }
2785
2786 for (; len >= sizeof(long);
2787 len -= sizeof(long), bitmap += sizeof(long)) {
Pavel Machek086567f2017-04-21 12:51:07 +02002788 unsigned long d = *((unsigned long *)bitmap);
2789 if (d == ~0UL)
2790 continue;
2791 weight = hweight_long(d);
Boris BREZILLON730a43f2015-09-03 18:03:38 +02002792 bitflips += BITS_PER_LONG - weight;
2793 if (unlikely(bitflips > bitflips_threshold))
2794 return -EBADMSG;
2795 }
2796
2797 for (; len > 0; len--, bitmap++) {
2798 weight = hweight8(*bitmap);
2799 bitflips += BITS_PER_BYTE - weight;
2800 if (unlikely(bitflips > bitflips_threshold))
2801 return -EBADMSG;
2802 }
2803
2804 return bitflips;
2805}
2806
2807/**
2808 * nand_check_erased_ecc_chunk - check if an ECC chunk contains (almost) only
2809 * 0xff data
2810 * @data: data buffer to test
2811 * @datalen: data length
2812 * @ecc: ECC buffer
2813 * @ecclen: ECC length
2814 * @extraoob: extra OOB buffer
2815 * @extraooblen: extra OOB length
2816 * @bitflips_threshold: maximum number of bitflips
2817 *
2818 * Check if a data buffer and its associated ECC and OOB data contains only
2819 * 0xff pattern, which means the underlying region has been erased and is
2820 * ready to be programmed.
2821 * The bitflips_threshold specify the maximum number of bitflips before
2822 * considering the region as not erased.
2823 *
2824 * Note:
2825 * 1/ ECC algorithms are working on pre-defined block sizes which are usually
2826 * different from the NAND page size. When fixing bitflips, ECC engines will
2827 * report the number of errors per chunk, and the NAND core infrastructure
2828 * expect you to return the maximum number of bitflips for the whole page.
2829 * This is why you should always use this function on a single chunk and
2830 * not on the whole page. After checking each chunk you should update your
2831 * max_bitflips value accordingly.
2832 * 2/ When checking for bitflips in erased pages you should not only check
2833 * the payload data but also their associated ECC data, because a user might
2834 * have programmed almost all bits to 1 but a few. In this case, we
2835 * shouldn't consider the chunk as erased, and checking ECC bytes prevent
2836 * this case.
2837 * 3/ The extraoob argument is optional, and should be used if some of your OOB
2838 * data are protected by the ECC engine.
2839 * It could also be used if you support subpages and want to attach some
2840 * extra OOB data to an ECC chunk.
2841 *
2842 * Returns a positive number of bitflips less than or equal to
2843 * bitflips_threshold, or -ERROR_CODE for bitflips in excess of the
2844 * threshold. In case of success, the passed buffers are filled with 0xff.
2845 */
2846int nand_check_erased_ecc_chunk(void *data, int datalen,
2847 void *ecc, int ecclen,
2848 void *extraoob, int extraooblen,
2849 int bitflips_threshold)
2850{
2851 int data_bitflips = 0, ecc_bitflips = 0, extraoob_bitflips = 0;
2852
2853 data_bitflips = nand_check_erased_buf(data, datalen,
2854 bitflips_threshold);
2855 if (data_bitflips < 0)
2856 return data_bitflips;
2857
2858 bitflips_threshold -= data_bitflips;
2859
2860 ecc_bitflips = nand_check_erased_buf(ecc, ecclen, bitflips_threshold);
2861 if (ecc_bitflips < 0)
2862 return ecc_bitflips;
2863
2864 bitflips_threshold -= ecc_bitflips;
2865
2866 extraoob_bitflips = nand_check_erased_buf(extraoob, extraooblen,
2867 bitflips_threshold);
2868 if (extraoob_bitflips < 0)
2869 return extraoob_bitflips;
2870
2871 if (data_bitflips)
2872 memset(data, 0xff, datalen);
2873
2874 if (ecc_bitflips)
2875 memset(ecc, 0xff, ecclen);
2876
2877 if (extraoob_bitflips)
2878 memset(extraoob, 0xff, extraooblen);
2879
2880 return data_bitflips + ecc_bitflips + extraoob_bitflips;
2881}
2882EXPORT_SYMBOL(nand_check_erased_ecc_chunk);
2883
2884/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002885 * nand_read_page_raw - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07002886 * @mtd: mtd info structure
2887 * @chip: nand chip info structure
2888 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07002889 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07002890 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08002891 *
Brian Norris7854d3f2011-06-23 14:12:08 -07002892 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002893 */
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02002894int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
2895 uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002896{
Boris Brezillon97d90da2017-11-30 18:01:29 +01002897 int ret;
2898
Boris Brezillon25f815f2017-11-30 18:01:30 +01002899 ret = nand_read_page_op(chip, page, 0, buf, mtd->writesize);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002900 if (ret)
2901 return ret;
2902
2903 if (oob_required) {
2904 ret = nand_read_data_op(chip, chip->oob_poi, mtd->oobsize,
2905 false);
2906 if (ret)
2907 return ret;
2908 }
2909
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002910 return 0;
2911}
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02002912EXPORT_SYMBOL(nand_read_page_raw);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002913
2914/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002915 * nand_read_page_raw_syndrome - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07002916 * @mtd: mtd info structure
2917 * @chip: nand chip info structure
2918 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07002919 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07002920 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08002921 *
2922 * We need a special oob layout and handling even when OOB isn't used.
2923 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002924static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07002925 struct nand_chip *chip, uint8_t *buf,
2926 int oob_required, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08002927{
2928 int eccsize = chip->ecc.size;
2929 int eccbytes = chip->ecc.bytes;
2930 uint8_t *oob = chip->oob_poi;
Boris Brezillon97d90da2017-11-30 18:01:29 +01002931 int steps, size, ret;
David Brownell52ff49d2009-03-04 12:01:36 -08002932
Boris Brezillon25f815f2017-11-30 18:01:30 +01002933 ret = nand_read_page_op(chip, page, 0, NULL, 0);
2934 if (ret)
2935 return ret;
2936
David Brownell52ff49d2009-03-04 12:01:36 -08002937 for (steps = chip->ecc.steps; steps > 0; steps--) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01002938 ret = nand_read_data_op(chip, buf, eccsize, false);
2939 if (ret)
2940 return ret;
2941
David Brownell52ff49d2009-03-04 12:01:36 -08002942 buf += eccsize;
2943
2944 if (chip->ecc.prepad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01002945 ret = nand_read_data_op(chip, oob, chip->ecc.prepad,
2946 false);
2947 if (ret)
2948 return ret;
2949
David Brownell52ff49d2009-03-04 12:01:36 -08002950 oob += chip->ecc.prepad;
2951 }
2952
Boris Brezillon97d90da2017-11-30 18:01:29 +01002953 ret = nand_read_data_op(chip, oob, eccbytes, false);
2954 if (ret)
2955 return ret;
2956
David Brownell52ff49d2009-03-04 12:01:36 -08002957 oob += eccbytes;
2958
2959 if (chip->ecc.postpad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01002960 ret = nand_read_data_op(chip, oob, chip->ecc.postpad,
2961 false);
2962 if (ret)
2963 return ret;
2964
David Brownell52ff49d2009-03-04 12:01:36 -08002965 oob += chip->ecc.postpad;
2966 }
2967 }
2968
2969 size = mtd->oobsize - (oob - chip->oob_poi);
Boris Brezillon97d90da2017-11-30 18:01:29 +01002970 if (size) {
2971 ret = nand_read_data_op(chip, oob, size, false);
2972 if (ret)
2973 return ret;
2974 }
David Brownell52ff49d2009-03-04 12:01:36 -08002975
2976 return 0;
2977}
2978
2979/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002980 * nand_read_page_swecc - [REPLACEABLE] software ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002981 * @mtd: mtd info structure
2982 * @chip: nand chip info structure
2983 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07002984 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07002985 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00002986 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002987static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07002988 uint8_t *buf, int oob_required, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002989{
Boris Brezillon846031d2016-02-03 20:11:00 +01002990 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002991 int eccbytes = chip->ecc.bytes;
2992 int eccsteps = chip->ecc.steps;
2993 uint8_t *p = buf;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09002994 uint8_t *ecc_calc = chip->ecc.calc_buf;
2995 uint8_t *ecc_code = chip->ecc.code_buf;
Mike Dunn3f91e942012-04-25 12:06:09 -07002996 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002997
Brian Norris1fbb9382012-05-02 10:14:55 -07002998 chip->ecc.read_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002999
3000 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
3001 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
3002
Boris Brezillon846031d2016-02-03 20:11:00 +01003003 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
3004 chip->ecc.total);
3005 if (ret)
3006 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003007
3008 eccsteps = chip->ecc.steps;
3009 p = buf;
3010
3011 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3012 int stat;
3013
3014 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07003015 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003016 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07003017 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003018 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07003019 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3020 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003021 }
Mike Dunn3f91e942012-04-25 12:06:09 -07003022 return max_bitflips;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01003023}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003024
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025/**
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05303026 * nand_read_subpage - [REPLACEABLE] ECC based sub-page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003027 * @mtd: mtd info structure
3028 * @chip: nand chip info structure
3029 * @data_offs: offset of requested data within the page
3030 * @readlen: data length
3031 * @bufpoi: buffer to store read data
Huang Shijiee004deb2014-01-03 11:01:40 +08003032 * @page: page number to read
Alexey Korolev3d459552008-05-15 17:23:18 +01003033 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003034static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08003035 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi,
3036 int page)
Alexey Korolev3d459552008-05-15 17:23:18 +01003037{
Boris Brezillon846031d2016-02-03 20:11:00 +01003038 int start_step, end_step, num_steps, ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003039 uint8_t *p;
3040 int data_col_addr, i, gaps = 0;
3041 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
3042 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Boris Brezillon846031d2016-02-03 20:11:00 +01003043 int index, section = 0;
Mike Dunn3f91e942012-04-25 12:06:09 -07003044 unsigned int max_bitflips = 0;
Boris Brezillon846031d2016-02-03 20:11:00 +01003045 struct mtd_oob_region oobregion = { };
Alexey Korolev3d459552008-05-15 17:23:18 +01003046
Brian Norris7854d3f2011-06-23 14:12:08 -07003047 /* Column address within the page aligned to ECC size (256bytes) */
Alexey Korolev3d459552008-05-15 17:23:18 +01003048 start_step = data_offs / chip->ecc.size;
3049 end_step = (data_offs + readlen - 1) / chip->ecc.size;
3050 num_steps = end_step - start_step + 1;
Ron4a4163ca2014-03-16 04:01:07 +10303051 index = start_step * chip->ecc.bytes;
Alexey Korolev3d459552008-05-15 17:23:18 +01003052
Brian Norris8b6e50c2011-05-25 14:59:01 -07003053 /* Data size aligned to ECC ecc.size */
Alexey Korolev3d459552008-05-15 17:23:18 +01003054 datafrag_len = num_steps * chip->ecc.size;
3055 eccfrag_len = num_steps * chip->ecc.bytes;
3056
3057 data_col_addr = start_step * chip->ecc.size;
3058 /* If we read not a page aligned data */
Alexey Korolev3d459552008-05-15 17:23:18 +01003059 p = bufpoi + data_col_addr;
Boris Brezillon25f815f2017-11-30 18:01:30 +01003060 ret = nand_read_page_op(chip, page, data_col_addr, p, datafrag_len);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003061 if (ret)
3062 return ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003063
Brian Norris8b6e50c2011-05-25 14:59:01 -07003064 /* Calculate ECC */
Alexey Korolev3d459552008-05-15 17:23:18 +01003065 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003066 chip->ecc.calculate(mtd, p, &chip->ecc.calc_buf[i]);
Alexey Korolev3d459552008-05-15 17:23:18 +01003067
Brian Norris8b6e50c2011-05-25 14:59:01 -07003068 /*
3069 * The performance is faster if we position offsets according to
Brian Norris7854d3f2011-06-23 14:12:08 -07003070 * ecc.pos. Let's make sure that there are no gaps in ECC positions.
Brian Norris8b6e50c2011-05-25 14:59:01 -07003071 */
Boris Brezillon846031d2016-02-03 20:11:00 +01003072 ret = mtd_ooblayout_find_eccregion(mtd, index, &section, &oobregion);
3073 if (ret)
3074 return ret;
3075
3076 if (oobregion.length < eccfrag_len)
3077 gaps = 1;
3078
Alexey Korolev3d459552008-05-15 17:23:18 +01003079 if (gaps) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003080 ret = nand_change_read_column_op(chip, mtd->writesize,
3081 chip->oob_poi, mtd->oobsize,
3082 false);
3083 if (ret)
3084 return ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003085 } else {
Brian Norris8b6e50c2011-05-25 14:59:01 -07003086 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07003087 * Send the command to read the particular ECC bytes take care
Brian Norris8b6e50c2011-05-25 14:59:01 -07003088 * about buswidth alignment in read_buf.
3089 */
Boris Brezillon846031d2016-02-03 20:11:00 +01003090 aligned_pos = oobregion.offset & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01003091 aligned_len = eccfrag_len;
Boris Brezillon846031d2016-02-03 20:11:00 +01003092 if (oobregion.offset & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01003093 aligned_len++;
Boris Brezillon846031d2016-02-03 20:11:00 +01003094 if ((oobregion.offset + (num_steps * chip->ecc.bytes)) &
3095 (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01003096 aligned_len++;
3097
Boris Brezillon97d90da2017-11-30 18:01:29 +01003098 ret = nand_change_read_column_op(chip,
3099 mtd->writesize + aligned_pos,
3100 &chip->oob_poi[aligned_pos],
3101 aligned_len, false);
3102 if (ret)
3103 return ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003104 }
3105
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003106 ret = mtd_ooblayout_get_eccbytes(mtd, chip->ecc.code_buf,
Boris Brezillon846031d2016-02-03 20:11:00 +01003107 chip->oob_poi, index, eccfrag_len);
3108 if (ret)
3109 return ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01003110
3111 p = bufpoi + data_col_addr;
3112 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
3113 int stat;
3114
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003115 stat = chip->ecc.correct(mtd, p, &chip->ecc.code_buf[i],
3116 &chip->ecc.calc_buf[i]);
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003117 if (stat == -EBADMSG &&
3118 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
3119 /* check for empty pages with bitflips */
3120 stat = nand_check_erased_ecc_chunk(p, chip->ecc.size,
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003121 &chip->ecc.code_buf[i],
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003122 chip->ecc.bytes,
3123 NULL, 0,
3124 chip->ecc.strength);
3125 }
3126
Mike Dunn3f91e942012-04-25 12:06:09 -07003127 if (stat < 0) {
Alexey Korolev3d459552008-05-15 17:23:18 +01003128 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07003129 } else {
Alexey Korolev3d459552008-05-15 17:23:18 +01003130 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07003131 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3132 }
Alexey Korolev3d459552008-05-15 17:23:18 +01003133 }
Mike Dunn3f91e942012-04-25 12:06:09 -07003134 return max_bitflips;
Alexey Korolev3d459552008-05-15 17:23:18 +01003135}
3136
3137/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003138 * nand_read_page_hwecc - [REPLACEABLE] hardware ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003139 * @mtd: mtd info structure
3140 * @chip: nand chip info structure
3141 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07003142 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07003143 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003144 *
Brian Norris7854d3f2011-06-23 14:12:08 -07003145 * Not for syndrome calculating ECC controllers which need a special oob layout.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003146 */
3147static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07003148 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003149{
Boris Brezillon846031d2016-02-03 20:11:00 +01003150 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003151 int eccbytes = chip->ecc.bytes;
3152 int eccsteps = chip->ecc.steps;
3153 uint8_t *p = buf;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003154 uint8_t *ecc_calc = chip->ecc.calc_buf;
3155 uint8_t *ecc_code = chip->ecc.code_buf;
Mike Dunn3f91e942012-04-25 12:06:09 -07003156 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003157
Boris Brezillon25f815f2017-11-30 18:01:30 +01003158 ret = nand_read_page_op(chip, page, 0, NULL, 0);
3159 if (ret)
3160 return ret;
3161
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003162 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3163 chip->ecc.hwctl(mtd, NAND_ECC_READ);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003164
3165 ret = nand_read_data_op(chip, p, eccsize, false);
3166 if (ret)
3167 return ret;
3168
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003169 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
3170 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01003171
3172 ret = nand_read_data_op(chip, chip->oob_poi, mtd->oobsize, false);
3173 if (ret)
3174 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003175
Boris Brezillon846031d2016-02-03 20:11:00 +01003176 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
3177 chip->ecc.total);
3178 if (ret)
3179 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003180
3181 eccsteps = chip->ecc.steps;
3182 p = buf;
3183
3184 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3185 int stat;
3186
3187 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003188 if (stat == -EBADMSG &&
3189 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
3190 /* check for empty pages with bitflips */
3191 stat = nand_check_erased_ecc_chunk(p, eccsize,
3192 &ecc_code[i], eccbytes,
3193 NULL, 0,
3194 chip->ecc.strength);
3195 }
3196
Mike Dunn3f91e942012-04-25 12:06:09 -07003197 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003198 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07003199 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003200 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07003201 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3202 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003203 }
Mike Dunn3f91e942012-04-25 12:06:09 -07003204 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003205}
3206
3207/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003208 * nand_read_page_hwecc_oob_first - [REPLACEABLE] hw ecc, read oob first
Brian Norris8b6e50c2011-05-25 14:59:01 -07003209 * @mtd: mtd info structure
3210 * @chip: nand chip info structure
3211 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07003212 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07003213 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003214 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003215 * Hardware ECC for large page chips, require OOB to be read first. For this
3216 * ECC mode, the write_page method is re-used from ECC_HW. These methods
3217 * read/write ECC from the OOB area, unlike the ECC_HW_SYNDROME support with
3218 * multiple ECC steps, follows the "infix ECC" scheme and reads/writes ECC from
3219 * the data area, by overwriting the NAND manufacturer bad block markings.
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003220 */
3221static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07003222 struct nand_chip *chip, uint8_t *buf, int oob_required, int page)
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003223{
Boris Brezillon846031d2016-02-03 20:11:00 +01003224 int i, eccsize = chip->ecc.size, ret;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003225 int eccbytes = chip->ecc.bytes;
3226 int eccsteps = chip->ecc.steps;
3227 uint8_t *p = buf;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003228 uint8_t *ecc_code = chip->ecc.code_buf;
3229 uint8_t *ecc_calc = chip->ecc.calc_buf;
Mike Dunn3f91e942012-04-25 12:06:09 -07003230 unsigned int max_bitflips = 0;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003231
3232 /* Read the OOB area first */
Boris Brezillon97d90da2017-11-30 18:01:29 +01003233 ret = nand_read_oob_op(chip, page, 0, chip->oob_poi, mtd->oobsize);
3234 if (ret)
3235 return ret;
3236
3237 ret = nand_read_page_op(chip, page, 0, NULL, 0);
3238 if (ret)
3239 return ret;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003240
Boris Brezillon846031d2016-02-03 20:11:00 +01003241 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
3242 chip->ecc.total);
3243 if (ret)
3244 return ret;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003245
3246 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3247 int stat;
3248
3249 chip->ecc.hwctl(mtd, NAND_ECC_READ);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003250
3251 ret = nand_read_data_op(chip, p, eccsize, false);
3252 if (ret)
3253 return ret;
3254
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003255 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
3256
3257 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003258 if (stat == -EBADMSG &&
3259 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
3260 /* check for empty pages with bitflips */
3261 stat = nand_check_erased_ecc_chunk(p, eccsize,
3262 &ecc_code[i], eccbytes,
3263 NULL, 0,
3264 chip->ecc.strength);
3265 }
3266
Mike Dunn3f91e942012-04-25 12:06:09 -07003267 if (stat < 0) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003268 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07003269 } else {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003270 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07003271 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3272 }
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003273 }
Mike Dunn3f91e942012-04-25 12:06:09 -07003274 return max_bitflips;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003275}
3276
3277/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003278 * nand_read_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page read
Brian Norris8b6e50c2011-05-25 14:59:01 -07003279 * @mtd: mtd info structure
3280 * @chip: nand chip info structure
3281 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07003282 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07003283 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003284 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003285 * The hw generator calculates the error syndrome automatically. Therefore we
3286 * need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003287 */
3288static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07003289 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003290{
Boris Brezillon97d90da2017-11-30 18:01:29 +01003291 int ret, i, eccsize = chip->ecc.size;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003292 int eccbytes = chip->ecc.bytes;
3293 int eccsteps = chip->ecc.steps;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003294 int eccpadbytes = eccbytes + chip->ecc.prepad + chip->ecc.postpad;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003295 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003296 uint8_t *oob = chip->oob_poi;
Mike Dunn3f91e942012-04-25 12:06:09 -07003297 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003298
Boris Brezillon25f815f2017-11-30 18:01:30 +01003299 ret = nand_read_page_op(chip, page, 0, NULL, 0);
3300 if (ret)
3301 return ret;
3302
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003303 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
3304 int stat;
3305
3306 chip->ecc.hwctl(mtd, NAND_ECC_READ);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003307
3308 ret = nand_read_data_op(chip, p, eccsize, false);
3309 if (ret)
3310 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003311
3312 if (chip->ecc.prepad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003313 ret = nand_read_data_op(chip, oob, chip->ecc.prepad,
3314 false);
3315 if (ret)
3316 return ret;
3317
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003318 oob += chip->ecc.prepad;
3319 }
3320
3321 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003322
3323 ret = nand_read_data_op(chip, oob, eccbytes, false);
3324 if (ret)
3325 return ret;
3326
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003327 stat = chip->ecc.correct(mtd, p, oob, NULL);
3328
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003329 oob += eccbytes;
3330
3331 if (chip->ecc.postpad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003332 ret = nand_read_data_op(chip, oob, chip->ecc.postpad,
3333 false);
3334 if (ret)
3335 return ret;
3336
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003337 oob += chip->ecc.postpad;
3338 }
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01003339
3340 if (stat == -EBADMSG &&
3341 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
3342 /* check for empty pages with bitflips */
3343 stat = nand_check_erased_ecc_chunk(p, chip->ecc.size,
3344 oob - eccpadbytes,
3345 eccpadbytes,
3346 NULL, 0,
3347 chip->ecc.strength);
3348 }
3349
3350 if (stat < 0) {
3351 mtd->ecc_stats.failed++;
3352 } else {
3353 mtd->ecc_stats.corrected += stat;
3354 max_bitflips = max_t(unsigned int, max_bitflips, stat);
3355 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003356 }
3357
3358 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04003359 i = mtd->oobsize - (oob - chip->oob_poi);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003360 if (i) {
3361 ret = nand_read_data_op(chip, oob, i, false);
3362 if (ret)
3363 return ret;
3364 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003365
Mike Dunn3f91e942012-04-25 12:06:09 -07003366 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003367}
3368
3369/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003370 * nand_transfer_oob - [INTERN] Transfer oob to client buffer
Boris Brezillon846031d2016-02-03 20:11:00 +01003371 * @mtd: mtd info structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07003372 * @oob: oob destination address
3373 * @ops: oob ops structure
3374 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003375 */
Boris Brezillon846031d2016-02-03 20:11:00 +01003376static uint8_t *nand_transfer_oob(struct mtd_info *mtd, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03003377 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003378{
Boris Brezillon846031d2016-02-03 20:11:00 +01003379 struct nand_chip *chip = mtd_to_nand(mtd);
3380 int ret;
3381
Florian Fainellif8ac0412010-09-07 13:23:43 +02003382 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003383
Brian Norris0612b9d2011-08-30 18:45:40 -07003384 case MTD_OPS_PLACE_OOB:
3385 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003386 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
3387 return oob + len;
3388
Boris Brezillon846031d2016-02-03 20:11:00 +01003389 case MTD_OPS_AUTO_OOB:
3390 ret = mtd_ooblayout_get_databytes(mtd, oob, chip->oob_poi,
3391 ops->ooboffs, len);
3392 BUG_ON(ret);
3393 return oob + len;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003394
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003395 default:
3396 BUG();
3397 }
3398 return NULL;
3399}
3400
3401/**
Brian Norrisba84fb52014-01-03 15:13:33 -08003402 * nand_setup_read_retry - [INTERN] Set the READ RETRY mode
3403 * @mtd: MTD device structure
3404 * @retry_mode: the retry mode to use
3405 *
3406 * Some vendors supply a special command to shift the Vt threshold, to be used
3407 * when there are too many bitflips in a page (i.e., ECC error). After setting
3408 * a new threshold, the host should retry reading the page.
3409 */
3410static int nand_setup_read_retry(struct mtd_info *mtd, int retry_mode)
3411{
Boris BREZILLON862eba52015-12-01 12:03:03 +01003412 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norrisba84fb52014-01-03 15:13:33 -08003413
3414 pr_debug("setting READ RETRY mode %d\n", retry_mode);
3415
3416 if (retry_mode >= chip->read_retries)
3417 return -EINVAL;
3418
3419 if (!chip->setup_read_retry)
3420 return -EOPNOTSUPP;
3421
3422 return chip->setup_read_retry(mtd, retry_mode);
3423}
3424
3425/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003426 * nand_do_read_ops - [INTERN] Read data with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07003427 * @mtd: MTD device structure
3428 * @from: offset to read from
3429 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00003430 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003431 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00003432 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003433static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
3434 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00003435{
Brian Norrise47f3db2012-05-02 10:14:56 -07003436 int chipnr, page, realpage, col, bytes, aligned, oob_required;
Boris BREZILLON862eba52015-12-01 12:03:03 +01003437 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003438 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003439 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03003440 uint32_t oobreadlen = ops->ooblen;
Boris BREZILLON29f10582016-03-07 10:46:52 +01003441 uint32_t max_oobsize = mtd_oobavail(mtd, ops);
Maxim Levitsky9aca3342010-02-22 20:39:35 +02003442
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003443 uint8_t *bufpoi, *oob, *buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04003444 int use_bufpoi;
Mike Dunnedbc45402012-04-25 12:06:11 -07003445 unsigned int max_bitflips = 0;
Brian Norrisba84fb52014-01-03 15:13:33 -08003446 int retry_mode = 0;
Brian Norrisb72f3df2013-12-03 11:04:14 -08003447 bool ecc_fail = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003448
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003449 chipnr = (int)(from >> chip->chip_shift);
3450 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003451
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003452 realpage = (int)(from >> chip->page_shift);
3453 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003454
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003455 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003456
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003457 buf = ops->datbuf;
3458 oob = ops->oobbuf;
Brian Norrise47f3db2012-05-02 10:14:56 -07003459 oob_required = oob ? 1 : 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003460
Florian Fainellif8ac0412010-09-07 13:23:43 +02003461 while (1) {
Brian Norrisb72f3df2013-12-03 11:04:14 -08003462 unsigned int ecc_failures = mtd->ecc_stats.failed;
3463
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003464 bytes = min(mtd->writesize - col, readlen);
3465 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003466
Kamal Dasu66507c72014-05-01 20:51:19 -04003467 if (!aligned)
3468 use_bufpoi = 1;
3469 else if (chip->options & NAND_USE_BOUNCE_BUFFER)
Masahiro Yamada477544c2017-03-30 17:15:05 +09003470 use_bufpoi = !virt_addr_valid(buf) ||
3471 !IS_ALIGNED((unsigned long)buf,
3472 chip->buf_align);
Kamal Dasu66507c72014-05-01 20:51:19 -04003473 else
3474 use_bufpoi = 0;
3475
Brian Norris8b6e50c2011-05-25 14:59:01 -07003476 /* Is the current page in the buffer? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003477 if (realpage != chip->pagebuf || oob) {
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003478 bufpoi = use_bufpoi ? chip->data_buf : buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04003479
3480 if (use_bufpoi && aligned)
3481 pr_debug("%s: using read bounce buffer for buf@%p\n",
3482 __func__, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003483
Brian Norrisba84fb52014-01-03 15:13:33 -08003484read_retry:
Mike Dunnedbc45402012-04-25 12:06:11 -07003485 /*
3486 * Now read the page into the buffer. Absent an error,
3487 * the read methods return max bitflips per ecc step.
3488 */
Brian Norris0612b9d2011-08-30 18:45:40 -07003489 if (unlikely(ops->mode == MTD_OPS_RAW))
Brian Norris1fbb9382012-05-02 10:14:55 -07003490 ret = chip->ecc.read_page_raw(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07003491 oob_required,
3492 page);
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05003493 else if (!aligned && NAND_HAS_SUBPAGE_READ(chip) &&
3494 !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003495 ret = chip->ecc.read_subpage(mtd, chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08003496 col, bytes, bufpoi,
3497 page);
David Woodhouse956e9442006-09-25 17:12:39 +01003498 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07003499 ret = chip->ecc.read_page(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07003500 oob_required, page);
Brian Norris6d77b9d2011-09-07 13:13:40 -07003501 if (ret < 0) {
Kamal Dasu66507c72014-05-01 20:51:19 -04003502 if (use_bufpoi)
Brian Norris6d77b9d2011-09-07 13:13:40 -07003503 /* Invalidate page cache */
3504 chip->pagebuf = -1;
David Woodhousee0c7d762006-05-13 18:07:53 +01003505 break;
Brian Norris6d77b9d2011-09-07 13:13:40 -07003506 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003507
3508 /* Transfer not aligned data */
Kamal Dasu66507c72014-05-01 20:51:19 -04003509 if (use_bufpoi) {
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05003510 if (!NAND_HAS_SUBPAGE_READ(chip) && !oob &&
Brian Norrisb72f3df2013-12-03 11:04:14 -08003511 !(mtd->ecc_stats.failed - ecc_failures) &&
Mike Dunnedbc45402012-04-25 12:06:11 -07003512 (ops->mode != MTD_OPS_RAW)) {
Alexey Korolev3d459552008-05-15 17:23:18 +01003513 chip->pagebuf = realpage;
Mike Dunnedbc45402012-04-25 12:06:11 -07003514 chip->pagebuf_bitflips = ret;
3515 } else {
Brian Norris6d77b9d2011-09-07 13:13:40 -07003516 /* Invalidate page cache */
3517 chip->pagebuf = -1;
Mike Dunnedbc45402012-04-25 12:06:11 -07003518 }
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003519 memcpy(buf, chip->data_buf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003520 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003521
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003522 if (unlikely(oob)) {
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02003523 int toread = min(oobreadlen, max_oobsize);
3524
3525 if (toread) {
Boris Brezillon846031d2016-02-03 20:11:00 +01003526 oob = nand_transfer_oob(mtd,
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02003527 oob, ops, toread);
3528 oobreadlen -= toread;
3529 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003530 }
Brian Norris5bc7c332013-03-13 09:51:31 -07003531
3532 if (chip->options & NAND_NEED_READRDY) {
3533 /* Apply delay or wait for ready/busy pin */
3534 if (!chip->dev_ready)
3535 udelay(chip->chip_delay);
3536 else
3537 nand_wait_ready(mtd);
3538 }
Brian Norrisb72f3df2013-12-03 11:04:14 -08003539
Brian Norrisba84fb52014-01-03 15:13:33 -08003540 if (mtd->ecc_stats.failed - ecc_failures) {
Brian Norris28fa65e2014-02-12 16:08:28 -08003541 if (retry_mode + 1 < chip->read_retries) {
Brian Norrisba84fb52014-01-03 15:13:33 -08003542 retry_mode++;
3543 ret = nand_setup_read_retry(mtd,
3544 retry_mode);
3545 if (ret < 0)
3546 break;
3547
3548 /* Reset failures; retry */
3549 mtd->ecc_stats.failed = ecc_failures;
3550 goto read_retry;
3551 } else {
3552 /* No more retry modes; real failure */
3553 ecc_fail = true;
3554 }
3555 }
3556
3557 buf += bytes;
Masahiro Yamada07604682017-03-30 15:45:47 +09003558 max_bitflips = max_t(unsigned int, max_bitflips, ret);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003559 } else {
Masahiro Yamadac0313b92017-12-05 17:47:16 +09003560 memcpy(buf, chip->data_buf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003561 buf += bytes;
Mike Dunnedbc45402012-04-25 12:06:11 -07003562 max_bitflips = max_t(unsigned int, max_bitflips,
3563 chip->pagebuf_bitflips);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003564 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003565
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003566 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003567
Brian Norrisba84fb52014-01-03 15:13:33 -08003568 /* Reset to retry mode 0 */
3569 if (retry_mode) {
3570 ret = nand_setup_read_retry(mtd, 0);
3571 if (ret < 0)
3572 break;
3573 retry_mode = 0;
3574 }
3575
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003576 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003577 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003578
Brian Norris8b6e50c2011-05-25 14:59:01 -07003579 /* For subsequent reads align to page boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580 col = 0;
3581 /* Increment page address */
3582 realpage++;
3583
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003584 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585 /* Check, if we cross a chip boundary */
3586 if (!page) {
3587 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003588 chip->select_chip(mtd, -1);
3589 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003590 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003591 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08003592 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003593
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003594 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03003595 if (oob)
3596 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003597
Mike Dunn3f91e942012-04-25 12:06:09 -07003598 if (ret < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003599 return ret;
3600
Brian Norrisb72f3df2013-12-03 11:04:14 -08003601 if (ecc_fail)
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02003602 return -EBADMSG;
3603
Mike Dunnedbc45402012-04-25 12:06:11 -07003604 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003605}
3606
3607/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003608 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07003609 * @mtd: MTD device structure
3610 * @from: offset to read from
3611 * @len: number of bytes to read
3612 * @retlen: pointer to variable to store the number of read bytes
3613 * @buf: the databuffer to put data
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003614 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003615 * Get hold of the chip and call nand_do_read.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003616 */
3617static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
3618 size_t *retlen, uint8_t *buf)
3619{
Brian Norris4a89ff82011-08-30 18:45:45 -07003620 struct mtd_oob_ops ops;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003621 int ret;
3622
Huang Shijie6a8214a2012-11-19 14:43:30 +08003623 nand_get_device(mtd, FL_READING);
Brian Norris0ec56dc2015-02-28 02:02:30 -08003624 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07003625 ops.len = len;
3626 ops.datbuf = buf;
Huang Shijie11041ae62012-07-03 16:44:14 +08003627 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07003628 ret = nand_do_read_ops(mtd, from, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07003629 *retlen = ops.retlen;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003630 nand_release_device(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003631 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003632}
3633
3634/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003635 * nand_read_oob_std - [REPLACEABLE] the most common OOB data read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003636 * @mtd: mtd info structure
3637 * @chip: nand chip info structure
3638 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003639 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003640int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003641{
Boris Brezillon97d90da2017-11-30 18:01:29 +01003642 return nand_read_oob_op(chip, page, 0, chip->oob_poi, mtd->oobsize);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003643}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003644EXPORT_SYMBOL(nand_read_oob_std);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003645
3646/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003647 * nand_read_oob_syndrome - [REPLACEABLE] OOB data read function for HW ECC
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003648 * with syndromes
Brian Norris8b6e50c2011-05-25 14:59:01 -07003649 * @mtd: mtd info structure
3650 * @chip: nand chip info structure
3651 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003652 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003653int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
3654 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003655{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003656 int length = mtd->oobsize;
3657 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
3658 int eccsize = chip->ecc.size;
Baruch Siach2ea69d22015-01-22 15:23:05 +02003659 uint8_t *bufpoi = chip->oob_poi;
Boris Brezillon97d90da2017-11-30 18:01:29 +01003660 int i, toread, sndrnd = 0, pos, ret;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003661
Boris Brezillon97d90da2017-11-30 18:01:29 +01003662 ret = nand_read_page_op(chip, page, chip->ecc.size, NULL, 0);
3663 if (ret)
3664 return ret;
3665
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003666 for (i = 0; i < chip->ecc.steps; i++) {
3667 if (sndrnd) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003668 int ret;
3669
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003670 pos = eccsize + i * (eccsize + chunk);
3671 if (mtd->writesize > 512)
Boris Brezillon97d90da2017-11-30 18:01:29 +01003672 ret = nand_change_read_column_op(chip, pos,
3673 NULL, 0,
3674 false);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003675 else
Boris Brezillon97d90da2017-11-30 18:01:29 +01003676 ret = nand_read_page_op(chip, page, pos, NULL,
3677 0);
3678
3679 if (ret)
3680 return ret;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003681 } else
3682 sndrnd = 1;
3683 toread = min_t(int, length, chunk);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003684
3685 ret = nand_read_data_op(chip, bufpoi, toread, false);
3686 if (ret)
3687 return ret;
3688
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003689 bufpoi += toread;
3690 length -= toread;
3691 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01003692 if (length > 0) {
3693 ret = nand_read_data_op(chip, bufpoi, length, false);
3694 if (ret)
3695 return ret;
3696 }
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003697
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03003698 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003699}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003700EXPORT_SYMBOL(nand_read_oob_syndrome);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003701
3702/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003703 * nand_write_oob_std - [REPLACEABLE] the most common OOB data write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003704 * @mtd: mtd info structure
3705 * @chip: nand chip info structure
3706 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003707 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003708int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003709{
Boris Brezillon97d90da2017-11-30 18:01:29 +01003710 return nand_prog_page_op(chip, page, mtd->writesize, chip->oob_poi,
3711 mtd->oobsize);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003712}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003713EXPORT_SYMBOL(nand_write_oob_std);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003714
3715/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003716 * nand_write_oob_syndrome - [REPLACEABLE] OOB data write function for HW ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07003717 * with syndrome - only for large page flash
3718 * @mtd: mtd info structure
3719 * @chip: nand chip info structure
3720 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003721 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003722int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
3723 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003724{
3725 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
3726 int eccsize = chip->ecc.size, length = mtd->oobsize;
Boris Brezillon97d90da2017-11-30 18:01:29 +01003727 int ret, i, len, pos, sndcmd = 0, steps = chip->ecc.steps;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003728 const uint8_t *bufpoi = chip->oob_poi;
3729
3730 /*
3731 * data-ecc-data-ecc ... ecc-oob
3732 * or
3733 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
3734 */
3735 if (!chip->ecc.prepad && !chip->ecc.postpad) {
3736 pos = steps * (eccsize + chunk);
3737 steps = 0;
3738 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02003739 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003740
Boris Brezillon97d90da2017-11-30 18:01:29 +01003741 ret = nand_prog_page_begin_op(chip, page, pos, NULL, 0);
3742 if (ret)
3743 return ret;
3744
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003745 for (i = 0; i < steps; i++) {
3746 if (sndcmd) {
3747 if (mtd->writesize <= 512) {
3748 uint32_t fill = 0xFFFFFFFF;
3749
3750 len = eccsize;
3751 while (len > 0) {
3752 int num = min_t(int, len, 4);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003753
3754 ret = nand_write_data_op(chip, &fill,
3755 num, false);
3756 if (ret)
3757 return ret;
3758
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003759 len -= num;
3760 }
3761 } else {
3762 pos = eccsize + i * (eccsize + chunk);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003763 ret = nand_change_write_column_op(chip, pos,
3764 NULL, 0,
3765 false);
3766 if (ret)
3767 return ret;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003768 }
3769 } else
3770 sndcmd = 1;
3771 len = min_t(int, length, chunk);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003772
3773 ret = nand_write_data_op(chip, bufpoi, len, false);
3774 if (ret)
3775 return ret;
3776
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003777 bufpoi += len;
3778 length -= len;
3779 }
Boris Brezillon97d90da2017-11-30 18:01:29 +01003780 if (length > 0) {
3781 ret = nand_write_data_op(chip, bufpoi, length, false);
3782 if (ret)
3783 return ret;
3784 }
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003785
Boris Brezillon97d90da2017-11-30 18:01:29 +01003786 return nand_prog_page_end_op(chip);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003787}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02003788EXPORT_SYMBOL(nand_write_oob_syndrome);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003789
3790/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003791 * nand_do_read_oob - [INTERN] NAND read out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07003792 * @mtd: MTD device structure
3793 * @from: offset to read from
3794 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003796 * NAND read out-of-band data from the spare area.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003797 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003798static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
3799 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003800{
Miquel Raynal87e89ce2018-01-12 10:13:36 +01003801 unsigned int max_bitflips = 0;
Brian Norrisc00a0992012-05-01 17:12:54 -07003802 int page, realpage, chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +01003803 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris041e4572011-06-23 16:45:24 -07003804 struct mtd_ecc_stats stats;
Vitaly Wool70145682006-11-03 18:20:38 +03003805 int readlen = ops->ooblen;
3806 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003807 uint8_t *buf = ops->oobbuf;
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03003808 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809
Brian Norris289c0522011-07-19 10:06:09 -07003810 pr_debug("%s: from = 0x%08Lx, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05303811 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003812
Brian Norris041e4572011-06-23 16:45:24 -07003813 stats = mtd->ecc_stats;
3814
Boris BREZILLON29f10582016-03-07 10:46:52 +01003815 len = mtd_oobavail(mtd, ops);
Adrian Hunter03736152007-01-31 17:58:29 +02003816
3817 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07003818 pr_debug("%s: attempt to start read outside oob\n",
3819 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02003820 return -EINVAL;
3821 }
3822
3823 /* Do not allow reads past end of device */
3824 if (unlikely(from >= mtd->size ||
3825 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
3826 (from >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07003827 pr_debug("%s: attempt to read beyond end of device\n",
3828 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02003829 return -EINVAL;
3830 }
Vitaly Wool70145682006-11-03 18:20:38 +03003831
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02003832 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003833 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003834
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02003835 /* Shift to get page */
3836 realpage = (int)(from >> chip->page_shift);
3837 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003838
Florian Fainellif8ac0412010-09-07 13:23:43 +02003839 while (1) {
Brian Norris0612b9d2011-08-30 18:45:40 -07003840 if (ops->mode == MTD_OPS_RAW)
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03003841 ret = chip->ecc.read_oob_raw(mtd, chip, page);
Brian Norrisc46f6482011-08-30 18:45:38 -07003842 else
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03003843 ret = chip->ecc.read_oob(mtd, chip, page);
3844
3845 if (ret < 0)
3846 break;
Vitaly Wool70145682006-11-03 18:20:38 +03003847
3848 len = min(len, readlen);
Boris Brezillon846031d2016-02-03 20:11:00 +01003849 buf = nand_transfer_oob(mtd, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003850
Brian Norris5bc7c332013-03-13 09:51:31 -07003851 if (chip->options & NAND_NEED_READRDY) {
3852 /* Apply delay or wait for ready/busy pin */
3853 if (!chip->dev_ready)
3854 udelay(chip->chip_delay);
3855 else
3856 nand_wait_ready(mtd);
3857 }
3858
Miquel Raynal87e89ce2018-01-12 10:13:36 +01003859 max_bitflips = max_t(unsigned int, max_bitflips, ret);
3860
Vitaly Wool70145682006-11-03 18:20:38 +03003861 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02003862 if (!readlen)
3863 break;
3864
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02003865 /* Increment page address */
3866 realpage++;
3867
3868 page = realpage & chip->pagemask;
3869 /* Check, if we cross a chip boundary */
3870 if (!page) {
3871 chipnr++;
3872 chip->select_chip(mtd, -1);
3873 chip->select_chip(mtd, chipnr);
3874 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003875 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08003876 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03003878 ops->oobretlen = ops->ooblen - readlen;
3879
3880 if (ret < 0)
3881 return ret;
Brian Norris041e4572011-06-23 16:45:24 -07003882
3883 if (mtd->ecc_stats.failed - stats.failed)
3884 return -EBADMSG;
3885
Miquel Raynal87e89ce2018-01-12 10:13:36 +01003886 return max_bitflips;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003887}
3888
3889/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003890 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07003891 * @mtd: MTD device structure
3892 * @from: offset to read from
3893 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07003894 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003895 * NAND read data and/or out-of-band data.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003896 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003897static int nand_read_oob(struct mtd_info *mtd, loff_t from,
3898 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003899{
Andrey Smirnovfc6b4d12016-07-21 14:59:21 -07003900 int ret;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003901
3902 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003903
3904 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03003905 if (ops->datbuf && (from + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07003906 pr_debug("%s: attempt to read beyond end of device\n",
3907 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003908 return -EINVAL;
3909 }
3910
Andrey Smirnovfc6b4d12016-07-21 14:59:21 -07003911 if (ops->mode != MTD_OPS_PLACE_OOB &&
3912 ops->mode != MTD_OPS_AUTO_OOB &&
3913 ops->mode != MTD_OPS_RAW)
3914 return -ENOTSUPP;
3915
Huang Shijie6a8214a2012-11-19 14:43:30 +08003916 nand_get_device(mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003917
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003918 if (!ops->datbuf)
3919 ret = nand_do_read_oob(mtd, from, ops);
3920 else
3921 ret = nand_do_read_ops(mtd, from, ops);
3922
Linus Torvalds1da177e2005-04-16 15:20:36 -07003923 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003924 return ret;
3925}
3926
3927
3928/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003929 * nand_write_page_raw - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003930 * @mtd: mtd info structure
3931 * @chip: nand chip info structure
3932 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07003933 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02003934 * @page: page number to write
David Brownell52ff49d2009-03-04 12:01:36 -08003935 *
Brian Norris7854d3f2011-06-23 14:12:08 -07003936 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003937 */
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02003938int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
3939 const uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003940{
Boris Brezillon97d90da2017-11-30 18:01:29 +01003941 int ret;
3942
Boris Brezillon25f815f2017-11-30 18:01:30 +01003943 ret = nand_prog_page_begin_op(chip, page, 0, buf, mtd->writesize);
Boris Brezillon97d90da2017-11-30 18:01:29 +01003944 if (ret)
3945 return ret;
3946
3947 if (oob_required) {
3948 ret = nand_write_data_op(chip, chip->oob_poi, mtd->oobsize,
3949 false);
3950 if (ret)
3951 return ret;
3952 }
Josh Wufdbad98d2012-06-25 18:07:45 +08003953
Boris Brezillon25f815f2017-11-30 18:01:30 +01003954 return nand_prog_page_end_op(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003955}
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02003956EXPORT_SYMBOL(nand_write_page_raw);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003957
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003958/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003959 * nand_write_page_raw_syndrome - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003960 * @mtd: mtd info structure
3961 * @chip: nand chip info structure
3962 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07003963 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02003964 * @page: page number to write
David Brownell52ff49d2009-03-04 12:01:36 -08003965 *
3966 * We need a special oob layout and handling even when ECC isn't checked.
3967 */
Josh Wufdbad98d2012-06-25 18:07:45 +08003968static int nand_write_page_raw_syndrome(struct mtd_info *mtd,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003969 struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02003970 const uint8_t *buf, int oob_required,
3971 int page)
David Brownell52ff49d2009-03-04 12:01:36 -08003972{
3973 int eccsize = chip->ecc.size;
3974 int eccbytes = chip->ecc.bytes;
3975 uint8_t *oob = chip->oob_poi;
Boris Brezillon97d90da2017-11-30 18:01:29 +01003976 int steps, size, ret;
David Brownell52ff49d2009-03-04 12:01:36 -08003977
Boris Brezillon25f815f2017-11-30 18:01:30 +01003978 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
3979 if (ret)
3980 return ret;
3981
David Brownell52ff49d2009-03-04 12:01:36 -08003982 for (steps = chip->ecc.steps; steps > 0; steps--) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003983 ret = nand_write_data_op(chip, buf, eccsize, false);
3984 if (ret)
3985 return ret;
3986
David Brownell52ff49d2009-03-04 12:01:36 -08003987 buf += eccsize;
3988
3989 if (chip->ecc.prepad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01003990 ret = nand_write_data_op(chip, oob, chip->ecc.prepad,
3991 false);
3992 if (ret)
3993 return ret;
3994
David Brownell52ff49d2009-03-04 12:01:36 -08003995 oob += chip->ecc.prepad;
3996 }
3997
Boris Brezillon97d90da2017-11-30 18:01:29 +01003998 ret = nand_write_data_op(chip, oob, eccbytes, false);
3999 if (ret)
4000 return ret;
4001
David Brownell52ff49d2009-03-04 12:01:36 -08004002 oob += eccbytes;
4003
4004 if (chip->ecc.postpad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01004005 ret = nand_write_data_op(chip, oob, chip->ecc.postpad,
4006 false);
4007 if (ret)
4008 return ret;
4009
David Brownell52ff49d2009-03-04 12:01:36 -08004010 oob += chip->ecc.postpad;
4011 }
4012 }
4013
4014 size = mtd->oobsize - (oob - chip->oob_poi);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004015 if (size) {
4016 ret = nand_write_data_op(chip, oob, size, false);
4017 if (ret)
4018 return ret;
4019 }
Josh Wufdbad98d2012-06-25 18:07:45 +08004020
Boris Brezillon25f815f2017-11-30 18:01:30 +01004021 return nand_prog_page_end_op(chip);
David Brownell52ff49d2009-03-04 12:01:36 -08004022}
4023/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004024 * nand_write_page_swecc - [REPLACEABLE] software ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07004025 * @mtd: mtd info structure
4026 * @chip: nand chip info structure
4027 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07004028 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004029 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004030 */
Josh Wufdbad98d2012-06-25 18:07:45 +08004031static int nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004032 const uint8_t *buf, int oob_required,
4033 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004034{
Boris Brezillon846031d2016-02-03 20:11:00 +01004035 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004036 int eccbytes = chip->ecc.bytes;
4037 int eccsteps = chip->ecc.steps;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004038 uint8_t *ecc_calc = chip->ecc.calc_buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004039 const uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004040
Brian Norris7854d3f2011-06-23 14:12:08 -07004041 /* Software ECC calculation */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004042 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
4043 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004044
Boris Brezillon846031d2016-02-03 20:11:00 +01004045 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
4046 chip->ecc.total);
4047 if (ret)
4048 return ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004049
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004050 return chip->ecc.write_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004051}
4052
4053/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004054 * nand_write_page_hwecc - [REPLACEABLE] hardware ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07004055 * @mtd: mtd info structure
4056 * @chip: nand chip info structure
4057 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07004058 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004059 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004060 */
Josh Wufdbad98d2012-06-25 18:07:45 +08004061static int nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004062 const uint8_t *buf, int oob_required,
4063 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004064{
Boris Brezillon846031d2016-02-03 20:11:00 +01004065 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004066 int eccbytes = chip->ecc.bytes;
4067 int eccsteps = chip->ecc.steps;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004068 uint8_t *ecc_calc = chip->ecc.calc_buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004069 const uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004070
Boris Brezillon25f815f2017-11-30 18:01:30 +01004071 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
4072 if (ret)
4073 return ret;
4074
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004075 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
4076 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004077
4078 ret = nand_write_data_op(chip, p, eccsize, false);
4079 if (ret)
4080 return ret;
4081
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004082 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
4083 }
4084
Boris Brezillon846031d2016-02-03 20:11:00 +01004085 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
4086 chip->ecc.total);
4087 if (ret)
4088 return ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004089
Boris Brezillon97d90da2017-11-30 18:01:29 +01004090 ret = nand_write_data_op(chip, chip->oob_poi, mtd->oobsize, false);
4091 if (ret)
4092 return ret;
Josh Wufdbad98d2012-06-25 18:07:45 +08004093
Boris Brezillon25f815f2017-11-30 18:01:30 +01004094 return nand_prog_page_end_op(chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004095}
4096
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304097
4098/**
Brian Norris73c8aaf2015-02-28 02:04:18 -08004099 * nand_write_subpage_hwecc - [REPLACEABLE] hardware ECC based subpage write
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304100 * @mtd: mtd info structure
4101 * @chip: nand chip info structure
Brian Norrisd6a950802013-08-08 17:16:36 -07004102 * @offset: column address of subpage within the page
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304103 * @data_len: data length
Brian Norrisd6a950802013-08-08 17:16:36 -07004104 * @buf: data buffer
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304105 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004106 * @page: page number to write
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304107 */
4108static int nand_write_subpage_hwecc(struct mtd_info *mtd,
4109 struct nand_chip *chip, uint32_t offset,
Brian Norrisd6a950802013-08-08 17:16:36 -07004110 uint32_t data_len, const uint8_t *buf,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004111 int oob_required, int page)
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304112{
4113 uint8_t *oob_buf = chip->oob_poi;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004114 uint8_t *ecc_calc = chip->ecc.calc_buf;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304115 int ecc_size = chip->ecc.size;
4116 int ecc_bytes = chip->ecc.bytes;
4117 int ecc_steps = chip->ecc.steps;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304118 uint32_t start_step = offset / ecc_size;
4119 uint32_t end_step = (offset + data_len - 1) / ecc_size;
4120 int oob_bytes = mtd->oobsize / ecc_steps;
Boris Brezillon846031d2016-02-03 20:11:00 +01004121 int step, ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304122
Boris Brezillon25f815f2017-11-30 18:01:30 +01004123 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
4124 if (ret)
4125 return ret;
4126
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304127 for (step = 0; step < ecc_steps; step++) {
4128 /* configure controller for WRITE access */
4129 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
4130
4131 /* write data (untouched subpages already masked by 0xFF) */
Boris Brezillon97d90da2017-11-30 18:01:29 +01004132 ret = nand_write_data_op(chip, buf, ecc_size, false);
4133 if (ret)
4134 return ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304135
4136 /* mask ECC of un-touched subpages by padding 0xFF */
4137 if ((step < start_step) || (step > end_step))
4138 memset(ecc_calc, 0xff, ecc_bytes);
4139 else
Brian Norrisd6a950802013-08-08 17:16:36 -07004140 chip->ecc.calculate(mtd, buf, ecc_calc);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304141
4142 /* mask OOB of un-touched subpages by padding 0xFF */
4143 /* if oob_required, preserve OOB metadata of written subpage */
4144 if (!oob_required || (step < start_step) || (step > end_step))
4145 memset(oob_buf, 0xff, oob_bytes);
4146
Brian Norrisd6a950802013-08-08 17:16:36 -07004147 buf += ecc_size;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304148 ecc_calc += ecc_bytes;
4149 oob_buf += oob_bytes;
4150 }
4151
4152 /* copy calculated ECC for whole page to chip->buffer->oob */
4153 /* this include masked-value(0xFF) for unwritten subpages */
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004154 ecc_calc = chip->ecc.calc_buf;
Boris Brezillon846031d2016-02-03 20:11:00 +01004155 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
4156 chip->ecc.total);
4157 if (ret)
4158 return ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304159
4160 /* write OOB buffer to NAND device */
Boris Brezillon97d90da2017-11-30 18:01:29 +01004161 ret = nand_write_data_op(chip, chip->oob_poi, mtd->oobsize, false);
4162 if (ret)
4163 return ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304164
Boris Brezillon25f815f2017-11-30 18:01:30 +01004165 return nand_prog_page_end_op(chip);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304166}
4167
4168
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004169/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004170 * nand_write_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page write
Brian Norris8b6e50c2011-05-25 14:59:01 -07004171 * @mtd: mtd info structure
4172 * @chip: nand chip info structure
4173 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07004174 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004175 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004176 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004177 * The hw generator calculates the error syndrome automatically. Therefore we
4178 * need a special oob layout and handling.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004179 */
Josh Wufdbad98d2012-06-25 18:07:45 +08004180static int nand_write_page_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07004181 struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004182 const uint8_t *buf, int oob_required,
4183 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004184{
4185 int i, eccsize = chip->ecc.size;
4186 int eccbytes = chip->ecc.bytes;
4187 int eccsteps = chip->ecc.steps;
4188 const uint8_t *p = buf;
4189 uint8_t *oob = chip->oob_poi;
Boris Brezillon97d90da2017-11-30 18:01:29 +01004190 int ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004191
Boris Brezillon25f815f2017-11-30 18:01:30 +01004192 ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
4193 if (ret)
4194 return ret;
4195
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004196 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004197 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004198
4199 ret = nand_write_data_op(chip, p, eccsize, false);
4200 if (ret)
4201 return ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004202
4203 if (chip->ecc.prepad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01004204 ret = nand_write_data_op(chip, oob, chip->ecc.prepad,
4205 false);
4206 if (ret)
4207 return ret;
4208
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004209 oob += chip->ecc.prepad;
4210 }
4211
4212 chip->ecc.calculate(mtd, p, oob);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004213
4214 ret = nand_write_data_op(chip, oob, eccbytes, false);
4215 if (ret)
4216 return ret;
4217
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004218 oob += eccbytes;
4219
4220 if (chip->ecc.postpad) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01004221 ret = nand_write_data_op(chip, oob, chip->ecc.postpad,
4222 false);
4223 if (ret)
4224 return ret;
4225
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004226 oob += chip->ecc.postpad;
4227 }
4228 }
4229
4230 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04004231 i = mtd->oobsize - (oob - chip->oob_poi);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004232 if (i) {
4233 ret = nand_write_data_op(chip, oob, i, false);
4234 if (ret)
4235 return ret;
4236 }
Josh Wufdbad98d2012-06-25 18:07:45 +08004237
Boris Brezillon25f815f2017-11-30 18:01:30 +01004238 return nand_prog_page_end_op(chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004239}
4240
4241/**
Boris Brezillonf107d7a2017-03-16 09:02:42 +01004242 * nand_write_page - write one page
Brian Norris8b6e50c2011-05-25 14:59:01 -07004243 * @mtd: MTD device structure
4244 * @chip: NAND chip descriptor
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304245 * @offset: address offset within the page
4246 * @data_len: length of actual data to be written
Brian Norris8b6e50c2011-05-25 14:59:01 -07004247 * @buf: the data to write
Brian Norris1fbb9382012-05-02 10:14:55 -07004248 * @oob_required: must write chip->oob_poi to OOB
Brian Norris8b6e50c2011-05-25 14:59:01 -07004249 * @page: page number to write
Brian Norris8b6e50c2011-05-25 14:59:01 -07004250 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004251 */
4252static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304253 uint32_t offset, int data_len, const uint8_t *buf,
Boris Brezillon0b4773fd2017-05-16 00:17:41 +02004254 int oob_required, int page, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004255{
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304256 int status, subpage;
4257
4258 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
4259 chip->ecc.write_subpage)
4260 subpage = offset || (data_len < mtd->writesize);
4261 else
4262 subpage = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004263
David Woodhouse956e9442006-09-25 17:12:39 +01004264 if (unlikely(raw))
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304265 status = chip->ecc.write_page_raw(mtd, chip, buf,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004266 oob_required, page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304267 else if (subpage)
4268 status = chip->ecc.write_subpage(mtd, chip, offset, data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004269 buf, oob_required, page);
David Woodhouse956e9442006-09-25 17:12:39 +01004270 else
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02004271 status = chip->ecc.write_page(mtd, chip, buf, oob_required,
4272 page);
Josh Wufdbad98d2012-06-25 18:07:45 +08004273
4274 if (status < 0)
4275 return status;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004276
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004277 return 0;
4278}
4279
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004280/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004281 * nand_fill_oob - [INTERN] Transfer client buffer to oob
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004282 * @mtd: MTD device structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07004283 * @oob: oob data buffer
4284 * @len: oob data write length
4285 * @ops: oob ops structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004286 */
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004287static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
4288 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004289{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004290 struct nand_chip *chip = mtd_to_nand(mtd);
Boris Brezillon846031d2016-02-03 20:11:00 +01004291 int ret;
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004292
4293 /*
4294 * Initialise to all 0xFF, to avoid the possibility of left over OOB
4295 * data from a previous OOB read.
4296 */
4297 memset(chip->oob_poi, 0xff, mtd->oobsize);
4298
Florian Fainellif8ac0412010-09-07 13:23:43 +02004299 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004300
Brian Norris0612b9d2011-08-30 18:45:40 -07004301 case MTD_OPS_PLACE_OOB:
4302 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004303 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
4304 return oob + len;
4305
Boris Brezillon846031d2016-02-03 20:11:00 +01004306 case MTD_OPS_AUTO_OOB:
4307 ret = mtd_ooblayout_set_databytes(mtd, oob, chip->oob_poi,
4308 ops->ooboffs, len);
4309 BUG_ON(ret);
4310 return oob + len;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004311
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004312 default:
4313 BUG();
4314 }
4315 return NULL;
4316}
4317
Florian Fainellif8ac0412010-09-07 13:23:43 +02004318#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004319
4320/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004321 * nand_do_write_ops - [INTERN] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07004322 * @mtd: MTD device structure
4323 * @to: offset to write to
4324 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004325 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004326 * NAND write with ECC.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004327 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004328static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
4329 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004330{
Corentin Labbe73600b62017-09-02 10:49:38 +02004331 int chipnr, realpage, page, column;
Boris BREZILLON862eba52015-12-01 12:03:03 +01004332 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004333 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02004334
4335 uint32_t oobwritelen = ops->ooblen;
Boris BREZILLON29f10582016-03-07 10:46:52 +01004336 uint32_t oobmaxlen = mtd_oobavail(mtd, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02004337
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004338 uint8_t *oob = ops->oobbuf;
4339 uint8_t *buf = ops->datbuf;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05304340 int ret;
Brian Norrise47f3db2012-05-02 10:14:56 -07004341 int oob_required = oob ? 1 : 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004342
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004343 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02004344 if (!writelen)
4345 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004346
Brian Norris8b6e50c2011-05-25 14:59:01 -07004347 /* Reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004348 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Brian Norrisd0370212011-07-19 10:06:08 -07004349 pr_notice("%s: attempt to write non page aligned data\n",
4350 __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004351 return -EINVAL;
4352 }
4353
Thomas Gleixner29072b92006-09-28 15:38:36 +02004354 column = to & (mtd->writesize - 1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004355
Thomas Gleixner6a930962006-06-28 00:11:45 +02004356 chipnr = (int)(to >> chip->chip_shift);
4357 chip->select_chip(mtd, chipnr);
4358
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004359 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08004360 if (nand_check_wp(mtd)) {
4361 ret = -EIO;
4362 goto err_out;
4363 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004364
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004365 realpage = (int)(to >> chip->page_shift);
4366 page = realpage & chip->pagemask;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004367
4368 /* Invalidate the page cache, when we write to the cached page */
Brian Norris537ab1b2014-07-21 19:08:03 -07004369 if (to <= ((loff_t)chip->pagebuf << chip->page_shift) &&
4370 ((loff_t)chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004371 chip->pagebuf = -1;
4372
Maxim Levitsky782ce792010-02-22 20:39:36 +02004373 /* Don't allow multipage oob writes with offset */
Huang Shijieb0bb6902012-11-19 14:43:29 +08004374 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen)) {
4375 ret = -EINVAL;
4376 goto err_out;
4377 }
Maxim Levitsky782ce792010-02-22 20:39:36 +02004378
Florian Fainellif8ac0412010-09-07 13:23:43 +02004379 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02004380 int bytes = mtd->writesize;
Thomas Gleixner29072b92006-09-28 15:38:36 +02004381 uint8_t *wbuf = buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04004382 int use_bufpoi;
Hector Palacios144f4c92016-07-18 10:39:18 +02004383 int part_pagewr = (column || writelen < mtd->writesize);
Thomas Gleixner29072b92006-09-28 15:38:36 +02004384
Kamal Dasu66507c72014-05-01 20:51:19 -04004385 if (part_pagewr)
4386 use_bufpoi = 1;
4387 else if (chip->options & NAND_USE_BOUNCE_BUFFER)
Masahiro Yamada477544c2017-03-30 17:15:05 +09004388 use_bufpoi = !virt_addr_valid(buf) ||
4389 !IS_ALIGNED((unsigned long)buf,
4390 chip->buf_align);
Kamal Dasu66507c72014-05-01 20:51:19 -04004391 else
4392 use_bufpoi = 0;
4393
4394 /* Partial page write?, or need to use bounce buffer */
4395 if (use_bufpoi) {
4396 pr_debug("%s: using write bounce buffer for buf@%p\n",
4397 __func__, buf);
Kamal Dasu66507c72014-05-01 20:51:19 -04004398 if (part_pagewr)
4399 bytes = min_t(int, bytes - column, writelen);
Thomas Gleixner29072b92006-09-28 15:38:36 +02004400 chip->pagebuf = -1;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09004401 memset(chip->data_buf, 0xff, mtd->writesize);
4402 memcpy(&chip->data_buf[column], buf, bytes);
4403 wbuf = chip->data_buf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02004404 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004405
Maxim Levitsky782ce792010-02-22 20:39:36 +02004406 if (unlikely(oob)) {
4407 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004408 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02004409 oobwritelen -= len;
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004410 } else {
4411 /* We still need to erase leftover OOB data */
4412 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02004413 }
Boris Brezillonf107d7a2017-03-16 09:02:42 +01004414
4415 ret = nand_write_page(mtd, chip, column, bytes, wbuf,
Boris Brezillon0b4773fd2017-05-16 00:17:41 +02004416 oob_required, page,
Boris Brezillonf107d7a2017-03-16 09:02:42 +01004417 (ops->mode == MTD_OPS_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004418 if (ret)
4419 break;
4420
4421 writelen -= bytes;
4422 if (!writelen)
4423 break;
4424
Thomas Gleixner29072b92006-09-28 15:38:36 +02004425 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004426 buf += bytes;
4427 realpage++;
4428
4429 page = realpage & chip->pagemask;
4430 /* Check, if we cross a chip boundary */
4431 if (!page) {
4432 chipnr++;
4433 chip->select_chip(mtd, -1);
4434 chip->select_chip(mtd, chipnr);
4435 }
4436 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004437
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004438 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03004439 if (unlikely(oob))
4440 ops->oobretlen = ops->ooblen;
Huang Shijieb0bb6902012-11-19 14:43:29 +08004441
4442err_out:
4443 chip->select_chip(mtd, -1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02004444 return ret;
4445}
4446
4447/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004448 * panic_nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07004449 * @mtd: MTD device structure
4450 * @to: offset to write to
4451 * @len: number of bytes to write
4452 * @retlen: pointer to variable to store the number of written bytes
4453 * @buf: the data to write
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004454 *
4455 * NAND write with ECC. Used when performing writes in interrupt context, this
4456 * may for example be called by mtdoops when writing an oops while in panic.
4457 */
4458static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
4459 size_t *retlen, const uint8_t *buf)
4460{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004461 struct nand_chip *chip = mtd_to_nand(mtd);
Brent Taylor30863e382017-10-30 22:32:45 -05004462 int chipnr = (int)(to >> chip->chip_shift);
Brian Norris4a89ff82011-08-30 18:45:45 -07004463 struct mtd_oob_ops ops;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004464 int ret;
4465
Brian Norris8b6e50c2011-05-25 14:59:01 -07004466 /* Grab the device */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004467 panic_nand_get_device(chip, mtd, FL_WRITING);
4468
Brent Taylor30863e382017-10-30 22:32:45 -05004469 chip->select_chip(mtd, chipnr);
4470
4471 /* Wait for the device to get ready */
4472 panic_nand_wait(mtd, chip, 400);
4473
Brian Norris0ec56dc2015-02-28 02:02:30 -08004474 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07004475 ops.len = len;
4476 ops.datbuf = (uint8_t *)buf;
Huang Shijie11041ae62012-07-03 16:44:14 +08004477 ops.mode = MTD_OPS_PLACE_OOB;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004478
Brian Norris4a89ff82011-08-30 18:45:45 -07004479 ret = nand_do_write_ops(mtd, to, &ops);
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004480
Brian Norris4a89ff82011-08-30 18:45:45 -07004481 *retlen = ops.retlen;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02004482 return ret;
4483}
4484
4485/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004486 * nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07004487 * @mtd: MTD device structure
4488 * @to: offset to write to
4489 * @len: number of bytes to write
4490 * @retlen: pointer to variable to store the number of written bytes
4491 * @buf: the data to write
Linus Torvalds1da177e2005-04-16 15:20:36 -07004492 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004493 * NAND write with ECC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004495static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02004496 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004497{
Brian Norris4a89ff82011-08-30 18:45:45 -07004498 struct mtd_oob_ops ops;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004499 int ret;
4500
Huang Shijie6a8214a2012-11-19 14:43:30 +08004501 nand_get_device(mtd, FL_WRITING);
Brian Norris0ec56dc2015-02-28 02:02:30 -08004502 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07004503 ops.len = len;
4504 ops.datbuf = (uint8_t *)buf;
Huang Shijie11041ae62012-07-03 16:44:14 +08004505 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07004506 ret = nand_do_write_ops(mtd, to, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07004507 *retlen = ops.retlen;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004508 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004509 return ret;
4510}
4511
4512/**
4513 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07004514 * @mtd: MTD device structure
4515 * @to: offset to write to
4516 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004517 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004518 * NAND write out-of-band.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004519 */
4520static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
4521 struct mtd_oob_ops *ops)
4522{
Adrian Hunter03736152007-01-31 17:58:29 +02004523 int chipnr, page, status, len;
Boris BREZILLON862eba52015-12-01 12:03:03 +01004524 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004525
Brian Norris289c0522011-07-19 10:06:09 -07004526 pr_debug("%s: to = 0x%08x, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05304527 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004528
Boris BREZILLON29f10582016-03-07 10:46:52 +01004529 len = mtd_oobavail(mtd, ops);
Adrian Hunter03736152007-01-31 17:58:29 +02004530
Linus Torvalds1da177e2005-04-16 15:20:36 -07004531 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02004532 if ((ops->ooboffs + ops->ooblen) > len) {
Brian Norris289c0522011-07-19 10:06:09 -07004533 pr_debug("%s: attempt to write past end of page\n",
4534 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004535 return -EINVAL;
4536 }
4537
Adrian Hunter03736152007-01-31 17:58:29 +02004538 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07004539 pr_debug("%s: attempt to start write outside oob\n",
4540 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02004541 return -EINVAL;
4542 }
4543
Jason Liu775adc3d42011-02-25 13:06:18 +08004544 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02004545 if (unlikely(to >= mtd->size ||
4546 ops->ooboffs + ops->ooblen >
4547 ((mtd->size >> chip->page_shift) -
4548 (to >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07004549 pr_debug("%s: attempt to write beyond end of device\n",
4550 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02004551 return -EINVAL;
4552 }
4553
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02004554 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02004555
4556 /*
4557 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
4558 * of my DiskOnChip 2000 test units) will clear the whole data page too
4559 * if we don't do this. I have no clue why, but I seem to have 'fixed'
4560 * it in the doc2000 driver in August 1999. dwmw2.
4561 */
Boris Brezillon73f907f2016-10-24 16:46:20 +02004562 nand_reset(chip, chipnr);
4563
4564 chip->select_chip(mtd, chipnr);
4565
4566 /* Shift to get page */
4567 page = (int)(to >> chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004568
4569 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08004570 if (nand_check_wp(mtd)) {
4571 chip->select_chip(mtd, -1);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004572 return -EROFS;
Huang Shijieb0bb6902012-11-19 14:43:29 +08004573 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004574
Linus Torvalds1da177e2005-04-16 15:20:36 -07004575 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004576 if (page == chip->pagebuf)
4577 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004578
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02004579 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Brian Norris9ce244b2011-08-30 18:45:37 -07004580
Brian Norris0612b9d2011-08-30 18:45:40 -07004581 if (ops->mode == MTD_OPS_RAW)
Brian Norris9ce244b2011-08-30 18:45:37 -07004582 status = chip->ecc.write_oob_raw(mtd, chip, page & chip->pagemask);
4583 else
4584 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004585
Huang Shijieb0bb6902012-11-19 14:43:29 +08004586 chip->select_chip(mtd, -1);
4587
Thomas Gleixner7bc33122006-06-20 20:05:05 +02004588 if (status)
4589 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004590
Vitaly Wool70145682006-11-03 18:20:38 +03004591 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592
Thomas Gleixner7bc33122006-06-20 20:05:05 +02004593 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004594}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004595
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004596/**
4597 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07004598 * @mtd: MTD device structure
4599 * @to: offset to write to
4600 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004601 */
4602static int nand_write_oob(struct mtd_info *mtd, loff_t to,
4603 struct mtd_oob_ops *ops)
4604{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004605 int ret = -ENOTSUPP;
4606
4607 ops->retlen = 0;
4608
4609 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03004610 if (ops->datbuf && (to + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07004611 pr_debug("%s: attempt to write beyond end of device\n",
4612 __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004613 return -EINVAL;
4614 }
4615
Huang Shijie6a8214a2012-11-19 14:43:30 +08004616 nand_get_device(mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004617
Florian Fainellif8ac0412010-09-07 13:23:43 +02004618 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07004619 case MTD_OPS_PLACE_OOB:
4620 case MTD_OPS_AUTO_OOB:
4621 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004622 break;
4623
4624 default:
4625 goto out;
4626 }
4627
4628 if (!ops->datbuf)
4629 ret = nand_do_write_oob(mtd, to, ops);
4630 else
4631 ret = nand_do_write_ops(mtd, to, ops);
4632
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004633out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02004634 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004635 return ret;
4636}
4637
Linus Torvalds1da177e2005-04-16 15:20:36 -07004638/**
Brian Norris49c50b92014-05-06 16:02:19 -07004639 * single_erase - [GENERIC] NAND standard block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07004640 * @mtd: MTD device structure
4641 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07004642 *
Brian Norris49c50b92014-05-06 16:02:19 -07004643 * Standard erase command for NAND chips. Returns NAND status.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004644 */
Brian Norris49c50b92014-05-06 16:02:19 -07004645static int single_erase(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004646{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004647 struct nand_chip *chip = mtd_to_nand(mtd);
Boris Brezillon97d90da2017-11-30 18:01:29 +01004648 unsigned int eraseblock;
Miquel Raynaleb945552017-11-30 18:01:28 +01004649
Linus Torvalds1da177e2005-04-16 15:20:36 -07004650 /* Send commands to erase a block */
Boris Brezillon97d90da2017-11-30 18:01:29 +01004651 eraseblock = page >> (chip->phys_erase_shift - chip->page_shift);
Brian Norris49c50b92014-05-06 16:02:19 -07004652
Boris Brezillon97d90da2017-11-30 18:01:29 +01004653 return nand_erase_op(chip, eraseblock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004654}
4655
4656/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004657 * nand_erase - [MTD Interface] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07004658 * @mtd: MTD device structure
4659 * @instr: erase instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07004660 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004661 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004662 */
David Woodhousee0c7d762006-05-13 18:07:53 +01004663static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004664{
David Woodhousee0c7d762006-05-13 18:07:53 +01004665 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004666}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004667
Linus Torvalds1da177e2005-04-16 15:20:36 -07004668/**
Brian Norris7854d3f2011-06-23 14:12:08 -07004669 * nand_erase_nand - [INTERN] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07004670 * @mtd: MTD device structure
4671 * @instr: erase instruction
4672 * @allowbbt: allow erasing the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004674 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004676int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
4677 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004678{
Adrian Hunter69423d92008-12-10 13:37:21 +00004679 int page, status, pages_per_block, ret, chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +01004680 struct nand_chip *chip = mtd_to_nand(mtd);
Adrian Hunter69423d92008-12-10 13:37:21 +00004681 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004682
Brian Norris289c0522011-07-19 10:06:09 -07004683 pr_debug("%s: start = 0x%012llx, len = %llu\n",
4684 __func__, (unsigned long long)instr->addr,
4685 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004686
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05304687 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004688 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004689
Linus Torvalds1da177e2005-04-16 15:20:36 -07004690 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08004691 nand_get_device(mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004692
4693 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004694 page = (int)(instr->addr >> chip->page_shift);
4695 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004696
4697 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004698 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004699
4700 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004701 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004702
Linus Torvalds1da177e2005-04-16 15:20:36 -07004703 /* Check, if it is write protected */
4704 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07004705 pr_debug("%s: device is write protected!\n",
4706 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004707 instr->state = MTD_ERASE_FAILED;
4708 goto erase_exit;
4709 }
4710
4711 /* Loop through the pages */
4712 len = instr->len;
4713
4714 instr->state = MTD_ERASING;
4715
4716 while (len) {
Wolfram Sang12183a22011-12-21 23:01:20 +01004717 /* Check if we have a bad block, we do not erase bad blocks! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004718 if (nand_block_checkbad(mtd, ((loff_t) page) <<
Archit Taneja9f3e0422016-02-03 14:29:49 +05304719 chip->page_shift, allowbbt)) {
Brian Norrisd0370212011-07-19 10:06:08 -07004720 pr_warn("%s: attempt to erase a bad block at page 0x%08x\n",
4721 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004722 instr->state = MTD_ERASE_FAILED;
4723 goto erase_exit;
4724 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004725
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004726 /*
4727 * Invalidate the page cache, if we erase the block which
Brian Norris8b6e50c2011-05-25 14:59:01 -07004728 * contains the current cached page.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004729 */
4730 if (page <= chip->pagebuf && chip->pagebuf <
4731 (page + pages_per_block))
4732 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004733
Brian Norris49c50b92014-05-06 16:02:19 -07004734 status = chip->erase(mtd, page & chip->pagemask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004735
4736 /* See if block erase succeeded */
Miquel Raynaleb945552017-11-30 18:01:28 +01004737 if (status) {
Brian Norris289c0522011-07-19 10:06:09 -07004738 pr_debug("%s: failed erase, page 0x%08x\n",
4739 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004740 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00004741 instr->fail_addr =
4742 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004743 goto erase_exit;
4744 }
David A. Marlin30f464b2005-01-17 18:35:25 +00004745
Linus Torvalds1da177e2005-04-16 15:20:36 -07004746 /* Increment page address and decrement length */
Dan Carpenterdaae74c2013-08-09 12:49:05 +03004747 len -= (1ULL << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004748 page += pages_per_block;
4749
4750 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004751 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004752 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004753 chip->select_chip(mtd, -1);
4754 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004755 }
4756 }
4757 instr->state = MTD_ERASE_DONE;
4758
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004759erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004760
4761 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004762
4763 /* Deselect and wake up anyone waiting on the device */
Huang Shijieb0bb6902012-11-19 14:43:29 +08004764 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004765 nand_release_device(mtd);
4766
David Woodhouse49defc02007-10-06 15:01:59 -04004767 /* Do call back function */
4768 if (!ret)
4769 mtd_erase_callback(instr);
4770
Linus Torvalds1da177e2005-04-16 15:20:36 -07004771 /* Return more or less happy */
4772 return ret;
4773}
4774
4775/**
4776 * nand_sync - [MTD Interface] sync
Brian Norris8b6e50c2011-05-25 14:59:01 -07004777 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07004778 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004779 * Sync is actually a wait for chip ready function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004780 */
David Woodhousee0c7d762006-05-13 18:07:53 +01004781static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004782{
Brian Norris289c0522011-07-19 10:06:09 -07004783 pr_debug("%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004784
4785 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08004786 nand_get_device(mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004787 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01004788 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004789}
4790
Linus Torvalds1da177e2005-04-16 15:20:36 -07004791/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004792 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07004793 * @mtd: MTD device structure
4794 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07004795 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004796static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004797{
Archit Taneja9f3e0422016-02-03 14:29:49 +05304798 struct nand_chip *chip = mtd_to_nand(mtd);
4799 int chipnr = (int)(offs >> chip->chip_shift);
4800 int ret;
4801
4802 /* Select the NAND device */
4803 nand_get_device(mtd, FL_READING);
4804 chip->select_chip(mtd, chipnr);
4805
4806 ret = nand_block_checkbad(mtd, offs, 0);
4807
4808 chip->select_chip(mtd, -1);
4809 nand_release_device(mtd);
4810
4811 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004812}
4813
4814/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004815 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07004816 * @mtd: MTD device structure
4817 * @ofs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07004818 */
David Woodhousee0c7d762006-05-13 18:07:53 +01004819static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004820{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004821 int ret;
4822
Florian Fainellif8ac0412010-09-07 13:23:43 +02004823 ret = nand_block_isbad(mtd, ofs);
4824 if (ret) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07004825 /* If it was bad already, return success and do nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004826 if (ret > 0)
4827 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01004828 return ret;
4829 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004830
Brian Norris5a0edb22013-07-30 17:52:58 -07004831 return nand_block_markbad_lowlevel(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004832}
4833
4834/**
Zach Brown56718422017-01-10 13:30:20 -06004835 * nand_max_bad_blocks - [MTD Interface] Max number of bad blocks for an mtd
4836 * @mtd: MTD device structure
4837 * @ofs: offset relative to mtd start
4838 * @len: length of mtd
4839 */
4840static int nand_max_bad_blocks(struct mtd_info *mtd, loff_t ofs, size_t len)
4841{
4842 struct nand_chip *chip = mtd_to_nand(mtd);
4843 u32 part_start_block;
4844 u32 part_end_block;
4845 u32 part_start_die;
4846 u32 part_end_die;
4847
4848 /*
4849 * max_bb_per_die and blocks_per_die used to determine
4850 * the maximum bad block count.
4851 */
4852 if (!chip->max_bb_per_die || !chip->blocks_per_die)
4853 return -ENOTSUPP;
4854
4855 /* Get the start and end of the partition in erase blocks. */
4856 part_start_block = mtd_div_by_eb(ofs, mtd);
4857 part_end_block = mtd_div_by_eb(len, mtd) + part_start_block - 1;
4858
4859 /* Get the start and end LUNs of the partition. */
4860 part_start_die = part_start_block / chip->blocks_per_die;
4861 part_end_die = part_end_block / chip->blocks_per_die;
4862
4863 /*
4864 * Look up the bad blocks per unit and multiply by the number of units
4865 * that the partition spans.
4866 */
4867 return chip->max_bb_per_die * (part_end_die - part_start_die + 1);
4868}
4869
4870/**
Huang Shijie7db03ec2012-09-13 14:57:52 +08004871 * nand_onfi_set_features- [REPLACEABLE] set features for ONFI nand
4872 * @mtd: MTD device structure
4873 * @chip: nand chip info structure
4874 * @addr: feature address.
4875 * @subfeature_param: the subfeature parameters, a four bytes array.
4876 */
4877static int nand_onfi_set_features(struct mtd_info *mtd, struct nand_chip *chip,
4878 int addr, uint8_t *subfeature_param)
4879{
David Mosbergerd914c932013-05-29 15:30:13 +03004880 if (!chip->onfi_version ||
4881 !(le16_to_cpu(chip->onfi_params.opt_cmd)
4882 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08004883 return -EINVAL;
4884
Boris Brezillon97d90da2017-11-30 18:01:29 +01004885 return nand_set_features_op(chip, addr, subfeature_param);
Huang Shijie7db03ec2012-09-13 14:57:52 +08004886}
4887
4888/**
4889 * nand_onfi_get_features- [REPLACEABLE] get features for ONFI nand
4890 * @mtd: MTD device structure
4891 * @chip: nand chip info structure
4892 * @addr: feature address.
4893 * @subfeature_param: the subfeature parameters, a four bytes array.
4894 */
4895static int nand_onfi_get_features(struct mtd_info *mtd, struct nand_chip *chip,
4896 int addr, uint8_t *subfeature_param)
4897{
David Mosbergerd914c932013-05-29 15:30:13 +03004898 if (!chip->onfi_version ||
4899 !(le16_to_cpu(chip->onfi_params.opt_cmd)
4900 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08004901 return -EINVAL;
4902
Boris Brezillon97d90da2017-11-30 18:01:29 +01004903 return nand_get_features_op(chip, addr, subfeature_param);
Huang Shijie7db03ec2012-09-13 14:57:52 +08004904}
4905
4906/**
Boris Brezillon4a78cc62017-05-26 17:10:15 +02004907 * nand_onfi_get_set_features_notsupp - set/get features stub returning
4908 * -ENOTSUPP
4909 * @mtd: MTD device structure
4910 * @chip: nand chip info structure
4911 * @addr: feature address.
4912 * @subfeature_param: the subfeature parameters, a four bytes array.
4913 *
4914 * Should be used by NAND controller drivers that do not support the SET/GET
4915 * FEATURES operations.
4916 */
4917int nand_onfi_get_set_features_notsupp(struct mtd_info *mtd,
4918 struct nand_chip *chip, int addr,
4919 u8 *subfeature_param)
4920{
4921 return -ENOTSUPP;
4922}
4923EXPORT_SYMBOL(nand_onfi_get_set_features_notsupp);
4924
4925/**
Vitaly Wool962034f2005-09-15 14:58:53 +01004926 * nand_suspend - [MTD Interface] Suspend the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07004927 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01004928 */
4929static int nand_suspend(struct mtd_info *mtd)
4930{
Huang Shijie6a8214a2012-11-19 14:43:30 +08004931 return nand_get_device(mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01004932}
4933
4934/**
4935 * nand_resume - [MTD Interface] Resume the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07004936 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01004937 */
4938static void nand_resume(struct mtd_info *mtd)
4939{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004940 struct nand_chip *chip = mtd_to_nand(mtd);
Vitaly Wool962034f2005-09-15 14:58:53 +01004941
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004942 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01004943 nand_release_device(mtd);
4944 else
Brian Norrisd0370212011-07-19 10:06:08 -07004945 pr_err("%s called for a chip which is not in suspended state\n",
4946 __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01004947}
4948
Scott Branden72ea4032014-11-20 11:18:05 -08004949/**
4950 * nand_shutdown - [MTD Interface] Finish the current NAND operation and
4951 * prevent further operations
4952 * @mtd: MTD device structure
4953 */
4954static void nand_shutdown(struct mtd_info *mtd)
4955{
Brian Norris9ca641b2015-11-09 16:37:28 -08004956 nand_get_device(mtd, FL_PM_SUSPENDED);
Scott Branden72ea4032014-11-20 11:18:05 -08004957}
4958
Brian Norris8b6e50c2011-05-25 14:59:01 -07004959/* Set default functions */
Boris Brezillon29a198a2016-05-24 20:17:48 +02004960static void nand_set_defaults(struct nand_chip *chip)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004961{
Boris Brezillon29a198a2016-05-24 20:17:48 +02004962 unsigned int busw = chip->options & NAND_BUSWIDTH_16;
4963
Linus Torvalds1da177e2005-04-16 15:20:36 -07004964 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004965 if (!chip->chip_delay)
4966 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004967
4968 /* check, if a user supplied command function given */
Miquel Raynal8878b122017-11-09 14:16:45 +01004969 if (!chip->cmdfunc && !chip->exec_op)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004970 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004971
4972 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004973 if (chip->waitfunc == NULL)
4974 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004975
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004976 if (!chip->select_chip)
4977 chip->select_chip = nand_select_chip;
Brian Norris68e80782013-07-18 01:17:02 -07004978
Huang Shijie4204ccc2013-08-16 10:10:07 +08004979 /* set for ONFI nand */
4980 if (!chip->onfi_set_features)
4981 chip->onfi_set_features = nand_onfi_set_features;
4982 if (!chip->onfi_get_features)
4983 chip->onfi_get_features = nand_onfi_get_features;
4984
Brian Norris68e80782013-07-18 01:17:02 -07004985 /* If called twice, pointers that depend on busw may need to be reset */
4986 if (!chip->read_byte || chip->read_byte == nand_read_byte)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004987 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
4988 if (!chip->read_word)
4989 chip->read_word = nand_read_word;
4990 if (!chip->block_bad)
4991 chip->block_bad = nand_block_bad;
4992 if (!chip->block_markbad)
4993 chip->block_markbad = nand_default_block_markbad;
Brian Norris68e80782013-07-18 01:17:02 -07004994 if (!chip->write_buf || chip->write_buf == nand_write_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004995 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
Uwe Kleine-König05f78352013-12-05 22:22:04 +01004996 if (!chip->write_byte || chip->write_byte == nand_write_byte)
4997 chip->write_byte = busw ? nand_write_byte16 : nand_write_byte;
Brian Norris68e80782013-07-18 01:17:02 -07004998 if (!chip->read_buf || chip->read_buf == nand_read_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004999 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005000 if (!chip->scan_bbt)
5001 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02005002
5003 if (!chip->controller) {
5004 chip->controller = &chip->hwcontrol;
Marc Gonzalezd45bc582016-07-27 11:23:52 +02005005 nand_hw_control_init(chip->controller);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02005006 }
5007
Masahiro Yamada477544c2017-03-30 17:15:05 +09005008 if (!chip->buf_align)
5009 chip->buf_align = 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005010}
5011
Brian Norris8b6e50c2011-05-25 14:59:01 -07005012/* Sanitize ONFI strings so we can safely print them */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005013static void sanitize_string(uint8_t *s, size_t len)
5014{
5015 ssize_t i;
5016
Brian Norris8b6e50c2011-05-25 14:59:01 -07005017 /* Null terminate */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005018 s[len - 1] = 0;
5019
Brian Norris8b6e50c2011-05-25 14:59:01 -07005020 /* Remove non printable chars */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005021 for (i = 0; i < len - 1; i++) {
5022 if (s[i] < ' ' || s[i] > 127)
5023 s[i] = '?';
5024 }
5025
Brian Norris8b6e50c2011-05-25 14:59:01 -07005026 /* Remove trailing spaces */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005027 strim(s);
5028}
5029
5030static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
5031{
5032 int i;
5033 while (len--) {
5034 crc ^= *p++ << 8;
5035 for (i = 0; i < 8; i++)
5036 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
5037 }
5038
5039 return crc;
5040}
5041
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005042/* Parse the Extended Parameter Page. */
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005043static int nand_flash_detect_ext_param_page(struct nand_chip *chip,
5044 struct nand_onfi_params *p)
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005045{
5046 struct onfi_ext_param_page *ep;
5047 struct onfi_ext_section *s;
5048 struct onfi_ext_ecc_info *ecc;
5049 uint8_t *cursor;
Boris Brezillon97d90da2017-11-30 18:01:29 +01005050 int ret;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005051 int len;
5052 int i;
5053
5054 len = le16_to_cpu(p->ext_param_page_length) * 16;
5055 ep = kmalloc(len, GFP_KERNEL);
Brian Norris5cb13272013-09-16 17:59:20 -07005056 if (!ep)
5057 return -ENOMEM;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005058
5059 /* Send our own NAND_CMD_PARAM. */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005060 ret = nand_read_param_page_op(chip, 0, NULL, 0);
5061 if (ret)
5062 goto ext_out;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005063
5064 /* Use the Change Read Column command to skip the ONFI param pages. */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005065 ret = nand_change_read_column_op(chip,
5066 sizeof(*p) * p->num_of_param_pages,
5067 ep, len, true);
5068 if (ret)
5069 goto ext_out;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005070
Boris Brezillon97d90da2017-11-30 18:01:29 +01005071 ret = -EINVAL;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005072 if ((onfi_crc16(ONFI_CRC_BASE, ((uint8_t *)ep) + 2, len - 2)
5073 != le16_to_cpu(ep->crc))) {
5074 pr_debug("fail in the CRC.\n");
5075 goto ext_out;
5076 }
5077
5078 /*
5079 * Check the signature.
5080 * Do not strictly follow the ONFI spec, maybe changed in future.
5081 */
5082 if (strncmp(ep->sig, "EPPS", 4)) {
5083 pr_debug("The signature is invalid.\n");
5084 goto ext_out;
5085 }
5086
5087 /* find the ECC section. */
5088 cursor = (uint8_t *)(ep + 1);
5089 for (i = 0; i < ONFI_EXT_SECTION_MAX; i++) {
5090 s = ep->sections + i;
5091 if (s->type == ONFI_SECTION_TYPE_2)
5092 break;
5093 cursor += s->length * 16;
5094 }
5095 if (i == ONFI_EXT_SECTION_MAX) {
5096 pr_debug("We can not find the ECC section.\n");
5097 goto ext_out;
5098 }
5099
5100 /* get the info we want. */
5101 ecc = (struct onfi_ext_ecc_info *)cursor;
5102
Brian Norris4ae7d222013-09-16 18:20:21 -07005103 if (!ecc->codeword_size) {
5104 pr_debug("Invalid codeword size\n");
5105 goto ext_out;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005106 }
5107
Brian Norris4ae7d222013-09-16 18:20:21 -07005108 chip->ecc_strength_ds = ecc->ecc_bits;
5109 chip->ecc_step_ds = 1 << ecc->codeword_size;
Brian Norris5cb13272013-09-16 17:59:20 -07005110 ret = 0;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005111
5112ext_out:
5113 kfree(ep);
5114 return ret;
5115}
5116
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005117/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07005118 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise.
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005119 */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005120static int nand_flash_detect_onfi(struct nand_chip *chip)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005121{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005122 struct mtd_info *mtd = nand_to_mtd(chip);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005123 struct nand_onfi_params *p = &chip->onfi_params;
Boris Brezillon97d90da2017-11-30 18:01:29 +01005124 char id[4];
5125 int i, ret, val;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005126
Brian Norris7854d3f2011-06-23 14:12:08 -07005127 /* Try ONFI for unknown chip or LP */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005128 ret = nand_readid_op(chip, 0x20, id, sizeof(id));
5129 if (ret || strncmp(id, "ONFI", 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005130 return 0;
5131
Boris Brezillon97d90da2017-11-30 18:01:29 +01005132 ret = nand_read_param_page_op(chip, 0, NULL, 0);
5133 if (ret)
5134 return 0;
5135
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005136 for (i = 0; i < 3; i++) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01005137 ret = nand_read_data_op(chip, p, sizeof(*p), true);
5138 if (ret)
5139 return 0;
5140
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005141 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
5142 le16_to_cpu(p->crc)) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005143 break;
5144 }
5145 }
5146
Brian Norrisc7f23a72013-08-13 10:51:55 -07005147 if (i == 3) {
5148 pr_err("Could not find valid ONFI parameter page; aborting\n");
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005149 return 0;
Brian Norrisc7f23a72013-08-13 10:51:55 -07005150 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005151
Brian Norris8b6e50c2011-05-25 14:59:01 -07005152 /* Check version */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005153 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08005154 if (val & (1 << 5))
5155 chip->onfi_version = 23;
5156 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005157 chip->onfi_version = 22;
5158 else if (val & (1 << 3))
5159 chip->onfi_version = 21;
5160 else if (val & (1 << 2))
5161 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08005162 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005163 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08005164
5165 if (!chip->onfi_version) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03005166 pr_info("unsupported ONFI version: %d\n", val);
Brian Norrisb7b1a292010-12-12 00:23:33 -08005167 return 0;
5168 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005169
5170 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
5171 sanitize_string(p->model, sizeof(p->model));
5172 if (!mtd->name)
5173 mtd->name = p->model;
Brian Norris4355b702013-08-27 18:45:10 -07005174
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005175 mtd->writesize = le32_to_cpu(p->byte_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07005176
5177 /*
5178 * pages_per_block and blocks_per_lun may not be a power-of-2 size
5179 * (don't ask me who thought of this...). MTD assumes that these
5180 * dimensions will be power-of-2, so just truncate the remaining area.
5181 */
5182 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
5183 mtd->erasesize *= mtd->writesize;
5184
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005185 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07005186
5187 /* See erasesize comment */
5188 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
Matthieu CASTET63795752012-03-19 15:35:25 +01005189 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
Huang Shijie13fbd172013-09-25 14:58:13 +08005190 chip->bits_per_cell = p->bits_per_cell;
Huang Shijiee2985fc2013-05-17 11:17:30 +08005191
Zach Brown34da5f52017-01-10 13:30:21 -06005192 chip->max_bb_per_die = le16_to_cpu(p->bb_per_lun);
5193 chip->blocks_per_die = le32_to_cpu(p->blocks_per_lun);
5194
Huang Shijiee2985fc2013-05-17 11:17:30 +08005195 if (onfi_feature(chip) & ONFI_FEATURE_16_BIT_BUS)
Boris Brezillon29a198a2016-05-24 20:17:48 +02005196 chip->options |= NAND_BUSWIDTH_16;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005197
Huang Shijie10c86ba2013-05-17 11:17:26 +08005198 if (p->ecc_bits != 0xff) {
5199 chip->ecc_strength_ds = p->ecc_bits;
5200 chip->ecc_step_ds = 512;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08005201 } else if (chip->onfi_version >= 21 &&
5202 (onfi_feature(chip) & ONFI_FEATURE_EXT_PARAM_PAGE)) {
5203
5204 /*
5205 * The nand_flash_detect_ext_param_page() uses the
5206 * Change Read Column command which maybe not supported
5207 * by the chip->cmdfunc. So try to update the chip->cmdfunc
5208 * now. We do not replace user supplied command function.
5209 */
5210 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
5211 chip->cmdfunc = nand_command_lp;
5212
5213 /* The Extended Parameter Page is supported since ONFI 2.1. */
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005214 if (nand_flash_detect_ext_param_page(chip, p))
Brian Norrisc7f23a72013-08-13 10:51:55 -07005215 pr_warn("Failed to detect ONFI extended param page\n");
5216 } else {
5217 pr_warn("Could not retrieve ONFI ECC requirements\n");
Huang Shijie10c86ba2013-05-17 11:17:26 +08005218 }
5219
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005220 return 1;
5221}
5222
5223/*
Huang Shijie91361812014-02-21 13:39:40 +08005224 * Check if the NAND chip is JEDEC compliant, returns 1 if it is, 0 otherwise.
5225 */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005226static int nand_flash_detect_jedec(struct nand_chip *chip)
Huang Shijie91361812014-02-21 13:39:40 +08005227{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005228 struct mtd_info *mtd = nand_to_mtd(chip);
Huang Shijie91361812014-02-21 13:39:40 +08005229 struct nand_jedec_params *p = &chip->jedec_params;
5230 struct jedec_ecc_info *ecc;
Boris Brezillon97d90da2017-11-30 18:01:29 +01005231 char id[5];
5232 int i, val, ret;
Huang Shijie91361812014-02-21 13:39:40 +08005233
5234 /* Try JEDEC for unknown chip or LP */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005235 ret = nand_readid_op(chip, 0x40, id, sizeof(id));
5236 if (ret || strncmp(id, "JEDEC", sizeof(id)))
Huang Shijie91361812014-02-21 13:39:40 +08005237 return 0;
5238
Boris Brezillon97d90da2017-11-30 18:01:29 +01005239 ret = nand_read_param_page_op(chip, 0x40, NULL, 0);
5240 if (ret)
5241 return 0;
5242
Huang Shijie91361812014-02-21 13:39:40 +08005243 for (i = 0; i < 3; i++) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01005244 ret = nand_read_data_op(chip, p, sizeof(*p), true);
5245 if (ret)
5246 return 0;
Huang Shijie91361812014-02-21 13:39:40 +08005247
5248 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 510) ==
5249 le16_to_cpu(p->crc))
5250 break;
5251 }
5252
5253 if (i == 3) {
5254 pr_err("Could not find valid JEDEC parameter page; aborting\n");
5255 return 0;
5256 }
5257
5258 /* Check version */
5259 val = le16_to_cpu(p->revision);
5260 if (val & (1 << 2))
5261 chip->jedec_version = 10;
5262 else if (val & (1 << 1))
5263 chip->jedec_version = 1; /* vendor specific version */
5264
5265 if (!chip->jedec_version) {
5266 pr_info("unsupported JEDEC version: %d\n", val);
5267 return 0;
5268 }
5269
5270 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
5271 sanitize_string(p->model, sizeof(p->model));
5272 if (!mtd->name)
5273 mtd->name = p->model;
5274
5275 mtd->writesize = le32_to_cpu(p->byte_per_page);
5276
5277 /* Please reference to the comment for nand_flash_detect_onfi. */
5278 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
5279 mtd->erasesize *= mtd->writesize;
5280
5281 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
5282
5283 /* Please reference to the comment for nand_flash_detect_onfi. */
5284 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
5285 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
5286 chip->bits_per_cell = p->bits_per_cell;
5287
5288 if (jedec_feature(chip) & JEDEC_FEATURE_16_BIT_BUS)
Boris Brezillon29a198a2016-05-24 20:17:48 +02005289 chip->options |= NAND_BUSWIDTH_16;
Huang Shijie91361812014-02-21 13:39:40 +08005290
5291 /* ECC info */
5292 ecc = &p->ecc_info[0];
5293
5294 if (ecc->codeword_size >= 9) {
5295 chip->ecc_strength_ds = ecc->ecc_bits;
5296 chip->ecc_step_ds = 1 << ecc->codeword_size;
5297 } else {
5298 pr_warn("Invalid codeword size\n");
5299 }
5300
5301 return 1;
5302}
5303
5304/*
Brian Norrise3b88bd2012-09-24 20:40:52 -07005305 * nand_id_has_period - Check if an ID string has a given wraparound period
5306 * @id_data: the ID string
5307 * @arrlen: the length of the @id_data array
5308 * @period: the period of repitition
5309 *
5310 * Check if an ID string is repeated within a given sequence of bytes at
5311 * specific repetition interval period (e.g., {0x20,0x01,0x7F,0x20} has a
Brian Norrisd4d4f1b2012-11-14 21:54:20 -08005312 * period of 3). This is a helper function for nand_id_len(). Returns non-zero
Brian Norrise3b88bd2012-09-24 20:40:52 -07005313 * if the repetition has a period of @period; otherwise, returns zero.
5314 */
5315static int nand_id_has_period(u8 *id_data, int arrlen, int period)
5316{
5317 int i, j;
5318 for (i = 0; i < period; i++)
5319 for (j = i + period; j < arrlen; j += period)
5320 if (id_data[i] != id_data[j])
5321 return 0;
5322 return 1;
5323}
5324
5325/*
5326 * nand_id_len - Get the length of an ID string returned by CMD_READID
5327 * @id_data: the ID string
5328 * @arrlen: the length of the @id_data array
5329
5330 * Returns the length of the ID string, according to known wraparound/trailing
5331 * zero patterns. If no pattern exists, returns the length of the array.
5332 */
5333static int nand_id_len(u8 *id_data, int arrlen)
5334{
5335 int last_nonzero, period;
5336
5337 /* Find last non-zero byte */
5338 for (last_nonzero = arrlen - 1; last_nonzero >= 0; last_nonzero--)
5339 if (id_data[last_nonzero])
5340 break;
5341
5342 /* All zeros */
5343 if (last_nonzero < 0)
5344 return 0;
5345
5346 /* Calculate wraparound period */
5347 for (period = 1; period < arrlen; period++)
5348 if (nand_id_has_period(id_data, arrlen, period))
5349 break;
5350
5351 /* There's a repeated pattern */
5352 if (period < arrlen)
5353 return period;
5354
5355 /* There are trailing zeros */
5356 if (last_nonzero < arrlen - 1)
5357 return last_nonzero + 1;
5358
5359 /* No pattern detected */
5360 return arrlen;
5361}
5362
Huang Shijie7db906b2013-09-25 14:58:11 +08005363/* Extract the bits of per cell from the 3rd byte of the extended ID */
5364static int nand_get_bits_per_cell(u8 cellinfo)
5365{
5366 int bits;
5367
5368 bits = cellinfo & NAND_CI_CELLTYPE_MSK;
5369 bits >>= NAND_CI_CELLTYPE_SHIFT;
5370 return bits + 1;
5371}
5372
Brian Norrise3b88bd2012-09-24 20:40:52 -07005373/*
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005374 * Many new NAND share similar device ID codes, which represent the size of the
5375 * chip. The rest of the parameters must be decoded according to generic or
5376 * manufacturer-specific "extended ID" decoding patterns.
5377 */
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005378void nand_decode_ext_id(struct nand_chip *chip)
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005379{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005380 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillon9b2d61f2016-06-08 10:34:57 +02005381 int extid;
Boris Brezillon7f501f02016-05-24 19:20:05 +02005382 u8 *id_data = chip->id.data;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005383 /* The 3rd id byte holds MLC / multichip data */
Huang Shijie7db906b2013-09-25 14:58:11 +08005384 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005385 /* The 4th id byte is the important one */
5386 extid = id_data[3];
5387
Boris Brezillon01389b62016-06-08 10:30:18 +02005388 /* Calc pagesize */
5389 mtd->writesize = 1024 << (extid & 0x03);
5390 extid >>= 2;
5391 /* Calc oobsize */
5392 mtd->oobsize = (8 << (extid & 0x01)) * (mtd->writesize >> 9);
5393 extid >>= 2;
5394 /* Calc blocksize. Blocksize is multiples of 64KiB */
5395 mtd->erasesize = (64 * 1024) << (extid & 0x03);
5396 extid >>= 2;
5397 /* Get buswidth information */
5398 if (extid & 0x1)
5399 chip->options |= NAND_BUSWIDTH_16;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005400}
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005401EXPORT_SYMBOL_GPL(nand_decode_ext_id);
Brian Norrisfc09bbc2012-09-24 20:40:50 -07005402
5403/*
Brian Norrisf23a4812012-09-24 20:40:51 -07005404 * Old devices have chip data hardcoded in the device ID table. nand_decode_id
5405 * decodes a matching ID table entry and assigns the MTD size parameters for
5406 * the chip.
5407 */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005408static void nand_decode_id(struct nand_chip *chip, struct nand_flash_dev *type)
Brian Norrisf23a4812012-09-24 20:40:51 -07005409{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005410 struct mtd_info *mtd = nand_to_mtd(chip);
Brian Norrisf23a4812012-09-24 20:40:51 -07005411
5412 mtd->erasesize = type->erasesize;
5413 mtd->writesize = type->pagesize;
5414 mtd->oobsize = mtd->writesize / 32;
Brian Norrisf23a4812012-09-24 20:40:51 -07005415
Huang Shijie1c195e92013-09-25 14:58:12 +08005416 /* All legacy ID NAND are small-page, SLC */
5417 chip->bits_per_cell = 1;
Brian Norrisf23a4812012-09-24 20:40:51 -07005418}
5419
5420/*
Brian Norris7e74c2d2012-09-24 20:40:49 -07005421 * Set the bad block marker/indicator (BBM/BBI) patterns according to some
5422 * heuristic patterns using various detected parameters (e.g., manufacturer,
5423 * page size, cell-type information).
5424 */
Boris Brezillon7f501f02016-05-24 19:20:05 +02005425static void nand_decode_bbm_options(struct nand_chip *chip)
Brian Norris7e74c2d2012-09-24 20:40:49 -07005426{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005427 struct mtd_info *mtd = nand_to_mtd(chip);
Brian Norris7e74c2d2012-09-24 20:40:49 -07005428
5429 /* Set the bad block position */
5430 if (mtd->writesize > 512 || (chip->options & NAND_BUSWIDTH_16))
5431 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
5432 else
5433 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
Brian Norris7e74c2d2012-09-24 20:40:49 -07005434}
5435
Huang Shijieec6e87e2013-03-15 11:01:00 +08005436static inline bool is_full_id_nand(struct nand_flash_dev *type)
5437{
5438 return type->id_len;
5439}
5440
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005441static bool find_full_id_nand(struct nand_chip *chip,
Boris Brezillon29a198a2016-05-24 20:17:48 +02005442 struct nand_flash_dev *type)
Huang Shijieec6e87e2013-03-15 11:01:00 +08005443{
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005444 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillon7f501f02016-05-24 19:20:05 +02005445 u8 *id_data = chip->id.data;
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005446
Huang Shijieec6e87e2013-03-15 11:01:00 +08005447 if (!strncmp(type->id, id_data, type->id_len)) {
5448 mtd->writesize = type->pagesize;
5449 mtd->erasesize = type->erasesize;
5450 mtd->oobsize = type->oobsize;
5451
Huang Shijie7db906b2013-09-25 14:58:11 +08005452 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Huang Shijieec6e87e2013-03-15 11:01:00 +08005453 chip->chipsize = (uint64_t)type->chipsize << 20;
5454 chip->options |= type->options;
Huang Shijie57219342013-05-17 11:17:32 +08005455 chip->ecc_strength_ds = NAND_ECC_STRENGTH(type);
5456 chip->ecc_step_ds = NAND_ECC_STEP(type);
Boris BREZILLON57a94e22014-09-22 20:11:50 +02005457 chip->onfi_timing_mode_default =
5458 type->onfi_timing_mode_default;
Huang Shijieec6e87e2013-03-15 11:01:00 +08005459
Cai Zhiyong092b6a12013-12-25 21:19:21 +08005460 if (!mtd->name)
5461 mtd->name = type->name;
5462
Huang Shijieec6e87e2013-03-15 11:01:00 +08005463 return true;
5464 }
5465 return false;
5466}
5467
Brian Norris7e74c2d2012-09-24 20:40:49 -07005468/*
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005469 * Manufacturer detection. Only used when the NAND is not ONFI or JEDEC
5470 * compliant and does not have a full-id or legacy-id entry in the nand_ids
5471 * table.
5472 */
5473static void nand_manufacturer_detect(struct nand_chip *chip)
5474{
5475 /*
5476 * Try manufacturer detection if available and use
5477 * nand_decode_ext_id() otherwise.
5478 */
5479 if (chip->manufacturer.desc && chip->manufacturer.desc->ops &&
Lothar Waßmann69fc0122017-08-29 12:17:12 +02005480 chip->manufacturer.desc->ops->detect) {
5481 /* The 3rd id byte holds MLC / multichip data */
5482 chip->bits_per_cell = nand_get_bits_per_cell(chip->id.data[2]);
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005483 chip->manufacturer.desc->ops->detect(chip);
Lothar Waßmann69fc0122017-08-29 12:17:12 +02005484 } else {
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005485 nand_decode_ext_id(chip);
Lothar Waßmann69fc0122017-08-29 12:17:12 +02005486 }
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005487}
5488
5489/*
5490 * Manufacturer initialization. This function is called for all NANDs including
5491 * ONFI and JEDEC compliant ones.
5492 * Manufacturer drivers should put all their specific initialization code in
5493 * their ->init() hook.
5494 */
5495static int nand_manufacturer_init(struct nand_chip *chip)
5496{
5497 if (!chip->manufacturer.desc || !chip->manufacturer.desc->ops ||
5498 !chip->manufacturer.desc->ops->init)
5499 return 0;
5500
5501 return chip->manufacturer.desc->ops->init(chip);
5502}
5503
5504/*
5505 * Manufacturer cleanup. This function is called for all NANDs including
5506 * ONFI and JEDEC compliant ones.
5507 * Manufacturer drivers should put all their specific cleanup code in their
5508 * ->cleanup() hook.
5509 */
5510static void nand_manufacturer_cleanup(struct nand_chip *chip)
5511{
5512 /* Release manufacturer private data */
5513 if (chip->manufacturer.desc && chip->manufacturer.desc->ops &&
5514 chip->manufacturer.desc->ops->cleanup)
5515 chip->manufacturer.desc->ops->cleanup(chip);
5516}
5517
5518/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07005519 * Get the flash and manufacturer id and lookup if the type is supported.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005520 */
Boris Brezillon7bb42792016-05-24 20:55:33 +02005521static int nand_detect(struct nand_chip *chip, struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005522{
Boris Brezillonbcc678c2017-01-07 15:48:25 +01005523 const struct nand_manufacturer *manufacturer;
Boris Brezilloncbe435a2016-05-24 16:56:22 +02005524 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillon97d90da2017-11-30 18:01:29 +01005525 int busw, ret;
Boris Brezillon7f501f02016-05-24 19:20:05 +02005526 u8 *id_data = chip->id.data;
5527 u8 maf_id, dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005528
Karl Beldanef89a882008-09-15 14:37:29 +02005529 /*
5530 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
Brian Norris8b6e50c2011-05-25 14:59:01 -07005531 * after power-up.
Karl Beldanef89a882008-09-15 14:37:29 +02005532 */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005533 ret = nand_reset(chip, 0);
5534 if (ret)
5535 return ret;
Boris Brezillon73f907f2016-10-24 16:46:20 +02005536
5537 /* Select the device */
5538 chip->select_chip(mtd, 0);
Karl Beldanef89a882008-09-15 14:37:29 +02005539
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540 /* Send the command for reading device ID */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005541 ret = nand_readid_op(chip, 0, id_data, 2);
5542 if (ret)
5543 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544
5545 /* Read manufacturer and device IDs */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005546 maf_id = id_data[0];
5547 dev_id = id_data[1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005548
Brian Norris8b6e50c2011-05-25 14:59:01 -07005549 /*
5550 * Try again to make sure, as some systems the bus-hold or other
Ben Dooksed8165c2008-04-14 14:58:58 +01005551 * interface concerns can cause random data which looks like a
5552 * possibly credible NAND flash to appear. If the two results do
5553 * not match, ignore the device completely.
5554 */
5555
Brian Norris4aef9b72012-09-24 20:40:48 -07005556 /* Read entire ID string */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005557 ret = nand_readid_op(chip, 0, id_data, sizeof(chip->id.data));
5558 if (ret)
5559 return ret;
Ben Dooksed8165c2008-04-14 14:58:58 +01005560
Boris Brezillon7f501f02016-05-24 19:20:05 +02005561 if (id_data[0] != maf_id || id_data[1] != dev_id) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03005562 pr_info("second ID read did not match %02x,%02x against %02x,%02x\n",
Boris Brezillon7f501f02016-05-24 19:20:05 +02005563 maf_id, dev_id, id_data[0], id_data[1]);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005564 return -ENODEV;
Ben Dooksed8165c2008-04-14 14:58:58 +01005565 }
5566
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +02005567 chip->id.len = nand_id_len(id_data, ARRAY_SIZE(chip->id.data));
Boris Brezillon7f501f02016-05-24 19:20:05 +02005568
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005569 /* Try to identify manufacturer */
5570 manufacturer = nand_get_manufacturer(maf_id);
5571 chip->manufacturer.desc = manufacturer;
5572
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005573 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00005574 type = nand_flash_ids;
5575
Boris Brezillon29a198a2016-05-24 20:17:48 +02005576 /*
5577 * Save the NAND_BUSWIDTH_16 flag before letting auto-detection logic
5578 * override it.
5579 * This is required to make sure initial NAND bus width set by the
5580 * NAND controller driver is coherent with the real NAND bus width
5581 * (extracted by auto-detection code).
5582 */
5583 busw = chip->options & NAND_BUSWIDTH_16;
5584
5585 /*
5586 * The flag is only set (never cleared), reset it to its default value
5587 * before starting auto-detection.
5588 */
5589 chip->options &= ~NAND_BUSWIDTH_16;
5590
Huang Shijieec6e87e2013-03-15 11:01:00 +08005591 for (; type->name != NULL; type++) {
5592 if (is_full_id_nand(type)) {
Boris Brezillon29a198a2016-05-24 20:17:48 +02005593 if (find_full_id_nand(chip, type))
Huang Shijieec6e87e2013-03-15 11:01:00 +08005594 goto ident_done;
Boris Brezillon7f501f02016-05-24 19:20:05 +02005595 } else if (dev_id == type->dev_id) {
Brian Norrisdb5b09f2015-05-22 10:43:12 -07005596 break;
Huang Shijieec6e87e2013-03-15 11:01:00 +08005597 }
5598 }
David Woodhouse5e81e882010-02-26 18:32:56 +00005599
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005600 chip->onfi_version = 0;
5601 if (!type->name || !type->pagesize) {
Masahiro Yamada35fc5192014-04-09 16:26:26 +09005602 /* Check if the chip is ONFI compliant */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005603 if (nand_flash_detect_onfi(chip))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02005604 goto ident_done;
Huang Shijie91361812014-02-21 13:39:40 +08005605
5606 /* Check if the chip is JEDEC compliant */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005607 if (nand_flash_detect_jedec(chip))
Huang Shijie91361812014-02-21 13:39:40 +08005608 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005609 }
5610
David Woodhouse5e81e882010-02-26 18:32:56 +00005611 if (!type->name)
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005612 return -ENODEV;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005613
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02005614 if (!mtd->name)
5615 mtd->name = type->name;
5616
Adrian Hunter69423d92008-12-10 13:37:21 +00005617 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005618
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005619 if (!type->pagesize)
5620 nand_manufacturer_detect(chip);
5621 else
Boris Brezillon29a198a2016-05-24 20:17:48 +02005622 nand_decode_id(chip, type);
Boris Brezillonabbe26d2016-06-08 09:32:55 +02005623
Brian Norrisbf7a01b2012-07-13 09:28:24 -07005624 /* Get chip options */
5625 chip->options |= type->options;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005626
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02005627ident_done:
5628
Matthieu CASTET64b37b22012-11-06 11:51:44 +01005629 if (chip->options & NAND_BUSWIDTH_AUTO) {
Boris Brezillon29a198a2016-05-24 20:17:48 +02005630 WARN_ON(busw & NAND_BUSWIDTH_16);
5631 nand_set_defaults(chip);
Matthieu CASTET64b37b22012-11-06 11:51:44 +01005632 } else if (busw != (chip->options & NAND_BUSWIDTH_16)) {
5633 /*
5634 * Check, if buswidth is correct. Hardware drivers should set
5635 * chip correct!
5636 */
Ezequiel Garcia20171642013-11-25 08:30:31 -03005637 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
Boris Brezillon7f501f02016-05-24 19:20:05 +02005638 maf_id, dev_id);
Boris Brezillonbcc678c2017-01-07 15:48:25 +01005639 pr_info("%s %s\n", nand_manufacturer_name(manufacturer),
5640 mtd->name);
Boris Brezillon29a198a2016-05-24 20:17:48 +02005641 pr_warn("bus width %d instead of %d bits\n", busw ? 16 : 8,
5642 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005643 return -EINVAL;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005644 }
5645
Boris Brezillon7f501f02016-05-24 19:20:05 +02005646 nand_decode_bbm_options(chip);
Brian Norris7e74c2d2012-09-24 20:40:49 -07005647
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005648 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005649 chip->page_shift = ffs(mtd->writesize) - 1;
Brian Norris8b6e50c2011-05-25 14:59:01 -07005650 /* Convert chipsize to number of pages per chip -1 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005651 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005652
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005653 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005654 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00005655 if (chip->chipsize & 0xffffffff)
5656 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02005657 else {
5658 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
5659 chip->chip_shift += 32 - 1;
5660 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005661
Masahiro Yamada14157f82017-09-13 11:05:50 +09005662 if (chip->chip_shift - chip->page_shift > 16)
5663 chip->options |= NAND_ROW_ADDR_3;
5664
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03005665 chip->badblockbits = 8;
Brian Norris49c50b92014-05-06 16:02:19 -07005666 chip->erase = single_erase;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005667
Brian Norris8b6e50c2011-05-25 14:59:01 -07005668 /* Do not replace user supplied command function! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005669 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
5670 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005671
Ezequiel Garcia20171642013-11-25 08:30:31 -03005672 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
Boris Brezillon7f501f02016-05-24 19:20:05 +02005673 maf_id, dev_id);
Huang Shijieffdac6cd2014-02-21 13:39:41 +08005674
5675 if (chip->onfi_version)
Boris Brezillonbcc678c2017-01-07 15:48:25 +01005676 pr_info("%s %s\n", nand_manufacturer_name(manufacturer),
5677 chip->onfi_params.model);
Huang Shijieffdac6cd2014-02-21 13:39:41 +08005678 else if (chip->jedec_version)
Boris Brezillonbcc678c2017-01-07 15:48:25 +01005679 pr_info("%s %s\n", nand_manufacturer_name(manufacturer),
5680 chip->jedec_params.model);
Huang Shijieffdac6cd2014-02-21 13:39:41 +08005681 else
Boris Brezillonbcc678c2017-01-07 15:48:25 +01005682 pr_info("%s %s\n", nand_manufacturer_name(manufacturer),
5683 type->name);
Huang Shijieffdac6cd2014-02-21 13:39:41 +08005684
Rafał Miłecki3755a992014-10-21 00:01:04 +02005685 pr_info("%d MiB, %s, erase size: %d KiB, page size: %d, OOB size: %d\n",
Huang Shijie3723e932013-09-25 14:58:14 +08005686 (int)(chip->chipsize >> 20), nand_is_slc(chip) ? "SLC" : "MLC",
Rafał Miłecki3755a992014-10-21 00:01:04 +02005687 mtd->erasesize >> 10, mtd->writesize, mtd->oobsize);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005688 return 0;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005689}
5690
Boris Brezillond48f62b2016-04-01 14:54:32 +02005691static const char * const nand_ecc_modes[] = {
5692 [NAND_ECC_NONE] = "none",
5693 [NAND_ECC_SOFT] = "soft",
5694 [NAND_ECC_HW] = "hw",
5695 [NAND_ECC_HW_SYNDROME] = "hw_syndrome",
5696 [NAND_ECC_HW_OOB_FIRST] = "hw_oob_first",
Thomas Petazzoni785818f2017-04-29 11:06:43 +02005697 [NAND_ECC_ON_DIE] = "on-die",
Boris Brezillond48f62b2016-04-01 14:54:32 +02005698};
5699
5700static int of_get_nand_ecc_mode(struct device_node *np)
5701{
5702 const char *pm;
5703 int err, i;
5704
5705 err = of_property_read_string(np, "nand-ecc-mode", &pm);
5706 if (err < 0)
5707 return err;
5708
5709 for (i = 0; i < ARRAY_SIZE(nand_ecc_modes); i++)
5710 if (!strcasecmp(pm, nand_ecc_modes[i]))
5711 return i;
5712
Rafał Miłeckiae211bc2016-04-17 22:53:06 +02005713 /*
5714 * For backward compatibility we support few obsoleted values that don't
5715 * have their mappings into nand_ecc_modes_t anymore (they were merged
5716 * with other enums).
5717 */
5718 if (!strcasecmp(pm, "soft_bch"))
5719 return NAND_ECC_SOFT;
5720
Boris Brezillond48f62b2016-04-01 14:54:32 +02005721 return -ENODEV;
5722}
5723
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02005724static const char * const nand_ecc_algos[] = {
5725 [NAND_ECC_HAMMING] = "hamming",
5726 [NAND_ECC_BCH] = "bch",
5727};
5728
Boris Brezillond48f62b2016-04-01 14:54:32 +02005729static int of_get_nand_ecc_algo(struct device_node *np)
5730{
5731 const char *pm;
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02005732 int err, i;
Boris Brezillond48f62b2016-04-01 14:54:32 +02005733
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02005734 err = of_property_read_string(np, "nand-ecc-algo", &pm);
5735 if (!err) {
5736 for (i = NAND_ECC_HAMMING; i < ARRAY_SIZE(nand_ecc_algos); i++)
5737 if (!strcasecmp(pm, nand_ecc_algos[i]))
5738 return i;
5739 return -ENODEV;
5740 }
Boris Brezillond48f62b2016-04-01 14:54:32 +02005741
5742 /*
5743 * For backward compatibility we also read "nand-ecc-mode" checking
5744 * for some obsoleted values that were specifying ECC algorithm.
5745 */
5746 err = of_property_read_string(np, "nand-ecc-mode", &pm);
5747 if (err < 0)
5748 return err;
5749
5750 if (!strcasecmp(pm, "soft"))
5751 return NAND_ECC_HAMMING;
5752 else if (!strcasecmp(pm, "soft_bch"))
5753 return NAND_ECC_BCH;
5754
5755 return -ENODEV;
5756}
5757
5758static int of_get_nand_ecc_step_size(struct device_node *np)
5759{
5760 int ret;
5761 u32 val;
5762
5763 ret = of_property_read_u32(np, "nand-ecc-step-size", &val);
5764 return ret ? ret : val;
5765}
5766
5767static int of_get_nand_ecc_strength(struct device_node *np)
5768{
5769 int ret;
5770 u32 val;
5771
5772 ret = of_property_read_u32(np, "nand-ecc-strength", &val);
5773 return ret ? ret : val;
5774}
5775
5776static int of_get_nand_bus_width(struct device_node *np)
5777{
5778 u32 val;
5779
5780 if (of_property_read_u32(np, "nand-bus-width", &val))
5781 return 8;
5782
5783 switch (val) {
5784 case 8:
5785 case 16:
5786 return val;
5787 default:
5788 return -EIO;
5789 }
5790}
5791
5792static bool of_get_nand_on_flash_bbt(struct device_node *np)
5793{
5794 return of_property_read_bool(np, "nand-on-flash-bbt");
5795}
5796
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01005797static int nand_dt_init(struct nand_chip *chip)
Brian Norris5844fee2015-01-23 00:22:27 -08005798{
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01005799 struct device_node *dn = nand_get_flash_node(chip);
Rafał Miłecki79082452016-03-23 11:19:02 +01005800 int ecc_mode, ecc_algo, ecc_strength, ecc_step;
Brian Norris5844fee2015-01-23 00:22:27 -08005801
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01005802 if (!dn)
5803 return 0;
5804
Brian Norris5844fee2015-01-23 00:22:27 -08005805 if (of_get_nand_bus_width(dn) == 16)
5806 chip->options |= NAND_BUSWIDTH_16;
5807
5808 if (of_get_nand_on_flash_bbt(dn))
5809 chip->bbt_options |= NAND_BBT_USE_FLASH;
5810
5811 ecc_mode = of_get_nand_ecc_mode(dn);
Rafał Miłecki79082452016-03-23 11:19:02 +01005812 ecc_algo = of_get_nand_ecc_algo(dn);
Brian Norris5844fee2015-01-23 00:22:27 -08005813 ecc_strength = of_get_nand_ecc_strength(dn);
5814 ecc_step = of_get_nand_ecc_step_size(dn);
5815
Brian Norris5844fee2015-01-23 00:22:27 -08005816 if (ecc_mode >= 0)
5817 chip->ecc.mode = ecc_mode;
5818
Rafał Miłecki79082452016-03-23 11:19:02 +01005819 if (ecc_algo >= 0)
5820 chip->ecc.algo = ecc_algo;
5821
Brian Norris5844fee2015-01-23 00:22:27 -08005822 if (ecc_strength >= 0)
5823 chip->ecc.strength = ecc_strength;
5824
5825 if (ecc_step > 0)
5826 chip->ecc.size = ecc_step;
5827
Boris Brezillonba78ee02016-06-08 17:04:22 +02005828 if (of_property_read_bool(dn, "nand-ecc-maximize"))
5829 chip->ecc.options |= NAND_ECC_MAXIMIZE;
5830
Brian Norris5844fee2015-01-23 00:22:27 -08005831 return 0;
5832}
5833
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005834/**
David Woodhouse3b85c322006-09-25 17:06:53 +01005835 * nand_scan_ident - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07005836 * @mtd: MTD device structure
5837 * @maxchips: number of chips to scan for
5838 * @table: alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005839 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07005840 * This is the first phase of the normal nand_scan() function. It reads the
5841 * flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005842 *
5843 */
David Woodhouse5e81e882010-02-26 18:32:56 +00005844int nand_scan_ident(struct mtd_info *mtd, int maxchips,
5845 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005846{
Cai Zhiyongbb770822013-12-25 20:11:15 +08005847 int i, nand_maf_id, nand_dev_id;
Boris BREZILLON862eba52015-12-01 12:03:03 +01005848 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris5844fee2015-01-23 00:22:27 -08005849 int ret;
5850
Miquel Raynal17fa8042017-11-30 18:01:31 +01005851 /* Enforce the right timings for reset/detection */
5852 onfi_fill_data_interface(chip, NAND_SDR_IFACE, 0);
5853
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01005854 ret = nand_dt_init(chip);
5855 if (ret)
5856 return ret;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005857
Brian Norrisf7a8e382016-01-05 10:39:45 -08005858 if (!mtd->name && mtd->dev.parent)
5859 mtd->name = dev_name(mtd->dev.parent);
5860
Miquel Raynal8878b122017-11-09 14:16:45 +01005861 /*
5862 * ->cmdfunc() is legacy and will only be used if ->exec_op() is not
5863 * populated.
5864 */
5865 if (!chip->exec_op) {
Andrey Smirnov76fe3342016-07-21 14:59:20 -07005866 /*
Miquel Raynal8878b122017-11-09 14:16:45 +01005867 * Default functions assigned for ->cmdfunc() and
5868 * ->select_chip() both expect ->cmd_ctrl() to be populated.
Andrey Smirnov76fe3342016-07-21 14:59:20 -07005869 */
Miquel Raynal8878b122017-11-09 14:16:45 +01005870 if ((!chip->cmdfunc || !chip->select_chip) && !chip->cmd_ctrl) {
5871 pr_err("->cmd_ctrl() should be provided\n");
5872 return -EINVAL;
5873 }
Andrey Smirnov76fe3342016-07-21 14:59:20 -07005874 }
Miquel Raynal8878b122017-11-09 14:16:45 +01005875
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005876 /* Set the default functions */
Boris Brezillon29a198a2016-05-24 20:17:48 +02005877 nand_set_defaults(chip);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005878
5879 /* Read the flash type */
Boris Brezillon7bb42792016-05-24 20:55:33 +02005880 ret = nand_detect(chip, table);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005881 if (ret) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00005882 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
Brian Norrisd0370212011-07-19 10:06:08 -07005883 pr_warn("No NAND device found\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005884 chip->select_chip(mtd, -1);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09005885 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005886 }
5887
Boris Brezillon7f501f02016-05-24 19:20:05 +02005888 nand_maf_id = chip->id.data[0];
5889 nand_dev_id = chip->id.data[1];
5890
Huang Shijie07300162012-11-09 16:23:45 +08005891 chip->select_chip(mtd, -1);
5892
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02005893 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01005894 for (i = 1; i < maxchips; i++) {
Boris Brezillon97d90da2017-11-30 18:01:29 +01005895 u8 id[2];
5896
Karl Beldanef89a882008-09-15 14:37:29 +02005897 /* See comment in nand_get_flash_type for reset */
Boris Brezillon73f907f2016-10-24 16:46:20 +02005898 nand_reset(chip, i);
5899
5900 chip->select_chip(mtd, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005901 /* Send the command for reading device ID */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005902 nand_readid_op(chip, 0, id, sizeof(id));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005903 /* Read manufacturer and device IDs */
Boris Brezillon97d90da2017-11-30 18:01:29 +01005904 if (nand_maf_id != id[0] || nand_dev_id != id[1]) {
Huang Shijie07300162012-11-09 16:23:45 +08005905 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005906 break;
Huang Shijie07300162012-11-09 16:23:45 +08005907 }
5908 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005909 }
5910 if (i > 1)
Ezequiel Garcia20171642013-11-25 08:30:31 -03005911 pr_info("%d chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00005912
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02005914 chip->numchips = i;
5915 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005916
David Woodhouse3b85c322006-09-25 17:06:53 +01005917 return 0;
5918}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02005919EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01005920
Rafał Miłecki06f384c2016-04-17 22:53:05 +02005921static int nand_set_ecc_soft_ops(struct mtd_info *mtd)
5922{
5923 struct nand_chip *chip = mtd_to_nand(mtd);
5924 struct nand_ecc_ctrl *ecc = &chip->ecc;
5925
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02005926 if (WARN_ON(ecc->mode != NAND_ECC_SOFT))
Rafał Miłecki06f384c2016-04-17 22:53:05 +02005927 return -EINVAL;
5928
5929 switch (ecc->algo) {
5930 case NAND_ECC_HAMMING:
5931 ecc->calculate = nand_calculate_ecc;
5932 ecc->correct = nand_correct_data;
5933 ecc->read_page = nand_read_page_swecc;
5934 ecc->read_subpage = nand_read_subpage;
5935 ecc->write_page = nand_write_page_swecc;
5936 ecc->read_page_raw = nand_read_page_raw;
5937 ecc->write_page_raw = nand_write_page_raw;
5938 ecc->read_oob = nand_read_oob_std;
5939 ecc->write_oob = nand_write_oob_std;
5940 if (!ecc->size)
5941 ecc->size = 256;
5942 ecc->bytes = 3;
5943 ecc->strength = 1;
5944 return 0;
5945 case NAND_ECC_BCH:
5946 if (!mtd_nand_has_bch()) {
5947 WARN(1, "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
5948 return -EINVAL;
5949 }
5950 ecc->calculate = nand_bch_calculate_ecc;
5951 ecc->correct = nand_bch_correct_data;
5952 ecc->read_page = nand_read_page_swecc;
5953 ecc->read_subpage = nand_read_subpage;
5954 ecc->write_page = nand_write_page_swecc;
5955 ecc->read_page_raw = nand_read_page_raw;
5956 ecc->write_page_raw = nand_write_page_raw;
5957 ecc->read_oob = nand_read_oob_std;
5958 ecc->write_oob = nand_write_oob_std;
Boris Brezillon8bbba482016-06-08 17:04:23 +02005959
Rafał Miłecki06f384c2016-04-17 22:53:05 +02005960 /*
5961 * Board driver should supply ecc.size and ecc.strength
5962 * values to select how many bits are correctable.
5963 * Otherwise, default to 4 bits for large page devices.
5964 */
5965 if (!ecc->size && (mtd->oobsize >= 64)) {
5966 ecc->size = 512;
5967 ecc->strength = 4;
5968 }
5969
5970 /*
5971 * if no ecc placement scheme was provided pickup the default
5972 * large page one.
5973 */
5974 if (!mtd->ooblayout) {
5975 /* handle large page devices only */
5976 if (mtd->oobsize < 64) {
5977 WARN(1, "OOB layout is required when using software BCH on small pages\n");
5978 return -EINVAL;
5979 }
5980
5981 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_ops);
Boris Brezillon8bbba482016-06-08 17:04:23 +02005982
5983 }
5984
5985 /*
5986 * We can only maximize ECC config when the default layout is
5987 * used, otherwise we don't know how many bytes can really be
5988 * used.
5989 */
5990 if (mtd->ooblayout == &nand_ooblayout_lp_ops &&
5991 ecc->options & NAND_ECC_MAXIMIZE) {
5992 int steps, bytes;
5993
5994 /* Always prefer 1k blocks over 512bytes ones */
5995 ecc->size = 1024;
5996 steps = mtd->writesize / ecc->size;
5997
5998 /* Reserve 2 bytes for the BBM */
5999 bytes = (mtd->oobsize - 2) / steps;
6000 ecc->strength = bytes * 8 / fls(8 * ecc->size);
Rafał Miłecki06f384c2016-04-17 22:53:05 +02006001 }
6002
6003 /* See nand_bch_init() for details. */
6004 ecc->bytes = 0;
6005 ecc->priv = nand_bch_init(mtd);
6006 if (!ecc->priv) {
6007 WARN(1, "BCH ECC initialization failed!\n");
6008 return -EINVAL;
6009 }
6010 return 0;
6011 default:
6012 WARN(1, "Unsupported ECC algorithm!\n");
6013 return -EINVAL;
6014 }
6015}
6016
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +09006017/**
6018 * nand_check_ecc_caps - check the sanity of preset ECC settings
6019 * @chip: nand chip info structure
6020 * @caps: ECC caps info structure
6021 * @oobavail: OOB size that the ECC engine can use
6022 *
6023 * When ECC step size and strength are already set, check if they are supported
6024 * by the controller and the calculated ECC bytes fit within the chip's OOB.
6025 * On success, the calculated ECC bytes is set.
6026 */
6027int nand_check_ecc_caps(struct nand_chip *chip,
6028 const struct nand_ecc_caps *caps, int oobavail)
6029{
6030 struct mtd_info *mtd = nand_to_mtd(chip);
6031 const struct nand_ecc_step_info *stepinfo;
6032 int preset_step = chip->ecc.size;
6033 int preset_strength = chip->ecc.strength;
6034 int nsteps, ecc_bytes;
6035 int i, j;
6036
6037 if (WARN_ON(oobavail < 0))
6038 return -EINVAL;
6039
6040 if (!preset_step || !preset_strength)
6041 return -ENODATA;
6042
6043 nsteps = mtd->writesize / preset_step;
6044
6045 for (i = 0; i < caps->nstepinfos; i++) {
6046 stepinfo = &caps->stepinfos[i];
6047
6048 if (stepinfo->stepsize != preset_step)
6049 continue;
6050
6051 for (j = 0; j < stepinfo->nstrengths; j++) {
6052 if (stepinfo->strengths[j] != preset_strength)
6053 continue;
6054
6055 ecc_bytes = caps->calc_ecc_bytes(preset_step,
6056 preset_strength);
6057 if (WARN_ON_ONCE(ecc_bytes < 0))
6058 return ecc_bytes;
6059
6060 if (ecc_bytes * nsteps > oobavail) {
6061 pr_err("ECC (step, strength) = (%d, %d) does not fit in OOB",
6062 preset_step, preset_strength);
6063 return -ENOSPC;
6064 }
6065
6066 chip->ecc.bytes = ecc_bytes;
6067
6068 return 0;
6069 }
6070 }
6071
6072 pr_err("ECC (step, strength) = (%d, %d) not supported on this controller",
6073 preset_step, preset_strength);
6074
6075 return -ENOTSUPP;
6076}
6077EXPORT_SYMBOL_GPL(nand_check_ecc_caps);
6078
6079/**
6080 * nand_match_ecc_req - meet the chip's requirement with least ECC bytes
6081 * @chip: nand chip info structure
6082 * @caps: ECC engine caps info structure
6083 * @oobavail: OOB size that the ECC engine can use
6084 *
6085 * If a chip's ECC requirement is provided, try to meet it with the least
6086 * number of ECC bytes (i.e. with the largest number of OOB-free bytes).
6087 * On success, the chosen ECC settings are set.
6088 */
6089int nand_match_ecc_req(struct nand_chip *chip,
6090 const struct nand_ecc_caps *caps, int oobavail)
6091{
6092 struct mtd_info *mtd = nand_to_mtd(chip);
6093 const struct nand_ecc_step_info *stepinfo;
6094 int req_step = chip->ecc_step_ds;
6095 int req_strength = chip->ecc_strength_ds;
6096 int req_corr, step_size, strength, nsteps, ecc_bytes, ecc_bytes_total;
6097 int best_step, best_strength, best_ecc_bytes;
6098 int best_ecc_bytes_total = INT_MAX;
6099 int i, j;
6100
6101 if (WARN_ON(oobavail < 0))
6102 return -EINVAL;
6103
6104 /* No information provided by the NAND chip */
6105 if (!req_step || !req_strength)
6106 return -ENOTSUPP;
6107
6108 /* number of correctable bits the chip requires in a page */
6109 req_corr = mtd->writesize / req_step * req_strength;
6110
6111 for (i = 0; i < caps->nstepinfos; i++) {
6112 stepinfo = &caps->stepinfos[i];
6113 step_size = stepinfo->stepsize;
6114
6115 for (j = 0; j < stepinfo->nstrengths; j++) {
6116 strength = stepinfo->strengths[j];
6117
6118 /*
6119 * If both step size and strength are smaller than the
6120 * chip's requirement, it is not easy to compare the
6121 * resulted reliability.
6122 */
6123 if (step_size < req_step && strength < req_strength)
6124 continue;
6125
6126 if (mtd->writesize % step_size)
6127 continue;
6128
6129 nsteps = mtd->writesize / step_size;
6130
6131 ecc_bytes = caps->calc_ecc_bytes(step_size, strength);
6132 if (WARN_ON_ONCE(ecc_bytes < 0))
6133 continue;
6134 ecc_bytes_total = ecc_bytes * nsteps;
6135
6136 if (ecc_bytes_total > oobavail ||
6137 strength * nsteps < req_corr)
6138 continue;
6139
6140 /*
6141 * We assume the best is to meet the chip's requrement
6142 * with the least number of ECC bytes.
6143 */
6144 if (ecc_bytes_total < best_ecc_bytes_total) {
6145 best_ecc_bytes_total = ecc_bytes_total;
6146 best_step = step_size;
6147 best_strength = strength;
6148 best_ecc_bytes = ecc_bytes;
6149 }
6150 }
6151 }
6152
6153 if (best_ecc_bytes_total == INT_MAX)
6154 return -ENOTSUPP;
6155
6156 chip->ecc.size = best_step;
6157 chip->ecc.strength = best_strength;
6158 chip->ecc.bytes = best_ecc_bytes;
6159
6160 return 0;
6161}
6162EXPORT_SYMBOL_GPL(nand_match_ecc_req);
6163
6164/**
6165 * nand_maximize_ecc - choose the max ECC strength available
6166 * @chip: nand chip info structure
6167 * @caps: ECC engine caps info structure
6168 * @oobavail: OOB size that the ECC engine can use
6169 *
6170 * Choose the max ECC strength that is supported on the controller, and can fit
6171 * within the chip's OOB. On success, the chosen ECC settings are set.
6172 */
6173int nand_maximize_ecc(struct nand_chip *chip,
6174 const struct nand_ecc_caps *caps, int oobavail)
6175{
6176 struct mtd_info *mtd = nand_to_mtd(chip);
6177 const struct nand_ecc_step_info *stepinfo;
6178 int step_size, strength, nsteps, ecc_bytes, corr;
6179 int best_corr = 0;
6180 int best_step = 0;
6181 int best_strength, best_ecc_bytes;
6182 int i, j;
6183
6184 if (WARN_ON(oobavail < 0))
6185 return -EINVAL;
6186
6187 for (i = 0; i < caps->nstepinfos; i++) {
6188 stepinfo = &caps->stepinfos[i];
6189 step_size = stepinfo->stepsize;
6190
6191 /* If chip->ecc.size is already set, respect it */
6192 if (chip->ecc.size && step_size != chip->ecc.size)
6193 continue;
6194
6195 for (j = 0; j < stepinfo->nstrengths; j++) {
6196 strength = stepinfo->strengths[j];
6197
6198 if (mtd->writesize % step_size)
6199 continue;
6200
6201 nsteps = mtd->writesize / step_size;
6202
6203 ecc_bytes = caps->calc_ecc_bytes(step_size, strength);
6204 if (WARN_ON_ONCE(ecc_bytes < 0))
6205 continue;
6206
6207 if (ecc_bytes * nsteps > oobavail)
6208 continue;
6209
6210 corr = strength * nsteps;
6211
6212 /*
6213 * If the number of correctable bits is the same,
6214 * bigger step_size has more reliability.
6215 */
6216 if (corr > best_corr ||
6217 (corr == best_corr && step_size > best_step)) {
6218 best_corr = corr;
6219 best_step = step_size;
6220 best_strength = strength;
6221 best_ecc_bytes = ecc_bytes;
6222 }
6223 }
6224 }
6225
6226 if (!best_corr)
6227 return -ENOTSUPP;
6228
6229 chip->ecc.size = best_step;
6230 chip->ecc.strength = best_strength;
6231 chip->ecc.bytes = best_ecc_bytes;
6232
6233 return 0;
6234}
6235EXPORT_SYMBOL_GPL(nand_maximize_ecc);
6236
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03006237/*
6238 * Check if the chip configuration meet the datasheet requirements.
6239
6240 * If our configuration corrects A bits per B bytes and the minimum
6241 * required correction level is X bits per Y bytes, then we must ensure
6242 * both of the following are true:
6243 *
6244 * (1) A / B >= X / Y
6245 * (2) A >= X
6246 *
6247 * Requirement (1) ensures we can correct for the required bitflip density.
6248 * Requirement (2) ensures we can correct even when all bitflips are clumped
6249 * in the same sector.
6250 */
6251static bool nand_ecc_strength_good(struct mtd_info *mtd)
6252{
Boris BREZILLON862eba52015-12-01 12:03:03 +01006253 struct nand_chip *chip = mtd_to_nand(mtd);
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03006254 struct nand_ecc_ctrl *ecc = &chip->ecc;
6255 int corr, ds_corr;
6256
6257 if (ecc->size == 0 || chip->ecc_step_ds == 0)
6258 /* Not enough information */
6259 return true;
6260
6261 /*
6262 * We get the number of corrected bits per page to compare
6263 * the correction density.
6264 */
6265 corr = (mtd->writesize * ecc->strength) / ecc->size;
6266 ds_corr = (mtd->writesize * chip->ecc_strength_ds) / chip->ecc_step_ds;
6267
6268 return corr >= ds_corr && ecc->strength >= chip->ecc_strength_ds;
6269}
David Woodhouse3b85c322006-09-25 17:06:53 +01006270
6271/**
6272 * nand_scan_tail - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07006273 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01006274 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07006275 * This is the second phase of the normal nand_scan() function. It fills out
6276 * all the uninitialized function pointers with the defaults and scans for a
6277 * bad block table if appropriate.
David Woodhouse3b85c322006-09-25 17:06:53 +01006278 */
6279int nand_scan_tail(struct mtd_info *mtd)
6280{
Boris BREZILLON862eba52015-12-01 12:03:03 +01006281 struct nand_chip *chip = mtd_to_nand(mtd);
Huang Shijie97de79e02013-10-18 14:20:53 +08006282 struct nand_ecc_ctrl *ecc = &chip->ecc;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006283 int ret, i;
David Woodhouse3b85c322006-09-25 17:06:53 +01006284
Brian Norrise2414f42012-02-06 13:44:00 -08006285 /* New bad blocks should be marked in OOB, flash-based BBT, or both */
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006286 if (WARN_ON((chip->bbt_options & NAND_BBT_NO_OOB_BBM) &&
Brian Norris78771042017-05-01 17:04:53 -07006287 !(chip->bbt_options & NAND_BBT_USE_FLASH))) {
Boris Brezillonf84674b2017-06-02 12:18:24 +02006288 return -EINVAL;
Brian Norris78771042017-05-01 17:04:53 -07006289 }
Brian Norrise2414f42012-02-06 13:44:00 -08006290
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006291 chip->data_buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
Boris Brezillonaeb93af2017-12-05 12:09:29 +01006292 if (!chip->data_buf)
6293 return -ENOMEM;
Masahiro Yamada8b311ea2017-12-05 17:47:15 +09006294
Boris Brezillonf84674b2017-06-02 12:18:24 +02006295 /*
6296 * FIXME: some NAND manufacturer drivers expect the first die to be
6297 * selected when manufacturer->init() is called. They should be fixed
6298 * to explictly select the relevant die when interacting with the NAND
6299 * chip.
6300 */
6301 chip->select_chip(mtd, 0);
6302 ret = nand_manufacturer_init(chip);
6303 chip->select_chip(mtd, -1);
6304 if (ret)
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006305 goto err_free_buf;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006306
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01006307 /* Set the internal oob buffer location, just after the page data */
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006308 chip->oob_poi = chip->data_buf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006309
6310 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07006311 * If no default placement scheme is given, select an appropriate one.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006312 */
Rafał Miłecki06f384c2016-04-17 22:53:05 +02006313 if (!mtd->ooblayout &&
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02006314 !(ecc->mode == NAND_ECC_SOFT && ecc->algo == NAND_ECC_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006315 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006316 case 8:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006317 case 16:
Boris Brezillon41b207a2016-02-03 19:06:15 +01006318 mtd_set_ooblayout(mtd, &nand_ooblayout_sp_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006319 break;
6320 case 64:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01006321 case 128:
Alexander Couzens6a623e02017-05-02 12:19:00 +02006322 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_hamming_ops);
Thomas Gleixner81ec5362007-12-12 17:27:03 +01006323 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006324 default:
Miquel Raynal882fd152017-08-26 17:19:15 +02006325 /*
6326 * Expose the whole OOB area to users if ECC_NONE
6327 * is passed. We could do that for all kind of
6328 * ->oobsize, but we must keep the old large/small
6329 * page with ECC layout when ->oobsize <= 128 for
6330 * compatibility reasons.
6331 */
6332 if (ecc->mode == NAND_ECC_NONE) {
6333 mtd_set_ooblayout(mtd,
6334 &nand_ooblayout_lp_ops);
6335 break;
6336 }
6337
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006338 WARN(1, "No oob scheme defined for oobsize %d\n",
6339 mtd->oobsize);
6340 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006341 goto err_nand_manuf_cleanup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006342 }
6343 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006344
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006345 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07006346 * Check ECC mode, default to software if 3byte/512byte hardware ECC is
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006347 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01006348 */
David Woodhouse956e9442006-09-25 17:12:39 +01006349
Huang Shijie97de79e02013-10-18 14:20:53 +08006350 switch (ecc->mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07006351 case NAND_ECC_HW_OOB_FIRST:
6352 /* Similar to NAND_ECC_HW, but a separate read_page handle */
Huang Shijie97de79e02013-10-18 14:20:53 +08006353 if (!ecc->calculate || !ecc->correct || !ecc->hwctl) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006354 WARN(1, "No ECC functions supplied; hardware ECC not possible\n");
6355 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006356 goto err_nand_manuf_cleanup;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07006357 }
Huang Shijie97de79e02013-10-18 14:20:53 +08006358 if (!ecc->read_page)
6359 ecc->read_page = nand_read_page_hwecc_oob_first;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07006360
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006361 case NAND_ECC_HW:
Brian Norris8b6e50c2011-05-25 14:59:01 -07006362 /* Use standard hwecc read page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08006363 if (!ecc->read_page)
6364 ecc->read_page = nand_read_page_hwecc;
6365 if (!ecc->write_page)
6366 ecc->write_page = nand_write_page_hwecc;
6367 if (!ecc->read_page_raw)
6368 ecc->read_page_raw = nand_read_page_raw;
6369 if (!ecc->write_page_raw)
6370 ecc->write_page_raw = nand_write_page_raw;
6371 if (!ecc->read_oob)
6372 ecc->read_oob = nand_read_oob_std;
6373 if (!ecc->write_oob)
6374 ecc->write_oob = nand_write_oob_std;
6375 if (!ecc->read_subpage)
6376 ecc->read_subpage = nand_read_subpage;
Helmut Schaa44991b32014-04-09 11:13:24 +02006377 if (!ecc->write_subpage && ecc->hwctl && ecc->calculate)
Huang Shijie97de79e02013-10-18 14:20:53 +08006378 ecc->write_subpage = nand_write_subpage_hwecc;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02006379
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006380 case NAND_ECC_HW_SYNDROME:
Huang Shijie97de79e02013-10-18 14:20:53 +08006381 if ((!ecc->calculate || !ecc->correct || !ecc->hwctl) &&
6382 (!ecc->read_page ||
6383 ecc->read_page == nand_read_page_hwecc ||
6384 !ecc->write_page ||
6385 ecc->write_page == nand_write_page_hwecc)) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006386 WARN(1, "No ECC functions supplied; hardware ECC not possible\n");
6387 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006388 goto err_nand_manuf_cleanup;
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006389 }
Brian Norris8b6e50c2011-05-25 14:59:01 -07006390 /* Use standard syndrome read/write page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08006391 if (!ecc->read_page)
6392 ecc->read_page = nand_read_page_syndrome;
6393 if (!ecc->write_page)
6394 ecc->write_page = nand_write_page_syndrome;
6395 if (!ecc->read_page_raw)
6396 ecc->read_page_raw = nand_read_page_raw_syndrome;
6397 if (!ecc->write_page_raw)
6398 ecc->write_page_raw = nand_write_page_raw_syndrome;
6399 if (!ecc->read_oob)
6400 ecc->read_oob = nand_read_oob_syndrome;
6401 if (!ecc->write_oob)
6402 ecc->write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02006403
Huang Shijie97de79e02013-10-18 14:20:53 +08006404 if (mtd->writesize >= ecc->size) {
6405 if (!ecc->strength) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006406 WARN(1, "Driver must set ecc.strength when using hardware ECC\n");
6407 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006408 goto err_nand_manuf_cleanup;
Mike Dunne2788c92012-04-25 12:06:10 -07006409 }
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006410 break;
Mike Dunne2788c92012-04-25 12:06:10 -07006411 }
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02006412 pr_warn("%d byte HW ECC not possible on %d byte page size, fallback to SW ECC\n",
6413 ecc->size, mtd->writesize);
Huang Shijie97de79e02013-10-18 14:20:53 +08006414 ecc->mode = NAND_ECC_SOFT;
Rafał Miłeckie9d4fae2016-04-17 22:53:02 +02006415 ecc->algo = NAND_ECC_HAMMING;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006416
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02006417 case NAND_ECC_SOFT:
Rafał Miłecki06f384c2016-04-17 22:53:05 +02006418 ret = nand_set_ecc_soft_ops(mtd);
6419 if (ret) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006420 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006421 goto err_nand_manuf_cleanup;
Ivan Djelic193bd402011-03-11 11:05:33 +01006422 }
6423 break;
6424
Thomas Petazzoni785818f2017-04-29 11:06:43 +02006425 case NAND_ECC_ON_DIE:
6426 if (!ecc->read_page || !ecc->write_page) {
6427 WARN(1, "No ECC functions supplied; on-die ECC not possible\n");
6428 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006429 goto err_nand_manuf_cleanup;
Thomas Petazzoni785818f2017-04-29 11:06:43 +02006430 }
6431 if (!ecc->read_oob)
6432 ecc->read_oob = nand_read_oob_std;
6433 if (!ecc->write_oob)
6434 ecc->write_oob = nand_write_oob_std;
6435 break;
6436
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006437 case NAND_ECC_NONE:
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02006438 pr_warn("NAND_ECC_NONE selected by board driver. This is not recommended!\n");
Huang Shijie97de79e02013-10-18 14:20:53 +08006439 ecc->read_page = nand_read_page_raw;
6440 ecc->write_page = nand_write_page_raw;
6441 ecc->read_oob = nand_read_oob_std;
6442 ecc->read_page_raw = nand_read_page_raw;
6443 ecc->write_page_raw = nand_write_page_raw;
6444 ecc->write_oob = nand_write_oob_std;
6445 ecc->size = mtd->writesize;
6446 ecc->bytes = 0;
6447 ecc->strength = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006448 break;
David Woodhouse956e9442006-09-25 17:12:39 +01006449
Linus Torvalds1da177e2005-04-16 15:20:36 -07006450 default:
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006451 WARN(1, "Invalid NAND_ECC_MODE %d\n", ecc->mode);
6452 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006453 goto err_nand_manuf_cleanup;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006455
Boris Brezillonaeb93af2017-12-05 12:09:29 +01006456 if (ecc->correct || ecc->calculate) {
6457 ecc->calc_buf = kmalloc(mtd->oobsize, GFP_KERNEL);
6458 ecc->code_buf = kmalloc(mtd->oobsize, GFP_KERNEL);
6459 if (!ecc->calc_buf || !ecc->code_buf) {
6460 ret = -ENOMEM;
6461 goto err_nand_manuf_cleanup;
6462 }
6463 }
6464
Brian Norris9ce244b2011-08-30 18:45:37 -07006465 /* For many systems, the standard OOB write also works for raw */
Huang Shijie97de79e02013-10-18 14:20:53 +08006466 if (!ecc->read_oob_raw)
6467 ecc->read_oob_raw = ecc->read_oob;
6468 if (!ecc->write_oob_raw)
6469 ecc->write_oob_raw = ecc->write_oob;
Brian Norris9ce244b2011-08-30 18:45:37 -07006470
Boris Brezillon846031d2016-02-03 20:11:00 +01006471 /* propagate ecc info to mtd_info */
Boris Brezillon846031d2016-02-03 20:11:00 +01006472 mtd->ecc_strength = ecc->strength;
6473 mtd->ecc_step_size = ecc->size;
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03006474
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02006475 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006476 * Set the number of read / write steps for one page depending on ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07006477 * mode.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02006478 */
Huang Shijie97de79e02013-10-18 14:20:53 +08006479 ecc->steps = mtd->writesize / ecc->size;
6480 if (ecc->steps * ecc->size != mtd->writesize) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006481 WARN(1, "Invalid ECC parameters\n");
6482 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006483 goto err_nand_manuf_cleanup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006484 }
Huang Shijie97de79e02013-10-18 14:20:53 +08006485 ecc->total = ecc->steps * ecc->bytes;
Masahiro Yamada79e03482017-05-25 13:50:20 +09006486 if (ecc->total > mtd->oobsize) {
6487 WARN(1, "Total number of ECC bytes exceeded oobsize\n");
6488 ret = -EINVAL;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006489 goto err_nand_manuf_cleanup;
Masahiro Yamada79e03482017-05-25 13:50:20 +09006490 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00006491
Boris Brezillon846031d2016-02-03 20:11:00 +01006492 /*
6493 * The number of bytes available for a client to place data into
6494 * the out of band area.
6495 */
6496 ret = mtd_ooblayout_count_freebytes(mtd);
6497 if (ret < 0)
6498 ret = 0;
6499
6500 mtd->oobavail = ret;
6501
6502 /* ECC sanity check: warn if it's too weak */
6503 if (!nand_ecc_strength_good(mtd))
6504 pr_warn("WARNING: %s: the ECC used on your system is too weak compared to the one required by the NAND chip\n",
6505 mtd->name);
6506
Brian Norris8b6e50c2011-05-25 14:59:01 -07006507 /* Allow subpage writes up to ecc.steps. Not possible for MLC flash */
Huang Shijie1d0ed692013-09-25 14:58:10 +08006508 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) && nand_is_slc(chip)) {
Huang Shijie97de79e02013-10-18 14:20:53 +08006509 switch (ecc->steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02006510 case 2:
6511 mtd->subpage_sft = 1;
6512 break;
6513 case 4:
6514 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01006515 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02006516 mtd->subpage_sft = 2;
6517 break;
6518 }
6519 }
6520 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
6521
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02006522 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02006523 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006524
Linus Torvalds1da177e2005-04-16 15:20:36 -07006525 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02006526 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006527
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05006528 /* Large page NAND with SOFT_ECC should support subpage reads */
Ron Lee4007e2d2014-04-25 15:01:35 +09306529 switch (ecc->mode) {
6530 case NAND_ECC_SOFT:
Ron Lee4007e2d2014-04-25 15:01:35 +09306531 if (chip->page_shift > 9)
6532 chip->options |= NAND_SUBPAGE_READ;
6533 break;
6534
6535 default:
6536 break;
6537 }
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05006538
Linus Torvalds1da177e2005-04-16 15:20:36 -07006539 /* Fill in remaining MTD driver data */
Huang Shijie963d1c22013-09-25 14:58:21 +08006540 mtd->type = nand_is_slc(chip) ? MTD_NANDFLASH : MTD_MLCNANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02006541 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
6542 MTD_CAP_NANDFLASH;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02006543 mtd->_erase = nand_erase;
6544 mtd->_point = NULL;
6545 mtd->_unpoint = NULL;
6546 mtd->_read = nand_read;
6547 mtd->_write = nand_write;
6548 mtd->_panic_write = panic_nand_write;
6549 mtd->_read_oob = nand_read_oob;
6550 mtd->_write_oob = nand_write_oob;
6551 mtd->_sync = nand_sync;
6552 mtd->_lock = NULL;
6553 mtd->_unlock = NULL;
6554 mtd->_suspend = nand_suspend;
6555 mtd->_resume = nand_resume;
Scott Branden72ea4032014-11-20 11:18:05 -08006556 mtd->_reboot = nand_shutdown;
Ezequiel Garcia8471bb72014-05-21 19:06:12 -03006557 mtd->_block_isreserved = nand_block_isreserved;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02006558 mtd->_block_isbad = nand_block_isbad;
6559 mtd->_block_markbad = nand_block_markbad;
Zach Brown56718422017-01-10 13:30:20 -06006560 mtd->_max_bad_blocks = nand_max_bad_blocks;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01006561 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006562
Shmulik Ladkaniea3b2ea2012-06-08 18:29:06 +03006563 /*
6564 * Initialize bitflip_threshold to its default prior scan_bbt() call.
6565 * scan_bbt() might invoke mtd_read(), thus bitflip_threshold must be
6566 * properly set.
6567 */
6568 if (!mtd->bitflip_threshold)
Brian Norris240181f2015-01-12 12:51:29 -08006569 mtd->bitflip_threshold = DIV_ROUND_UP(mtd->ecc_strength * 3, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006570
Boris Brezillonf84674b2017-06-02 12:18:24 +02006571 /* Initialize the ->data_interface field. */
6572 ret = nand_init_data_interface(chip);
6573 if (ret)
6574 goto err_nand_manuf_cleanup;
6575
6576 /* Enter fastest possible mode on all dies. */
6577 for (i = 0; i < chip->numchips; i++) {
6578 chip->select_chip(mtd, i);
6579 ret = nand_setup_data_interface(chip, i);
6580 chip->select_chip(mtd, -1);
6581
6582 if (ret)
Miquel Raynal17fa8042017-11-30 18:01:31 +01006583 goto err_nand_manuf_cleanup;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006584 }
6585
Thomas Gleixner0040bf32005-02-09 12:20:00 +00006586 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02006587 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00006588 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006589
6590 /* Build bad block table */
Brian Norris44d41822017-05-01 17:04:50 -07006591 ret = chip->scan_bbt(mtd);
6592 if (ret)
Miquel Raynal17fa8042017-11-30 18:01:31 +01006593 goto err_nand_manuf_cleanup;
Boris Brezillonf84674b2017-06-02 12:18:24 +02006594
Brian Norris44d41822017-05-01 17:04:50 -07006595 return 0;
6596
Boris Brezillonf84674b2017-06-02 12:18:24 +02006597
6598err_nand_manuf_cleanup:
6599 nand_manufacturer_cleanup(chip);
6600
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006601err_free_buf:
6602 kfree(chip->data_buf);
6603 kfree(ecc->code_buf);
6604 kfree(ecc->calc_buf);
Brian Norris78771042017-05-01 17:04:53 -07006605
Ezequiel García11eaf6d2016-04-01 18:29:24 -03006606 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006607}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02006608EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006609
Brian Norris8b6e50c2011-05-25 14:59:01 -07006610/*
6611 * is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02006612 * test if this is a module _anyway_ -- they'd have to try _really_ hard
Brian Norris8b6e50c2011-05-25 14:59:01 -07006613 * to call us from in-kernel code if the core NAND support is modular.
6614 */
David Woodhouse3b85c322006-09-25 17:06:53 +01006615#ifdef MODULE
6616#define caller_is_module() (1)
6617#else
6618#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06006619 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01006620#endif
6621
6622/**
6623 * nand_scan - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07006624 * @mtd: MTD device structure
6625 * @maxchips: number of chips to scan for
David Woodhouse3b85c322006-09-25 17:06:53 +01006626 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07006627 * This fills out all the uninitialized function pointers with the defaults.
6628 * The flash ID is read and the mtd/chip structures are filled with the
Ezequiel García20c07a52016-04-01 18:29:23 -03006629 * appropriate values.
David Woodhouse3b85c322006-09-25 17:06:53 +01006630 */
6631int nand_scan(struct mtd_info *mtd, int maxchips)
6632{
6633 int ret;
6634
David Woodhouse5e81e882010-02-26 18:32:56 +00006635 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01006636 if (!ret)
6637 ret = nand_scan_tail(mtd);
6638 return ret;
6639}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02006640EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01006641
Linus Torvalds1da177e2005-04-16 15:20:36 -07006642/**
Richard Weinbergerd44154f2016-09-21 11:44:41 +02006643 * nand_cleanup - [NAND Interface] Free resources held by the NAND device
6644 * @chip: NAND chip object
Brian Norris8b6e50c2011-05-25 14:59:01 -07006645 */
Richard Weinbergerd44154f2016-09-21 11:44:41 +02006646void nand_cleanup(struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006647{
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02006648 if (chip->ecc.mode == NAND_ECC_SOFT &&
Rafał Miłecki06f384c2016-04-17 22:53:05 +02006649 chip->ecc.algo == NAND_ECC_BCH)
Ivan Djelic193bd402011-03-11 11:05:33 +01006650 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
6651
Jesper Juhlfa671642005-11-07 01:01:27 -08006652 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02006653 kfree(chip->bbt);
Masahiro Yamadac0313b92017-12-05 17:47:16 +09006654 kfree(chip->data_buf);
6655 kfree(chip->ecc.code_buf);
6656 kfree(chip->ecc.calc_buf);
Brian Norris58373ff2010-07-15 12:15:44 -07006657
6658 /* Free bad block descriptor memory */
6659 if (chip->badblock_pattern && chip->badblock_pattern->options
6660 & NAND_BBT_DYNAMICSTRUCT)
6661 kfree(chip->badblock_pattern);
Boris Brezillonabbe26d2016-06-08 09:32:55 +02006662
6663 /* Free manufacturer priv data. */
6664 nand_manufacturer_cleanup(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006665}
Richard Weinbergerd44154f2016-09-21 11:44:41 +02006666EXPORT_SYMBOL_GPL(nand_cleanup);
6667
6668/**
6669 * nand_release - [NAND Interface] Unregister the MTD device and free resources
6670 * held by the NAND device
6671 * @mtd: MTD device structure
6672 */
6673void nand_release(struct mtd_info *mtd)
6674{
6675 mtd_device_unregister(mtd);
6676 nand_cleanup(mtd_to_nand(mtd));
6677}
David Woodhousee0c7d762006-05-13 18:07:53 +01006678EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08006679
David Woodhousee0c7d762006-05-13 18:07:53 +01006680MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02006681MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
6682MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01006683MODULE_DESCRIPTION("Generic NAND flash driver code");