blob: 4b8ed3bd57f03197f6dad76ae9e54f431b997419 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
Adrian Hunter5a436cc2017-03-20 19:50:31 +020017#include <linux/ktime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080018#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010019#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040020#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080021#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020023#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070024#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030025#include <linux/pm_runtime.h>
Zach Brown92e0c442016-11-02 10:26:16 -050026#include <linux/of.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080027
Pierre Ossman2f730fe2008-03-17 10:29:38 +010028#include <linux/leds.h>
29
Aries Lee22113ef2010-12-15 08:14:24 +010030#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080031#include <linux/mmc/host.h>
Aaron Lu473b0952012-07-03 17:27:49 +080032#include <linux/mmc/card.h>
Corneliu Doban85cc1c32015-02-09 16:06:29 -080033#include <linux/mmc/sdio.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080034#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080035
Pierre Ossmand129bce2006-03-24 03:18:17 -080036#include "sdhci.h"
37
38#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080039
Pierre Ossmand129bce2006-03-24 03:18:17 -080040#define DBG(f, x...) \
Adrian Hunterf4218652017-03-20 19:50:39 +020041 pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080042
Adrian Hunter85ad90e2017-03-20 19:50:42 +020043#define SDHCI_DUMP(f, x...) \
44 pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
45
Arindam Nathb513ea22011-05-05 12:19:04 +053046#define MAX_TUNING_LOOP 40
47
Pierre Ossmandf673b22006-06-30 02:22:31 -070048static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030049static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070050
Pierre Ossmand129bce2006-03-24 03:18:17 -080051static void sdhci_finish_data(struct sdhci_host *);
52
Kevin Liu52983382013-01-31 11:31:37 +080053static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Pierre Ossmand129bce2006-03-24 03:18:17 -080054
Adrian Hunterd2898172017-03-20 19:50:43 +020055void sdhci_dumpregs(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -080056{
Adrian Hunter85ad90e2017-03-20 19:50:42 +020057 SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -080058
Adrian Hunter85ad90e2017-03-20 19:50:42 +020059 SDHCI_DUMP("Sys addr: 0x%08x | Version: 0x%08x\n",
60 sdhci_readl(host, SDHCI_DMA_ADDRESS),
61 sdhci_readw(host, SDHCI_HOST_VERSION));
62 SDHCI_DUMP("Blk size: 0x%08x | Blk cnt: 0x%08x\n",
63 sdhci_readw(host, SDHCI_BLOCK_SIZE),
64 sdhci_readw(host, SDHCI_BLOCK_COUNT));
65 SDHCI_DUMP("Argument: 0x%08x | Trn mode: 0x%08x\n",
66 sdhci_readl(host, SDHCI_ARGUMENT),
67 sdhci_readw(host, SDHCI_TRANSFER_MODE));
68 SDHCI_DUMP("Present: 0x%08x | Host ctl: 0x%08x\n",
69 sdhci_readl(host, SDHCI_PRESENT_STATE),
70 sdhci_readb(host, SDHCI_HOST_CONTROL));
71 SDHCI_DUMP("Power: 0x%08x | Blk gap: 0x%08x\n",
72 sdhci_readb(host, SDHCI_POWER_CONTROL),
73 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
74 SDHCI_DUMP("Wake-up: 0x%08x | Clock: 0x%08x\n",
75 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
76 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
77 SDHCI_DUMP("Timeout: 0x%08x | Int stat: 0x%08x\n",
78 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
79 sdhci_readl(host, SDHCI_INT_STATUS));
80 SDHCI_DUMP("Int enab: 0x%08x | Sig enab: 0x%08x\n",
81 sdhci_readl(host, SDHCI_INT_ENABLE),
82 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
83 SDHCI_DUMP("AC12 err: 0x%08x | Slot int: 0x%08x\n",
84 sdhci_readw(host, SDHCI_ACMD12_ERR),
85 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
86 SDHCI_DUMP("Caps: 0x%08x | Caps_1: 0x%08x\n",
87 sdhci_readl(host, SDHCI_CAPABILITIES),
88 sdhci_readl(host, SDHCI_CAPABILITIES_1));
89 SDHCI_DUMP("Cmd: 0x%08x | Max curr: 0x%08x\n",
90 sdhci_readw(host, SDHCI_COMMAND),
91 sdhci_readl(host, SDHCI_MAX_CURRENT));
92 SDHCI_DUMP("Resp[0]: 0x%08x | Resp[1]: 0x%08x\n",
Adrian Hunter79623022017-03-20 19:50:40 +020093 sdhci_readl(host, SDHCI_RESPONSE),
94 sdhci_readl(host, SDHCI_RESPONSE + 4));
Adrian Hunter85ad90e2017-03-20 19:50:42 +020095 SDHCI_DUMP("Resp[2]: 0x%08x | Resp[3]: 0x%08x\n",
Adrian Hunter79623022017-03-20 19:50:40 +020096 sdhci_readl(host, SDHCI_RESPONSE + 8),
97 sdhci_readl(host, SDHCI_RESPONSE + 12));
Adrian Hunter85ad90e2017-03-20 19:50:42 +020098 SDHCI_DUMP("Host ctl2: 0x%08x\n",
99 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800100
Adrian Huntere57a5f62014-11-04 12:42:46 +0200101 if (host->flags & SDHCI_USE_ADMA) {
Adrian Hunter85ad90e2017-03-20 19:50:42 +0200102 if (host->flags & SDHCI_USE_64_BIT_DMA) {
103 SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
104 sdhci_readl(host, SDHCI_ADMA_ERROR),
105 sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
106 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
107 } else {
108 SDHCI_DUMP("ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
109 sdhci_readl(host, SDHCI_ADMA_ERROR),
110 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
111 }
Adrian Huntere57a5f62014-11-04 12:42:46 +0200112 }
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100113
Adrian Hunter85ad90e2017-03-20 19:50:42 +0200114 SDHCI_DUMP("============================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800115}
Adrian Hunterd2898172017-03-20 19:50:43 +0200116EXPORT_SYMBOL_GPL(sdhci_dumpregs);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800117
118/*****************************************************************************\
119 * *
120 * Low level functions *
121 * *
122\*****************************************************************************/
123
Adrian Hunter56a590d2016-06-29 16:24:32 +0300124static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
125{
126 return cmd->data || cmd->flags & MMC_RSP_BUSY;
127}
128
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300129static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
130{
Russell King5b4f1f62014-04-25 12:57:02 +0100131 u32 present;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300132
Adrian Hunterc79396c2011-12-27 15:48:42 +0200133 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Jaehoon Chung860951c2016-06-21 10:13:26 +0900134 !mmc_card_is_removable(host->mmc))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300135 return;
136
Russell King5b4f1f62014-04-25 12:57:02 +0100137 if (enable) {
138 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
139 SDHCI_CARD_PRESENT;
Shawn Guod25928d2011-06-21 22:41:48 +0800140
Russell King5b4f1f62014-04-25 12:57:02 +0100141 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
142 SDHCI_INT_CARD_INSERT;
143 } else {
144 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
145 }
Russell Kingb537f942014-04-25 12:56:01 +0100146
147 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
148 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300149}
150
151static void sdhci_enable_card_detection(struct sdhci_host *host)
152{
153 sdhci_set_card_detection(host, true);
154}
155
156static void sdhci_disable_card_detection(struct sdhci_host *host)
157{
158 sdhci_set_card_detection(host, false);
159}
160
Ulf Hansson02d0b682016-04-11 15:32:41 +0200161static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
162{
163 if (host->bus_on)
164 return;
165 host->bus_on = true;
166 pm_runtime_get_noresume(host->mmc->parent);
167}
168
169static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
170{
171 if (!host->bus_on)
172 return;
173 host->bus_on = false;
174 pm_runtime_put_noidle(host->mmc->parent);
175}
176
Russell King03231f92014-04-25 12:57:12 +0100177void sdhci_reset(struct sdhci_host *host, u8 mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800178{
Adrian Hunter5a436cc2017-03-20 19:50:31 +0200179 ktime_t timeout;
Philip Rakity393c1a32011-01-21 11:26:40 -0800180
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300181 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800182
Adrian Hunterf0710a52013-05-06 12:17:32 +0300183 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800184 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300185 /* Reset-all turns off SD Bus Power */
186 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
187 sdhci_runtime_pm_bus_off(host);
188 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800189
Pierre Ossmane16514d82006-06-30 02:22:24 -0700190 /* Wait max 100 ms */
Adrian Hunter5a436cc2017-03-20 19:50:31 +0200191 timeout = ktime_add_ms(ktime_get(), 100);
Pierre Ossmane16514d82006-06-30 02:22:24 -0700192
193 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300194 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Adrian Hunter5a436cc2017-03-20 19:50:31 +0200195 if (ktime_after(ktime_get(), timeout)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530196 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700197 mmc_hostname(host->mmc), (int)mask);
198 sdhci_dumpregs(host);
199 return;
200 }
Adrian Hunter5a436cc2017-03-20 19:50:31 +0200201 udelay(10);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800202 }
Russell King03231f92014-04-25 12:57:12 +0100203}
204EXPORT_SYMBOL_GPL(sdhci_reset);
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300205
Russell King03231f92014-04-25 12:57:12 +0100206static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
207{
208 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Adrian Hunterd3940f22016-06-29 16:24:14 +0300209 struct mmc_host *mmc = host->mmc;
210
211 if (!mmc->ops->get_cd(mmc))
Russell King03231f92014-04-25 12:57:12 +0100212 return;
213 }
214
215 host->ops->reset(host, mask);
Philip Rakity393c1a32011-01-21 11:26:40 -0800216
Russell Kingda91a8f2014-04-25 13:00:12 +0100217 if (mask & SDHCI_RESET_ALL) {
218 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
219 if (host->ops->enable_dma)
220 host->ops->enable_dma(host);
221 }
222
223 /* Resetting the controller clears many */
224 host->preset_enabled = false;
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800225 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800226}
227
Adrian Hunterf5c1ab82017-03-20 19:50:46 +0200228static void sdhci_set_default_irqs(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800229{
Russell Kingb537f942014-04-25 12:56:01 +0100230 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
231 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
232 SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
233 SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
234 SDHCI_INT_RESPONSE;
235
Dong Aishengf37b20e2016-07-12 15:46:17 +0800236 if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
237 host->tuning_mode == SDHCI_TUNING_MODE_3)
238 host->ier |= SDHCI_INT_RETUNE;
239
Russell Kingb537f942014-04-25 12:56:01 +0100240 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
241 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunterf5c1ab82017-03-20 19:50:46 +0200242}
243
244static void sdhci_init(struct sdhci_host *host, int soft)
245{
246 struct mmc_host *mmc = host->mmc;
247
248 if (soft)
249 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
250 else
251 sdhci_do_reset(host, SDHCI_RESET_ALL);
252
253 sdhci_set_default_irqs(host);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800254
Adrian Hunterf12e39d2017-03-20 19:50:47 +0200255 host->cqe_on = false;
256
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800257 if (soft) {
258 /* force clock reconfiguration */
259 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +0300260 mmc->ops->set_ios(mmc, &mmc->ios);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800261 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300262}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800263
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300264static void sdhci_reinit(struct sdhci_host *host)
265{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800266 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300267 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800268}
269
Adrian Hunter061d17a2016-04-12 14:25:09 +0300270static void __sdhci_led_activate(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800271{
272 u8 ctrl;
273
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300274 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800275 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300276 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800277}
278
Adrian Hunter061d17a2016-04-12 14:25:09 +0300279static void __sdhci_led_deactivate(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800280{
281 u8 ctrl;
282
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300283 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800284 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300285 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800286}
287
Masahiro Yamada4f782302016-04-14 13:19:39 +0900288#if IS_REACHABLE(CONFIG_LEDS_CLASS)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100289static void sdhci_led_control(struct led_classdev *led,
Adrian Hunter061d17a2016-04-12 14:25:09 +0300290 enum led_brightness brightness)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100291{
292 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
293 unsigned long flags;
294
295 spin_lock_irqsave(&host->lock, flags);
296
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300297 if (host->runtime_suspended)
298 goto out;
299
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100300 if (brightness == LED_OFF)
Adrian Hunter061d17a2016-04-12 14:25:09 +0300301 __sdhci_led_deactivate(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100302 else
Adrian Hunter061d17a2016-04-12 14:25:09 +0300303 __sdhci_led_activate(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300304out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100305 spin_unlock_irqrestore(&host->lock, flags);
306}
Adrian Hunter061d17a2016-04-12 14:25:09 +0300307
308static int sdhci_led_register(struct sdhci_host *host)
309{
310 struct mmc_host *mmc = host->mmc;
311
312 snprintf(host->led_name, sizeof(host->led_name),
313 "%s::", mmc_hostname(mmc));
314
315 host->led.name = host->led_name;
316 host->led.brightness = LED_OFF;
317 host->led.default_trigger = mmc_hostname(mmc);
318 host->led.brightness_set = sdhci_led_control;
319
320 return led_classdev_register(mmc_dev(mmc), &host->led);
321}
322
323static void sdhci_led_unregister(struct sdhci_host *host)
324{
325 led_classdev_unregister(&host->led);
326}
327
328static inline void sdhci_led_activate(struct sdhci_host *host)
329{
330}
331
332static inline void sdhci_led_deactivate(struct sdhci_host *host)
333{
334}
335
336#else
337
338static inline int sdhci_led_register(struct sdhci_host *host)
339{
340 return 0;
341}
342
343static inline void sdhci_led_unregister(struct sdhci_host *host)
344{
345}
346
347static inline void sdhci_led_activate(struct sdhci_host *host)
348{
349 __sdhci_led_activate(host);
350}
351
352static inline void sdhci_led_deactivate(struct sdhci_host *host)
353{
354 __sdhci_led_deactivate(host);
355}
356
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100357#endif
358
Pierre Ossmand129bce2006-03-24 03:18:17 -0800359/*****************************************************************************\
360 * *
361 * Core functions *
362 * *
363\*****************************************************************************/
364
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100365static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800366{
Pierre Ossman76591502008-07-21 00:32:11 +0200367 unsigned long flags;
368 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700369 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200370 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800371
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100372 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800373
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100374 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200375 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800376
Pierre Ossman76591502008-07-21 00:32:11 +0200377 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800378
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100379 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300380 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800381
Pierre Ossman76591502008-07-21 00:32:11 +0200382 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800383
Pierre Ossman76591502008-07-21 00:32:11 +0200384 blksize -= len;
385 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200386
Pierre Ossman76591502008-07-21 00:32:11 +0200387 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800388
Pierre Ossman76591502008-07-21 00:32:11 +0200389 while (len) {
390 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300391 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200392 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800393 }
Pierre Ossman76591502008-07-21 00:32:11 +0200394
395 *buf = scratch & 0xFF;
396
397 buf++;
398 scratch >>= 8;
399 chunk--;
400 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800401 }
402 }
Pierre Ossman76591502008-07-21 00:32:11 +0200403
404 sg_miter_stop(&host->sg_miter);
405
406 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100407}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800408
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100409static void sdhci_write_block_pio(struct sdhci_host *host)
410{
Pierre Ossman76591502008-07-21 00:32:11 +0200411 unsigned long flags;
412 size_t blksize, len, chunk;
413 u32 scratch;
414 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100415
416 DBG("PIO writing\n");
417
418 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200419 chunk = 0;
420 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100421
Pierre Ossman76591502008-07-21 00:32:11 +0200422 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100423
424 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300425 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100426
Pierre Ossman76591502008-07-21 00:32:11 +0200427 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200428
Pierre Ossman76591502008-07-21 00:32:11 +0200429 blksize -= len;
430 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100431
Pierre Ossman76591502008-07-21 00:32:11 +0200432 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100433
Pierre Ossman76591502008-07-21 00:32:11 +0200434 while (len) {
435 scratch |= (u32)*buf << (chunk * 8);
436
437 buf++;
438 chunk++;
439 len--;
440
441 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300442 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200443 chunk = 0;
444 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100445 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100446 }
447 }
Pierre Ossman76591502008-07-21 00:32:11 +0200448
449 sg_miter_stop(&host->sg_miter);
450
451 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100452}
453
454static void sdhci_transfer_pio(struct sdhci_host *host)
455{
456 u32 mask;
457
Pierre Ossman76591502008-07-21 00:32:11 +0200458 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100459 return;
460
461 if (host->data->flags & MMC_DATA_READ)
462 mask = SDHCI_DATA_AVAILABLE;
463 else
464 mask = SDHCI_SPACE_AVAILABLE;
465
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200466 /*
467 * Some controllers (JMicron JMB38x) mess up the buffer bits
468 * for transfers < 4 bytes. As long as it is just one block,
469 * we can ignore the bits.
470 */
471 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
472 (host->data->blocks == 1))
473 mask = ~0;
474
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300475 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300476 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
477 udelay(100);
478
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100479 if (host->data->flags & MMC_DATA_READ)
480 sdhci_read_block_pio(host);
481 else
482 sdhci_write_block_pio(host);
483
Pierre Ossman76591502008-07-21 00:32:11 +0200484 host->blocks--;
485 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100486 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100487 }
488
489 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800490}
491
Russell King48857d92016-01-26 13:40:16 +0000492static int sdhci_pre_dma_transfer(struct sdhci_host *host,
Russell Kingc0999b72016-01-26 13:40:27 +0000493 struct mmc_data *data, int cookie)
Russell King48857d92016-01-26 13:40:16 +0000494{
495 int sg_count;
496
Russell King94538e52016-01-26 13:40:37 +0000497 /*
498 * If the data buffers are already mapped, return the previous
499 * dma_map_sg() result.
500 */
501 if (data->host_cookie == COOKIE_PRE_MAPPED)
Russell King48857d92016-01-26 13:40:16 +0000502 return data->sg_count;
Russell King48857d92016-01-26 13:40:16 +0000503
504 sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +0200505 mmc_get_dma_dir(data));
Russell King48857d92016-01-26 13:40:16 +0000506
507 if (sg_count == 0)
508 return -ENOSPC;
509
510 data->sg_count = sg_count;
Russell Kingc0999b72016-01-26 13:40:27 +0000511 data->host_cookie = cookie;
Russell King48857d92016-01-26 13:40:16 +0000512
513 return sg_count;
514}
515
Pierre Ossman2134a922008-06-28 18:28:51 +0200516static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
517{
518 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800519 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200520}
521
522static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
523{
Cong Wang482fce92011-11-27 13:27:00 +0800524 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200525 local_irq_restore(*flags);
526}
527
Adrian Huntere57a5f62014-11-04 12:42:46 +0200528static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
529 dma_addr_t addr, int len, unsigned cmd)
Ben Dooks118cd172010-03-05 13:43:26 -0800530{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200531 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800532
Adrian Huntere57a5f62014-11-04 12:42:46 +0200533 /* 32-bit and 64-bit descriptors have these members in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200534 dma_desc->cmd = cpu_to_le16(cmd);
535 dma_desc->len = cpu_to_le16(len);
Adrian Huntere57a5f62014-11-04 12:42:46 +0200536 dma_desc->addr_lo = cpu_to_le32((u32)addr);
537
538 if (host->flags & SDHCI_USE_64_BIT_DMA)
539 dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
Ben Dooks118cd172010-03-05 13:43:26 -0800540}
541
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200542static void sdhci_adma_mark_end(void *desc)
543{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200544 struct sdhci_adma2_64_desc *dma_desc = desc;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200545
Adrian Huntere57a5f62014-11-04 12:42:46 +0200546 /* 32-bit and 64-bit descriptors have 'cmd' in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200547 dma_desc->cmd |= cpu_to_le16(ADMA2_END);
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200548}
549
Russell King60c64762016-01-26 13:40:22 +0000550static void sdhci_adma_table_pre(struct sdhci_host *host,
551 struct mmc_data *data, int sg_count)
Pierre Ossman2134a922008-06-28 18:28:51 +0200552{
Pierre Ossman2134a922008-06-28 18:28:51 +0200553 struct scatterlist *sg;
Pierre Ossman2134a922008-06-28 18:28:51 +0200554 unsigned long flags;
Russell Kingacc3ad12016-01-26 13:40:00 +0000555 dma_addr_t addr, align_addr;
556 void *desc, *align;
557 char *buffer;
558 int len, offset, i;
Pierre Ossman2134a922008-06-28 18:28:51 +0200559
560 /*
561 * The spec does not specify endianness of descriptor table.
562 * We currently guess that it is LE.
563 */
564
Russell King60c64762016-01-26 13:40:22 +0000565 host->sg_count = sg_count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200566
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200567 desc = host->adma_table;
Pierre Ossman2134a922008-06-28 18:28:51 +0200568 align = host->align_buffer;
569
570 align_addr = host->align_addr;
571
572 for_each_sg(data->sg, sg, host->sg_count, i) {
573 addr = sg_dma_address(sg);
574 len = sg_dma_len(sg);
575
576 /*
Russell Kingacc3ad12016-01-26 13:40:00 +0000577 * The SDHCI specification states that ADMA addresses must
578 * be 32-bit aligned. If they aren't, then we use a bounce
579 * buffer for the (up to three) bytes that screw up the
Pierre Ossman2134a922008-06-28 18:28:51 +0200580 * alignment.
581 */
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200582 offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
583 SDHCI_ADMA2_MASK;
Pierre Ossman2134a922008-06-28 18:28:51 +0200584 if (offset) {
585 if (data->flags & MMC_DATA_WRITE) {
586 buffer = sdhci_kmap_atomic(sg, &flags);
587 memcpy(align, buffer, offset);
588 sdhci_kunmap_atomic(buffer, &flags);
589 }
590
Ben Dooks118cd172010-03-05 13:43:26 -0800591 /* tran, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200592 sdhci_adma_write_desc(host, desc, align_addr, offset,
Adrian Hunter739d46d2014-11-04 12:42:44 +0200593 ADMA2_TRAN_VALID);
Pierre Ossman2134a922008-06-28 18:28:51 +0200594
595 BUG_ON(offset > 65536);
596
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200597 align += SDHCI_ADMA2_ALIGN;
598 align_addr += SDHCI_ADMA2_ALIGN;
Pierre Ossman2134a922008-06-28 18:28:51 +0200599
Adrian Hunter76fe3792014-11-04 12:42:42 +0200600 desc += host->desc_sz;
Pierre Ossman2134a922008-06-28 18:28:51 +0200601
602 addr += offset;
603 len -= offset;
604 }
605
Pierre Ossman2134a922008-06-28 18:28:51 +0200606 BUG_ON(len > 65536);
607
Adrian Hunter347ea322015-11-26 14:00:48 +0200608 if (len) {
609 /* tran, valid */
610 sdhci_adma_write_desc(host, desc, addr, len,
611 ADMA2_TRAN_VALID);
612 desc += host->desc_sz;
613 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200614
615 /*
616 * If this triggers then we have a calculation bug
617 * somewhere. :/
618 */
Adrian Hunter76fe3792014-11-04 12:42:42 +0200619 WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
Pierre Ossman2134a922008-06-28 18:28:51 +0200620 }
621
Thomas Abraham70764a92010-05-26 14:42:04 -0700622 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
Russell Kingacc3ad12016-01-26 13:40:00 +0000623 /* Mark the last descriptor as the terminating descriptor */
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200624 if (desc != host->adma_table) {
Adrian Hunter76fe3792014-11-04 12:42:42 +0200625 desc -= host->desc_sz;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200626 sdhci_adma_mark_end(desc);
Thomas Abraham70764a92010-05-26 14:42:04 -0700627 }
628 } else {
Russell Kingacc3ad12016-01-26 13:40:00 +0000629 /* Add a terminating entry - nop, end, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200630 sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
Thomas Abraham70764a92010-05-26 14:42:04 -0700631 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200632}
633
634static void sdhci_adma_table_post(struct sdhci_host *host,
635 struct mmc_data *data)
636{
Pierre Ossman2134a922008-06-28 18:28:51 +0200637 struct scatterlist *sg;
638 int i, size;
Adrian Hunter1c3d5f62014-11-04 12:42:41 +0200639 void *align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200640 char *buffer;
641 unsigned long flags;
642
Russell King47fa9612016-01-26 13:40:06 +0000643 if (data->flags & MMC_DATA_READ) {
644 bool has_unaligned = false;
Russell Kingde0b65a2014-04-25 12:58:29 +0100645
Russell King47fa9612016-01-26 13:40:06 +0000646 /* Do a quick scan of the SG list for any unaligned mappings */
647 for_each_sg(data->sg, sg, host->sg_count, i)
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200648 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
Russell King47fa9612016-01-26 13:40:06 +0000649 has_unaligned = true;
650 break;
651 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200652
Russell King47fa9612016-01-26 13:40:06 +0000653 if (has_unaligned) {
654 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
Russell Kingf55c98f2016-01-26 13:40:11 +0000655 data->sg_len, DMA_FROM_DEVICE);
Pierre Ossman2134a922008-06-28 18:28:51 +0200656
Russell King47fa9612016-01-26 13:40:06 +0000657 align = host->align_buffer;
658
659 for_each_sg(data->sg, sg, host->sg_count, i) {
660 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
661 size = SDHCI_ADMA2_ALIGN -
662 (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
663
664 buffer = sdhci_kmap_atomic(sg, &flags);
665 memcpy(buffer, align, size);
666 sdhci_kunmap_atomic(buffer, &flags);
667
668 align += SDHCI_ADMA2_ALIGN;
669 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200670 }
671 }
672 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200673}
674
Andrei Warkentina3c77782011-04-11 16:13:42 -0500675static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800676{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700677 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500678 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700679 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800680
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200681 /*
682 * If the host controller provides us with an incorrect timeout
683 * value, just skip the check and use 0xE. The hardware may take
684 * longer to time out, but that's much better than having a too-short
685 * timeout value.
686 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200687 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200688 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200689
Andrei Warkentina3c77782011-04-11 16:13:42 -0500690 /* Unspecified timeout, assume max */
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100691 if (!data && !cmd->busy_timeout)
Andrei Warkentina3c77782011-04-11 16:13:42 -0500692 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800693
Andrei Warkentina3c77782011-04-11 16:13:42 -0500694 /* timeout in us */
695 if (!data)
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100696 target_timeout = cmd->busy_timeout * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300697 else {
Russell Kingfafcfda2016-01-26 13:40:58 +0000698 target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
Russell King7f055382016-01-26 13:41:04 +0000699 if (host->clock && data->timeout_clks) {
700 unsigned long long val;
701
702 /*
703 * data->timeout_clks is in units of clock cycles.
704 * host->clock is in Hz. target_timeout is in us.
705 * Hence, us = 1000000 * cycles / Hz. Round up.
706 */
Haibo Chen02265cd62016-10-17 10:18:37 +0200707 val = 1000000ULL * data->timeout_clks;
Russell King7f055382016-01-26 13:41:04 +0000708 if (do_div(val, host->clock))
709 target_timeout++;
710 target_timeout += val;
711 }
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300712 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700713
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700714 /*
715 * Figure out needed cycles.
716 * We do this in steps in order to fit inside a 32 bit int.
717 * The first step is the minimum timeout, which will have a
718 * minimum resolution of 6 bits:
719 * (1) 2^13*1000 > 2^22,
720 * (2) host->timeout_clk < 2^16
721 * =>
722 * (1) / (2) > 2^6
723 */
724 count = 0;
725 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
726 while (current_timeout < target_timeout) {
727 count++;
728 current_timeout <<= 1;
729 if (count >= 0xF)
730 break;
731 }
732
733 if (count >= 0xF) {
Adrian Hunterf4218652017-03-20 19:50:39 +0200734 DBG("Too large timeout 0x%x requested for CMD%d!\n",
735 count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700736 count = 0xE;
737 }
738
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200739 return count;
740}
741
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300742static void sdhci_set_transfer_irqs(struct sdhci_host *host)
743{
744 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
745 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
746
747 if (host->flags & SDHCI_REQ_USE_DMA)
Russell Kingb537f942014-04-25 12:56:01 +0100748 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300749 else
Russell Kingb537f942014-04-25 12:56:01 +0100750 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
751
752 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
753 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300754}
755
Aisheng Dongb45e6682014-08-27 15:26:29 +0800756static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200757{
758 u8 count;
Aisheng Dongb45e6682014-08-27 15:26:29 +0800759
760 if (host->ops->set_timeout) {
761 host->ops->set_timeout(host, cmd);
762 } else {
763 count = sdhci_calc_timeout(host, cmd);
764 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
765 }
766}
767
768static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
769{
Pierre Ossman2134a922008-06-28 18:28:51 +0200770 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500771 struct mmc_data *data = cmd->data;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200772
Adrian Hunter56a590d2016-06-29 16:24:32 +0300773 if (sdhci_data_line_cmd(cmd))
Aisheng Dongb45e6682014-08-27 15:26:29 +0800774 sdhci_set_timeout(host, cmd);
Andrei Warkentina3c77782011-04-11 16:13:42 -0500775
776 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200777 return;
778
Adrian Hunter43dea092016-06-29 16:24:26 +0300779 WARN_ON(host->data);
780
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200781 /* Sanity checks */
782 BUG_ON(data->blksz * data->blocks > 524288);
783 BUG_ON(data->blksz > host->mmc->max_blk_size);
784 BUG_ON(data->blocks > 65535);
785
786 host->data = data;
787 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400788 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200789
Russell Kingfce14422016-01-26 13:41:20 +0000790 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200791 struct scatterlist *sg;
Russell Kingdf953922016-01-26 13:41:14 +0000792 unsigned int length_mask, offset_mask;
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000793 int i;
Pierre Ossman2134a922008-06-28 18:28:51 +0200794
Russell Kingfce14422016-01-26 13:41:20 +0000795 host->flags |= SDHCI_REQ_USE_DMA;
796
797 /*
798 * FIXME: This doesn't account for merging when mapping the
799 * scatterlist.
800 *
801 * The assumption here being that alignment and lengths are
802 * the same after DMA mapping to device address space.
803 */
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000804 length_mask = 0;
Russell Kingdf953922016-01-26 13:41:14 +0000805 offset_mask = 0;
Pierre Ossman2134a922008-06-28 18:28:51 +0200806 if (host->flags & SDHCI_USE_ADMA) {
Russell Kingdf953922016-01-26 13:41:14 +0000807 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000808 length_mask = 3;
Russell Kingdf953922016-01-26 13:41:14 +0000809 /*
810 * As we use up to 3 byte chunks to work
811 * around alignment problems, we need to
812 * check the offset as well.
813 */
814 offset_mask = 3;
815 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200816 } else {
817 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000818 length_mask = 3;
Russell Kingdf953922016-01-26 13:41:14 +0000819 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
820 offset_mask = 3;
Pierre Ossman2134a922008-06-28 18:28:51 +0200821 }
822
Russell Kingdf953922016-01-26 13:41:14 +0000823 if (unlikely(length_mask | offset_mask)) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200824 for_each_sg(data->sg, sg, data->sg_len, i) {
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000825 if (sg->length & length_mask) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100826 DBG("Reverting to PIO because of transfer size (%d)\n",
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000827 sg->length);
Pierre Ossman2134a922008-06-28 18:28:51 +0200828 host->flags &= ~SDHCI_REQ_USE_DMA;
829 break;
830 }
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000831 if (sg->offset & offset_mask) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100832 DBG("Reverting to PIO because of bad alignment\n");
Pierre Ossman2134a922008-06-28 18:28:51 +0200833 host->flags &= ~SDHCI_REQ_USE_DMA;
834 break;
835 }
836 }
837 }
838 }
839
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200840 if (host->flags & SDHCI_REQ_USE_DMA) {
Russell Kingc0999b72016-01-26 13:40:27 +0000841 int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200842
Russell King60c64762016-01-26 13:40:22 +0000843 if (sg_cnt <= 0) {
844 /*
845 * This only happens when someone fed
846 * us an invalid request.
847 */
848 WARN_ON(1);
849 host->flags &= ~SDHCI_REQ_USE_DMA;
850 } else if (host->flags & SDHCI_USE_ADMA) {
851 sdhci_adma_table_pre(host, data, sg_cnt);
852
853 sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
854 if (host->flags & SDHCI_USE_64_BIT_DMA)
855 sdhci_writel(host,
856 (u64)host->adma_addr >> 32,
857 SDHCI_ADMA_ADDRESS_HI);
858 } else {
859 WARN_ON(sg_cnt != 1);
860 sdhci_writel(host, sg_dma_address(data->sg),
861 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200862 }
863 }
864
Pierre Ossman2134a922008-06-28 18:28:51 +0200865 /*
866 * Always adjust the DMA selection as some controllers
867 * (e.g. JMicron) can't do PIO properly when the selection
868 * is ADMA.
869 */
870 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300871 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200872 ctrl &= ~SDHCI_CTRL_DMA_MASK;
873 if ((host->flags & SDHCI_REQ_USE_DMA) &&
Adrian Huntere57a5f62014-11-04 12:42:46 +0200874 (host->flags & SDHCI_USE_ADMA)) {
875 if (host->flags & SDHCI_USE_64_BIT_DMA)
876 ctrl |= SDHCI_CTRL_ADMA64;
877 else
878 ctrl |= SDHCI_CTRL_ADMA32;
879 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +0200880 ctrl |= SDHCI_CTRL_SDMA;
Adrian Huntere57a5f62014-11-04 12:42:46 +0200881 }
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300882 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100883 }
884
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200885 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200886 int flags;
887
888 flags = SG_MITER_ATOMIC;
889 if (host->data->flags & MMC_DATA_READ)
890 flags |= SG_MITER_TO_SG;
891 else
892 flags |= SG_MITER_FROM_SG;
893 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200894 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800895 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700896
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300897 sdhci_set_transfer_irqs(host);
898
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400899 /* Set the DMA boundary value and block size */
900 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
901 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300902 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700903}
904
Adrian Hunter0293d502016-06-29 16:24:35 +0300905static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
906 struct mmc_request *mrq)
907{
Adrian Hunter20845be2016-08-16 13:44:13 +0300908 return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
909 !mrq->cap_cmd_during_tfr;
Adrian Hunter0293d502016-06-29 16:24:35 +0300910}
911
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700912static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500913 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700914{
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800915 u16 mode = 0;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500916 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700917
Dong Aisheng2b558c12013-10-30 22:09:48 +0800918 if (data == NULL) {
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800919 if (host->quirks2 &
920 SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
921 sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
922 } else {
Dong Aisheng2b558c12013-10-30 22:09:48 +0800923 /* clear Auto CMD settings for no data CMDs */
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800924 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
925 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
Dong Aisheng2b558c12013-10-30 22:09:48 +0800926 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800927 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700928 return;
Dong Aisheng2b558c12013-10-30 22:09:48 +0800929 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700930
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200931 WARN_ON(!host->data);
932
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800933 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
934 mode = SDHCI_TRNS_BLK_CNT_EN;
935
Andrei Warkentine89d4562011-05-23 15:06:37 -0500936 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800937 mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500938 /*
939 * If we are sending CMD23, CMD12 never gets sent
940 * on successful completion (so no Auto-CMD12).
941 */
Adrian Hunter0293d502016-06-29 16:24:35 +0300942 if (sdhci_auto_cmd12(host, cmd->mrq) &&
Corneliu Doban85cc1c32015-02-09 16:06:29 -0800943 (cmd->opcode != SD_IO_RW_EXTENDED))
Andrei Warkentine89d4562011-05-23 15:06:37 -0500944 mode |= SDHCI_TRNS_AUTO_CMD12;
Adrian Huntera4c73ab2016-06-29 16:24:25 +0300945 else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500946 mode |= SDHCI_TRNS_AUTO_CMD23;
Adrian Huntera4c73ab2016-06-29 16:24:25 +0300947 sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500948 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700949 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500950
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700951 if (data->flags & MMC_DATA_READ)
952 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100953 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700954 mode |= SDHCI_TRNS_DMA;
955
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300956 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800957}
958
Adrian Hunter0cc563c2016-06-29 16:24:28 +0300959static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
960{
961 return (!(host->flags & SDHCI_DEVICE_DEAD) &&
962 ((mrq->cmd && mrq->cmd->error) ||
963 (mrq->sbc && mrq->sbc->error) ||
964 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
965 (mrq->data->stop && mrq->data->stop->error))) ||
966 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
967}
968
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +0300969static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
970{
971 int i;
972
973 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
974 if (host->mrqs_done[i] == mrq) {
975 WARN_ON(1);
976 return;
977 }
978 }
979
980 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
981 if (!host->mrqs_done[i]) {
982 host->mrqs_done[i] = mrq;
983 break;
984 }
985 }
986
987 WARN_ON(i >= SDHCI_MAX_MRQS);
988
989 tasklet_schedule(&host->finish_tasklet);
990}
991
Adrian Huntera6d3bdd2016-06-29 16:24:27 +0300992static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
993{
Adrian Hunter5a8a3fe2016-06-29 16:24:30 +0300994 if (host->cmd && host->cmd->mrq == mrq)
995 host->cmd = NULL;
996
997 if (host->data_cmd && host->data_cmd->mrq == mrq)
998 host->data_cmd = NULL;
999
1000 if (host->data && host->data->mrq == mrq)
1001 host->data = NULL;
1002
Adrian Huntered1563d2016-06-29 16:24:29 +03001003 if (sdhci_needs_reset(host, mrq))
1004 host->pending_reset = true;
1005
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03001006 __sdhci_finish_mrq(host, mrq);
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001007}
1008
Pierre Ossmand129bce2006-03-24 03:18:17 -08001009static void sdhci_finish_data(struct sdhci_host *host)
1010{
Adrian Hunter33a57ad2016-06-29 16:24:36 +03001011 struct mmc_command *data_cmd = host->data_cmd;
1012 struct mmc_data *data = host->data;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001013
Pierre Ossmand129bce2006-03-24 03:18:17 -08001014 host->data = NULL;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03001015 host->data_cmd = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001016
Russell Kingadd89132016-01-26 13:40:42 +00001017 if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
1018 (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
1019 sdhci_adma_table_post(host, data);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001020
1021 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +02001022 * The specification states that the block count register must
1023 * be updated, but it does not specify at what point in the
1024 * data flow. That makes the register entirely useless to read
1025 * back so we have to assume that nothing made it to the card
1026 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -08001027 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +02001028 if (data->error)
1029 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001030 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +02001031 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001032
Andrei Warkentine89d4562011-05-23 15:06:37 -05001033 /*
1034 * Need to send CMD12 if -
1035 * a) open-ended multiblock transfer (no CMD23)
1036 * b) error in multiblock transfer
1037 */
1038 if (data->stop &&
1039 (data->error ||
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001040 !data->mrq->sbc)) {
Andrei Warkentine89d4562011-05-23 15:06:37 -05001041
Pierre Ossmand129bce2006-03-24 03:18:17 -08001042 /*
1043 * The controller needs a reset of internal state machines
1044 * upon error conditions.
1045 */
Pierre Ossman17b04292007-07-22 22:18:46 +02001046 if (data->error) {
Adrian Hunter33a57ad2016-06-29 16:24:36 +03001047 if (!host->cmd || host->cmd == data_cmd)
1048 sdhci_do_reset(host, SDHCI_RESET_CMD);
Russell King03231f92014-04-25 12:57:12 +01001049 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001050 }
1051
Adrian Hunter20845be2016-08-16 13:44:13 +03001052 /*
1053 * 'cap_cmd_during_tfr' request must not use the command line
1054 * after mmc_command_done() has been called. It is upper layer's
1055 * responsibility to send the stop command if required.
1056 */
1057 if (data->mrq->cap_cmd_during_tfr) {
1058 sdhci_finish_mrq(host, data->mrq);
1059 } else {
1060 /* Avoid triggering warning in sdhci_send_command() */
1061 host->cmd = NULL;
1062 sdhci_send_command(host, data->stop);
1063 }
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001064 } else {
1065 sdhci_finish_mrq(host, data->mrq);
1066 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001067}
1068
Adrian Hunterd7422fb2016-06-29 16:24:33 +03001069static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
1070 unsigned long timeout)
1071{
1072 if (sdhci_data_line_cmd(mrq->cmd))
1073 mod_timer(&host->data_timer, timeout);
1074 else
1075 mod_timer(&host->timer, timeout);
1076}
1077
1078static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
1079{
1080 if (sdhci_data_line_cmd(mrq->cmd))
1081 del_timer(&host->data_timer);
1082 else
1083 del_timer(&host->timer);
1084}
1085
Dong Aishengc0e551292013-09-13 19:11:31 +08001086void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001087{
1088 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001089 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001090 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001091
1092 WARN_ON(host->cmd);
1093
Russell King96776202016-01-26 13:39:34 +00001094 /* Initially, a command has no error */
1095 cmd->error = 0;
1096
Adrian Hunterfc605f12016-10-05 12:11:21 +03001097 if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
1098 cmd->opcode == MMC_STOP_TRANSMISSION)
1099 cmd->flags |= MMC_RSP_BUSY;
1100
Pierre Ossmand129bce2006-03-24 03:18:17 -08001101 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001102 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001103
1104 mask = SDHCI_CMD_INHIBIT;
Adrian Hunter56a590d2016-06-29 16:24:32 +03001105 if (sdhci_data_line_cmd(cmd))
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001106 mask |= SDHCI_DATA_INHIBIT;
1107
1108 /* We shouldn't wait for data inihibit for stop commands, even
1109 though they might use busy signaling */
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001110 if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001111 mask &= ~SDHCI_DATA_INHIBIT;
1112
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001113 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001114 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001115 pr_err("%s: Controller never released inhibit bit(s).\n",
1116 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001117 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001118 cmd->error = -EIO;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001119 sdhci_finish_mrq(host, cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001120 return;
1121 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001122 timeout--;
1123 mdelay(1);
1124 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001125
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001126 timeout = jiffies;
Ulf Hansson1d4d7742014-01-08 15:06:08 +01001127 if (!cmd->data && cmd->busy_timeout > 9000)
1128 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001129 else
1130 timeout += 10 * HZ;
Adrian Hunterd7422fb2016-06-29 16:24:33 +03001131 sdhci_mod_timer(host, cmd->mrq, timeout);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001132
1133 host->cmd = cmd;
Adrian Hunter56a590d2016-06-29 16:24:32 +03001134 if (sdhci_data_line_cmd(cmd)) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03001135 WARN_ON(host->data_cmd);
1136 host->data_cmd = cmd;
1137 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001138
Andrei Warkentina3c77782011-04-11 16:13:42 -05001139 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001140
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001141 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001142
Andrei Warkentine89d4562011-05-23 15:06:37 -05001143 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001144
Pierre Ossmand129bce2006-03-24 03:18:17 -08001145 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301146 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001147 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001148 cmd->error = -EINVAL;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001149 sdhci_finish_mrq(host, cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001150 return;
1151 }
1152
1153 if (!(cmd->flags & MMC_RSP_PRESENT))
1154 flags = SDHCI_CMD_RESP_NONE;
1155 else if (cmd->flags & MMC_RSP_136)
1156 flags = SDHCI_CMD_RESP_LONG;
1157 else if (cmd->flags & MMC_RSP_BUSY)
1158 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1159 else
1160 flags = SDHCI_CMD_RESP_SHORT;
1161
1162 if (cmd->flags & MMC_RSP_CRC)
1163 flags |= SDHCI_CMD_CRC;
1164 if (cmd->flags & MMC_RSP_OPCODE)
1165 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301166
1167 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301168 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1169 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001170 flags |= SDHCI_CMD_DATA;
1171
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001172 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001173}
Dong Aishengc0e551292013-09-13 19:11:31 +08001174EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001175
1176static void sdhci_finish_command(struct sdhci_host *host)
1177{
Adrian Huntere0a56402016-06-29 16:24:22 +03001178 struct mmc_command *cmd = host->cmd;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001179 int i;
1180
Adrian Huntere0a56402016-06-29 16:24:22 +03001181 host->cmd = NULL;
1182
1183 if (cmd->flags & MMC_RSP_PRESENT) {
1184 if (cmd->flags & MMC_RSP_136) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001185 /* CRC is stripped so we need to do some shifting. */
1186 for (i = 0;i < 4;i++) {
Adrian Huntere0a56402016-06-29 16:24:22 +03001187 cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001188 SDHCI_RESPONSE + (3-i)*4) << 8;
1189 if (i != 3)
Adrian Huntere0a56402016-06-29 16:24:22 +03001190 cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001191 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001192 SDHCI_RESPONSE + (3-i)*4-1);
1193 }
1194 } else {
Adrian Huntere0a56402016-06-29 16:24:22 +03001195 cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001196 }
1197 }
1198
Adrian Hunter20845be2016-08-16 13:44:13 +03001199 if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
1200 mmc_command_done(host->mmc, cmd->mrq);
1201
Adrian Hunter6bde8682016-06-29 16:24:20 +03001202 /*
1203 * The host can send and interrupt when the busy state has
1204 * ended, allowing us to wait without wasting CPU cycles.
1205 * The busy signal uses DAT0 so this is similar to waiting
1206 * for data to complete.
1207 *
1208 * Note: The 1.0 specification is a bit ambiguous about this
1209 * feature so there might be some problems with older
1210 * controllers.
1211 */
Adrian Huntere0a56402016-06-29 16:24:22 +03001212 if (cmd->flags & MMC_RSP_BUSY) {
1213 if (cmd->data) {
Adrian Hunter6bde8682016-06-29 16:24:20 +03001214 DBG("Cannot wait for busy signal when also doing a data transfer");
1215 } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
Adrian Hunterea968022016-06-29 16:24:24 +03001216 cmd == host->data_cmd) {
1217 /* Command complete before busy is ended */
Adrian Hunter6bde8682016-06-29 16:24:20 +03001218 return;
1219 }
1220 }
1221
Andrei Warkentine89d4562011-05-23 15:06:37 -05001222 /* Finished CMD23, now send actual command. */
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001223 if (cmd == cmd->mrq->sbc) {
1224 sdhci_send_command(host, cmd->mrq->cmd);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001225 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001226
Andrei Warkentine89d4562011-05-23 15:06:37 -05001227 /* Processed actual command. */
1228 if (host->data && host->data_early)
1229 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001230
Adrian Huntere0a56402016-06-29 16:24:22 +03001231 if (!cmd->data)
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001232 sdhci_finish_mrq(host, cmd->mrq);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001233 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001234}
1235
Kevin Liu52983382013-01-31 11:31:37 +08001236static u16 sdhci_get_preset_value(struct sdhci_host *host)
1237{
Russell Kingd975f122014-04-25 12:59:31 +01001238 u16 preset = 0;
Kevin Liu52983382013-01-31 11:31:37 +08001239
Russell Kingd975f122014-04-25 12:59:31 +01001240 switch (host->timing) {
1241 case MMC_TIMING_UHS_SDR12:
Kevin Liu52983382013-01-31 11:31:37 +08001242 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1243 break;
Russell Kingd975f122014-04-25 12:59:31 +01001244 case MMC_TIMING_UHS_SDR25:
Kevin Liu52983382013-01-31 11:31:37 +08001245 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1246 break;
Russell Kingd975f122014-04-25 12:59:31 +01001247 case MMC_TIMING_UHS_SDR50:
Kevin Liu52983382013-01-31 11:31:37 +08001248 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1249 break;
Russell Kingd975f122014-04-25 12:59:31 +01001250 case MMC_TIMING_UHS_SDR104:
1251 case MMC_TIMING_MMC_HS200:
Kevin Liu52983382013-01-31 11:31:37 +08001252 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1253 break;
Russell Kingd975f122014-04-25 12:59:31 +01001254 case MMC_TIMING_UHS_DDR50:
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001255 case MMC_TIMING_MMC_DDR52:
Kevin Liu52983382013-01-31 11:31:37 +08001256 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1257 break;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001258 case MMC_TIMING_MMC_HS400:
1259 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1260 break;
Kevin Liu52983382013-01-31 11:31:37 +08001261 default:
1262 pr_warn("%s: Invalid UHS-I mode selected\n",
1263 mmc_hostname(host->mmc));
1264 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1265 break;
1266 }
1267 return preset;
1268}
1269
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001270u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
1271 unsigned int *actual_clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001272{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301273 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001274 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301275 u16 clk = 0;
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001276 bool switch_base_clk = false;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001277
Zhangfei Gao85105c52010-08-06 07:10:01 +08001278 if (host->version >= SDHCI_SPEC_300) {
Russell Kingda91a8f2014-04-25 13:00:12 +01001279 if (host->preset_enabled) {
Kevin Liu52983382013-01-31 11:31:37 +08001280 u16 pre_val;
1281
1282 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1283 pre_val = sdhci_get_preset_value(host);
1284 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1285 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1286 if (host->clk_mul &&
1287 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1288 clk = SDHCI_PROG_CLOCK_MODE;
1289 real_div = div + 1;
1290 clk_mul = host->clk_mul;
1291 } else {
1292 real_div = max_t(int, 1, div << 1);
1293 }
1294 goto clock_set;
1295 }
1296
Arindam Nathc3ed3872011-05-05 12:19:06 +05301297 /*
1298 * Check if the Host Controller supports Programmable Clock
1299 * Mode.
1300 */
1301 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001302 for (div = 1; div <= 1024; div++) {
1303 if ((host->max_clk * host->clk_mul / div)
1304 <= clock)
1305 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001306 }
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001307 if ((host->max_clk * host->clk_mul / div) <= clock) {
1308 /*
1309 * Set Programmable Clock Mode in the Clock
1310 * Control register.
1311 */
1312 clk = SDHCI_PROG_CLOCK_MODE;
1313 real_div = div;
1314 clk_mul = host->clk_mul;
1315 div--;
1316 } else {
1317 /*
1318 * Divisor can be too small to reach clock
1319 * speed requirement. Then use the base clock.
1320 */
1321 switch_base_clk = true;
1322 }
1323 }
1324
1325 if (!host->clk_mul || switch_base_clk) {
Arindam Nathc3ed3872011-05-05 12:19:06 +05301326 /* Version 3.00 divisors must be a multiple of 2. */
1327 if (host->max_clk <= clock)
1328 div = 1;
1329 else {
1330 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1331 div += 2) {
1332 if ((host->max_clk / div) <= clock)
1333 break;
1334 }
1335 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001336 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301337 div >>= 1;
Suneel Garapatid1955c32015-06-09 13:01:50 +05301338 if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1339 && !div && host->max_clk <= 25000000)
1340 div = 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001341 }
1342 } else {
1343 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001344 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001345 if ((host->max_clk / div) <= clock)
1346 break;
1347 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001348 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301349 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001350 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001351
Kevin Liu52983382013-01-31 11:31:37 +08001352clock_set:
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001353 if (real_div)
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001354 *actual_clock = (host->max_clk * clk_mul) / real_div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301355 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001356 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1357 << SDHCI_DIVIDER_HI_SHIFT;
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001358
1359 return clk;
1360}
1361EXPORT_SYMBOL_GPL(sdhci_calc_clk);
1362
Ritesh Harjanifec79672016-11-21 12:07:19 +05301363void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001364{
Adrian Hunter5a436cc2017-03-20 19:50:31 +02001365 ktime_t timeout;
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001366
Pierre Ossmand129bce2006-03-24 03:18:17 -08001367 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001368 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001369
Chris Ball27f6cb12009-09-22 16:45:31 -07001370 /* Wait max 20 ms */
Adrian Hunter5a436cc2017-03-20 19:50:31 +02001371 timeout = ktime_add_ms(ktime_get(), 20);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001372 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001373 & SDHCI_CLOCK_INT_STABLE)) {
Adrian Hunter5a436cc2017-03-20 19:50:31 +02001374 if (ktime_after(ktime_get(), timeout)) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001375 pr_err("%s: Internal clock never stabilised.\n",
1376 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001377 sdhci_dumpregs(host);
1378 return;
1379 }
Adrian Hunter5a436cc2017-03-20 19:50:31 +02001380 udelay(10);
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001381 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001382
1383 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001384 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001385}
Ritesh Harjanifec79672016-11-21 12:07:19 +05301386EXPORT_SYMBOL_GPL(sdhci_enable_clk);
1387
1388void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1389{
1390 u16 clk;
1391
1392 host->mmc->actual_clock = 0;
1393
1394 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1395
1396 if (clock == 0)
1397 return;
1398
1399 clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
1400 sdhci_enable_clk(host, clk);
1401}
Russell King17710592014-04-25 12:58:55 +01001402EXPORT_SYMBOL_GPL(sdhci_set_clock);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001403
Adrian Hunter1dceb042016-03-29 12:45:43 +03001404static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
1405 unsigned short vdd)
Pierre Ossman146ad662006-06-30 02:22:23 -07001406{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001407 struct mmc_host *mmc = host->mmc;
Adrian Hunter1dceb042016-03-29 12:45:43 +03001408
Adrian Hunter1dceb042016-03-29 12:45:43 +03001409 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
Adrian Hunter1dceb042016-03-29 12:45:43 +03001410
1411 if (mode != MMC_POWER_OFF)
1412 sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
1413 else
1414 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1415}
1416
Adrian Hunter606d3132016-10-05 12:11:22 +03001417void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
1418 unsigned short vdd)
Adrian Hunter1dceb042016-03-29 12:45:43 +03001419{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001420 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001421
Russell King24fbb3c2014-04-25 13:00:06 +01001422 if (mode != MMC_POWER_OFF) {
1423 switch (1 << vdd) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001424 case MMC_VDD_165_195:
1425 pwr = SDHCI_POWER_180;
1426 break;
1427 case MMC_VDD_29_30:
1428 case MMC_VDD_30_31:
1429 pwr = SDHCI_POWER_300;
1430 break;
1431 case MMC_VDD_32_33:
1432 case MMC_VDD_33_34:
1433 pwr = SDHCI_POWER_330;
1434 break;
1435 default:
Adrian Hunter9d5de932015-11-26 14:00:46 +02001436 WARN(1, "%s: Invalid vdd %#x\n",
1437 mmc_hostname(host->mmc), vdd);
1438 break;
Pierre Ossmanae628902009-05-03 20:45:03 +02001439 }
1440 }
1441
1442 if (host->pwr == pwr)
Russell Kinge921a8b2014-04-25 13:00:01 +01001443 return;
Pierre Ossman146ad662006-06-30 02:22:23 -07001444
Pierre Ossmanae628902009-05-03 20:45:03 +02001445 host->pwr = pwr;
1446
1447 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001448 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001449 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1450 sdhci_runtime_pm_bus_off(host);
Russell Kinge921a8b2014-04-25 13:00:01 +01001451 } else {
1452 /*
1453 * Spec says that we should clear the power reg before setting
1454 * a new value. Some controllers don't seem to like this though.
1455 */
1456 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1457 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001458
Russell Kinge921a8b2014-04-25 13:00:01 +01001459 /*
1460 * At least the Marvell CaFe chip gets confused if we set the
1461 * voltage and set turn on power at the same time, so set the
1462 * voltage first.
1463 */
1464 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1465 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001466
Russell Kinge921a8b2014-04-25 13:00:01 +01001467 pwr |= SDHCI_POWER_ON;
1468
Pierre Ossmanae628902009-05-03 20:45:03 +02001469 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1470
Russell Kinge921a8b2014-04-25 13:00:01 +01001471 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1472 sdhci_runtime_pm_bus_on(host);
Andres Salomone08c1692008-07-04 10:00:03 -07001473
Russell Kinge921a8b2014-04-25 13:00:01 +01001474 /*
1475 * Some controllers need an extra 10ms delay of 10ms before
1476 * they can apply clock after applying power
1477 */
1478 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1479 mdelay(10);
1480 }
Adrian Hunter1dceb042016-03-29 12:45:43 +03001481}
Adrian Hunter606d3132016-10-05 12:11:22 +03001482EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
Jisheng Zhang918f4cb2015-12-11 21:36:29 +08001483
Adrian Hunter606d3132016-10-05 12:11:22 +03001484void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1485 unsigned short vdd)
Adrian Hunter1dceb042016-03-29 12:45:43 +03001486{
Adrian Hunter606d3132016-10-05 12:11:22 +03001487 if (IS_ERR(host->mmc->supply.vmmc))
1488 sdhci_set_power_noreg(host, mode, vdd);
Adrian Hunter1dceb042016-03-29 12:45:43 +03001489 else
Adrian Hunter606d3132016-10-05 12:11:22 +03001490 sdhci_set_power_reg(host, mode, vdd);
Pierre Ossman146ad662006-06-30 02:22:23 -07001491}
Adrian Hunter606d3132016-10-05 12:11:22 +03001492EXPORT_SYMBOL_GPL(sdhci_set_power);
Pierre Ossman146ad662006-06-30 02:22:23 -07001493
Pierre Ossmand129bce2006-03-24 03:18:17 -08001494/*****************************************************************************\
1495 * *
1496 * MMC callbacks *
1497 * *
1498\*****************************************************************************/
1499
1500static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1501{
1502 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001503 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001504 unsigned long flags;
1505
1506 host = mmc_priv(mmc);
1507
Scott Branden04e079cf2015-03-10 11:35:10 -07001508 /* Firstly check card presence */
Adrian Hunter8d28b7a2016-02-09 16:12:36 +02001509 present = mmc->ops->get_cd(mmc);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01001510
Pierre Ossmand129bce2006-03-24 03:18:17 -08001511 spin_lock_irqsave(&host->lock, flags);
1512
Adrian Hunter061d17a2016-04-12 14:25:09 +03001513 sdhci_led_activate(host);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001514
1515 /*
1516 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1517 * requests if Auto-CMD12 is enabled.
1518 */
Adrian Hunter0293d502016-06-29 16:24:35 +03001519 if (sdhci_auto_cmd12(host, mrq)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001520 if (mrq->stop) {
1521 mrq->data->stop = NULL;
1522 mrq->stop = NULL;
1523 }
1524 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001525
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001526 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001527 mrq->cmd->error = -ENOMEDIUM;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001528 sdhci_finish_mrq(host, mrq);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301529 } else {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001530 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001531 sdhci_send_command(host, mrq->sbc);
1532 else
1533 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301534 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001535
Pierre Ossman5f25a662006-10-04 02:15:39 -07001536 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001537 spin_unlock_irqrestore(&host->lock, flags);
1538}
1539
Russell King2317f562014-04-25 12:57:07 +01001540void sdhci_set_bus_width(struct sdhci_host *host, int width)
1541{
1542 u8 ctrl;
1543
1544 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1545 if (width == MMC_BUS_WIDTH_8) {
1546 ctrl &= ~SDHCI_CTRL_4BITBUS;
1547 if (host->version >= SDHCI_SPEC_300)
1548 ctrl |= SDHCI_CTRL_8BITBUS;
1549 } else {
1550 if (host->version >= SDHCI_SPEC_300)
1551 ctrl &= ~SDHCI_CTRL_8BITBUS;
1552 if (width == MMC_BUS_WIDTH_4)
1553 ctrl |= SDHCI_CTRL_4BITBUS;
1554 else
1555 ctrl &= ~SDHCI_CTRL_4BITBUS;
1556 }
1557 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1558}
1559EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
1560
Russell King96d7b782014-04-25 12:59:26 +01001561void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1562{
1563 u16 ctrl_2;
1564
1565 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1566 /* Select Bus Speed Mode for host */
1567 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1568 if ((timing == MMC_TIMING_MMC_HS200) ||
1569 (timing == MMC_TIMING_UHS_SDR104))
1570 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1571 else if (timing == MMC_TIMING_UHS_SDR12)
1572 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1573 else if (timing == MMC_TIMING_UHS_SDR25)
1574 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1575 else if (timing == MMC_TIMING_UHS_SDR50)
1576 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1577 else if ((timing == MMC_TIMING_UHS_DDR50) ||
1578 (timing == MMC_TIMING_MMC_DDR52))
1579 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001580 else if (timing == MMC_TIMING_MMC_HS400)
1581 ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
Russell King96d7b782014-04-25 12:59:26 +01001582 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1583}
1584EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
1585
Hu Ziji6a6d4ce2017-03-30 17:22:55 +02001586void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001587{
Dong Aishengded97e02016-04-16 01:29:25 +08001588 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001589 u8 ctrl;
1590
Adrian Hunter84ec0482016-12-19 15:33:11 +02001591 if (ios->power_mode == MMC_POWER_UNDEFINED)
1592 return;
1593
Adrian Hunterceb61432011-12-27 15:48:41 +02001594 if (host->flags & SDHCI_DEVICE_DEAD) {
Tim Kryger3a48edc2014-06-13 10:13:56 -07001595 if (!IS_ERR(mmc->supply.vmmc) &&
1596 ios->power_mode == MMC_POWER_OFF)
Markus Mayer4e743f12014-07-03 13:27:42 -07001597 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Adrian Hunterceb61432011-12-27 15:48:41 +02001598 return;
1599 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001600
Pierre Ossmand129bce2006-03-24 03:18:17 -08001601 /*
1602 * Reset the chip on each power off.
1603 * Should clear out any weird states.
1604 */
1605 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001606 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001607 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001608 }
1609
Kevin Liu52983382013-01-31 11:31:37 +08001610 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001611 (ios->power_mode == MMC_POWER_UP) &&
1612 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001613 sdhci_enable_preset_value(host, false);
1614
Russell King373073e2014-04-25 12:58:45 +01001615 if (!ios->clock || ios->clock != host->clock) {
Russell King17710592014-04-25 12:58:55 +01001616 host->ops->set_clock(host, ios->clock);
Russell King373073e2014-04-25 12:58:45 +01001617 host->clock = ios->clock;
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001618
1619 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
1620 host->clock) {
1621 host->timeout_clk = host->mmc->actual_clock ?
1622 host->mmc->actual_clock / 1000 :
1623 host->clock / 1000;
1624 host->mmc->max_busy_timeout =
1625 host->ops->get_max_timeout_count ?
1626 host->ops->get_max_timeout_count(host) :
1627 1 << 27;
1628 host->mmc->max_busy_timeout /= host->timeout_clk;
1629 }
Russell King373073e2014-04-25 12:58:45 +01001630 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001631
Adrian Hunter606d3132016-10-05 12:11:22 +03001632 if (host->ops->set_power)
1633 host->ops->set_power(host, ios->power_mode, ios->vdd);
1634 else
1635 sdhci_set_power(host, ios->power_mode, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001636
Philip Rakity643a81f2010-09-23 08:24:32 -07001637 if (host->ops->platform_send_init_74_clocks)
1638 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1639
Russell King2317f562014-04-25 12:57:07 +01001640 host->ops->set_bus_width(host, ios->bus_width);
Philip Rakity15ec4462010-11-19 16:48:39 -05001641
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001642 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001643
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001644 if ((ios->timing == MMC_TIMING_SD_HS ||
Jaehoon Chung273c5412016-10-07 14:08:43 +09001645 ios->timing == MMC_TIMING_MMC_HS ||
1646 ios->timing == MMC_TIMING_MMC_HS400 ||
1647 ios->timing == MMC_TIMING_MMC_HS200 ||
1648 ios->timing == MMC_TIMING_MMC_DDR52 ||
1649 ios->timing == MMC_TIMING_UHS_SDR50 ||
1650 ios->timing == MMC_TIMING_UHS_SDR104 ||
1651 ios->timing == MMC_TIMING_UHS_DDR50 ||
1652 ios->timing == MMC_TIMING_UHS_SDR25)
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001653 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001654 ctrl |= SDHCI_CTRL_HISPD;
1655 else
1656 ctrl &= ~SDHCI_CTRL_HISPD;
1657
Arindam Nathd6d50a12011-05-05 12:18:59 +05301658 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301659 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301660
Russell Kingda91a8f2014-04-25 13:00:12 +01001661 if (!host->preset_enabled) {
Arindam Nath758535c2011-05-05 12:19:00 +05301662 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301663 /*
1664 * We only need to set Driver Strength if the
1665 * preset value enable is not set.
1666 */
Russell Kingda91a8f2014-04-25 13:00:12 +01001667 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301668 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1669 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1670 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
Petri Gynther43e943a2015-05-20 14:35:00 -07001671 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
1672 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301673 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1674 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
Petri Gynther43e943a2015-05-20 14:35:00 -07001675 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
1676 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
1677 else {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001678 pr_warn("%s: invalid driver type, default to driver type B\n",
1679 mmc_hostname(mmc));
Petri Gynther43e943a2015-05-20 14:35:00 -07001680 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1681 }
Arindam Nathd6d50a12011-05-05 12:18:59 +05301682
1683 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301684 } else {
1685 /*
1686 * According to SDHC Spec v3.00, if the Preset Value
1687 * Enable in the Host Control 2 register is set, we
1688 * need to reset SD Clock Enable before changing High
1689 * Speed Enable to avoid generating clock gliches.
1690 */
Arindam Nath758535c2011-05-05 12:19:00 +05301691
1692 /* Reset SD Clock Enable */
1693 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1694 clk &= ~SDHCI_CLOCK_CARD_EN;
1695 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1696
1697 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1698
1699 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001700 host->ops->set_clock(host, host->clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301701 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301702
Arindam Nath49c468f2011-05-05 12:19:01 +05301703 /* Reset SD Clock Enable */
1704 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1705 clk &= ~SDHCI_CLOCK_CARD_EN;
1706 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1707
Russell King96d7b782014-04-25 12:59:26 +01001708 host->ops->set_uhs_signaling(host, ios->timing);
Russell Kingd975f122014-04-25 12:59:31 +01001709 host->timing = ios->timing;
Arindam Nath49c468f2011-05-05 12:19:01 +05301710
Kevin Liu52983382013-01-31 11:31:37 +08001711 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1712 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1713 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1714 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1715 (ios->timing == MMC_TIMING_UHS_SDR104) ||
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001716 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1717 (ios->timing == MMC_TIMING_MMC_DDR52))) {
Kevin Liu52983382013-01-31 11:31:37 +08001718 u16 preset;
1719
1720 sdhci_enable_preset_value(host, true);
1721 preset = sdhci_get_preset_value(host);
1722 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1723 >> SDHCI_PRESET_DRV_SHIFT;
1724 }
1725
Arindam Nath49c468f2011-05-05 12:19:01 +05301726 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001727 host->ops->set_clock(host, host->clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301728 } else
1729 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301730
Leandro Dorileob8352262007-07-25 23:47:04 +02001731 /*
1732 * Some (ENE) controllers go apeshit on some ios operation,
1733 * signalling timeout and CRC errors even on CMD0. Resetting
1734 * it on each ios seems to solve the problem.
1735 */
Mohammad Jamalc63705e2015-01-13 20:47:24 +05301736 if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Russell King03231f92014-04-25 12:57:12 +01001737 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
Leandro Dorileob8352262007-07-25 23:47:04 +02001738
Pierre Ossman5f25a662006-10-04 02:15:39 -07001739 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001740}
Hu Ziji6a6d4ce2017-03-30 17:22:55 +02001741EXPORT_SYMBOL_GPL(sdhci_set_ios);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001742
Dong Aishengded97e02016-04-16 01:29:25 +08001743static int sdhci_get_cd(struct mmc_host *mmc)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001744{
1745 struct sdhci_host *host = mmc_priv(mmc);
Dong Aishengded97e02016-04-16 01:29:25 +08001746 int gpio_cd = mmc_gpio_get_cd(mmc);
Kevin Liu94144a42013-02-28 17:35:53 +08001747
1748 if (host->flags & SDHCI_DEVICE_DEAD)
1749 return 0;
1750
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001751 /* If nonremovable, assume that the card is always present. */
Jaehoon Chung860951c2016-06-21 10:13:26 +09001752 if (!mmc_card_is_removable(host->mmc))
Kevin Liu94144a42013-02-28 17:35:53 +08001753 return 1;
1754
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001755 /*
1756 * Try slot gpio detect, if defined it take precedence
1757 * over build in controller functionality
1758 */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001759 if (gpio_cd >= 0)
Kevin Liu94144a42013-02-28 17:35:53 +08001760 return !!gpio_cd;
1761
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001762 /* If polling, assume that the card is always present. */
1763 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1764 return 1;
1765
Kevin Liu94144a42013-02-28 17:35:53 +08001766 /* Host native card detect */
1767 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1768}
1769
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001770static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001771{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001772 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001773 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001774
Pierre Ossmand129bce2006-03-24 03:18:17 -08001775 spin_lock_irqsave(&host->lock, flags);
1776
Pierre Ossman1e728592008-04-16 19:13:13 +02001777 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001778 is_readonly = 0;
1779 else if (host->ops->get_ro)
1780 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001781 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001782 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1783 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001784
1785 spin_unlock_irqrestore(&host->lock, flags);
1786
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001787 /* This quirk needs to be replaced by a callback-function later */
1788 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1789 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001790}
1791
Takashi Iwai82b0e232011-04-21 20:26:38 +02001792#define SAMPLE_COUNT 5
1793
Dong Aishengded97e02016-04-16 01:29:25 +08001794static int sdhci_get_ro(struct mmc_host *mmc)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001795{
Dong Aishengded97e02016-04-16 01:29:25 +08001796 struct sdhci_host *host = mmc_priv(mmc);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001797 int i, ro_count;
1798
Takashi Iwai82b0e232011-04-21 20:26:38 +02001799 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001800 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001801
1802 ro_count = 0;
1803 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001804 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001805 if (++ro_count > SAMPLE_COUNT / 2)
1806 return 1;
1807 }
1808 msleep(30);
1809 }
1810 return 0;
1811}
1812
Adrian Hunter20758b62011-08-29 16:42:12 +03001813static void sdhci_hw_reset(struct mmc_host *mmc)
1814{
1815 struct sdhci_host *host = mmc_priv(mmc);
1816
1817 if (host->ops && host->ops->hw_reset)
1818 host->ops->hw_reset(host);
1819}
1820
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001821static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1822{
Russell Kingbe138552014-04-25 12:55:56 +01001823 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
Russell Kingef104332014-04-25 12:55:41 +01001824 if (enable)
Russell Kingb537f942014-04-25 12:56:01 +01001825 host->ier |= SDHCI_INT_CARD_INT;
Russell Kingef104332014-04-25 12:55:41 +01001826 else
Russell Kingb537f942014-04-25 12:56:01 +01001827 host->ier &= ~SDHCI_INT_CARD_INT;
1828
1829 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1830 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell Kingef104332014-04-25 12:55:41 +01001831 mmiowb();
1832 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001833}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001834
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001835static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1836{
1837 struct sdhci_host *host = mmc_priv(mmc);
1838 unsigned long flags;
1839
Hans de Goede923713b2017-03-26 13:14:45 +02001840 if (enable)
1841 pm_runtime_get_noresume(host->mmc->parent);
1842
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001843 spin_lock_irqsave(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001844 if (enable)
1845 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1846 else
1847 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1848
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001849 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001850 spin_unlock_irqrestore(&host->lock, flags);
Hans de Goede923713b2017-03-26 13:14:45 +02001851
1852 if (!enable)
1853 pm_runtime_put_noidle(host->mmc->parent);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001854}
1855
Hu Zijic376ea92017-03-30 17:22:56 +02001856int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1857 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001858{
Dong Aishengded97e02016-04-16 01:29:25 +08001859 struct sdhci_host *host = mmc_priv(mmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07001860 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001861 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001862
1863 /*
1864 * Signal Voltage Switching is only applicable for Host Controllers
1865 * v3.00 and above.
1866 */
1867 if (host->version < SDHCI_SPEC_300)
1868 return 0;
1869
Philip Rakity6231f3d2012-07-23 15:56:23 -07001870 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001871
Fabio Estevam21f59982013-02-14 10:35:03 -02001872 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001873 case MMC_SIGNAL_VOLTAGE_330:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001874 if (!(host->flags & SDHCI_SIGNALING_330))
1875 return -EINVAL;
Kevin Liu20b92a32012-12-17 19:29:26 +08001876 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1877 ctrl &= ~SDHCI_CTRL_VDD_180;
1878 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1879
Tim Kryger3a48edc2014-06-13 10:13:56 -07001880 if (!IS_ERR(mmc->supply.vqmmc)) {
Dong Aisheng761daa32016-07-12 15:46:10 +08001881 ret = mmc_regulator_set_vqmmc(mmc, ios);
Kevin Liu20b92a32012-12-17 19:29:26 +08001882 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001883 pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
1884 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001885 return -EIO;
1886 }
1887 }
1888 /* Wait for 5ms */
1889 usleep_range(5000, 5500);
1890
1891 /* 3.3V regulator output should be stable within 5 ms */
1892 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1893 if (!(ctrl & SDHCI_CTRL_VDD_180))
1894 return 0;
1895
Joe Perches66061102014-09-12 14:56:56 -07001896 pr_warn("%s: 3.3V regulator output did not became stable\n",
1897 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001898
1899 return -EAGAIN;
1900 case MMC_SIGNAL_VOLTAGE_180:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001901 if (!(host->flags & SDHCI_SIGNALING_180))
1902 return -EINVAL;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001903 if (!IS_ERR(mmc->supply.vqmmc)) {
Dong Aisheng761daa32016-07-12 15:46:10 +08001904 ret = mmc_regulator_set_vqmmc(mmc, ios);
Kevin Liu20b92a32012-12-17 19:29:26 +08001905 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001906 pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
1907 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001908 return -EIO;
1909 }
1910 }
1911
1912 /*
1913 * Enable 1.8V Signal Enable in the Host Control2
1914 * register
1915 */
1916 ctrl |= SDHCI_CTRL_VDD_180;
1917 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1918
Vincent Yang9d967a62015-01-20 16:05:15 +08001919 /* Some controller need to do more when switching */
1920 if (host->ops->voltage_switch)
1921 host->ops->voltage_switch(host);
1922
Kevin Liu20b92a32012-12-17 19:29:26 +08001923 /* 1.8V regulator output should be stable within 5 ms */
1924 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1925 if (ctrl & SDHCI_CTRL_VDD_180)
1926 return 0;
1927
Joe Perches66061102014-09-12 14:56:56 -07001928 pr_warn("%s: 1.8V regulator output did not became stable\n",
1929 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001930
1931 return -EAGAIN;
1932 case MMC_SIGNAL_VOLTAGE_120:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001933 if (!(host->flags & SDHCI_SIGNALING_120))
1934 return -EINVAL;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001935 if (!IS_ERR(mmc->supply.vqmmc)) {
Dong Aisheng761daa32016-07-12 15:46:10 +08001936 ret = mmc_regulator_set_vqmmc(mmc, ios);
Kevin Liu20b92a32012-12-17 19:29:26 +08001937 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001938 pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
1939 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001940 return -EIO;
1941 }
1942 }
1943 return 0;
1944 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301945 /* No signal voltage switch required */
1946 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001947 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301948}
Hu Zijic376ea92017-03-30 17:22:56 +02001949EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
Arindam Nathf2119df2011-05-05 12:18:57 +05301950
Kevin Liu20b92a32012-12-17 19:29:26 +08001951static int sdhci_card_busy(struct mmc_host *mmc)
1952{
1953 struct sdhci_host *host = mmc_priv(mmc);
1954 u32 present_state;
1955
Adrian Huntere613cc42016-06-23 14:00:58 +03001956 /* Check whether DAT[0] is 0 */
Kevin Liu20b92a32012-12-17 19:29:26 +08001957 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
Kevin Liu20b92a32012-12-17 19:29:26 +08001958
Adrian Huntere613cc42016-06-23 14:00:58 +03001959 return !(present_state & SDHCI_DATA_0_LVL_MASK);
Kevin Liu20b92a32012-12-17 19:29:26 +08001960}
1961
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001962static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
1963{
1964 struct sdhci_host *host = mmc_priv(mmc);
1965 unsigned long flags;
1966
1967 spin_lock_irqsave(&host->lock, flags);
1968 host->flags |= SDHCI_HS400_TUNING;
1969 spin_unlock_irqrestore(&host->lock, flags);
1970
1971 return 0;
1972}
1973
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02001974static void sdhci_start_tuning(struct sdhci_host *host)
1975{
1976 u16 ctrl;
1977
1978 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1979 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1980 if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
1981 ctrl |= SDHCI_CTRL_TUNED_CLK;
1982 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1983
1984 /*
1985 * As per the Host Controller spec v3.00, tuning command
1986 * generates Buffer Read Ready interrupt, so enable that.
1987 *
1988 * Note: The spec clearly says that when tuning sequence
1989 * is being performed, the controller does not generate
1990 * interrupts other than Buffer Read Ready interrupt. But
1991 * to make sure we don't hit a controller bug, we _only_
1992 * enable Buffer Read Ready interrupt here.
1993 */
1994 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
1995 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1996}
1997
1998static void sdhci_end_tuning(struct sdhci_host *host)
1999{
2000 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2001 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2002}
2003
2004static void sdhci_reset_tuning(struct sdhci_host *host)
2005{
2006 u16 ctrl;
2007
2008 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2009 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2010 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
2011 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2012}
2013
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002014static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002015{
2016 sdhci_reset_tuning(host);
2017
2018 sdhci_do_reset(host, SDHCI_RESET_CMD);
2019 sdhci_do_reset(host, SDHCI_RESET_DATA);
2020
2021 sdhci_end_tuning(host);
2022
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002023 mmc_abort_tuning(host->mmc, opcode);
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002024}
2025
2026/*
2027 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
2028 * tuning command does not have a data payload (or rather the hardware does it
2029 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
2030 * interrupt setup is different to other commands and there is no timeout
2031 * interrupt so special handling is needed.
2032 */
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002033static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002034{
2035 struct mmc_host *mmc = host->mmc;
Masahiro Yamadac7836d12016-12-19 20:51:18 +09002036 struct mmc_command cmd = {};
2037 struct mmc_request mrq = {};
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002038 unsigned long flags;
2039
2040 spin_lock_irqsave(&host->lock, flags);
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002041
2042 cmd.opcode = opcode;
2043 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
2044 cmd.mrq = &mrq;
2045
2046 mrq.cmd = &cmd;
2047 /*
2048 * In response to CMD19, the card sends 64 bytes of tuning
2049 * block to the Host Controller. So we set the block size
2050 * to 64 here.
2051 */
Adrian Hunter85336102016-12-02 15:14:26 +02002052 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
2053 mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2054 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128), SDHCI_BLOCK_SIZE);
2055 else
2056 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64), SDHCI_BLOCK_SIZE);
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002057
2058 /*
2059 * The tuning block is sent by the card to the host controller.
2060 * So we set the TRNS_READ bit in the Transfer Mode register.
2061 * This also takes care of setting DMA Enable and Multi Block
2062 * Select in the same register to 0.
2063 */
2064 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
2065
2066 sdhci_send_command(host, &cmd);
2067
2068 host->cmd = NULL;
2069
2070 sdhci_del_timer(host, &mrq);
2071
2072 host->tuning_done = 0;
2073
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002074 mmiowb();
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002075 spin_unlock_irqrestore(&host->lock, flags);
2076
2077 /* Wait for Buffer Read Ready interrupt */
2078 wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
2079 msecs_to_jiffies(50));
2080
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002081}
2082
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002083static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
Adrian Hunter6b11e702016-12-02 15:14:27 +02002084{
2085 int i;
2086
2087 /*
2088 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
2089 * of loops reaches 40 times.
2090 */
2091 for (i = 0; i < MAX_TUNING_LOOP; i++) {
2092 u16 ctrl;
2093
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002094 sdhci_send_tuning(host, opcode);
Adrian Hunter6b11e702016-12-02 15:14:27 +02002095
2096 if (!host->tuning_done) {
2097 pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
2098 mmc_hostname(host->mmc));
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002099 sdhci_abort_tuning(host, opcode);
Adrian Hunter6b11e702016-12-02 15:14:27 +02002100 return;
2101 }
2102
2103 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2104 if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
2105 if (ctrl & SDHCI_CTRL_TUNED_CLK)
2106 return; /* Success! */
2107 break;
2108 }
2109
2110 /* eMMC spec does not require a delay between tuning cycles */
2111 if (opcode == MMC_SEND_TUNING_BLOCK)
2112 mdelay(1);
2113 }
2114
2115 pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
2116 mmc_hostname(host->mmc));
2117 sdhci_reset_tuning(host);
2118}
2119
Masahiro Yamada85a882c2016-12-08 21:50:54 +09002120int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05302121{
Russell King4b6f37d2014-04-25 12:59:36 +01002122 struct sdhci_host *host = mmc_priv(mmc);
Arindam Nathb513ea22011-05-05 12:19:04 +05302123 int err = 0;
Adrian Hunter38e40bf2014-12-05 19:25:30 +02002124 unsigned int tuning_count = 0;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002125 bool hs400_tuning;
Arindam Nathb513ea22011-05-05 12:19:04 +05302126
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002127 hs400_tuning = host->flags & SDHCI_HS400_TUNING;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002128
Adrian Hunter38e40bf2014-12-05 19:25:30 +02002129 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2130 tuning_count = host->tuning_count;
2131
Arindam Nathb513ea22011-05-05 12:19:04 +05302132 /*
Weijun Yang9faac7b2015-10-04 12:04:12 +00002133 * The Host Controller needs tuning in case of SDR104 and DDR50
2134 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
2135 * the Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05302136 * If the Host Controller supports the HS200 mode then the
2137 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05302138 */
Russell King4b6f37d2014-04-25 12:59:36 +01002139 switch (host->timing) {
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002140 /* HS400 tuning is done in HS200 mode */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02002141 case MMC_TIMING_MMC_HS400:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002142 err = -EINVAL;
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002143 goto out;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002144
Russell King4b6f37d2014-04-25 12:59:36 +01002145 case MMC_TIMING_MMC_HS200:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002146 /*
2147 * Periodic re-tuning for HS400 is not expected to be needed, so
2148 * disable it here.
2149 */
2150 if (hs400_tuning)
2151 tuning_count = 0;
2152 break;
2153
Russell King4b6f37d2014-04-25 12:59:36 +01002154 case MMC_TIMING_UHS_SDR104:
Weijun Yang9faac7b2015-10-04 12:04:12 +00002155 case MMC_TIMING_UHS_DDR50:
Russell King4b6f37d2014-04-25 12:59:36 +01002156 break;
Girish K S069c9f12012-01-06 09:56:39 +05302157
Russell King4b6f37d2014-04-25 12:59:36 +01002158 case MMC_TIMING_UHS_SDR50:
Adrian Hunter4228b212016-04-20 09:24:03 +03002159 if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
Russell King4b6f37d2014-04-25 12:59:36 +01002160 break;
2161 /* FALLTHROUGH */
2162
2163 default:
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002164 goto out;
Arindam Nathb513ea22011-05-05 12:19:04 +05302165 }
2166
Dong Aisheng45251812013-09-13 19:11:30 +08002167 if (host->ops->platform_execute_tuning) {
Ritesh Harjani8a8fa872017-01-10 12:30:50 +05302168 err = host->ops->platform_execute_tuning(host, opcode);
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002169 goto out;
Dong Aisheng45251812013-09-13 19:11:30 +08002170 }
2171
Adrian Hunter6b11e702016-12-02 15:14:27 +02002172 host->mmc->retune_period = tuning_count;
2173
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002174 sdhci_start_tuning(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05302175
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002176 __sdhci_execute_tuning(host, opcode);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302177
Adrian Hunterda4bc4f2016-12-02 15:59:23 +02002178 sdhci_end_tuning(host);
Adrian Hunter2a85ef22017-03-20 19:50:38 +02002179out:
Ritesh Harjani8a8fa872017-01-10 12:30:50 +05302180 host->flags &= ~SDHCI_HS400_TUNING;
Adrian Hunter6b11e702016-12-02 15:14:27 +02002181
Arindam Nathb513ea22011-05-05 12:19:04 +05302182 return err;
2183}
Masahiro Yamada85a882c2016-12-08 21:50:54 +09002184EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
Arindam Nathb513ea22011-05-05 12:19:04 +05302185
Kevin Liu52983382013-01-31 11:31:37 +08002186static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302187{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302188 /* Host Controller v3.00 defines preset value registers */
2189 if (host->version < SDHCI_SPEC_300)
2190 return;
2191
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302192 /*
2193 * We only enable or disable Preset Value if they are not already
2194 * enabled or disabled respectively. Otherwise, we bail out.
2195 */
Russell Kingda91a8f2014-04-25 13:00:12 +01002196 if (host->preset_enabled != enable) {
2197 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2198
2199 if (enable)
2200 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2201 else
2202 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2203
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302204 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Russell Kingda91a8f2014-04-25 13:00:12 +01002205
2206 if (enable)
2207 host->flags |= SDHCI_PV_ENABLED;
2208 else
2209 host->flags &= ~SDHCI_PV_ENABLED;
2210
2211 host->preset_enabled = enable;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302212 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002213}
2214
Haibo Chen348487c2014-12-09 17:04:05 +08002215static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2216 int err)
2217{
2218 struct sdhci_host *host = mmc_priv(mmc);
2219 struct mmc_data *data = mrq->data;
2220
Russell Kingf48f0392016-01-26 13:40:32 +00002221 if (data->host_cookie != COOKIE_UNMAPPED)
Russell King771a3dc2016-01-26 13:40:53 +00002222 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02002223 mmc_get_dma_dir(data));
Russell King771a3dc2016-01-26 13:40:53 +00002224
2225 data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002226}
2227
Linus Walleijd3c6aac2016-11-23 11:02:24 +01002228static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
Haibo Chen348487c2014-12-09 17:04:05 +08002229{
2230 struct sdhci_host *host = mmc_priv(mmc);
2231
Haibo Chend31911b2015-08-25 10:02:11 +08002232 mrq->data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002233
2234 if (host->flags & SDHCI_REQ_USE_DMA)
Russell King94538e52016-01-26 13:40:37 +00002235 sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
Haibo Chen348487c2014-12-09 17:04:05 +08002236}
2237
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03002238static inline bool sdhci_has_requests(struct sdhci_host *host)
2239{
2240 return host->cmd || host->data_cmd;
2241}
2242
2243static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
2244{
2245 if (host->data_cmd) {
2246 host->data_cmd->error = err;
2247 sdhci_finish_mrq(host, host->data_cmd->mrq);
2248 }
2249
2250 if (host->cmd) {
2251 host->cmd->error = err;
2252 sdhci_finish_mrq(host, host->cmd->mrq);
2253 }
2254}
2255
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002256static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002257{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002258 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002259 unsigned long flags;
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002260 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002261
Christian Daudt722e1282013-06-20 14:26:36 -07002262 /* First check if client has provided their own card event */
2263 if (host->ops->card_event)
2264 host->ops->card_event(host);
2265
Adrian Hunterd3940f22016-06-29 16:24:14 +03002266 present = mmc->ops->get_cd(mmc);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002267
Pierre Ossmand129bce2006-03-24 03:18:17 -08002268 spin_lock_irqsave(&host->lock, flags);
2269
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03002270 /* Check sdhci_has_requests() first in case we are runtime suspended */
2271 if (sdhci_has_requests(host) && !present) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302272 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002273 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302274 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002275 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002276
Russell King03231f92014-04-25 12:57:12 +01002277 sdhci_do_reset(host, SDHCI_RESET_CMD);
2278 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002279
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03002280 sdhci_error_out_mrqs(host, -ENOMEDIUM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002281 }
2282
2283 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002284}
2285
2286static const struct mmc_host_ops sdhci_ops = {
2287 .request = sdhci_request,
Haibo Chen348487c2014-12-09 17:04:05 +08002288 .post_req = sdhci_post_req,
2289 .pre_req = sdhci_pre_req,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002290 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002291 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002292 .get_ro = sdhci_get_ro,
2293 .hw_reset = sdhci_hw_reset,
2294 .enable_sdio_irq = sdhci_enable_sdio_irq,
2295 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002296 .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002297 .execute_tuning = sdhci_execute_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002298 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002299 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002300};
2301
2302/*****************************************************************************\
2303 * *
2304 * Tasklets *
2305 * *
2306\*****************************************************************************/
2307
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002308static bool sdhci_request_done(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002309{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002310 unsigned long flags;
2311 struct mmc_request *mrq;
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002312 int i;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002313
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002314 spin_lock_irqsave(&host->lock, flags);
2315
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002316 for (i = 0; i < SDHCI_MAX_MRQS; i++) {
2317 mrq = host->mrqs_done[i];
Adrian Hunter6ebebea2016-11-02 15:49:08 +02002318 if (mrq)
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002319 break;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002320 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002321
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002322 if (!mrq) {
2323 spin_unlock_irqrestore(&host->lock, flags);
2324 return true;
2325 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002326
Adrian Hunterd7422fb2016-06-29 16:24:33 +03002327 sdhci_del_timer(host, mrq);
2328
Pierre Ossmand129bce2006-03-24 03:18:17 -08002329 /*
Russell King054cedf2016-01-26 13:40:42 +00002330 * Always unmap the data buffers if they were mapped by
2331 * sdhci_prepare_data() whenever we finish with a request.
2332 * This avoids leaking DMA mappings on error.
2333 */
2334 if (host->flags & SDHCI_REQ_USE_DMA) {
2335 struct mmc_data *data = mrq->data;
2336
2337 if (data && data->host_cookie == COOKIE_MAPPED) {
2338 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02002339 mmc_get_dma_dir(data));
Russell King054cedf2016-01-26 13:40:42 +00002340 data->host_cookie = COOKIE_UNMAPPED;
2341 }
2342 }
2343
2344 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002345 * The controller needs a reset of internal state machines
2346 * upon error conditions.
2347 */
Adrian Hunter0cc563c2016-06-29 16:24:28 +03002348 if (sdhci_needs_reset(host, mrq)) {
Adrian Hunter6ebebea2016-11-02 15:49:08 +02002349 /*
2350 * Do not finish until command and data lines are available for
2351 * reset. Note there can only be one other mrq, so it cannot
2352 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
2353 * would both be null.
2354 */
2355 if (host->cmd || host->data_cmd) {
2356 spin_unlock_irqrestore(&host->lock, flags);
2357 return true;
2358 }
2359
Pierre Ossman645289d2006-06-30 02:22:33 -07002360 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002361 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002362 /* This is to force an update */
Russell King17710592014-04-25 12:58:55 +01002363 host->ops->set_clock(host, host->clock);
Pierre Ossman645289d2006-06-30 02:22:33 -07002364
2365 /* Spec says we should do both at the same time, but Ricoh
2366 controllers do not like that. */
Adrian Hunter6ebebea2016-11-02 15:49:08 +02002367 sdhci_do_reset(host, SDHCI_RESET_CMD);
2368 sdhci_do_reset(host, SDHCI_RESET_DATA);
Adrian Huntered1563d2016-06-29 16:24:29 +03002369
2370 host->pending_reset = false;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002371 }
2372
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002373 if (!sdhci_has_requests(host))
2374 sdhci_led_deactivate(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002375
Adrian Hunter6ebebea2016-11-02 15:49:08 +02002376 host->mrqs_done[i] = NULL;
2377
Pierre Ossman5f25a662006-10-04 02:15:39 -07002378 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002379 spin_unlock_irqrestore(&host->lock, flags);
2380
2381 mmc_request_done(host->mmc, mrq);
Adrian Hunter4e9f8fe2016-06-29 16:24:34 +03002382
2383 return false;
2384}
2385
2386static void sdhci_tasklet_finish(unsigned long param)
2387{
2388 struct sdhci_host *host = (struct sdhci_host *)param;
2389
2390 while (!sdhci_request_done(host))
2391 ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002392}
2393
2394static void sdhci_timeout_timer(unsigned long data)
2395{
2396 struct sdhci_host *host;
2397 unsigned long flags;
2398
2399 host = (struct sdhci_host*)data;
2400
2401 spin_lock_irqsave(&host->lock, flags);
2402
Adrian Hunterd7422fb2016-06-29 16:24:33 +03002403 if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
2404 pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
2405 mmc_hostname(host->mmc));
2406 sdhci_dumpregs(host);
2407
2408 host->cmd->error = -ETIMEDOUT;
2409 sdhci_finish_mrq(host, host->cmd->mrq);
2410 }
2411
2412 mmiowb();
2413 spin_unlock_irqrestore(&host->lock, flags);
2414}
2415
2416static void sdhci_timeout_data_timer(unsigned long data)
2417{
2418 struct sdhci_host *host;
2419 unsigned long flags;
2420
2421 host = (struct sdhci_host *)data;
2422
2423 spin_lock_irqsave(&host->lock, flags);
2424
2425 if (host->data || host->data_cmd ||
2426 (host->cmd && sdhci_data_line_cmd(host->cmd))) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002427 pr_err("%s: Timeout waiting for hardware interrupt.\n",
2428 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002429 sdhci_dumpregs(host);
2430
2431 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002432 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002433 sdhci_finish_data(host);
Adrian Hunterd7422fb2016-06-29 16:24:33 +03002434 } else if (host->data_cmd) {
2435 host->data_cmd->error = -ETIMEDOUT;
2436 sdhci_finish_mrq(host, host->data_cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002437 } else {
Adrian Hunterd7422fb2016-06-29 16:24:33 +03002438 host->cmd->error = -ETIMEDOUT;
2439 sdhci_finish_mrq(host, host->cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002440 }
2441 }
2442
Pierre Ossman5f25a662006-10-04 02:15:39 -07002443 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002444 spin_unlock_irqrestore(&host->lock, flags);
2445}
2446
2447/*****************************************************************************\
2448 * *
2449 * Interrupt handling *
2450 * *
2451\*****************************************************************************/
2452
Adrian Hunterfc605f12016-10-05 12:11:21 +03002453static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002454{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002455 if (!host->cmd) {
Adrian Huntered1563d2016-06-29 16:24:29 +03002456 /*
2457 * SDHCI recovers from errors by resetting the cmd and data
2458 * circuits. Until that is done, there very well might be more
2459 * interrupts, so ignore them in that case.
2460 */
2461 if (host->pending_reset)
2462 return;
Marek Vasut2e4456f2015-11-18 10:47:02 +01002463 pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
2464 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002465 sdhci_dumpregs(host);
2466 return;
2467 }
2468
Russell Kingec014cb2016-01-26 13:39:39 +00002469 if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
2470 SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
2471 if (intmask & SDHCI_INT_TIMEOUT)
2472 host->cmd->error = -ETIMEDOUT;
2473 else
2474 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002475
Russell King71fcbda2016-01-26 13:39:45 +00002476 /*
2477 * If this command initiates a data phase and a response
2478 * CRC error is signalled, the card can start transferring
2479 * data - the card may have received the command without
2480 * error. We must not terminate the mmc_request early.
2481 *
2482 * If the card did not receive the command or returned an
2483 * error which prevented it sending data, the data phase
2484 * will time out.
2485 */
2486 if (host->cmd->data &&
2487 (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
2488 SDHCI_INT_CRC) {
2489 host->cmd = NULL;
2490 return;
2491 }
2492
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002493 sdhci_finish_mrq(host, host->cmd->mrq);
Pierre Ossmane8095172008-07-25 01:09:08 +02002494 return;
2495 }
2496
Pierre Ossmane8095172008-07-25 01:09:08 +02002497 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002498 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002499}
2500
George G. Davis0957c332010-02-18 12:32:12 -05002501#ifdef CONFIG_MMC_DEBUG
Adrian Hunter08621b12014-11-04 12:42:38 +02002502static void sdhci_adma_show_error(struct sdhci_host *host)
Ben Dooks6882a8c2009-06-14 13:52:38 +01002503{
Adrian Hunter1c3d5f62014-11-04 12:42:41 +02002504 void *desc = host->adma_table;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002505
2506 sdhci_dumpregs(host);
2507
2508 while (true) {
Adrian Huntere57a5f62014-11-04 12:42:46 +02002509 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002510
Adrian Huntere57a5f62014-11-04 12:42:46 +02002511 if (host->flags & SDHCI_USE_64_BIT_DMA)
Adrian Hunterf4218652017-03-20 19:50:39 +02002512 DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
2513 desc, le32_to_cpu(dma_desc->addr_hi),
Adrian Huntere57a5f62014-11-04 12:42:46 +02002514 le32_to_cpu(dma_desc->addr_lo),
2515 le16_to_cpu(dma_desc->len),
2516 le16_to_cpu(dma_desc->cmd));
2517 else
Adrian Hunterf4218652017-03-20 19:50:39 +02002518 DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2519 desc, le32_to_cpu(dma_desc->addr_lo),
Adrian Huntere57a5f62014-11-04 12:42:46 +02002520 le16_to_cpu(dma_desc->len),
2521 le16_to_cpu(dma_desc->cmd));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002522
Adrian Hunter76fe3792014-11-04 12:42:42 +02002523 desc += host->desc_sz;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002524
Adrian Hunter05452302014-11-04 12:42:45 +02002525 if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
Ben Dooks6882a8c2009-06-14 13:52:38 +01002526 break;
2527 }
2528}
2529#else
Adrian Hunter08621b12014-11-04 12:42:38 +02002530static void sdhci_adma_show_error(struct sdhci_host *host) { }
Ben Dooks6882a8c2009-06-14 13:52:38 +01002531#endif
2532
Pierre Ossmand129bce2006-03-24 03:18:17 -08002533static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2534{
Girish K S069c9f12012-01-06 09:56:39 +05302535 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002536
Arindam Nathb513ea22011-05-05 12:19:04 +05302537 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2538 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302539 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2540 if (command == MMC_SEND_TUNING_BLOCK ||
2541 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302542 host->tuning_done = 1;
2543 wake_up(&host->buf_ready_int);
2544 return;
2545 }
2546 }
2547
Pierre Ossmand129bce2006-03-24 03:18:17 -08002548 if (!host->data) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002549 struct mmc_command *data_cmd = host->data_cmd;
2550
Pierre Ossmand129bce2006-03-24 03:18:17 -08002551 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002552 * The "data complete" interrupt is also used to
2553 * indicate that a busy state has ended. See comment
2554 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002555 */
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002556 if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002557 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
Adrian Hunter69b962a2016-11-02 15:49:09 +02002558 host->data_cmd = NULL;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002559 data_cmd->error = -ETIMEDOUT;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002560 sdhci_finish_mrq(host, data_cmd->mrq);
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002561 return;
2562 }
Pierre Ossmane8095172008-07-25 01:09:08 +02002563 if (intmask & SDHCI_INT_DATA_END) {
Adrian Hunter69b962a2016-11-02 15:49:09 +02002564 host->data_cmd = NULL;
Chanho Mine99783a2014-08-30 12:40:40 +09002565 /*
2566 * Some cards handle busy-end interrupt
2567 * before the command completed, so make
2568 * sure we do things in the proper order.
2569 */
Adrian Hunterea968022016-06-29 16:24:24 +03002570 if (host->cmd == data_cmd)
2571 return;
2572
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002573 sdhci_finish_mrq(host, data_cmd->mrq);
Pierre Ossmane8095172008-07-25 01:09:08 +02002574 return;
2575 }
2576 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002577
Adrian Huntered1563d2016-06-29 16:24:29 +03002578 /*
2579 * SDHCI recovers from errors by resetting the cmd and data
2580 * circuits. Until that is done, there very well might be more
2581 * interrupts, so ignore them in that case.
2582 */
2583 if (host->pending_reset)
2584 return;
2585
Marek Vasut2e4456f2015-11-18 10:47:02 +01002586 pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
2587 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002588 sdhci_dumpregs(host);
2589
2590 return;
2591 }
2592
2593 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002594 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002595 else if (intmask & SDHCI_INT_DATA_END_BIT)
2596 host->data->error = -EILSEQ;
2597 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2598 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2599 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002600 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002601 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302602 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Adrian Hunter08621b12014-11-04 12:42:38 +02002603 sdhci_adma_show_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002604 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002605 if (host->ops->adma_workaround)
2606 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002607 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002608
Pierre Ossman17b04292007-07-22 22:18:46 +02002609 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002610 sdhci_finish_data(host);
2611 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002612 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002613 sdhci_transfer_pio(host);
2614
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002615 /*
2616 * We currently don't do anything fancy with DMA
2617 * boundaries, but as we can't disable the feature
2618 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002619 *
2620 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2621 * should return a valid address to continue from, but as
2622 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002623 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002624 if (intmask & SDHCI_INT_DMA_END) {
2625 u32 dmastart, dmanow;
2626 dmastart = sg_dma_address(host->data->sg);
2627 dmanow = dmastart + host->data->bytes_xfered;
2628 /*
2629 * Force update to the next DMA block boundary.
2630 */
2631 dmanow = (dmanow &
2632 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2633 SDHCI_DEFAULT_BOUNDARY_SIZE;
2634 host->data->bytes_xfered = dmanow - dmastart;
Adrian Hunterf4218652017-03-20 19:50:39 +02002635 DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
2636 dmastart, host->data->bytes_xfered, dmanow);
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002637 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2638 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002639
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002640 if (intmask & SDHCI_INT_DATA_END) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002641 if (host->cmd == host->data_cmd) {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002642 /*
2643 * Data managed to finish before the
2644 * command completed. Make sure we do
2645 * things in the proper order.
2646 */
2647 host->data_early = 1;
2648 } else {
2649 sdhci_finish_data(host);
2650 }
2651 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002652 }
2653}
2654
David Howells7d12e782006-10-05 14:55:46 +01002655static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002656{
Russell King781e9892014-04-25 12:55:46 +01002657 irqreturn_t result = IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002658 struct sdhci_host *host = dev_id;
Russell King41005002014-04-25 12:55:36 +01002659 u32 intmask, mask, unexpected = 0;
Russell King781e9892014-04-25 12:55:46 +01002660 int max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002661
2662 spin_lock(&host->lock);
2663
Russell Kingbe138552014-04-25 12:55:56 +01002664 if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002665 spin_unlock(&host->lock);
Adrian Hunter655bca72014-03-11 10:09:36 +02002666 return IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002667 }
2668
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002669 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Mark Lord62df67a52007-03-06 13:30:13 +01002670 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002671 result = IRQ_NONE;
2672 goto out;
2673 }
2674
Russell King41005002014-04-25 12:55:36 +01002675 do {
Adrian Hunterf12e39d2017-03-20 19:50:47 +02002676 DBG("IRQ status 0x%08x\n", intmask);
2677
2678 if (host->ops->irq) {
2679 intmask = host->ops->irq(host, intmask);
2680 if (!intmask)
2681 goto cont;
2682 }
2683
Russell King41005002014-04-25 12:55:36 +01002684 /* Clear selected interrupts. */
2685 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2686 SDHCI_INT_BUS_POWER);
2687 sdhci_writel(host, mask, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002688
Russell King41005002014-04-25 12:55:36 +01002689 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2690 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2691 SDHCI_CARD_PRESENT;
2692
2693 /*
2694 * There is a observation on i.mx esdhc. INSERT
2695 * bit will be immediately set again when it gets
2696 * cleared, if a card is inserted. We have to mask
2697 * the irq to prevent interrupt storm which will
2698 * freeze the system. And the REMOVE gets the
2699 * same situation.
2700 *
2701 * More testing are needed here to ensure it works
2702 * for other platforms though.
2703 */
Russell Kingb537f942014-04-25 12:56:01 +01002704 host->ier &= ~(SDHCI_INT_CARD_INSERT |
2705 SDHCI_INT_CARD_REMOVE);
2706 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
2707 SDHCI_INT_CARD_INSERT;
2708 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2709 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell King41005002014-04-25 12:55:36 +01002710
2711 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2712 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Russell King3560db82014-04-25 12:55:51 +01002713
2714 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
2715 SDHCI_INT_CARD_REMOVE);
2716 result = IRQ_WAKE_THREAD;
Russell King41005002014-04-25 12:55:36 +01002717 }
2718
2719 if (intmask & SDHCI_INT_CMD_MASK)
Adrian Hunterfc605f12016-10-05 12:11:21 +03002720 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Russell King41005002014-04-25 12:55:36 +01002721
2722 if (intmask & SDHCI_INT_DATA_MASK)
2723 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2724
2725 if (intmask & SDHCI_INT_BUS_POWER)
2726 pr_err("%s: Card is consuming too much power!\n",
2727 mmc_hostname(host->mmc));
2728
Dong Aishengf37b20e2016-07-12 15:46:17 +08002729 if (intmask & SDHCI_INT_RETUNE)
2730 mmc_retune_needed(host->mmc);
2731
Gabriel Krisman Bertazi161e6d42017-01-16 12:23:42 -02002732 if ((intmask & SDHCI_INT_CARD_INT) &&
2733 (host->ier & SDHCI_INT_CARD_INT)) {
Russell King781e9892014-04-25 12:55:46 +01002734 sdhci_enable_sdio_irq_nolock(host, false);
2735 host->thread_isr |= SDHCI_INT_CARD_INT;
2736 result = IRQ_WAKE_THREAD;
2737 }
Russell King41005002014-04-25 12:55:36 +01002738
2739 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2740 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2741 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
Dong Aishengf37b20e2016-07-12 15:46:17 +08002742 SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
Russell King41005002014-04-25 12:55:36 +01002743
2744 if (intmask) {
2745 unexpected |= intmask;
2746 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2747 }
Adrian Hunterf12e39d2017-03-20 19:50:47 +02002748cont:
Russell King781e9892014-04-25 12:55:46 +01002749 if (result == IRQ_NONE)
2750 result = IRQ_HANDLED;
Russell King41005002014-04-25 12:55:36 +01002751
2752 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Russell King41005002014-04-25 12:55:36 +01002753 } while (intmask && --max_loops);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002754out:
2755 spin_unlock(&host->lock);
2756
Alexander Stein6379b232012-03-14 09:52:10 +01002757 if (unexpected) {
2758 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2759 mmc_hostname(host->mmc), unexpected);
2760 sdhci_dumpregs(host);
2761 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002762
Pierre Ossmand129bce2006-03-24 03:18:17 -08002763 return result;
2764}
2765
Russell King781e9892014-04-25 12:55:46 +01002766static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
2767{
2768 struct sdhci_host *host = dev_id;
2769 unsigned long flags;
2770 u32 isr;
2771
2772 spin_lock_irqsave(&host->lock, flags);
2773 isr = host->thread_isr;
2774 host->thread_isr = 0;
2775 spin_unlock_irqrestore(&host->lock, flags);
2776
Russell King3560db82014-04-25 12:55:51 +01002777 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Adrian Hunterd3940f22016-06-29 16:24:14 +03002778 struct mmc_host *mmc = host->mmc;
2779
2780 mmc->ops->card_event(mmc);
2781 mmc_detect_change(mmc, msecs_to_jiffies(200));
Russell King3560db82014-04-25 12:55:51 +01002782 }
2783
Russell King781e9892014-04-25 12:55:46 +01002784 if (isr & SDHCI_INT_CARD_INT) {
2785 sdio_run_irqs(host->mmc);
2786
2787 spin_lock_irqsave(&host->lock, flags);
2788 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2789 sdhci_enable_sdio_irq_nolock(host, true);
2790 spin_unlock_irqrestore(&host->lock, flags);
2791 }
2792
2793 return isr ? IRQ_HANDLED : IRQ_NONE;
2794}
2795
Pierre Ossmand129bce2006-03-24 03:18:17 -08002796/*****************************************************************************\
2797 * *
2798 * Suspend/resume *
2799 * *
2800\*****************************************************************************/
2801
2802#ifdef CONFIG_PM
Ludovic Desroches84d62602016-05-13 15:16:02 +02002803/*
2804 * To enable wakeup events, the corresponding events have to be enabled in
2805 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
2806 * Table' in the SD Host Controller Standard Specification.
2807 * It is useless to restore SDHCI_INT_ENABLE state in
2808 * sdhci_disable_irq_wakeups() since it will be set by
2809 * sdhci_enable_card_detection() or sdhci_init().
2810 */
Kevin Liuad080d72013-01-05 17:21:33 +08002811void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2812{
2813 u8 val;
2814 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2815 | SDHCI_WAKE_ON_INT;
Ludovic Desroches84d62602016-05-13 15:16:02 +02002816 u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2817 SDHCI_INT_CARD_INT;
Kevin Liuad080d72013-01-05 17:21:33 +08002818
2819 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2820 val |= mask ;
2821 /* Avoid fake wake up */
Ludovic Desroches84d62602016-05-13 15:16:02 +02002822 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
Kevin Liuad080d72013-01-05 17:21:33 +08002823 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
Ludovic Desroches84d62602016-05-13 15:16:02 +02002824 irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
2825 }
Kevin Liuad080d72013-01-05 17:21:33 +08002826 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
Ludovic Desroches84d62602016-05-13 15:16:02 +02002827 sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002828}
2829EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2830
Fabio Estevam0b10f472014-08-30 14:53:13 -03002831static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
Kevin Liuad080d72013-01-05 17:21:33 +08002832{
2833 u8 val;
2834 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2835 | SDHCI_WAKE_ON_INT;
2836
2837 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2838 val &= ~mask;
2839 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2840}
Pierre Ossmand129bce2006-03-24 03:18:17 -08002841
Manuel Lauss29495aa2011-11-03 11:09:45 +01002842int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002843{
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002844 sdhci_disable_card_detection(host);
2845
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002846 mmc_retune_timer_stop(host->mmc);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302847
Kevin Liuad080d72013-01-05 17:21:33 +08002848 if (!device_may_wakeup(mmc_dev(host->mmc))) {
Russell Kingb537f942014-04-25 12:56:01 +01002849 host->ier = 0;
2850 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
2851 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002852 free_irq(host->irq, host);
2853 } else {
2854 sdhci_enable_irq_wakeups(host);
2855 enable_irq_wake(host->irq);
2856 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002857 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002858}
2859
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002860EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002861
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002862int sdhci_resume_host(struct sdhci_host *host)
2863{
Adrian Hunterd3940f22016-06-29 16:24:14 +03002864 struct mmc_host *mmc = host->mmc;
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002865 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002866
Richard Röjforsa13abc72009-09-22 16:45:30 -07002867 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002868 if (host->ops->enable_dma)
2869 host->ops->enable_dma(host);
2870 }
2871
Adrian Hunter6308d292012-02-07 14:48:54 +02002872 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2873 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2874 /* Card keeps power but host controller does not */
2875 sdhci_init(host, 0);
2876 host->pwr = 0;
2877 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +03002878 mmc->ops->set_ios(mmc, &mmc->ios);
Adrian Hunter6308d292012-02-07 14:48:54 +02002879 } else {
2880 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2881 mmiowb();
2882 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002883
Haibo Chen14a7b41642015-09-15 18:32:58 +08002884 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2885 ret = request_threaded_irq(host->irq, sdhci_irq,
2886 sdhci_thread_irq, IRQF_SHARED,
2887 mmc_hostname(host->mmc), host);
2888 if (ret)
2889 return ret;
2890 } else {
2891 sdhci_disable_irq_wakeups(host);
2892 disable_irq_wake(host->irq);
2893 }
2894
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002895 sdhci_enable_card_detection(host);
2896
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002897 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002898}
2899
2900EXPORT_SYMBOL_GPL(sdhci_resume_host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002901
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002902int sdhci_runtime_suspend_host(struct sdhci_host *host)
2903{
2904 unsigned long flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002905
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002906 mmc_retune_timer_stop(host->mmc);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002907
2908 spin_lock_irqsave(&host->lock, flags);
Russell Kingb537f942014-04-25 12:56:01 +01002909 host->ier &= SDHCI_INT_CARD_INT;
2910 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2911 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002912 spin_unlock_irqrestore(&host->lock, flags);
2913
Russell King781e9892014-04-25 12:55:46 +01002914 synchronize_hardirq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002915
2916 spin_lock_irqsave(&host->lock, flags);
2917 host->runtime_suspended = true;
2918 spin_unlock_irqrestore(&host->lock, flags);
2919
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002920 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002921}
2922EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2923
2924int sdhci_runtime_resume_host(struct sdhci_host *host)
2925{
Adrian Hunterd3940f22016-06-29 16:24:14 +03002926 struct mmc_host *mmc = host->mmc;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002927 unsigned long flags;
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002928 int host_flags = host->flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002929
2930 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2931 if (host->ops->enable_dma)
2932 host->ops->enable_dma(host);
2933 }
2934
2935 sdhci_init(host, 0);
2936
Adrian Hunter84ec0482016-12-19 15:33:11 +02002937 if (mmc->ios.power_mode != MMC_POWER_UNDEFINED) {
2938 /* Force clock and power re-program */
2939 host->pwr = 0;
2940 host->clock = 0;
2941 mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
2942 mmc->ops->set_ios(mmc, &mmc->ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002943
Adrian Hunter84ec0482016-12-19 15:33:11 +02002944 if ((host_flags & SDHCI_PV_ENABLED) &&
2945 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2946 spin_lock_irqsave(&host->lock, flags);
2947 sdhci_enable_preset_value(host, true);
2948 spin_unlock_irqrestore(&host->lock, flags);
2949 }
2950
2951 if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
2952 mmc->ops->hs400_enhanced_strobe)
2953 mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
Kevin Liu52983382013-01-31 11:31:37 +08002954 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002955
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002956 spin_lock_irqsave(&host->lock, flags);
2957
2958 host->runtime_suspended = false;
2959
2960 /* Enable SDIO IRQ */
Russell Kingef104332014-04-25 12:55:41 +01002961 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002962 sdhci_enable_sdio_irq_nolock(host, true);
2963
2964 /* Enable Card Detection */
2965 sdhci_enable_card_detection(host);
2966
2967 spin_unlock_irqrestore(&host->lock, flags);
2968
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002969 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002970}
2971EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2972
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +01002973#endif /* CONFIG_PM */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002974
Pierre Ossmand129bce2006-03-24 03:18:17 -08002975/*****************************************************************************\
2976 * *
Adrian Hunterf12e39d2017-03-20 19:50:47 +02002977 * Command Queue Engine (CQE) helpers *
2978 * *
2979\*****************************************************************************/
2980
2981void sdhci_cqe_enable(struct mmc_host *mmc)
2982{
2983 struct sdhci_host *host = mmc_priv(mmc);
2984 unsigned long flags;
2985 u8 ctrl;
2986
2987 spin_lock_irqsave(&host->lock, flags);
2988
2989 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2990 ctrl &= ~SDHCI_CTRL_DMA_MASK;
2991 if (host->flags & SDHCI_USE_64_BIT_DMA)
2992 ctrl |= SDHCI_CTRL_ADMA64;
2993 else
2994 ctrl |= SDHCI_CTRL_ADMA32;
2995 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2996
2997 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG, 512),
2998 SDHCI_BLOCK_SIZE);
2999
3000 /* Set maximum timeout */
3001 sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);
3002
3003 host->ier = host->cqe_ier;
3004
3005 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3006 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3007
3008 host->cqe_on = true;
3009
3010 pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
3011 mmc_hostname(mmc), host->ier,
3012 sdhci_readl(host, SDHCI_INT_STATUS));
3013
3014 mmiowb();
3015 spin_unlock_irqrestore(&host->lock, flags);
3016}
3017EXPORT_SYMBOL_GPL(sdhci_cqe_enable);
3018
3019void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
3020{
3021 struct sdhci_host *host = mmc_priv(mmc);
3022 unsigned long flags;
3023
3024 spin_lock_irqsave(&host->lock, flags);
3025
3026 sdhci_set_default_irqs(host);
3027
3028 host->cqe_on = false;
3029
3030 if (recovery) {
3031 sdhci_do_reset(host, SDHCI_RESET_CMD);
3032 sdhci_do_reset(host, SDHCI_RESET_DATA);
3033 }
3034
3035 pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
3036 mmc_hostname(mmc), host->ier,
3037 sdhci_readl(host, SDHCI_INT_STATUS));
3038
3039 mmiowb();
3040 spin_unlock_irqrestore(&host->lock, flags);
3041}
3042EXPORT_SYMBOL_GPL(sdhci_cqe_disable);
3043
3044bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
3045 int *data_error)
3046{
3047 u32 mask;
3048
3049 if (!host->cqe_on)
3050 return false;
3051
3052 if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
3053 *cmd_error = -EILSEQ;
3054 else if (intmask & SDHCI_INT_TIMEOUT)
3055 *cmd_error = -ETIMEDOUT;
3056 else
3057 *cmd_error = 0;
3058
3059 if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
3060 *data_error = -EILSEQ;
3061 else if (intmask & SDHCI_INT_DATA_TIMEOUT)
3062 *data_error = -ETIMEDOUT;
3063 else if (intmask & SDHCI_INT_ADMA_ERROR)
3064 *data_error = -EIO;
3065 else
3066 *data_error = 0;
3067
3068 /* Clear selected interrupts. */
3069 mask = intmask & host->cqe_ier;
3070 sdhci_writel(host, mask, SDHCI_INT_STATUS);
3071
3072 if (intmask & SDHCI_INT_BUS_POWER)
3073 pr_err("%s: Card is consuming too much power!\n",
3074 mmc_hostname(host->mmc));
3075
3076 intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
3077 if (intmask) {
3078 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3079 pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
3080 mmc_hostname(host->mmc), intmask);
3081 sdhci_dumpregs(host);
3082 }
3083
3084 return true;
3085}
3086EXPORT_SYMBOL_GPL(sdhci_cqe_irq);
3087
3088/*****************************************************************************\
3089 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003090 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08003091 * *
3092\*****************************************************************************/
3093
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003094struct sdhci_host *sdhci_alloc_host(struct device *dev,
3095 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003096{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003097 struct mmc_host *mmc;
3098 struct sdhci_host *host;
3099
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003100 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003101
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003102 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003103 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003104 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003105
3106 host = mmc_priv(mmc);
3107 host->mmc = mmc;
Adrian Hunterbf60e592016-02-09 16:12:35 +02003108 host->mmc_host_ops = sdhci_ops;
3109 mmc->ops = &host->mmc_host_ops;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003110
Adrian Hunter8cb851a2016-06-29 16:24:16 +03003111 host->flags = SDHCI_SIGNALING_330;
3112
Adrian Hunterf12e39d2017-03-20 19:50:47 +02003113 host->cqe_ier = SDHCI_CQE_INT_MASK;
3114 host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
3115
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003116 return host;
3117}
Pierre Ossman8a4da142006-10-04 02:15:40 -07003118
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003119EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003120
Alexandre Courbot7b913692016-03-07 11:07:55 +09003121static int sdhci_set_dma_mask(struct sdhci_host *host)
3122{
3123 struct mmc_host *mmc = host->mmc;
3124 struct device *dev = mmc_dev(mmc);
3125 int ret = -EINVAL;
3126
3127 if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
3128 host->flags &= ~SDHCI_USE_64_BIT_DMA;
3129
3130 /* Try 64-bit mask if hardware is capable of it */
3131 if (host->flags & SDHCI_USE_64_BIT_DMA) {
3132 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
3133 if (ret) {
3134 pr_warn("%s: Failed to set 64-bit DMA mask.\n",
3135 mmc_hostname(mmc));
3136 host->flags &= ~SDHCI_USE_64_BIT_DMA;
3137 }
3138 }
3139
3140 /* 32-bit mask as default & fallback */
3141 if (ret) {
3142 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
3143 if (ret)
3144 pr_warn("%s: Failed to set 32-bit DMA mask.\n",
3145 mmc_hostname(mmc));
3146 }
3147
3148 return ret;
3149}
3150
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003151void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
3152{
3153 u16 v;
Zach Brown92e0c442016-11-02 10:26:16 -05003154 u64 dt_caps_mask = 0;
3155 u64 dt_caps = 0;
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003156
3157 if (host->read_caps)
3158 return;
3159
3160 host->read_caps = true;
3161
3162 if (debug_quirks)
3163 host->quirks = debug_quirks;
3164
3165 if (debug_quirks2)
3166 host->quirks2 = debug_quirks2;
3167
3168 sdhci_do_reset(host, SDHCI_RESET_ALL);
3169
Zach Brown92e0c442016-11-02 10:26:16 -05003170 of_property_read_u64(mmc_dev(host->mmc)->of_node,
3171 "sdhci-caps-mask", &dt_caps_mask);
3172 of_property_read_u64(mmc_dev(host->mmc)->of_node,
3173 "sdhci-caps", &dt_caps);
3174
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003175 v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
3176 host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
3177
3178 if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
3179 return;
3180
Zach Brown92e0c442016-11-02 10:26:16 -05003181 if (caps) {
3182 host->caps = *caps;
3183 } else {
3184 host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
3185 host->caps &= ~lower_32_bits(dt_caps_mask);
3186 host->caps |= lower_32_bits(dt_caps);
3187 }
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003188
3189 if (host->version < SDHCI_SPEC_300)
3190 return;
3191
Zach Brown92e0c442016-11-02 10:26:16 -05003192 if (caps1) {
3193 host->caps1 = *caps1;
3194 } else {
3195 host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
3196 host->caps1 &= ~upper_32_bits(dt_caps_mask);
3197 host->caps1 |= upper_32_bits(dt_caps);
3198 }
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003199}
3200EXPORT_SYMBOL_GPL(__sdhci_read_caps);
3201
Adrian Hunter52f53362016-06-29 16:24:15 +03003202int sdhci_setup_host(struct sdhci_host *host)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003203{
3204 struct mmc_host *mmc;
Arindam Nathf2119df2011-05-05 12:18:57 +05303205 u32 max_current_caps;
3206 unsigned int ocr_avail;
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03003207 unsigned int override_timeout_clk;
Dong Aisheng59241752015-07-22 20:53:07 +08003208 u32 max_clk;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003209 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003210
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003211 WARN_ON(host == NULL);
3212 if (host == NULL)
3213 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003214
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003215 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003216
Jon Hunterefba1422016-07-12 14:53:36 +01003217 /*
3218 * If there are external regulators, get them. Note this must be done
3219 * early before resetting the host and reading the capabilities so that
3220 * the host can take the appropriate action if regulators are not
3221 * available.
3222 */
3223 ret = mmc_regulator_get_supply(mmc);
3224 if (ret == -EPROBE_DEFER)
3225 return ret;
3226
Adrian Hunter6132a3b2016-06-29 16:24:18 +03003227 sdhci_read_caps(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003228
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03003229 override_timeout_clk = host->timeout_clk;
3230
Zhangfei Gao85105c52010-08-06 07:10:01 +08003231 if (host->version > SDHCI_SPEC_300) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003232 pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
3233 mmc_hostname(mmc), host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07003234 }
3235
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003236 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07003237 host->flags |= SDHCI_USE_SDMA;
Adrian Hunter28da3582016-06-29 16:24:17 +03003238 else if (!(host->caps & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07003239 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07003240 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07003241 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003242
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003243 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07003244 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01003245 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07003246 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02003247 }
3248
Arindam Nathf2119df2011-05-05 12:18:57 +05303249 if ((host->version >= SDHCI_SPEC_200) &&
Adrian Hunter28da3582016-06-29 16:24:17 +03003250 (host->caps & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07003251 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02003252
3253 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
3254 (host->flags & SDHCI_USE_ADMA)) {
3255 DBG("Disabling ADMA as it is marked broken\n");
3256 host->flags &= ~SDHCI_USE_ADMA;
3257 }
3258
Adrian Huntere57a5f62014-11-04 12:42:46 +02003259 /*
3260 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
3261 * and *must* do 64-bit DMA. A driver has the opportunity to change
3262 * that during the first call to ->enable_dma(). Similarly
3263 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
3264 * implement.
3265 */
Adrian Hunter28da3582016-06-29 16:24:17 +03003266 if (host->caps & SDHCI_CAN_64BIT)
Adrian Huntere57a5f62014-11-04 12:42:46 +02003267 host->flags |= SDHCI_USE_64_BIT_DMA;
3268
Richard Röjforsa13abc72009-09-22 16:45:30 -07003269 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Alexandre Courbot7b913692016-03-07 11:07:55 +09003270 ret = sdhci_set_dma_mask(host);
3271
3272 if (!ret && host->ops->enable_dma)
3273 ret = host->ops->enable_dma(host);
3274
3275 if (ret) {
3276 pr_warn("%s: No suitable DMA available - falling back to PIO\n",
3277 mmc_hostname(mmc));
3278 host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
3279
3280 ret = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003281 }
3282 }
3283
Adrian Huntere57a5f62014-11-04 12:42:46 +02003284 /* SDMA does not support 64-bit DMA */
3285 if (host->flags & SDHCI_USE_64_BIT_DMA)
3286 host->flags &= ~SDHCI_USE_SDMA;
3287
Pierre Ossman2134a922008-06-28 18:28:51 +02003288 if (host->flags & SDHCI_USE_ADMA) {
Russell Kinge66e61c2016-01-26 13:39:55 +00003289 dma_addr_t dma;
3290 void *buf;
3291
Pierre Ossman2134a922008-06-28 18:28:51 +02003292 /*
Adrian Hunter76fe3792014-11-04 12:42:42 +02003293 * The DMA descriptor table size is calculated as the maximum
3294 * number of segments times 2, to allow for an alignment
3295 * descriptor for each segment, plus 1 for a nop end descriptor,
3296 * all multipled by the descriptor size.
Pierre Ossman2134a922008-06-28 18:28:51 +02003297 */
Adrian Huntere57a5f62014-11-04 12:42:46 +02003298 if (host->flags & SDHCI_USE_64_BIT_DMA) {
3299 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
3300 SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02003301 host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02003302 } else {
3303 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
3304 SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02003305 host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02003306 }
Russell Kinge66e61c2016-01-26 13:39:55 +00003307
Adrian Hunter04a5ae62015-11-26 14:00:49 +02003308 host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
Russell Kinge66e61c2016-01-26 13:39:55 +00003309 buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
3310 host->adma_table_sz, &dma, GFP_KERNEL);
3311 if (!buf) {
Joe Perches66061102014-09-12 14:56:56 -07003312 pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
Pierre Ossman2134a922008-06-28 18:28:51 +02003313 mmc_hostname(mmc));
3314 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00003315 } else if ((dma + host->align_buffer_sz) &
3316 (SDHCI_ADMA2_DESC_ALIGN - 1)) {
Joe Perches66061102014-09-12 14:56:56 -07003317 pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
3318 mmc_hostname(mmc));
Russell Kingd1e49f72014-04-25 12:58:34 +01003319 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00003320 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3321 host->adma_table_sz, buf, dma);
3322 } else {
3323 host->align_buffer = buf;
3324 host->align_addr = dma;
Russell Kingedd63fc2016-01-26 13:39:50 +00003325
Russell Kinge66e61c2016-01-26 13:39:55 +00003326 host->adma_table = buf + host->align_buffer_sz;
3327 host->adma_addr = dma + host->align_buffer_sz;
3328 }
Pierre Ossman2134a922008-06-28 18:28:51 +02003329 }
3330
Pierre Ossman76591502008-07-21 00:32:11 +02003331 /*
3332 * If we use DMA, then it's up to the caller to set the DMA
3333 * mask, but PIO does not need the hw shim so we set a new
3334 * mask here in that case.
3335 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07003336 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02003337 host->dma_mask = DMA_BIT_MASK(64);
Markus Mayer4e743f12014-07-03 13:27:42 -07003338 mmc_dev(mmc)->dma_mask = &host->dma_mask;
Pierre Ossman76591502008-07-21 00:32:11 +02003339 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003340
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003341 if (host->version >= SDHCI_SPEC_300)
Adrian Hunter28da3582016-06-29 16:24:17 +03003342 host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003343 >> SDHCI_CLOCK_BASE_SHIFT;
3344 else
Adrian Hunter28da3582016-06-29 16:24:17 +03003345 host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003346 >> SDHCI_CLOCK_BASE_SHIFT;
3347
Pierre Ossmand129bce2006-03-24 03:18:17 -08003348 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07003349 if (host->max_clk == 0 || host->quirks &
3350 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03003351 if (!host->ops->get_max_clock) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003352 pr_err("%s: Hardware doesn't specify base clock frequency.\n",
3353 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003354 ret = -ENODEV;
3355 goto undma;
Ben Dooks4240ff02009-03-17 00:13:57 +03003356 }
3357 host->max_clk = host->ops->get_max_clock(host);
3358 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003359
3360 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05303361 * In case of Host Controller v3.00, find out whether clock
3362 * multiplier is supported.
3363 */
Adrian Hunter28da3582016-06-29 16:24:17 +03003364 host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
Arindam Nathc3ed3872011-05-05 12:19:06 +05303365 SDHCI_CLOCK_MUL_SHIFT;
3366
3367 /*
3368 * In case the value in Clock Multiplier is 0, then programmable
3369 * clock mode is not supported, otherwise the actual clock
3370 * multiplier is one more than the value of Clock Multiplier
3371 * in the Capabilities Register.
3372 */
3373 if (host->clk_mul)
3374 host->clk_mul += 1;
3375
3376 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003377 * Set host parameters.
3378 */
Dong Aisheng59241752015-07-22 20:53:07 +08003379 max_clk = host->max_clk;
3380
Marek Szyprowskice5f0362010-08-10 18:01:56 -07003381 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07003382 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05303383 else if (host->version >= SDHCI_SPEC_300) {
3384 if (host->clk_mul) {
3385 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
Dong Aisheng59241752015-07-22 20:53:07 +08003386 max_clk = host->max_clk * host->clk_mul;
Arindam Nathc3ed3872011-05-05 12:19:06 +05303387 } else
3388 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
3389 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04003390 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05003391
Adrian Hunterd310ae42016-04-12 14:25:07 +03003392 if (!mmc->f_max || mmc->f_max > max_clk)
Dong Aisheng59241752015-07-22 20:53:07 +08003393 mmc->f_max = max_clk;
3394
Aisheng Dong28aab052014-08-27 15:26:31 +08003395 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Adrian Hunter28da3582016-06-29 16:24:17 +03003396 host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
Aisheng Dong28aab052014-08-27 15:26:31 +08003397 SDHCI_TIMEOUT_CLK_SHIFT;
Shawn Lin8cc35282017-03-24 15:50:12 +08003398
3399 if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
3400 host->timeout_clk *= 1000;
3401
Aisheng Dong28aab052014-08-27 15:26:31 +08003402 if (host->timeout_clk == 0) {
Shawn Lin8cc35282017-03-24 15:50:12 +08003403 if (!host->ops->get_timeout_clock) {
Aisheng Dong28aab052014-08-27 15:26:31 +08003404 pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
3405 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003406 ret = -ENODEV;
3407 goto undma;
Aisheng Dong28aab052014-08-27 15:26:31 +08003408 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003409
Shawn Lin8cc35282017-03-24 15:50:12 +08003410 host->timeout_clk =
3411 DIV_ROUND_UP(host->ops->get_timeout_clock(host),
3412 1000);
3413 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003414
Adrian Hunter99513622016-03-07 13:33:55 +02003415 if (override_timeout_clk)
3416 host->timeout_clk = override_timeout_clk;
3417
Aisheng Dong28aab052014-08-27 15:26:31 +08003418 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
Aisheng Donga6ff5ae2014-08-27 15:26:27 +08003419 host->ops->get_max_timeout_count(host) : 1 << 27;
Aisheng Dong28aab052014-08-27 15:26:31 +08003420 mmc->max_busy_timeout /= host->timeout_clk;
3421 }
Adrian Hunter58d12462011-06-28 17:16:03 +03003422
Andrei Warkentine89d4562011-05-23 15:06:37 -05003423 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
Russell King781e9892014-04-25 12:55:46 +01003424 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
Andrei Warkentine89d4562011-05-23 15:06:37 -05003425
3426 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
3427 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003428
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003429 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04003430 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003431 ((host->flags & SDHCI_USE_ADMA) ||
Scott Branden3bfa6f02015-02-09 16:06:28 -08003432 !(host->flags & SDHCI_USE_SDMA)) &&
3433 !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003434 host->flags |= SDHCI_AUTO_CMD23;
Adrian Hunterf4218652017-03-20 19:50:39 +02003435 DBG("Auto-CMD23 available\n");
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003436 } else {
Adrian Hunterf4218652017-03-20 19:50:39 +02003437 DBG("Auto-CMD23 unavailable\n");
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003438 }
3439
Philip Rakity15ec4462010-11-19 16:48:39 -05003440 /*
3441 * A controller may support 8-bit width, but the board itself
3442 * might not have the pins brought out. Boards that support
3443 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
3444 * their platform code before calling sdhci_add_host(), and we
3445 * won't assume 8-bit width for hosts without that CAP.
3446 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003447 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05003448 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003449
Jerry Huang63ef5d82012-10-25 13:47:19 +08003450 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
3451 mmc->caps &= ~MMC_CAP_CMD23;
3452
Adrian Hunter28da3582016-06-29 16:24:17 +03003453 if (host->caps & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04003454 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01003455
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01003456 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Jaehoon Chung860951c2016-06-21 10:13:26 +09003457 mmc_card_is_removable(mmc) &&
Arnd Bergmann287980e2016-05-27 23:23:25 +02003458 mmc_gpio_get_cd(host->mmc) < 0)
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03003459 mmc->caps |= MMC_CAP_NEEDS_POLL;
3460
Philip Rakity6231f3d2012-07-23 15:56:23 -07003461 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003462 if (!IS_ERR(mmc->supply.vqmmc)) {
3463 ret = regulator_enable(mmc->supply.vqmmc);
3464 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
3465 1950000))
Adrian Hunter28da3582016-06-29 16:24:17 +03003466 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
3467 SDHCI_SUPPORT_SDR50 |
3468 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04003469 if (ret) {
3470 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3471 mmc_hostname(mmc), ret);
Adrian Hunter4bb74312014-11-06 15:19:04 +02003472 mmc->supply.vqmmc = ERR_PTR(-EINVAL);
Chris Balla3361ab2013-03-11 17:51:53 -04003473 }
Kevin Liu8363c372012-11-17 17:55:51 -05003474 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07003475
Adrian Hunter28da3582016-06-29 16:24:17 +03003476 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
3477 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3478 SDHCI_SUPPORT_DDR50);
3479 }
Daniel Drake6a661802012-11-25 13:01:19 -05003480
Al Cooper4188bba2012-03-16 15:54:17 -04003481 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
Adrian Hunter28da3582016-06-29 16:24:17 +03003482 if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3483 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303484 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3485
3486 /* SDR104 supports also implies SDR50 support */
Adrian Hunter28da3582016-06-29 16:24:17 +03003487 if (host->caps1 & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303488 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003489 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3490 * field can be promoted to support HS200.
3491 */
Adrian Hunter549c0b12014-11-06 15:19:05 +02003492 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
David Cohen13868bf2013-10-29 10:58:26 -07003493 mmc->caps2 |= MMC_CAP2_HS200;
Adrian Hunter28da3582016-06-29 16:24:17 +03003494 } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303495 mmc->caps |= MMC_CAP_UHS_SDR50;
Adrian Hunter28da3582016-06-29 16:24:17 +03003496 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303497
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003498 if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
Adrian Hunter28da3582016-06-29 16:24:17 +03003499 (host->caps1 & SDHCI_SUPPORT_HS400))
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003500 mmc->caps2 |= MMC_CAP2_HS400;
3501
Adrian Hunter549c0b12014-11-06 15:19:05 +02003502 if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
3503 (IS_ERR(mmc->supply.vqmmc) ||
3504 !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
3505 1300000)))
3506 mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
3507
Adrian Hunter28da3582016-06-29 16:24:17 +03003508 if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
3509 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303510 mmc->caps |= MMC_CAP_UHS_DDR50;
3511
Girish K S069c9f12012-01-06 09:56:39 +05303512 /* Does the host need tuning for SDR50? */
Adrian Hunter28da3582016-06-29 16:24:17 +03003513 if (host->caps1 & SDHCI_USE_SDR50_TUNING)
Arindam Nathb513ea22011-05-05 12:19:04 +05303514 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3515
Arindam Nathd6d50a12011-05-05 12:18:59 +05303516 /* Driver Type(s) (A, C, D) supported by the host */
Adrian Hunter28da3582016-06-29 16:24:17 +03003517 if (host->caps1 & SDHCI_DRIVER_TYPE_A)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303518 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
Adrian Hunter28da3582016-06-29 16:24:17 +03003519 if (host->caps1 & SDHCI_DRIVER_TYPE_C)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303520 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
Adrian Hunter28da3582016-06-29 16:24:17 +03003521 if (host->caps1 & SDHCI_DRIVER_TYPE_D)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303522 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3523
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303524 /* Initial value for re-tuning timer count */
Adrian Hunter28da3582016-06-29 16:24:17 +03003525 host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3526 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303527
3528 /*
3529 * In case Re-tuning Timer is not disabled, the actual value of
3530 * re-tuning timer will be 2 ^ (n - 1).
3531 */
3532 if (host->tuning_count)
3533 host->tuning_count = 1 << (host->tuning_count - 1);
3534
3535 /* Re-tuning mode supported by the Host Controller */
Adrian Hunter28da3582016-06-29 16:24:17 +03003536 host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303537 SDHCI_RETUNING_MODE_SHIFT;
3538
Takashi Iwai8f230f42010-12-08 10:04:30 +01003539 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003540
Arindam Nathf2119df2011-05-05 12:18:57 +05303541 /*
3542 * According to SD Host Controller spec v3.00, if the Host System
3543 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3544 * the value is meaningful only if Voltage Support in the Capabilities
3545 * register is set. The actual current value is 4 times the register
3546 * value.
3547 */
3548 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Tim Kryger3a48edc2014-06-13 10:13:56 -07003549 if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
Chuanxiao.Dongae906032014-08-01 14:00:13 +08003550 int curr = regulator_get_current_limit(mmc->supply.vmmc);
Philip Rakitybad37e12012-05-27 18:36:44 -07003551 if (curr > 0) {
3552
3553 /* convert to SDHCI_MAX_CURRENT format */
3554 curr = curr/1000; /* convert to mA */
3555 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3556
3557 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3558 max_current_caps =
3559 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3560 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3561 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3562 }
3563 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303564
Adrian Hunter28da3582016-06-29 16:24:17 +03003565 if (host->caps & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003566 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303567
Aaron Lu55c46652012-07-04 13:31:48 +08003568 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303569 SDHCI_MAX_CURRENT_330_MASK) >>
3570 SDHCI_MAX_CURRENT_330_SHIFT) *
3571 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303572 }
Adrian Hunter28da3582016-06-29 16:24:17 +03003573 if (host->caps & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003574 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303575
Aaron Lu55c46652012-07-04 13:31:48 +08003576 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303577 SDHCI_MAX_CURRENT_300_MASK) >>
3578 SDHCI_MAX_CURRENT_300_SHIFT) *
3579 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303580 }
Adrian Hunter28da3582016-06-29 16:24:17 +03003581 if (host->caps & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003582 ocr_avail |= MMC_VDD_165_195;
3583
Aaron Lu55c46652012-07-04 13:31:48 +08003584 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303585 SDHCI_MAX_CURRENT_180_MASK) >>
3586 SDHCI_MAX_CURRENT_180_SHIFT) *
3587 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303588 }
3589
Ulf Hansson5fd26c72015-06-05 11:40:08 +02003590 /* If OCR set by host, use it instead. */
3591 if (host->ocr_mask)
3592 ocr_avail = host->ocr_mask;
3593
3594 /* If OCR set by external regulators, give it highest prio. */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003595 if (mmc->ocr_avail)
Tim Kryger52221612014-06-25 00:25:34 -07003596 ocr_avail = mmc->ocr_avail;
Tim Kryger3a48edc2014-06-13 10:13:56 -07003597
Takashi Iwai8f230f42010-12-08 10:04:30 +01003598 mmc->ocr_avail = ocr_avail;
3599 mmc->ocr_avail_sdio = ocr_avail;
3600 if (host->ocr_avail_sdio)
3601 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3602 mmc->ocr_avail_sd = ocr_avail;
3603 if (host->ocr_avail_sd)
3604 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3605 else /* normal SD controllers don't support 1.8V */
3606 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3607 mmc->ocr_avail_mmc = ocr_avail;
3608 if (host->ocr_avail_mmc)
3609 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003610
3611 if (mmc->ocr_avail == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003612 pr_err("%s: Hardware doesn't report any support voltages.\n",
3613 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003614 ret = -ENODEV;
3615 goto unreg;
Pierre Ossman146ad662006-06-30 02:22:23 -07003616 }
3617
Adrian Hunter8cb851a2016-06-29 16:24:16 +03003618 if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
3619 MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
3620 MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
3621 (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
3622 host->flags |= SDHCI_SIGNALING_180;
3623
3624 if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
3625 host->flags |= SDHCI_SIGNALING_120;
3626
Pierre Ossmand129bce2006-03-24 03:18:17 -08003627 spin_lock_init(&host->lock);
3628
3629 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003630 * Maximum number of segments. Depends on if the hardware
3631 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003632 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003633 if (host->flags & SDHCI_USE_ADMA)
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003634 mmc->max_segs = SDHCI_MAX_SEGS;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003635 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003636 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003637 else /* PIO */
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003638 mmc->max_segs = SDHCI_MAX_SEGS;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003639
3640 /*
Adrian Hunterac005312014-12-05 19:25:28 +02003641 * Maximum number of sectors in one transfer. Limited by SDMA boundary
3642 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
3643 * is less anyway.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003644 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003645 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003646
3647 /*
3648 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003649 * of bytes. When doing hardware scatter/gather, each entry cannot
3650 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003651 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003652 if (host->flags & SDHCI_USE_ADMA) {
3653 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3654 mmc->max_seg_size = 65535;
3655 else
3656 mmc->max_seg_size = 65536;
3657 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003658 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003659 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003660
3661 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003662 * Maximum block size. This varies from controller to controller and
3663 * is specified in the capabilities register.
3664 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003665 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3666 mmc->max_blk_size = 2;
3667 } else {
Adrian Hunter28da3582016-06-29 16:24:17 +03003668 mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003669 SDHCI_MAX_BLOCK_SHIFT;
3670 if (mmc->max_blk_size >= 3) {
Joe Perches66061102014-09-12 14:56:56 -07003671 pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
3672 mmc_hostname(mmc));
Anton Vorontsov0633f652009-03-17 00:14:03 +03003673 mmc->max_blk_size = 0;
3674 }
3675 }
3676
3677 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003678
3679 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003680 * Maximum block count.
3681 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003682 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003683
Adrian Hunter52f53362016-06-29 16:24:15 +03003684 return 0;
3685
3686unreg:
3687 if (!IS_ERR(mmc->supply.vqmmc))
3688 regulator_disable(mmc->supply.vqmmc);
3689undma:
3690 if (host->align_buffer)
3691 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3692 host->adma_table_sz, host->align_buffer,
3693 host->align_addr);
3694 host->adma_table = NULL;
3695 host->align_buffer = NULL;
3696
3697 return ret;
3698}
3699EXPORT_SYMBOL_GPL(sdhci_setup_host);
3700
Adrian Hunter4180ffa2017-03-20 19:50:45 +02003701void sdhci_cleanup_host(struct sdhci_host *host)
3702{
3703 struct mmc_host *mmc = host->mmc;
3704
3705 if (!IS_ERR(mmc->supply.vqmmc))
3706 regulator_disable(mmc->supply.vqmmc);
3707
3708 if (host->align_buffer)
3709 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3710 host->adma_table_sz, host->align_buffer,
3711 host->align_addr);
3712 host->adma_table = NULL;
3713 host->align_buffer = NULL;
3714}
3715EXPORT_SYMBOL_GPL(sdhci_cleanup_host);
3716
Adrian Hunter52f53362016-06-29 16:24:15 +03003717int __sdhci_add_host(struct sdhci_host *host)
3718{
3719 struct mmc_host *mmc = host->mmc;
3720 int ret;
3721
Pierre Ossman55db8902006-11-21 17:55:45 +01003722 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003723 * Init tasklets.
3724 */
Pierre Ossmand129bce2006-03-24 03:18:17 -08003725 tasklet_init(&host->finish_tasklet,
3726 sdhci_tasklet_finish, (unsigned long)host);
3727
Al Viroe4cad1b2006-10-10 22:47:07 +01003728 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Adrian Hunterd7422fb2016-06-29 16:24:33 +03003729 setup_timer(&host->data_timer, sdhci_timeout_data_timer,
3730 (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003731
Adrian Hunter250fb7b42014-12-05 19:41:10 +02003732 init_waitqueue_head(&host->buf_ready_int);
Arindam Nathb513ea22011-05-05 12:19:04 +05303733
Shawn Guo2af502c2013-07-05 14:38:55 +08003734 sdhci_init(host, 0);
3735
Russell King781e9892014-04-25 12:55:46 +01003736 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
3737 IRQF_SHARED, mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003738 if (ret) {
3739 pr_err("%s: Failed to request IRQ %d: %d\n",
3740 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003741 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003742 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003743
Pierre Ossmand129bce2006-03-24 03:18:17 -08003744#ifdef CONFIG_MMC_DEBUG
3745 sdhci_dumpregs(host);
3746#endif
3747
Adrian Hunter061d17a2016-04-12 14:25:09 +03003748 ret = sdhci_led_register(host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003749 if (ret) {
3750 pr_err("%s: Failed to register LED device: %d\n",
3751 mmc_hostname(mmc), ret);
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003752 goto unirq;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003753 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003754
Pierre Ossman5f25a662006-10-04 02:15:39 -07003755 mmiowb();
3756
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003757 ret = mmc_add_host(mmc);
3758 if (ret)
3759 goto unled;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003760
Girish K Sa3c76eb2011-10-11 11:44:09 +05303761 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003762 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Adrian Huntere57a5f62014-11-04 12:42:46 +02003763 (host->flags & SDHCI_USE_ADMA) ?
3764 (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
Richard Röjforsa13abc72009-09-22 16:45:30 -07003765 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003766
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003767 sdhci_enable_card_detection(host);
3768
Pierre Ossmand129bce2006-03-24 03:18:17 -08003769 return 0;
3770
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003771unled:
Adrian Hunter061d17a2016-04-12 14:25:09 +03003772 sdhci_led_unregister(host);
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003773unirq:
Russell King03231f92014-04-25 12:57:12 +01003774 sdhci_do_reset(host, SDHCI_RESET_ALL);
Russell Kingb537f942014-04-25 12:56:01 +01003775 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3776 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003777 free_irq(host->irq, host);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003778untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003779 tasklet_kill(&host->finish_tasklet);
Adrian Hunter52f53362016-06-29 16:24:15 +03003780
Pierre Ossmand129bce2006-03-24 03:18:17 -08003781 return ret;
3782}
Adrian Hunter52f53362016-06-29 16:24:15 +03003783EXPORT_SYMBOL_GPL(__sdhci_add_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003784
Adrian Hunter52f53362016-06-29 16:24:15 +03003785int sdhci_add_host(struct sdhci_host *host)
3786{
3787 int ret;
3788
3789 ret = sdhci_setup_host(host);
3790 if (ret)
3791 return ret;
3792
Adrian Hunter4180ffa2017-03-20 19:50:45 +02003793 ret = __sdhci_add_host(host);
3794 if (ret)
3795 goto cleanup;
3796
3797 return 0;
3798
3799cleanup:
3800 sdhci_cleanup_host(host);
3801
3802 return ret;
Adrian Hunter52f53362016-06-29 16:24:15 +03003803}
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003804EXPORT_SYMBOL_GPL(sdhci_add_host);
3805
Pierre Ossman1e728592008-04-16 19:13:13 +02003806void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003807{
Tim Kryger3a48edc2014-06-13 10:13:56 -07003808 struct mmc_host *mmc = host->mmc;
Pierre Ossman1e728592008-04-16 19:13:13 +02003809 unsigned long flags;
3810
3811 if (dead) {
3812 spin_lock_irqsave(&host->lock, flags);
3813
3814 host->flags |= SDHCI_DEVICE_DEAD;
3815
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03003816 if (sdhci_has_requests(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303817 pr_err("%s: Controller removed during "
Markus Mayer4e743f12014-07-03 13:27:42 -07003818 " transfer!\n", mmc_hostname(mmc));
Adrian Hunter5d0d11c2016-06-29 16:24:31 +03003819 sdhci_error_out_mrqs(host, -ENOMEDIUM);
Pierre Ossman1e728592008-04-16 19:13:13 +02003820 }
3821
3822 spin_unlock_irqrestore(&host->lock, flags);
3823 }
3824
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003825 sdhci_disable_card_detection(host);
3826
Markus Mayer4e743f12014-07-03 13:27:42 -07003827 mmc_remove_host(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003828
Adrian Hunter061d17a2016-04-12 14:25:09 +03003829 sdhci_led_unregister(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003830
Pierre Ossman1e728592008-04-16 19:13:13 +02003831 if (!dead)
Russell King03231f92014-04-25 12:57:12 +01003832 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003833
Russell Kingb537f942014-04-25 12:56:01 +01003834 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3835 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003836 free_irq(host->irq, host);
3837
3838 del_timer_sync(&host->timer);
Adrian Hunterd7422fb2016-06-29 16:24:33 +03003839 del_timer_sync(&host->data_timer);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003840
Pierre Ossmand129bce2006-03-24 03:18:17 -08003841 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003842
Tim Kryger3a48edc2014-06-13 10:13:56 -07003843 if (!IS_ERR(mmc->supply.vqmmc))
3844 regulator_disable(mmc->supply.vqmmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07003845
Russell Kingedd63fc2016-01-26 13:39:50 +00003846 if (host->align_buffer)
Russell Kinge66e61c2016-01-26 13:39:55 +00003847 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3848 host->adma_table_sz, host->align_buffer,
3849 host->align_addr);
Pierre Ossman2134a922008-06-28 18:28:51 +02003850
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02003851 host->adma_table = NULL;
Pierre Ossman2134a922008-06-28 18:28:51 +02003852 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003853}
3854
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003855EXPORT_SYMBOL_GPL(sdhci_remove_host);
3856
3857void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003858{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003859 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003860}
3861
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003862EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003863
3864/*****************************************************************************\
3865 * *
3866 * Driver init/exit *
3867 * *
3868\*****************************************************************************/
3869
3870static int __init sdhci_drv_init(void)
3871{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303872 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003873 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303874 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003875
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003876 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003877}
3878
3879static void __exit sdhci_drv_exit(void)
3880{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003881}
3882
3883module_init(sdhci_drv_init);
3884module_exit(sdhci_drv_exit);
3885
Pierre Ossmandf673b22006-06-30 02:22:31 -07003886module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003887module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003888
Pierre Ossman32710e82009-04-08 20:14:54 +02003889MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003890MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003891MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003892
Pierre Ossmandf673b22006-06-30 02:22:31 -07003893MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003894MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");