blob: 0efb62db6efdd0fa2bfa7d531343790a3156f2be [file] [log] [blame]
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00001/* Intel(R) Gigabit Ethernet Linux driver
2 * Copyright(c) 2007-2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, see <http://www.gnu.org/licenses/>.
15 *
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
18 *
19 * Contact Information:
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 */
Auke Kok9d5c8242008-01-24 02:22:38 -080023
24/* ethtool support for igb */
25
26#include <linux/vmalloc.h>
27#include <linux/netdevice.h>
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/interrupt.h>
31#include <linux/if_ether.h>
32#include <linux/ethtool.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040033#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000035#include <linux/pm_runtime.h>
Alexander Duyck1a1c2252012-09-25 00:30:52 +000036#include <linux/highmem.h>
Matthew Vick87371b92013-02-21 03:32:52 +000037#include <linux/mdio.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080038
39#include "igb.h"
40
41struct igb_stats {
42 char stat_string[ETH_GSTRING_LEN];
43 int sizeof_stat;
44 int stat_offset;
45};
46
Alexander Duyck128e45e2009-11-12 18:37:38 +000047#define IGB_STAT(_name, _stat) { \
48 .stat_string = _name, \
49 .sizeof_stat = FIELD_SIZEOF(struct igb_adapter, _stat), \
50 .stat_offset = offsetof(struct igb_adapter, _stat) \
51}
Auke Kok9d5c8242008-01-24 02:22:38 -080052static const struct igb_stats igb_gstrings_stats[] = {
Alexander Duyck128e45e2009-11-12 18:37:38 +000053 IGB_STAT("rx_packets", stats.gprc),
54 IGB_STAT("tx_packets", stats.gptc),
55 IGB_STAT("rx_bytes", stats.gorc),
56 IGB_STAT("tx_bytes", stats.gotc),
57 IGB_STAT("rx_broadcast", stats.bprc),
58 IGB_STAT("tx_broadcast", stats.bptc),
59 IGB_STAT("rx_multicast", stats.mprc),
60 IGB_STAT("tx_multicast", stats.mptc),
61 IGB_STAT("multicast", stats.mprc),
62 IGB_STAT("collisions", stats.colc),
63 IGB_STAT("rx_crc_errors", stats.crcerrs),
64 IGB_STAT("rx_no_buffer_count", stats.rnbc),
65 IGB_STAT("rx_missed_errors", stats.mpc),
66 IGB_STAT("tx_aborted_errors", stats.ecol),
67 IGB_STAT("tx_carrier_errors", stats.tncrs),
68 IGB_STAT("tx_window_errors", stats.latecol),
69 IGB_STAT("tx_abort_late_coll", stats.latecol),
70 IGB_STAT("tx_deferred_ok", stats.dc),
71 IGB_STAT("tx_single_coll_ok", stats.scc),
72 IGB_STAT("tx_multi_coll_ok", stats.mcc),
73 IGB_STAT("tx_timeout_count", tx_timeout_count),
74 IGB_STAT("rx_long_length_errors", stats.roc),
75 IGB_STAT("rx_short_length_errors", stats.ruc),
76 IGB_STAT("rx_align_errors", stats.algnerrc),
77 IGB_STAT("tx_tcp_seg_good", stats.tsctc),
78 IGB_STAT("tx_tcp_seg_failed", stats.tsctfc),
79 IGB_STAT("rx_flow_control_xon", stats.xonrxc),
80 IGB_STAT("rx_flow_control_xoff", stats.xoffrxc),
81 IGB_STAT("tx_flow_control_xon", stats.xontxc),
82 IGB_STAT("tx_flow_control_xoff", stats.xofftxc),
83 IGB_STAT("rx_long_byte_count", stats.gorc),
84 IGB_STAT("tx_dma_out_of_sync", stats.doosync),
85 IGB_STAT("tx_smbus", stats.mgptc),
86 IGB_STAT("rx_smbus", stats.mgprc),
87 IGB_STAT("dropped_smbus", stats.mgpdc),
Carolyn Wyborny0a915b92011-02-26 07:42:37 +000088 IGB_STAT("os2bmc_rx_by_bmc", stats.o2bgptc),
89 IGB_STAT("os2bmc_tx_by_bmc", stats.b2ospc),
90 IGB_STAT("os2bmc_tx_by_host", stats.o2bspc),
91 IGB_STAT("os2bmc_rx_by_host", stats.b2ogprc),
Matthew Vick428f1f72012-12-13 07:20:34 +000092 IGB_STAT("tx_hwtstamp_timeouts", tx_hwtstamp_timeouts),
Matthew Vickfc580752012-12-13 07:20:35 +000093 IGB_STAT("rx_hwtstamp_cleared", rx_hwtstamp_cleared),
Auke Kok9d5c8242008-01-24 02:22:38 -080094};
95
Alexander Duyck128e45e2009-11-12 18:37:38 +000096#define IGB_NETDEV_STAT(_net_stat) { \
97 .stat_string = __stringify(_net_stat), \
Eric Dumazet12dcd862010-10-15 17:27:10 +000098 .sizeof_stat = FIELD_SIZEOF(struct rtnl_link_stats64, _net_stat), \
99 .stat_offset = offsetof(struct rtnl_link_stats64, _net_stat) \
Alexander Duyck128e45e2009-11-12 18:37:38 +0000100}
101static const struct igb_stats igb_gstrings_net_stats[] = {
102 IGB_NETDEV_STAT(rx_errors),
103 IGB_NETDEV_STAT(tx_errors),
104 IGB_NETDEV_STAT(tx_dropped),
105 IGB_NETDEV_STAT(rx_length_errors),
106 IGB_NETDEV_STAT(rx_over_errors),
107 IGB_NETDEV_STAT(rx_frame_errors),
108 IGB_NETDEV_STAT(rx_fifo_errors),
109 IGB_NETDEV_STAT(tx_fifo_errors),
110 IGB_NETDEV_STAT(tx_heartbeat_errors)
111};
112
Auke Kok9d5c8242008-01-24 02:22:38 -0800113#define IGB_GLOBAL_STATS_LEN \
Alexander Duyck317f66b2009-10-27 23:46:20 +0000114 (sizeof(igb_gstrings_stats) / sizeof(struct igb_stats))
Alexander Duyck128e45e2009-11-12 18:37:38 +0000115#define IGB_NETDEV_STATS_LEN \
116 (sizeof(igb_gstrings_net_stats) / sizeof(struct igb_stats))
117#define IGB_RX_QUEUE_STATS_LEN \
118 (sizeof(struct igb_rx_queue_stats) / sizeof(u64))
Eric Dumazet12dcd862010-10-15 17:27:10 +0000119
120#define IGB_TX_QUEUE_STATS_LEN 3 /* packets, bytes, restart_queue */
121
Alexander Duyck128e45e2009-11-12 18:37:38 +0000122#define IGB_QUEUE_STATS_LEN \
123 ((((struct igb_adapter *)netdev_priv(netdev))->num_rx_queues * \
124 IGB_RX_QUEUE_STATS_LEN) + \
125 (((struct igb_adapter *)netdev_priv(netdev))->num_tx_queues * \
126 IGB_TX_QUEUE_STATS_LEN))
127#define IGB_STATS_LEN \
128 (IGB_GLOBAL_STATS_LEN + IGB_NETDEV_STATS_LEN + IGB_QUEUE_STATS_LEN)
129
Joe Schultzd602de02015-11-03 12:37:29 -0600130enum igb_diagnostics_results {
131 TEST_REG = 0,
132 TEST_EEP,
133 TEST_IRQ,
134 TEST_LOOP,
135 TEST_LINK
136};
137
Auke Kok9d5c8242008-01-24 02:22:38 -0800138static const char igb_gstrings_test[][ETH_GSTRING_LEN] = {
Joe Schultzd602de02015-11-03 12:37:29 -0600139 [TEST_REG] = "Register test (offline)",
140 [TEST_EEP] = "Eeprom test (offline)",
141 [TEST_IRQ] = "Interrupt test (offline)",
142 [TEST_LOOP] = "Loopback test (offline)",
143 [TEST_LINK] = "Link test (on/offline)"
Auke Kok9d5c8242008-01-24 02:22:38 -0800144};
Alexander Duyck317f66b2009-10-27 23:46:20 +0000145#define IGB_TEST_LEN (sizeof(igb_gstrings_test) / ETH_GSTRING_LEN)
Auke Kok9d5c8242008-01-24 02:22:38 -0800146
Alexander Duycke0891292017-02-06 18:26:52 -0800147static const char igb_priv_flags_strings[][ETH_GSTRING_LEN] = {
148#define IGB_PRIV_FLAGS_LEGACY_RX BIT(0)
149 "legacy-rx",
150};
151
152#define IGB_PRIV_FLAGS_STR_LEN ARRAY_SIZE(igb_priv_flags_strings)
153
Philippe Reynesc1915302017-02-05 18:55:44 +0100154static int igb_get_link_ksettings(struct net_device *netdev,
155 struct ethtool_link_ksettings *cmd)
Auke Kok9d5c8242008-01-24 02:22:38 -0800156{
157 struct igb_adapter *adapter = netdev_priv(netdev);
158 struct e1000_hw *hw = &adapter->hw;
Akeem G. Abodunrin641ac5c2013-04-24 16:54:50 +0000159 struct e1000_dev_spec_82575 *dev_spec = &hw->dev_spec._82575;
160 struct e1000_sfp_flags *eth_flags = &dev_spec->eth_flags;
Alexander Duyck317f66b2009-10-27 23:46:20 +0000161 u32 status;
Jiri Pirkod4f3cd42014-06-06 14:17:01 +0200162 u32 speed;
Philippe Reynesc1915302017-02-05 18:55:44 +0100163 u32 supported, advertising;
Auke Kok9d5c8242008-01-24 02:22:38 -0800164
Carolyn Wyborny01237132013-11-09 04:52:14 -0800165 status = rd32(E1000_STATUS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800166 if (hw->phy.media_type == e1000_media_type_copper) {
167
Philippe Reynesc1915302017-02-05 18:55:44 +0100168 supported = (SUPPORTED_10baseT_Half |
169 SUPPORTED_10baseT_Full |
170 SUPPORTED_100baseT_Half |
171 SUPPORTED_100baseT_Full |
172 SUPPORTED_1000baseT_Full|
173 SUPPORTED_Autoneg |
174 SUPPORTED_TP |
175 SUPPORTED_Pause);
176 advertising = ADVERTISED_TP;
Auke Kok9d5c8242008-01-24 02:22:38 -0800177
178 if (hw->mac.autoneg == 1) {
Philippe Reynesc1915302017-02-05 18:55:44 +0100179 advertising |= ADVERTISED_Autoneg;
Auke Kok9d5c8242008-01-24 02:22:38 -0800180 /* the e1000 autoneg seems to match ethtool nicely */
Philippe Reynesc1915302017-02-05 18:55:44 +0100181 advertising |= hw->phy.autoneg_advertised;
Auke Kok9d5c8242008-01-24 02:22:38 -0800182 }
183
Philippe Reynesc1915302017-02-05 18:55:44 +0100184 cmd->base.port = PORT_TP;
185 cmd->base.phy_address = hw->phy.addr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800186 } else {
Philippe Reynesc1915302017-02-05 18:55:44 +0100187 supported = (SUPPORTED_FIBRE |
188 SUPPORTED_1000baseKX_Full |
189 SUPPORTED_Autoneg |
190 SUPPORTED_Pause);
191 advertising = (ADVERTISED_FIBRE |
192 ADVERTISED_1000baseKX_Full);
Carolyn Wyborny01237132013-11-09 04:52:14 -0800193 if (hw->mac.type == e1000_i354) {
194 if ((hw->device_id ==
195 E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) &&
196 !(status & E1000_STATUS_2P5_SKU_OVER)) {
Philippe Reynesc1915302017-02-05 18:55:44 +0100197 supported |= SUPPORTED_2500baseX_Full;
198 supported &= ~SUPPORTED_1000baseKX_Full;
199 advertising |= ADVERTISED_2500baseX_Full;
200 advertising &= ~ADVERTISED_1000baseKX_Full;
Carolyn Wyborny01237132013-11-09 04:52:14 -0800201 }
Akeem G. Abodunrin641ac5c2013-04-24 16:54:50 +0000202 }
203 if (eth_flags->e100_base_fx) {
Philippe Reynesc1915302017-02-05 18:55:44 +0100204 supported |= SUPPORTED_100baseT_Full;
205 advertising |= ADVERTISED_100baseT_Full;
Akeem G. Abodunrin641ac5c2013-04-24 16:54:50 +0000206 }
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000207 if (hw->mac.autoneg == 1)
Philippe Reynesc1915302017-02-05 18:55:44 +0100208 advertising |= ADVERTISED_Autoneg;
Auke Kok9d5c8242008-01-24 02:22:38 -0800209
Philippe Reynesc1915302017-02-05 18:55:44 +0100210 cmd->base.port = PORT_FIBRE;
Auke Kok9d5c8242008-01-24 02:22:38 -0800211 }
Akeem G. Abodunrin373e6972013-03-29 15:22:17 +0000212 if (hw->mac.autoneg != 1)
Philippe Reynesc1915302017-02-05 18:55:44 +0100213 advertising &= ~(ADVERTISED_Pause |
214 ADVERTISED_Asym_Pause);
Akeem G. Abodunrin373e6972013-03-29 15:22:17 +0000215
Carolyn Wyborny01237132013-11-09 04:52:14 -0800216 switch (hw->fc.requested_mode) {
217 case e1000_fc_full:
Philippe Reynesc1915302017-02-05 18:55:44 +0100218 advertising |= ADVERTISED_Pause;
Carolyn Wyborny01237132013-11-09 04:52:14 -0800219 break;
220 case e1000_fc_rx_pause:
Philippe Reynesc1915302017-02-05 18:55:44 +0100221 advertising |= (ADVERTISED_Pause |
222 ADVERTISED_Asym_Pause);
Carolyn Wyborny01237132013-11-09 04:52:14 -0800223 break;
224 case e1000_fc_tx_pause:
Philippe Reynesc1915302017-02-05 18:55:44 +0100225 advertising |= ADVERTISED_Asym_Pause;
Carolyn Wyborny01237132013-11-09 04:52:14 -0800226 break;
227 default:
Philippe Reynesc1915302017-02-05 18:55:44 +0100228 advertising &= ~(ADVERTISED_Pause |
229 ADVERTISED_Asym_Pause);
Carolyn Wyborny01237132013-11-09 04:52:14 -0800230 }
Alexander Duyck317f66b2009-10-27 23:46:20 +0000231 if (status & E1000_STATUS_LU) {
Carolyn Wyborny01237132013-11-09 04:52:14 -0800232 if ((status & E1000_STATUS_2P5_SKU) &&
233 !(status & E1000_STATUS_2P5_SKU_OVER)) {
Jiri Pirkod4f3cd42014-06-06 14:17:01 +0200234 speed = SPEED_2500;
Akeem G Abodunrin41fcfbe2013-08-30 23:49:36 +0000235 } else if (status & E1000_STATUS_SPEED_1000) {
Jiri Pirkod4f3cd42014-06-06 14:17:01 +0200236 speed = SPEED_1000;
Akeem G Abodunrin41fcfbe2013-08-30 23:49:36 +0000237 } else if (status & E1000_STATUS_SPEED_100) {
Jiri Pirkod4f3cd42014-06-06 14:17:01 +0200238 speed = SPEED_100;
Akeem G Abodunrin41fcfbe2013-08-30 23:49:36 +0000239 } else {
Jiri Pirkod4f3cd42014-06-06 14:17:01 +0200240 speed = SPEED_10;
Akeem G Abodunrin41fcfbe2013-08-30 23:49:36 +0000241 }
Alexander Duyck317f66b2009-10-27 23:46:20 +0000242 if ((status & E1000_STATUS_FD) ||
243 hw->phy.media_type != e1000_media_type_copper)
Philippe Reynesc1915302017-02-05 18:55:44 +0100244 cmd->base.duplex = DUPLEX_FULL;
Auke Kok9d5c8242008-01-24 02:22:38 -0800245 else
Philippe Reynesc1915302017-02-05 18:55:44 +0100246 cmd->base.duplex = DUPLEX_HALF;
Auke Kok9d5c8242008-01-24 02:22:38 -0800247 } else {
Jiri Pirkod4f3cd42014-06-06 14:17:01 +0200248 speed = SPEED_UNKNOWN;
Philippe Reynesc1915302017-02-05 18:55:44 +0100249 cmd->base.duplex = DUPLEX_UNKNOWN;
Auke Kok9d5c8242008-01-24 02:22:38 -0800250 }
Philippe Reynesc1915302017-02-05 18:55:44 +0100251 cmd->base.speed = speed;
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000252 if ((hw->phy.media_type == e1000_media_type_fiber) ||
253 hw->mac.autoneg)
Philippe Reynesc1915302017-02-05 18:55:44 +0100254 cmd->base.autoneg = AUTONEG_ENABLE;
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000255 else
Philippe Reynesc1915302017-02-05 18:55:44 +0100256 cmd->base.autoneg = AUTONEG_DISABLE;
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000257
258 /* MDI-X => 2; MDI =>1; Invalid =>0 */
259 if (hw->phy.media_type == e1000_media_type_copper)
Philippe Reynesc1915302017-02-05 18:55:44 +0100260 cmd->base.eth_tp_mdix = hw->phy.is_mdix ? ETH_TP_MDI_X :
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000261 ETH_TP_MDI;
262 else
Philippe Reynesc1915302017-02-05 18:55:44 +0100263 cmd->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000264
265 if (hw->phy.mdix == AUTO_ALL_MODES)
Philippe Reynesc1915302017-02-05 18:55:44 +0100266 cmd->base.eth_tp_mdix_ctrl = ETH_TP_MDI_AUTO;
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000267 else
Philippe Reynesc1915302017-02-05 18:55:44 +0100268 cmd->base.eth_tp_mdix_ctrl = hw->phy.mdix;
269
270 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
271 supported);
272 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
273 advertising);
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000274
Auke Kok9d5c8242008-01-24 02:22:38 -0800275 return 0;
276}
277
Philippe Reynesc1915302017-02-05 18:55:44 +0100278static int igb_set_link_ksettings(struct net_device *netdev,
279 const struct ethtool_link_ksettings *cmd)
Auke Kok9d5c8242008-01-24 02:22:38 -0800280{
281 struct igb_adapter *adapter = netdev_priv(netdev);
282 struct e1000_hw *hw = &adapter->hw;
Philippe Reynesc1915302017-02-05 18:55:44 +0100283 u32 advertising;
Auke Kok9d5c8242008-01-24 02:22:38 -0800284
285 /* When SoL/IDER sessions are active, autoneg/speed/duplex
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000286 * cannot be changed
287 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800288 if (igb_check_reset_block(hw)) {
Jesper Juhld836200a2012-08-01 05:41:30 +0000289 dev_err(&adapter->pdev->dev,
290 "Cannot change link characteristics when SoL/IDER is active.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -0800291 return -EINVAL;
292 }
293
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000294 /* MDI setting is only allowed when autoneg enabled because
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000295 * some hardware doesn't allow MDI setting when speed or
296 * duplex is forced.
297 */
Philippe Reynesc1915302017-02-05 18:55:44 +0100298 if (cmd->base.eth_tp_mdix_ctrl) {
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000299 if (hw->phy.media_type != e1000_media_type_copper)
300 return -EOPNOTSUPP;
301
Philippe Reynesc1915302017-02-05 18:55:44 +0100302 if ((cmd->base.eth_tp_mdix_ctrl != ETH_TP_MDI_AUTO) &&
303 (cmd->base.autoneg != AUTONEG_ENABLE)) {
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000304 dev_err(&adapter->pdev->dev, "forcing MDI/MDI-X state is not supported when link speed and/or duplex are forced\n");
305 return -EINVAL;
306 }
307 }
308
Auke Kok9d5c8242008-01-24 02:22:38 -0800309 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
Carolyn Wyborny0d451e72014-04-11 01:46:40 +0000310 usleep_range(1000, 2000);
Auke Kok9d5c8242008-01-24 02:22:38 -0800311
Philippe Reynesc1915302017-02-05 18:55:44 +0100312 ethtool_convert_link_mode_to_legacy_u32(&advertising,
313 cmd->link_modes.advertising);
314
315 if (cmd->base.autoneg == AUTONEG_ENABLE) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800316 hw->mac.autoneg = 1;
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000317 if (hw->phy.media_type == e1000_media_type_fiber) {
Philippe Reynesc1915302017-02-05 18:55:44 +0100318 hw->phy.autoneg_advertised = advertising |
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000319 ADVERTISED_FIBRE |
320 ADVERTISED_Autoneg;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000321 switch (adapter->link_speed) {
322 case SPEED_2500:
323 hw->phy.autoneg_advertised =
324 ADVERTISED_2500baseX_Full;
325 break;
326 case SPEED_1000:
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000327 hw->phy.autoneg_advertised =
328 ADVERTISED_1000baseT_Full;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000329 break;
330 case SPEED_100:
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000331 hw->phy.autoneg_advertised =
332 ADVERTISED_100baseT_Full;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000333 break;
334 default:
335 break;
336 }
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000337 } else {
Philippe Reynesc1915302017-02-05 18:55:44 +0100338 hw->phy.autoneg_advertised = advertising |
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +0000339 ADVERTISED_TP |
340 ADVERTISED_Autoneg;
341 }
Philippe Reynesc1915302017-02-05 18:55:44 +0100342 advertising = hw->phy.autoneg_advertised;
Alexander Duyck0cce1192009-07-23 18:10:24 +0000343 if (adapter->fc_autoneg)
344 hw->fc.requested_mode = e1000_fc_default;
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000345 } else {
Philippe Reynesc1915302017-02-05 18:55:44 +0100346 u32 speed = cmd->base.speed;
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000347 /* calling this overrides forced MDI setting */
Philippe Reynesc1915302017-02-05 18:55:44 +0100348 if (igb_set_spd_dplx(adapter, speed, cmd->base.duplex)) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800349 clear_bit(__IGB_RESETTING, &adapter->state);
350 return -EINVAL;
351 }
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000352 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800353
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000354 /* MDI-X => 2; MDI => 1; Auto => 3 */
Philippe Reynesc1915302017-02-05 18:55:44 +0100355 if (cmd->base.eth_tp_mdix_ctrl) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000356 /* fix up the value for auto (3 => 0) as zero is mapped
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000357 * internally to auto
358 */
Philippe Reynesc1915302017-02-05 18:55:44 +0100359 if (cmd->base.eth_tp_mdix_ctrl == ETH_TP_MDI_AUTO)
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000360 hw->phy.mdix = AUTO_ALL_MODES;
361 else
Philippe Reynesc1915302017-02-05 18:55:44 +0100362 hw->phy.mdix = cmd->base.eth_tp_mdix_ctrl;
Jesse Brandeburg8376dad2012-07-26 02:31:19 +0000363 }
364
Auke Kok9d5c8242008-01-24 02:22:38 -0800365 /* reset the link */
Auke Kok9d5c8242008-01-24 02:22:38 -0800366 if (netif_running(adapter->netdev)) {
367 igb_down(adapter);
368 igb_up(adapter);
369 } else
370 igb_reset(adapter);
371
372 clear_bit(__IGB_RESETTING, &adapter->state);
373 return 0;
374}
375
Nick Nunley31455352010-02-17 01:01:21 +0000376static u32 igb_get_link(struct net_device *netdev)
377{
378 struct igb_adapter *adapter = netdev_priv(netdev);
379 struct e1000_mac_info *mac = &adapter->hw.mac;
380
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000381 /* If the link is not reported up to netdev, interrupts are disabled,
Nick Nunley31455352010-02-17 01:01:21 +0000382 * and so the physical link state may have changed since we last
383 * looked. Set get_link_status to make sure that the true link
384 * state is interrogated, rather than pulling a cached and possibly
385 * stale link state from the driver.
386 */
387 if (!netif_carrier_ok(netdev))
388 mac->get_link_status = 1;
389
390 return igb_has_link(adapter);
391}
392
Auke Kok9d5c8242008-01-24 02:22:38 -0800393static void igb_get_pauseparam(struct net_device *netdev,
394 struct ethtool_pauseparam *pause)
395{
396 struct igb_adapter *adapter = netdev_priv(netdev);
397 struct e1000_hw *hw = &adapter->hw;
398
399 pause->autoneg =
400 (adapter->fc_autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE);
401
Alexander Duyck0cce1192009-07-23 18:10:24 +0000402 if (hw->fc.current_mode == e1000_fc_rx_pause)
Auke Kok9d5c8242008-01-24 02:22:38 -0800403 pause->rx_pause = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +0000404 else if (hw->fc.current_mode == e1000_fc_tx_pause)
Auke Kok9d5c8242008-01-24 02:22:38 -0800405 pause->tx_pause = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +0000406 else if (hw->fc.current_mode == e1000_fc_full) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800407 pause->rx_pause = 1;
408 pause->tx_pause = 1;
409 }
410}
411
412static int igb_set_pauseparam(struct net_device *netdev,
413 struct ethtool_pauseparam *pause)
414{
415 struct igb_adapter *adapter = netdev_priv(netdev);
416 struct e1000_hw *hw = &adapter->hw;
417 int retval = 0;
418
Akeem G. Abodunrin373e6972013-03-29 15:22:17 +0000419 /* 100basefx does not support setting link flow control */
420 if (hw->dev_spec._82575.eth_flags.e100_base_fx)
421 return -EINVAL;
422
Auke Kok9d5c8242008-01-24 02:22:38 -0800423 adapter->fc_autoneg = pause->autoneg;
424
425 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
Carolyn Wyborny0d451e72014-04-11 01:46:40 +0000426 usleep_range(1000, 2000);
Auke Kok9d5c8242008-01-24 02:22:38 -0800427
Auke Kok9d5c8242008-01-24 02:22:38 -0800428 if (adapter->fc_autoneg == AUTONEG_ENABLE) {
Alexander Duyck0cce1192009-07-23 18:10:24 +0000429 hw->fc.requested_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -0800430 if (netif_running(adapter->netdev)) {
431 igb_down(adapter);
432 igb_up(adapter);
Alexander Duyck317f66b2009-10-27 23:46:20 +0000433 } else {
Auke Kok9d5c8242008-01-24 02:22:38 -0800434 igb_reset(adapter);
Alexander Duyck317f66b2009-10-27 23:46:20 +0000435 }
Alexander Duyck0cce1192009-07-23 18:10:24 +0000436 } else {
437 if (pause->rx_pause && pause->tx_pause)
438 hw->fc.requested_mode = e1000_fc_full;
439 else if (pause->rx_pause && !pause->tx_pause)
440 hw->fc.requested_mode = e1000_fc_rx_pause;
441 else if (!pause->rx_pause && pause->tx_pause)
442 hw->fc.requested_mode = e1000_fc_tx_pause;
443 else if (!pause->rx_pause && !pause->tx_pause)
444 hw->fc.requested_mode = e1000_fc_none;
445
446 hw->fc.current_mode = hw->fc.requested_mode;
447
Alexander Duyckdcc3ae92009-07-23 18:07:20 +0000448 retval = ((hw->phy.media_type == e1000_media_type_copper) ?
449 igb_force_mac_fc(hw) : igb_setup_link(hw));
Alexander Duyck0cce1192009-07-23 18:10:24 +0000450 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800451
452 clear_bit(__IGB_RESETTING, &adapter->state);
453 return retval;
454}
455
Auke Kok9d5c8242008-01-24 02:22:38 -0800456static u32 igb_get_msglevel(struct net_device *netdev)
457{
458 struct igb_adapter *adapter = netdev_priv(netdev);
459 return adapter->msg_enable;
460}
461
462static void igb_set_msglevel(struct net_device *netdev, u32 data)
463{
464 struct igb_adapter *adapter = netdev_priv(netdev);
465 adapter->msg_enable = data;
466}
467
468static int igb_get_regs_len(struct net_device *netdev)
469{
Koki Sanagi7e3b4ff2012-02-15 14:45:39 +0000470#define IGB_REGS_LEN 739
Auke Kok9d5c8242008-01-24 02:22:38 -0800471 return IGB_REGS_LEN * sizeof(u32);
472}
473
474static void igb_get_regs(struct net_device *netdev,
475 struct ethtool_regs *regs, void *p)
476{
477 struct igb_adapter *adapter = netdev_priv(netdev);
478 struct e1000_hw *hw = &adapter->hw;
479 u32 *regs_buff = p;
480 u8 i;
481
482 memset(p, 0, IGB_REGS_LEN * sizeof(u32));
483
Jacob Kellera51d8c22016-04-13 16:08:28 -0700484 regs->version = (1u << 24) | (hw->revision_id << 16) | hw->device_id;
Auke Kok9d5c8242008-01-24 02:22:38 -0800485
486 /* General Registers */
487 regs_buff[0] = rd32(E1000_CTRL);
488 regs_buff[1] = rd32(E1000_STATUS);
489 regs_buff[2] = rd32(E1000_CTRL_EXT);
490 regs_buff[3] = rd32(E1000_MDIC);
491 regs_buff[4] = rd32(E1000_SCTL);
492 regs_buff[5] = rd32(E1000_CONNSW);
493 regs_buff[6] = rd32(E1000_VET);
494 regs_buff[7] = rd32(E1000_LEDCTL);
495 regs_buff[8] = rd32(E1000_PBA);
496 regs_buff[9] = rd32(E1000_PBS);
497 regs_buff[10] = rd32(E1000_FRTIMER);
498 regs_buff[11] = rd32(E1000_TCPTIMER);
499
500 /* NVM Register */
501 regs_buff[12] = rd32(E1000_EECD);
502
503 /* Interrupt */
Alexander Duyckfe59de32008-08-26 04:25:05 -0700504 /* Reading EICS for EICR because they read the
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000505 * same but EICS does not clear on read
506 */
Alexander Duyckfe59de32008-08-26 04:25:05 -0700507 regs_buff[13] = rd32(E1000_EICS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800508 regs_buff[14] = rd32(E1000_EICS);
509 regs_buff[15] = rd32(E1000_EIMS);
510 regs_buff[16] = rd32(E1000_EIMC);
511 regs_buff[17] = rd32(E1000_EIAC);
512 regs_buff[18] = rd32(E1000_EIAM);
Alexander Duyckfe59de32008-08-26 04:25:05 -0700513 /* Reading ICS for ICR because they read the
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000514 * same but ICS does not clear on read
515 */
Alexander Duyckfe59de32008-08-26 04:25:05 -0700516 regs_buff[19] = rd32(E1000_ICS);
Auke Kok9d5c8242008-01-24 02:22:38 -0800517 regs_buff[20] = rd32(E1000_ICS);
518 regs_buff[21] = rd32(E1000_IMS);
519 regs_buff[22] = rd32(E1000_IMC);
520 regs_buff[23] = rd32(E1000_IAC);
521 regs_buff[24] = rd32(E1000_IAM);
522 regs_buff[25] = rd32(E1000_IMIRVP);
523
524 /* Flow Control */
525 regs_buff[26] = rd32(E1000_FCAL);
526 regs_buff[27] = rd32(E1000_FCAH);
527 regs_buff[28] = rd32(E1000_FCTTV);
528 regs_buff[29] = rd32(E1000_FCRTL);
529 regs_buff[30] = rd32(E1000_FCRTH);
530 regs_buff[31] = rd32(E1000_FCRTV);
531
532 /* Receive */
533 regs_buff[32] = rd32(E1000_RCTL);
534 regs_buff[33] = rd32(E1000_RXCSUM);
535 regs_buff[34] = rd32(E1000_RLPML);
536 regs_buff[35] = rd32(E1000_RFCTL);
537 regs_buff[36] = rd32(E1000_MRQC);
Alexander Duycke1739522009-02-19 20:39:44 -0800538 regs_buff[37] = rd32(E1000_VT_CTL);
Auke Kok9d5c8242008-01-24 02:22:38 -0800539
540 /* Transmit */
541 regs_buff[38] = rd32(E1000_TCTL);
542 regs_buff[39] = rd32(E1000_TCTL_EXT);
543 regs_buff[40] = rd32(E1000_TIPG);
544 regs_buff[41] = rd32(E1000_DTXCTL);
545
546 /* Wake Up */
547 regs_buff[42] = rd32(E1000_WUC);
548 regs_buff[43] = rd32(E1000_WUFC);
549 regs_buff[44] = rd32(E1000_WUS);
550 regs_buff[45] = rd32(E1000_IPAV);
551 regs_buff[46] = rd32(E1000_WUPL);
552
553 /* MAC */
554 regs_buff[47] = rd32(E1000_PCS_CFG0);
555 regs_buff[48] = rd32(E1000_PCS_LCTL);
556 regs_buff[49] = rd32(E1000_PCS_LSTAT);
557 regs_buff[50] = rd32(E1000_PCS_ANADV);
558 regs_buff[51] = rd32(E1000_PCS_LPAB);
559 regs_buff[52] = rd32(E1000_PCS_NPTX);
560 regs_buff[53] = rd32(E1000_PCS_LPABNP);
561
562 /* Statistics */
563 regs_buff[54] = adapter->stats.crcerrs;
564 regs_buff[55] = adapter->stats.algnerrc;
565 regs_buff[56] = adapter->stats.symerrs;
566 regs_buff[57] = adapter->stats.rxerrc;
567 regs_buff[58] = adapter->stats.mpc;
568 regs_buff[59] = adapter->stats.scc;
569 regs_buff[60] = adapter->stats.ecol;
570 regs_buff[61] = adapter->stats.mcc;
571 regs_buff[62] = adapter->stats.latecol;
572 regs_buff[63] = adapter->stats.colc;
573 regs_buff[64] = adapter->stats.dc;
574 regs_buff[65] = adapter->stats.tncrs;
575 regs_buff[66] = adapter->stats.sec;
576 regs_buff[67] = adapter->stats.htdpmc;
577 regs_buff[68] = adapter->stats.rlec;
578 regs_buff[69] = adapter->stats.xonrxc;
579 regs_buff[70] = adapter->stats.xontxc;
580 regs_buff[71] = adapter->stats.xoffrxc;
581 regs_buff[72] = adapter->stats.xofftxc;
582 regs_buff[73] = adapter->stats.fcruc;
583 regs_buff[74] = adapter->stats.prc64;
584 regs_buff[75] = adapter->stats.prc127;
585 regs_buff[76] = adapter->stats.prc255;
586 regs_buff[77] = adapter->stats.prc511;
587 regs_buff[78] = adapter->stats.prc1023;
588 regs_buff[79] = adapter->stats.prc1522;
589 regs_buff[80] = adapter->stats.gprc;
590 regs_buff[81] = adapter->stats.bprc;
591 regs_buff[82] = adapter->stats.mprc;
592 regs_buff[83] = adapter->stats.gptc;
593 regs_buff[84] = adapter->stats.gorc;
594 regs_buff[86] = adapter->stats.gotc;
595 regs_buff[88] = adapter->stats.rnbc;
596 regs_buff[89] = adapter->stats.ruc;
597 regs_buff[90] = adapter->stats.rfc;
598 regs_buff[91] = adapter->stats.roc;
599 regs_buff[92] = adapter->stats.rjc;
600 regs_buff[93] = adapter->stats.mgprc;
601 regs_buff[94] = adapter->stats.mgpdc;
602 regs_buff[95] = adapter->stats.mgptc;
603 regs_buff[96] = adapter->stats.tor;
604 regs_buff[98] = adapter->stats.tot;
605 regs_buff[100] = adapter->stats.tpr;
606 regs_buff[101] = adapter->stats.tpt;
607 regs_buff[102] = adapter->stats.ptc64;
608 regs_buff[103] = adapter->stats.ptc127;
609 regs_buff[104] = adapter->stats.ptc255;
610 regs_buff[105] = adapter->stats.ptc511;
611 regs_buff[106] = adapter->stats.ptc1023;
612 regs_buff[107] = adapter->stats.ptc1522;
613 regs_buff[108] = adapter->stats.mptc;
614 regs_buff[109] = adapter->stats.bptc;
615 regs_buff[110] = adapter->stats.tsctc;
616 regs_buff[111] = adapter->stats.iac;
617 regs_buff[112] = adapter->stats.rpthc;
618 regs_buff[113] = adapter->stats.hgptc;
619 regs_buff[114] = adapter->stats.hgorc;
620 regs_buff[116] = adapter->stats.hgotc;
621 regs_buff[118] = adapter->stats.lenerrs;
622 regs_buff[119] = adapter->stats.scvpc;
623 regs_buff[120] = adapter->stats.hrmpc;
624
Auke Kok9d5c8242008-01-24 02:22:38 -0800625 for (i = 0; i < 4; i++)
626 regs_buff[121 + i] = rd32(E1000_SRRCTL(i));
627 for (i = 0; i < 4; i++)
Alexander Duyck83ab50a2009-10-27 15:55:41 +0000628 regs_buff[125 + i] = rd32(E1000_PSRTYPE(i));
Auke Kok9d5c8242008-01-24 02:22:38 -0800629 for (i = 0; i < 4; i++)
630 regs_buff[129 + i] = rd32(E1000_RDBAL(i));
631 for (i = 0; i < 4; i++)
632 regs_buff[133 + i] = rd32(E1000_RDBAH(i));
633 for (i = 0; i < 4; i++)
634 regs_buff[137 + i] = rd32(E1000_RDLEN(i));
635 for (i = 0; i < 4; i++)
636 regs_buff[141 + i] = rd32(E1000_RDH(i));
637 for (i = 0; i < 4; i++)
638 regs_buff[145 + i] = rd32(E1000_RDT(i));
639 for (i = 0; i < 4; i++)
640 regs_buff[149 + i] = rd32(E1000_RXDCTL(i));
641
642 for (i = 0; i < 10; i++)
643 regs_buff[153 + i] = rd32(E1000_EITR(i));
644 for (i = 0; i < 8; i++)
645 regs_buff[163 + i] = rd32(E1000_IMIR(i));
646 for (i = 0; i < 8; i++)
647 regs_buff[171 + i] = rd32(E1000_IMIREXT(i));
648 for (i = 0; i < 16; i++)
649 regs_buff[179 + i] = rd32(E1000_RAL(i));
650 for (i = 0; i < 16; i++)
651 regs_buff[195 + i] = rd32(E1000_RAH(i));
652
653 for (i = 0; i < 4; i++)
654 regs_buff[211 + i] = rd32(E1000_TDBAL(i));
655 for (i = 0; i < 4; i++)
656 regs_buff[215 + i] = rd32(E1000_TDBAH(i));
657 for (i = 0; i < 4; i++)
658 regs_buff[219 + i] = rd32(E1000_TDLEN(i));
659 for (i = 0; i < 4; i++)
660 regs_buff[223 + i] = rd32(E1000_TDH(i));
661 for (i = 0; i < 4; i++)
662 regs_buff[227 + i] = rd32(E1000_TDT(i));
663 for (i = 0; i < 4; i++)
664 regs_buff[231 + i] = rd32(E1000_TXDCTL(i));
665 for (i = 0; i < 4; i++)
666 regs_buff[235 + i] = rd32(E1000_TDWBAL(i));
667 for (i = 0; i < 4; i++)
668 regs_buff[239 + i] = rd32(E1000_TDWBAH(i));
669 for (i = 0; i < 4; i++)
670 regs_buff[243 + i] = rd32(E1000_DCA_TXCTRL(i));
671
672 for (i = 0; i < 4; i++)
673 regs_buff[247 + i] = rd32(E1000_IP4AT_REG(i));
674 for (i = 0; i < 4; i++)
675 regs_buff[251 + i] = rd32(E1000_IP6AT_REG(i));
676 for (i = 0; i < 32; i++)
677 regs_buff[255 + i] = rd32(E1000_WUPM_REG(i));
678 for (i = 0; i < 128; i++)
679 regs_buff[287 + i] = rd32(E1000_FFMT_REG(i));
680 for (i = 0; i < 128; i++)
681 regs_buff[415 + i] = rd32(E1000_FFVT_REG(i));
682 for (i = 0; i < 4; i++)
683 regs_buff[543 + i] = rd32(E1000_FFLT_REG(i));
684
685 regs_buff[547] = rd32(E1000_TDFH);
686 regs_buff[548] = rd32(E1000_TDFT);
687 regs_buff[549] = rd32(E1000_TDFHS);
688 regs_buff[550] = rd32(E1000_TDFPC);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000689
690 if (hw->mac.type > e1000_82580) {
691 regs_buff[551] = adapter->stats.o2bgptc;
692 regs_buff[552] = adapter->stats.b2ospc;
693 regs_buff[553] = adapter->stats.o2bspc;
694 regs_buff[554] = adapter->stats.b2ogprc;
695 }
Koki Sanagi7e3b4ff2012-02-15 14:45:39 +0000696
697 if (hw->mac.type != e1000_82576)
698 return;
699 for (i = 0; i < 12; i++)
700 regs_buff[555 + i] = rd32(E1000_SRRCTL(i + 4));
701 for (i = 0; i < 4; i++)
702 regs_buff[567 + i] = rd32(E1000_PSRTYPE(i + 4));
703 for (i = 0; i < 12; i++)
704 regs_buff[571 + i] = rd32(E1000_RDBAL(i + 4));
705 for (i = 0; i < 12; i++)
706 regs_buff[583 + i] = rd32(E1000_RDBAH(i + 4));
707 for (i = 0; i < 12; i++)
708 regs_buff[595 + i] = rd32(E1000_RDLEN(i + 4));
709 for (i = 0; i < 12; i++)
710 regs_buff[607 + i] = rd32(E1000_RDH(i + 4));
711 for (i = 0; i < 12; i++)
712 regs_buff[619 + i] = rd32(E1000_RDT(i + 4));
713 for (i = 0; i < 12; i++)
714 regs_buff[631 + i] = rd32(E1000_RXDCTL(i + 4));
715
716 for (i = 0; i < 12; i++)
717 regs_buff[643 + i] = rd32(E1000_TDBAL(i + 4));
718 for (i = 0; i < 12; i++)
719 regs_buff[655 + i] = rd32(E1000_TDBAH(i + 4));
720 for (i = 0; i < 12; i++)
721 regs_buff[667 + i] = rd32(E1000_TDLEN(i + 4));
722 for (i = 0; i < 12; i++)
723 regs_buff[679 + i] = rd32(E1000_TDH(i + 4));
724 for (i = 0; i < 12; i++)
725 regs_buff[691 + i] = rd32(E1000_TDT(i + 4));
726 for (i = 0; i < 12; i++)
727 regs_buff[703 + i] = rd32(E1000_TXDCTL(i + 4));
728 for (i = 0; i < 12; i++)
729 regs_buff[715 + i] = rd32(E1000_TDWBAL(i + 4));
730 for (i = 0; i < 12; i++)
731 regs_buff[727 + i] = rd32(E1000_TDWBAH(i + 4));
Auke Kok9d5c8242008-01-24 02:22:38 -0800732}
733
734static int igb_get_eeprom_len(struct net_device *netdev)
735{
736 struct igb_adapter *adapter = netdev_priv(netdev);
737 return adapter->hw.nvm.word_size * 2;
738}
739
740static int igb_get_eeprom(struct net_device *netdev,
741 struct ethtool_eeprom *eeprom, u8 *bytes)
742{
743 struct igb_adapter *adapter = netdev_priv(netdev);
744 struct e1000_hw *hw = &adapter->hw;
745 u16 *eeprom_buff;
746 int first_word, last_word;
747 int ret_val = 0;
748 u16 i;
749
750 if (eeprom->len == 0)
751 return -EINVAL;
752
753 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
754
755 first_word = eeprom->offset >> 1;
756 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
757
758 eeprom_buff = kmalloc(sizeof(u16) *
759 (last_word - first_word + 1), GFP_KERNEL);
760 if (!eeprom_buff)
761 return -ENOMEM;
762
763 if (hw->nvm.type == e1000_nvm_eeprom_spi)
Alexander Duyck312c75a2009-02-06 23:17:47 +0000764 ret_val = hw->nvm.ops.read(hw, first_word,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000765 last_word - first_word + 1,
766 eeprom_buff);
Auke Kok9d5c8242008-01-24 02:22:38 -0800767 else {
768 for (i = 0; i < last_word - first_word + 1; i++) {
Alexander Duyck312c75a2009-02-06 23:17:47 +0000769 ret_val = hw->nvm.ops.read(hw, first_word + i, 1,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000770 &eeprom_buff[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800771 if (ret_val)
772 break;
773 }
774 }
775
776 /* Device's eeprom is always little-endian, word addressable */
777 for (i = 0; i < last_word - first_word + 1; i++)
778 le16_to_cpus(&eeprom_buff[i]);
779
780 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1),
781 eeprom->len);
782 kfree(eeprom_buff);
783
784 return ret_val;
785}
786
787static int igb_set_eeprom(struct net_device *netdev,
788 struct ethtool_eeprom *eeprom, u8 *bytes)
789{
790 struct igb_adapter *adapter = netdev_priv(netdev);
791 struct e1000_hw *hw = &adapter->hw;
792 u16 *eeprom_buff;
793 void *ptr;
794 int max_len, first_word, last_word, ret_val = 0;
795 u16 i;
796
797 if (eeprom->len == 0)
798 return -EOPNOTSUPP;
799
Fujinaka, Todda71fc312013-10-23 05:52:11 +0000800 if ((hw->mac.type >= e1000_i210) &&
801 !igb_get_flash_presence_i210(hw)) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000802 return -EOPNOTSUPP;
Fujinaka, Todda71fc312013-10-23 05:52:11 +0000803 }
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000804
Auke Kok9d5c8242008-01-24 02:22:38 -0800805 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
806 return -EFAULT;
807
808 max_len = hw->nvm.word_size * 2;
809
810 first_word = eeprom->offset >> 1;
811 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
812 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
813 if (!eeprom_buff)
814 return -ENOMEM;
815
816 ptr = (void *)eeprom_buff;
817
818 if (eeprom->offset & 1) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000819 /* need read/modify/write of first changed EEPROM word
820 * only the second byte of the word is being modified
821 */
Alexander Duyck312c75a2009-02-06 23:17:47 +0000822 ret_val = hw->nvm.ops.read(hw, first_word, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800823 &eeprom_buff[0]);
824 ptr++;
825 }
826 if (((eeprom->offset + eeprom->len) & 1) && (ret_val == 0)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000827 /* need read/modify/write of last changed EEPROM word
828 * only the first byte of the word is being modified
829 */
Alexander Duyck312c75a2009-02-06 23:17:47 +0000830 ret_val = hw->nvm.ops.read(hw, last_word, 1,
Auke Kok9d5c8242008-01-24 02:22:38 -0800831 &eeprom_buff[last_word - first_word]);
832 }
833
834 /* Device's eeprom is always little-endian, word addressable */
835 for (i = 0; i < last_word - first_word + 1; i++)
836 le16_to_cpus(&eeprom_buff[i]);
837
838 memcpy(ptr, bytes, eeprom->len);
839
840 for (i = 0; i < last_word - first_word + 1; i++)
841 eeprom_buff[i] = cpu_to_le16(eeprom_buff[i]);
842
Alexander Duyck312c75a2009-02-06 23:17:47 +0000843 ret_val = hw->nvm.ops.write(hw, first_word,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000844 last_word - first_word + 1, eeprom_buff);
Auke Kok9d5c8242008-01-24 02:22:38 -0800845
Carolyn Wyborny2a0a0f12013-04-25 17:22:34 +0000846 /* Update the checksum if nvm write succeeded */
847 if (ret_val == 0)
Carolyn Wyborny4322e562011-03-11 20:43:18 -0800848 hw->nvm.ops.update(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -0800849
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000850 igb_set_fw_version(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800851 kfree(eeprom_buff);
852 return ret_val;
853}
854
855static void igb_get_drvinfo(struct net_device *netdev,
856 struct ethtool_drvinfo *drvinfo)
857{
858 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800859
Rick Jones612a94d2011-11-14 08:13:25 +0000860 strlcpy(drvinfo->driver, igb_driver_name, sizeof(drvinfo->driver));
861 strlcpy(drvinfo->version, igb_driver_version, sizeof(drvinfo->version));
Auke Kok9d5c8242008-01-24 02:22:38 -0800862
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000863 /* EEPROM image version # is reported as firmware version # for
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000864 * 82575 controllers
865 */
866 strlcpy(drvinfo->fw_version, adapter->fw_version,
867 sizeof(drvinfo->fw_version));
Rick Jones612a94d2011-11-14 08:13:25 +0000868 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
869 sizeof(drvinfo->bus_info));
Alexander Duycke0891292017-02-06 18:26:52 -0800870
871 drvinfo->n_priv_flags = IGB_PRIV_FLAGS_STR_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -0800872}
873
874static void igb_get_ringparam(struct net_device *netdev,
875 struct ethtool_ringparam *ring)
876{
877 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800878
879 ring->rx_max_pending = IGB_MAX_RXD;
880 ring->tx_max_pending = IGB_MAX_TXD;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800881 ring->rx_pending = adapter->rx_ring_count;
882 ring->tx_pending = adapter->tx_ring_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800883}
884
885static int igb_set_ringparam(struct net_device *netdev,
886 struct ethtool_ringparam *ring)
887{
888 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800889 struct igb_ring *temp_ring;
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000890 int i, err = 0;
Alexander Duyck0e15439a2009-11-12 18:36:41 +0000891 u16 new_rx_count, new_tx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800892
893 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
894 return -EINVAL;
895
Alexander Duyck0e15439a2009-11-12 18:36:41 +0000896 new_rx_count = min_t(u32, ring->rx_pending, IGB_MAX_RXD);
897 new_rx_count = max_t(u16, new_rx_count, IGB_MIN_RXD);
Auke Kok9d5c8242008-01-24 02:22:38 -0800898 new_rx_count = ALIGN(new_rx_count, REQ_RX_DESCRIPTOR_MULTIPLE);
899
Alexander Duyck0e15439a2009-11-12 18:36:41 +0000900 new_tx_count = min_t(u32, ring->tx_pending, IGB_MAX_TXD);
901 new_tx_count = max_t(u16, new_tx_count, IGB_MIN_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -0800902 new_tx_count = ALIGN(new_tx_count, REQ_TX_DESCRIPTOR_MULTIPLE);
903
Alexander Duyck68fd9912008-11-20 00:48:10 -0800904 if ((new_tx_count == adapter->tx_ring_count) &&
905 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800906 /* nothing to do */
907 return 0;
908 }
909
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000910 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
Carolyn Wyborny0d451e72014-04-11 01:46:40 +0000911 usleep_range(1000, 2000);
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000912
913 if (!netif_running(adapter->netdev)) {
914 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000915 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000916 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000917 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000918 adapter->tx_ring_count = new_tx_count;
919 adapter->rx_ring_count = new_rx_count;
920 goto clear_reset;
921 }
922
Alexander Duyck68fd9912008-11-20 00:48:10 -0800923 if (adapter->num_tx_queues > adapter->num_rx_queues)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000924 temp_ring = vmalloc(adapter->num_tx_queues *
925 sizeof(struct igb_ring));
Alexander Duyck68fd9912008-11-20 00:48:10 -0800926 else
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000927 temp_ring = vmalloc(adapter->num_rx_queues *
928 sizeof(struct igb_ring));
Alexander Duyck68fd9912008-11-20 00:48:10 -0800929
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000930 if (!temp_ring) {
931 err = -ENOMEM;
932 goto clear_reset;
933 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800934
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000935 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800936
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000937 /* We can't just free everything and then setup again,
Auke Kok9d5c8242008-01-24 02:22:38 -0800938 * because the ISRs in MSI-X mode get passed pointers
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000939 * to the Tx and Rx ring structs.
Auke Kok9d5c8242008-01-24 02:22:38 -0800940 */
Alexander Duyck68fd9912008-11-20 00:48:10 -0800941 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800942 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +0000943 memcpy(&temp_ring[i], adapter->tx_ring[i],
944 sizeof(struct igb_ring));
945
Alexander Duyck68fd9912008-11-20 00:48:10 -0800946 temp_ring[i].count = new_tx_count;
Alexander Duyck80785292009-10-27 15:51:47 +0000947 err = igb_setup_tx_resources(&temp_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800948 if (err) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800949 while (i) {
950 i--;
951 igb_free_tx_resources(&temp_ring[i]);
952 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800953 goto err_setup;
954 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800955 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800956
Alexander Duyck3025a442010-02-17 01:02:39 +0000957 for (i = 0; i < adapter->num_tx_queues; i++) {
958 igb_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800959
Alexander Duyck3025a442010-02-17 01:02:39 +0000960 memcpy(adapter->tx_ring[i], &temp_ring[i],
961 sizeof(struct igb_ring));
962 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800963
964 adapter->tx_ring_count = new_tx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800965 }
966
Alexander Duyck3025a442010-02-17 01:02:39 +0000967 if (new_rx_count != adapter->rx_ring_count) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800968 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +0000969 memcpy(&temp_ring[i], adapter->rx_ring[i],
970 sizeof(struct igb_ring));
971
Alexander Duyck68fd9912008-11-20 00:48:10 -0800972 temp_ring[i].count = new_rx_count;
Alexander Duyck80785292009-10-27 15:51:47 +0000973 err = igb_setup_rx_resources(&temp_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -0800974 if (err) {
Alexander Duyck68fd9912008-11-20 00:48:10 -0800975 while (i) {
976 i--;
977 igb_free_rx_resources(&temp_ring[i]);
978 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800979 goto err_setup;
980 }
981
Auke Kok9d5c8242008-01-24 02:22:38 -0800982 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800983
Alexander Duyck3025a442010-02-17 01:02:39 +0000984 for (i = 0; i < adapter->num_rx_queues; i++) {
985 igb_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800986
Alexander Duyck3025a442010-02-17 01:02:39 +0000987 memcpy(adapter->rx_ring[i], &temp_ring[i],
988 sizeof(struct igb_ring));
989 }
Alexander Duyck68fd9912008-11-20 00:48:10 -0800990
991 adapter->rx_ring_count = new_rx_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800992 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800993err_setup:
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000994 igb_up(adapter);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800995 vfree(temp_ring);
Alexander Duyck6d9f4fc2009-10-26 11:31:47 +0000996clear_reset:
997 clear_bit(__IGB_RESETTING, &adapter->state);
Auke Kok9d5c8242008-01-24 02:22:38 -0800998 return err;
999}
1000
1001/* ethtool register test data */
1002struct igb_reg_test {
1003 u16 reg;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001004 u16 reg_offset;
1005 u16 array_len;
1006 u16 test_type;
Auke Kok9d5c8242008-01-24 02:22:38 -08001007 u32 mask;
1008 u32 write;
1009};
1010
1011/* In the hardware, registers are laid out either singly, in arrays
1012 * spaced 0x100 bytes apart, or in contiguous tables. We assume
1013 * most tests take place on arrays or single registers (handled
1014 * as a single-element array) and special-case the tables.
1015 * Table tests are always pattern tests.
1016 *
1017 * We also make provision for some required setup steps by specifying
1018 * registers to be written without any read-back testing.
1019 */
1020
1021#define PATTERN_TEST 1
1022#define SET_READ_TEST 2
1023#define WRITE_NO_TEST 3
1024#define TABLE32_TEST 4
1025#define TABLE64_TEST_LO 5
1026#define TABLE64_TEST_HI 6
1027
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001028/* i210 reg test */
1029static struct igb_reg_test reg_test_i210[] = {
1030 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1031 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1032 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1033 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1034 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1035 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1036 /* RDH is read-only for i210, only test RDT. */
1037 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1038 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1039 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1040 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1041 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1042 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1043 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1044 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1045 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1046 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1047 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1048 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1049 { E1000_RA, 0, 16, TABLE64_TEST_LO,
1050 0xFFFFFFFF, 0xFFFFFFFF },
1051 { E1000_RA, 0, 16, TABLE64_TEST_HI,
1052 0x900FFFFF, 0xFFFFFFFF },
1053 { E1000_MTA, 0, 128, TABLE32_TEST,
1054 0xFFFFFFFF, 0xFFFFFFFF },
1055 { 0, 0, 0, 0, 0 }
1056};
1057
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001058/* i350 reg test */
1059static struct igb_reg_test reg_test_i350[] = {
1060 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1061 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1062 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1063 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFF0000, 0xFFFF0000 },
1064 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1065 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +00001066 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001067 { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1068 { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +00001069 { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001070 /* RDH is read-only for i350, only test RDT. */
1071 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1072 { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1073 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1074 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1075 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1076 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1077 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +00001078 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001079 { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1080 { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck1b6e6612010-04-09 09:53:08 +00001081 { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001082 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1083 { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1084 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001085 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1086 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001087 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1088 { E1000_RA, 0, 16, TABLE64_TEST_LO,
1089 0xFFFFFFFF, 0xFFFFFFFF },
1090 { E1000_RA, 0, 16, TABLE64_TEST_HI,
1091 0xC3FFFFFF, 0xFFFFFFFF },
1092 { E1000_RA2, 0, 16, TABLE64_TEST_LO,
1093 0xFFFFFFFF, 0xFFFFFFFF },
1094 { E1000_RA2, 0, 16, TABLE64_TEST_HI,
1095 0xC3FFFFFF, 0xFFFFFFFF },
1096 { E1000_MTA, 0, 128, TABLE32_TEST,
1097 0xFFFFFFFF, 0xFFFFFFFF },
1098 { 0, 0, 0, 0 }
1099};
1100
Alexander Duyck55cac242009-11-19 12:42:21 +00001101/* 82580 reg test */
1102static struct igb_reg_test reg_test_82580[] = {
1103 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1104 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1105 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1106 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1107 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1108 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1109 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1110 { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1111 { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1112 { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1113 /* RDH is read-only for 82580, only test RDT. */
1114 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1115 { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1116 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1117 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1118 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1119 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1120 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1121 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1122 { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1123 { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1124 { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1125 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1126 { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1127 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001128 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1129 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
Alexander Duyck55cac242009-11-19 12:42:21 +00001130 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1131 { E1000_RA, 0, 16, TABLE64_TEST_LO,
1132 0xFFFFFFFF, 0xFFFFFFFF },
1133 { E1000_RA, 0, 16, TABLE64_TEST_HI,
1134 0x83FFFFFF, 0xFFFFFFFF },
1135 { E1000_RA2, 0, 8, TABLE64_TEST_LO,
1136 0xFFFFFFFF, 0xFFFFFFFF },
1137 { E1000_RA2, 0, 8, TABLE64_TEST_HI,
1138 0x83FFFFFF, 0xFFFFFFFF },
1139 { E1000_MTA, 0, 128, TABLE32_TEST,
1140 0xFFFFFFFF, 0xFFFFFFFF },
1141 { 0, 0, 0, 0 }
1142};
1143
Alexander Duyck2d064c02008-07-08 15:10:12 -07001144/* 82576 reg test */
1145static struct igb_reg_test reg_test_82576[] = {
1146 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1147 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1148 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1149 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1150 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1151 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1152 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001153 { E1000_RDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1154 { E1000_RDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1155 { E1000_RDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1156 /* Enable all RX queues before testing. */
Carolyn Wybornyc502ea22014-04-11 01:46:33 +00001157 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
1158 E1000_RXDCTL_QUEUE_ENABLE },
1159 { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0,
1160 E1000_RXDCTL_QUEUE_ENABLE },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001161 /* RDH is read-only for 82576, only test RDT. */
1162 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001163 { E1000_RDT(4), 0x40, 12, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001164 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001165 { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0, 0 },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001166 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1167 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1168 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1169 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1170 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1171 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001172 { E1000_TDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1173 { E1000_TDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1174 { E1000_TDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001175 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001176 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1177 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001178 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1179 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1180 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
1181 { E1000_RA2, 0, 8, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1182 { E1000_RA2, 0, 8, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001183 { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Alexander Duyck2d064c02008-07-08 15:10:12 -07001184 { 0, 0, 0, 0 }
1185};
1186
1187/* 82575 register test */
1188static struct igb_reg_test reg_test_82575[] = {
1189 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1190 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1191 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1192 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1193 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1194 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1195 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1196 /* Enable all four RX queues before testing. */
Carolyn Wybornyc502ea22014-04-11 01:46:33 +00001197 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
1198 E1000_RXDCTL_QUEUE_ENABLE },
Auke Kok9d5c8242008-01-24 02:22:38 -08001199 /* RDH is read-only for 82575, only test RDT. */
Alexander Duyck2d064c02008-07-08 15:10:12 -07001200 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1201 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
1202 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1203 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1204 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1205 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1206 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1207 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1208 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1209 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0x003FFFFB },
1210 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0xFFFFFFFF },
1211 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1212 { E1000_TXCW, 0x100, 1, PATTERN_TEST, 0xC000FFFF, 0x0000FFFF },
1213 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1214 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x800FFFFF, 0xFFFFFFFF },
1215 { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Auke Kok9d5c8242008-01-24 02:22:38 -08001216 { 0, 0, 0, 0 }
1217};
1218
1219static bool reg_pattern_test(struct igb_adapter *adapter, u64 *data,
1220 int reg, u32 mask, u32 write)
1221{
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001222 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001223 u32 pat, val;
Carolyn Wybornyd34a15a2014-04-11 01:45:23 +00001224 static const u32 _test[] = {
1225 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Auke Kok9d5c8242008-01-24 02:22:38 -08001226 for (pat = 0; pat < ARRAY_SIZE(_test); pat++) {
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001227 wr32(reg, (_test[pat] & write));
Carolyn Wyborny93ed8352011-02-24 03:12:15 +00001228 val = rd32(reg) & mask;
Auke Kok9d5c8242008-01-24 02:22:38 -08001229 if (val != (_test[pat] & write & mask)) {
Jesper Juhld836200a2012-08-01 05:41:30 +00001230 dev_err(&adapter->pdev->dev,
1231 "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001232 reg, val, (_test[pat] & write & mask));
1233 *data = reg;
Carolyn Wybornyf6f38e22014-04-11 02:20:14 +00001234 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08001235 }
1236 }
Alexander Duyck317f66b2009-10-27 23:46:20 +00001237
Carolyn Wybornyf6f38e22014-04-11 02:20:14 +00001238 return false;
Auke Kok9d5c8242008-01-24 02:22:38 -08001239}
1240
1241static bool reg_set_and_check(struct igb_adapter *adapter, u64 *data,
1242 int reg, u32 mask, u32 write)
1243{
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001244 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001245 u32 val;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001246
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001247 wr32(reg, write & mask);
1248 val = rd32(reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001249 if ((write & mask) != (val & mask)) {
Jesper Juhld836200a2012-08-01 05:41:30 +00001250 dev_err(&adapter->pdev->dev,
Carolyn Wybornyc502ea22014-04-11 01:46:33 +00001251 "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1252 reg, (val & mask), (write & mask));
Auke Kok9d5c8242008-01-24 02:22:38 -08001253 *data = reg;
Carolyn Wybornyf6f38e22014-04-11 02:20:14 +00001254 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08001255 }
Alexander Duyck317f66b2009-10-27 23:46:20 +00001256
Carolyn Wybornyf6f38e22014-04-11 02:20:14 +00001257 return false;
Auke Kok9d5c8242008-01-24 02:22:38 -08001258}
1259
1260#define REG_PATTERN_TEST(reg, mask, write) \
1261 do { \
1262 if (reg_pattern_test(adapter, data, reg, mask, write)) \
1263 return 1; \
1264 } while (0)
1265
1266#define REG_SET_AND_CHECK(reg, mask, write) \
1267 do { \
1268 if (reg_set_and_check(adapter, data, reg, mask, write)) \
1269 return 1; \
1270 } while (0)
1271
1272static int igb_reg_test(struct igb_adapter *adapter, u64 *data)
1273{
1274 struct e1000_hw *hw = &adapter->hw;
1275 struct igb_reg_test *test;
1276 u32 value, before, after;
1277 u32 i, toggle;
1278
Alexander Duyck2d064c02008-07-08 15:10:12 -07001279 switch (adapter->hw.mac.type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001280 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001281 case e1000_i354:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001282 test = reg_test_i350;
1283 toggle = 0x7FEFF3FF;
1284 break;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001285 case e1000_i210:
1286 case e1000_i211:
1287 test = reg_test_i210;
1288 toggle = 0x7FEFF3FF;
1289 break;
Alexander Duyck55cac242009-11-19 12:42:21 +00001290 case e1000_82580:
1291 test = reg_test_82580;
1292 toggle = 0x7FEFF3FF;
1293 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001294 case e1000_82576:
1295 test = reg_test_82576;
Alexander Duyck317f66b2009-10-27 23:46:20 +00001296 toggle = 0x7FFFF3FF;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001297 break;
1298 default:
1299 test = reg_test_82575;
Alexander Duyck317f66b2009-10-27 23:46:20 +00001300 toggle = 0x7FFFF3FF;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001301 break;
1302 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001303
1304 /* Because the status register is such a special case,
1305 * we handle it separately from the rest of the register
1306 * tests. Some bits are read-only, some toggle, and some
1307 * are writable on newer MACs.
1308 */
1309 before = rd32(E1000_STATUS);
1310 value = (rd32(E1000_STATUS) & toggle);
1311 wr32(E1000_STATUS, toggle);
1312 after = rd32(E1000_STATUS) & toggle;
1313 if (value != after) {
Jesper Juhld836200a2012-08-01 05:41:30 +00001314 dev_err(&adapter->pdev->dev,
1315 "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1316 after, value);
Auke Kok9d5c8242008-01-24 02:22:38 -08001317 *data = 1;
1318 return 1;
1319 }
1320 /* restore previous status */
1321 wr32(E1000_STATUS, before);
1322
1323 /* Perform the remainder of the register test, looping through
1324 * the test table until we either fail or reach the null entry.
1325 */
1326 while (test->reg) {
1327 for (i = 0; i < test->array_len; i++) {
1328 switch (test->test_type) {
1329 case PATTERN_TEST:
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001330 REG_PATTERN_TEST(test->reg +
1331 (i * test->reg_offset),
Auke Kok9d5c8242008-01-24 02:22:38 -08001332 test->mask,
1333 test->write);
1334 break;
1335 case SET_READ_TEST:
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001336 REG_SET_AND_CHECK(test->reg +
1337 (i * test->reg_offset),
Auke Kok9d5c8242008-01-24 02:22:38 -08001338 test->mask,
1339 test->write);
1340 break;
1341 case WRITE_NO_TEST:
1342 writel(test->write,
1343 (adapter->hw.hw_addr + test->reg)
Alexander Duyck2d064c02008-07-08 15:10:12 -07001344 + (i * test->reg_offset));
Auke Kok9d5c8242008-01-24 02:22:38 -08001345 break;
1346 case TABLE32_TEST:
1347 REG_PATTERN_TEST(test->reg + (i * 4),
1348 test->mask,
1349 test->write);
1350 break;
1351 case TABLE64_TEST_LO:
1352 REG_PATTERN_TEST(test->reg + (i * 8),
1353 test->mask,
1354 test->write);
1355 break;
1356 case TABLE64_TEST_HI:
1357 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1358 test->mask,
1359 test->write);
1360 break;
1361 }
1362 }
1363 test++;
1364 }
1365
1366 *data = 0;
1367 return 0;
1368}
1369
1370static int igb_eeprom_test(struct igb_adapter *adapter, u64 *data)
1371{
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +00001372 struct e1000_hw *hw = &adapter->hw;
1373
Auke Kok9d5c8242008-01-24 02:22:38 -08001374 *data = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001375
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +00001376 /* Validate eeprom on all parts but flashless */
1377 switch (hw->mac.type) {
1378 case e1000_i210:
1379 case e1000_i211:
1380 if (igb_get_flash_presence_i210(hw)) {
1381 if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
1382 *data = 2;
1383 }
1384 break;
1385 default:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001386 if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
1387 *data = 2;
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +00001388 break;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001389 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001390
1391 return *data;
1392}
1393
1394static irqreturn_t igb_test_intr(int irq, void *data)
1395{
Alexander Duyck317f66b2009-10-27 23:46:20 +00001396 struct igb_adapter *adapter = (struct igb_adapter *) data;
Auke Kok9d5c8242008-01-24 02:22:38 -08001397 struct e1000_hw *hw = &adapter->hw;
1398
1399 adapter->test_icr |= rd32(E1000_ICR);
1400
1401 return IRQ_HANDLED;
1402}
1403
1404static int igb_intr_test(struct igb_adapter *adapter, u64 *data)
1405{
1406 struct e1000_hw *hw = &adapter->hw;
1407 struct net_device *netdev = adapter->netdev;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001408 u32 mask, ics_mask, i = 0, shared_int = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08001409 u32 irq = adapter->pdev->irq;
1410
1411 *data = 0;
1412
1413 /* Hook up test interrupt handler just for this test */
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001414 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001415 if (request_irq(adapter->msix_entries[0].vector,
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001416 igb_test_intr, 0, netdev->name, adapter)) {
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001417 *data = 1;
1418 return -1;
1419 }
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001420 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001421 shared_int = false;
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001422 if (request_irq(irq,
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001423 igb_test_intr, 0, netdev->name, adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001424 *data = 1;
1425 return -1;
1426 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001427 } else if (!request_irq(irq, igb_test_intr, IRQF_PROBE_SHARED,
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001428 netdev->name, adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001429 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001430 } else if (request_irq(irq, igb_test_intr, IRQF_SHARED,
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001431 netdev->name, adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001432 *data = 1;
1433 return -1;
1434 }
1435 dev_info(&adapter->pdev->dev, "testing %s interrupt\n",
1436 (shared_int ? "shared" : "unshared"));
Alexander Duyck317f66b2009-10-27 23:46:20 +00001437
Auke Kok9d5c8242008-01-24 02:22:38 -08001438 /* Disable all the interrupts */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001439 wr32(E1000_IMC, ~0);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001440 wrfl();
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00001441 usleep_range(10000, 11000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001442
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001443 /* Define all writable bits for ICS */
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001444 switch (hw->mac.type) {
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001445 case e1000_82575:
1446 ics_mask = 0x37F47EDD;
1447 break;
1448 case e1000_82576:
1449 ics_mask = 0x77D4FBFD;
1450 break;
Alexander Duyck55cac242009-11-19 12:42:21 +00001451 case e1000_82580:
1452 ics_mask = 0x77DCFED5;
1453 break;
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001454 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001455 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001456 case e1000_i210:
1457 case e1000_i211:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001458 ics_mask = 0x77DCFED5;
1459 break;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001460 default:
1461 ics_mask = 0x7FFFFFFF;
1462 break;
1463 }
1464
Auke Kok9d5c8242008-01-24 02:22:38 -08001465 /* Test each interrupt */
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001466 for (; i < 31; i++) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001467 /* Interrupt to test */
Jacob Kellera51d8c22016-04-13 16:08:28 -07001468 mask = BIT(i);
Auke Kok9d5c8242008-01-24 02:22:38 -08001469
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001470 if (!(mask & ics_mask))
1471 continue;
1472
Auke Kok9d5c8242008-01-24 02:22:38 -08001473 if (!shared_int) {
1474 /* Disable the interrupt to be reported in
1475 * the cause register and then force the same
1476 * interrupt and see if one gets posted. If
1477 * an interrupt was posted to the bus, the
1478 * test failed.
1479 */
1480 adapter->test_icr = 0;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001481
1482 /* Flush any pending interrupts */
1483 wr32(E1000_ICR, ~0);
1484
1485 wr32(E1000_IMC, mask);
1486 wr32(E1000_ICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001487 wrfl();
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00001488 usleep_range(10000, 11000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001489
1490 if (adapter->test_icr & mask) {
1491 *data = 3;
1492 break;
1493 }
1494 }
1495
1496 /* Enable the interrupt to be reported in
1497 * the cause register and then force the same
1498 * interrupt and see if one gets posted. If
1499 * an interrupt was not posted to the bus, the
1500 * test failed.
1501 */
1502 adapter->test_icr = 0;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001503
1504 /* Flush any pending interrupts */
1505 wr32(E1000_ICR, ~0);
1506
Auke Kok9d5c8242008-01-24 02:22:38 -08001507 wr32(E1000_IMS, mask);
1508 wr32(E1000_ICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001509 wrfl();
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00001510 usleep_range(10000, 11000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001511
1512 if (!(adapter->test_icr & mask)) {
1513 *data = 4;
1514 break;
1515 }
1516
1517 if (!shared_int) {
1518 /* Disable the other interrupts to be reported in
1519 * the cause register and then force the other
1520 * interrupts and see if any get posted. If
1521 * an interrupt was posted to the bus, the
1522 * test failed.
1523 */
1524 adapter->test_icr = 0;
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001525
1526 /* Flush any pending interrupts */
1527 wr32(E1000_ICR, ~0);
1528
1529 wr32(E1000_IMC, ~mask);
1530 wr32(E1000_ICS, ~mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001531 wrfl();
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00001532 usleep_range(10000, 11000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001533
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001534 if (adapter->test_icr & mask) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001535 *data = 5;
1536 break;
1537 }
1538 }
1539 }
1540
1541 /* Disable all the interrupts */
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001542 wr32(E1000_IMC, ~0);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001543 wrfl();
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00001544 usleep_range(10000, 11000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001545
1546 /* Unhook test interrupt handler */
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001547 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Alexander Duyck4eefa8f2009-10-27 15:55:22 +00001548 free_irq(adapter->msix_entries[0].vector, adapter);
1549 else
1550 free_irq(irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001551
1552 return *data;
1553}
1554
1555static void igb_free_desc_rings(struct igb_adapter *adapter)
1556{
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001557 igb_free_tx_resources(&adapter->test_tx_ring);
1558 igb_free_rx_resources(&adapter->test_rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08001559}
1560
1561static int igb_setup_desc_rings(struct igb_adapter *adapter)
1562{
Auke Kok9d5c8242008-01-24 02:22:38 -08001563 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1564 struct igb_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001565 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckad93d172009-10-27 15:55:02 +00001566 int ret_val;
Auke Kok9d5c8242008-01-24 02:22:38 -08001567
1568 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001569 tx_ring->count = IGB_DEFAULT_TXD;
Alexander Duyck59d71982010-04-27 13:09:25 +00001570 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001571 tx_ring->netdev = adapter->netdev;
1572 tx_ring->reg_idx = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08001573
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001574 if (igb_setup_tx_resources(tx_ring)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001575 ret_val = 1;
1576 goto err_nomem;
1577 }
1578
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001579 igb_setup_tctl(adapter);
1580 igb_configure_tx_ring(adapter, tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08001581
Auke Kok9d5c8242008-01-24 02:22:38 -08001582 /* Setup Rx descriptor ring and Rx buffers */
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001583 rx_ring->count = IGB_DEFAULT_RXD;
Alexander Duyck59d71982010-04-27 13:09:25 +00001584 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001585 rx_ring->netdev = adapter->netdev;
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001586 rx_ring->reg_idx = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08001587
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001588 if (igb_setup_rx_resources(rx_ring)) {
1589 ret_val = 3;
Auke Kok9d5c8242008-01-24 02:22:38 -08001590 goto err_nomem;
1591 }
1592
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001593 /* set the default queue to queue 0 of PF */
1594 wr32(E1000_MRQC, adapter->vfs_allocated_count << 3);
Auke Kok9d5c8242008-01-24 02:22:38 -08001595
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00001596 /* enable receive ring */
1597 igb_setup_rctl(adapter);
1598 igb_configure_rx_ring(adapter, rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08001599
Alexander Duyckcd392f52011-08-26 07:43:59 +00001600 igb_alloc_rx_buffers(rx_ring, igb_desc_unused(rx_ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001601
1602 return 0;
1603
1604err_nomem:
1605 igb_free_desc_rings(adapter);
1606 return ret_val;
1607}
1608
1609static void igb_phy_disable_receiver(struct igb_adapter *adapter)
1610{
1611 struct e1000_hw *hw = &adapter->hw;
1612
1613 /* Write out to PHY registers 29 and 30 to disable the Receiver. */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001614 igb_write_phy_reg(hw, 29, 0x001F);
1615 igb_write_phy_reg(hw, 30, 0x8FFC);
1616 igb_write_phy_reg(hw, 29, 0x001A);
1617 igb_write_phy_reg(hw, 30, 0x8FF0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001618}
1619
1620static int igb_integrated_phy_loopback(struct igb_adapter *adapter)
1621{
1622 struct e1000_hw *hw = &adapter->hw;
1623 u32 ctrl_reg = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001624
1625 hw->mac.autoneg = false;
1626
Carolyn Wyborny8aa23f02012-06-08 05:01:39 +00001627 if (hw->phy.type == e1000_phy_m88) {
1628 if (hw->phy.id != I210_I_PHY_ID) {
1629 /* Auto-MDI/MDIX Off */
1630 igb_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 0x0808);
1631 /* reset to update Auto-MDI/MDIX */
1632 igb_write_phy_reg(hw, PHY_CONTROL, 0x9140);
1633 /* autoneg off */
1634 igb_write_phy_reg(hw, PHY_CONTROL, 0x8140);
1635 } else {
1636 /* force 1000, set loopback */
1637 igb_write_phy_reg(hw, I347AT4_PAGE_SELECT, 0);
1638 igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
1639 }
Todd Fujinaka5aa3a442013-09-17 05:08:48 +00001640 } else if (hw->phy.type == e1000_phy_82580) {
1641 /* enable MII loopback */
1642 igb_write_phy_reg(hw, I82580_PHY_LBK_CTRL, 0x8041);
Auke Kok9d5c8242008-01-24 02:22:38 -08001643 }
1644
Stefan Assmann119b0e02012-08-07 00:45:57 -07001645 /* add small delay to avoid loopback test failure */
1646 msleep(50);
1647
Auke Kok9d5c8242008-01-24 02:22:38 -08001648 /* force 1000, set loopback */
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001649 igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
Auke Kok9d5c8242008-01-24 02:22:38 -08001650
1651 /* Now set up the MAC to the same speed/duplex as the PHY. */
1652 ctrl_reg = rd32(E1000_CTRL);
1653 ctrl_reg &= ~E1000_CTRL_SPD_SEL; /* Clear the speed sel bits */
1654 ctrl_reg |= (E1000_CTRL_FRCSPD | /* Set the Force Speed Bit */
1655 E1000_CTRL_FRCDPX | /* Set the Force Duplex Bit */
1656 E1000_CTRL_SPD_1000 |/* Force Speed to 1000 */
Alexander Duyckcdfa9f62009-03-31 20:38:56 +00001657 E1000_CTRL_FD | /* Force Duplex to FULL */
1658 E1000_CTRL_SLU); /* Set link up enable bit */
Auke Kok9d5c8242008-01-24 02:22:38 -08001659
Carolyn Wyborny8aa23f02012-06-08 05:01:39 +00001660 if (hw->phy.type == e1000_phy_m88)
Auke Kok9d5c8242008-01-24 02:22:38 -08001661 ctrl_reg |= E1000_CTRL_ILOS; /* Invert Loss of Signal */
Auke Kok9d5c8242008-01-24 02:22:38 -08001662
1663 wr32(E1000_CTRL, ctrl_reg);
1664
1665 /* Disable the receiver on the PHY so when a cable is plugged in, the
1666 * PHY does not begin to autoneg when a cable is reconnected to the NIC.
1667 */
Carolyn Wyborny8aa23f02012-06-08 05:01:39 +00001668 if (hw->phy.type == e1000_phy_m88)
Auke Kok9d5c8242008-01-24 02:22:38 -08001669 igb_phy_disable_receiver(adapter);
1670
Carolyn Wyborny8aa23f02012-06-08 05:01:39 +00001671 mdelay(500);
Auke Kok9d5c8242008-01-24 02:22:38 -08001672 return 0;
1673}
1674
1675static int igb_set_phy_loopback(struct igb_adapter *adapter)
1676{
1677 return igb_integrated_phy_loopback(adapter);
1678}
1679
1680static int igb_setup_loopback_test(struct igb_adapter *adapter)
1681{
1682 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001683 u32 reg;
Auke Kok9d5c8242008-01-24 02:22:38 -08001684
Alexander Duyck317f66b2009-10-27 23:46:20 +00001685 reg = rd32(E1000_CTRL_EXT);
1686
1687 /* use CTRL_EXT to identify link type as SGMII can appear as copper */
1688 if (reg & E1000_CTRL_EXT_LINK_MODE_MASK) {
Robert Healya14bc2b2011-07-12 08:46:20 +00001689 if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1690 (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1691 (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
Fujinaka, Todda4e979a2013-10-01 04:33:55 -07001692 (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
Todd Fujinaka3cfcf032014-05-29 05:45:15 +00001693 (hw->device_id == E1000_DEV_ID_I354_SGMII) ||
1694 (hw->device_id == E1000_DEV_ID_I354_BACKPLANE_2_5GBPS)) {
Robert Healya14bc2b2011-07-12 08:46:20 +00001695 /* Enable DH89xxCC MPHY for near end loopback */
1696 reg = rd32(E1000_MPHY_ADDR_CTL);
1697 reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1698 E1000_MPHY_PCS_CLK_REG_OFFSET;
1699 wr32(E1000_MPHY_ADDR_CTL, reg);
1700
1701 reg = rd32(E1000_MPHY_DATA);
1702 reg |= E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1703 wr32(E1000_MPHY_DATA, reg);
1704 }
1705
Alexander Duyck2d064c02008-07-08 15:10:12 -07001706 reg = rd32(E1000_RCTL);
1707 reg |= E1000_RCTL_LBM_TCVR;
1708 wr32(E1000_RCTL, reg);
1709
1710 wr32(E1000_SCTL, E1000_ENABLE_SERDES_LOOPBACK);
1711
1712 reg = rd32(E1000_CTRL);
1713 reg &= ~(E1000_CTRL_RFCE |
1714 E1000_CTRL_TFCE |
1715 E1000_CTRL_LRST);
1716 reg |= E1000_CTRL_SLU |
Alexander Duyck2753f4c2009-02-06 23:18:48 +00001717 E1000_CTRL_FD;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001718 wr32(E1000_CTRL, reg);
1719
1720 /* Unset switch control to serdes energy detect */
1721 reg = rd32(E1000_CONNSW);
1722 reg &= ~E1000_CONNSW_ENRGSRC;
1723 wr32(E1000_CONNSW, reg);
1724
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +00001725 /* Unset sigdetect for SERDES loopback on
Akeem G. Abodunrin0ba96d32013-03-20 08:01:40 +00001726 * 82580 and newer devices.
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +00001727 */
Akeem G. Abodunrin0ba96d32013-03-20 08:01:40 +00001728 if (hw->mac.type >= e1000_82580) {
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +00001729 reg = rd32(E1000_PCS_CFG0);
1730 reg |= E1000_PCS_CFG_IGN_SD;
1731 wr32(E1000_PCS_CFG0, reg);
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +00001732 }
1733
Alexander Duyck2d064c02008-07-08 15:10:12 -07001734 /* Set PCS register for forced speed */
1735 reg = rd32(E1000_PCS_LCTL);
1736 reg &= ~E1000_PCS_LCTL_AN_ENABLE; /* Disable Autoneg*/
1737 reg |= E1000_PCS_LCTL_FLV_LINK_UP | /* Force link up */
1738 E1000_PCS_LCTL_FSV_1000 | /* Force 1000 */
1739 E1000_PCS_LCTL_FDV_FULL | /* SerDes Full duplex */
1740 E1000_PCS_LCTL_FSD | /* Force Speed */
1741 E1000_PCS_LCTL_FORCE_LINK; /* Force Link */
1742 wr32(E1000_PCS_LCTL, reg);
1743
Auke Kok9d5c8242008-01-24 02:22:38 -08001744 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001745 }
1746
Alexander Duyck317f66b2009-10-27 23:46:20 +00001747 return igb_set_phy_loopback(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001748}
1749
1750static void igb_loopback_cleanup(struct igb_adapter *adapter)
1751{
1752 struct e1000_hw *hw = &adapter->hw;
1753 u32 rctl;
1754 u16 phy_reg;
1755
Robert Healya14bc2b2011-07-12 08:46:20 +00001756 if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1757 (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1758 (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
Fujinaka, Todda4e979a2013-10-01 04:33:55 -07001759 (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
1760 (hw->device_id == E1000_DEV_ID_I354_SGMII)) {
Robert Healya14bc2b2011-07-12 08:46:20 +00001761 u32 reg;
1762
1763 /* Disable near end loopback on DH89xxCC */
1764 reg = rd32(E1000_MPHY_ADDR_CTL);
1765 reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1766 E1000_MPHY_PCS_CLK_REG_OFFSET;
1767 wr32(E1000_MPHY_ADDR_CTL, reg);
1768
1769 reg = rd32(E1000_MPHY_DATA);
1770 reg &= ~E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1771 wr32(E1000_MPHY_DATA, reg);
1772 }
1773
Auke Kok9d5c8242008-01-24 02:22:38 -08001774 rctl = rd32(E1000_RCTL);
1775 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
1776 wr32(E1000_RCTL, rctl);
1777
1778 hw->mac.autoneg = true;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001779 igb_read_phy_reg(hw, PHY_CONTROL, &phy_reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001780 if (phy_reg & MII_CR_LOOPBACK) {
1781 phy_reg &= ~MII_CR_LOOPBACK;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08001782 igb_write_phy_reg(hw, PHY_CONTROL, phy_reg);
Auke Kok9d5c8242008-01-24 02:22:38 -08001783 igb_phy_sw_reset(hw);
1784 }
1785}
1786
1787static void igb_create_lbtest_frame(struct sk_buff *skb,
1788 unsigned int frame_size)
1789{
1790 memset(skb->data, 0xFF, frame_size);
Alexander Duyck317f66b2009-10-27 23:46:20 +00001791 frame_size /= 2;
1792 memset(&skb->data[frame_size], 0xAA, frame_size - 1);
1793 memset(&skb->data[frame_size + 10], 0xBE, 1);
1794 memset(&skb->data[frame_size + 12], 0xAF, 1);
Auke Kok9d5c8242008-01-24 02:22:38 -08001795}
1796
Alexander Duyck1a1c2252012-09-25 00:30:52 +00001797static int igb_check_lbtest_frame(struct igb_rx_buffer *rx_buffer,
1798 unsigned int frame_size)
Auke Kok9d5c8242008-01-24 02:22:38 -08001799{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00001800 unsigned char *data;
1801 bool match = true;
1802
1803 frame_size >>= 1;
1804
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001805 data = kmap(rx_buffer->page);
Alexander Duyck1a1c2252012-09-25 00:30:52 +00001806
1807 if (data[3] != 0xFF ||
1808 data[frame_size + 10] != 0xBE ||
1809 data[frame_size + 12] != 0xAF)
1810 match = false;
1811
1812 kunmap(rx_buffer->page);
1813
1814 return match;
Auke Kok9d5c8242008-01-24 02:22:38 -08001815}
1816
Alexander Duyckad93d172009-10-27 15:55:02 +00001817static int igb_clean_test_rings(struct igb_ring *rx_ring,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001818 struct igb_ring *tx_ring,
1819 unsigned int size)
Alexander Duyckad93d172009-10-27 15:55:02 +00001820{
1821 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00001822 struct igb_rx_buffer *rx_buffer_info;
1823 struct igb_tx_buffer *tx_buffer_info;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00001824 u16 rx_ntc, tx_ntc, count = 0;
Alexander Duyckad93d172009-10-27 15:55:02 +00001825
1826 /* initialize next to clean and descriptor values */
1827 rx_ntc = rx_ring->next_to_clean;
1828 tx_ntc = tx_ring->next_to_clean;
Alexander Duyck601369062011-08-26 07:44:05 +00001829 rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
Alexander Duyckad93d172009-10-27 15:55:02 +00001830
Alexander Duyck7ec01162017-02-06 18:25:41 -08001831 while (rx_desc->wb.upper.length) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001832 /* check Rx buffer */
Alexander Duyck06034642011-08-26 07:44:22 +00001833 rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
Alexander Duyckad93d172009-10-27 15:55:02 +00001834
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001835 /* sync Rx buffer for CPU read */
1836 dma_sync_single_for_cpu(rx_ring->dev,
1837 rx_buffer_info->dma,
Alexander Duyckcb0ef1d2017-02-06 18:26:26 -08001838 size,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001839 DMA_FROM_DEVICE);
Alexander Duyckad93d172009-10-27 15:55:02 +00001840
1841 /* verify contents of skb */
Alexander Duyck1a1c2252012-09-25 00:30:52 +00001842 if (igb_check_lbtest_frame(rx_buffer_info, size))
Alexander Duyckad93d172009-10-27 15:55:02 +00001843 count++;
1844
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001845 /* sync Rx buffer for device write */
1846 dma_sync_single_for_device(rx_ring->dev,
1847 rx_buffer_info->dma,
Alexander Duyckcb0ef1d2017-02-06 18:26:26 -08001848 size,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001849 DMA_FROM_DEVICE);
1850
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001851 /* unmap buffer on Tx side */
Alexander Duyck06034642011-08-26 07:44:22 +00001852 tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
Alexander Duyck7cc6fd42017-02-06 18:26:02 -08001853
1854 /* Free all the Tx ring sk_buffs */
1855 dev_kfree_skb_any(tx_buffer_info->skb);
1856
1857 /* unmap skb header data */
1858 dma_unmap_single(tx_ring->dev,
1859 dma_unmap_addr(tx_buffer_info, dma),
1860 dma_unmap_len(tx_buffer_info, len),
1861 DMA_TO_DEVICE);
1862 dma_unmap_len_set(tx_buffer_info, len, 0);
Alexander Duyckad93d172009-10-27 15:55:02 +00001863
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001864 /* increment Rx/Tx next to clean counters */
Alexander Duyckad93d172009-10-27 15:55:02 +00001865 rx_ntc++;
1866 if (rx_ntc == rx_ring->count)
1867 rx_ntc = 0;
1868 tx_ntc++;
1869 if (tx_ntc == tx_ring->count)
1870 tx_ntc = 0;
1871
1872 /* fetch next descriptor */
Alexander Duyck601369062011-08-26 07:44:05 +00001873 rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
Alexander Duyckad93d172009-10-27 15:55:02 +00001874 }
1875
Alexander Duyckcbc8e552012-09-25 00:31:02 +00001876 netdev_tx_reset_queue(txring_txq(tx_ring));
Jeff Kirsher51a76c32012-01-19 18:31:34 +00001877
Alexander Duyckad93d172009-10-27 15:55:02 +00001878 /* re-map buffers to ring, store next to clean values */
Alexander Duyckcd392f52011-08-26 07:43:59 +00001879 igb_alloc_rx_buffers(rx_ring, count);
Alexander Duyckad93d172009-10-27 15:55:02 +00001880 rx_ring->next_to_clean = rx_ntc;
1881 tx_ring->next_to_clean = tx_ntc;
1882
1883 return count;
1884}
1885
Auke Kok9d5c8242008-01-24 02:22:38 -08001886static int igb_run_loopback_test(struct igb_adapter *adapter)
1887{
Auke Kok9d5c8242008-01-24 02:22:38 -08001888 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1889 struct igb_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00001890 u16 i, j, lc, good_cnt;
1891 int ret_val = 0;
Alexander Duyck44390ca2011-08-26 07:43:38 +00001892 unsigned int size = IGB_RX_HDR_LEN;
Alexander Duyckad93d172009-10-27 15:55:02 +00001893 netdev_tx_t tx_ret_val;
1894 struct sk_buff *skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08001895
Alexander Duyckad93d172009-10-27 15:55:02 +00001896 /* allocate test skb */
1897 skb = alloc_skb(size, GFP_KERNEL);
1898 if (!skb)
1899 return 11;
1900
1901 /* place data into test skb */
1902 igb_create_lbtest_frame(skb, size);
1903 skb_put(skb, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08001904
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001905 /* Calculate the loop count based on the largest descriptor ring
Auke Kok9d5c8242008-01-24 02:22:38 -08001906 * The idea is to wrap the largest ring a number of times using 64
1907 * send/receive pairs during each loop
1908 */
1909
1910 if (rx_ring->count <= tx_ring->count)
1911 lc = ((tx_ring->count / 64) * 2) + 1;
1912 else
1913 lc = ((rx_ring->count / 64) * 2) + 1;
1914
Auke Kok9d5c8242008-01-24 02:22:38 -08001915 for (j = 0; j <= lc; j++) { /* loop count loop */
Alexander Duyckad93d172009-10-27 15:55:02 +00001916 /* reset count of good packets */
Auke Kok9d5c8242008-01-24 02:22:38 -08001917 good_cnt = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08001918
Alexander Duyckad93d172009-10-27 15:55:02 +00001919 /* place 64 packets on the transmit queue*/
1920 for (i = 0; i < 64; i++) {
1921 skb_get(skb);
Alexander Duyckcd392f52011-08-26 07:43:59 +00001922 tx_ret_val = igb_xmit_frame_ring(skb, tx_ring);
Alexander Duyckad93d172009-10-27 15:55:02 +00001923 if (tx_ret_val == NETDEV_TX_OK)
Auke Kok9d5c8242008-01-24 02:22:38 -08001924 good_cnt++;
Alexander Duyckad93d172009-10-27 15:55:02 +00001925 }
1926
Auke Kok9d5c8242008-01-24 02:22:38 -08001927 if (good_cnt != 64) {
Alexander Duyckad93d172009-10-27 15:55:02 +00001928 ret_val = 12;
Auke Kok9d5c8242008-01-24 02:22:38 -08001929 break;
1930 }
Alexander Duyckad93d172009-10-27 15:55:02 +00001931
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001932 /* allow 200 milliseconds for packets to go from Tx to Rx */
Alexander Duyckad93d172009-10-27 15:55:02 +00001933 msleep(200);
1934
1935 good_cnt = igb_clean_test_rings(rx_ring, tx_ring, size);
1936 if (good_cnt != 64) {
1937 ret_val = 13;
Auke Kok9d5c8242008-01-24 02:22:38 -08001938 break;
1939 }
1940 } /* end loop count loop */
Alexander Duyckad93d172009-10-27 15:55:02 +00001941
1942 /* free the original skb */
1943 kfree_skb(skb);
1944
Auke Kok9d5c8242008-01-24 02:22:38 -08001945 return ret_val;
1946}
1947
1948static int igb_loopback_test(struct igb_adapter *adapter, u64 *data)
1949{
1950 /* PHY loopback cannot be performed if SoL/IDER
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001951 * sessions are active
1952 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001953 if (igb_check_reset_block(&adapter->hw)) {
1954 dev_err(&adapter->pdev->dev,
Jesper Juhld836200a2012-08-01 05:41:30 +00001955 "Cannot do PHY loopback test when SoL/IDER is active.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001956 *data = 0;
1957 goto out;
1958 }
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001959
1960 if (adapter->hw.mac.type == e1000_i354) {
1961 dev_info(&adapter->pdev->dev,
1962 "Loopback test not supported on i354.\n");
1963 *data = 0;
1964 goto out;
1965 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001966 *data = igb_setup_desc_rings(adapter);
1967 if (*data)
1968 goto out;
1969 *data = igb_setup_loopback_test(adapter);
1970 if (*data)
1971 goto err_loopback;
1972 *data = igb_run_loopback_test(adapter);
1973 igb_loopback_cleanup(adapter);
1974
1975err_loopback:
1976 igb_free_desc_rings(adapter);
1977out:
1978 return *data;
1979}
1980
1981static int igb_link_test(struct igb_adapter *adapter, u64 *data)
1982{
1983 struct e1000_hw *hw = &adapter->hw;
1984 *data = 0;
1985 if (hw->phy.media_type == e1000_media_type_internal_serdes) {
1986 int i = 0;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001987
Auke Kok9d5c8242008-01-24 02:22:38 -08001988 hw->mac.serdes_has_link = false;
1989
1990 /* On some blade server designs, link establishment
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001991 * could take as long as 2-3 minutes
1992 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001993 do {
1994 hw->mac.ops.check_for_link(&adapter->hw);
1995 if (hw->mac.serdes_has_link)
1996 return *data;
1997 msleep(20);
1998 } while (i++ < 3750);
1999
2000 *data = 1;
2001 } else {
2002 hw->mac.ops.check_for_link(&adapter->hw);
2003 if (hw->mac.autoneg)
Stefan Assmann4507dc92013-02-02 08:31:50 +00002004 msleep(5000);
Auke Kok9d5c8242008-01-24 02:22:38 -08002005
Alexander Duyck317f66b2009-10-27 23:46:20 +00002006 if (!(rd32(E1000_STATUS) & E1000_STATUS_LU))
Auke Kok9d5c8242008-01-24 02:22:38 -08002007 *data = 1;
2008 }
2009 return *data;
2010}
2011
2012static void igb_diag_test(struct net_device *netdev,
2013 struct ethtool_test *eth_test, u64 *data)
2014{
2015 struct igb_adapter *adapter = netdev_priv(netdev);
2016 u16 autoneg_advertised;
2017 u8 forced_speed_duplex, autoneg;
2018 bool if_running = netif_running(netdev);
2019
2020 set_bit(__IGB_TESTING, &adapter->state);
Carolyn Wyborny56cec242013-10-17 05:36:26 +00002021
2022 /* can't do offline tests on media switching devices */
2023 if (adapter->hw.dev_spec._82575.mas_capable)
2024 eth_test->flags &= ~ETH_TEST_FL_OFFLINE;
Auke Kok9d5c8242008-01-24 02:22:38 -08002025 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
2026 /* Offline tests */
2027
2028 /* save speed, duplex, autoneg settings */
2029 autoneg_advertised = adapter->hw.phy.autoneg_advertised;
2030 forced_speed_duplex = adapter->hw.mac.forced_speed_duplex;
2031 autoneg = adapter->hw.mac.autoneg;
2032
2033 dev_info(&adapter->pdev->dev, "offline testing starting\n");
2034
Nick Nunley88a268c2010-02-17 01:01:59 +00002035 /* power up link for link test */
2036 igb_power_up_link(adapter);
2037
Auke Kok9d5c8242008-01-24 02:22:38 -08002038 /* Link test performed before hardware reset so autoneg doesn't
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002039 * interfere with test result
2040 */
Joe Schultzd602de02015-11-03 12:37:29 -06002041 if (igb_link_test(adapter, &data[TEST_LINK]))
Auke Kok9d5c8242008-01-24 02:22:38 -08002042 eth_test->flags |= ETH_TEST_FL_FAILED;
2043
2044 if (if_running)
2045 /* indicate we're in test mode */
Stefan Assmann46eafa52016-02-03 09:20:50 +01002046 igb_close(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002047 else
2048 igb_reset(adapter);
2049
Joe Schultzd602de02015-11-03 12:37:29 -06002050 if (igb_reg_test(adapter, &data[TEST_REG]))
Auke Kok9d5c8242008-01-24 02:22:38 -08002051 eth_test->flags |= ETH_TEST_FL_FAILED;
2052
2053 igb_reset(adapter);
Joe Schultzd602de02015-11-03 12:37:29 -06002054 if (igb_eeprom_test(adapter, &data[TEST_EEP]))
Auke Kok9d5c8242008-01-24 02:22:38 -08002055 eth_test->flags |= ETH_TEST_FL_FAILED;
2056
2057 igb_reset(adapter);
Joe Schultzd602de02015-11-03 12:37:29 -06002058 if (igb_intr_test(adapter, &data[TEST_IRQ]))
Auke Kok9d5c8242008-01-24 02:22:38 -08002059 eth_test->flags |= ETH_TEST_FL_FAILED;
2060
2061 igb_reset(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00002062 /* power up link for loopback test */
2063 igb_power_up_link(adapter);
Joe Schultzd602de02015-11-03 12:37:29 -06002064 if (igb_loopback_test(adapter, &data[TEST_LOOP]))
Auke Kok9d5c8242008-01-24 02:22:38 -08002065 eth_test->flags |= ETH_TEST_FL_FAILED;
2066
2067 /* restore speed, duplex, autoneg settings */
2068 adapter->hw.phy.autoneg_advertised = autoneg_advertised;
2069 adapter->hw.mac.forced_speed_duplex = forced_speed_duplex;
2070 adapter->hw.mac.autoneg = autoneg;
2071
2072 /* force this routine to wait until autoneg complete/timeout */
2073 adapter->hw.phy.autoneg_wait_to_complete = true;
2074 igb_reset(adapter);
2075 adapter->hw.phy.autoneg_wait_to_complete = false;
2076
2077 clear_bit(__IGB_TESTING, &adapter->state);
2078 if (if_running)
Stefan Assmann46eafa52016-02-03 09:20:50 +01002079 igb_open(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002080 } else {
2081 dev_info(&adapter->pdev->dev, "online testing starting\n");
Nick Nunley88a268c2010-02-17 01:01:59 +00002082
2083 /* PHY is powered down when interface is down */
Joe Schultzd602de02015-11-03 12:37:29 -06002084 if (if_running && igb_link_test(adapter, &data[TEST_LINK]))
Alexander Duyck8d420a12010-07-01 13:39:01 +00002085 eth_test->flags |= ETH_TEST_FL_FAILED;
2086 else
Joe Schultzd602de02015-11-03 12:37:29 -06002087 data[TEST_LINK] = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002088
2089 /* Online tests aren't run; pass by default */
Joe Schultzd602de02015-11-03 12:37:29 -06002090 data[TEST_REG] = 0;
2091 data[TEST_EEP] = 0;
2092 data[TEST_IRQ] = 0;
2093 data[TEST_LOOP] = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002094
2095 clear_bit(__IGB_TESTING, &adapter->state);
2096 }
2097 msleep_interruptible(4 * 1000);
2098}
2099
Auke Kok9d5c8242008-01-24 02:22:38 -08002100static void igb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2101{
2102 struct igb_adapter *adapter = netdev_priv(netdev);
2103
Auke Kok9d5c8242008-01-24 02:22:38 -08002104 wol->wolopts = 0;
2105
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002106 if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
Auke Kok9d5c8242008-01-24 02:22:38 -08002107 return;
2108
Akeem G Abodunrin42ce4122013-11-08 01:54:07 +00002109 wol->supported = WAKE_UCAST | WAKE_MCAST |
2110 WAKE_BCAST | WAKE_MAGIC |
2111 WAKE_PHY;
2112
Auke Kok9d5c8242008-01-24 02:22:38 -08002113 /* apply any specific unsupported masks here */
2114 switch (adapter->hw.device_id) {
2115 default:
2116 break;
2117 }
2118
2119 if (adapter->wol & E1000_WUFC_EX)
2120 wol->wolopts |= WAKE_UCAST;
2121 if (adapter->wol & E1000_WUFC_MC)
2122 wol->wolopts |= WAKE_MCAST;
2123 if (adapter->wol & E1000_WUFC_BC)
2124 wol->wolopts |= WAKE_BCAST;
2125 if (adapter->wol & E1000_WUFC_MAG)
2126 wol->wolopts |= WAKE_MAGIC;
Nick Nunley22939f02010-02-17 01:01:01 +00002127 if (adapter->wol & E1000_WUFC_LNKC)
2128 wol->wolopts |= WAKE_PHY;
Auke Kok9d5c8242008-01-24 02:22:38 -08002129}
2130
2131static int igb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2132{
2133 struct igb_adapter *adapter = netdev_priv(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002134
Nick Nunley22939f02010-02-17 01:01:01 +00002135 if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
Auke Kok9d5c8242008-01-24 02:22:38 -08002136 return -EOPNOTSUPP;
2137
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002138 if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
Auke Kok9d5c8242008-01-24 02:22:38 -08002139 return wol->wolopts ? -EOPNOTSUPP : 0;
2140
Auke Kok9d5c8242008-01-24 02:22:38 -08002141 /* these settings will always override what we currently have */
2142 adapter->wol = 0;
2143
2144 if (wol->wolopts & WAKE_UCAST)
2145 adapter->wol |= E1000_WUFC_EX;
2146 if (wol->wolopts & WAKE_MCAST)
2147 adapter->wol |= E1000_WUFC_MC;
2148 if (wol->wolopts & WAKE_BCAST)
2149 adapter->wol |= E1000_WUFC_BC;
2150 if (wol->wolopts & WAKE_MAGIC)
2151 adapter->wol |= E1000_WUFC_MAG;
Nick Nunley22939f02010-02-17 01:01:01 +00002152 if (wol->wolopts & WAKE_PHY)
2153 adapter->wol |= E1000_WUFC_LNKC;
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00002154 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2155
Auke Kok9d5c8242008-01-24 02:22:38 -08002156 return 0;
2157}
2158
Auke Kok9d5c8242008-01-24 02:22:38 -08002159/* bit defines for adapter->led_status */
2160#define IGB_LED_ON 0
2161
Jeff Kirsher936db352011-05-07 06:37:14 +00002162static int igb_set_phys_id(struct net_device *netdev,
2163 enum ethtool_phys_id_state state)
Auke Kok9d5c8242008-01-24 02:22:38 -08002164{
2165 struct igb_adapter *adapter = netdev_priv(netdev);
2166 struct e1000_hw *hw = &adapter->hw;
2167
Jeff Kirsher936db352011-05-07 06:37:14 +00002168 switch (state) {
2169 case ETHTOOL_ID_ACTIVE:
2170 igb_blink_led(hw);
2171 return 2;
2172 case ETHTOOL_ID_ON:
2173 igb_blink_led(hw);
2174 break;
2175 case ETHTOOL_ID_OFF:
2176 igb_led_off(hw);
2177 break;
2178 case ETHTOOL_ID_INACTIVE:
2179 igb_led_off(hw);
2180 clear_bit(IGB_LED_ON, &adapter->led_status);
2181 igb_cleanup_led(hw);
2182 break;
2183 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002184
2185 return 0;
2186}
2187
2188static int igb_set_coalesce(struct net_device *netdev,
2189 struct ethtool_coalesce *ec)
2190{
2191 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07002192 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08002193
Todd Fujinaka0c5bbeb2015-06-04 14:26:56 -07002194 if (ec->rx_max_coalesced_frames ||
2195 ec->rx_coalesce_usecs_irq ||
2196 ec->rx_max_coalesced_frames_irq ||
2197 ec->tx_max_coalesced_frames ||
2198 ec->tx_coalesce_usecs_irq ||
2199 ec->stats_block_coalesce_usecs ||
2200 ec->use_adaptive_rx_coalesce ||
2201 ec->use_adaptive_tx_coalesce ||
2202 ec->pkt_rate_low ||
2203 ec->rx_coalesce_usecs_low ||
2204 ec->rx_max_coalesced_frames_low ||
2205 ec->tx_coalesce_usecs_low ||
2206 ec->tx_max_coalesced_frames_low ||
2207 ec->pkt_rate_high ||
2208 ec->rx_coalesce_usecs_high ||
2209 ec->rx_max_coalesced_frames_high ||
2210 ec->tx_coalesce_usecs_high ||
2211 ec->tx_max_coalesced_frames_high ||
2212 ec->rate_sample_interval)
2213 return -ENOTSUPP;
2214
Auke Kok9d5c8242008-01-24 02:22:38 -08002215 if ((ec->rx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2216 ((ec->rx_coalesce_usecs > 3) &&
2217 (ec->rx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2218 (ec->rx_coalesce_usecs == 2))
2219 return -EINVAL;
2220
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002221 if ((ec->tx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2222 ((ec->tx_coalesce_usecs > 3) &&
2223 (ec->tx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2224 (ec->tx_coalesce_usecs == 2))
2225 return -EINVAL;
2226
2227 if ((adapter->flags & IGB_FLAG_QUEUE_PAIRS) && ec->tx_coalesce_usecs)
2228 return -EINVAL;
2229
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08002230 /* If ITR is disabled, disable DMAC */
2231 if (ec->rx_coalesce_usecs == 0) {
2232 if (adapter->flags & IGB_FLAG_DMAC)
2233 adapter->flags &= ~IGB_FLAG_DMAC;
2234 }
2235
Auke Kok9d5c8242008-01-24 02:22:38 -08002236 /* convert to rate of irq's per second */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002237 if (ec->rx_coalesce_usecs && ec->rx_coalesce_usecs <= 3)
2238 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
2239 else
2240 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2241
2242 /* convert to rate of irq's per second */
2243 if (adapter->flags & IGB_FLAG_QUEUE_PAIRS)
2244 adapter->tx_itr_setting = adapter->rx_itr_setting;
2245 else if (ec->tx_coalesce_usecs && ec->tx_coalesce_usecs <= 3)
2246 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
2247 else
2248 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
Auke Kok9d5c8242008-01-24 02:22:38 -08002249
Alexander Duyck047e0032009-10-27 15:49:27 +00002250 for (i = 0; i < adapter->num_q_vectors; i++) {
2251 struct igb_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck0ba82992011-08-26 07:45:47 +00002252 q_vector->tx.work_limit = adapter->tx_work_limit;
2253 if (q_vector->rx.ring)
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002254 q_vector->itr_val = adapter->rx_itr_setting;
2255 else
2256 q_vector->itr_val = adapter->tx_itr_setting;
2257 if (q_vector->itr_val && q_vector->itr_val <= 3)
2258 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00002259 q_vector->set_itr = 1;
2260 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002261
2262 return 0;
2263}
2264
2265static int igb_get_coalesce(struct net_device *netdev,
2266 struct ethtool_coalesce *ec)
2267{
2268 struct igb_adapter *adapter = netdev_priv(netdev);
2269
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002270 if (adapter->rx_itr_setting <= 3)
2271 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -08002272 else
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002273 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
2274
2275 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS)) {
2276 if (adapter->tx_itr_setting <= 3)
2277 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2278 else
2279 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
2280 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002281
2282 return 0;
2283}
2284
Auke Kok9d5c8242008-01-24 02:22:38 -08002285static int igb_nway_reset(struct net_device *netdev)
2286{
2287 struct igb_adapter *adapter = netdev_priv(netdev);
2288 if (netif_running(netdev))
2289 igb_reinit_locked(adapter);
2290 return 0;
2291}
2292
2293static int igb_get_sset_count(struct net_device *netdev, int sset)
2294{
2295 switch (sset) {
2296 case ETH_SS_STATS:
2297 return IGB_STATS_LEN;
2298 case ETH_SS_TEST:
2299 return IGB_TEST_LEN;
Alexander Duycke0891292017-02-06 18:26:52 -08002300 case ETH_SS_PRIV_FLAGS:
2301 return IGB_PRIV_FLAGS_STR_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002302 default:
2303 return -ENOTSUPP;
2304 }
2305}
2306
2307static void igb_get_ethtool_stats(struct net_device *netdev,
2308 struct ethtool_stats *stats, u64 *data)
2309{
2310 struct igb_adapter *adapter = netdev_priv(netdev);
Eric Dumazet12dcd862010-10-15 17:27:10 +00002311 struct rtnl_link_stats64 *net_stats = &adapter->stats64;
2312 unsigned int start;
2313 struct igb_ring *ring;
2314 int i, j;
Alexander Duyck128e45e2009-11-12 18:37:38 +00002315 char *p;
Auke Kok9d5c8242008-01-24 02:22:38 -08002316
Eric Dumazet12dcd862010-10-15 17:27:10 +00002317 spin_lock(&adapter->stats64_lock);
2318 igb_update_stats(adapter, net_stats);
Alexander Duyck317f66b2009-10-27 23:46:20 +00002319
Auke Kok9d5c8242008-01-24 02:22:38 -08002320 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
Alexander Duyck128e45e2009-11-12 18:37:38 +00002321 p = (char *)adapter + igb_gstrings_stats[i].stat_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -08002322 data[i] = (igb_gstrings_stats[i].sizeof_stat ==
2323 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2324 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00002325 for (j = 0; j < IGB_NETDEV_STATS_LEN; j++, i++) {
2326 p = (char *)net_stats + igb_gstrings_net_stats[j].stat_offset;
2327 data[i] = (igb_gstrings_net_stats[j].sizeof_stat ==
2328 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2329 }
Alexander Duycke21ed352008-07-08 15:07:24 -07002330 for (j = 0; j < adapter->num_tx_queues; j++) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00002331 u64 restart2;
2332
2333 ring = adapter->tx_ring[j];
2334 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07002335 start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
Eric Dumazet12dcd862010-10-15 17:27:10 +00002336 data[i] = ring->tx_stats.packets;
2337 data[i+1] = ring->tx_stats.bytes;
2338 data[i+2] = ring->tx_stats.restart_queue;
Eric W. Biederman57a77442014-03-13 21:26:42 -07002339 } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
Eric Dumazet12dcd862010-10-15 17:27:10 +00002340 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07002341 start = u64_stats_fetch_begin_irq(&ring->tx_syncp2);
Eric Dumazet12dcd862010-10-15 17:27:10 +00002342 restart2 = ring->tx_stats.restart_queue2;
Eric W. Biederman57a77442014-03-13 21:26:42 -07002343 } while (u64_stats_fetch_retry_irq(&ring->tx_syncp2, start));
Eric Dumazet12dcd862010-10-15 17:27:10 +00002344 data[i+2] += restart2;
2345
2346 i += IGB_TX_QUEUE_STATS_LEN;
Alexander Duycke21ed352008-07-08 15:07:24 -07002347 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002348 for (j = 0; j < adapter->num_rx_queues; j++) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00002349 ring = adapter->rx_ring[j];
2350 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07002351 start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
Eric Dumazet12dcd862010-10-15 17:27:10 +00002352 data[i] = ring->rx_stats.packets;
2353 data[i+1] = ring->rx_stats.bytes;
2354 data[i+2] = ring->rx_stats.drops;
2355 data[i+3] = ring->rx_stats.csum_err;
2356 data[i+4] = ring->rx_stats.alloc_failed;
Eric W. Biederman57a77442014-03-13 21:26:42 -07002357 } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
Eric Dumazet12dcd862010-10-15 17:27:10 +00002358 i += IGB_RX_QUEUE_STATS_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002359 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00002360 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08002361}
2362
2363static void igb_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
2364{
2365 struct igb_adapter *adapter = netdev_priv(netdev);
2366 u8 *p = data;
2367 int i;
2368
2369 switch (stringset) {
2370 case ETH_SS_TEST:
2371 memcpy(data, *igb_gstrings_test,
2372 IGB_TEST_LEN*ETH_GSTRING_LEN);
2373 break;
2374 case ETH_SS_STATS:
2375 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
2376 memcpy(p, igb_gstrings_stats[i].stat_string,
2377 ETH_GSTRING_LEN);
2378 p += ETH_GSTRING_LEN;
2379 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00002380 for (i = 0; i < IGB_NETDEV_STATS_LEN; i++) {
2381 memcpy(p, igb_gstrings_net_stats[i].stat_string,
2382 ETH_GSTRING_LEN);
2383 p += ETH_GSTRING_LEN;
2384 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002385 for (i = 0; i < adapter->num_tx_queues; i++) {
2386 sprintf(p, "tx_queue_%u_packets", i);
2387 p += ETH_GSTRING_LEN;
2388 sprintf(p, "tx_queue_%u_bytes", i);
2389 p += ETH_GSTRING_LEN;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00002390 sprintf(p, "tx_queue_%u_restart", i);
2391 p += ETH_GSTRING_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002392 }
2393 for (i = 0; i < adapter->num_rx_queues; i++) {
2394 sprintf(p, "rx_queue_%u_packets", i);
2395 p += ETH_GSTRING_LEN;
2396 sprintf(p, "rx_queue_%u_bytes", i);
2397 p += ETH_GSTRING_LEN;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +00002398 sprintf(p, "rx_queue_%u_drops", i);
2399 p += ETH_GSTRING_LEN;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00002400 sprintf(p, "rx_queue_%u_csum_err", i);
2401 p += ETH_GSTRING_LEN;
2402 sprintf(p, "rx_queue_%u_alloc_failed", i);
2403 p += ETH_GSTRING_LEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002404 }
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002405 /* BUG_ON(p - data != IGB_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9d5c8242008-01-24 02:22:38 -08002406 break;
Alexander Duycke0891292017-02-06 18:26:52 -08002407 case ETH_SS_PRIV_FLAGS:
2408 memcpy(data, igb_priv_flags_strings,
2409 IGB_PRIV_FLAGS_STR_LEN * ETH_GSTRING_LEN);
2410 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08002411 }
2412}
2413
Matthew Vicka79f4f82012-08-10 05:40:44 +00002414static int igb_get_ts_info(struct net_device *dev,
Matthew Vicka9188022012-08-28 06:33:05 +00002415 struct ethtool_ts_info *info)
Carolyn Wybornycb411452012-04-04 17:43:59 +00002416{
2417 struct igb_adapter *adapter = netdev_priv(dev);
2418
Ken ICHIKAWA0f49da02014-03-21 03:37:24 -07002419 if (adapter->ptp_clock)
2420 info->phc_index = ptp_clock_index(adapter->ptp_clock);
2421 else
2422 info->phc_index = -1;
2423
Matthew Vicka9188022012-08-28 06:33:05 +00002424 switch (adapter->hw.mac.type) {
Matthew Vickb66e2392012-12-13 07:20:33 +00002425 case e1000_82575:
2426 info->so_timestamping =
2427 SOF_TIMESTAMPING_TX_SOFTWARE |
2428 SOF_TIMESTAMPING_RX_SOFTWARE |
2429 SOF_TIMESTAMPING_SOFTWARE;
2430 return 0;
Matthew Vicka9188022012-08-28 06:33:05 +00002431 case e1000_82576:
2432 case e1000_82580:
2433 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002434 case e1000_i354:
Matthew Vicka9188022012-08-28 06:33:05 +00002435 case e1000_i210:
2436 case e1000_i211:
2437 info->so_timestamping =
Matthew Vickb66e2392012-12-13 07:20:33 +00002438 SOF_TIMESTAMPING_TX_SOFTWARE |
2439 SOF_TIMESTAMPING_RX_SOFTWARE |
2440 SOF_TIMESTAMPING_SOFTWARE |
Matthew Vicka9188022012-08-28 06:33:05 +00002441 SOF_TIMESTAMPING_TX_HARDWARE |
2442 SOF_TIMESTAMPING_RX_HARDWARE |
2443 SOF_TIMESTAMPING_RAW_HARDWARE;
Carolyn Wybornycb411452012-04-04 17:43:59 +00002444
Matthew Vicka9188022012-08-28 06:33:05 +00002445 info->tx_types =
Jacob Kellera51d8c22016-04-13 16:08:28 -07002446 BIT(HWTSTAMP_TX_OFF) |
2447 BIT(HWTSTAMP_TX_ON);
Carolyn Wybornycb411452012-04-04 17:43:59 +00002448
Jacob Kellera51d8c22016-04-13 16:08:28 -07002449 info->rx_filters = BIT(HWTSTAMP_FILTER_NONE);
Carolyn Wybornycb411452012-04-04 17:43:59 +00002450
Matthew Vicka9188022012-08-28 06:33:05 +00002451 /* 82576 does not support timestamping all packets. */
2452 if (adapter->hw.mac.type >= e1000_82580)
Jacob Kellera51d8c22016-04-13 16:08:28 -07002453 info->rx_filters |= BIT(HWTSTAMP_FILTER_ALL);
Matthew Vicka9188022012-08-28 06:33:05 +00002454 else
2455 info->rx_filters |=
Jacob Kellera51d8c22016-04-13 16:08:28 -07002456 BIT(HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
2457 BIT(HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
2458 BIT(HWTSTAMP_FILTER_PTP_V2_EVENT);
Matthew Vicka9188022012-08-28 06:33:05 +00002459
2460 return 0;
Matthew Vicka9188022012-08-28 06:33:05 +00002461 default:
2462 return -EOPNOTSUPP;
2463 }
2464}
Carolyn Wybornycb411452012-04-04 17:43:59 +00002465
Gangfeng Huang64c75d42016-07-06 13:22:55 +08002466#define ETHER_TYPE_FULL_MASK ((__force __be16)~0)
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002467static int igb_get_ethtool_nfc_entry(struct igb_adapter *adapter,
2468 struct ethtool_rxnfc *cmd)
2469{
2470 struct ethtool_rx_flow_spec *fsp = &cmd->fs;
2471 struct igb_nfc_filter *rule = NULL;
2472
2473 /* report total rule count */
2474 cmd->data = IGB_MAX_RXNFC_FILTERS;
2475
2476 hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
2477 if (fsp->location <= rule->sw_idx)
2478 break;
2479 }
2480
2481 if (!rule || fsp->location != rule->sw_idx)
2482 return -EINVAL;
2483
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002484 if (rule->filter.match_flags) {
Gangfeng Huang64c75d42016-07-06 13:22:55 +08002485 fsp->flow_type = ETHER_FLOW;
2486 fsp->ring_cookie = rule->action;
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002487 if (rule->filter.match_flags & IGB_FILTER_FLAG_ETHER_TYPE) {
2488 fsp->h_u.ether_spec.h_proto = rule->filter.etype;
2489 fsp->m_u.ether_spec.h_proto = ETHER_TYPE_FULL_MASK;
2490 }
2491 if (rule->filter.match_flags & IGB_FILTER_FLAG_VLAN_TCI) {
2492 fsp->flow_type |= FLOW_EXT;
2493 fsp->h_ext.vlan_tci = rule->filter.vlan_tci;
2494 fsp->m_ext.vlan_tci = htons(VLAN_PRIO_MASK);
2495 }
Gangfeng Huang64c75d42016-07-06 13:22:55 +08002496 return 0;
2497 }
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002498 return -EINVAL;
2499}
2500
2501static int igb_get_ethtool_nfc_all(struct igb_adapter *adapter,
2502 struct ethtool_rxnfc *cmd,
2503 u32 *rule_locs)
2504{
2505 struct igb_nfc_filter *rule;
2506 int cnt = 0;
2507
2508 /* report total rule count */
2509 cmd->data = IGB_MAX_RXNFC_FILTERS;
2510
2511 hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
2512 if (cnt == cmd->rule_cnt)
2513 return -EMSGSIZE;
2514 rule_locs[cnt] = rule->sw_idx;
2515 cnt++;
2516 }
2517
2518 cmd->rule_cnt = cnt;
2519
2520 return 0;
2521}
2522
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002523static int igb_get_rss_hash_opts(struct igb_adapter *adapter,
2524 struct ethtool_rxnfc *cmd)
2525{
2526 cmd->data = 0;
2527
2528 /* Report default options for RSS on igb */
2529 switch (cmd->flow_type) {
2530 case TCP_V4_FLOW:
2531 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Carolyn Wybornyb26141d2014-04-17 04:10:13 +00002532 /* Fall through */
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002533 case UDP_V4_FLOW:
2534 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
2535 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Carolyn Wybornyb26141d2014-04-17 04:10:13 +00002536 /* Fall through */
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002537 case SCTP_V4_FLOW:
2538 case AH_ESP_V4_FLOW:
2539 case AH_V4_FLOW:
2540 case ESP_V4_FLOW:
2541 case IPV4_FLOW:
2542 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2543 break;
2544 case TCP_V6_FLOW:
2545 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Carolyn Wybornyb26141d2014-04-17 04:10:13 +00002546 /* Fall through */
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002547 case UDP_V6_FLOW:
2548 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
2549 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Carolyn Wybornyb26141d2014-04-17 04:10:13 +00002550 /* Fall through */
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002551 case SCTP_V6_FLOW:
2552 case AH_ESP_V6_FLOW:
2553 case AH_V6_FLOW:
2554 case ESP_V6_FLOW:
2555 case IPV6_FLOW:
2556 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2557 break;
2558 default:
2559 return -EINVAL;
2560 }
2561
2562 return 0;
2563}
2564
2565static int igb_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002566 u32 *rule_locs)
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002567{
2568 struct igb_adapter *adapter = netdev_priv(dev);
2569 int ret = -EOPNOTSUPP;
2570
2571 switch (cmd->cmd) {
2572 case ETHTOOL_GRXRINGS:
2573 cmd->data = adapter->num_rx_queues;
2574 ret = 0;
2575 break;
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002576 case ETHTOOL_GRXCLSRLCNT:
2577 cmd->rule_cnt = adapter->nfc_filter_count;
2578 ret = 0;
2579 break;
2580 case ETHTOOL_GRXCLSRULE:
2581 ret = igb_get_ethtool_nfc_entry(adapter, cmd);
2582 break;
2583 case ETHTOOL_GRXCLSRLALL:
2584 ret = igb_get_ethtool_nfc_all(adapter, cmd, rule_locs);
2585 break;
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002586 case ETHTOOL_GRXFH:
2587 ret = igb_get_rss_hash_opts(adapter, cmd);
2588 break;
2589 default:
2590 break;
2591 }
2592
2593 return ret;
2594}
2595
2596#define UDP_RSS_FLAGS (IGB_FLAG_RSS_FIELD_IPV4_UDP | \
2597 IGB_FLAG_RSS_FIELD_IPV6_UDP)
2598static int igb_set_rss_hash_opt(struct igb_adapter *adapter,
2599 struct ethtool_rxnfc *nfc)
2600{
2601 u32 flags = adapter->flags;
2602
2603 /* RSS does not support anything other than hashing
2604 * to queues on src and dst IPs and ports
2605 */
2606 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2607 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2608 return -EINVAL;
2609
2610 switch (nfc->flow_type) {
2611 case TCP_V4_FLOW:
2612 case TCP_V6_FLOW:
2613 if (!(nfc->data & RXH_IP_SRC) ||
2614 !(nfc->data & RXH_IP_DST) ||
2615 !(nfc->data & RXH_L4_B_0_1) ||
2616 !(nfc->data & RXH_L4_B_2_3))
2617 return -EINVAL;
2618 break;
2619 case UDP_V4_FLOW:
2620 if (!(nfc->data & RXH_IP_SRC) ||
2621 !(nfc->data & RXH_IP_DST))
2622 return -EINVAL;
2623 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2624 case 0:
2625 flags &= ~IGB_FLAG_RSS_FIELD_IPV4_UDP;
2626 break;
2627 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2628 flags |= IGB_FLAG_RSS_FIELD_IPV4_UDP;
2629 break;
2630 default:
2631 return -EINVAL;
2632 }
2633 break;
2634 case UDP_V6_FLOW:
2635 if (!(nfc->data & RXH_IP_SRC) ||
2636 !(nfc->data & RXH_IP_DST))
2637 return -EINVAL;
2638 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2639 case 0:
2640 flags &= ~IGB_FLAG_RSS_FIELD_IPV6_UDP;
2641 break;
2642 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2643 flags |= IGB_FLAG_RSS_FIELD_IPV6_UDP;
2644 break;
2645 default:
2646 return -EINVAL;
2647 }
2648 break;
2649 case AH_ESP_V4_FLOW:
2650 case AH_V4_FLOW:
2651 case ESP_V4_FLOW:
2652 case SCTP_V4_FLOW:
2653 case AH_ESP_V6_FLOW:
2654 case AH_V6_FLOW:
2655 case ESP_V6_FLOW:
2656 case SCTP_V6_FLOW:
2657 if (!(nfc->data & RXH_IP_SRC) ||
2658 !(nfc->data & RXH_IP_DST) ||
2659 (nfc->data & RXH_L4_B_0_1) ||
2660 (nfc->data & RXH_L4_B_2_3))
2661 return -EINVAL;
2662 break;
2663 default:
2664 return -EINVAL;
2665 }
2666
2667 /* if we changed something we need to update flags */
2668 if (flags != adapter->flags) {
2669 struct e1000_hw *hw = &adapter->hw;
2670 u32 mrqc = rd32(E1000_MRQC);
2671
2672 if ((flags & UDP_RSS_FLAGS) &&
2673 !(adapter->flags & UDP_RSS_FLAGS))
2674 dev_err(&adapter->pdev->dev,
2675 "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
2676
2677 adapter->flags = flags;
2678
2679 /* Perform hash on these packet types */
2680 mrqc |= E1000_MRQC_RSS_FIELD_IPV4 |
2681 E1000_MRQC_RSS_FIELD_IPV4_TCP |
2682 E1000_MRQC_RSS_FIELD_IPV6 |
2683 E1000_MRQC_RSS_FIELD_IPV6_TCP;
2684
2685 mrqc &= ~(E1000_MRQC_RSS_FIELD_IPV4_UDP |
2686 E1000_MRQC_RSS_FIELD_IPV6_UDP);
2687
2688 if (flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
2689 mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
2690
2691 if (flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
2692 mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
2693
2694 wr32(E1000_MRQC, mrqc);
2695 }
2696
2697 return 0;
2698}
2699
Gangfeng Huang64c75d42016-07-06 13:22:55 +08002700static int igb_rxnfc_write_etype_filter(struct igb_adapter *adapter,
2701 struct igb_nfc_filter *input)
2702{
2703 struct e1000_hw *hw = &adapter->hw;
2704 u8 i;
2705 u32 etqf;
2706 u16 etype;
2707
2708 /* find an empty etype filter register */
2709 for (i = 0; i < MAX_ETYPE_FILTER; ++i) {
2710 if (!adapter->etype_bitmap[i])
2711 break;
2712 }
2713 if (i == MAX_ETYPE_FILTER) {
2714 dev_err(&adapter->pdev->dev, "ethtool -N: etype filters are all used.\n");
2715 return -EINVAL;
2716 }
2717
2718 adapter->etype_bitmap[i] = true;
2719
2720 etqf = rd32(E1000_ETQF(i));
2721 etype = ntohs(input->filter.etype & ETHER_TYPE_FULL_MASK);
2722
2723 etqf |= E1000_ETQF_FILTER_ENABLE;
2724 etqf &= ~E1000_ETQF_ETYPE_MASK;
2725 etqf |= (etype & E1000_ETQF_ETYPE_MASK);
2726
2727 etqf &= ~E1000_ETQF_QUEUE_MASK;
2728 etqf |= ((input->action << E1000_ETQF_QUEUE_SHIFT)
2729 & E1000_ETQF_QUEUE_MASK);
2730 etqf |= E1000_ETQF_QUEUE_ENABLE;
2731
2732 wr32(E1000_ETQF(i), etqf);
2733
2734 input->etype_reg_index = i;
2735
2736 return 0;
2737}
2738
Wei Yongjun7a823472016-08-23 15:08:09 +00002739static int igb_rxnfc_write_vlan_prio_filter(struct igb_adapter *adapter,
2740 struct igb_nfc_filter *input)
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002741{
2742 struct e1000_hw *hw = &adapter->hw;
2743 u8 vlan_priority;
2744 u16 queue_index;
2745 u32 vlapqf;
2746
2747 vlapqf = rd32(E1000_VLAPQF);
2748 vlan_priority = (ntohs(input->filter.vlan_tci) & VLAN_PRIO_MASK)
2749 >> VLAN_PRIO_SHIFT;
2750 queue_index = (vlapqf >> (vlan_priority * 4)) & E1000_VLAPQF_QUEUE_MASK;
2751
2752 /* check whether this vlan prio is already set */
2753 if ((vlapqf & E1000_VLAPQF_P_VALID(vlan_priority)) &&
2754 (queue_index != input->action)) {
2755 dev_err(&adapter->pdev->dev, "ethtool rxnfc set vlan prio filter failed.\n");
2756 return -EEXIST;
2757 }
2758
2759 vlapqf |= E1000_VLAPQF_P_VALID(vlan_priority);
2760 vlapqf |= E1000_VLAPQF_QUEUE_SEL(vlan_priority, input->action);
2761
2762 wr32(E1000_VLAPQF, vlapqf);
2763
2764 return 0;
2765}
2766
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002767int igb_add_filter(struct igb_adapter *adapter, struct igb_nfc_filter *input)
2768{
Gangfeng Huang64c75d42016-07-06 13:22:55 +08002769 int err = -EINVAL;
2770
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002771 if (input->filter.match_flags & IGB_FILTER_FLAG_ETHER_TYPE) {
Gangfeng Huang64c75d42016-07-06 13:22:55 +08002772 err = igb_rxnfc_write_etype_filter(adapter, input);
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002773 if (err)
2774 return err;
2775 }
2776
2777 if (input->filter.match_flags & IGB_FILTER_FLAG_VLAN_TCI)
2778 err = igb_rxnfc_write_vlan_prio_filter(adapter, input);
Gangfeng Huang64c75d42016-07-06 13:22:55 +08002779
2780 return err;
2781}
2782
2783static void igb_clear_etype_filter_regs(struct igb_adapter *adapter,
2784 u16 reg_index)
2785{
2786 struct e1000_hw *hw = &adapter->hw;
2787 u32 etqf = rd32(E1000_ETQF(reg_index));
2788
2789 etqf &= ~E1000_ETQF_QUEUE_ENABLE;
2790 etqf &= ~E1000_ETQF_QUEUE_MASK;
2791 etqf &= ~E1000_ETQF_FILTER_ENABLE;
2792
2793 wr32(E1000_ETQF(reg_index), etqf);
2794
2795 adapter->etype_bitmap[reg_index] = false;
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002796}
2797
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002798static void igb_clear_vlan_prio_filter(struct igb_adapter *adapter,
2799 u16 vlan_tci)
2800{
2801 struct e1000_hw *hw = &adapter->hw;
2802 u8 vlan_priority;
2803 u32 vlapqf;
2804
2805 vlan_priority = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
2806
2807 vlapqf = rd32(E1000_VLAPQF);
2808 vlapqf &= ~E1000_VLAPQF_P_VALID(vlan_priority);
2809 vlapqf &= ~E1000_VLAPQF_QUEUE_SEL(vlan_priority,
2810 E1000_VLAPQF_QUEUE_MASK);
2811
2812 wr32(E1000_VLAPQF, vlapqf);
2813}
2814
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002815int igb_erase_filter(struct igb_adapter *adapter, struct igb_nfc_filter *input)
2816{
Gangfeng Huang64c75d42016-07-06 13:22:55 +08002817 if (input->filter.match_flags & IGB_FILTER_FLAG_ETHER_TYPE)
2818 igb_clear_etype_filter_regs(adapter,
2819 input->etype_reg_index);
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002820
2821 if (input->filter.match_flags & IGB_FILTER_FLAG_VLAN_TCI)
2822 igb_clear_vlan_prio_filter(adapter,
2823 ntohs(input->filter.vlan_tci));
2824
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002825 return 0;
2826}
2827
2828static int igb_update_ethtool_nfc_entry(struct igb_adapter *adapter,
2829 struct igb_nfc_filter *input,
2830 u16 sw_idx)
2831{
2832 struct igb_nfc_filter *rule, *parent;
2833 int err = -EINVAL;
2834
2835 parent = NULL;
2836 rule = NULL;
2837
2838 hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
2839 /* hash found, or no matching entry */
2840 if (rule->sw_idx >= sw_idx)
2841 break;
2842 parent = rule;
2843 }
2844
2845 /* if there is an old rule occupying our place remove it */
2846 if (rule && (rule->sw_idx == sw_idx)) {
2847 if (!input)
2848 err = igb_erase_filter(adapter, rule);
2849
2850 hlist_del(&rule->nfc_node);
2851 kfree(rule);
2852 adapter->nfc_filter_count--;
2853 }
2854
2855 /* If no input this was a delete, err should be 0 if a rule was
2856 * successfully found and removed from the list else -EINVAL
2857 */
2858 if (!input)
2859 return err;
2860
2861 /* initialize node */
2862 INIT_HLIST_NODE(&input->nfc_node);
2863
2864 /* add filter to the list */
2865 if (parent)
2866 hlist_add_behind(&parent->nfc_node, &input->nfc_node);
2867 else
2868 hlist_add_head(&input->nfc_node, &adapter->nfc_filter_list);
2869
2870 /* update counts */
2871 adapter->nfc_filter_count++;
2872
2873 return 0;
2874}
2875
2876static int igb_add_ethtool_nfc_entry(struct igb_adapter *adapter,
2877 struct ethtool_rxnfc *cmd)
2878{
2879 struct net_device *netdev = adapter->netdev;
2880 struct ethtool_rx_flow_spec *fsp =
2881 (struct ethtool_rx_flow_spec *)&cmd->fs;
2882 struct igb_nfc_filter *input, *rule;
2883 int err = 0;
2884
2885 if (!(netdev->hw_features & NETIF_F_NTUPLE))
Gangfeng Huang54be8132016-07-06 13:22:57 +08002886 return -EOPNOTSUPP;
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002887
2888 /* Don't allow programming if the action is a queue greater than
2889 * the number of online Rx queues.
2890 */
2891 if ((fsp->ring_cookie == RX_CLS_FLOW_DISC) ||
2892 (fsp->ring_cookie >= adapter->num_rx_queues)) {
2893 dev_err(&adapter->pdev->dev, "ethtool -N: The specified action is invalid\n");
2894 return -EINVAL;
2895 }
2896
2897 /* Don't allow indexes to exist outside of available space */
2898 if (fsp->location >= IGB_MAX_RXNFC_FILTERS) {
2899 dev_err(&adapter->pdev->dev, "Location out of range\n");
2900 return -EINVAL;
2901 }
2902
2903 if ((fsp->flow_type & ~FLOW_EXT) != ETHER_FLOW)
2904 return -EINVAL;
2905
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002906 if (fsp->m_u.ether_spec.h_proto != ETHER_TYPE_FULL_MASK &&
2907 fsp->m_ext.vlan_tci != htons(VLAN_PRIO_MASK))
Gangfeng Huang64c75d42016-07-06 13:22:55 +08002908 return -EINVAL;
2909
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002910 input = kzalloc(sizeof(*input), GFP_KERNEL);
2911 if (!input)
2912 return -ENOMEM;
2913
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002914 if (fsp->m_u.ether_spec.h_proto == ETHER_TYPE_FULL_MASK) {
2915 input->filter.etype = fsp->h_u.ether_spec.h_proto;
2916 input->filter.match_flags = IGB_FILTER_FLAG_ETHER_TYPE;
2917 }
2918
2919 if ((fsp->flow_type & FLOW_EXT) && fsp->m_ext.vlan_tci) {
2920 if (fsp->m_ext.vlan_tci != htons(VLAN_PRIO_MASK)) {
2921 err = -EINVAL;
2922 goto err_out;
2923 }
2924 input->filter.vlan_tci = fsp->h_ext.vlan_tci;
2925 input->filter.match_flags |= IGB_FILTER_FLAG_VLAN_TCI;
2926 }
2927
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002928 input->action = fsp->ring_cookie;
2929 input->sw_idx = fsp->location;
2930
2931 spin_lock(&adapter->nfc_lock);
2932
2933 hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
2934 if (!memcmp(&input->filter, &rule->filter,
2935 sizeof(input->filter))) {
2936 err = -EEXIST;
2937 dev_err(&adapter->pdev->dev,
2938 "ethtool: this filter is already set\n");
2939 goto err_out_w_lock;
2940 }
2941 }
2942
2943 err = igb_add_filter(adapter, input);
2944 if (err)
2945 goto err_out_w_lock;
2946
2947 igb_update_ethtool_nfc_entry(adapter, input, input->sw_idx);
2948
2949 spin_unlock(&adapter->nfc_lock);
2950 return 0;
2951
2952err_out_w_lock:
2953 spin_unlock(&adapter->nfc_lock);
Gangfeng Huang7a277a92016-07-06 13:22:56 +08002954err_out:
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002955 kfree(input);
2956 return err;
2957}
2958
2959static int igb_del_ethtool_nfc_entry(struct igb_adapter *adapter,
2960 struct ethtool_rxnfc *cmd)
2961{
2962 struct ethtool_rx_flow_spec *fsp =
2963 (struct ethtool_rx_flow_spec *)&cmd->fs;
2964 int err;
2965
2966 spin_lock(&adapter->nfc_lock);
2967 err = igb_update_ethtool_nfc_entry(adapter, NULL, fsp->location);
2968 spin_unlock(&adapter->nfc_lock);
2969
2970 return err;
2971}
2972
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002973static int igb_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2974{
2975 struct igb_adapter *adapter = netdev_priv(dev);
2976 int ret = -EOPNOTSUPP;
2977
2978 switch (cmd->cmd) {
2979 case ETHTOOL_SRXFH:
2980 ret = igb_set_rss_hash_opt(adapter, cmd);
2981 break;
Gangfeng Huang0e71def2016-07-06 13:22:54 +08002982 case ETHTOOL_SRXCLSRLINS:
2983 ret = igb_add_ethtool_nfc_entry(adapter, cmd);
2984 break;
2985 case ETHTOOL_SRXCLSRLDEL:
2986 ret = igb_del_ethtool_nfc_entry(adapter, cmd);
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00002987 default:
2988 break;
2989 }
2990
2991 return ret;
2992}
2993
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00002994static int igb_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
2995{
2996 struct igb_adapter *adapter = netdev_priv(netdev);
2997 struct e1000_hw *hw = &adapter->hw;
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002998 u32 ret_val;
Matthew Vick87371b92013-02-21 03:32:52 +00002999 u16 phy_data;
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003000
3001 if ((hw->mac.type < e1000_i350) ||
3002 (hw->phy.media_type != e1000_media_type_copper))
3003 return -EOPNOTSUPP;
3004
3005 edata->supported = (SUPPORTED_1000baseT_Full |
3006 SUPPORTED_100baseT_Full);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00003007 if (!hw->dev_spec._82575.eee_disable)
3008 edata->advertised =
3009 mmd_eee_adv_to_ethtool_adv_t(adapter->eee_advert);
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003010
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00003011 /* The IPCNFG and EEER registers are not supported on I354. */
3012 if (hw->mac.type == e1000_i354) {
3013 igb_get_eee_status_i354(hw, (bool *)&edata->eee_active);
3014 } else {
3015 u32 eeer;
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003016
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00003017 eeer = rd32(E1000_EEER);
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003018
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00003019 /* EEE status on negotiated link */
3020 if (eeer & E1000_EEER_EEE_NEG)
3021 edata->eee_active = true;
3022
3023 if (eeer & E1000_EEER_TX_LPI_EN)
3024 edata->tx_lpi_enabled = true;
3025 }
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003026
Matthew Vick87371b92013-02-21 03:32:52 +00003027 /* EEE Link Partner Advertised */
3028 switch (hw->mac.type) {
3029 case e1000_i350:
3030 ret_val = igb_read_emi_reg(hw, E1000_EEE_LP_ADV_ADDR_I350,
3031 &phy_data);
3032 if (ret_val)
3033 return -ENODATA;
3034
3035 edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
Matthew Vick87371b92013-02-21 03:32:52 +00003036 break;
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00003037 case e1000_i354:
Matthew Vick87371b92013-02-21 03:32:52 +00003038 case e1000_i210:
3039 case e1000_i211:
3040 ret_val = igb_read_xmdio_reg(hw, E1000_EEE_LP_ADV_ADDR_I210,
3041 E1000_EEE_LP_ADV_DEV_I210,
3042 &phy_data);
3043 if (ret_val)
3044 return -ENODATA;
3045
3046 edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
3047
3048 break;
3049 default:
3050 break;
3051 }
3052
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003053 edata->eee_enabled = !hw->dev_spec._82575.eee_disable;
3054
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00003055 if ((hw->mac.type == e1000_i354) &&
3056 (edata->eee_enabled))
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003057 edata->tx_lpi_enabled = true;
3058
3059 /* Report correct negotiated EEE status for devices that
3060 * wrongly report EEE at half-duplex
3061 */
3062 if (adapter->link_duplex == HALF_DUPLEX) {
3063 edata->eee_enabled = false;
3064 edata->eee_active = false;
3065 edata->tx_lpi_enabled = false;
3066 edata->advertised &= ~edata->advertised;
3067 }
3068
3069 return 0;
3070}
3071
3072static int igb_set_eee(struct net_device *netdev,
3073 struct ethtool_eee *edata)
3074{
3075 struct igb_adapter *adapter = netdev_priv(netdev);
3076 struct e1000_hw *hw = &adapter->hw;
3077 struct ethtool_eee eee_curr;
Todd Fujinakac4c112f2014-08-29 06:43:13 +00003078 bool adv1g_eee = true, adv100m_eee = true;
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003079 s32 ret_val;
3080
3081 if ((hw->mac.type < e1000_i350) ||
3082 (hw->phy.media_type != e1000_media_type_copper))
3083 return -EOPNOTSUPP;
3084
Andi Kleen58e4e1f2013-09-30 13:29:08 -07003085 memset(&eee_curr, 0, sizeof(struct ethtool_eee));
3086
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003087 ret_val = igb_get_eee(netdev, &eee_curr);
3088 if (ret_val)
3089 return ret_val;
3090
3091 if (eee_curr.eee_enabled) {
3092 if (eee_curr.tx_lpi_enabled != edata->tx_lpi_enabled) {
3093 dev_err(&adapter->pdev->dev,
3094 "Setting EEE tx-lpi is not supported\n");
3095 return -EINVAL;
3096 }
3097
3098 /* Tx LPI timer is not implemented currently */
3099 if (edata->tx_lpi_timer) {
3100 dev_err(&adapter->pdev->dev,
3101 "Setting EEE Tx LPI timer is not supported\n");
3102 return -EINVAL;
3103 }
3104
Todd Fujinakac4c112f2014-08-29 06:43:13 +00003105 if (!edata->advertised || (edata->advertised &
3106 ~(ADVERTISE_100_FULL | ADVERTISE_1000_FULL))) {
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003107 dev_err(&adapter->pdev->dev,
Todd Fujinakac4c112f2014-08-29 06:43:13 +00003108 "EEE Advertisement supports only 100Tx and/or 100T full duplex\n");
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003109 return -EINVAL;
3110 }
Todd Fujinakac4c112f2014-08-29 06:43:13 +00003111 adv100m_eee = !!(edata->advertised & ADVERTISE_100_FULL);
3112 adv1g_eee = !!(edata->advertised & ADVERTISE_1000_FULL);
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003113
3114 } else if (!edata->eee_enabled) {
3115 dev_err(&adapter->pdev->dev,
3116 "Setting EEE options are not supported with EEE disabled\n");
3117 return -EINVAL;
3118 }
3119
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00003120 adapter->eee_advert = ethtool_adv_to_mmd_eee_adv_t(edata->advertised);
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003121 if (hw->dev_spec._82575.eee_disable != !edata->eee_enabled) {
3122 hw->dev_spec._82575.eee_disable = !edata->eee_enabled;
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00003123 adapter->flags |= IGB_FLAG_EEE;
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003124
3125 /* reset link */
Akeem G Abodunrin8a650aa2013-05-24 07:20:57 +00003126 if (netif_running(netdev))
3127 igb_reinit_locked(adapter);
3128 else
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003129 igb_reset(adapter);
3130 }
3131
Todd Fujinakac4c112f2014-08-29 06:43:13 +00003132 if (hw->mac.type == e1000_i354)
3133 ret_val = igb_set_eee_i354(hw, adv1g_eee, adv100m_eee);
3134 else
3135 ret_val = igb_set_eee_i350(hw, adv1g_eee, adv100m_eee);
3136
3137 if (ret_val) {
3138 dev_err(&adapter->pdev->dev,
3139 "Problem setting EEE advertisement options\n");
3140 return -EINVAL;
3141 }
3142
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003143 return 0;
3144}
3145
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00003146static int igb_get_module_info(struct net_device *netdev,
3147 struct ethtool_modinfo *modinfo)
3148{
3149 struct igb_adapter *adapter = netdev_priv(netdev);
3150 struct e1000_hw *hw = &adapter->hw;
Todd Fujinaka23d87822014-06-04 07:12:15 +00003151 u32 status = 0;
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00003152 u16 sff8472_rev, addr_mode;
3153 bool page_swap = false;
3154
3155 if ((hw->phy.media_type == e1000_media_type_copper) ||
3156 (hw->phy.media_type == e1000_media_type_unknown))
3157 return -EOPNOTSUPP;
3158
3159 /* Check whether we support SFF-8472 or not */
3160 status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_COMP, &sff8472_rev);
Todd Fujinaka23d87822014-06-04 07:12:15 +00003161 if (status)
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00003162 return -EIO;
3163
3164 /* addressing mode is not supported */
3165 status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_SWAP, &addr_mode);
Todd Fujinaka23d87822014-06-04 07:12:15 +00003166 if (status)
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00003167 return -EIO;
3168
3169 /* addressing mode is not supported */
3170 if ((addr_mode & 0xFF) & IGB_SFF_ADDRESSING_MODE) {
3171 hw_dbg("Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3172 page_swap = true;
3173 }
3174
3175 if ((sff8472_rev & 0xFF) == IGB_SFF_8472_UNSUP || page_swap) {
3176 /* We have an SFP, but it does not support SFF-8472 */
3177 modinfo->type = ETH_MODULE_SFF_8079;
3178 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3179 } else {
3180 /* We have an SFP which supports a revision of SFF-8472 */
3181 modinfo->type = ETH_MODULE_SFF_8472;
3182 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3183 }
3184
3185 return 0;
3186}
3187
3188static int igb_get_module_eeprom(struct net_device *netdev,
3189 struct ethtool_eeprom *ee, u8 *data)
3190{
3191 struct igb_adapter *adapter = netdev_priv(netdev);
3192 struct e1000_hw *hw = &adapter->hw;
Todd Fujinaka23d87822014-06-04 07:12:15 +00003193 u32 status = 0;
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00003194 u16 *dataword;
3195 u16 first_word, last_word;
3196 int i = 0;
3197
3198 if (ee->len == 0)
3199 return -EINVAL;
3200
3201 first_word = ee->offset >> 1;
3202 last_word = (ee->offset + ee->len - 1) >> 1;
3203
3204 dataword = kmalloc(sizeof(u16) * (last_word - first_word + 1),
3205 GFP_KERNEL);
3206 if (!dataword)
3207 return -ENOMEM;
3208
3209 /* Read EEPROM block, SFF-8079/SFF-8472, word at a time */
3210 for (i = 0; i < last_word - first_word + 1; i++) {
Doron Shikmoniefea95d2016-02-17 09:34:25 +02003211 status = igb_read_phy_reg_i2c(hw, (first_word + i) * 2,
3212 &dataword[i]);
Todd Fujinaka23d87822014-06-04 07:12:15 +00003213 if (status) {
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00003214 /* Error occurred while reading module */
Christian Engelmayerdb41b872014-03-21 03:25:30 -07003215 kfree(dataword);
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00003216 return -EIO;
Christian Engelmayerdb41b872014-03-21 03:25:30 -07003217 }
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00003218
3219 be16_to_cpus(&dataword[i]);
3220 }
3221
3222 memcpy(data, (u8 *)dataword + (ee->offset & 1), ee->len);
3223 kfree(dataword);
3224
3225 return 0;
3226}
3227
Matthew Vicka79f4f82012-08-10 05:40:44 +00003228static int igb_ethtool_begin(struct net_device *netdev)
3229{
3230 struct igb_adapter *adapter = netdev_priv(netdev);
3231 pm_runtime_get_sync(&adapter->pdev->dev);
3232 return 0;
3233}
3234
3235static void igb_ethtool_complete(struct net_device *netdev)
3236{
3237 struct igb_adapter *adapter = netdev_priv(netdev);
3238 pm_runtime_put(&adapter->pdev->dev);
3239}
3240
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003241static u32 igb_get_rxfh_indir_size(struct net_device *netdev)
3242{
3243 return IGB_RETA_SIZE;
3244}
3245
Eyal Perry892311f2014-12-02 18:12:10 +02003246static int igb_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
3247 u8 *hfunc)
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003248{
3249 struct igb_adapter *adapter = netdev_priv(netdev);
3250 int i;
3251
Eyal Perry892311f2014-12-02 18:12:10 +02003252 if (hfunc)
3253 *hfunc = ETH_RSS_HASH_TOP;
3254 if (!indir)
3255 return 0;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003256 for (i = 0; i < IGB_RETA_SIZE; i++)
3257 indir[i] = adapter->rss_indir_tbl[i];
3258
3259 return 0;
3260}
3261
3262void igb_write_rss_indir_tbl(struct igb_adapter *adapter)
3263{
3264 struct e1000_hw *hw = &adapter->hw;
3265 u32 reg = E1000_RETA(0);
3266 u32 shift = 0;
3267 int i = 0;
3268
3269 switch (hw->mac.type) {
3270 case e1000_82575:
3271 shift = 6;
3272 break;
3273 case e1000_82576:
3274 /* 82576 supports 2 RSS queues for SR-IOV */
3275 if (adapter->vfs_allocated_count)
3276 shift = 3;
3277 break;
3278 default:
3279 break;
3280 }
3281
3282 while (i < IGB_RETA_SIZE) {
3283 u32 val = 0;
3284 int j;
3285
3286 for (j = 3; j >= 0; j--) {
3287 val <<= 8;
3288 val |= adapter->rss_indir_tbl[i + j];
3289 }
3290
3291 wr32(reg, val << shift);
3292 reg += 4;
3293 i += 4;
3294 }
3295}
3296
Ben Hutchingsfe62d002014-05-15 01:25:27 +01003297static int igb_set_rxfh(struct net_device *netdev, const u32 *indir,
Eyal Perry892311f2014-12-02 18:12:10 +02003298 const u8 *key, const u8 hfunc)
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003299{
3300 struct igb_adapter *adapter = netdev_priv(netdev);
3301 struct e1000_hw *hw = &adapter->hw;
3302 int i;
3303 u32 num_queues;
3304
Eyal Perry892311f2014-12-02 18:12:10 +02003305 /* We do not allow change in unsupported parameters */
3306 if (key ||
3307 (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
3308 return -EOPNOTSUPP;
3309 if (!indir)
3310 return 0;
3311
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003312 num_queues = adapter->rss_queues;
3313
3314 switch (hw->mac.type) {
3315 case e1000_82576:
3316 /* 82576 supports 2 RSS queues for SR-IOV */
3317 if (adapter->vfs_allocated_count)
3318 num_queues = 2;
3319 break;
3320 default:
3321 break;
3322 }
3323
3324 /* Verify user input. */
3325 for (i = 0; i < IGB_RETA_SIZE; i++)
3326 if (indir[i] >= num_queues)
3327 return -EINVAL;
3328
3329
3330 for (i = 0; i < IGB_RETA_SIZE; i++)
3331 adapter->rss_indir_tbl[i] = indir[i];
3332
3333 igb_write_rss_indir_tbl(adapter);
3334
3335 return 0;
3336}
3337
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07003338static unsigned int igb_max_channels(struct igb_adapter *adapter)
3339{
3340 struct e1000_hw *hw = &adapter->hw;
3341 unsigned int max_combined = 0;
3342
3343 switch (hw->mac.type) {
3344 case e1000_i211:
3345 max_combined = IGB_MAX_RX_QUEUES_I211;
3346 break;
3347 case e1000_82575:
3348 case e1000_i210:
3349 max_combined = IGB_MAX_RX_QUEUES_82575;
3350 break;
3351 case e1000_i350:
3352 if (!!adapter->vfs_allocated_count) {
3353 max_combined = 1;
3354 break;
3355 }
3356 /* fall through */
3357 case e1000_82576:
3358 if (!!adapter->vfs_allocated_count) {
3359 max_combined = 2;
3360 break;
3361 }
3362 /* fall through */
3363 case e1000_82580:
3364 case e1000_i354:
3365 default:
3366 max_combined = IGB_MAX_RX_QUEUES;
3367 break;
3368 }
3369
3370 return max_combined;
3371}
3372
3373static void igb_get_channels(struct net_device *netdev,
3374 struct ethtool_channels *ch)
3375{
3376 struct igb_adapter *adapter = netdev_priv(netdev);
3377
3378 /* Report maximum channels */
3379 ch->max_combined = igb_max_channels(adapter);
3380
3381 /* Report info for other vector */
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00003382 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07003383 ch->max_other = NON_Q_VECTORS;
3384 ch->other_count = NON_Q_VECTORS;
3385 }
3386
3387 ch->combined_count = adapter->rss_queues;
3388}
3389
3390static int igb_set_channels(struct net_device *netdev,
3391 struct ethtool_channels *ch)
3392{
3393 struct igb_adapter *adapter = netdev_priv(netdev);
3394 unsigned int count = ch->combined_count;
Shota Suzuki72ddef02015-07-01 09:25:52 +09003395 unsigned int max_combined = 0;
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07003396
3397 /* Verify they are not requesting separate vectors */
3398 if (!count || ch->rx_count || ch->tx_count)
3399 return -EINVAL;
3400
3401 /* Verify other_count is valid and has not been changed */
3402 if (ch->other_count != NON_Q_VECTORS)
3403 return -EINVAL;
3404
3405 /* Verify the number of channels doesn't exceed hw limits */
Shota Suzuki72ddef02015-07-01 09:25:52 +09003406 max_combined = igb_max_channels(adapter);
3407 if (count > max_combined)
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07003408 return -EINVAL;
3409
3410 if (count != adapter->rss_queues) {
3411 adapter->rss_queues = count;
Shota Suzuki72ddef02015-07-01 09:25:52 +09003412 igb_set_flag_queue_pairs(adapter, max_combined);
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07003413
3414 /* Hardware has to reinitialize queues and interrupts to
3415 * match the new configuration.
3416 */
3417 return igb_reinit_queues(adapter);
3418 }
3419
3420 return 0;
3421}
3422
Alexander Duycke0891292017-02-06 18:26:52 -08003423static u32 igb_get_priv_flags(struct net_device *netdev)
3424{
3425 struct igb_adapter *adapter = netdev_priv(netdev);
3426 u32 priv_flags = 0;
3427
3428 if (adapter->flags & IGB_FLAG_RX_LEGACY)
3429 priv_flags |= IGB_PRIV_FLAGS_LEGACY_RX;
3430
3431 return priv_flags;
3432}
3433
3434static int igb_set_priv_flags(struct net_device *netdev, u32 priv_flags)
3435{
3436 struct igb_adapter *adapter = netdev_priv(netdev);
3437 unsigned int flags = adapter->flags;
3438
3439 flags &= ~IGB_FLAG_RX_LEGACY;
3440 if (priv_flags & IGB_PRIV_FLAGS_LEGACY_RX)
3441 flags |= IGB_FLAG_RX_LEGACY;
3442
3443 if (flags != adapter->flags) {
3444 adapter->flags = flags;
3445
3446 /* reset interface to repopulate queues */
3447 if (netif_running(netdev))
3448 igb_reinit_locked(adapter);
3449 }
3450
3451 return 0;
3452}
3453
Stephen Hemminger0fc0b732009-09-02 01:03:33 -07003454static const struct ethtool_ops igb_ethtool_ops = {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003455 .get_drvinfo = igb_get_drvinfo,
3456 .get_regs_len = igb_get_regs_len,
3457 .get_regs = igb_get_regs,
3458 .get_wol = igb_get_wol,
3459 .set_wol = igb_set_wol,
3460 .get_msglevel = igb_get_msglevel,
3461 .set_msglevel = igb_set_msglevel,
3462 .nway_reset = igb_nway_reset,
3463 .get_link = igb_get_link,
3464 .get_eeprom_len = igb_get_eeprom_len,
3465 .get_eeprom = igb_get_eeprom,
3466 .set_eeprom = igb_set_eeprom,
3467 .get_ringparam = igb_get_ringparam,
3468 .set_ringparam = igb_set_ringparam,
3469 .get_pauseparam = igb_get_pauseparam,
3470 .set_pauseparam = igb_set_pauseparam,
3471 .self_test = igb_diag_test,
3472 .get_strings = igb_get_strings,
3473 .set_phys_id = igb_set_phys_id,
3474 .get_sset_count = igb_get_sset_count,
3475 .get_ethtool_stats = igb_get_ethtool_stats,
3476 .get_coalesce = igb_get_coalesce,
3477 .set_coalesce = igb_set_coalesce,
3478 .get_ts_info = igb_get_ts_info,
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00003479 .get_rxnfc = igb_get_rxnfc,
3480 .set_rxnfc = igb_set_rxnfc,
Akeem G. Abodunrin24a372c2012-11-13 04:03:25 +00003481 .get_eee = igb_get_eee,
3482 .set_eee = igb_set_eee,
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +00003483 .get_module_info = igb_get_module_info,
3484 .get_module_eeprom = igb_get_module_eeprom,
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003485 .get_rxfh_indir_size = igb_get_rxfh_indir_size,
Ben Hutchingsfe62d002014-05-15 01:25:27 +01003486 .get_rxfh = igb_get_rxfh,
3487 .set_rxfh = igb_set_rxfh,
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07003488 .get_channels = igb_get_channels,
3489 .set_channels = igb_set_channels,
Alexander Duycke0891292017-02-06 18:26:52 -08003490 .get_priv_flags = igb_get_priv_flags,
3491 .set_priv_flags = igb_set_priv_flags,
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003492 .begin = igb_ethtool_begin,
3493 .complete = igb_ethtool_complete,
Philippe Reynesc1915302017-02-05 18:55:44 +01003494 .get_link_ksettings = igb_get_link_ksettings,
3495 .set_link_ksettings = igb_set_link_ksettings,
Auke Kok9d5c8242008-01-24 02:22:38 -08003496};
3497
3498void igb_set_ethtool_ops(struct net_device *netdev)
3499{
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003500 netdev->ethtool_ops = &igb_ethtool_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08003501}