blob: 45f2aa0b8fe569423b94e1e22905b27fcc8c1107 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +020099 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200100 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300101
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
Ville Syrjälä159f9872013-11-28 17:29:57 +0200116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300125
126 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300138}
139
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300140static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
Ville Syrjälä993495a2013-12-12 17:27:40 +0200147static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700151 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154 u32 dpfc_ctl;
155
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300162
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300167
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169}
170
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300171static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300186static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530203
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530214
Deepak S940aece2013-11-23 14:55:43 +0530215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216}
217
Ville Syrjälä993495a2013-12-12 17:27:40 +0200218static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700222 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 u32 dpfc_ctl;
226
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700238 break;
239 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700241 break;
242 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300246
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300260}
261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300262static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300277static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
Ville Syrjälä993495a2013-12-12 17:27:40 +0200284static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700288 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200291 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700304 break;
305 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700307 break;
308 }
309
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
Rodrigo Vivida46f932014-08-01 02:04:45 -0700312 if (dev_priv->fbc.false_color)
313 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
314
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200315 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300316
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300317 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100318 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200319 I915_WRITE(ILK_DISPLAY_CHICKEN1,
320 I915_READ(ILK_DISPLAY_CHICKEN1) |
321 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300322 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200323 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200324 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
325 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
326 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300328
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300329 I915_WRITE(SNB_DPFC_CTL_SA,
330 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
331 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
332
333 sandybridge_blit_fbc_update(dev);
334
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200335 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300336}
337
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338bool intel_fbc_enabled(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (!dev_priv->display.fbc_enabled)
343 return false;
344
345 return dev_priv->display.fbc_enabled(dev);
346}
347
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700348void gen8_fbc_sw_flush(struct drm_device *dev, u32 value)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
351
352 if (!IS_GEN8(dev))
353 return;
354
355 I915_WRITE(MSG_FBC_REND_STATE, value);
356}
357
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300358static void intel_fbc_work_fn(struct work_struct *__work)
359{
360 struct intel_fbc_work *work =
361 container_of(to_delayed_work(__work),
362 struct intel_fbc_work, work);
363 struct drm_device *dev = work->crtc->dev;
364 struct drm_i915_private *dev_priv = dev->dev_private;
365
366 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700367 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300368 /* Double check that we haven't switched fb without cancelling
369 * the prior work.
370 */
Matt Roperf4510a22014-04-01 15:22:40 -0700371 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200372 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300373
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700374 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700375 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700376 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300377 }
378
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700379 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300380 }
381 mutex_unlock(&dev->struct_mutex);
382
383 kfree(work);
384}
385
386static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
387{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700388 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300389 return;
390
391 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
392
393 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700394 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300395 * entirely asynchronously.
396 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700397 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300398 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700399 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300400
401 /* Mark the work as no longer wanted so that if it does
402 * wake-up (because the work was already running and waiting
403 * for our mutex), it will discover that is no longer
404 * necessary to run.
405 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700406 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300407}
408
Ville Syrjälä993495a2013-12-12 17:27:40 +0200409static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300410{
411 struct intel_fbc_work *work;
412 struct drm_device *dev = crtc->dev;
413 struct drm_i915_private *dev_priv = dev->dev_private;
414
415 if (!dev_priv->display.enable_fbc)
416 return;
417
418 intel_cancel_fbc_work(dev_priv);
419
Daniel Vetterb14c5672013-09-19 12:18:32 +0200420 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300421 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300422 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200423 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300424 return;
425 }
426
427 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700428 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300429 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
430
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700431 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300432
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300433 /* Delay the actual enabling to let pageflipping cease and the
434 * display to settle before starting the compression. Note that
435 * this delay also serves a second purpose: it allows for a
436 * vblank to pass after disabling the FBC before we attempt
437 * to modify the control registers.
438 *
439 * A more complicated solution would involve tracking vblanks
440 * following the termination of the page-flipping sequence
441 * and indeed performing the enable as a co-routine and not
442 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100443 *
444 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300445 */
446 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
447}
448
449void intel_disable_fbc(struct drm_device *dev)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452
453 intel_cancel_fbc_work(dev_priv);
454
455 if (!dev_priv->display.disable_fbc)
456 return;
457
458 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700459 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300460}
461
Chris Wilson29ebf902013-07-27 17:23:55 +0100462static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
463 enum no_fbc_reason reason)
464{
465 if (dev_priv->fbc.no_fbc_reason == reason)
466 return false;
467
468 dev_priv->fbc.no_fbc_reason = reason;
469 return true;
470}
471
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300472/**
473 * intel_update_fbc - enable/disable FBC as needed
474 * @dev: the drm_device
475 *
476 * Set up the framebuffer compression hardware at mode set time. We
477 * enable it if possible:
478 * - plane A only (on pre-965)
479 * - no pixel mulitply/line duplication
480 * - no alpha buffer discard
481 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300482 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300483 *
484 * We can't assume that any compression will take place (worst case),
485 * so the compressed buffer has to be the same size as the uncompressed
486 * one. It also must reside (along with the line length buffer) in
487 * stolen memory.
488 *
489 * We need to enable/disable FBC on a global basis.
490 */
491void intel_update_fbc(struct drm_device *dev)
492{
493 struct drm_i915_private *dev_priv = dev->dev_private;
494 struct drm_crtc *crtc = NULL, *tmp_crtc;
495 struct intel_crtc *intel_crtc;
496 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300497 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300498 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300499 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300500
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100501 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100502 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300503 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100504 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300505
Jani Nikulad330a952014-01-21 11:24:25 +0200506 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100507 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
508 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300509 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100510 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300511
512 /*
513 * If FBC is already on, we just have to verify that we can
514 * keep it that way...
515 * Need to disable if:
516 * - more than one pipe is active
517 * - changing FBC params (stride, fence, mode)
518 * - new fb is too large to fit in compressed buffer
519 * - going to an unsupported config (interlace, pixel multiply, etc.)
520 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100521 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000522 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300523 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300524 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100525 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
526 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300527 goto out_disable;
528 }
529 crtc = tmp_crtc;
530 }
531 }
532
Matt Roperf4510a22014-04-01 15:22:40 -0700533 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100534 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
535 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300536 goto out_disable;
537 }
538
539 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700540 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700541 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300542 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300543
Chris Wilson03689202014-06-06 10:37:11 +0100544 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100545 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
546 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100547 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300548 }
Jani Nikulad330a952014-01-21 11:24:25 +0200549 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100550 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
551 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300552 goto out_disable;
553 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300554 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
555 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100556 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
557 DRM_DEBUG_KMS("mode incompatible with compression, "
558 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300559 goto out_disable;
560 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300561
Daisy Sun032843a2014-06-16 15:48:18 -0700562 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
563 max_width = 4096;
564 max_height = 4096;
565 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300566 max_width = 4096;
567 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300568 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300569 max_width = 2048;
570 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300571 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300572 if (intel_crtc->config.pipe_src_w > max_width ||
573 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100574 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
575 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300576 goto out_disable;
577 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800578 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200579 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100580 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200581 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300582 goto out_disable;
583 }
584
585 /* The use of a CPU fence is mandatory in order to detect writes
586 * by the CPU to the scanout and trigger updates to the FBC.
587 */
588 if (obj->tiling_mode != I915_TILING_X ||
589 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100590 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
591 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300592 goto out_disable;
593 }
Sonika Jindal48404c12014-08-22 14:06:04 +0530594 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
595 to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
596 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
597 DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
598 goto out_disable;
599 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300600
601 /* If the kernel debugger is active, always disable compression */
602 if (in_dbg_master())
603 goto out_disable;
604
Matt Roper2ff8fde2014-07-08 07:50:07 -0700605 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700606 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100607 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
608 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000609 goto out_disable;
610 }
611
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300612 /* If the scanout has not changed, don't modify the FBC settings.
613 * Note that we make the fundamental assumption that the fb->obj
614 * cannot be unpinned (and have its GTT offset and fence revoked)
615 * without first being decoupled from the scanout and FBC disabled.
616 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700617 if (dev_priv->fbc.plane == intel_crtc->plane &&
618 dev_priv->fbc.fb_id == fb->base.id &&
619 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300620 return;
621
622 if (intel_fbc_enabled(dev)) {
623 /* We update FBC along two paths, after changing fb/crtc
624 * configuration (modeswitching) and after page-flipping
625 * finishes. For the latter, we know that not only did
626 * we disable the FBC at the start of the page-flip
627 * sequence, but also more than one vblank has passed.
628 *
629 * For the former case of modeswitching, it is possible
630 * to switch between two FBC valid configurations
631 * instantaneously so we do need to disable the FBC
632 * before we can modify its control registers. We also
633 * have to wait for the next vblank for that to take
634 * effect. However, since we delay enabling FBC we can
635 * assume that a vblank has passed since disabling and
636 * that we can safely alter the registers in the deferred
637 * callback.
638 *
639 * In the scenario that we go from a valid to invalid
640 * and then back to valid FBC configuration we have
641 * no strict enforcement that a vblank occurred since
642 * disabling the FBC. However, along all current pipe
643 * disabling paths we do need to wait for a vblank at
644 * some point. And we wait before enabling FBC anyway.
645 */
646 DRM_DEBUG_KMS("disabling active FBC for update\n");
647 intel_disable_fbc(dev);
648 }
649
Ville Syrjälä993495a2013-12-12 17:27:40 +0200650 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100651 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300652 return;
653
654out_disable:
655 /* Multiple disables should be harmless */
656 if (intel_fbc_enabled(dev)) {
657 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
658 intel_disable_fbc(dev);
659 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000660 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300661}
662
Daniel Vetterc921aba2012-04-26 23:28:17 +0200663static void i915_pineview_get_mem_freq(struct drm_device *dev)
664{
Jani Nikula50227e12014-03-31 14:27:21 +0300665 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200666 u32 tmp;
667
668 tmp = I915_READ(CLKCFG);
669
670 switch (tmp & CLKCFG_FSB_MASK) {
671 case CLKCFG_FSB_533:
672 dev_priv->fsb_freq = 533; /* 133*4 */
673 break;
674 case CLKCFG_FSB_800:
675 dev_priv->fsb_freq = 800; /* 200*4 */
676 break;
677 case CLKCFG_FSB_667:
678 dev_priv->fsb_freq = 667; /* 167*4 */
679 break;
680 case CLKCFG_FSB_400:
681 dev_priv->fsb_freq = 400; /* 100*4 */
682 break;
683 }
684
685 switch (tmp & CLKCFG_MEM_MASK) {
686 case CLKCFG_MEM_533:
687 dev_priv->mem_freq = 533;
688 break;
689 case CLKCFG_MEM_667:
690 dev_priv->mem_freq = 667;
691 break;
692 case CLKCFG_MEM_800:
693 dev_priv->mem_freq = 800;
694 break;
695 }
696
697 /* detect pineview DDR3 setting */
698 tmp = I915_READ(CSHRDDR3CTL);
699 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
700}
701
702static void i915_ironlake_get_mem_freq(struct drm_device *dev)
703{
Jani Nikula50227e12014-03-31 14:27:21 +0300704 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200705 u16 ddrpll, csipll;
706
707 ddrpll = I915_READ16(DDRMPLL1);
708 csipll = I915_READ16(CSIPLL0);
709
710 switch (ddrpll & 0xff) {
711 case 0xc:
712 dev_priv->mem_freq = 800;
713 break;
714 case 0x10:
715 dev_priv->mem_freq = 1066;
716 break;
717 case 0x14:
718 dev_priv->mem_freq = 1333;
719 break;
720 case 0x18:
721 dev_priv->mem_freq = 1600;
722 break;
723 default:
724 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
725 ddrpll & 0xff);
726 dev_priv->mem_freq = 0;
727 break;
728 }
729
Daniel Vetter20e4d402012-08-08 23:35:39 +0200730 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200731
732 switch (csipll & 0x3ff) {
733 case 0x00c:
734 dev_priv->fsb_freq = 3200;
735 break;
736 case 0x00e:
737 dev_priv->fsb_freq = 3733;
738 break;
739 case 0x010:
740 dev_priv->fsb_freq = 4266;
741 break;
742 case 0x012:
743 dev_priv->fsb_freq = 4800;
744 break;
745 case 0x014:
746 dev_priv->fsb_freq = 5333;
747 break;
748 case 0x016:
749 dev_priv->fsb_freq = 5866;
750 break;
751 case 0x018:
752 dev_priv->fsb_freq = 6400;
753 break;
754 default:
755 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
756 csipll & 0x3ff);
757 dev_priv->fsb_freq = 0;
758 break;
759 }
760
761 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200762 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200763 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200764 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200765 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200766 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200767 }
768}
769
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300770static const struct cxsr_latency cxsr_latency_table[] = {
771 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
772 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
773 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
774 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
775 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
776
777 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
778 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
779 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
780 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
781 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
782
783 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
784 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
785 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
786 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
787 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
788
789 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
790 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
791 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
792 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
793 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
794
795 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
796 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
797 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
798 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
799 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
800
801 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
802 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
803 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
804 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
805 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
806};
807
Daniel Vetter63c62272012-04-21 23:17:55 +0200808static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 int is_ddr3,
810 int fsb,
811 int mem)
812{
813 const struct cxsr_latency *latency;
814 int i;
815
816 if (fsb == 0 || mem == 0)
817 return NULL;
818
819 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
820 latency = &cxsr_latency_table[i];
821 if (is_desktop == latency->is_desktop &&
822 is_ddr3 == latency->is_ddr3 &&
823 fsb == latency->fsb_freq && mem == latency->mem_freq)
824 return latency;
825 }
826
827 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
828
829 return NULL;
830}
831
Imre Deak5209b1f2014-07-01 12:36:17 +0300832void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833{
Imre Deak5209b1f2014-07-01 12:36:17 +0300834 struct drm_device *dev = dev_priv->dev;
835 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836
Imre Deak5209b1f2014-07-01 12:36:17 +0300837 if (IS_VALLEYVIEW(dev)) {
838 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
839 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
840 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
841 } else if (IS_PINEVIEW(dev)) {
842 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
843 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
844 I915_WRITE(DSPFW3, val);
845 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
846 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
847 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
848 I915_WRITE(FW_BLC_SELF, val);
849 } else if (IS_I915GM(dev)) {
850 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
851 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
852 I915_WRITE(INSTPM, val);
853 } else {
854 return;
855 }
856
857 DRM_DEBUG_KMS("memory self-refresh is %s\n",
858 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300859}
860
861/*
862 * Latency for FIFO fetches is dependent on several factors:
863 * - memory configuration (speed, channels)
864 * - chipset
865 * - current MCH state
866 * It can be fairly high in some situations, so here we assume a fairly
867 * pessimal value. It's a tradeoff between extra memory fetches (if we
868 * set this value too high, the FIFO will fetch frequently to stay full)
869 * and power consumption (set it too low to save power and we might see
870 * FIFO underruns and display "flicker").
871 *
872 * A value of 5us seems to be a good balance; safe for very low end
873 * platforms but not overly aggressive on lower latency configs.
874 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100875static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300876
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300877static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300878{
879 struct drm_i915_private *dev_priv = dev->dev_private;
880 uint32_t dsparb = I915_READ(DSPARB);
881 int size;
882
883 size = dsparb & 0x7f;
884 if (plane)
885 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
886
887 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
888 plane ? "B" : "A", size);
889
890 return size;
891}
892
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200893static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894{
895 struct drm_i915_private *dev_priv = dev->dev_private;
896 uint32_t dsparb = I915_READ(DSPARB);
897 int size;
898
899 size = dsparb & 0x1ff;
900 if (plane)
901 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
902 size >>= 1; /* Convert to cachelines */
903
904 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
905 plane ? "B" : "A", size);
906
907 return size;
908}
909
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300910static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 uint32_t dsparb = I915_READ(DSPARB);
914 int size;
915
916 size = dsparb & 0x7f;
917 size >>= 2; /* Convert to cachelines */
918
919 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
920 plane ? "B" : "A",
921 size);
922
923 return size;
924}
925
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300926/* Pineview has different values for various configs */
927static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300928 .fifo_size = PINEVIEW_DISPLAY_FIFO,
929 .max_wm = PINEVIEW_MAX_WM,
930 .default_wm = PINEVIEW_DFT_WM,
931 .guard_size = PINEVIEW_GUARD_WM,
932 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300933};
934static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300935 .fifo_size = PINEVIEW_DISPLAY_FIFO,
936 .max_wm = PINEVIEW_MAX_WM,
937 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
938 .guard_size = PINEVIEW_GUARD_WM,
939 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300940};
941static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300942 .fifo_size = PINEVIEW_CURSOR_FIFO,
943 .max_wm = PINEVIEW_CURSOR_MAX_WM,
944 .default_wm = PINEVIEW_CURSOR_DFT_WM,
945 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
946 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300947};
948static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300949 .fifo_size = PINEVIEW_CURSOR_FIFO,
950 .max_wm = PINEVIEW_CURSOR_MAX_WM,
951 .default_wm = PINEVIEW_CURSOR_DFT_WM,
952 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
953 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300954};
955static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300956 .fifo_size = G4X_FIFO_SIZE,
957 .max_wm = G4X_MAX_WM,
958 .default_wm = G4X_MAX_WM,
959 .guard_size = 2,
960 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300961};
962static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300963 .fifo_size = I965_CURSOR_FIFO,
964 .max_wm = I965_CURSOR_MAX_WM,
965 .default_wm = I965_CURSOR_DFT_WM,
966 .guard_size = 2,
967 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300968};
969static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300970 .fifo_size = VALLEYVIEW_FIFO_SIZE,
971 .max_wm = VALLEYVIEW_MAX_WM,
972 .default_wm = VALLEYVIEW_MAX_WM,
973 .guard_size = 2,
974 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300975};
976static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300977 .fifo_size = I965_CURSOR_FIFO,
978 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
979 .default_wm = I965_CURSOR_DFT_WM,
980 .guard_size = 2,
981 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300982};
983static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300984 .fifo_size = I965_CURSOR_FIFO,
985 .max_wm = I965_CURSOR_MAX_WM,
986 .default_wm = I965_CURSOR_DFT_WM,
987 .guard_size = 2,
988 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300989};
990static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300991 .fifo_size = I945_FIFO_SIZE,
992 .max_wm = I915_MAX_WM,
993 .default_wm = 1,
994 .guard_size = 2,
995 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300996};
997static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300998 .fifo_size = I915_FIFO_SIZE,
999 .max_wm = I915_MAX_WM,
1000 .default_wm = 1,
1001 .guard_size = 2,
1002 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001003};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001004static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001005 .fifo_size = I855GM_FIFO_SIZE,
1006 .max_wm = I915_MAX_WM,
1007 .default_wm = 1,
1008 .guard_size = 2,
1009 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001010};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001011static const struct intel_watermark_params i830_bc_wm_info = {
1012 .fifo_size = I855GM_FIFO_SIZE,
1013 .max_wm = I915_MAX_WM/2,
1014 .default_wm = 1,
1015 .guard_size = 2,
1016 .cacheline_size = I830_FIFO_LINE_SIZE,
1017};
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001018static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001019 .fifo_size = I830_FIFO_SIZE,
1020 .max_wm = I915_MAX_WM,
1021 .default_wm = 1,
1022 .guard_size = 2,
1023 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001024};
1025
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001026/**
1027 * intel_calculate_wm - calculate watermark level
1028 * @clock_in_khz: pixel clock
1029 * @wm: chip FIFO params
1030 * @pixel_size: display pixel size
1031 * @latency_ns: memory latency for the platform
1032 *
1033 * Calculate the watermark level (the level at which the display plane will
1034 * start fetching from memory again). Each chip has a different display
1035 * FIFO size and allocation, so the caller needs to figure that out and pass
1036 * in the correct intel_watermark_params structure.
1037 *
1038 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1039 * on the pixel size. When it reaches the watermark level, it'll start
1040 * fetching FIFO line sized based chunks from memory until the FIFO fills
1041 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1042 * will occur, and a display engine hang could result.
1043 */
1044static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1045 const struct intel_watermark_params *wm,
1046 int fifo_size,
1047 int pixel_size,
1048 unsigned long latency_ns)
1049{
1050 long entries_required, wm_size;
1051
1052 /*
1053 * Note: we need to make sure we don't overflow for various clock &
1054 * latency values.
1055 * clocks go from a few thousand to several hundred thousand.
1056 * latency is usually a few thousand
1057 */
1058 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1059 1000;
1060 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1061
1062 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1063
1064 wm_size = fifo_size - (entries_required + wm->guard_size);
1065
1066 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1067
1068 /* Don't promote wm_size to unsigned... */
1069 if (wm_size > (long)wm->max_wm)
1070 wm_size = wm->max_wm;
1071 if (wm_size <= 0)
1072 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +03001073
1074 /*
1075 * Bspec seems to indicate that the value shouldn't be lower than
1076 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
1077 * Lets go for 8 which is the burst size since certain platforms
1078 * already use a hardcoded 8 (which is what the spec says should be
1079 * done).
1080 */
1081 if (wm_size <= 8)
1082 wm_size = 8;
1083
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001084 return wm_size;
1085}
1086
1087static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1088{
1089 struct drm_crtc *crtc, *enabled = NULL;
1090
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001091 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001092 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001093 if (enabled)
1094 return NULL;
1095 enabled = crtc;
1096 }
1097 }
1098
1099 return enabled;
1100}
1101
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001102static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001103{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001104 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001105 struct drm_i915_private *dev_priv = dev->dev_private;
1106 struct drm_crtc *crtc;
1107 const struct cxsr_latency *latency;
1108 u32 reg;
1109 unsigned long wm;
1110
1111 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1112 dev_priv->fsb_freq, dev_priv->mem_freq);
1113 if (!latency) {
1114 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001115 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001116 return;
1117 }
1118
1119 crtc = single_enabled_crtc(dev);
1120 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001121 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001122 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001123 int clock;
1124
1125 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1126 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001127
1128 /* Display SR */
1129 wm = intel_calculate_wm(clock, &pineview_display_wm,
1130 pineview_display_wm.fifo_size,
1131 pixel_size, latency->display_sr);
1132 reg = I915_READ(DSPFW1);
1133 reg &= ~DSPFW_SR_MASK;
1134 reg |= wm << DSPFW_SR_SHIFT;
1135 I915_WRITE(DSPFW1, reg);
1136 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1137
1138 /* cursor SR */
1139 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1140 pineview_display_wm.fifo_size,
1141 pixel_size, latency->cursor_sr);
1142 reg = I915_READ(DSPFW3);
1143 reg &= ~DSPFW_CURSOR_SR_MASK;
1144 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1145 I915_WRITE(DSPFW3, reg);
1146
1147 /* Display HPLL off SR */
1148 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1149 pineview_display_hplloff_wm.fifo_size,
1150 pixel_size, latency->display_hpll_disable);
1151 reg = I915_READ(DSPFW3);
1152 reg &= ~DSPFW_HPLL_SR_MASK;
1153 reg |= wm & DSPFW_HPLL_SR_MASK;
1154 I915_WRITE(DSPFW3, reg);
1155
1156 /* cursor HPLL off SR */
1157 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1158 pineview_display_hplloff_wm.fifo_size,
1159 pixel_size, latency->cursor_hpll_disable);
1160 reg = I915_READ(DSPFW3);
1161 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1162 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1163 I915_WRITE(DSPFW3, reg);
1164 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1165
Imre Deak5209b1f2014-07-01 12:36:17 +03001166 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001167 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001168 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001169 }
1170}
1171
1172static bool g4x_compute_wm0(struct drm_device *dev,
1173 int plane,
1174 const struct intel_watermark_params *display,
1175 int display_latency_ns,
1176 const struct intel_watermark_params *cursor,
1177 int cursor_latency_ns,
1178 int *plane_wm,
1179 int *cursor_wm)
1180{
1181 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001182 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001183 int htotal, hdisplay, clock, pixel_size;
1184 int line_time_us, line_count;
1185 int entries, tlb_miss;
1186
1187 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001188 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001189 *cursor_wm = cursor->guard_size;
1190 *plane_wm = display->guard_size;
1191 return false;
1192 }
1193
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001194 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001195 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001196 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001197 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001198 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001199
1200 /* Use the small buffer method to calculate plane watermark */
1201 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1202 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1203 if (tlb_miss > 0)
1204 entries += tlb_miss;
1205 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1206 *plane_wm = entries + display->guard_size;
1207 if (*plane_wm > (int)display->max_wm)
1208 *plane_wm = display->max_wm;
1209
1210 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001211 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001212 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001213 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001214 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1215 if (tlb_miss > 0)
1216 entries += tlb_miss;
1217 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1218 *cursor_wm = entries + cursor->guard_size;
1219 if (*cursor_wm > (int)cursor->max_wm)
1220 *cursor_wm = (int)cursor->max_wm;
1221
1222 return true;
1223}
1224
1225/*
1226 * Check the wm result.
1227 *
1228 * If any calculated watermark values is larger than the maximum value that
1229 * can be programmed into the associated watermark register, that watermark
1230 * must be disabled.
1231 */
1232static bool g4x_check_srwm(struct drm_device *dev,
1233 int display_wm, int cursor_wm,
1234 const struct intel_watermark_params *display,
1235 const struct intel_watermark_params *cursor)
1236{
1237 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1238 display_wm, cursor_wm);
1239
1240 if (display_wm > display->max_wm) {
1241 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1242 display_wm, display->max_wm);
1243 return false;
1244 }
1245
1246 if (cursor_wm > cursor->max_wm) {
1247 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1248 cursor_wm, cursor->max_wm);
1249 return false;
1250 }
1251
1252 if (!(display_wm || cursor_wm)) {
1253 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1254 return false;
1255 }
1256
1257 return true;
1258}
1259
1260static bool g4x_compute_srwm(struct drm_device *dev,
1261 int plane,
1262 int latency_ns,
1263 const struct intel_watermark_params *display,
1264 const struct intel_watermark_params *cursor,
1265 int *display_wm, int *cursor_wm)
1266{
1267 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001268 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001269 int hdisplay, htotal, pixel_size, clock;
1270 unsigned long line_time_us;
1271 int line_count, line_size;
1272 int small, large;
1273 int entries;
1274
1275 if (!latency_ns) {
1276 *display_wm = *cursor_wm = 0;
1277 return false;
1278 }
1279
1280 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001281 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001282 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001283 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001284 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001285 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001286
Ville Syrjälä922044c2014-02-14 14:18:57 +02001287 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001288 line_count = (latency_ns / line_time_us + 1000) / 1000;
1289 line_size = hdisplay * pixel_size;
1290
1291 /* Use the minimum of the small and large buffer method for primary */
1292 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1293 large = line_count * line_size;
1294
1295 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1296 *display_wm = entries + display->guard_size;
1297
1298 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001299 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001300 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1301 *cursor_wm = entries + cursor->guard_size;
1302
1303 return g4x_check_srwm(dev,
1304 *display_wm, *cursor_wm,
1305 display, cursor);
1306}
1307
Gajanan Bhat0948c262014-08-07 01:58:24 +05301308static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1309 int pixel_size,
1310 int *prec_mult,
1311 int *drain_latency)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001312{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001313 int entries;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301314 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001315
Gajanan Bhat0948c262014-08-07 01:58:24 +05301316 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001317 return false;
1318
Gajanan Bhat0948c262014-08-07 01:58:24 +05301319 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1320 return false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001321
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301322 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301323 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1324 DRAIN_LATENCY_PRECISION_32;
1325 *drain_latency = (64 * (*prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001326
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301327 if (*drain_latency > DRAIN_LATENCY_MASK)
1328 *drain_latency = DRAIN_LATENCY_MASK;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001329
1330 return true;
1331}
1332
1333/*
1334 * Update drain latency registers of memory arbiter
1335 *
1336 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1337 * to be programmed. Each plane has a drain latency multiplier and a drain
1338 * latency value.
1339 */
1340
Gajanan Bhat41aad812014-07-16 18:24:03 +05301341static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001342{
Gajanan Bhat0948c262014-08-07 01:58:24 +05301343 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1345 int pixel_size;
1346 int drain_latency;
1347 enum pipe pipe = intel_crtc->pipe;
1348 int plane_prec, prec_mult, plane_dl;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001349
Gajanan Bhat0948c262014-08-07 01:58:24 +05301350 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 |
1351 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 |
1352 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001353
Gajanan Bhat0948c262014-08-07 01:58:24 +05301354 if (!intel_crtc_active(crtc)) {
1355 I915_WRITE(VLV_DDL(pipe), plane_dl);
1356 return;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001357 }
1358
Gajanan Bhat0948c262014-08-07 01:58:24 +05301359 /* Primary plane Drain Latency */
1360 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1361 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1362 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1363 DDL_PLANE_PRECISION_64 :
1364 DDL_PLANE_PRECISION_32;
1365 plane_dl |= plane_prec | drain_latency;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001366 }
Gajanan Bhat0948c262014-08-07 01:58:24 +05301367
1368 /* Cursor Drain Latency
1369 * BPP is always 4 for cursor
1370 */
1371 pixel_size = 4;
1372
1373 /* Program cursor DL only if it is enabled */
1374 if (intel_crtc->cursor_base &&
1375 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1376 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1377 DDL_CURSOR_PRECISION_64 :
1378 DDL_CURSOR_PRECISION_32;
1379 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
1380 }
1381
1382 I915_WRITE(VLV_DDL(pipe), plane_dl);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001383}
1384
1385#define single_plane_enabled(mask) is_power_of_2(mask)
1386
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001387static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001389 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390 static const int sr_latency_ns = 12000;
1391 struct drm_i915_private *dev_priv = dev->dev_private;
1392 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1393 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001394 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001395 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001396 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001397
Gajanan Bhat41aad812014-07-16 18:24:03 +05301398 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001399
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001400 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001401 &valleyview_wm_info, pessimal_latency_ns,
1402 &valleyview_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001403 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001404 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001405
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001406 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001407 &valleyview_wm_info, pessimal_latency_ns,
1408 &valleyview_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001410 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001411
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001412 if (single_plane_enabled(enabled) &&
1413 g4x_compute_srwm(dev, ffs(enabled) - 1,
1414 sr_latency_ns,
1415 &valleyview_wm_info,
1416 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001417 &plane_sr, &ignore_cursor_sr) &&
1418 g4x_compute_srwm(dev, ffs(enabled) - 1,
1419 2*sr_latency_ns,
1420 &valleyview_wm_info,
1421 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001422 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001423 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001424 } else {
Imre Deak98584252014-06-13 14:54:20 +03001425 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001426 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001427 plane_sr = cursor_sr = 0;
1428 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001429
Ville Syrjäläa5043452014-06-28 02:04:18 +03001430 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1431 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432 planea_wm, cursora_wm,
1433 planeb_wm, cursorb_wm,
1434 plane_sr, cursor_sr);
1435
1436 I915_WRITE(DSPFW1,
1437 (plane_sr << DSPFW_SR_SHIFT) |
1438 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1439 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001440 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001441 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001442 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001443 (cursora_wm << DSPFW_CURSORA_SHIFT));
1444 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001445 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1446 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001447
1448 if (cxsr_enabled)
1449 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001450}
1451
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001452static void cherryview_update_wm(struct drm_crtc *crtc)
1453{
1454 struct drm_device *dev = crtc->dev;
1455 static const int sr_latency_ns = 12000;
1456 struct drm_i915_private *dev_priv = dev->dev_private;
1457 int planea_wm, planeb_wm, planec_wm;
1458 int cursora_wm, cursorb_wm, cursorc_wm;
1459 int plane_sr, cursor_sr;
1460 int ignore_plane_sr, ignore_cursor_sr;
1461 unsigned int enabled = 0;
1462 bool cxsr_enabled;
1463
1464 vlv_update_drain_latency(crtc);
1465
1466 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001467 &valleyview_wm_info, pessimal_latency_ns,
1468 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001469 &planea_wm, &cursora_wm))
1470 enabled |= 1 << PIPE_A;
1471
1472 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001473 &valleyview_wm_info, pessimal_latency_ns,
1474 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001475 &planeb_wm, &cursorb_wm))
1476 enabled |= 1 << PIPE_B;
1477
1478 if (g4x_compute_wm0(dev, PIPE_C,
Chris Wilson5aef6002014-09-03 11:56:07 +01001479 &valleyview_wm_info, pessimal_latency_ns,
1480 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001481 &planec_wm, &cursorc_wm))
1482 enabled |= 1 << PIPE_C;
1483
1484 if (single_plane_enabled(enabled) &&
1485 g4x_compute_srwm(dev, ffs(enabled) - 1,
1486 sr_latency_ns,
1487 &valleyview_wm_info,
1488 &valleyview_cursor_wm_info,
1489 &plane_sr, &ignore_cursor_sr) &&
1490 g4x_compute_srwm(dev, ffs(enabled) - 1,
1491 2*sr_latency_ns,
1492 &valleyview_wm_info,
1493 &valleyview_cursor_wm_info,
1494 &ignore_plane_sr, &cursor_sr)) {
1495 cxsr_enabled = true;
1496 } else {
1497 cxsr_enabled = false;
1498 intel_set_memory_cxsr(dev_priv, false);
1499 plane_sr = cursor_sr = 0;
1500 }
1501
1502 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1503 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1504 "SR: plane=%d, cursor=%d\n",
1505 planea_wm, cursora_wm,
1506 planeb_wm, cursorb_wm,
1507 planec_wm, cursorc_wm,
1508 plane_sr, cursor_sr);
1509
1510 I915_WRITE(DSPFW1,
1511 (plane_sr << DSPFW_SR_SHIFT) |
1512 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1513 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1514 (planea_wm << DSPFW_PLANEA_SHIFT));
1515 I915_WRITE(DSPFW2,
1516 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1517 (cursora_wm << DSPFW_CURSORA_SHIFT));
1518 I915_WRITE(DSPFW3,
1519 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1520 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1521 I915_WRITE(DSPFW9_CHV,
1522 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1523 DSPFW_CURSORC_MASK)) |
1524 (planec_wm << DSPFW_PLANEC_SHIFT) |
1525 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1526
1527 if (cxsr_enabled)
1528 intel_set_memory_cxsr(dev_priv, true);
1529}
1530
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301531static void valleyview_update_sprite_wm(struct drm_plane *plane,
1532 struct drm_crtc *crtc,
1533 uint32_t sprite_width,
1534 uint32_t sprite_height,
1535 int pixel_size,
1536 bool enabled, bool scaled)
1537{
1538 struct drm_device *dev = crtc->dev;
1539 struct drm_i915_private *dev_priv = dev->dev_private;
1540 int pipe = to_intel_plane(plane)->pipe;
1541 int sprite = to_intel_plane(plane)->plane;
1542 int drain_latency;
1543 int plane_prec;
1544 int sprite_dl;
1545 int prec_mult;
1546
1547 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_64(sprite) |
1548 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1549
1550 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1551 &drain_latency)) {
1552 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1553 DDL_SPRITE_PRECISION_64(sprite) :
1554 DDL_SPRITE_PRECISION_32(sprite);
1555 sprite_dl |= plane_prec |
1556 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1557 }
1558
1559 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1560}
1561
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001562static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001563{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001564 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001565 static const int sr_latency_ns = 12000;
1566 struct drm_i915_private *dev_priv = dev->dev_private;
1567 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1568 int plane_sr, cursor_sr;
1569 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001570 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001571
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001572 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001573 &g4x_wm_info, pessimal_latency_ns,
1574 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001575 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001576 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001577
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001578 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001579 &g4x_wm_info, pessimal_latency_ns,
1580 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001581 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001582 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001583
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001584 if (single_plane_enabled(enabled) &&
1585 g4x_compute_srwm(dev, ffs(enabled) - 1,
1586 sr_latency_ns,
1587 &g4x_wm_info,
1588 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001589 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001590 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001591 } else {
Imre Deak98584252014-06-13 14:54:20 +03001592 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001593 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001594 plane_sr = cursor_sr = 0;
1595 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001596
Ville Syrjäläa5043452014-06-28 02:04:18 +03001597 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1598 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 planea_wm, cursora_wm,
1600 planeb_wm, cursorb_wm,
1601 plane_sr, cursor_sr);
1602
1603 I915_WRITE(DSPFW1,
1604 (plane_sr << DSPFW_SR_SHIFT) |
1605 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1606 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001607 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001608 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001609 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001610 (cursora_wm << DSPFW_CURSORA_SHIFT));
1611 /* HPLL off in SR has some issues on G4x... disable it */
1612 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001613 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001614 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001615
1616 if (cxsr_enabled)
1617 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001618}
1619
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001620static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001621{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001622 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 struct drm_crtc *crtc;
1625 int srwm = 1;
1626 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001627 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628
1629 /* Calc sr entries for one plane configs */
1630 crtc = single_enabled_crtc(dev);
1631 if (crtc) {
1632 /* self-refresh has much higher latency */
1633 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001634 const struct drm_display_mode *adjusted_mode =
1635 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001636 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001637 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001638 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001639 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001640 unsigned long line_time_us;
1641 int entries;
1642
Ville Syrjälä922044c2014-02-14 14:18:57 +02001643 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001644
1645 /* Use ns/us then divide to preserve precision */
1646 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1647 pixel_size * hdisplay;
1648 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1649 srwm = I965_FIFO_SIZE - entries;
1650 if (srwm < 0)
1651 srwm = 1;
1652 srwm &= 0x1ff;
1653 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1654 entries, srwm);
1655
1656 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001657 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 entries = DIV_ROUND_UP(entries,
1659 i965_cursor_wm_info.cacheline_size);
1660 cursor_sr = i965_cursor_wm_info.fifo_size -
1661 (entries + i965_cursor_wm_info.guard_size);
1662
1663 if (cursor_sr > i965_cursor_wm_info.max_wm)
1664 cursor_sr = i965_cursor_wm_info.max_wm;
1665
1666 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1667 "cursor %d\n", srwm, cursor_sr);
1668
Imre Deak98584252014-06-13 14:54:20 +03001669 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001670 } else {
Imre Deak98584252014-06-13 14:54:20 +03001671 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001672 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001673 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001674 }
1675
1676 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1677 srwm);
1678
1679 /* 965 has limitations... */
1680 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001681 (8 << DSPFW_CURSORB_SHIFT) |
1682 (8 << DSPFW_PLANEB_SHIFT) |
1683 (8 << DSPFW_PLANEA_SHIFT));
1684 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1685 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001686 /* update cursor SR watermark */
1687 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001688
1689 if (cxsr_enabled)
1690 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001691}
1692
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001693static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001694{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001695 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 const struct intel_watermark_params *wm_info;
1698 uint32_t fwater_lo;
1699 uint32_t fwater_hi;
1700 int cwm, srwm = 1;
1701 int fifo_size;
1702 int planea_wm, planeb_wm;
1703 struct drm_crtc *crtc, *enabled = NULL;
1704
1705 if (IS_I945GM(dev))
1706 wm_info = &i945_wm_info;
1707 else if (!IS_GEN2(dev))
1708 wm_info = &i915_wm_info;
1709 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001710 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001711
1712 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1713 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001714 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001715 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001716 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001717 if (IS_GEN2(dev))
1718 cpp = 4;
1719
Damien Lespiau241bfc32013-09-25 16:45:37 +01001720 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1721 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001722 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001723 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001724 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001725 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001726 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001727 if (planea_wm > (long)wm_info->max_wm)
1728 planea_wm = wm_info->max_wm;
1729 }
1730
1731 if (IS_GEN2(dev))
1732 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001733
1734 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1735 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001736 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001737 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001738 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001739 if (IS_GEN2(dev))
1740 cpp = 4;
1741
Damien Lespiau241bfc32013-09-25 16:45:37 +01001742 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1743 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001744 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001745 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001746 if (enabled == NULL)
1747 enabled = crtc;
1748 else
1749 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001750 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001751 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001752 if (planeb_wm > (long)wm_info->max_wm)
1753 planeb_wm = wm_info->max_wm;
1754 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001755
1756 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1757
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001758 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001759 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001760
Matt Roper2ff8fde2014-07-08 07:50:07 -07001761 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001762
1763 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001764 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001765 enabled = NULL;
1766 }
1767
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001768 /*
1769 * Overlay gets an aggressive default since video jitter is bad.
1770 */
1771 cwm = 2;
1772
1773 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001774 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001775
1776 /* Calc sr entries for one plane configs */
1777 if (HAS_FW_BLC(dev) && enabled) {
1778 /* self-refresh has much higher latency */
1779 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001780 const struct drm_display_mode *adjusted_mode =
1781 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001782 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001783 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001784 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001785 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001786 unsigned long line_time_us;
1787 int entries;
1788
Ville Syrjälä922044c2014-02-14 14:18:57 +02001789 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001790
1791 /* Use ns/us then divide to preserve precision */
1792 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1793 pixel_size * hdisplay;
1794 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1795 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1796 srwm = wm_info->fifo_size - entries;
1797 if (srwm < 0)
1798 srwm = 1;
1799
1800 if (IS_I945G(dev) || IS_I945GM(dev))
1801 I915_WRITE(FW_BLC_SELF,
1802 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1803 else if (IS_I915GM(dev))
1804 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1805 }
1806
1807 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1808 planea_wm, planeb_wm, cwm, srwm);
1809
1810 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1811 fwater_hi = (cwm & 0x1f);
1812
1813 /* Set request length to 8 cachelines per fetch */
1814 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1815 fwater_hi = fwater_hi | (1 << 8);
1816
1817 I915_WRITE(FW_BLC, fwater_lo);
1818 I915_WRITE(FW_BLC2, fwater_hi);
1819
Imre Deak5209b1f2014-07-01 12:36:17 +03001820 if (enabled)
1821 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001822}
1823
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001824static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001825{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001826 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001827 struct drm_i915_private *dev_priv = dev->dev_private;
1828 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001829 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001830 uint32_t fwater_lo;
1831 int planea_wm;
1832
1833 crtc = single_enabled_crtc(dev);
1834 if (crtc == NULL)
1835 return;
1836
Damien Lespiau241bfc32013-09-25 16:45:37 +01001837 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1838 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001839 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001840 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001841 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001842 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1843 fwater_lo |= (3<<8) | planea_wm;
1844
1845 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1846
1847 I915_WRITE(FW_BLC, fwater_lo);
1848}
1849
Ville Syrjälä36587292013-07-05 11:57:16 +03001850static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1851 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001852{
1853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001854 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001855
Damien Lespiau241bfc32013-09-25 16:45:37 +01001856 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001857
1858 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1859 * adjust the pixel_rate here. */
1860
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001861 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001862 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001863 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001864
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001865 pipe_w = intel_crtc->config.pipe_src_w;
1866 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001867 pfit_w = (pfit_size >> 16) & 0xFFFF;
1868 pfit_h = pfit_size & 0xFFFF;
1869 if (pipe_w < pfit_w)
1870 pipe_w = pfit_w;
1871 if (pipe_h < pfit_h)
1872 pipe_h = pfit_h;
1873
1874 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1875 pfit_w * pfit_h);
1876 }
1877
1878 return pixel_rate;
1879}
1880
Ville Syrjälä37126462013-08-01 16:18:55 +03001881/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001882static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001883 uint32_t latency)
1884{
1885 uint64_t ret;
1886
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001887 if (WARN(latency == 0, "Latency value missing\n"))
1888 return UINT_MAX;
1889
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001890 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1891 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1892
1893 return ret;
1894}
1895
Ville Syrjälä37126462013-08-01 16:18:55 +03001896/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001897static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001898 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1899 uint32_t latency)
1900{
1901 uint32_t ret;
1902
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001903 if (WARN(latency == 0, "Latency value missing\n"))
1904 return UINT_MAX;
1905
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001906 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1907 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1908 ret = DIV_ROUND_UP(ret, 64) + 2;
1909 return ret;
1910}
1911
Ville Syrjälä23297042013-07-05 11:57:17 +03001912static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001913 uint8_t bytes_per_pixel)
1914{
1915 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1916}
1917
Imre Deak820c1982013-12-17 14:46:36 +02001918struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001919 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001920 uint32_t pipe_htotal;
1921 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001922 struct intel_plane_wm_parameters pri;
1923 struct intel_plane_wm_parameters spr;
1924 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001925};
1926
Imre Deak820c1982013-12-17 14:46:36 +02001927struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001928 uint16_t pri;
1929 uint16_t spr;
1930 uint16_t cur;
1931 uint16_t fbc;
1932};
1933
Ville Syrjälä240264f2013-08-07 13:29:12 +03001934/* used in computing the new watermarks state */
1935struct intel_wm_config {
1936 unsigned int num_pipes_active;
1937 bool sprites_enabled;
1938 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001939};
1940
Ville Syrjälä37126462013-08-01 16:18:55 +03001941/*
1942 * For both WM_PIPE and WM_LP.
1943 * mem_value must be in 0.1us units.
1944 */
Imre Deak820c1982013-12-17 14:46:36 +02001945static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001946 uint32_t mem_value,
1947 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001948{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001949 uint32_t method1, method2;
1950
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001951 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001952 return 0;
1953
Ville Syrjälä23297042013-07-05 11:57:17 +03001954 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001955 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001956 mem_value);
1957
1958 if (!is_lp)
1959 return method1;
1960
Ville Syrjälä23297042013-07-05 11:57:17 +03001961 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001962 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001963 params->pri.horiz_pixels,
1964 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001965 mem_value);
1966
1967 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001968}
1969
Ville Syrjälä37126462013-08-01 16:18:55 +03001970/*
1971 * For both WM_PIPE and WM_LP.
1972 * mem_value must be in 0.1us units.
1973 */
Imre Deak820c1982013-12-17 14:46:36 +02001974static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001975 uint32_t mem_value)
1976{
1977 uint32_t method1, method2;
1978
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001979 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001980 return 0;
1981
Ville Syrjälä23297042013-07-05 11:57:17 +03001982 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001983 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001984 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001985 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001986 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001987 params->spr.horiz_pixels,
1988 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001989 mem_value);
1990 return min(method1, method2);
1991}
1992
Ville Syrjälä37126462013-08-01 16:18:55 +03001993/*
1994 * For both WM_PIPE and WM_LP.
1995 * mem_value must be in 0.1us units.
1996 */
Imre Deak820c1982013-12-17 14:46:36 +02001997static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001998 uint32_t mem_value)
1999{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002000 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002001 return 0;
2002
Ville Syrjälä23297042013-07-05 11:57:17 +03002003 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002004 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002005 params->cur.horiz_pixels,
2006 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002007 mem_value);
2008}
2009
Paulo Zanonicca32e92013-05-31 11:45:06 -03002010/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02002011static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002012 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002013{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002014 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002015 return 0;
2016
Ville Syrjälä23297042013-07-05 11:57:17 +03002017 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002018 params->pri.horiz_pixels,
2019 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002020}
2021
Ville Syrjälä158ae642013-08-07 13:28:19 +03002022static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
2023{
Ville Syrjälä416f4722013-11-02 21:07:46 -07002024 if (INTEL_INFO(dev)->gen >= 8)
2025 return 3072;
2026 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002027 return 768;
2028 else
2029 return 512;
2030}
2031
Ville Syrjälä4e975082014-03-07 18:32:11 +02002032static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
2033 int level, bool is_sprite)
2034{
2035 if (INTEL_INFO(dev)->gen >= 8)
2036 /* BDW primary/sprite plane watermarks */
2037 return level == 0 ? 255 : 2047;
2038 else if (INTEL_INFO(dev)->gen >= 7)
2039 /* IVB/HSW primary/sprite plane watermarks */
2040 return level == 0 ? 127 : 1023;
2041 else if (!is_sprite)
2042 /* ILK/SNB primary plane watermarks */
2043 return level == 0 ? 127 : 511;
2044 else
2045 /* ILK/SNB sprite plane watermarks */
2046 return level == 0 ? 63 : 255;
2047}
2048
2049static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2050 int level)
2051{
2052 if (INTEL_INFO(dev)->gen >= 7)
2053 return level == 0 ? 63 : 255;
2054 else
2055 return level == 0 ? 31 : 63;
2056}
2057
2058static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2059{
2060 if (INTEL_INFO(dev)->gen >= 8)
2061 return 31;
2062 else
2063 return 15;
2064}
2065
Ville Syrjälä158ae642013-08-07 13:28:19 +03002066/* Calculate the maximum primary/sprite plane watermark */
2067static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2068 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002069 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002070 enum intel_ddb_partitioning ddb_partitioning,
2071 bool is_sprite)
2072{
2073 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002074
2075 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002076 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002077 return 0;
2078
2079 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002080 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002081 fifo_size /= INTEL_INFO(dev)->num_pipes;
2082
2083 /*
2084 * For some reason the non self refresh
2085 * FIFO size is only half of the self
2086 * refresh FIFO size on ILK/SNB.
2087 */
2088 if (INTEL_INFO(dev)->gen <= 6)
2089 fifo_size /= 2;
2090 }
2091
Ville Syrjälä240264f2013-08-07 13:29:12 +03002092 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002093 /* level 0 is always calculated with 1:1 split */
2094 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2095 if (is_sprite)
2096 fifo_size *= 5;
2097 fifo_size /= 6;
2098 } else {
2099 fifo_size /= 2;
2100 }
2101 }
2102
2103 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002104 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002105}
2106
2107/* Calculate the maximum cursor plane watermark */
2108static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002109 int level,
2110 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002111{
2112 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002113 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002114 return 64;
2115
2116 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002117 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002118}
2119
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002120static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002121 int level,
2122 const struct intel_wm_config *config,
2123 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002124 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002125{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002126 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2127 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2128 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002129 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002130}
2131
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002132static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2133 int level,
2134 struct ilk_wm_maximums *max)
2135{
2136 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2137 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2138 max->cur = ilk_cursor_wm_reg_max(dev, level);
2139 max->fbc = ilk_fbc_wm_reg_max(dev);
2140}
2141
Ville Syrjäläd9395652013-10-09 19:18:10 +03002142static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002143 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002144 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002145{
2146 bool ret;
2147
2148 /* already determined to be invalid? */
2149 if (!result->enable)
2150 return false;
2151
2152 result->enable = result->pri_val <= max->pri &&
2153 result->spr_val <= max->spr &&
2154 result->cur_val <= max->cur;
2155
2156 ret = result->enable;
2157
2158 /*
2159 * HACK until we can pre-compute everything,
2160 * and thus fail gracefully if LP0 watermarks
2161 * are exceeded...
2162 */
2163 if (level == 0 && !result->enable) {
2164 if (result->pri_val > max->pri)
2165 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2166 level, result->pri_val, max->pri);
2167 if (result->spr_val > max->spr)
2168 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2169 level, result->spr_val, max->spr);
2170 if (result->cur_val > max->cur)
2171 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2172 level, result->cur_val, max->cur);
2173
2174 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2175 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2176 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2177 result->enable = true;
2178 }
2179
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002180 return ret;
2181}
2182
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002183static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002184 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002185 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002186 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002187{
2188 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2189 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2190 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2191
2192 /* WM1+ latency values stored in 0.5us units */
2193 if (level > 0) {
2194 pri_latency *= 5;
2195 spr_latency *= 5;
2196 cur_latency *= 5;
2197 }
2198
2199 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2200 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2201 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2202 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2203 result->enable = true;
2204}
2205
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002206static uint32_t
2207hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002208{
2209 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002211 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002212 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002213
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002214 if (!intel_crtc_active(crtc))
2215 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002216
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002217 /* The WM are computed with base on how long it takes to fill a single
2218 * row at the given clock rate, multiplied by 8.
2219 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002220 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2221 mode->crtc_clock);
2222 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002223 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002224
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002225 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2226 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002227}
2228
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002229static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2230{
2231 struct drm_i915_private *dev_priv = dev->dev_private;
2232
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002233 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002234 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2235
2236 wm[0] = (sskpd >> 56) & 0xFF;
2237 if (wm[0] == 0)
2238 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002239 wm[1] = (sskpd >> 4) & 0xFF;
2240 wm[2] = (sskpd >> 12) & 0xFF;
2241 wm[3] = (sskpd >> 20) & 0x1FF;
2242 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002243 } else if (INTEL_INFO(dev)->gen >= 6) {
2244 uint32_t sskpd = I915_READ(MCH_SSKPD);
2245
2246 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2247 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2248 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2249 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002250 } else if (INTEL_INFO(dev)->gen >= 5) {
2251 uint32_t mltr = I915_READ(MLTR_ILK);
2252
2253 /* ILK primary LP0 latency is 700 ns */
2254 wm[0] = 7;
2255 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2256 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002257 }
2258}
2259
Ville Syrjälä53615a52013-08-01 16:18:50 +03002260static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2261{
2262 /* ILK sprite LP0 latency is 1300 ns */
2263 if (INTEL_INFO(dev)->gen == 5)
2264 wm[0] = 13;
2265}
2266
2267static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2268{
2269 /* ILK cursor LP0 latency is 1300 ns */
2270 if (INTEL_INFO(dev)->gen == 5)
2271 wm[0] = 13;
2272
2273 /* WaDoubleCursorLP3Latency:ivb */
2274 if (IS_IVYBRIDGE(dev))
2275 wm[3] *= 2;
2276}
2277
Damien Lespiau546c81f2014-05-13 15:30:26 +01002278int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002279{
2280 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002281 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002282 return 4;
2283 else if (INTEL_INFO(dev)->gen >= 6)
2284 return 3;
2285 else
2286 return 2;
2287}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002288
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002289static void intel_print_wm_latency(struct drm_device *dev,
2290 const char *name,
2291 const uint16_t wm[5])
2292{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002293 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002294
2295 for (level = 0; level <= max_level; level++) {
2296 unsigned int latency = wm[level];
2297
2298 if (latency == 0) {
2299 DRM_ERROR("%s WM%d latency not provided\n",
2300 name, level);
2301 continue;
2302 }
2303
2304 /* WM1+ latency values in 0.5us units */
2305 if (level > 0)
2306 latency *= 5;
2307
2308 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2309 name, level, wm[level],
2310 latency / 10, latency % 10);
2311 }
2312}
2313
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002314static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2315 uint16_t wm[5], uint16_t min)
2316{
2317 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2318
2319 if (wm[0] >= min)
2320 return false;
2321
2322 wm[0] = max(wm[0], min);
2323 for (level = 1; level <= max_level; level++)
2324 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2325
2326 return true;
2327}
2328
2329static void snb_wm_latency_quirk(struct drm_device *dev)
2330{
2331 struct drm_i915_private *dev_priv = dev->dev_private;
2332 bool changed;
2333
2334 /*
2335 * The BIOS provided WM memory latency values are often
2336 * inadequate for high resolution displays. Adjust them.
2337 */
2338 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2339 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2340 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2341
2342 if (!changed)
2343 return;
2344
2345 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2346 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2347 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2348 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2349}
2350
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002351static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002352{
2353 struct drm_i915_private *dev_priv = dev->dev_private;
2354
2355 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2356
2357 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2358 sizeof(dev_priv->wm.pri_latency));
2359 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2360 sizeof(dev_priv->wm.pri_latency));
2361
2362 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2363 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002364
2365 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2366 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2367 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002368
2369 if (IS_GEN6(dev))
2370 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002371}
2372
Imre Deak820c1982013-12-17 14:46:36 +02002373static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002374 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002375{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002376 struct drm_device *dev = crtc->dev;
2377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2378 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002379 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002380
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002381 if (!intel_crtc_active(crtc))
2382 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002383
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002384 p->active = true;
2385 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2386 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2387 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2388 p->cur.bytes_per_pixel = 4;
2389 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2390 p->cur.horiz_pixels = intel_crtc->cursor_width;
2391 /* TODO: for now, assume primary and cursor planes are always enabled. */
2392 p->pri.enabled = true;
2393 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002394
Matt Roperaf2b6532014-04-01 15:22:32 -07002395 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002396 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002397
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002398 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002399 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002400 break;
2401 }
2402 }
2403}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002404
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002405static void ilk_compute_wm_config(struct drm_device *dev,
2406 struct intel_wm_config *config)
2407{
2408 struct intel_crtc *intel_crtc;
2409
2410 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002411 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002412 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2413
2414 if (!wm->pipe_enabled)
2415 continue;
2416
2417 config->sprites_enabled |= wm->sprites_enabled;
2418 config->sprites_scaled |= wm->sprites_scaled;
2419 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002420 }
2421}
2422
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002423/* Compute new watermarks for the pipe */
2424static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002425 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002426 struct intel_pipe_wm *pipe_wm)
2427{
2428 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002429 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002430 int level, max_level = ilk_wm_max_level(dev);
2431 /* LP0 watermark maximums depend on this pipe alone */
2432 struct intel_wm_config config = {
2433 .num_pipes_active = 1,
2434 .sprites_enabled = params->spr.enabled,
2435 .sprites_scaled = params->spr.scaled,
2436 };
Imre Deak820c1982013-12-17 14:46:36 +02002437 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002438
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002439 pipe_wm->pipe_enabled = params->active;
2440 pipe_wm->sprites_enabled = params->spr.enabled;
2441 pipe_wm->sprites_scaled = params->spr.scaled;
2442
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002443 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2444 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2445 max_level = 1;
2446
2447 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2448 if (params->spr.scaled)
2449 max_level = 0;
2450
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002451 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002452
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002453 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002454 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002455
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002456 /* LP0 watermarks always use 1/2 DDB partitioning */
2457 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2458
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002459 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002460 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2461 return false;
2462
2463 ilk_compute_wm_reg_maximums(dev, 1, &max);
2464
2465 for (level = 1; level <= max_level; level++) {
2466 struct intel_wm_level wm = {};
2467
2468 ilk_compute_wm_level(dev_priv, level, params, &wm);
2469
2470 /*
2471 * Disable any watermark level that exceeds the
2472 * register maximums since such watermarks are
2473 * always invalid.
2474 */
2475 if (!ilk_validate_wm_level(level, &max, &wm))
2476 break;
2477
2478 pipe_wm->wm[level] = wm;
2479 }
2480
2481 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002482}
2483
2484/*
2485 * Merge the watermarks from all active pipes for a specific level.
2486 */
2487static void ilk_merge_wm_level(struct drm_device *dev,
2488 int level,
2489 struct intel_wm_level *ret_wm)
2490{
2491 const struct intel_crtc *intel_crtc;
2492
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002493 ret_wm->enable = true;
2494
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002495 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002496 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2497 const struct intel_wm_level *wm = &active->wm[level];
2498
2499 if (!active->pipe_enabled)
2500 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002501
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002502 /*
2503 * The watermark values may have been used in the past,
2504 * so we must maintain them in the registers for some
2505 * time even if the level is now disabled.
2506 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002508 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002509
2510 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2511 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2512 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2513 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2514 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002515}
2516
2517/*
2518 * Merge all low power watermarks for all active pipes.
2519 */
2520static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002521 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002522 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002523 struct intel_pipe_wm *merged)
2524{
2525 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002526 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002527
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002528 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2529 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2530 config->num_pipes_active > 1)
2531 return;
2532
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002533 /* ILK: FBC WM must be disabled always */
2534 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002535
2536 /* merge each WM1+ level */
2537 for (level = 1; level <= max_level; level++) {
2538 struct intel_wm_level *wm = &merged->wm[level];
2539
2540 ilk_merge_wm_level(dev, level, wm);
2541
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002542 if (level > last_enabled_level)
2543 wm->enable = false;
2544 else if (!ilk_validate_wm_level(level, max, wm))
2545 /* make sure all following levels get disabled */
2546 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002547
2548 /*
2549 * The spec says it is preferred to disable
2550 * FBC WMs instead of disabling a WM level.
2551 */
2552 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002553 if (wm->enable)
2554 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002555 wm->fbc_val = 0;
2556 }
2557 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002558
2559 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2560 /*
2561 * FIXME this is racy. FBC might get enabled later.
2562 * What we should check here is whether FBC can be
2563 * enabled sometime later.
2564 */
2565 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2566 for (level = 2; level <= max_level; level++) {
2567 struct intel_wm_level *wm = &merged->wm[level];
2568
2569 wm->enable = false;
2570 }
2571 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002572}
2573
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002574static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2575{
2576 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2577 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2578}
2579
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002580/* The value we need to program into the WM_LPx latency field */
2581static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2582{
2583 struct drm_i915_private *dev_priv = dev->dev_private;
2584
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002585 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002586 return 2 * level;
2587 else
2588 return dev_priv->wm.pri_latency[level];
2589}
2590
Imre Deak820c1982013-12-17 14:46:36 +02002591static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002592 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002593 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002594 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002595{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002596 struct intel_crtc *intel_crtc;
2597 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002598
Ville Syrjälä0362c782013-10-09 19:17:57 +03002599 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002600 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002601
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002602 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002604 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002605
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002606 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002607
Ville Syrjälä0362c782013-10-09 19:17:57 +03002608 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002609
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002610 /*
2611 * Maintain the watermark values even if the level is
2612 * disabled. Doing otherwise could cause underruns.
2613 */
2614 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002615 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002616 (r->pri_val << WM1_LP_SR_SHIFT) |
2617 r->cur_val;
2618
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002619 if (r->enable)
2620 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2621
Ville Syrjälä416f4722013-11-02 21:07:46 -07002622 if (INTEL_INFO(dev)->gen >= 8)
2623 results->wm_lp[wm_lp - 1] |=
2624 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2625 else
2626 results->wm_lp[wm_lp - 1] |=
2627 r->fbc_val << WM1_LP_FBC_SHIFT;
2628
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002629 /*
2630 * Always set WM1S_LP_EN when spr_val != 0, even if the
2631 * level is disabled. Doing otherwise could cause underruns.
2632 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002633 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2634 WARN_ON(wm_lp != 1);
2635 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2636 } else
2637 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002638 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002639
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002640 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002641 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002642 enum pipe pipe = intel_crtc->pipe;
2643 const struct intel_wm_level *r =
2644 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002645
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002646 if (WARN_ON(!r->enable))
2647 continue;
2648
2649 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2650
2651 results->wm_pipe[pipe] =
2652 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2653 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2654 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002655 }
2656}
2657
Paulo Zanoni861f3382013-05-31 10:19:21 -03002658/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2659 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002660static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002661 struct intel_pipe_wm *r1,
2662 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002663{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002664 int level, max_level = ilk_wm_max_level(dev);
2665 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002666
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002667 for (level = 1; level <= max_level; level++) {
2668 if (r1->wm[level].enable)
2669 level1 = level;
2670 if (r2->wm[level].enable)
2671 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002672 }
2673
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002674 if (level1 == level2) {
2675 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002676 return r2;
2677 else
2678 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002679 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002680 return r1;
2681 } else {
2682 return r2;
2683 }
2684}
2685
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002686/* dirty bits used to track which watermarks need changes */
2687#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2688#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2689#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2690#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2691#define WM_DIRTY_FBC (1 << 24)
2692#define WM_DIRTY_DDB (1 << 25)
2693
Damien Lespiau055e3932014-08-18 13:49:10 +01002694static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002695 const struct ilk_wm_values *old,
2696 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002697{
2698 unsigned int dirty = 0;
2699 enum pipe pipe;
2700 int wm_lp;
2701
Damien Lespiau055e3932014-08-18 13:49:10 +01002702 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002703 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2704 dirty |= WM_DIRTY_LINETIME(pipe);
2705 /* Must disable LP1+ watermarks too */
2706 dirty |= WM_DIRTY_LP_ALL;
2707 }
2708
2709 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2710 dirty |= WM_DIRTY_PIPE(pipe);
2711 /* Must disable LP1+ watermarks too */
2712 dirty |= WM_DIRTY_LP_ALL;
2713 }
2714 }
2715
2716 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2717 dirty |= WM_DIRTY_FBC;
2718 /* Must disable LP1+ watermarks too */
2719 dirty |= WM_DIRTY_LP_ALL;
2720 }
2721
2722 if (old->partitioning != new->partitioning) {
2723 dirty |= WM_DIRTY_DDB;
2724 /* Must disable LP1+ watermarks too */
2725 dirty |= WM_DIRTY_LP_ALL;
2726 }
2727
2728 /* LP1+ watermarks already deemed dirty, no need to continue */
2729 if (dirty & WM_DIRTY_LP_ALL)
2730 return dirty;
2731
2732 /* Find the lowest numbered LP1+ watermark in need of an update... */
2733 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2734 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2735 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2736 break;
2737 }
2738
2739 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2740 for (; wm_lp <= 3; wm_lp++)
2741 dirty |= WM_DIRTY_LP(wm_lp);
2742
2743 return dirty;
2744}
2745
Ville Syrjälä8553c182013-12-05 15:51:39 +02002746static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2747 unsigned int dirty)
2748{
Imre Deak820c1982013-12-17 14:46:36 +02002749 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002750 bool changed = false;
2751
2752 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2753 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2754 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2755 changed = true;
2756 }
2757 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2758 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2759 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2760 changed = true;
2761 }
2762 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2763 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2764 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2765 changed = true;
2766 }
2767
2768 /*
2769 * Don't touch WM1S_LP_EN here.
2770 * Doing so could cause underruns.
2771 */
2772
2773 return changed;
2774}
2775
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002776/*
2777 * The spec says we shouldn't write when we don't need, because every write
2778 * causes WMs to be re-evaluated, expending some power.
2779 */
Imre Deak820c1982013-12-17 14:46:36 +02002780static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2781 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002782{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002783 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002784 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002785 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002787
Damien Lespiau055e3932014-08-18 13:49:10 +01002788 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 return;
2791
Ville Syrjälä8553c182013-12-05 15:51:39 +02002792 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002793
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002794 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002795 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2800
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002801 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002802 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2807
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002808 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002809 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002810 val = I915_READ(WM_MISC);
2811 if (results->partitioning == INTEL_DDB_PART_1_2)
2812 val &= ~WM_MISC_DATA_PARTITION_5_6;
2813 else
2814 val |= WM_MISC_DATA_PARTITION_5_6;
2815 I915_WRITE(WM_MISC, val);
2816 } else {
2817 val = I915_READ(DISP_ARB_CTL2);
2818 if (results->partitioning == INTEL_DDB_PART_1_2)
2819 val &= ~DISP_DATA_PARTITION_5_6;
2820 else
2821 val |= DISP_DATA_PARTITION_5_6;
2822 I915_WRITE(DISP_ARB_CTL2, val);
2823 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002824 }
2825
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002826 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002827 val = I915_READ(DISP_ARB_CTL);
2828 if (results->enable_fbc_wm)
2829 val &= ~DISP_FBC_WM_DIS;
2830 else
2831 val |= DISP_FBC_WM_DIS;
2832 I915_WRITE(DISP_ARB_CTL, val);
2833 }
2834
Imre Deak954911e2013-12-17 14:46:34 +02002835 if (dirty & WM_DIRTY_LP(1) &&
2836 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2837 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2838
2839 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002840 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2841 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2842 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2843 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2844 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002845
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002846 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002848 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002849 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002850 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002851 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002852
2853 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002854}
2855
Ville Syrjälä8553c182013-12-05 15:51:39 +02002856static bool ilk_disable_lp_wm(struct drm_device *dev)
2857{
2858 struct drm_i915_private *dev_priv = dev->dev_private;
2859
2860 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2861}
2862
Imre Deak820c1982013-12-17 14:46:36 +02002863static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002864{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002866 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002867 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002868 struct ilk_wm_maximums max;
2869 struct ilk_pipe_wm_parameters params = {};
2870 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002871 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002872 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002873 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002874 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002875
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002876 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002877
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002878 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2879
2880 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2881 return;
2882
2883 intel_crtc->wm.active = pipe_wm;
2884
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002885 ilk_compute_wm_config(dev, &config);
2886
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002887 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002888 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002889
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002890 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002891 if (INTEL_INFO(dev)->gen >= 7 &&
2892 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002893 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002894 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002895
Imre Deak820c1982013-12-17 14:46:36 +02002896 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002897 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002898 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002899 }
2900
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002901 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002902 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002903
Imre Deak820c1982013-12-17 14:46:36 +02002904 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002905
Imre Deak820c1982013-12-17 14:46:36 +02002906 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002907}
2908
Damien Lespiaued57cb82014-07-15 09:21:24 +02002909static void
2910ilk_update_sprite_wm(struct drm_plane *plane,
2911 struct drm_crtc *crtc,
2912 uint32_t sprite_width, uint32_t sprite_height,
2913 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002914{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002915 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002916 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002917
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002918 intel_plane->wm.enabled = enabled;
2919 intel_plane->wm.scaled = scaled;
2920 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02002921 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002922 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002923
Ville Syrjälä8553c182013-12-05 15:51:39 +02002924 /*
2925 * IVB workaround: must disable low power watermarks for at least
2926 * one frame before enabling scaling. LP watermarks can be re-enabled
2927 * when scaling is disabled.
2928 *
2929 * WaCxSRDisabledForSpriteScaling:ivb
2930 */
2931 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2932 intel_wait_for_vblank(dev, intel_plane->pipe);
2933
Imre Deak820c1982013-12-17 14:46:36 +02002934 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002935}
2936
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002937static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2938{
2939 struct drm_device *dev = crtc->dev;
2940 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002941 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2943 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2944 enum pipe pipe = intel_crtc->pipe;
2945 static const unsigned int wm0_pipe_reg[] = {
2946 [PIPE_A] = WM0_PIPEA_ILK,
2947 [PIPE_B] = WM0_PIPEB_ILK,
2948 [PIPE_C] = WM0_PIPEC_IVB,
2949 };
2950
2951 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002952 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002953 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002954
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002955 active->pipe_enabled = intel_crtc_active(crtc);
2956
2957 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002958 u32 tmp = hw->wm_pipe[pipe];
2959
2960 /*
2961 * For active pipes LP0 watermark is marked as
2962 * enabled, and LP1+ watermaks as disabled since
2963 * we can't really reverse compute them in case
2964 * multiple pipes are active.
2965 */
2966 active->wm[0].enable = true;
2967 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2968 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2969 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2970 active->linetime = hw->wm_linetime[pipe];
2971 } else {
2972 int level, max_level = ilk_wm_max_level(dev);
2973
2974 /*
2975 * For inactive pipes, all watermark levels
2976 * should be marked as enabled but zeroed,
2977 * which is what we'd compute them to.
2978 */
2979 for (level = 0; level <= max_level; level++)
2980 active->wm[level].enable = true;
2981 }
2982}
2983
2984void ilk_wm_get_hw_state(struct drm_device *dev)
2985{
2986 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002987 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002988 struct drm_crtc *crtc;
2989
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002990 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002991 ilk_pipe_wm_get_hw_state(crtc);
2992
2993 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2994 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2995 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2996
2997 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02002998 if (INTEL_INFO(dev)->gen >= 7) {
2999 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
3000 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
3001 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003002
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003003 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003004 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
3005 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
3006 else if (IS_IVYBRIDGE(dev))
3007 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
3008 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003009
3010 hw->enable_fbc_wm =
3011 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
3012}
3013
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003014/**
3015 * intel_update_watermarks - update FIFO watermark values based on current modes
3016 *
3017 * Calculate watermark values for the various WM regs based on current mode
3018 * and plane configuration.
3019 *
3020 * There are several cases to deal with here:
3021 * - normal (i.e. non-self-refresh)
3022 * - self-refresh (SR) mode
3023 * - lines are large relative to FIFO size (buffer can hold up to 2)
3024 * - lines are small relative to FIFO size (buffer can hold more than 2
3025 * lines), so need to account for TLB latency
3026 *
3027 * The normal calculation is:
3028 * watermark = dotclock * bytes per pixel * latency
3029 * where latency is platform & configuration dependent (we assume pessimal
3030 * values here).
3031 *
3032 * The SR calculation is:
3033 * watermark = (trunc(latency/line time)+1) * surface width *
3034 * bytes per pixel
3035 * where
3036 * line time = htotal / dotclock
3037 * surface width = hdisplay for normal plane and 64 for cursor
3038 * and latency is assumed to be high, as above.
3039 *
3040 * The final value programmed to the register should always be rounded up,
3041 * and include an extra 2 entries to account for clock crossings.
3042 *
3043 * We don't use the sprite, so we can ignore that. And on Crestline we have
3044 * to set the non-SR watermarks to 8.
3045 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003046void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003047{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003048 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003049
3050 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003051 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003052}
3053
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003054void intel_update_sprite_watermarks(struct drm_plane *plane,
3055 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02003056 uint32_t sprite_width,
3057 uint32_t sprite_height,
3058 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003059 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003060{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003061 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003062
3063 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02003064 dev_priv->display.update_sprite_wm(plane, crtc,
3065 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003066 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003067}
3068
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003069static struct drm_i915_gem_object *
3070intel_alloc_context_page(struct drm_device *dev)
3071{
3072 struct drm_i915_gem_object *ctx;
3073 int ret;
3074
3075 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3076
3077 ctx = i915_gem_alloc_object(dev, 4096);
3078 if (!ctx) {
3079 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3080 return NULL;
3081 }
3082
Daniel Vetterc69766f2014-02-14 14:01:17 +01003083 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003084 if (ret) {
3085 DRM_ERROR("failed to pin power context: %d\n", ret);
3086 goto err_unref;
3087 }
3088
3089 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3090 if (ret) {
3091 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3092 goto err_unpin;
3093 }
3094
3095 return ctx;
3096
3097err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003098 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003099err_unref:
3100 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003101 return NULL;
3102}
3103
Daniel Vetter92703882012-08-09 16:46:01 +02003104/**
3105 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003106 */
3107DEFINE_SPINLOCK(mchdev_lock);
3108
3109/* Global for IPS driver to get at the current i915 device. Protected by
3110 * mchdev_lock. */
3111static struct drm_i915_private *i915_mch_dev;
3112
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003113bool ironlake_set_drps(struct drm_device *dev, u8 val)
3114{
3115 struct drm_i915_private *dev_priv = dev->dev_private;
3116 u16 rgvswctl;
3117
Daniel Vetter92703882012-08-09 16:46:01 +02003118 assert_spin_locked(&mchdev_lock);
3119
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003120 rgvswctl = I915_READ16(MEMSWCTL);
3121 if (rgvswctl & MEMCTL_CMD_STS) {
3122 DRM_DEBUG("gpu busy, RCS change rejected\n");
3123 return false; /* still busy with another command */
3124 }
3125
3126 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3127 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3128 I915_WRITE16(MEMSWCTL, rgvswctl);
3129 POSTING_READ16(MEMSWCTL);
3130
3131 rgvswctl |= MEMCTL_CMD_STS;
3132 I915_WRITE16(MEMSWCTL, rgvswctl);
3133
3134 return true;
3135}
3136
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003137static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003138{
3139 struct drm_i915_private *dev_priv = dev->dev_private;
3140 u32 rgvmodectl = I915_READ(MEMMODECTL);
3141 u8 fmax, fmin, fstart, vstart;
3142
Daniel Vetter92703882012-08-09 16:46:01 +02003143 spin_lock_irq(&mchdev_lock);
3144
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003145 /* Enable temp reporting */
3146 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3147 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3148
3149 /* 100ms RC evaluation intervals */
3150 I915_WRITE(RCUPEI, 100000);
3151 I915_WRITE(RCDNEI, 100000);
3152
3153 /* Set max/min thresholds to 90ms and 80ms respectively */
3154 I915_WRITE(RCBMAXAVG, 90000);
3155 I915_WRITE(RCBMINAVG, 80000);
3156
3157 I915_WRITE(MEMIHYST, 1);
3158
3159 /* Set up min, max, and cur for interrupt handling */
3160 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3161 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3162 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3163 MEMMODE_FSTART_SHIFT;
3164
3165 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3166 PXVFREQ_PX_SHIFT;
3167
Daniel Vetter20e4d402012-08-08 23:35:39 +02003168 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3169 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003170
Daniel Vetter20e4d402012-08-08 23:35:39 +02003171 dev_priv->ips.max_delay = fstart;
3172 dev_priv->ips.min_delay = fmin;
3173 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003174
3175 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3176 fmax, fmin, fstart);
3177
3178 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3179
3180 /*
3181 * Interrupts will be enabled in ironlake_irq_postinstall
3182 */
3183
3184 I915_WRITE(VIDSTART, vstart);
3185 POSTING_READ(VIDSTART);
3186
3187 rgvmodectl |= MEMMODE_SWMODE_EN;
3188 I915_WRITE(MEMMODECTL, rgvmodectl);
3189
Daniel Vetter92703882012-08-09 16:46:01 +02003190 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003191 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003192 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003193
3194 ironlake_set_drps(dev, fstart);
3195
Daniel Vetter20e4d402012-08-08 23:35:39 +02003196 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003197 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003198 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3199 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00003200 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02003201
3202 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003203}
3204
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003205static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003206{
3207 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003208 u16 rgvswctl;
3209
3210 spin_lock_irq(&mchdev_lock);
3211
3212 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003213
3214 /* Ack interrupts, disable EFC interrupt */
3215 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3216 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3217 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3218 I915_WRITE(DEIIR, DE_PCU_EVENT);
3219 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3220
3221 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003222 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003223 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003224 rgvswctl |= MEMCTL_CMD_STS;
3225 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003226 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003227
Daniel Vetter92703882012-08-09 16:46:01 +02003228 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003229}
3230
Daniel Vetteracbe9472012-07-26 11:50:05 +02003231/* There's a funny hw issue where the hw returns all 0 when reading from
3232 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3233 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3234 * all limits and the gpu stuck at whatever frequency it is at atm).
3235 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003236static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003237{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003238 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003239
Daniel Vetter20b46e52012-07-26 11:16:14 +02003240 /* Only set the down limit when we've reached the lowest level to avoid
3241 * getting more interrupts, otherwise leave this clear. This prevents a
3242 * race in the hw when coming out of rc6: There's a tiny window where
3243 * the hw runs at the minimal clock before selecting the desired
3244 * frequency, if the down threshold expires in that window we will not
3245 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003246 limits = dev_priv->rps.max_freq_softlimit << 24;
3247 if (val <= dev_priv->rps.min_freq_softlimit)
3248 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003249
3250 return limits;
3251}
3252
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003253static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3254{
3255 int new_power;
3256
3257 new_power = dev_priv->rps.power;
3258 switch (dev_priv->rps.power) {
3259 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003260 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003261 new_power = BETWEEN;
3262 break;
3263
3264 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003265 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003266 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003267 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003268 new_power = HIGH_POWER;
3269 break;
3270
3271 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003272 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003273 new_power = BETWEEN;
3274 break;
3275 }
3276 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003277 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003278 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003279 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003280 new_power = HIGH_POWER;
3281 if (new_power == dev_priv->rps.power)
3282 return;
3283
3284 /* Note the units here are not exactly 1us, but 1280ns. */
3285 switch (new_power) {
3286 case LOW_POWER:
3287 /* Upclock if more than 95% busy over 16ms */
3288 I915_WRITE(GEN6_RP_UP_EI, 12500);
3289 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3290
3291 /* Downclock if less than 85% busy over 32ms */
3292 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3293 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3294
3295 I915_WRITE(GEN6_RP_CONTROL,
3296 GEN6_RP_MEDIA_TURBO |
3297 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3298 GEN6_RP_MEDIA_IS_GFX |
3299 GEN6_RP_ENABLE |
3300 GEN6_RP_UP_BUSY_AVG |
3301 GEN6_RP_DOWN_IDLE_AVG);
3302 break;
3303
3304 case BETWEEN:
3305 /* Upclock if more than 90% busy over 13ms */
3306 I915_WRITE(GEN6_RP_UP_EI, 10250);
3307 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3308
3309 /* Downclock if less than 75% busy over 32ms */
3310 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3311 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3312
3313 I915_WRITE(GEN6_RP_CONTROL,
3314 GEN6_RP_MEDIA_TURBO |
3315 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3316 GEN6_RP_MEDIA_IS_GFX |
3317 GEN6_RP_ENABLE |
3318 GEN6_RP_UP_BUSY_AVG |
3319 GEN6_RP_DOWN_IDLE_AVG);
3320 break;
3321
3322 case HIGH_POWER:
3323 /* Upclock if more than 85% busy over 10ms */
3324 I915_WRITE(GEN6_RP_UP_EI, 8000);
3325 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3326
3327 /* Downclock if less than 60% busy over 32ms */
3328 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3329 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3330
3331 I915_WRITE(GEN6_RP_CONTROL,
3332 GEN6_RP_MEDIA_TURBO |
3333 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3334 GEN6_RP_MEDIA_IS_GFX |
3335 GEN6_RP_ENABLE |
3336 GEN6_RP_UP_BUSY_AVG |
3337 GEN6_RP_DOWN_IDLE_AVG);
3338 break;
3339 }
3340
3341 dev_priv->rps.power = new_power;
3342 dev_priv->rps.last_adj = 0;
3343}
3344
Chris Wilson2876ce72014-03-28 08:03:34 +00003345static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3346{
3347 u32 mask = 0;
3348
3349 if (val > dev_priv->rps.min_freq_softlimit)
3350 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3351 if (val < dev_priv->rps.max_freq_softlimit)
3352 mask |= GEN6_PM_RP_UP_THRESHOLD;
3353
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003354 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3355 mask &= dev_priv->pm_rps_events;
3356
Chris Wilson2876ce72014-03-28 08:03:34 +00003357 /* IVB and SNB hard hangs on looping batchbuffer
3358 * if GEN6_PM_UP_EI_EXPIRED is masked.
3359 */
3360 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3361 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3362
Deepak Sbaccd452014-05-15 20:58:09 +03003363 if (IS_GEN8(dev_priv->dev))
3364 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3365
Chris Wilson2876ce72014-03-28 08:03:34 +00003366 return ~mask;
3367}
3368
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003369/* gen6_set_rps is called to update the frequency request, but should also be
3370 * called when the range (min_delay and max_delay) is modified so that we can
3371 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003372void gen6_set_rps(struct drm_device *dev, u8 val)
3373{
3374 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003375
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003376 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003377 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3378 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003379
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003380 /* min/max delay may still have been modified so be sure to
3381 * write the limits value.
3382 */
3383 if (val != dev_priv->rps.cur_freq) {
3384 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003385
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003386 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003387 I915_WRITE(GEN6_RPNSWREQ,
3388 HSW_FREQUENCY(val));
3389 else
3390 I915_WRITE(GEN6_RPNSWREQ,
3391 GEN6_FREQUENCY(val) |
3392 GEN6_OFFSET(0) |
3393 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003394 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003395
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003396 /* Make sure we continue to get interrupts
3397 * until we hit the minimum or maximum frequencies.
3398 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003399 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003400 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003401
Ben Widawskyd5570a72012-09-07 19:43:41 -07003402 POSTING_READ(GEN6_RPNSWREQ);
3403
Ben Widawskyb39fb292014-03-19 18:31:11 -07003404 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003405 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003406}
3407
Deepak S76c3552f2014-01-30 23:08:16 +05303408/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3409 *
3410 * * If Gfx is Idle, then
3411 * 1. Mask Turbo interrupts
3412 * 2. Bring up Gfx clock
3413 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3414 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3415 * 5. Unmask Turbo interrupts
3416*/
3417static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3418{
Deepak S5549d252014-06-28 11:26:11 +05303419 struct drm_device *dev = dev_priv->dev;
3420
3421 /* Latest VLV doesn't need to force the gfx clock */
3422 if (dev->pdev->revision >= 0xd) {
3423 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3424 return;
3425 }
3426
Deepak S76c3552f2014-01-30 23:08:16 +05303427 /*
3428 * When we are idle. Drop to min voltage state.
3429 */
3430
Ben Widawskyb39fb292014-03-19 18:31:11 -07003431 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303432 return;
3433
3434 /* Mask turbo interrupt so that they will not come in between */
3435 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3436
Imre Deak650ad972014-04-18 16:35:02 +03003437 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303438
Ben Widawskyb39fb292014-03-19 18:31:11 -07003439 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303440
3441 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003442 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303443
3444 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3445 & GENFREQSTATUS) == 0, 5))
3446 DRM_ERROR("timed out waiting for Punit\n");
3447
Imre Deak650ad972014-04-18 16:35:02 +03003448 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303449
Chris Wilson2876ce72014-03-28 08:03:34 +00003450 I915_WRITE(GEN6_PMINTRMSK,
3451 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303452}
3453
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003454void gen6_rps_idle(struct drm_i915_private *dev_priv)
3455{
Damien Lespiau691bb712013-12-12 14:36:36 +00003456 struct drm_device *dev = dev_priv->dev;
3457
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003458 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003459 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303460 if (IS_CHERRYVIEW(dev))
3461 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3462 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303463 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02003464 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003465 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003466 dev_priv->rps.last_adj = 0;
3467 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003468 mutex_unlock(&dev_priv->rps.hw_lock);
3469}
3470
3471void gen6_rps_boost(struct drm_i915_private *dev_priv)
3472{
Damien Lespiau691bb712013-12-12 14:36:36 +00003473 struct drm_device *dev = dev_priv->dev;
3474
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003475 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003476 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003477 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003478 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daniel Vetter7526ed72014-09-29 15:07:19 +02003479 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003480 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003481 dev_priv->rps.last_adj = 0;
3482 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003483 mutex_unlock(&dev_priv->rps.hw_lock);
3484}
3485
Jesse Barnes0a073b82013-04-17 15:54:58 -07003486void valleyview_set_rps(struct drm_device *dev, u8 val)
3487{
3488 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003489
Jesse Barnes0a073b82013-04-17 15:54:58 -07003490 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003491 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3492 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003493
Ville Syrjälä73008b92013-06-25 19:21:01 +03003494 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003495 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3496 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003497 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003498
Ville Syrjälä1c147622014-08-18 14:42:43 +03003499 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
3500 "Odd GPU freq value\n"))
3501 val &= ~1;
3502
Chris Wilson2876ce72014-03-28 08:03:34 +00003503 if (val != dev_priv->rps.cur_freq)
3504 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003505
Imre Deak09c87db2014-04-03 20:02:42 +03003506 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003507
Ben Widawskyb39fb292014-03-19 18:31:11 -07003508 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003509 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003510}
3511
Ben Widawsky09610212014-05-15 20:58:08 +03003512static void gen8_disable_rps_interrupts(struct drm_device *dev)
3513{
3514 struct drm_i915_private *dev_priv = dev->dev_private;
3515
Daniel Vetter7526ed72014-09-29 15:07:19 +02003516 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
3517 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3518 ~dev_priv->pm_rps_events);
3519 /* Complete PM interrupt masking here doesn't race with the rps work
3520 * item again unmasking PM interrupts because that is using a different
3521 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3522 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3523 * gen8_enable_rps will clean up. */
Ben Widawsky09610212014-05-15 20:58:08 +03003524
Daniel Vetter7526ed72014-09-29 15:07:19 +02003525 spin_lock_irq(&dev_priv->irq_lock);
3526 dev_priv->rps.pm_iir = 0;
3527 spin_unlock_irq(&dev_priv->irq_lock);
3528
3529 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003530}
3531
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003532static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003533{
3534 struct drm_i915_private *dev_priv = dev->dev_private;
3535
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003536 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303537 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3538 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003539 /* Complete PM interrupt masking here doesn't race with the rps work
3540 * item again unmasking PM interrupts because that is using a different
3541 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3542 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3543
Daniel Vetter59cdb632013-07-04 23:35:28 +02003544 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003545 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003546 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003547
Deepak Sa6706b42014-03-15 20:23:22 +05303548 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003549}
3550
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003551static void gen6_disable_rps(struct drm_device *dev)
3552{
3553 struct drm_i915_private *dev_priv = dev->dev_private;
3554
3555 I915_WRITE(GEN6_RC_CONTROL, 0);
3556 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3557
Ben Widawsky09610212014-05-15 20:58:08 +03003558 if (IS_BROADWELL(dev))
3559 gen8_disable_rps_interrupts(dev);
3560 else
3561 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003562}
3563
Deepak S38807742014-05-23 21:00:15 +05303564static void cherryview_disable_rps(struct drm_device *dev)
3565{
3566 struct drm_i915_private *dev_priv = dev->dev_private;
3567
3568 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303569
3570 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303571}
3572
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003573static void valleyview_disable_rps(struct drm_device *dev)
3574{
3575 struct drm_i915_private *dev_priv = dev->dev_private;
3576
Deepak S98a2e5f2014-08-18 10:35:27 -07003577 /* we're doing forcewake before Disabling RC6,
3578 * This what the BIOS expects when going into suspend */
3579 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3580
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003581 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003582
Deepak S98a2e5f2014-08-18 10:35:27 -07003583 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3584
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003585 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003586}
3587
Ben Widawskydc39fff2013-10-18 12:32:07 -07003588static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3589{
Imre Deak91ca6892014-04-14 20:24:25 +03003590 if (IS_VALLEYVIEW(dev)) {
3591 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3592 mode = GEN6_RC_CTL_RC6_ENABLE;
3593 else
3594 mode = 0;
3595 }
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003596 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
3597 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3598 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3599 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003600}
3601
Imre Deake6069ca2014-04-18 16:01:02 +03003602static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003603{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003604 /* No RC6 before Ironlake */
3605 if (INTEL_INFO(dev)->gen < 5)
3606 return 0;
3607
Imre Deake6069ca2014-04-18 16:01:02 +03003608 /* RC6 is only on Ironlake mobile not on desktop */
3609 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3610 return 0;
3611
Daniel Vetter456470e2012-08-08 23:35:40 +02003612 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003613 if (enable_rc6 >= 0) {
3614 int mask;
3615
3616 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3617 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3618 INTEL_RC6pp_ENABLE;
3619 else
3620 mask = INTEL_RC6_ENABLE;
3621
3622 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003623 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3624 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003625
3626 return enable_rc6 & mask;
3627 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003628
Chris Wilson6567d742012-11-10 10:00:06 +00003629 /* Disable RC6 on Ironlake */
3630 if (INTEL_INFO(dev)->gen == 5)
3631 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003632
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003633 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003634 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003635
3636 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003637}
3638
Imre Deake6069ca2014-04-18 16:01:02 +03003639int intel_enable_rc6(const struct drm_device *dev)
3640{
3641 return i915.enable_rc6;
3642}
3643
Ben Widawsky09610212014-05-15 20:58:08 +03003644static void gen8_enable_rps_interrupts(struct drm_device *dev)
3645{
3646 struct drm_i915_private *dev_priv = dev->dev_private;
3647
3648 spin_lock_irq(&dev_priv->irq_lock);
3649 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003650 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003651 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3652 spin_unlock_irq(&dev_priv->irq_lock);
3653}
3654
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003655static void gen6_enable_rps_interrupts(struct drm_device *dev)
3656{
3657 struct drm_i915_private *dev_priv = dev->dev_private;
3658
3659 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003660 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003661 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303662 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003663 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003664}
3665
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003666static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3667{
3668 /* All of these values are in units of 50MHz */
3669 dev_priv->rps.cur_freq = 0;
3670 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3671 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3672 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3673 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3674 /* XXX: only BYT has a special efficient freq */
3675 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3676 /* hw_max = RP0 until we check for overclocking */
3677 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3678
3679 /* Preserve min/max settings in case of re-init */
3680 if (dev_priv->rps.max_freq_softlimit == 0)
3681 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3682
3683 if (dev_priv->rps.min_freq_softlimit == 0)
3684 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3685}
3686
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003687static void gen8_enable_rps(struct drm_device *dev)
3688{
3689 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003690 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003691 uint32_t rc6_mask = 0, rp_state_cap;
3692 int unused;
3693
3694 /* 1a: Software RC state - RC0 */
3695 I915_WRITE(GEN6_RC_STATE, 0);
3696
3697 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3698 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303699 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003700
3701 /* 2a: Disable RC states. */
3702 I915_WRITE(GEN6_RC_CONTROL, 0);
3703
3704 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003705 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003706
3707 /* 2b: Program RC6 thresholds.*/
3708 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3709 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3710 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3711 for_each_ring(ring, dev_priv, unused)
3712 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3713 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003714 if (IS_BROADWELL(dev))
3715 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3716 else
3717 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003718
3719 /* 3: Enable RC6 */
3720 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3721 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003722 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003723 if (IS_BROADWELL(dev))
3724 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3725 GEN7_RC_CTL_TO_MODE |
3726 rc6_mask);
3727 else
3728 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3729 GEN6_RC_CTL_EI_MODE(1) |
3730 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003731
3732 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003733 I915_WRITE(GEN6_RPNSWREQ,
3734 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3735 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3736 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02003737 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
3738 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003739
Daniel Vetter7526ed72014-09-29 15:07:19 +02003740 /* Docs recommend 900MHz, and 300 MHz respectively */
3741 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
3742 dev_priv->rps.max_freq_softlimit << 24 |
3743 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003744
Daniel Vetter7526ed72014-09-29 15:07:19 +02003745 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
3746 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
3747 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
3748 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003749
Daniel Vetter7526ed72014-09-29 15:07:19 +02003750 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003751
3752 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02003753 I915_WRITE(GEN6_RP_CONTROL,
3754 GEN6_RP_MEDIA_TURBO |
3755 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3756 GEN6_RP_MEDIA_IS_GFX |
3757 GEN6_RP_ENABLE |
3758 GEN6_RP_UP_BUSY_AVG |
3759 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003760
Daniel Vetter7526ed72014-09-29 15:07:19 +02003761 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003762
3763 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
Daniel Vetter7526ed72014-09-29 15:07:19 +02003764
3765 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003766
Deepak Sc8d9a592013-11-23 14:55:42 +05303767 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003768}
3769
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003770static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003771{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003772 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003773 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003774 u32 rp_state_cap;
Ben Widawskyd060c162014-03-19 18:31:08 -07003775 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003776 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003777 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003778 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003779
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003780 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003781
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003782 /* Here begins a magic sequence of register writes to enable
3783 * auto-downclocking.
3784 *
3785 * Perhaps there might be some value in exposing these to
3786 * userspace...
3787 */
3788 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003789
3790 /* Clear the DBG now so we don't confuse earlier errors */
3791 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3792 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3793 I915_WRITE(GTFIFODBG, gtfifodbg);
3794 }
3795
Deepak Sc8d9a592013-11-23 14:55:42 +05303796 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003797
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003798 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003799
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003800 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003801
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003802 /* disable the counters and set deterministic thresholds */
3803 I915_WRITE(GEN6_RC_CONTROL, 0);
3804
3805 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3806 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3807 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3808 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3809 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3810
Chris Wilsonb4519512012-05-11 14:29:30 +01003811 for_each_ring(ring, dev_priv, i)
3812 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003813
3814 I915_WRITE(GEN6_RC_SLEEP, 0);
3815 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003816 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003817 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3818 else
3819 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003820 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003821 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3822
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003823 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003824 rc6_mode = intel_enable_rc6(dev_priv->dev);
3825 if (rc6_mode & INTEL_RC6_ENABLE)
3826 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3827
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003828 /* We don't use those on Haswell */
3829 if (!IS_HASWELL(dev)) {
3830 if (rc6_mode & INTEL_RC6p_ENABLE)
3831 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003832
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003833 if (rc6_mode & INTEL_RC6pp_ENABLE)
3834 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3835 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003836
Ben Widawskydc39fff2013-10-18 12:32:07 -07003837 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003838
3839 I915_WRITE(GEN6_RC_CONTROL,
3840 rc6_mask |
3841 GEN6_RC_CTL_EI_MODE(1) |
3842 GEN6_RC_CTL_HW_ENABLE);
3843
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003844 /* Power down if completely idle for over 50ms */
3845 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003846 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003847
Ben Widawsky42c05262012-09-26 10:34:00 -07003848 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07003849 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07003850 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07003851
3852 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3853 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3854 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003855 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07003856 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003857 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003858 }
3859
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003860 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003861 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003862
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003863 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003864
Ben Widawsky31643d52012-09-26 10:34:01 -07003865 rc6vids = 0;
3866 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3867 if (IS_GEN6(dev) && ret) {
3868 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3869 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3870 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3871 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3872 rc6vids &= 0xffff00;
3873 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3874 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3875 if (ret)
3876 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3877 }
3878
Deepak Sc8d9a592013-11-23 14:55:42 +05303879 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003880}
3881
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003882static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003883{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003884 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003885 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003886 unsigned int gpu_freq;
3887 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003888 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03003889 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003890
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003891 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003892
Ben Widawskyeda79642013-10-07 17:15:48 -03003893 policy = cpufreq_cpu_get(0);
3894 if (policy) {
3895 max_ia_freq = policy->cpuinfo.max_freq;
3896 cpufreq_cpu_put(policy);
3897 } else {
3898 /*
3899 * Default to measured freq if none found, PCU will ensure we
3900 * don't go over
3901 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003902 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03003903 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003904
3905 /* Convert from kHz to MHz */
3906 max_ia_freq /= 1000;
3907
Ben Widawsky153b4b952013-10-22 22:05:09 -07003908 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07003909 /* convert DDR frequency from units of 266.6MHz to bandwidth */
3910 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003911
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003912 /*
3913 * For each potential GPU frequency, load a ring frequency we'd like
3914 * to use for memory access. We do this by specifying the IA frequency
3915 * the PCU should use as a reference to determine the ring frequency.
3916 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003917 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003918 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07003919 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003920 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003921
Ben Widawsky46c764d2013-11-02 21:07:49 -07003922 if (INTEL_INFO(dev)->gen >= 8) {
3923 /* max(2 * GT, DDR). NB: GT is 50MHz units */
3924 ring_freq = max(min_ring_freq, gpu_freq);
3925 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07003926 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003927 ring_freq = max(min_ring_freq, ring_freq);
3928 /* leave ia_freq as the default, chosen by cpufreq */
3929 } else {
3930 /* On older processors, there is no separate ring
3931 * clock domain, so in order to boost the bandwidth
3932 * of the ring, we need to upclock the CPU (ia_freq).
3933 *
3934 * For GPU frequencies less than 750MHz,
3935 * just use the lowest ring freq.
3936 */
3937 if (gpu_freq < min_freq)
3938 ia_freq = 800;
3939 else
3940 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3941 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3942 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003943
Ben Widawsky42c05262012-09-26 10:34:00 -07003944 sandybridge_pcode_write(dev_priv,
3945 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01003946 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3947 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3948 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003949 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003950}
3951
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003952void gen6_update_ring_freq(struct drm_device *dev)
3953{
3954 struct drm_i915_private *dev_priv = dev->dev_private;
3955
3956 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
3957 return;
3958
3959 mutex_lock(&dev_priv->rps.hw_lock);
3960 __gen6_update_ring_freq(dev);
3961 mutex_unlock(&dev_priv->rps.hw_lock);
3962}
3963
Ville Syrjälä03af2042014-06-28 02:03:53 +03003964static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303965{
3966 u32 val, rp0;
3967
3968 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3969 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3970
3971 return rp0;
3972}
3973
3974static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3975{
3976 u32 val, rpe;
3977
3978 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
3979 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
3980
3981 return rpe;
3982}
3983
Deepak S7707df42014-07-12 18:46:14 +05303984static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
3985{
3986 u32 val, rp1;
3987
3988 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
3989 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3990
3991 return rp1;
3992}
3993
Ville Syrjälä03af2042014-06-28 02:03:53 +03003994static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303995{
3996 u32 val, rpn;
3997
3998 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3999 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
4000 return rpn;
4001}
4002
Deepak Sf8f2b002014-07-10 13:16:21 +05304003static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4004{
4005 u32 val, rp1;
4006
4007 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4008
4009 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4010
4011 return rp1;
4012}
4013
Ville Syrjälä03af2042014-06-28 02:03:53 +03004014static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004015{
4016 u32 val, rp0;
4017
Jani Nikula64936252013-05-22 15:36:20 +03004018 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004019
4020 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4021 /* Clamp to max */
4022 rp0 = min_t(u32, rp0, 0xea);
4023
4024 return rp0;
4025}
4026
4027static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4028{
4029 u32 val, rpe;
4030
Jani Nikula64936252013-05-22 15:36:20 +03004031 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004032 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03004033 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004034 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4035
4036 return rpe;
4037}
4038
Ville Syrjälä03af2042014-06-28 02:03:53 +03004039static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004040{
Jani Nikula64936252013-05-22 15:36:20 +03004041 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004042}
4043
Imre Deakae484342014-03-31 15:10:44 +03004044/* Check that the pctx buffer wasn't move under us. */
4045static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4046{
4047 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4048
4049 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4050 dev_priv->vlv_pctx->stolen->start);
4051}
4052
Deepak S38807742014-05-23 21:00:15 +05304053
4054/* Check that the pcbr address is not empty. */
4055static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4056{
4057 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4058
4059 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4060}
4061
4062static void cherryview_setup_pctx(struct drm_device *dev)
4063{
4064 struct drm_i915_private *dev_priv = dev->dev_private;
4065 unsigned long pctx_paddr, paddr;
4066 struct i915_gtt *gtt = &dev_priv->gtt;
4067 u32 pcbr;
4068 int pctx_size = 32*1024;
4069
4070 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4071
4072 pcbr = I915_READ(VLV_PCBR);
4073 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4074 paddr = (dev_priv->mm.stolen_base +
4075 (gtt->stolen_size - pctx_size));
4076
4077 pctx_paddr = (paddr & (~4095));
4078 I915_WRITE(VLV_PCBR, pctx_paddr);
4079 }
4080}
4081
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004082static void valleyview_setup_pctx(struct drm_device *dev)
4083{
4084 struct drm_i915_private *dev_priv = dev->dev_private;
4085 struct drm_i915_gem_object *pctx;
4086 unsigned long pctx_paddr;
4087 u32 pcbr;
4088 int pctx_size = 24*1024;
4089
Imre Deak17b0c1f2014-02-11 21:39:06 +02004090 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4091
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004092 pcbr = I915_READ(VLV_PCBR);
4093 if (pcbr) {
4094 /* BIOS set it up already, grab the pre-alloc'd space */
4095 int pcbr_offset;
4096
4097 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4098 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4099 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004100 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004101 pctx_size);
4102 goto out;
4103 }
4104
4105 /*
4106 * From the Gunit register HAS:
4107 * The Gfx driver is expected to program this register and ensure
4108 * proper allocation within Gfx stolen memory. For example, this
4109 * register should be programmed such than the PCBR range does not
4110 * overlap with other ranges, such as the frame buffer, protected
4111 * memory, or any other relevant ranges.
4112 */
4113 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4114 if (!pctx) {
4115 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4116 return;
4117 }
4118
4119 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4120 I915_WRITE(VLV_PCBR, pctx_paddr);
4121
4122out:
4123 dev_priv->vlv_pctx = pctx;
4124}
4125
Imre Deakae484342014-03-31 15:10:44 +03004126static void valleyview_cleanup_pctx(struct drm_device *dev)
4127{
4128 struct drm_i915_private *dev_priv = dev->dev_private;
4129
4130 if (WARN_ON(!dev_priv->vlv_pctx))
4131 return;
4132
4133 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4134 dev_priv->vlv_pctx = NULL;
4135}
4136
Imre Deak4e805192014-04-14 20:24:41 +03004137static void valleyview_init_gt_powersave(struct drm_device *dev)
4138{
4139 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004140 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03004141
4142 valleyview_setup_pctx(dev);
4143
4144 mutex_lock(&dev_priv->rps.hw_lock);
4145
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004146 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4147 switch ((val >> 6) & 3) {
4148 case 0:
4149 case 1:
4150 dev_priv->mem_freq = 800;
4151 break;
4152 case 2:
4153 dev_priv->mem_freq = 1066;
4154 break;
4155 case 3:
4156 dev_priv->mem_freq = 1333;
4157 break;
4158 }
4159 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4160
Imre Deak4e805192014-04-14 20:24:41 +03004161 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4162 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4163 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4164 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4165 dev_priv->rps.max_freq);
4166
4167 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4168 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4169 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4170 dev_priv->rps.efficient_freq);
4171
Deepak Sf8f2b002014-07-10 13:16:21 +05304172 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4173 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4174 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4175 dev_priv->rps.rp1_freq);
4176
Imre Deak4e805192014-04-14 20:24:41 +03004177 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4178 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4179 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4180 dev_priv->rps.min_freq);
4181
4182 /* Preserve min/max settings in case of re-init */
4183 if (dev_priv->rps.max_freq_softlimit == 0)
4184 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4185
4186 if (dev_priv->rps.min_freq_softlimit == 0)
4187 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4188
4189 mutex_unlock(&dev_priv->rps.hw_lock);
4190}
4191
Deepak S38807742014-05-23 21:00:15 +05304192static void cherryview_init_gt_powersave(struct drm_device *dev)
4193{
Deepak S2b6b3a02014-05-27 15:59:30 +05304194 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004195 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05304196
Deepak S38807742014-05-23 21:00:15 +05304197 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304198
4199 mutex_lock(&dev_priv->rps.hw_lock);
4200
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004201 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
4202 switch ((val >> 2) & 0x7) {
4203 case 0:
4204 case 1:
4205 dev_priv->rps.cz_freq = 200;
4206 dev_priv->mem_freq = 1600;
4207 break;
4208 case 2:
4209 dev_priv->rps.cz_freq = 267;
4210 dev_priv->mem_freq = 1600;
4211 break;
4212 case 3:
4213 dev_priv->rps.cz_freq = 333;
4214 dev_priv->mem_freq = 2000;
4215 break;
4216 case 4:
4217 dev_priv->rps.cz_freq = 320;
4218 dev_priv->mem_freq = 1600;
4219 break;
4220 case 5:
4221 dev_priv->rps.cz_freq = 400;
4222 dev_priv->mem_freq = 1600;
4223 break;
4224 }
4225 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4226
Deepak S2b6b3a02014-05-27 15:59:30 +05304227 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4228 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4229 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4230 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4231 dev_priv->rps.max_freq);
4232
4233 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4234 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4235 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4236 dev_priv->rps.efficient_freq);
4237
Deepak S7707df42014-07-12 18:46:14 +05304238 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4239 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4240 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4241 dev_priv->rps.rp1_freq);
4242
Deepak S2b6b3a02014-05-27 15:59:30 +05304243 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4244 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4245 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4246 dev_priv->rps.min_freq);
4247
Ville Syrjälä1c147622014-08-18 14:42:43 +03004248 WARN_ONCE((dev_priv->rps.max_freq |
4249 dev_priv->rps.efficient_freq |
4250 dev_priv->rps.rp1_freq |
4251 dev_priv->rps.min_freq) & 1,
4252 "Odd GPU freq values\n");
4253
Deepak S2b6b3a02014-05-27 15:59:30 +05304254 /* Preserve min/max settings in case of re-init */
4255 if (dev_priv->rps.max_freq_softlimit == 0)
4256 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4257
4258 if (dev_priv->rps.min_freq_softlimit == 0)
4259 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4260
4261 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304262}
4263
Imre Deak4e805192014-04-14 20:24:41 +03004264static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4265{
4266 valleyview_cleanup_pctx(dev);
4267}
4268
Deepak S38807742014-05-23 21:00:15 +05304269static void cherryview_enable_rps(struct drm_device *dev)
4270{
4271 struct drm_i915_private *dev_priv = dev->dev_private;
4272 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304273 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304274 int i;
4275
4276 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4277
4278 gtfifodbg = I915_READ(GTFIFODBG);
4279 if (gtfifodbg) {
4280 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4281 gtfifodbg);
4282 I915_WRITE(GTFIFODBG, gtfifodbg);
4283 }
4284
4285 cherryview_check_pctx(dev_priv);
4286
4287 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4288 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4289 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4290
4291 /* 2a: Program RC6 thresholds.*/
4292 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4293 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4294 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4295
4296 for_each_ring(ring, dev_priv, i)
4297 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4298 I915_WRITE(GEN6_RC_SLEEP, 0);
4299
4300 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4301
4302 /* allows RC6 residency counter to work */
4303 I915_WRITE(VLV_COUNTER_CONTROL,
4304 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4305 VLV_MEDIA_RC6_COUNT_EN |
4306 VLV_RENDER_RC6_COUNT_EN));
4307
4308 /* For now we assume BIOS is allocating and populating the PCBR */
4309 pcbr = I915_READ(VLV_PCBR);
4310
4311 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4312
4313 /* 3: Enable RC6 */
4314 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4315 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4316 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4317
4318 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4319
Deepak S2b6b3a02014-05-27 15:59:30 +05304320 /* 4 Program defaults and thresholds for RPS*/
4321 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4322 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4323 I915_WRITE(GEN6_RP_UP_EI, 66000);
4324 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4325
4326 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4327
Tom O'Rourke7405f422014-06-10 16:26:34 -07004328 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4329 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4330 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4331
Deepak S2b6b3a02014-05-27 15:59:30 +05304332 /* 5: Enable RPS */
4333 I915_WRITE(GEN6_RP_CONTROL,
4334 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004335 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304336 GEN6_RP_ENABLE |
4337 GEN6_RP_UP_BUSY_AVG |
4338 GEN6_RP_DOWN_IDLE_AVG);
4339
4340 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4341
4342 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4343 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4344
4345 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4346 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4347 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4348 dev_priv->rps.cur_freq);
4349
4350 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4351 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4352 dev_priv->rps.efficient_freq);
4353
4354 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4355
Deepak S3497a562014-07-10 13:16:26 +05304356 gen8_enable_rps_interrupts(dev);
4357
Deepak S38807742014-05-23 21:00:15 +05304358 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4359}
4360
Jesse Barnes0a073b82013-04-17 15:54:58 -07004361static void valleyview_enable_rps(struct drm_device *dev)
4362{
4363 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004364 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004365 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004366 int i;
4367
4368 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4369
Imre Deakae484342014-03-31 15:10:44 +03004370 valleyview_check_pctx(dev_priv);
4371
Jesse Barnes0a073b82013-04-17 15:54:58 -07004372 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004373 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4374 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004375 I915_WRITE(GTFIFODBG, gtfifodbg);
4376 }
4377
Deepak Sc8d9a592013-11-23 14:55:42 +05304378 /* If VLV, Forcewake all wells, else re-direct to regular path */
4379 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004380
4381 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4382 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4383 I915_WRITE(GEN6_RP_UP_EI, 66000);
4384 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4385
4386 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004387 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004388
4389 I915_WRITE(GEN6_RP_CONTROL,
4390 GEN6_RP_MEDIA_TURBO |
4391 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4392 GEN6_RP_MEDIA_IS_GFX |
4393 GEN6_RP_ENABLE |
4394 GEN6_RP_UP_BUSY_AVG |
4395 GEN6_RP_DOWN_IDLE_CONT);
4396
4397 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4398 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4399 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4400
4401 for_each_ring(ring, dev_priv, i)
4402 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4403
Jesse Barnes2f0aa302013-11-15 09:32:11 -08004404 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004405
4406 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004407 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004408 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4409 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004410 VLV_MEDIA_RC6_COUNT_EN |
4411 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004412
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004413 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004414 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004415
4416 intel_print_rc6_info(dev, rc6_mode);
4417
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004418 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004419
Jani Nikula64936252013-05-22 15:36:20 +03004420 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004421
4422 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4423 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4424
Ben Widawskyb39fb292014-03-19 18:31:11 -07004425 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004426 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004427 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4428 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004429
Ville Syrjälä73008b92013-06-25 19:21:01 +03004430 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004431 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4432 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004433
Ben Widawskyb39fb292014-03-19 18:31:11 -07004434 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004435
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004436 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004437
Deepak Sc8d9a592013-11-23 14:55:42 +05304438 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004439}
4440
Daniel Vetter930ebb42012-06-29 23:32:16 +02004441void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004442{
4443 struct drm_i915_private *dev_priv = dev->dev_private;
4444
Daniel Vetter3e373942012-11-02 19:55:04 +01004445 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004446 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004447 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4448 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004449 }
4450
Daniel Vetter3e373942012-11-02 19:55:04 +01004451 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004452 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004453 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4454 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004455 }
4456}
4457
Daniel Vetter930ebb42012-06-29 23:32:16 +02004458static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004459{
4460 struct drm_i915_private *dev_priv = dev->dev_private;
4461
4462 if (I915_READ(PWRCTXA)) {
4463 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4464 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4465 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4466 50);
4467
4468 I915_WRITE(PWRCTXA, 0);
4469 POSTING_READ(PWRCTXA);
4470
4471 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4472 POSTING_READ(RSTDBYCTL);
4473 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004474}
4475
4476static int ironlake_setup_rc6(struct drm_device *dev)
4477{
4478 struct drm_i915_private *dev_priv = dev->dev_private;
4479
Daniel Vetter3e373942012-11-02 19:55:04 +01004480 if (dev_priv->ips.renderctx == NULL)
4481 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4482 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004483 return -ENOMEM;
4484
Daniel Vetter3e373942012-11-02 19:55:04 +01004485 if (dev_priv->ips.pwrctx == NULL)
4486 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4487 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004488 ironlake_teardown_rc6(dev);
4489 return -ENOMEM;
4490 }
4491
4492 return 0;
4493}
4494
Daniel Vetter930ebb42012-06-29 23:32:16 +02004495static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004496{
4497 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004498 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004499 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004500 int ret;
4501
4502 /* rc6 disabled by default due to repeated reports of hanging during
4503 * boot and resume.
4504 */
4505 if (!intel_enable_rc6(dev))
4506 return;
4507
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004508 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4509
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004510 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004511 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004512 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004513
Chris Wilson3e960502012-11-27 16:22:54 +00004514 was_interruptible = dev_priv->mm.interruptible;
4515 dev_priv->mm.interruptible = false;
4516
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004517 /*
4518 * GPU can automatically power down the render unit if given a page
4519 * to save state.
4520 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004521 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004522 if (ret) {
4523 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004524 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004525 return;
4526 }
4527
Daniel Vetter6d90c952012-04-26 23:28:05 +02004528 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4529 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004530 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004531 MI_MM_SPACE_GTT |
4532 MI_SAVE_EXT_STATE_EN |
4533 MI_RESTORE_EXT_STATE_EN |
4534 MI_RESTORE_INHIBIT);
4535 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4536 intel_ring_emit(ring, MI_NOOP);
4537 intel_ring_emit(ring, MI_FLUSH);
4538 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004539
4540 /*
4541 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4542 * does an implicit flush, combined with MI_FLUSH above, it should be
4543 * safe to assume that renderctx is valid
4544 */
Chris Wilson3e960502012-11-27 16:22:54 +00004545 ret = intel_ring_idle(ring);
4546 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004547 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004548 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004549 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004550 return;
4551 }
4552
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004553 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004554 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004555
Imre Deak91ca6892014-04-14 20:24:25 +03004556 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004557}
4558
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004559static unsigned long intel_pxfreq(u32 vidfreq)
4560{
4561 unsigned long freq;
4562 int div = (vidfreq & 0x3f0000) >> 16;
4563 int post = (vidfreq & 0x3000) >> 12;
4564 int pre = (vidfreq & 0x7);
4565
4566 if (!pre)
4567 return 0;
4568
4569 freq = ((div * 133333) / ((1<<post) * pre));
4570
4571 return freq;
4572}
4573
Daniel Vettereb48eb02012-04-26 23:28:12 +02004574static const struct cparams {
4575 u16 i;
4576 u16 t;
4577 u16 m;
4578 u16 c;
4579} cparams[] = {
4580 { 1, 1333, 301, 28664 },
4581 { 1, 1066, 294, 24460 },
4582 { 1, 800, 294, 25192 },
4583 { 0, 1333, 276, 27605 },
4584 { 0, 1066, 276, 27605 },
4585 { 0, 800, 231, 23784 },
4586};
4587
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004588static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004589{
4590 u64 total_count, diff, ret;
4591 u32 count1, count2, count3, m = 0, c = 0;
4592 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4593 int i;
4594
Daniel Vetter02d71952012-08-09 16:44:54 +02004595 assert_spin_locked(&mchdev_lock);
4596
Daniel Vetter20e4d402012-08-08 23:35:39 +02004597 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004598
4599 /* Prevent division-by-zero if we are asking too fast.
4600 * Also, we don't get interesting results if we are polling
4601 * faster than once in 10ms, so just return the saved value
4602 * in such cases.
4603 */
4604 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004605 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004606
4607 count1 = I915_READ(DMIEC);
4608 count2 = I915_READ(DDREC);
4609 count3 = I915_READ(CSIEC);
4610
4611 total_count = count1 + count2 + count3;
4612
4613 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004614 if (total_count < dev_priv->ips.last_count1) {
4615 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004616 diff += total_count;
4617 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004618 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004619 }
4620
4621 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004622 if (cparams[i].i == dev_priv->ips.c_m &&
4623 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004624 m = cparams[i].m;
4625 c = cparams[i].c;
4626 break;
4627 }
4628 }
4629
4630 diff = div_u64(diff, diff1);
4631 ret = ((m * diff) + c);
4632 ret = div_u64(ret, 10);
4633
Daniel Vetter20e4d402012-08-08 23:35:39 +02004634 dev_priv->ips.last_count1 = total_count;
4635 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004636
Daniel Vetter20e4d402012-08-08 23:35:39 +02004637 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004638
4639 return ret;
4640}
4641
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004642unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4643{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004644 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004645 unsigned long val;
4646
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004647 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004648 return 0;
4649
4650 spin_lock_irq(&mchdev_lock);
4651
4652 val = __i915_chipset_val(dev_priv);
4653
4654 spin_unlock_irq(&mchdev_lock);
4655
4656 return val;
4657}
4658
Daniel Vettereb48eb02012-04-26 23:28:12 +02004659unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4660{
4661 unsigned long m, x, b;
4662 u32 tsfs;
4663
4664 tsfs = I915_READ(TSFS);
4665
4666 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4667 x = I915_READ8(TR1);
4668
4669 b = tsfs & TSFS_INTR_MASK;
4670
4671 return ((m * x) / 127) - b;
4672}
4673
4674static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4675{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004676 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004677 static const struct v_table {
4678 u16 vd; /* in .1 mil */
4679 u16 vm; /* in .1 mil */
4680 } v_table[] = {
4681 { 0, 0, },
4682 { 375, 0, },
4683 { 500, 0, },
4684 { 625, 0, },
4685 { 750, 0, },
4686 { 875, 0, },
4687 { 1000, 0, },
4688 { 1125, 0, },
4689 { 4125, 3000, },
4690 { 4125, 3000, },
4691 { 4125, 3000, },
4692 { 4125, 3000, },
4693 { 4125, 3000, },
4694 { 4125, 3000, },
4695 { 4125, 3000, },
4696 { 4125, 3000, },
4697 { 4125, 3000, },
4698 { 4125, 3000, },
4699 { 4125, 3000, },
4700 { 4125, 3000, },
4701 { 4125, 3000, },
4702 { 4125, 3000, },
4703 { 4125, 3000, },
4704 { 4125, 3000, },
4705 { 4125, 3000, },
4706 { 4125, 3000, },
4707 { 4125, 3000, },
4708 { 4125, 3000, },
4709 { 4125, 3000, },
4710 { 4125, 3000, },
4711 { 4125, 3000, },
4712 { 4125, 3000, },
4713 { 4250, 3125, },
4714 { 4375, 3250, },
4715 { 4500, 3375, },
4716 { 4625, 3500, },
4717 { 4750, 3625, },
4718 { 4875, 3750, },
4719 { 5000, 3875, },
4720 { 5125, 4000, },
4721 { 5250, 4125, },
4722 { 5375, 4250, },
4723 { 5500, 4375, },
4724 { 5625, 4500, },
4725 { 5750, 4625, },
4726 { 5875, 4750, },
4727 { 6000, 4875, },
4728 { 6125, 5000, },
4729 { 6250, 5125, },
4730 { 6375, 5250, },
4731 { 6500, 5375, },
4732 { 6625, 5500, },
4733 { 6750, 5625, },
4734 { 6875, 5750, },
4735 { 7000, 5875, },
4736 { 7125, 6000, },
4737 { 7250, 6125, },
4738 { 7375, 6250, },
4739 { 7500, 6375, },
4740 { 7625, 6500, },
4741 { 7750, 6625, },
4742 { 7875, 6750, },
4743 { 8000, 6875, },
4744 { 8125, 7000, },
4745 { 8250, 7125, },
4746 { 8375, 7250, },
4747 { 8500, 7375, },
4748 { 8625, 7500, },
4749 { 8750, 7625, },
4750 { 8875, 7750, },
4751 { 9000, 7875, },
4752 { 9125, 8000, },
4753 { 9250, 8125, },
4754 { 9375, 8250, },
4755 { 9500, 8375, },
4756 { 9625, 8500, },
4757 { 9750, 8625, },
4758 { 9875, 8750, },
4759 { 10000, 8875, },
4760 { 10125, 9000, },
4761 { 10250, 9125, },
4762 { 10375, 9250, },
4763 { 10500, 9375, },
4764 { 10625, 9500, },
4765 { 10750, 9625, },
4766 { 10875, 9750, },
4767 { 11000, 9875, },
4768 { 11125, 10000, },
4769 { 11250, 10125, },
4770 { 11375, 10250, },
4771 { 11500, 10375, },
4772 { 11625, 10500, },
4773 { 11750, 10625, },
4774 { 11875, 10750, },
4775 { 12000, 10875, },
4776 { 12125, 11000, },
4777 { 12250, 11125, },
4778 { 12375, 11250, },
4779 { 12500, 11375, },
4780 { 12625, 11500, },
4781 { 12750, 11625, },
4782 { 12875, 11750, },
4783 { 13000, 11875, },
4784 { 13125, 12000, },
4785 { 13250, 12125, },
4786 { 13375, 12250, },
4787 { 13500, 12375, },
4788 { 13625, 12500, },
4789 { 13750, 12625, },
4790 { 13875, 12750, },
4791 { 14000, 12875, },
4792 { 14125, 13000, },
4793 { 14250, 13125, },
4794 { 14375, 13250, },
4795 { 14500, 13375, },
4796 { 14625, 13500, },
4797 { 14750, 13625, },
4798 { 14875, 13750, },
4799 { 15000, 13875, },
4800 { 15125, 14000, },
4801 { 15250, 14125, },
4802 { 15375, 14250, },
4803 { 15500, 14375, },
4804 { 15625, 14500, },
4805 { 15750, 14625, },
4806 { 15875, 14750, },
4807 { 16000, 14875, },
4808 { 16125, 15000, },
4809 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004810 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004811 return v_table[pxvid].vm;
4812 else
4813 return v_table[pxvid].vd;
4814}
4815
Daniel Vetter02d71952012-08-09 16:44:54 +02004816static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004817{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004818 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004819 u32 count;
4820
Daniel Vetter02d71952012-08-09 16:44:54 +02004821 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004822
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004823 now = ktime_get_raw_ns();
4824 diffms = now - dev_priv->ips.last_time2;
4825 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004826
4827 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02004828 if (!diffms)
4829 return;
4830
4831 count = I915_READ(GFXEC);
4832
Daniel Vetter20e4d402012-08-08 23:35:39 +02004833 if (count < dev_priv->ips.last_count2) {
4834 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004835 diff += count;
4836 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004837 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004838 }
4839
Daniel Vetter20e4d402012-08-08 23:35:39 +02004840 dev_priv->ips.last_count2 = count;
4841 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004842
4843 /* More magic constants... */
4844 diff = diff * 1181;
4845 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004846 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004847}
4848
Daniel Vetter02d71952012-08-09 16:44:54 +02004849void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4850{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004851 struct drm_device *dev = dev_priv->dev;
4852
4853 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02004854 return;
4855
Daniel Vetter92703882012-08-09 16:46:01 +02004856 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004857
4858 __i915_update_gfx_val(dev_priv);
4859
Daniel Vetter92703882012-08-09 16:46:01 +02004860 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004861}
4862
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004863static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004864{
4865 unsigned long t, corr, state1, corr2, state2;
4866 u32 pxvid, ext_v;
4867
Daniel Vetter02d71952012-08-09 16:44:54 +02004868 assert_spin_locked(&mchdev_lock);
4869
Ben Widawskyb39fb292014-03-19 18:31:11 -07004870 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004871 pxvid = (pxvid >> 24) & 0x7f;
4872 ext_v = pvid_to_extvid(dev_priv, pxvid);
4873
4874 state1 = ext_v;
4875
4876 t = i915_mch_val(dev_priv);
4877
4878 /* Revel in the empirically derived constants */
4879
4880 /* Correction factor in 1/100000 units */
4881 if (t > 80)
4882 corr = ((t * 2349) + 135940);
4883 else if (t >= 50)
4884 corr = ((t * 964) + 29317);
4885 else /* < 50 */
4886 corr = ((t * 301) + 1004);
4887
4888 corr = corr * ((150142 * state1) / 10000 - 78642);
4889 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02004890 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004891
4892 state2 = (corr2 * state1) / 10000;
4893 state2 /= 100; /* convert to mW */
4894
Daniel Vetter02d71952012-08-09 16:44:54 +02004895 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004896
Daniel Vetter20e4d402012-08-08 23:35:39 +02004897 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004898}
4899
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004900unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4901{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004902 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004903 unsigned long val;
4904
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004905 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004906 return 0;
4907
4908 spin_lock_irq(&mchdev_lock);
4909
4910 val = __i915_gfx_val(dev_priv);
4911
4912 spin_unlock_irq(&mchdev_lock);
4913
4914 return val;
4915}
4916
Daniel Vettereb48eb02012-04-26 23:28:12 +02004917/**
4918 * i915_read_mch_val - return value for IPS use
4919 *
4920 * Calculate and return a value for the IPS driver to use when deciding whether
4921 * we have thermal and power headroom to increase CPU or GPU power budget.
4922 */
4923unsigned long i915_read_mch_val(void)
4924{
4925 struct drm_i915_private *dev_priv;
4926 unsigned long chipset_val, graphics_val, ret = 0;
4927
Daniel Vetter92703882012-08-09 16:46:01 +02004928 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004929 if (!i915_mch_dev)
4930 goto out_unlock;
4931 dev_priv = i915_mch_dev;
4932
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004933 chipset_val = __i915_chipset_val(dev_priv);
4934 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004935
4936 ret = chipset_val + graphics_val;
4937
4938out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004939 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004940
4941 return ret;
4942}
4943EXPORT_SYMBOL_GPL(i915_read_mch_val);
4944
4945/**
4946 * i915_gpu_raise - raise GPU frequency limit
4947 *
4948 * Raise the limit; IPS indicates we have thermal headroom.
4949 */
4950bool i915_gpu_raise(void)
4951{
4952 struct drm_i915_private *dev_priv;
4953 bool ret = true;
4954
Daniel Vetter92703882012-08-09 16:46:01 +02004955 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004956 if (!i915_mch_dev) {
4957 ret = false;
4958 goto out_unlock;
4959 }
4960 dev_priv = i915_mch_dev;
4961
Daniel Vetter20e4d402012-08-08 23:35:39 +02004962 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4963 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004964
4965out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004966 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004967
4968 return ret;
4969}
4970EXPORT_SYMBOL_GPL(i915_gpu_raise);
4971
4972/**
4973 * i915_gpu_lower - lower GPU frequency limit
4974 *
4975 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4976 * frequency maximum.
4977 */
4978bool i915_gpu_lower(void)
4979{
4980 struct drm_i915_private *dev_priv;
4981 bool ret = true;
4982
Daniel Vetter92703882012-08-09 16:46:01 +02004983 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004984 if (!i915_mch_dev) {
4985 ret = false;
4986 goto out_unlock;
4987 }
4988 dev_priv = i915_mch_dev;
4989
Daniel Vetter20e4d402012-08-08 23:35:39 +02004990 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4991 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004992
4993out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004994 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004995
4996 return ret;
4997}
4998EXPORT_SYMBOL_GPL(i915_gpu_lower);
4999
5000/**
5001 * i915_gpu_busy - indicate GPU business to IPS
5002 *
5003 * Tell the IPS driver whether or not the GPU is busy.
5004 */
5005bool i915_gpu_busy(void)
5006{
5007 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005008 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005009 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005010 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005011
Daniel Vetter92703882012-08-09 16:46:01 +02005012 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005013 if (!i915_mch_dev)
5014 goto out_unlock;
5015 dev_priv = i915_mch_dev;
5016
Chris Wilsonf047e392012-07-21 12:31:41 +01005017 for_each_ring(ring, dev_priv, i)
5018 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005019
5020out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005021 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005022
5023 return ret;
5024}
5025EXPORT_SYMBOL_GPL(i915_gpu_busy);
5026
5027/**
5028 * i915_gpu_turbo_disable - disable graphics turbo
5029 *
5030 * Disable graphics turbo by resetting the max frequency and setting the
5031 * current frequency to the default.
5032 */
5033bool i915_gpu_turbo_disable(void)
5034{
5035 struct drm_i915_private *dev_priv;
5036 bool ret = true;
5037
Daniel Vetter92703882012-08-09 16:46:01 +02005038 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005039 if (!i915_mch_dev) {
5040 ret = false;
5041 goto out_unlock;
5042 }
5043 dev_priv = i915_mch_dev;
5044
Daniel Vetter20e4d402012-08-08 23:35:39 +02005045 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005046
Daniel Vetter20e4d402012-08-08 23:35:39 +02005047 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005048 ret = false;
5049
5050out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005051 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005052
5053 return ret;
5054}
5055EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5056
5057/**
5058 * Tells the intel_ips driver that the i915 driver is now loaded, if
5059 * IPS got loaded first.
5060 *
5061 * This awkward dance is so that neither module has to depend on the
5062 * other in order for IPS to do the appropriate communication of
5063 * GPU turbo limits to i915.
5064 */
5065static void
5066ips_ping_for_i915_load(void)
5067{
5068 void (*link)(void);
5069
5070 link = symbol_get(ips_link_to_i915_driver);
5071 if (link) {
5072 link();
5073 symbol_put(ips_link_to_i915_driver);
5074 }
5075}
5076
5077void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5078{
Daniel Vetter02d71952012-08-09 16:44:54 +02005079 /* We only register the i915 ips part with intel-ips once everything is
5080 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02005081 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005082 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02005083 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005084
5085 ips_ping_for_i915_load();
5086}
5087
5088void intel_gpu_ips_teardown(void)
5089{
Daniel Vetter92703882012-08-09 16:46:01 +02005090 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005091 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02005092 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005093}
Deepak S76c3552f2014-01-30 23:08:16 +05305094
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005095static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005096{
5097 struct drm_i915_private *dev_priv = dev->dev_private;
5098 u32 lcfuse;
5099 u8 pxw[16];
5100 int i;
5101
5102 /* Disable to program */
5103 I915_WRITE(ECR, 0);
5104 POSTING_READ(ECR);
5105
5106 /* Program energy weights for various events */
5107 I915_WRITE(SDEW, 0x15040d00);
5108 I915_WRITE(CSIEW0, 0x007f0000);
5109 I915_WRITE(CSIEW1, 0x1e220004);
5110 I915_WRITE(CSIEW2, 0x04000004);
5111
5112 for (i = 0; i < 5; i++)
5113 I915_WRITE(PEW + (i * 4), 0);
5114 for (i = 0; i < 3; i++)
5115 I915_WRITE(DEW + (i * 4), 0);
5116
5117 /* Program P-state weights to account for frequency power adjustment */
5118 for (i = 0; i < 16; i++) {
5119 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5120 unsigned long freq = intel_pxfreq(pxvidfreq);
5121 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5122 PXVFREQ_PX_SHIFT;
5123 unsigned long val;
5124
5125 val = vid * vid;
5126 val *= (freq / 1000);
5127 val *= 255;
5128 val /= (127*127*900);
5129 if (val > 0xff)
5130 DRM_ERROR("bad pxval: %ld\n", val);
5131 pxw[i] = val;
5132 }
5133 /* Render standby states get 0 weight */
5134 pxw[14] = 0;
5135 pxw[15] = 0;
5136
5137 for (i = 0; i < 4; i++) {
5138 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5139 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5140 I915_WRITE(PXW + (i * 4), val);
5141 }
5142
5143 /* Adjust magic regs to magic values (more experimental results) */
5144 I915_WRITE(OGW0, 0);
5145 I915_WRITE(OGW1, 0);
5146 I915_WRITE(EG0, 0x00007f00);
5147 I915_WRITE(EG1, 0x0000000e);
5148 I915_WRITE(EG2, 0x000e0000);
5149 I915_WRITE(EG3, 0x68000300);
5150 I915_WRITE(EG4, 0x42000000);
5151 I915_WRITE(EG5, 0x00140031);
5152 I915_WRITE(EG6, 0);
5153 I915_WRITE(EG7, 0);
5154
5155 for (i = 0; i < 8; i++)
5156 I915_WRITE(PXWL + (i * 4), 0);
5157
5158 /* Enable PMON + select events */
5159 I915_WRITE(ECR, 0x80000019);
5160
5161 lcfuse = I915_READ(LCFUSE02);
5162
Daniel Vetter20e4d402012-08-08 23:35:39 +02005163 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005164}
5165
Imre Deakae484342014-03-31 15:10:44 +03005166void intel_init_gt_powersave(struct drm_device *dev)
5167{
Imre Deake6069ca2014-04-18 16:01:02 +03005168 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5169
Deepak S38807742014-05-23 21:00:15 +05305170 if (IS_CHERRYVIEW(dev))
5171 cherryview_init_gt_powersave(dev);
5172 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005173 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005174}
5175
5176void intel_cleanup_gt_powersave(struct drm_device *dev)
5177{
Deepak S38807742014-05-23 21:00:15 +05305178 if (IS_CHERRYVIEW(dev))
5179 return;
5180 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005181 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005182}
5183
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005184/**
5185 * intel_suspend_gt_powersave - suspend PM work and helper threads
5186 * @dev: drm device
5187 *
5188 * We don't want to disable RC6 or other features here, we just want
5189 * to make sure any work we've queued has finished and won't bother
5190 * us while we're suspended.
5191 */
5192void intel_suspend_gt_powersave(struct drm_device *dev)
5193{
5194 struct drm_i915_private *dev_priv = dev->dev_private;
5195
5196 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005197 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005198
5199 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5200
5201 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05305202
5203 /* Force GPU to min freq during suspend */
5204 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005205}
5206
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005207void intel_disable_gt_powersave(struct drm_device *dev)
5208{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005209 struct drm_i915_private *dev_priv = dev->dev_private;
5210
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005211 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005212 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005213
Daniel Vetter930ebb42012-06-29 23:32:16 +02005214 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005215 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005216 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05305217 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005218 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005219
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005220 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305221 if (IS_CHERRYVIEW(dev))
5222 cherryview_disable_rps(dev);
5223 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005224 valleyview_disable_rps(dev);
5225 else
5226 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005227 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005228 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005229 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005230}
5231
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005232static void intel_gen6_powersave_work(struct work_struct *work)
5233{
5234 struct drm_i915_private *dev_priv =
5235 container_of(work, struct drm_i915_private,
5236 rps.delayed_resume_work.work);
5237 struct drm_device *dev = dev_priv->dev;
5238
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005239 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005240
Deepak S38807742014-05-23 21:00:15 +05305241 if (IS_CHERRYVIEW(dev)) {
5242 cherryview_enable_rps(dev);
5243 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005244 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005245 } else if (IS_BROADWELL(dev)) {
5246 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005247 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005248 } else {
5249 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005250 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005251 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005252 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005253 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005254
5255 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005256}
5257
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005258void intel_enable_gt_powersave(struct drm_device *dev)
5259{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005260 struct drm_i915_private *dev_priv = dev->dev_private;
5261
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005262 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005263 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005264 ironlake_enable_drps(dev);
5265 ironlake_enable_rc6(dev);
5266 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005267 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305268 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005269 /*
5270 * PCU communication is slow and this doesn't need to be
5271 * done at any specific time, so do this out of our fast path
5272 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005273 *
5274 * We depend on the HW RC6 power context save/restore
5275 * mechanism when entering D3 through runtime PM suspend. So
5276 * disable RPM until RPS/RC6 is properly setup. We can only
5277 * get here via the driver load/system resume/runtime resume
5278 * paths, so the _noresume version is enough (and in case of
5279 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005280 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005281 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5282 round_jiffies_up_relative(HZ)))
5283 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005284 }
5285}
5286
Imre Deakc6df39b2014-04-14 20:24:29 +03005287void intel_reset_gt_powersave(struct drm_device *dev)
5288{
5289 struct drm_i915_private *dev_priv = dev->dev_private;
5290
5291 dev_priv->rps.enabled = false;
5292 intel_enable_gt_powersave(dev);
5293}
5294
Daniel Vetter3107bd42012-10-31 22:52:31 +01005295static void ibx_init_clock_gating(struct drm_device *dev)
5296{
5297 struct drm_i915_private *dev_priv = dev->dev_private;
5298
5299 /*
5300 * On Ibex Peak and Cougar Point, we need to disable clock
5301 * gating for the panel power sequencer or it will fail to
5302 * start up when no ports are active.
5303 */
5304 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5305}
5306
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005307static void g4x_disable_trickle_feed(struct drm_device *dev)
5308{
5309 struct drm_i915_private *dev_priv = dev->dev_private;
5310 int pipe;
5311
Damien Lespiau055e3932014-08-18 13:49:10 +01005312 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005313 I915_WRITE(DSPCNTR(pipe),
5314 I915_READ(DSPCNTR(pipe)) |
5315 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005316 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005317 }
5318}
5319
Ville Syrjälä017636c2013-12-05 15:51:37 +02005320static void ilk_init_lp_watermarks(struct drm_device *dev)
5321{
5322 struct drm_i915_private *dev_priv = dev->dev_private;
5323
5324 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5325 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5326 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5327
5328 /*
5329 * Don't touch WM1S_LP_EN here.
5330 * Doing so could cause underruns.
5331 */
5332}
5333
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005334static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005335{
5336 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005337 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005338
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005339 /*
5340 * Required for FBC
5341 * WaFbcDisableDpfcClockGating:ilk
5342 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005343 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5344 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5345 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005346
5347 I915_WRITE(PCH_3DCGDIS0,
5348 MARIUNIT_CLOCK_GATE_DISABLE |
5349 SVSMUNIT_CLOCK_GATE_DISABLE);
5350 I915_WRITE(PCH_3DCGDIS1,
5351 VFMUNIT_CLOCK_GATE_DISABLE);
5352
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005353 /*
5354 * According to the spec the following bits should be set in
5355 * order to enable memory self-refresh
5356 * The bit 22/21 of 0x42004
5357 * The bit 5 of 0x42020
5358 * The bit 15 of 0x45000
5359 */
5360 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5361 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5362 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005363 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005364 I915_WRITE(DISP_ARB_CTL,
5365 (I915_READ(DISP_ARB_CTL) |
5366 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005367
5368 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005369
5370 /*
5371 * Based on the document from hardware guys the following bits
5372 * should be set unconditionally in order to enable FBC.
5373 * The bit 22 of 0x42000
5374 * The bit 22 of 0x42004
5375 * The bit 7,8,9 of 0x42020.
5376 */
5377 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005378 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005379 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5380 I915_READ(ILK_DISPLAY_CHICKEN1) |
5381 ILK_FBCQ_DIS);
5382 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5383 I915_READ(ILK_DISPLAY_CHICKEN2) |
5384 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005385 }
5386
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005387 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5388
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005389 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5390 I915_READ(ILK_DISPLAY_CHICKEN2) |
5391 ILK_ELPIN_409_SELECT);
5392 I915_WRITE(_3D_CHICKEN2,
5393 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5394 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005395
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005396 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005397 I915_WRITE(CACHE_MODE_0,
5398 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005399
Akash Goel4e046322014-04-04 17:14:38 +05305400 /* WaDisable_RenderCache_OperationalFlush:ilk */
5401 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5402
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005403 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005404
Daniel Vetter3107bd42012-10-31 22:52:31 +01005405 ibx_init_clock_gating(dev);
5406}
5407
5408static void cpt_init_clock_gating(struct drm_device *dev)
5409{
5410 struct drm_i915_private *dev_priv = dev->dev_private;
5411 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005412 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005413
5414 /*
5415 * On Ibex Peak and Cougar Point, we need to disable clock
5416 * gating for the panel power sequencer or it will fail to
5417 * start up when no ports are active.
5418 */
Jesse Barnescd664072013-10-02 10:34:19 -07005419 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5420 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5421 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005422 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5423 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005424 /* The below fixes the weird display corruption, a few pixels shifted
5425 * downward, on (only) LVDS of some HP laptops with IVY.
5426 */
Damien Lespiau055e3932014-08-18 13:49:10 +01005427 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005428 val = I915_READ(TRANS_CHICKEN2(pipe));
5429 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5430 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005431 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005432 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005433 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5434 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5435 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005436 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5437 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005438 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01005439 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01005440 I915_WRITE(TRANS_CHICKEN1(pipe),
5441 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5442 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005443}
5444
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005445static void gen6_check_mch_setup(struct drm_device *dev)
5446{
5447 struct drm_i915_private *dev_priv = dev->dev_private;
5448 uint32_t tmp;
5449
5450 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005451 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5452 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5453 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005454}
5455
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005456static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005457{
5458 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005459 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005460
Damien Lespiau231e54f2012-10-19 17:55:41 +01005461 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005462
5463 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5464 I915_READ(ILK_DISPLAY_CHICKEN2) |
5465 ILK_ELPIN_409_SELECT);
5466
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005467 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005468 I915_WRITE(_3D_CHICKEN,
5469 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5470
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005471 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005472 if (IS_SNB_GT1(dev))
5473 I915_WRITE(GEN6_GT_MODE,
5474 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5475
Akash Goel4e046322014-04-04 17:14:38 +05305476 /* WaDisable_RenderCache_OperationalFlush:snb */
5477 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5478
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005479 /*
5480 * BSpec recoomends 8x4 when MSAA is used,
5481 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005482 *
5483 * Note that PS/WM thread counts depend on the WIZ hashing
5484 * disable bit, which we don't touch here, but it's good
5485 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005486 */
5487 I915_WRITE(GEN6_GT_MODE,
5488 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5489
Ville Syrjälä017636c2013-12-05 15:51:37 +02005490 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005491
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005492 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005493 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005494
5495 I915_WRITE(GEN6_UCGCTL1,
5496 I915_READ(GEN6_UCGCTL1) |
5497 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5498 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5499
5500 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5501 * gating disable must be set. Failure to set it results in
5502 * flickering pixels due to Z write ordering failures after
5503 * some amount of runtime in the Mesa "fire" demo, and Unigine
5504 * Sanctuary and Tropics, and apparently anything else with
5505 * alpha test or pixel discard.
5506 *
5507 * According to the spec, bit 11 (RCCUNIT) must also be set,
5508 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005509 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005510 * WaDisableRCCUnitClockGating:snb
5511 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005512 */
5513 I915_WRITE(GEN6_UCGCTL2,
5514 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5515 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5516
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005517 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005518 I915_WRITE(_3D_CHICKEN3,
5519 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005520
5521 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005522 * Bspec says:
5523 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5524 * 3DSTATE_SF number of SF output attributes is more than 16."
5525 */
5526 I915_WRITE(_3D_CHICKEN3,
5527 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5528
5529 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005530 * According to the spec the following bits should be
5531 * set in order to enable memory self-refresh and fbc:
5532 * The bit21 and bit22 of 0x42000
5533 * The bit21 and bit22 of 0x42004
5534 * The bit5 and bit7 of 0x42020
5535 * The bit14 of 0x70180
5536 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005537 *
5538 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005539 */
5540 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5541 I915_READ(ILK_DISPLAY_CHICKEN1) |
5542 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5543 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5544 I915_READ(ILK_DISPLAY_CHICKEN2) |
5545 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005546 I915_WRITE(ILK_DSPCLK_GATE_D,
5547 I915_READ(ILK_DSPCLK_GATE_D) |
5548 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5549 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005550
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005551 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005552
Daniel Vetter3107bd42012-10-31 22:52:31 +01005553 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005554
5555 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005556}
5557
5558static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5559{
5560 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5561
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005562 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005563 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005564 *
5565 * This actually overrides the dispatch
5566 * mode for all thread types.
5567 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005568 reg &= ~GEN7_FF_SCHED_MASK;
5569 reg |= GEN7_FF_TS_SCHED_HW;
5570 reg |= GEN7_FF_VS_SCHED_HW;
5571 reg |= GEN7_FF_DS_SCHED_HW;
5572
5573 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5574}
5575
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005576static void lpt_init_clock_gating(struct drm_device *dev)
5577{
5578 struct drm_i915_private *dev_priv = dev->dev_private;
5579
5580 /*
5581 * TODO: this bit should only be enabled when really needed, then
5582 * disabled when not needed anymore in order to save power.
5583 */
5584 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5585 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5586 I915_READ(SOUTH_DSPCLK_GATE_D) |
5587 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005588
5589 /* WADPOClockGatingDisable:hsw */
5590 I915_WRITE(_TRANSA_CHICKEN1,
5591 I915_READ(_TRANSA_CHICKEN1) |
5592 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005593}
5594
Imre Deak7d708ee2013-04-17 14:04:50 +03005595static void lpt_suspend_hw(struct drm_device *dev)
5596{
5597 struct drm_i915_private *dev_priv = dev->dev_private;
5598
5599 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5600 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5601
5602 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5603 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5604 }
5605}
5606
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03005607static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005608{
5609 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005610 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005611
5612 I915_WRITE(WM3_LP_ILK, 0);
5613 I915_WRITE(WM2_LP_ILK, 0);
5614 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005615
5616 /* FIXME(BDW): Check all the w/a, some might only apply to
5617 * pre-production hw. */
5618
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005619
Ben Widawsky4afe8d32013-11-02 21:07:55 -07005620 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5621
Ben Widawsky7f88da02013-11-02 21:07:58 -07005622 I915_WRITE(_3D_CHICKEN3,
Michel Thierryb3f9ad92014-07-07 12:40:17 +01005623 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
Ben Widawsky7f88da02013-11-02 21:07:58 -07005624
Ben Widawsky242a4012014-04-18 18:04:29 -03005625
Ben Widawskyab57fff2013-12-12 15:28:04 -08005626 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005627 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005628
Ben Widawskyab57fff2013-12-12 15:28:04 -08005629 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005630 I915_WRITE(CHICKEN_PAR1_1,
5631 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5632
Ben Widawskyab57fff2013-12-12 15:28:04 -08005633 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01005634 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00005635 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005636 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005637 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005638 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005639
Ben Widawskyab57fff2013-12-12 15:28:04 -08005640 /* WaVSRefCountFullforceMissDisable:bdw */
5641 /* WaDSRefCountFullforceMissDisable:bdw */
5642 I915_WRITE(GEN7_FF_THREAD_MODE,
5643 I915_READ(GEN7_FF_THREAD_MODE) &
5644 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005645
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005646 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5647 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005648
5649 /* WaDisableSDEUnitClockGating:bdw */
5650 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5651 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005652
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03005653 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005654}
5655
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005656static void haswell_init_clock_gating(struct drm_device *dev)
5657{
5658 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005659
Ville Syrjälä017636c2013-12-05 15:51:37 +02005660 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005661
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005662 /* L3 caching of data atomics doesn't work -- disable it. */
5663 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5664 I915_WRITE(HSW_ROW_CHICKEN3,
5665 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5666
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005667 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005668 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5669 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5670 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5671
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005672 /* WaVSRefCountFullforceMissDisable:hsw */
5673 I915_WRITE(GEN7_FF_THREAD_MODE,
5674 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005675
Akash Goel4e046322014-04-04 17:14:38 +05305676 /* WaDisable_RenderCache_OperationalFlush:hsw */
5677 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5678
Chia-I Wufe27c602014-01-28 13:29:33 +08005679 /* enable HiZ Raw Stall Optimization */
5680 I915_WRITE(CACHE_MODE_0_GEN7,
5681 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5682
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005683 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005684 I915_WRITE(CACHE_MODE_1,
5685 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005686
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005687 /*
5688 * BSpec recommends 8x4 when MSAA is used,
5689 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005690 *
5691 * Note that PS/WM thread counts depend on the WIZ hashing
5692 * disable bit, which we don't touch here, but it's good
5693 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005694 */
5695 I915_WRITE(GEN7_GT_MODE,
5696 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5697
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005698 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005699 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5700
Paulo Zanoni90a88642013-05-03 17:23:45 -03005701 /* WaRsPkgCStateDisplayPMReq:hsw */
5702 I915_WRITE(CHICKEN_PAR1_1,
5703 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005704
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005705 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005706}
5707
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005708static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005709{
5710 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005711 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005712
Ville Syrjälä017636c2013-12-05 15:51:37 +02005713 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005714
Damien Lespiau231e54f2012-10-19 17:55:41 +01005715 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005716
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005717 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005718 I915_WRITE(_3D_CHICKEN3,
5719 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5720
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005721 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005722 I915_WRITE(IVB_CHICKEN3,
5723 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5724 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5725
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005726 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005727 if (IS_IVB_GT1(dev))
5728 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5729 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005730
Akash Goel4e046322014-04-04 17:14:38 +05305731 /* WaDisable_RenderCache_OperationalFlush:ivb */
5732 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5733
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005734 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005735 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5736 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5737
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005738 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005739 I915_WRITE(GEN7_L3CNTLREG1,
5740 GEN7_WA_FOR_GEN7_L3_CONTROL);
5741 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005742 GEN7_WA_L3_CHICKEN_MODE);
5743 if (IS_IVB_GT1(dev))
5744 I915_WRITE(GEN7_ROW_CHICKEN2,
5745 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005746 else {
5747 /* must write both registers */
5748 I915_WRITE(GEN7_ROW_CHICKEN2,
5749 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005750 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5751 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005752 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005753
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005754 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005755 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5756 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5757
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005758 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005759 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005760 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005761 */
5762 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005763 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005764
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005765 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005766 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5767 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5768 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5769
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005770 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005771
5772 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005773
Chris Wilson22721342014-03-04 09:41:43 +00005774 if (0) { /* causes HiZ corruption on ivb:gt1 */
5775 /* enable HiZ Raw Stall Optimization */
5776 I915_WRITE(CACHE_MODE_0_GEN7,
5777 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5778 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005779
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005780 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005781 I915_WRITE(CACHE_MODE_1,
5782 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005783
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005784 /*
5785 * BSpec recommends 8x4 when MSAA is used,
5786 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005787 *
5788 * Note that PS/WM thread counts depend on the WIZ hashing
5789 * disable bit, which we don't touch here, but it's good
5790 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005791 */
5792 I915_WRITE(GEN7_GT_MODE,
5793 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5794
Ben Widawsky20848222012-05-04 18:58:59 -07005795 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5796 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5797 snpcr |= GEN6_MBC_SNPCR_MED;
5798 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005799
Ben Widawskyab5c6082013-04-05 13:12:41 -07005800 if (!HAS_PCH_NOP(dev))
5801 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005802
5803 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005804}
5805
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005806static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005807{
5808 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005809
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005810 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005811
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005812 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005813 I915_WRITE(_3D_CHICKEN3,
5814 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5815
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005816 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005817 I915_WRITE(IVB_CHICKEN3,
5818 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5819 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5820
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005821 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005822 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005823 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005824 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5825 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005826
Akash Goel4e046322014-04-04 17:14:38 +05305827 /* WaDisable_RenderCache_OperationalFlush:vlv */
5828 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5829
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005830 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005831 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5832 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5833
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005834 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005835 I915_WRITE(GEN7_ROW_CHICKEN2,
5836 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5837
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005838 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005839 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5840 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5841 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5842
Ville Syrjälä46680e02014-01-22 21:33:01 +02005843 gen7_setup_fixed_func_scheduler(dev_priv);
5844
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005845 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005846 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005847 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005848 */
5849 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005850 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005851
Akash Goelc98f5062014-03-24 23:00:07 +05305852 /* WaDisableL3Bank2xClockGate:vlv
5853 * Disabling L3 clock gating- MMIO 940c[25] = 1
5854 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5855 I915_WRITE(GEN7_UCGCTL4,
5856 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07005857
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005858 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005859
Ville Syrjäläafd58e72014-01-22 21:33:03 +02005860 /*
5861 * BSpec says this must be set, even though
5862 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5863 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02005864 I915_WRITE(CACHE_MODE_1,
5865 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07005866
5867 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02005868 * WaIncreaseL3CreditsForVLVB0:vlv
5869 * This is the hardware default actually.
5870 */
5871 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5872
5873 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005874 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07005875 * Disable clock gating on th GCFG unit to prevent a delay
5876 * in the reporting of vblank events.
5877 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02005878 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005879}
5880
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005881static void cherryview_init_clock_gating(struct drm_device *dev)
5882{
5883 struct drm_i915_private *dev_priv = dev->dev_private;
5884
5885 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
5886
5887 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03005888
Ville Syrjälä232ce332014-04-09 13:28:35 +03005889 /* WaVSRefCountFullforceMissDisable:chv */
5890 /* WaDSRefCountFullforceMissDisable:chv */
5891 I915_WRITE(GEN7_FF_THREAD_MODE,
5892 I915_READ(GEN7_FF_THREAD_MODE) &
5893 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03005894
5895 /* WaDisableSemaphoreAndSyncFlipWait:chv */
5896 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5897 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03005898
5899 /* WaDisableCSUnitClockGating:chv */
5900 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5901 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03005902
5903 /* WaDisableSDEUnitClockGating:chv */
5904 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5905 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03005906
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005907 /* WaDisableGunitClockGating:chv (pre-production hw) */
5908 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
5909 GINT_DIS);
5910
5911 /* WaDisableFfDopClockGating:chv (pre-production hw) */
5912 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5913 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
5914
5915 /* WaDisableDopClockGating:chv (pre-production hw) */
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005916 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5917 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005918}
5919
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005920static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005921{
5922 struct drm_i915_private *dev_priv = dev->dev_private;
5923 uint32_t dspclk_gate;
5924
5925 I915_WRITE(RENCLK_GATE_D1, 0);
5926 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5927 GS_UNIT_CLOCK_GATE_DISABLE |
5928 CL_UNIT_CLOCK_GATE_DISABLE);
5929 I915_WRITE(RAMCLK_GATE_D, 0);
5930 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5931 OVRUNIT_CLOCK_GATE_DISABLE |
5932 OVCUNIT_CLOCK_GATE_DISABLE;
5933 if (IS_GM45(dev))
5934 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5935 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02005936
5937 /* WaDisableRenderCachePipelinedFlush */
5938 I915_WRITE(CACHE_MODE_0,
5939 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03005940
Akash Goel4e046322014-04-04 17:14:38 +05305941 /* WaDisable_RenderCache_OperationalFlush:g4x */
5942 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5943
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005944 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005945}
5946
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005947static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005948{
5949 struct drm_i915_private *dev_priv = dev->dev_private;
5950
5951 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5952 I915_WRITE(RENCLK_GATE_D2, 0);
5953 I915_WRITE(DSPCLK_GATE_D, 0);
5954 I915_WRITE(RAMCLK_GATE_D, 0);
5955 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005956 I915_WRITE(MI_ARB_STATE,
5957 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305958
5959 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5960 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005961}
5962
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005963static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005964{
5965 struct drm_i915_private *dev_priv = dev->dev_private;
5966
5967 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5968 I965_RCC_CLOCK_GATE_DISABLE |
5969 I965_RCPB_CLOCK_GATE_DISABLE |
5970 I965_ISC_CLOCK_GATE_DISABLE |
5971 I965_FBC_CLOCK_GATE_DISABLE);
5972 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005973 I915_WRITE(MI_ARB_STATE,
5974 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305975
5976 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5977 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005978}
5979
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005980static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005981{
5982 struct drm_i915_private *dev_priv = dev->dev_private;
5983 u32 dstate = I915_READ(D_STATE);
5984
5985 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5986 DSTATE_DOT_CLOCK_GATING;
5987 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01005988
5989 if (IS_PINEVIEW(dev))
5990 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02005991
5992 /* IIR "flip pending" means done if this bit is set */
5993 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02005994
5995 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02005996 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02005997
5998 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
5999 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006000
6001 I915_WRITE(MI_ARB_STATE,
6002 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006003}
6004
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006005static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006006{
6007 struct drm_i915_private *dev_priv = dev->dev_private;
6008
6009 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006010
6011 /* interrupts should cause a wake up from C3 */
6012 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6013 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006014
6015 I915_WRITE(MEM_MODE,
6016 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006017}
6018
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006019static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006020{
6021 struct drm_i915_private *dev_priv = dev->dev_private;
6022
6023 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03006024
6025 I915_WRITE(MEM_MODE,
6026 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6027 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006028}
6029
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006030void intel_init_clock_gating(struct drm_device *dev)
6031{
6032 struct drm_i915_private *dev_priv = dev->dev_private;
6033
6034 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006035}
6036
Imre Deak7d708ee2013-04-17 14:04:50 +03006037void intel_suspend_hw(struct drm_device *dev)
6038{
6039 if (HAS_PCH_LPT(dev))
6040 lpt_suspend_hw(dev);
6041}
6042
Imre Deakc1ca7272013-11-25 17:15:29 +02006043#define for_each_power_well(i, power_well, domain_mask, power_domains) \
6044 for (i = 0; \
6045 i < (power_domains)->power_well_count && \
6046 ((power_well) = &(power_domains)->power_wells[i]); \
6047 i++) \
6048 if ((power_well)->domains & (domain_mask))
6049
6050#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
6051 for (i = (power_domains)->power_well_count - 1; \
6052 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
6053 i--) \
6054 if ((power_well)->domains & (domain_mask))
6055
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006056/**
6057 * We should only use the power well if we explicitly asked the hardware to
6058 * enable it, so check if it's enabled and also check if we've requested it to
6059 * be enabled.
6060 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006061static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006062 struct i915_power_well *power_well)
6063{
Imre Deakc1ca7272013-11-25 17:15:29 +02006064 return I915_READ(HSW_PWR_WELL_DRIVER) ==
6065 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
6066}
6067
Imre Deakbfafe932014-06-05 20:31:47 +03006068bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
6069 enum intel_display_power_domain domain)
Imre Deakddf9c532013-11-27 22:02:02 +02006070{
Imre Deakddf9c532013-11-27 22:02:02 +02006071 struct i915_power_domains *power_domains;
Imre Deakb8c000d2014-06-02 14:21:10 +03006072 struct i915_power_well *power_well;
6073 bool is_enabled;
6074 int i;
6075
6076 if (dev_priv->pm.suspended)
6077 return false;
Imre Deakddf9c532013-11-27 22:02:02 +02006078
6079 power_domains = &dev_priv->power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006080
Imre Deakb8c000d2014-06-02 14:21:10 +03006081 is_enabled = true;
Imre Deakbfafe932014-06-05 20:31:47 +03006082
Imre Deakb8c000d2014-06-02 14:21:10 +03006083 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6084 if (power_well->always_on)
6085 continue;
Imre Deakddf9c532013-11-27 22:02:02 +02006086
Imre Deakbfafe932014-06-05 20:31:47 +03006087 if (!power_well->hw_enabled) {
Imre Deakb8c000d2014-06-02 14:21:10 +03006088 is_enabled = false;
6089 break;
6090 }
6091 }
Imre Deakbfafe932014-06-05 20:31:47 +03006092
Imre Deakb8c000d2014-06-02 14:21:10 +03006093 return is_enabled;
Imre Deakddf9c532013-11-27 22:02:02 +02006094}
6095
Imre Deakda7e29b2014-02-18 00:02:02 +02006096bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03006097 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006098{
Imre Deakc1ca7272013-11-25 17:15:29 +02006099 struct i915_power_domains *power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006100 bool ret;
Paulo Zanoni882244a2014-04-01 14:55:12 -03006101
Imre Deakc1ca7272013-11-25 17:15:29 +02006102 power_domains = &dev_priv->power_domains;
6103
Imre Deakc1ca7272013-11-25 17:15:29 +02006104 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03006105 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
Imre Deakc1ca7272013-11-25 17:15:29 +02006106 mutex_unlock(&power_domains->lock);
6107
Imre Deakbfafe932014-06-05 20:31:47 +03006108 return ret;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006109}
6110
Imre Deak93c73e82014-02-18 00:02:19 +02006111/*
6112 * Starting with Haswell, we have a "Power Down Well" that can be turned off
6113 * when not needed anymore. We have 4 registers that can request the power well
6114 * to be enabled, and it will only be disabled if none of the registers is
6115 * requesting it to be enabled.
6116 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006117static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
6118{
6119 struct drm_device *dev = dev_priv->dev;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006120
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02006121 /*
6122 * After we re-enable the power well, if we touch VGA register 0x3d5
6123 * we'll get unclaimed register interrupts. This stops after we write
6124 * anything to the VGA MSR register. The vgacon module uses this
6125 * register all the time, so if we unbind our driver and, as a
6126 * consequence, bind vgacon, we'll get stuck in an infinite loop at
6127 * console_unlock(). So make here we touch the VGA MSR register, making
6128 * sure vgacon can keep working normally without triggering interrupts
6129 * and error messages.
6130 */
6131 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6132 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
6133 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6134
Paulo Zanonid49bdb02014-07-04 11:50:31 -03006135 if (IS_BROADWELL(dev))
6136 gen8_irq_power_well_post_enable(dev_priv);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006137}
6138
Imre Deakda7e29b2014-02-18 00:02:02 +02006139static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006140 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006141{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006142 bool is_enabled, enable_requested;
6143 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006144
Paulo Zanonifa42e232013-01-25 16:59:11 -02006145 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006146 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6147 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006148
Paulo Zanonifa42e232013-01-25 16:59:11 -02006149 if (enable) {
6150 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006151 I915_WRITE(HSW_PWR_WELL_DRIVER,
6152 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006153
Paulo Zanonifa42e232013-01-25 16:59:11 -02006154 if (!is_enabled) {
6155 DRM_DEBUG_KMS("Enabling power well\n");
6156 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006157 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02006158 DRM_ERROR("Timeout enabling power well\n");
6159 }
Ben Widawsky596cc112013-11-11 14:46:28 -08006160
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006161 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006162 } else {
6163 if (enable_requested) {
6164 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03006165 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006166 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006167 }
6168 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02006169}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006170
Imre Deakc6cb5822014-03-04 19:22:55 +02006171static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6172 struct i915_power_well *power_well)
6173{
6174 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6175
6176 /*
6177 * We're taking over the BIOS, so clear any requests made by it since
6178 * the driver is in charge now.
6179 */
6180 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6181 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6182}
6183
6184static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6185 struct i915_power_well *power_well)
6186{
Imre Deakc6cb5822014-03-04 19:22:55 +02006187 hsw_set_power_well(dev_priv, power_well, true);
6188}
6189
6190static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6191 struct i915_power_well *power_well)
6192{
6193 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02006194}
6195
Imre Deaka45f44662014-03-04 19:22:56 +02006196static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6197 struct i915_power_well *power_well)
6198{
6199}
6200
6201static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6202 struct i915_power_well *power_well)
6203{
6204 return true;
6205}
6206
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006207static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6208 struct i915_power_well *power_well, bool enable)
Imre Deak77961eb2014-03-05 16:20:56 +02006209{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006210 enum punit_power_well power_well_id = power_well->data;
Imre Deak77961eb2014-03-05 16:20:56 +02006211 u32 mask;
6212 u32 state;
6213 u32 ctrl;
6214
6215 mask = PUNIT_PWRGT_MASK(power_well_id);
6216 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6217 PUNIT_PWRGT_PWR_GATE(power_well_id);
6218
6219 mutex_lock(&dev_priv->rps.hw_lock);
6220
6221#define COND \
6222 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6223
6224 if (COND)
6225 goto out;
6226
6227 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6228 ctrl &= ~mask;
6229 ctrl |= state;
6230 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6231
6232 if (wait_for(COND, 100))
6233 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6234 state,
6235 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6236
6237#undef COND
6238
6239out:
6240 mutex_unlock(&dev_priv->rps.hw_lock);
6241}
6242
6243static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6244 struct i915_power_well *power_well)
6245{
6246 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6247}
6248
6249static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6250 struct i915_power_well *power_well)
6251{
6252 vlv_set_power_well(dev_priv, power_well, true);
6253}
6254
6255static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6256 struct i915_power_well *power_well)
6257{
6258 vlv_set_power_well(dev_priv, power_well, false);
6259}
6260
6261static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6262 struct i915_power_well *power_well)
6263{
6264 int power_well_id = power_well->data;
6265 bool enabled = false;
6266 u32 mask;
6267 u32 state;
6268 u32 ctrl;
6269
6270 mask = PUNIT_PWRGT_MASK(power_well_id);
6271 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6272
6273 mutex_lock(&dev_priv->rps.hw_lock);
6274
6275 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6276 /*
6277 * We only ever set the power-on and power-gate states, anything
6278 * else is unexpected.
6279 */
6280 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6281 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6282 if (state == ctrl)
6283 enabled = true;
6284
6285 /*
6286 * A transient state at this point would mean some unexpected party
6287 * is poking at the power controls too.
6288 */
6289 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6290 WARN_ON(ctrl != state);
6291
6292 mutex_unlock(&dev_priv->rps.hw_lock);
6293
6294 return enabled;
6295}
6296
6297static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6298 struct i915_power_well *power_well)
6299{
6300 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6301
6302 vlv_set_power_well(dev_priv, power_well, true);
6303
6304 spin_lock_irq(&dev_priv->irq_lock);
6305 valleyview_enable_display_irqs(dev_priv);
6306 spin_unlock_irq(&dev_priv->irq_lock);
6307
6308 /*
Imre Deak0d116a22014-04-25 13:19:05 +03006309 * During driver initialization/resume we can avoid restoring the
6310 * part of the HW/SW state that will be inited anyway explicitly.
Imre Deak77961eb2014-03-05 16:20:56 +02006311 */
Imre Deak0d116a22014-04-25 13:19:05 +03006312 if (dev_priv->power_domains.initializing)
6313 return;
6314
6315 intel_hpd_init(dev_priv->dev);
Imre Deak77961eb2014-03-05 16:20:56 +02006316
6317 i915_redisable_vga_power_on(dev_priv->dev);
6318}
6319
6320static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6321 struct i915_power_well *power_well)
6322{
Imre Deak77961eb2014-03-05 16:20:56 +02006323 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6324
6325 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak77961eb2014-03-05 16:20:56 +02006326 valleyview_disable_display_irqs(dev_priv);
6327 spin_unlock_irq(&dev_priv->irq_lock);
6328
Imre Deak77961eb2014-03-05 16:20:56 +02006329 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjälä773538e82014-09-04 14:54:56 +03006330
6331 vlv_power_sequencer_reset(dev_priv);
Imre Deak77961eb2014-03-05 16:20:56 +02006332}
6333
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006334static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6335 struct i915_power_well *power_well)
6336{
6337 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6338
6339 /*
6340 * Enable the CRI clock source so we can get at the
6341 * display and the reference clock for VGA
6342 * hotplug / manual detection.
6343 */
6344 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6345 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6346 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6347
6348 vlv_set_power_well(dev_priv, power_well, true);
6349
6350 /*
6351 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6352 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6353 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6354 * b. The other bits such as sfr settings / modesel may all
6355 * be set to 0.
6356 *
6357 * This should only be done on init and resume from S3 with
6358 * both PLLs disabled, or we risk losing DPIO and PLL
6359 * synchronization.
6360 */
6361 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6362}
6363
6364static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6365 struct i915_power_well *power_well)
6366{
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006367 enum pipe pipe;
6368
6369 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6370
Damien Lespiau055e3932014-08-18 13:49:10 +01006371 for_each_pipe(dev_priv, pipe)
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006372 assert_pll_disabled(dev_priv, pipe);
6373
6374 /* Assert common reset */
6375 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6376
6377 vlv_set_power_well(dev_priv, power_well, false);
6378}
6379
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006380static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6381 struct i915_power_well *power_well)
6382{
6383 enum dpio_phy phy;
6384
6385 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6386 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6387
6388 /*
6389 * Enable the CRI clock source so we can get at the
6390 * display and the reference clock for VGA
6391 * hotplug / manual detection.
6392 */
6393 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6394 phy = DPIO_PHY0;
6395 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6396 DPLL_REFA_CLK_ENABLE_VLV);
6397 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6398 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6399 } else {
6400 phy = DPIO_PHY1;
6401 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
6402 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6403 }
6404 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6405 vlv_set_power_well(dev_priv, power_well, true);
6406
6407 /* Poll for phypwrgood signal */
6408 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
6409 DRM_ERROR("Display PHY %d is not power up\n", phy);
6410
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006411 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
6412 PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006413}
6414
6415static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6416 struct i915_power_well *power_well)
6417{
6418 enum dpio_phy phy;
6419
6420 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6421 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6422
6423 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6424 phy = DPIO_PHY0;
6425 assert_pll_disabled(dev_priv, PIPE_A);
6426 assert_pll_disabled(dev_priv, PIPE_B);
6427 } else {
6428 phy = DPIO_PHY1;
6429 assert_pll_disabled(dev_priv, PIPE_C);
6430 }
6431
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006432 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
6433 ~PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006434
6435 vlv_set_power_well(dev_priv, power_well, false);
6436}
6437
Ville Syrjälä26972b02014-06-28 02:04:11 +03006438static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
6439 struct i915_power_well *power_well)
6440{
6441 enum pipe pipe = power_well->data;
6442 bool enabled;
6443 u32 state, ctrl;
6444
6445 mutex_lock(&dev_priv->rps.hw_lock);
6446
6447 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
6448 /*
6449 * We only ever set the power-on and power-gate states, anything
6450 * else is unexpected.
6451 */
6452 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
6453 enabled = state == DP_SSS_PWR_ON(pipe);
6454
6455 /*
6456 * A transient state at this point would mean some unexpected party
6457 * is poking at the power controls too.
6458 */
6459 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
6460 WARN_ON(ctrl << 16 != state);
6461
6462 mutex_unlock(&dev_priv->rps.hw_lock);
6463
6464 return enabled;
6465}
6466
6467static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
6468 struct i915_power_well *power_well,
6469 bool enable)
6470{
6471 enum pipe pipe = power_well->data;
6472 u32 state;
6473 u32 ctrl;
6474
6475 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
6476
6477 mutex_lock(&dev_priv->rps.hw_lock);
6478
6479#define COND \
6480 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
6481
6482 if (COND)
6483 goto out;
6484
6485 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6486 ctrl &= ~DP_SSC_MASK(pipe);
6487 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
6488 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
6489
6490 if (wait_for(COND, 100))
6491 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6492 state,
6493 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
6494
6495#undef COND
6496
6497out:
6498 mutex_unlock(&dev_priv->rps.hw_lock);
6499}
6500
6501static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
6502 struct i915_power_well *power_well)
6503{
6504 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
6505}
6506
6507static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
6508 struct i915_power_well *power_well)
6509{
6510 WARN_ON_ONCE(power_well->data != PIPE_A &&
6511 power_well->data != PIPE_B &&
6512 power_well->data != PIPE_C);
6513
6514 chv_set_pipe_power_well(dev_priv, power_well, true);
6515}
6516
6517static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
6518 struct i915_power_well *power_well)
6519{
6520 WARN_ON_ONCE(power_well->data != PIPE_A &&
6521 power_well->data != PIPE_B &&
6522 power_well->data != PIPE_C);
6523
6524 chv_set_pipe_power_well(dev_priv, power_well, false);
6525}
6526
Imre Deak25eaa002014-03-04 19:23:06 +02006527static void check_power_well_state(struct drm_i915_private *dev_priv,
6528 struct i915_power_well *power_well)
6529{
6530 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6531
6532 if (power_well->always_on || !i915.disable_power_well) {
6533 if (!enabled)
6534 goto mismatch;
6535
6536 return;
6537 }
6538
6539 if (enabled != (power_well->count > 0))
6540 goto mismatch;
6541
6542 return;
6543
6544mismatch:
6545 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6546 power_well->name, power_well->always_on, enabled,
6547 power_well->count, i915.disable_power_well);
6548}
6549
Imre Deakda7e29b2014-02-18 00:02:02 +02006550void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006551 enum intel_display_power_domain domain)
6552{
Imre Deak83c00f52013-10-25 17:36:47 +03006553 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006554 struct i915_power_well *power_well;
6555 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006556
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006557 intel_runtime_pm_get(dev_priv);
6558
Imre Deak83c00f52013-10-25 17:36:47 +03006559 power_domains = &dev_priv->power_domains;
6560
6561 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006562
Imre Deak25eaa002014-03-04 19:23:06 +02006563 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6564 if (!power_well->count++) {
6565 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02006566 power_well->ops->enable(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006567 power_well->hw_enabled = true;
Imre Deak25eaa002014-03-04 19:23:06 +02006568 }
6569
6570 check_power_well_state(dev_priv, power_well);
6571 }
Imre Deak1da51582013-11-25 17:15:35 +02006572
Imre Deakddf9c532013-11-27 22:02:02 +02006573 power_domains->domain_use_count[domain]++;
6574
Imre Deak83c00f52013-10-25 17:36:47 +03006575 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03006576}
6577
Imre Deakda7e29b2014-02-18 00:02:02 +02006578void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006579 enum intel_display_power_domain domain)
6580{
Imre Deak83c00f52013-10-25 17:36:47 +03006581 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006582 struct i915_power_well *power_well;
6583 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006584
Imre Deak83c00f52013-10-25 17:36:47 +03006585 power_domains = &dev_priv->power_domains;
6586
6587 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006588
Imre Deak1da51582013-11-25 17:15:35 +02006589 WARN_ON(!power_domains->domain_use_count[domain]);
6590 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02006591
Imre Deak70bf4072014-03-04 19:22:51 +02006592 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6593 WARN_ON(!power_well->count);
6594
Imre Deak25eaa002014-03-04 19:23:06 +02006595 if (!--power_well->count && i915.disable_power_well) {
6596 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakbfafe932014-06-05 20:31:47 +03006597 power_well->hw_enabled = false;
Imre Deakc6cb5822014-03-04 19:22:55 +02006598 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02006599 }
6600
6601 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02006602 }
Imre Deak1da51582013-11-25 17:15:35 +02006603
Imre Deak83c00f52013-10-25 17:36:47 +03006604 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006605
6606 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03006607}
6608
Imre Deak83c00f52013-10-25 17:36:47 +03006609static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006610
6611/* Display audio driver power well request */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006612int i915_request_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006613{
Imre Deakb4ed4482013-10-25 17:36:49 +03006614 struct drm_i915_private *dev_priv;
6615
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006616 if (!hsw_pwr)
6617 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006618
Imre Deakb4ed4482013-10-25 17:36:49 +03006619 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6620 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006621 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006622 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006623}
6624EXPORT_SYMBOL_GPL(i915_request_power_well);
6625
6626/* Display audio driver power well release */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006627int i915_release_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006628{
Imre Deakb4ed4482013-10-25 17:36:49 +03006629 struct drm_i915_private *dev_priv;
6630
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006631 if (!hsw_pwr)
6632 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006633
Imre Deakb4ed4482013-10-25 17:36:49 +03006634 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6635 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006636 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006637 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006638}
6639EXPORT_SYMBOL_GPL(i915_release_power_well);
6640
Jani Nikulac149dcb2014-07-04 10:00:37 +08006641/*
6642 * Private interface for the audio driver to get CDCLK in kHz.
6643 *
6644 * Caller must request power well using i915_request_power_well() prior to
6645 * making the call.
6646 */
6647int i915_get_cdclk_freq(void)
6648{
6649 struct drm_i915_private *dev_priv;
6650
6651 if (!hsw_pwr)
6652 return -ENODEV;
6653
6654 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6655 power_domains);
6656
6657 return intel_ddi_get_cdclk_freq(dev_priv);
6658}
6659EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6660
6661
Imre Deakefcad912014-03-04 19:22:53 +02006662#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6663
6664#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6665 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006666 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02006667 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6668 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6669 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6670 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6671 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6672 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6673 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6674 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6675 BIT(POWER_DOMAIN_PORT_CRT) | \
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03006676 BIT(POWER_DOMAIN_PLLS) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006677 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02006678#define HSW_DISPLAY_POWER_DOMAINS ( \
6679 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6680 BIT(POWER_DOMAIN_INIT))
6681
6682#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6683 HSW_ALWAYS_ON_POWER_DOMAINS | \
6684 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6685#define BDW_DISPLAY_POWER_DOMAINS ( \
6686 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6687 BIT(POWER_DOMAIN_INIT))
6688
Imre Deak77961eb2014-03-05 16:20:56 +02006689#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6690#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6691
6692#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6693 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6694 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6695 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6696 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6697 BIT(POWER_DOMAIN_PORT_CRT) | \
6698 BIT(POWER_DOMAIN_INIT))
6699
6700#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6701 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6702 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6703 BIT(POWER_DOMAIN_INIT))
6704
6705#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6706 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6707 BIT(POWER_DOMAIN_INIT))
6708
6709#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6710 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6711 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6712 BIT(POWER_DOMAIN_INIT))
6713
6714#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6715 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6716 BIT(POWER_DOMAIN_INIT))
6717
Ville Syrjälä26972b02014-06-28 02:04:11 +03006718#define CHV_PIPE_A_POWER_DOMAINS ( \
6719 BIT(POWER_DOMAIN_PIPE_A) | \
6720 BIT(POWER_DOMAIN_INIT))
6721
6722#define CHV_PIPE_B_POWER_DOMAINS ( \
6723 BIT(POWER_DOMAIN_PIPE_B) | \
6724 BIT(POWER_DOMAIN_INIT))
6725
6726#define CHV_PIPE_C_POWER_DOMAINS ( \
6727 BIT(POWER_DOMAIN_PIPE_C) | \
6728 BIT(POWER_DOMAIN_INIT))
6729
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006730#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
6731 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6732 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6733 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6734 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6735 BIT(POWER_DOMAIN_INIT))
6736
6737#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
6738 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6739 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6740 BIT(POWER_DOMAIN_INIT))
6741
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006742#define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
6743 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6744 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6745 BIT(POWER_DOMAIN_INIT))
6746
6747#define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
6748 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6749 BIT(POWER_DOMAIN_INIT))
6750
Imre Deaka45f44662014-03-04 19:22:56 +02006751static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6752 .sync_hw = i9xx_always_on_power_well_noop,
6753 .enable = i9xx_always_on_power_well_noop,
6754 .disable = i9xx_always_on_power_well_noop,
6755 .is_enabled = i9xx_always_on_power_well_enabled,
6756};
Imre Deakc6cb5822014-03-04 19:22:55 +02006757
Ville Syrjälä26972b02014-06-28 02:04:11 +03006758static const struct i915_power_well_ops chv_pipe_power_well_ops = {
6759 .sync_hw = chv_pipe_power_well_sync_hw,
6760 .enable = chv_pipe_power_well_enable,
6761 .disable = chv_pipe_power_well_disable,
6762 .is_enabled = chv_pipe_power_well_enabled,
6763};
6764
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006765static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
6766 .sync_hw = vlv_power_well_sync_hw,
6767 .enable = chv_dpio_cmn_power_well_enable,
6768 .disable = chv_dpio_cmn_power_well_disable,
6769 .is_enabled = vlv_power_well_enabled,
6770};
6771
Imre Deak1c2256d2013-11-25 17:15:34 +02006772static struct i915_power_well i9xx_always_on_power_well[] = {
6773 {
6774 .name = "always-on",
6775 .always_on = 1,
6776 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02006777 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02006778 },
6779};
6780
Imre Deakc6cb5822014-03-04 19:22:55 +02006781static const struct i915_power_well_ops hsw_power_well_ops = {
6782 .sync_hw = hsw_power_well_sync_hw,
6783 .enable = hsw_power_well_enable,
6784 .disable = hsw_power_well_disable,
6785 .is_enabled = hsw_power_well_enabled,
6786};
6787
Imre Deakc1ca7272013-11-25 17:15:29 +02006788static struct i915_power_well hsw_power_wells[] = {
6789 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006790 .name = "always-on",
6791 .always_on = 1,
6792 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006793 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006794 },
6795 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006796 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006797 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006798 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006799 },
6800};
6801
6802static struct i915_power_well bdw_power_wells[] = {
6803 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006804 .name = "always-on",
6805 .always_on = 1,
6806 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006807 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006808 },
6809 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006810 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006811 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006812 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006813 },
6814};
6815
Imre Deak77961eb2014-03-05 16:20:56 +02006816static const struct i915_power_well_ops vlv_display_power_well_ops = {
6817 .sync_hw = vlv_power_well_sync_hw,
6818 .enable = vlv_display_power_well_enable,
6819 .disable = vlv_display_power_well_disable,
6820 .is_enabled = vlv_power_well_enabled,
6821};
6822
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006823static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6824 .sync_hw = vlv_power_well_sync_hw,
6825 .enable = vlv_dpio_cmn_power_well_enable,
6826 .disable = vlv_dpio_cmn_power_well_disable,
6827 .is_enabled = vlv_power_well_enabled,
6828};
6829
Imre Deak77961eb2014-03-05 16:20:56 +02006830static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6831 .sync_hw = vlv_power_well_sync_hw,
6832 .enable = vlv_power_well_enable,
6833 .disable = vlv_power_well_disable,
6834 .is_enabled = vlv_power_well_enabled,
6835};
6836
6837static struct i915_power_well vlv_power_wells[] = {
6838 {
6839 .name = "always-on",
6840 .always_on = 1,
6841 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6842 .ops = &i9xx_always_on_power_well_ops,
6843 },
6844 {
6845 .name = "display",
6846 .domains = VLV_DISPLAY_POWER_DOMAINS,
6847 .data = PUNIT_POWER_WELL_DISP2D,
6848 .ops = &vlv_display_power_well_ops,
6849 },
6850 {
Imre Deak77961eb2014-03-05 16:20:56 +02006851 .name = "dpio-tx-b-01",
6852 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6853 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6854 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6855 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6856 .ops = &vlv_dpio_power_well_ops,
6857 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6858 },
6859 {
6860 .name = "dpio-tx-b-23",
6861 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6862 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6863 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6864 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6865 .ops = &vlv_dpio_power_well_ops,
6866 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6867 },
6868 {
6869 .name = "dpio-tx-c-01",
6870 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6871 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6872 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6873 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6874 .ops = &vlv_dpio_power_well_ops,
6875 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6876 },
6877 {
6878 .name = "dpio-tx-c-23",
6879 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6880 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6881 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6882 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6883 .ops = &vlv_dpio_power_well_ops,
6884 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6885 },
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006886 {
6887 .name = "dpio-common",
6888 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
6889 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006890 .ops = &vlv_dpio_cmn_power_well_ops,
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006891 },
Imre Deak77961eb2014-03-05 16:20:56 +02006892};
6893
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006894static struct i915_power_well chv_power_wells[] = {
6895 {
6896 .name = "always-on",
6897 .always_on = 1,
6898 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6899 .ops = &i9xx_always_on_power_well_ops,
6900 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006901#if 0
6902 {
6903 .name = "display",
6904 .domains = VLV_DISPLAY_POWER_DOMAINS,
6905 .data = PUNIT_POWER_WELL_DISP2D,
6906 .ops = &vlv_display_power_well_ops,
6907 },
Ville Syrjälä26972b02014-06-28 02:04:11 +03006908 {
6909 .name = "pipe-a",
6910 .domains = CHV_PIPE_A_POWER_DOMAINS,
6911 .data = PIPE_A,
6912 .ops = &chv_pipe_power_well_ops,
6913 },
6914 {
6915 .name = "pipe-b",
6916 .domains = CHV_PIPE_B_POWER_DOMAINS,
6917 .data = PIPE_B,
6918 .ops = &chv_pipe_power_well_ops,
6919 },
6920 {
6921 .name = "pipe-c",
6922 .domains = CHV_PIPE_C_POWER_DOMAINS,
6923 .data = PIPE_C,
6924 .ops = &chv_pipe_power_well_ops,
6925 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006926#endif
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006927 {
6928 .name = "dpio-common-bc",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03006929 /*
6930 * XXX: cmnreset for one PHY seems to disturb the other.
6931 * As a workaround keep both powered on at the same
6932 * time for now.
6933 */
6934 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006935 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
6936 .ops = &chv_dpio_cmn_power_well_ops,
6937 },
6938 {
6939 .name = "dpio-common-d",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03006940 /*
6941 * XXX: cmnreset for one PHY seems to disturb the other.
6942 * As a workaround keep both powered on at the same
6943 * time for now.
6944 */
6945 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006946 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
6947 .ops = &chv_dpio_cmn_power_well_ops,
6948 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006949#if 0
6950 {
6951 .name = "dpio-tx-b-01",
6952 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6953 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6954 .ops = &vlv_dpio_power_well_ops,
6955 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6956 },
6957 {
6958 .name = "dpio-tx-b-23",
6959 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6960 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6961 .ops = &vlv_dpio_power_well_ops,
6962 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6963 },
6964 {
6965 .name = "dpio-tx-c-01",
6966 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6967 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6968 .ops = &vlv_dpio_power_well_ops,
6969 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6970 },
6971 {
6972 .name = "dpio-tx-c-23",
6973 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6974 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6975 .ops = &vlv_dpio_power_well_ops,
6976 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6977 },
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006978 {
6979 .name = "dpio-tx-d-01",
6980 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6981 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6982 .ops = &vlv_dpio_power_well_ops,
6983 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
6984 },
6985 {
6986 .name = "dpio-tx-d-23",
6987 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6988 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6989 .ops = &vlv_dpio_power_well_ops,
6990 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
6991 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006992#endif
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006993};
6994
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006995static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
6996 enum punit_power_well power_well_id)
6997{
6998 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6999 struct i915_power_well *power_well;
7000 int i;
7001
7002 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
7003 if (power_well->data == power_well_id)
7004 return power_well;
7005 }
7006
7007 return NULL;
7008}
7009
Imre Deakc1ca7272013-11-25 17:15:29 +02007010#define set_power_wells(power_domains, __power_wells) ({ \
7011 (power_domains)->power_wells = (__power_wells); \
7012 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
7013})
7014
Imre Deakda7e29b2014-02-18 00:02:02 +02007015int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007016{
Imre Deak83c00f52013-10-25 17:36:47 +03007017 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02007018
Imre Deak83c00f52013-10-25 17:36:47 +03007019 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007020
Imre Deakc1ca7272013-11-25 17:15:29 +02007021 /*
7022 * The enabling order will be from lower to higher indexed wells,
7023 * the disabling order is reversed.
7024 */
Imre Deakda7e29b2014-02-18 00:02:02 +02007025 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007026 set_power_wells(power_domains, hsw_power_wells);
7027 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02007028 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007029 set_power_wells(power_domains, bdw_power_wells);
7030 hsw_pwr = power_domains;
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007031 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
7032 set_power_wells(power_domains, chv_power_wells);
Imre Deak77961eb2014-03-05 16:20:56 +02007033 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
7034 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02007035 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02007036 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02007037 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007038
7039 return 0;
7040}
7041
Imre Deakda7e29b2014-02-18 00:02:02 +02007042void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007043{
7044 hsw_pwr = NULL;
7045}
7046
Imre Deakda7e29b2014-02-18 00:02:02 +02007047static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007048{
Imre Deak83c00f52013-10-25 17:36:47 +03007049 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7050 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02007051 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007052
Imre Deak83c00f52013-10-25 17:36:47 +03007053 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03007054 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
Imre Deaka45f44662014-03-04 19:22:56 +02007055 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03007056 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
7057 power_well);
7058 }
Imre Deak83c00f52013-10-25 17:36:47 +03007059 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007060}
7061
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007062static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
7063{
7064 struct i915_power_well *cmn =
7065 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
7066 struct i915_power_well *disp2d =
7067 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
7068
7069 /* nothing to do if common lane is already off */
7070 if (!cmn->ops->is_enabled(dev_priv, cmn))
7071 return;
7072
7073 /* If the display might be already active skip this */
7074 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
7075 I915_READ(DPIO_CTL) & DPIO_CMNRST)
7076 return;
7077
7078 DRM_DEBUG_KMS("toggling display PHY side reset\n");
7079
7080 /* cmnlane needs DPLL registers */
7081 disp2d->ops->enable(dev_priv, disp2d);
7082
7083 /*
7084 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
7085 * Need to assert and de-assert PHY SB reset by gating the
7086 * common lane power, then un-gating it.
7087 * Simply ungating isn't enough to reset the PHY enough to get
7088 * ports and lanes running.
7089 */
7090 cmn->ops->disable(dev_priv, cmn);
7091}
7092
Imre Deakda7e29b2014-02-18 00:02:02 +02007093void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02007094{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007095 struct drm_device *dev = dev_priv->dev;
Imre Deak0d116a22014-04-25 13:19:05 +03007096 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7097
7098 power_domains->initializing = true;
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007099
7100 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7101 mutex_lock(&power_domains->lock);
7102 vlv_cmnlane_wa(dev_priv);
7103 mutex_unlock(&power_domains->lock);
7104 }
7105
Paulo Zanonifa42e232013-01-25 16:59:11 -02007106 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02007107 intel_display_set_init_power(dev_priv, true);
7108 intel_power_domains_resume(dev_priv);
Imre Deak0d116a22014-04-25 13:19:05 +03007109 power_domains->initializing = false;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03007110}
7111
Paulo Zanonic67a4702013-08-19 13:18:09 -03007112void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
7113{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007114 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007115}
7116
7117void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
7118{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007119 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007120}
7121
Paulo Zanoni8a187452013-12-06 20:32:13 -02007122void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
7123{
7124 struct drm_device *dev = dev_priv->dev;
7125 struct device *device = &dev->pdev->dev;
7126
7127 if (!HAS_RUNTIME_PM(dev))
7128 return;
7129
7130 pm_runtime_get_sync(device);
7131 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
7132}
7133
Imre Deakc6df39b2014-04-14 20:24:29 +03007134void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
7135{
7136 struct drm_device *dev = dev_priv->dev;
7137 struct device *device = &dev->pdev->dev;
7138
7139 if (!HAS_RUNTIME_PM(dev))
7140 return;
7141
7142 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
7143 pm_runtime_get_noresume(device);
7144}
7145
Paulo Zanoni8a187452013-12-06 20:32:13 -02007146void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
7147{
7148 struct drm_device *dev = dev_priv->dev;
7149 struct device *device = &dev->pdev->dev;
7150
7151 if (!HAS_RUNTIME_PM(dev))
7152 return;
7153
7154 pm_runtime_mark_last_busy(device);
7155 pm_runtime_put_autosuspend(device);
7156}
7157
7158void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
7159{
7160 struct drm_device *dev = dev_priv->dev;
7161 struct device *device = &dev->pdev->dev;
7162
Paulo Zanoni8a187452013-12-06 20:32:13 -02007163 if (!HAS_RUNTIME_PM(dev))
7164 return;
7165
7166 pm_runtime_set_active(device);
7167
Imre Deakaeab0b52014-04-14 20:24:36 +03007168 /*
7169 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7170 * requirement.
7171 */
7172 if (!intel_enable_rc6(dev)) {
7173 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7174 return;
7175 }
7176
Paulo Zanoni8a187452013-12-06 20:32:13 -02007177 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
7178 pm_runtime_mark_last_busy(device);
7179 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03007180
7181 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02007182}
7183
7184void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
7185{
7186 struct drm_device *dev = dev_priv->dev;
7187 struct device *device = &dev->pdev->dev;
7188
7189 if (!HAS_RUNTIME_PM(dev))
7190 return;
7191
Imre Deakaeab0b52014-04-14 20:24:36 +03007192 if (!intel_enable_rc6(dev))
7193 return;
7194
Paulo Zanoni8a187452013-12-06 20:32:13 -02007195 /* Make sure we're not suspended first. */
7196 pm_runtime_get_sync(device);
7197 pm_runtime_disable(device);
7198}
7199
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007200/* Set up chip specific power management-related functions */
7201void intel_init_pm(struct drm_device *dev)
7202{
7203 struct drm_i915_private *dev_priv = dev->dev_private;
7204
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01007205 if (HAS_FBC(dev)) {
Ville Syrjälä40045462013-11-28 17:29:59 +02007206 if (INTEL_INFO(dev)->gen >= 7) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007207 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Ville Syrjälä40045462013-11-28 17:29:59 +02007208 dev_priv->display.enable_fbc = gen7_enable_fbc;
7209 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7210 } else if (INTEL_INFO(dev)->gen >= 5) {
7211 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7212 dev_priv->display.enable_fbc = ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007213 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7214 } else if (IS_GM45(dev)) {
7215 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7216 dev_priv->display.enable_fbc = g4x_enable_fbc;
7217 dev_priv->display.disable_fbc = g4x_disable_fbc;
Ville Syrjälä40045462013-11-28 17:29:59 +02007218 } else {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007219 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7220 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7221 dev_priv->display.disable_fbc = i8xx_disable_fbc;
Ville Syrjälä993495a2013-12-12 17:27:40 +02007222
7223 /* This value was pulled out of someone's hat */
7224 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007225 }
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007226 }
7227
Daniel Vetterc921aba2012-04-26 23:28:17 +02007228 /* For cxsr */
7229 if (IS_PINEVIEW(dev))
7230 i915_pineview_get_mem_freq(dev);
7231 else if (IS_GEN5(dev))
7232 i915_ironlake_get_mem_freq(dev);
7233
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007234 /* For FIFO watermark updates */
7235 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007236 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007237
Ville Syrjäläbd602542014-01-07 16:14:10 +02007238 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7239 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7240 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7241 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7242 dev_priv->display.update_wm = ilk_update_wm;
7243 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7244 } else {
7245 DRM_DEBUG_KMS("Failed to read display plane latency. "
7246 "Disable CxSR\n");
7247 }
7248
7249 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007250 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007251 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007252 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007253 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007254 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007255 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007256 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007257 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007258 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007259 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03007260 dev_priv->display.update_wm = cherryview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307261 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007262 dev_priv->display.init_clock_gating =
7263 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007264 } else if (IS_VALLEYVIEW(dev)) {
7265 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307266 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007267 dev_priv->display.init_clock_gating =
7268 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007269 } else if (IS_PINEVIEW(dev)) {
7270 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7271 dev_priv->is_ddr3,
7272 dev_priv->fsb_freq,
7273 dev_priv->mem_freq)) {
7274 DRM_INFO("failed to find known CxSR latency "
7275 "(found ddr%s fsb freq %d, mem freq %d), "
7276 "disabling CxSR\n",
7277 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7278 dev_priv->fsb_freq, dev_priv->mem_freq);
7279 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007280 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007281 dev_priv->display.update_wm = NULL;
7282 } else
7283 dev_priv->display.update_wm = pineview_update_wm;
7284 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7285 } else if (IS_G4X(dev)) {
7286 dev_priv->display.update_wm = g4x_update_wm;
7287 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7288 } else if (IS_GEN4(dev)) {
7289 dev_priv->display.update_wm = i965_update_wm;
7290 if (IS_CRESTLINE(dev))
7291 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7292 else if (IS_BROADWATER(dev))
7293 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7294 } else if (IS_GEN3(dev)) {
7295 dev_priv->display.update_wm = i9xx_update_wm;
7296 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7297 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007298 } else if (IS_GEN2(dev)) {
7299 if (INTEL_INFO(dev)->num_pipes == 1) {
7300 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007301 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007302 } else {
7303 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007304 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007305 }
7306
7307 if (IS_I85X(dev) || IS_I865G(dev))
7308 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7309 else
7310 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7311 } else {
7312 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007313 }
7314}
7315
Ben Widawsky42c05262012-09-26 10:34:00 -07007316int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
7317{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007318 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007319
7320 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7321 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7322 return -EAGAIN;
7323 }
7324
7325 I915_WRITE(GEN6_PCODE_DATA, *val);
7326 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7327
7328 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7329 500)) {
7330 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7331 return -ETIMEDOUT;
7332 }
7333
7334 *val = I915_READ(GEN6_PCODE_DATA);
7335 I915_WRITE(GEN6_PCODE_DATA, 0);
7336
7337 return 0;
7338}
7339
7340int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
7341{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007342 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007343
7344 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7345 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7346 return -EAGAIN;
7347 }
7348
7349 I915_WRITE(GEN6_PCODE_DATA, val);
7350 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7351
7352 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7353 500)) {
7354 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7355 return -ETIMEDOUT;
7356 }
7357
7358 I915_WRITE(GEN6_PCODE_DATA, 0);
7359
7360 return 0;
7361}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007362
Fengguang Wub55dd642014-07-12 11:21:39 +02007363static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007364{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007365 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007366
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007367 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007368 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007369 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007370 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007371 break;
7372 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007373 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007374 break;
7375 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007376 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007377 break;
7378 default:
7379 return -1;
7380 }
7381
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007382 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007383}
7384
Fengguang Wub55dd642014-07-12 11:21:39 +02007385static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007386{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007387 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007388
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007389 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007390 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007391 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007392 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007393 break;
7394 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007395 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007396 break;
7397 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007398 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007399 break;
7400 default:
7401 return -1;
7402 }
7403
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007404 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007405}
7406
Fengguang Wub55dd642014-07-12 11:21:39 +02007407static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307408{
7409 int div, freq;
7410
7411 switch (dev_priv->rps.cz_freq) {
7412 case 200:
7413 div = 5;
7414 break;
7415 case 267:
7416 div = 6;
7417 break;
7418 case 320:
7419 case 333:
7420 case 400:
7421 div = 8;
7422 break;
7423 default:
7424 return -1;
7425 }
7426
7427 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
7428
7429 return freq;
7430}
7431
Fengguang Wub55dd642014-07-12 11:21:39 +02007432static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307433{
7434 int mul, opcode;
7435
7436 switch (dev_priv->rps.cz_freq) {
7437 case 200:
7438 mul = 5;
7439 break;
7440 case 267:
7441 mul = 6;
7442 break;
7443 case 320:
7444 case 333:
7445 case 400:
7446 mul = 8;
7447 break;
7448 default:
7449 return -1;
7450 }
7451
Ville Syrjälä1c147622014-08-18 14:42:43 +03007452 /* CHV needs even values */
Deepak S22b1b2f2014-07-12 14:54:33 +05307453 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
7454
7455 return opcode;
7456}
7457
7458int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
7459{
7460 int ret = -1;
7461
7462 if (IS_CHERRYVIEW(dev_priv->dev))
7463 ret = chv_gpu_freq(dev_priv, val);
7464 else if (IS_VALLEYVIEW(dev_priv->dev))
7465 ret = byt_gpu_freq(dev_priv, val);
7466
7467 return ret;
7468}
7469
7470int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
7471{
7472 int ret = -1;
7473
7474 if (IS_CHERRYVIEW(dev_priv->dev))
7475 ret = chv_freq_opcode(dev_priv, val);
7476 else if (IS_VALLEYVIEW(dev_priv->dev))
7477 ret = byt_freq_opcode(dev_priv, val);
7478
7479 return ret;
7480}
7481
Daniel Vetterf742a552013-12-06 10:17:53 +01007482void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007483{
7484 struct drm_i915_private *dev_priv = dev->dev_private;
7485
Daniel Vetterf742a552013-12-06 10:17:53 +01007486 mutex_init(&dev_priv->rps.hw_lock);
7487
Chris Wilson907b28c2013-07-19 20:36:52 +01007488 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7489 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007490
Paulo Zanoni33688d92014-03-07 20:08:19 -03007491 dev_priv->pm.suspended = false;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007492 dev_priv->pm._irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007493}