blob: 3730aecc1eaea2457253bb414cd9a5aefface325 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010037#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070038#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020042#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070043
Chris Wilson05394f32010-11-08 19:18:58 +000044static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010045static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000046static void
Chris Wilsonb4716182015-04-27 13:41:17 +010047i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
48static void
49i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010050
Chris Wilsonc76ce032013-08-08 14:41:03 +010051static bool cpu_cache_is_coherent(struct drm_device *dev,
52 enum i915_cache_level level)
53{
54 return HAS_LLC(dev) || level != I915_CACHE_NONE;
55}
56
Chris Wilson2c225692013-08-09 12:26:45 +010057static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
58{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053059 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
60 return false;
61
Chris Wilson2c225692013-08-09 12:26:45 +010062 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
63 return true;
64
65 return obj->pin_display;
66}
67
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053068static int
69insert_mappable_node(struct drm_i915_private *i915,
70 struct drm_mm_node *node, u32 size)
71{
72 memset(node, 0, sizeof(*node));
73 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
74 size, 0, 0, 0,
75 i915->ggtt.mappable_end,
76 DRM_MM_SEARCH_DEFAULT,
77 DRM_MM_CREATE_DEFAULT);
78}
79
80static void
81remove_mappable_node(struct drm_mm_node *node)
82{
83 drm_mm_remove_node(node);
84}
85
Chris Wilson73aa8082010-09-30 11:46:12 +010086/* some bookkeeping */
87static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
88 size_t size)
89{
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091 dev_priv->mm.object_count++;
92 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094}
95
96static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
97 size_t size)
98{
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100 dev_priv->mm.object_count--;
101 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200102 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100103}
104
Chris Wilson21dd3732011-01-26 15:55:56 +0000105static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100106i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 int ret;
109
Chris Wilsond98c52c2016-04-13 17:35:05 +0100110 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return 0;
112
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 /*
114 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
115 * userspace. If it takes that long something really bad is going on and
116 * we should simply try to bail out and fail as gracefully as possible.
117 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100119 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100120 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 if (ret == 0) {
122 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
123 return -EIO;
124 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100126 } else {
127 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100129}
130
Chris Wilson54cf91d2010-11-25 18:00:26 +0000131int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100133 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 int ret;
135
Daniel Vetter33196de2012-11-14 17:14:05 +0100136 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 if (ret)
138 return ret;
139
140 ret = mutex_lock_interruptible(&dev->struct_mutex);
141 if (ret)
142 return ret;
143
Chris Wilson23bc5982010-09-29 16:10:57 +0100144 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 return 0;
146}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
Eric Anholt5a125c32008-10-22 21:40:13 -0700149i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700151{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200153 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300154 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000156 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Chris Wilson6299f992010-11-24 12:23:44 +0000158 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100159 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000160 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 if (vma->pin_count)
162 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000163 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100164 if (vma->pin_count)
165 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700167
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300168 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000170
Eric Anholt5a125c32008-10-22 21:40:13 -0700171 return 0;
172}
173
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174static int
175i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100176{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
178 char *vaddr = obj->phys_handle->vaddr;
179 struct sg_table *st;
180 struct scatterlist *sg;
181 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100182
Chris Wilson6a2c4232014-11-04 04:51:40 -0800183 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
184 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100185
Chris Wilson6a2c4232014-11-04 04:51:40 -0800186 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
187 struct page *page;
188 char *src;
189
190 page = shmem_read_mapping_page(mapping, i);
191 if (IS_ERR(page))
192 return PTR_ERR(page);
193
194 src = kmap_atomic(page);
195 memcpy(vaddr, src, PAGE_SIZE);
196 drm_clflush_virt_range(vaddr, PAGE_SIZE);
197 kunmap_atomic(src);
198
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300199 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200 vaddr += PAGE_SIZE;
201 }
202
Chris Wilsonc0336662016-05-06 15:40:21 +0100203 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204
205 st = kmalloc(sizeof(*st), GFP_KERNEL);
206 if (st == NULL)
207 return -ENOMEM;
208
209 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
210 kfree(st);
211 return -ENOMEM;
212 }
213
214 sg = st->sgl;
215 sg->offset = 0;
216 sg->length = obj->base.size;
217
218 sg_dma_address(sg) = obj->phys_handle->busaddr;
219 sg_dma_len(sg) = obj->base.size;
220
221 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800222 return 0;
223}
224
225static void
226i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
227{
228 int ret;
229
230 BUG_ON(obj->madv == __I915_MADV_PURGED);
231
232 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100233 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234 /* In the event of a disaster, abandon all caches and
235 * hope for the best.
236 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800237 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
238 }
239
240 if (obj->madv == I915_MADV_DONTNEED)
241 obj->dirty = 0;
242
243 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100244 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100246 int i;
247
248 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 struct page *page;
250 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 page = shmem_read_mapping_page(mapping, i);
253 if (IS_ERR(page))
254 continue;
255
256 dst = kmap_atomic(page);
257 drm_clflush_virt_range(vaddr, PAGE_SIZE);
258 memcpy(dst, vaddr, PAGE_SIZE);
259 kunmap_atomic(dst);
260
261 set_page_dirty(page);
262 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100263 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300264 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100265 vaddr += PAGE_SIZE;
266 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800267 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100268 }
269
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 sg_free_table(obj->pages);
271 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800272}
273
274static void
275i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
276{
277 drm_pci_free(obj->base.dev, obj->phys_handle);
278}
279
280static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
281 .get_pages = i915_gem_object_get_pages_phys,
282 .put_pages = i915_gem_object_put_pages_phys,
283 .release = i915_gem_object_release_phys,
284};
285
286static int
287drop_pages(struct drm_i915_gem_object *obj)
288{
289 struct i915_vma *vma, *next;
290 int ret;
291
Chris Wilson25dc5562016-07-20 13:31:52 +0100292 i915_gem_object_get(obj);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000293 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800294 if (i915_vma_unbind(vma))
295 break;
296
297 ret = i915_gem_object_put_pages(obj);
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100298 i915_gem_object_put(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800299
300 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100301}
302
303int
304i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
305 int align)
306{
307 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800308 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100309
310 if (obj->phys_handle) {
311 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
312 return -EBUSY;
313
314 return 0;
315 }
316
317 if (obj->madv != I915_MADV_WILLNEED)
318 return -EFAULT;
319
320 if (obj->base.filp == NULL)
321 return -EINVAL;
322
Chris Wilson6a2c4232014-11-04 04:51:40 -0800323 ret = drop_pages(obj);
324 if (ret)
325 return ret;
326
Chris Wilson00731152014-05-21 12:42:56 +0100327 /* create a new object */
328 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
329 if (!phys)
330 return -ENOMEM;
331
Chris Wilson00731152014-05-21 12:42:56 +0100332 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800333 obj->ops = &i915_gem_phys_ops;
334
335 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100336}
337
338static int
339i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
340 struct drm_i915_gem_pwrite *args,
341 struct drm_file *file_priv)
342{
343 struct drm_device *dev = obj->base.dev;
344 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300345 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200346 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800347
348 /* We manually control the domain here and pretend that it
349 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
350 */
351 ret = i915_gem_object_wait_rendering(obj, false);
352 if (ret)
353 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100354
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700355 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100356 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
357 unsigned long unwritten;
358
359 /* The physical object once assigned is fixed for the lifetime
360 * of the obj, so we can safely drop the lock and continue
361 * to access vaddr.
362 */
363 mutex_unlock(&dev->struct_mutex);
364 unwritten = copy_from_user(vaddr, user_data, args->size);
365 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200366 if (unwritten) {
367 ret = -EFAULT;
368 goto out;
369 }
Chris Wilson00731152014-05-21 12:42:56 +0100370 }
371
Chris Wilson6a2c4232014-11-04 04:51:40 -0800372 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100373 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200374
375out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700376 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200377 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100378}
379
Chris Wilson42dcedd2012-11-15 11:32:30 +0000380void *i915_gem_object_alloc(struct drm_device *dev)
381{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100382 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100383 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000384}
385
386void i915_gem_object_free(struct drm_i915_gem_object *obj)
387{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100388 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100389 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000390}
391
Dave Airlieff72145b2011-02-07 12:16:14 +1000392static int
393i915_gem_create(struct drm_file *file,
394 struct drm_device *dev,
395 uint64_t size,
396 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700397{
Chris Wilson05394f32010-11-08 19:18:58 +0000398 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300399 int ret;
400 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700401
Dave Airlieff72145b2011-02-07 12:16:14 +1000402 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200403 if (size == 0)
404 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700405
406 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100407 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100408 if (IS_ERR(obj))
409 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700410
Chris Wilson05394f32010-11-08 19:18:58 +0000411 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100412 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100413 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200414 if (ret)
415 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100416
Dave Airlieff72145b2011-02-07 12:16:14 +1000417 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700418 return 0;
419}
420
Dave Airlieff72145b2011-02-07 12:16:14 +1000421int
422i915_gem_dumb_create(struct drm_file *file,
423 struct drm_device *dev,
424 struct drm_mode_create_dumb *args)
425{
426 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300427 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000428 args->size = args->pitch * args->height;
429 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000430 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000431}
432
Dave Airlieff72145b2011-02-07 12:16:14 +1000433/**
434 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100435 * @dev: drm device pointer
436 * @data: ioctl data blob
437 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000438 */
439int
440i915_gem_create_ioctl(struct drm_device *dev, void *data,
441 struct drm_file *file)
442{
443 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200444
Dave Airlieff72145b2011-02-07 12:16:14 +1000445 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000446 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000447}
448
Daniel Vetter8c599672011-12-14 13:57:31 +0100449static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100450__copy_to_user_swizzled(char __user *cpu_vaddr,
451 const char *gpu_vaddr, int gpu_offset,
452 int length)
453{
454 int ret, cpu_offset = 0;
455
456 while (length > 0) {
457 int cacheline_end = ALIGN(gpu_offset + 1, 64);
458 int this_length = min(cacheline_end - gpu_offset, length);
459 int swizzled_gpu_offset = gpu_offset ^ 64;
460
461 ret = __copy_to_user(cpu_vaddr + cpu_offset,
462 gpu_vaddr + swizzled_gpu_offset,
463 this_length);
464 if (ret)
465 return ret + length;
466
467 cpu_offset += this_length;
468 gpu_offset += this_length;
469 length -= this_length;
470 }
471
472 return 0;
473}
474
475static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700476__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
477 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100478 int length)
479{
480 int ret, cpu_offset = 0;
481
482 while (length > 0) {
483 int cacheline_end = ALIGN(gpu_offset + 1, 64);
484 int this_length = min(cacheline_end - gpu_offset, length);
485 int swizzled_gpu_offset = gpu_offset ^ 64;
486
487 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
488 cpu_vaddr + cpu_offset,
489 this_length);
490 if (ret)
491 return ret + length;
492
493 cpu_offset += this_length;
494 gpu_offset += this_length;
495 length -= this_length;
496 }
497
498 return 0;
499}
500
Brad Volkin4c914c02014-02-18 10:15:45 -0800501/*
502 * Pins the specified object's pages and synchronizes the object with
503 * GPU accesses. Sets needs_clflush to non-zero if the caller should
504 * flush the object from the CPU cache.
505 */
506int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
507 int *needs_clflush)
508{
509 int ret;
510
511 *needs_clflush = 0;
512
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100513 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800514 return -EINVAL;
515
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100516 ret = i915_gem_object_wait_rendering(obj, true);
517 if (ret)
518 return ret;
519
Brad Volkin4c914c02014-02-18 10:15:45 -0800520 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
521 /* If we're not in the cpu read domain, set ourself into the gtt
522 * read domain and manually flush cachelines (if required). This
523 * optimizes for the case when the gpu will dirty the data
524 * anyway again before the next pread happens. */
525 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
526 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800527 }
528
529 ret = i915_gem_object_get_pages(obj);
530 if (ret)
531 return ret;
532
533 i915_gem_object_pin_pages(obj);
534
535 return ret;
536}
537
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538/* Per-page copy function for the shmem pread fastpath.
539 * Flushes invalid cachelines before reading the target if
540 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700541static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200542shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
543 char __user *user_data,
544 bool page_do_bit17_swizzling, bool needs_clflush)
545{
546 char *vaddr;
547 int ret;
548
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200549 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200550 return -EINVAL;
551
552 vaddr = kmap_atomic(page);
553 if (needs_clflush)
554 drm_clflush_virt_range(vaddr + shmem_page_offset,
555 page_length);
556 ret = __copy_to_user_inatomic(user_data,
557 vaddr + shmem_page_offset,
558 page_length);
559 kunmap_atomic(vaddr);
560
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100561 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200562}
563
Daniel Vetter23c18c72012-03-25 19:47:42 +0200564static void
565shmem_clflush_swizzled_range(char *addr, unsigned long length,
566 bool swizzled)
567{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200568 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200569 unsigned long start = (unsigned long) addr;
570 unsigned long end = (unsigned long) addr + length;
571
572 /* For swizzling simply ensure that we always flush both
573 * channels. Lame, but simple and it works. Swizzled
574 * pwrite/pread is far from a hotpath - current userspace
575 * doesn't use it at all. */
576 start = round_down(start, 128);
577 end = round_up(end, 128);
578
579 drm_clflush_virt_range((void *)start, end - start);
580 } else {
581 drm_clflush_virt_range(addr, length);
582 }
583
584}
585
Daniel Vetterd174bd62012-03-25 19:47:40 +0200586/* Only difference to the fast-path function is that this can handle bit17
587 * and uses non-atomic copy and kmap functions. */
588static int
589shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
590 char __user *user_data,
591 bool page_do_bit17_swizzling, bool needs_clflush)
592{
593 char *vaddr;
594 int ret;
595
596 vaddr = kmap(page);
597 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200598 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
599 page_length,
600 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200601
602 if (page_do_bit17_swizzling)
603 ret = __copy_to_user_swizzled(user_data,
604 vaddr, shmem_page_offset,
605 page_length);
606 else
607 ret = __copy_to_user(user_data,
608 vaddr + shmem_page_offset,
609 page_length);
610 kunmap(page);
611
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100612 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200613}
614
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530615static inline unsigned long
616slow_user_access(struct io_mapping *mapping,
617 uint64_t page_base, int page_offset,
618 char __user *user_data,
619 unsigned long length, bool pwrite)
620{
621 void __iomem *ioaddr;
622 void *vaddr;
623 uint64_t unwritten;
624
625 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
626 /* We can use the cpu mem copy function because this is X86. */
627 vaddr = (void __force *)ioaddr + page_offset;
628 if (pwrite)
629 unwritten = __copy_from_user(vaddr, user_data, length);
630 else
631 unwritten = __copy_to_user(user_data, vaddr, length);
632
633 io_mapping_unmap(ioaddr);
634 return unwritten;
635}
636
637static int
638i915_gem_gtt_pread(struct drm_device *dev,
639 struct drm_i915_gem_object *obj, uint64_t size,
640 uint64_t data_offset, uint64_t data_ptr)
641{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100642 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530643 struct i915_ggtt *ggtt = &dev_priv->ggtt;
644 struct drm_mm_node node;
645 char __user *user_data;
646 uint64_t remain;
647 uint64_t offset;
648 int ret;
649
650 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
651 if (ret) {
652 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
653 if (ret)
654 goto out;
655
656 ret = i915_gem_object_get_pages(obj);
657 if (ret) {
658 remove_mappable_node(&node);
659 goto out;
660 }
661
662 i915_gem_object_pin_pages(obj);
663 } else {
664 node.start = i915_gem_obj_ggtt_offset(obj);
665 node.allocated = false;
666 ret = i915_gem_object_put_fence(obj);
667 if (ret)
668 goto out_unpin;
669 }
670
671 ret = i915_gem_object_set_to_gtt_domain(obj, false);
672 if (ret)
673 goto out_unpin;
674
675 user_data = u64_to_user_ptr(data_ptr);
676 remain = size;
677 offset = data_offset;
678
679 mutex_unlock(&dev->struct_mutex);
680 if (likely(!i915.prefault_disable)) {
681 ret = fault_in_multipages_writeable(user_data, remain);
682 if (ret) {
683 mutex_lock(&dev->struct_mutex);
684 goto out_unpin;
685 }
686 }
687
688 while (remain > 0) {
689 /* Operation in this page
690 *
691 * page_base = page offset within aperture
692 * page_offset = offset within page
693 * page_length = bytes to copy for this page
694 */
695 u32 page_base = node.start;
696 unsigned page_offset = offset_in_page(offset);
697 unsigned page_length = PAGE_SIZE - page_offset;
698 page_length = remain < page_length ? remain : page_length;
699 if (node.allocated) {
700 wmb();
701 ggtt->base.insert_page(&ggtt->base,
702 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
703 node.start,
704 I915_CACHE_NONE, 0);
705 wmb();
706 } else {
707 page_base += offset & PAGE_MASK;
708 }
709 /* This is a slow read/write as it tries to read from
710 * and write to user memory which may result into page
711 * faults, and so we cannot perform this under struct_mutex.
712 */
713 if (slow_user_access(ggtt->mappable, page_base,
714 page_offset, user_data,
715 page_length, false)) {
716 ret = -EFAULT;
717 break;
718 }
719
720 remain -= page_length;
721 user_data += page_length;
722 offset += page_length;
723 }
724
725 mutex_lock(&dev->struct_mutex);
726 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
727 /* The user has modified the object whilst we tried
728 * reading from it, and we now have no idea what domain
729 * the pages should be in. As we have just been touching
730 * them directly, flush everything back to the GTT
731 * domain.
732 */
733 ret = i915_gem_object_set_to_gtt_domain(obj, false);
734 }
735
736out_unpin:
737 if (node.allocated) {
738 wmb();
739 ggtt->base.clear_range(&ggtt->base,
740 node.start, node.size,
741 true);
742 i915_gem_object_unpin_pages(obj);
743 remove_mappable_node(&node);
744 } else {
745 i915_gem_object_ggtt_unpin(obj);
746 }
747out:
748 return ret;
749}
750
Eric Anholteb014592009-03-10 11:44:52 -0700751static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200752i915_gem_shmem_pread(struct drm_device *dev,
753 struct drm_i915_gem_object *obj,
754 struct drm_i915_gem_pread *args,
755 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700756{
Daniel Vetter8461d222011-12-14 13:57:32 +0100757 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700758 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100759 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100760 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100761 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200762 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200763 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200764 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700765
Chris Wilson6eae0052016-06-20 15:05:52 +0100766 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530767 return -ENODEV;
768
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300769 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700770 remain = args->size;
771
Daniel Vetter8461d222011-12-14 13:57:32 +0100772 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700773
Brad Volkin4c914c02014-02-18 10:15:45 -0800774 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100775 if (ret)
776 return ret;
777
Eric Anholteb014592009-03-10 11:44:52 -0700778 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100779
Imre Deak67d5a502013-02-18 19:28:02 +0200780 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
781 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200782 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100783
784 if (remain <= 0)
785 break;
786
Eric Anholteb014592009-03-10 11:44:52 -0700787 /* Operation in this page
788 *
Eric Anholteb014592009-03-10 11:44:52 -0700789 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700790 * page_length = bytes to copy for this page
791 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100792 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700793 page_length = remain;
794 if ((shmem_page_offset + page_length) > PAGE_SIZE)
795 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700796
Daniel Vetter8461d222011-12-14 13:57:32 +0100797 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
798 (page_to_phys(page) & (1 << 17)) != 0;
799
Daniel Vetterd174bd62012-03-25 19:47:40 +0200800 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
801 user_data, page_do_bit17_swizzling,
802 needs_clflush);
803 if (ret == 0)
804 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700805
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200806 mutex_unlock(&dev->struct_mutex);
807
Jani Nikulad330a952014-01-21 11:24:25 +0200808 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200809 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200810 /* Userspace is tricking us, but we've already clobbered
811 * its pages with the prefault and promised to write the
812 * data up to the first fault. Hence ignore any errors
813 * and just continue. */
814 (void)ret;
815 prefaulted = 1;
816 }
817
Daniel Vetterd174bd62012-03-25 19:47:40 +0200818 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
819 user_data, page_do_bit17_swizzling,
820 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700821
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200822 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100823
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100824 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100825 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100826
Chris Wilson17793c92014-03-07 08:30:36 +0000827next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700828 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100829 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700830 offset += page_length;
831 }
832
Chris Wilson4f27b752010-10-14 15:26:45 +0100833out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100834 i915_gem_object_unpin_pages(obj);
835
Eric Anholteb014592009-03-10 11:44:52 -0700836 return ret;
837}
838
Eric Anholt673a3942008-07-30 12:06:12 -0700839/**
840 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100841 * @dev: drm device pointer
842 * @data: ioctl data blob
843 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700844 *
845 * On error, the contents of *data are undefined.
846 */
847int
848i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100853 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700854
Chris Wilson51311d02010-11-17 09:10:42 +0000855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300859 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Chris Wilson4f27b752010-10-14 15:26:45 +0100863 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100864 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100865 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700866
Chris Wilson03ac0642016-07-20 13:31:51 +0100867 obj = i915_gem_object_lookup(file, args->handle);
868 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100869 ret = -ENOENT;
870 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100871 }
Eric Anholt673a3942008-07-30 12:06:12 -0700872
Chris Wilson7dcd2492010-09-26 20:21:44 +0100873 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000874 if (args->offset > obj->base.size ||
875 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100876 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100877 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100878 }
879
Chris Wilsondb53a302011-02-03 11:57:46 +0000880 trace_i915_gem_object_pread(obj, args->offset, args->size);
881
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200882 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700883
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530884 /* pread for non shmem backed objects */
885 if (ret == -EFAULT || ret == -ENODEV)
886 ret = i915_gem_gtt_pread(dev, obj, args->size,
887 args->offset, args->data_ptr);
888
Chris Wilson35b62a82010-09-26 20:23:38 +0100889out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100890 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100891unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100892 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700893 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700894}
895
Keith Packard0839ccb2008-10-30 19:38:48 -0700896/* This is the fast write path which cannot handle
897 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700898 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700899
Keith Packard0839ccb2008-10-30 19:38:48 -0700900static inline int
901fast_user_write(struct io_mapping *mapping,
902 loff_t page_base, int page_offset,
903 char __user *user_data,
904 int length)
905{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700906 void __iomem *vaddr_atomic;
907 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700908 unsigned long unwritten;
909
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700910 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700911 /* We can use the cpu mem copy function because this is X86. */
912 vaddr = (void __force*)vaddr_atomic + page_offset;
913 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700914 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700915 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100916 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700917}
918
Eric Anholt3de09aa2009-03-09 09:42:23 -0700919/**
920 * This is the fast pwrite path, where we copy the data directly from the
921 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +0200922 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100923 * @obj: i915 gem object
924 * @args: pwrite arguments structure
925 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700926 */
Eric Anholt673a3942008-07-30 12:06:12 -0700927static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530928i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000929 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700930 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000931 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700932{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530933 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530934 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530935 struct drm_mm_node node;
936 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700937 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530938 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530939 bool hit_slow_path = false;
940
941 if (obj->tiling_mode != I915_TILING_NONE)
942 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200943
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100944 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530945 if (ret) {
946 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
947 if (ret)
948 goto out;
949
950 ret = i915_gem_object_get_pages(obj);
951 if (ret) {
952 remove_mappable_node(&node);
953 goto out;
954 }
955
956 i915_gem_object_pin_pages(obj);
957 } else {
958 node.start = i915_gem_obj_ggtt_offset(obj);
959 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530960 ret = i915_gem_object_put_fence(obj);
961 if (ret)
962 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530963 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200964
965 ret = i915_gem_object_set_to_gtt_domain(obj, true);
966 if (ret)
967 goto out_unpin;
968
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700969 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530970 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200971
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530972 user_data = u64_to_user_ptr(args->data_ptr);
973 offset = args->offset;
974 remain = args->size;
975 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700976 /* Operation in this page
977 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700978 * page_base = page offset within aperture
979 * page_offset = offset within page
980 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700981 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530982 u32 page_base = node.start;
983 unsigned page_offset = offset_in_page(offset);
984 unsigned page_length = PAGE_SIZE - page_offset;
985 page_length = remain < page_length ? remain : page_length;
986 if (node.allocated) {
987 wmb(); /* flush the write before we modify the GGTT */
988 ggtt->base.insert_page(&ggtt->base,
989 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
990 node.start, I915_CACHE_NONE, 0);
991 wmb(); /* flush modifications to the GGTT (insert_page) */
992 } else {
993 page_base += offset & PAGE_MASK;
994 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700995 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700996 * source page isn't available. Return the error and we'll
997 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530998 * If the object is non-shmem backed, we retry again with the
999 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001000 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001001 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001002 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301003 hit_slow_path = true;
1004 mutex_unlock(&dev->struct_mutex);
1005 if (slow_user_access(ggtt->mappable,
1006 page_base,
1007 page_offset, user_data,
1008 page_length, true)) {
1009 ret = -EFAULT;
1010 mutex_lock(&dev->struct_mutex);
1011 goto out_flush;
1012 }
1013
1014 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001015 }
Eric Anholt673a3942008-07-30 12:06:12 -07001016
Keith Packard0839ccb2008-10-30 19:38:48 -07001017 remain -= page_length;
1018 user_data += page_length;
1019 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001020 }
Eric Anholt673a3942008-07-30 12:06:12 -07001021
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001022out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301023 if (hit_slow_path) {
1024 if (ret == 0 &&
1025 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1026 /* The user has modified the object whilst we tried
1027 * reading from it, and we now have no idea what domain
1028 * the pages should be in. As we have just been touching
1029 * them directly, flush everything back to the GTT
1030 * domain.
1031 */
1032 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1033 }
1034 }
1035
Rodrigo Vivide152b62015-07-07 16:28:51 -07001036 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001037out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301038 if (node.allocated) {
1039 wmb();
1040 ggtt->base.clear_range(&ggtt->base,
1041 node.start, node.size,
1042 true);
1043 i915_gem_object_unpin_pages(obj);
1044 remove_mappable_node(&node);
1045 } else {
1046 i915_gem_object_ggtt_unpin(obj);
1047 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001048out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001049 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001050}
1051
Daniel Vetterd174bd62012-03-25 19:47:40 +02001052/* Per-page copy function for the shmem pwrite fastpath.
1053 * Flushes invalid cachelines before writing to the target if
1054 * needs_clflush_before is set and flushes out any written cachelines after
1055 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001056static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001057shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1058 char __user *user_data,
1059 bool page_do_bit17_swizzling,
1060 bool needs_clflush_before,
1061 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001062{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001063 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001064 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001065
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001066 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001067 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001068
Daniel Vetterd174bd62012-03-25 19:47:40 +02001069 vaddr = kmap_atomic(page);
1070 if (needs_clflush_before)
1071 drm_clflush_virt_range(vaddr + shmem_page_offset,
1072 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001073 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1074 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001075 if (needs_clflush_after)
1076 drm_clflush_virt_range(vaddr + shmem_page_offset,
1077 page_length);
1078 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001079
Chris Wilson755d2212012-09-04 21:02:55 +01001080 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001081}
1082
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083/* Only difference to the fast-path function is that this can handle bit17
1084 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001085static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001086shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1087 char __user *user_data,
1088 bool page_do_bit17_swizzling,
1089 bool needs_clflush_before,
1090 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001091{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001092 char *vaddr;
1093 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001094
Daniel Vetterd174bd62012-03-25 19:47:40 +02001095 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001096 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001097 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1098 page_length,
1099 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001100 if (page_do_bit17_swizzling)
1101 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001102 user_data,
1103 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001104 else
1105 ret = __copy_from_user(vaddr + shmem_page_offset,
1106 user_data,
1107 page_length);
1108 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001109 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1110 page_length,
1111 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001112 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001113
Chris Wilson755d2212012-09-04 21:02:55 +01001114 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001115}
1116
Eric Anholt40123c12009-03-09 13:42:30 -07001117static int
Daniel Vettere244a442012-03-25 19:47:28 +02001118i915_gem_shmem_pwrite(struct drm_device *dev,
1119 struct drm_i915_gem_object *obj,
1120 struct drm_i915_gem_pwrite *args,
1121 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001122{
Eric Anholt40123c12009-03-09 13:42:30 -07001123 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001124 loff_t offset;
1125 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001126 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001127 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001128 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001129 int needs_clflush_after = 0;
1130 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001131 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001132
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001133 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001134 remain = args->size;
1135
Daniel Vetter8c599672011-12-14 13:57:31 +01001136 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001137
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001138 ret = i915_gem_object_wait_rendering(obj, false);
1139 if (ret)
1140 return ret;
1141
Daniel Vetter58642882012-03-25 19:47:37 +02001142 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1143 /* If we're not in the cpu write domain, set ourself into the gtt
1144 * write domain and manually flush cachelines (if required). This
1145 * optimizes for the case when the gpu will use the data
1146 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001147 needs_clflush_after = cpu_write_needs_clflush(obj);
Daniel Vetter58642882012-03-25 19:47:37 +02001148 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001149 /* Same trick applies to invalidate partially written cachelines read
1150 * before writing. */
1151 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1152 needs_clflush_before =
1153 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001154
Chris Wilson755d2212012-09-04 21:02:55 +01001155 ret = i915_gem_object_get_pages(obj);
1156 if (ret)
1157 return ret;
1158
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001159 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001160
Chris Wilson755d2212012-09-04 21:02:55 +01001161 i915_gem_object_pin_pages(obj);
1162
Eric Anholt40123c12009-03-09 13:42:30 -07001163 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001164 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001165
Imre Deak67d5a502013-02-18 19:28:02 +02001166 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1167 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001168 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001169 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001170
Chris Wilson9da3da62012-06-01 15:20:22 +01001171 if (remain <= 0)
1172 break;
1173
Eric Anholt40123c12009-03-09 13:42:30 -07001174 /* Operation in this page
1175 *
Eric Anholt40123c12009-03-09 13:42:30 -07001176 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001177 * page_length = bytes to copy for this page
1178 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001179 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001180
1181 page_length = remain;
1182 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1183 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001184
Daniel Vetter58642882012-03-25 19:47:37 +02001185 /* If we don't overwrite a cacheline completely we need to be
1186 * careful to have up-to-date data by first clflushing. Don't
1187 * overcomplicate things and flush the entire patch. */
1188 partial_cacheline_write = needs_clflush_before &&
1189 ((shmem_page_offset | page_length)
1190 & (boot_cpu_data.x86_clflush_size - 1));
1191
Daniel Vetter8c599672011-12-14 13:57:31 +01001192 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1193 (page_to_phys(page) & (1 << 17)) != 0;
1194
Daniel Vetterd174bd62012-03-25 19:47:40 +02001195 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1196 user_data, page_do_bit17_swizzling,
1197 partial_cacheline_write,
1198 needs_clflush_after);
1199 if (ret == 0)
1200 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001201
Daniel Vettere244a442012-03-25 19:47:28 +02001202 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001203 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001204 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1205 user_data, page_do_bit17_swizzling,
1206 partial_cacheline_write,
1207 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001208
Daniel Vettere244a442012-03-25 19:47:28 +02001209 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001210
Chris Wilson755d2212012-09-04 21:02:55 +01001211 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001212 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001213
Chris Wilson17793c92014-03-07 08:30:36 +00001214next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001215 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001216 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001217 offset += page_length;
1218 }
1219
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001220out:
Chris Wilson755d2212012-09-04 21:02:55 +01001221 i915_gem_object_unpin_pages(obj);
1222
Daniel Vettere244a442012-03-25 19:47:28 +02001223 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001224 /*
1225 * Fixup: Flush cpu caches in case we didn't flush the dirty
1226 * cachelines in-line while writing and the object moved
1227 * out of the cpu write domain while we've dropped the lock.
1228 */
1229 if (!needs_clflush_after &&
1230 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001231 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001232 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001233 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001234 }
Eric Anholt40123c12009-03-09 13:42:30 -07001235
Daniel Vetter58642882012-03-25 19:47:37 +02001236 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001237 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001238 else
1239 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001240
Rodrigo Vivide152b62015-07-07 16:28:51 -07001241 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001242 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001243}
1244
1245/**
1246 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001247 * @dev: drm device
1248 * @data: ioctl data blob
1249 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001250 *
1251 * On error, the contents of the buffer that were to be modified are undefined.
1252 */
1253int
1254i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001255 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001256{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001257 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001258 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001259 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001260 int ret;
1261
1262 if (args->size == 0)
1263 return 0;
1264
1265 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001266 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001267 args->size))
1268 return -EFAULT;
1269
Jani Nikulad330a952014-01-21 11:24:25 +02001270 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001271 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001272 args->size);
1273 if (ret)
1274 return -EFAULT;
1275 }
Eric Anholt673a3942008-07-30 12:06:12 -07001276
Imre Deak5d77d9c2014-11-12 16:40:35 +02001277 intel_runtime_pm_get(dev_priv);
1278
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001279 ret = i915_mutex_lock_interruptible(dev);
1280 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001281 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001282
Chris Wilson03ac0642016-07-20 13:31:51 +01001283 obj = i915_gem_object_lookup(file, args->handle);
1284 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001285 ret = -ENOENT;
1286 goto unlock;
1287 }
Eric Anholt673a3942008-07-30 12:06:12 -07001288
Chris Wilson7dcd2492010-09-26 20:21:44 +01001289 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001290 if (args->offset > obj->base.size ||
1291 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001292 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001293 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001294 }
1295
Chris Wilsondb53a302011-02-03 11:57:46 +00001296 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1297
Daniel Vetter935aaa62012-03-25 19:47:35 +02001298 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001299 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1300 * it would end up going through the fenced access, and we'll get
1301 * different detiling behavior between reading and writing.
1302 * pread/pwrite currently are reading and writing from the CPU
1303 * perspective, requiring manual detiling by the client.
1304 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001305 if (!i915_gem_object_has_struct_page(obj) ||
1306 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301307 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001308 /* Note that the gtt paths might fail with non-page-backed user
1309 * pointers (e.g. gtt mappings when moving data between
1310 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001311 }
Eric Anholt673a3942008-07-30 12:06:12 -07001312
Chris Wilsond1054ee2016-07-16 18:42:36 +01001313 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001314 if (obj->phys_handle)
1315 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001316 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001317 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301318 else
1319 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001320 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001321
Chris Wilson35b62a82010-09-26 20:23:38 +01001322out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001323 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001324unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001325 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001326put_rpm:
1327 intel_runtime_pm_put(dev_priv);
1328
Eric Anholt673a3942008-07-30 12:06:12 -07001329 return ret;
1330}
1331
Chris Wilsonb3612372012-08-24 09:35:08 +01001332/**
1333 * Ensures that all rendering to the object has completed and the object is
1334 * safe to unbind from the GTT or access from the CPU.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001335 * @obj: i915 gem object
1336 * @readonly: waiting for read access or write
Chris Wilsonb3612372012-08-24 09:35:08 +01001337 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001338int
Chris Wilsonb3612372012-08-24 09:35:08 +01001339i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1340 bool readonly)
1341{
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001342 struct reservation_object *resv;
Chris Wilsonb4716182015-04-27 13:41:17 +01001343 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001344
Chris Wilsonb4716182015-04-27 13:41:17 +01001345 if (readonly) {
1346 if (obj->last_write_req != NULL) {
1347 ret = i915_wait_request(obj->last_write_req);
1348 if (ret)
1349 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001350
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001351 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001352 if (obj->last_read_req[i] == obj->last_write_req)
1353 i915_gem_object_retire__read(obj, i);
1354 else
1355 i915_gem_object_retire__write(obj);
1356 }
1357 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001358 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001359 if (obj->last_read_req[i] == NULL)
1360 continue;
1361
1362 ret = i915_wait_request(obj->last_read_req[i]);
1363 if (ret)
1364 return ret;
1365
1366 i915_gem_object_retire__read(obj, i);
1367 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001368 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001369 }
1370
Chris Wilsonc13d87e2016-07-20 09:21:15 +01001371 resv = i915_gem_object_get_dmabuf_resv(obj);
1372 if (resv) {
1373 long err;
1374
1375 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
1376 MAX_SCHEDULE_TIMEOUT);
1377 if (err < 0)
1378 return err;
1379 }
1380
Chris Wilsonb4716182015-04-27 13:41:17 +01001381 return 0;
1382}
1383
1384static void
1385i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1386 struct drm_i915_gem_request *req)
1387{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001388 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001389
1390 if (obj->last_read_req[ring] == req)
1391 i915_gem_object_retire__read(obj, ring);
1392 else if (obj->last_write_req == req)
1393 i915_gem_object_retire__write(obj);
1394
Chris Wilson0c5eed62016-06-29 15:51:14 +01001395 if (!i915_reset_in_progress(&req->i915->gpu_error))
Chris Wilson05235c52016-07-20 09:21:08 +01001396 i915_gem_request_retire_upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001397}
1398
Chris Wilson3236f572012-08-24 09:35:09 +01001399/* A nonblocking variant of the above wait. This is a highly dangerous routine
1400 * as the object state may change during this call.
1401 */
1402static __must_check int
1403i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001404 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001405 bool readonly)
1406{
1407 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001408 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001409 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001410 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001411
1412 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1413 BUG_ON(!dev_priv->mm.interruptible);
1414
Chris Wilsonb4716182015-04-27 13:41:17 +01001415 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001416 return 0;
1417
Chris Wilsonb4716182015-04-27 13:41:17 +01001418 if (readonly) {
1419 struct drm_i915_gem_request *req;
1420
1421 req = obj->last_write_req;
1422 if (req == NULL)
1423 return 0;
1424
Chris Wilsone8a261e2016-07-20 13:31:49 +01001425 requests[n++] = i915_gem_request_get(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01001426 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001427 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001428 struct drm_i915_gem_request *req;
1429
1430 req = obj->last_read_req[i];
1431 if (req == NULL)
1432 continue;
1433
Chris Wilsone8a261e2016-07-20 13:31:49 +01001434 requests[n++] = i915_gem_request_get(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01001435 }
1436 }
1437
1438 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001439 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001440 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001441 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001442 mutex_lock(&dev->struct_mutex);
1443
Chris Wilsonb4716182015-04-27 13:41:17 +01001444 for (i = 0; i < n; i++) {
1445 if (ret == 0)
1446 i915_gem_object_retire_request(obj, requests[i]);
Chris Wilsone8a261e2016-07-20 13:31:49 +01001447 i915_gem_request_put(requests[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01001448 }
1449
1450 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001451}
1452
Chris Wilson2e1b8732015-04-27 13:41:22 +01001453static struct intel_rps_client *to_rps_client(struct drm_file *file)
1454{
1455 struct drm_i915_file_private *fpriv = file->driver_priv;
1456 return &fpriv->rps;
1457}
1458
Chris Wilsonaeecc962016-06-17 14:46:39 -03001459static enum fb_op_origin
1460write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1461{
1462 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1463 ORIGIN_GTT : ORIGIN_CPU;
1464}
1465
Eric Anholt673a3942008-07-30 12:06:12 -07001466/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001467 * Called when user space prepares to use an object with the CPU, either
1468 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001469 * @dev: drm device
1470 * @data: ioctl data blob
1471 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001472 */
1473int
1474i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001475 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001476{
1477 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001478 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001479 uint32_t read_domains = args->read_domains;
1480 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001481 int ret;
1482
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001483 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001484 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001485 return -EINVAL;
1486
Chris Wilson21d509e2009-06-06 09:46:02 +01001487 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001488 return -EINVAL;
1489
1490 /* Having something in the write domain implies it's in the read
1491 * domain, and only that read domain. Enforce that in the request.
1492 */
1493 if (write_domain != 0 && read_domains != write_domain)
1494 return -EINVAL;
1495
Chris Wilson76c1dec2010-09-25 11:22:51 +01001496 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001497 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001498 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001499
Chris Wilson03ac0642016-07-20 13:31:51 +01001500 obj = i915_gem_object_lookup(file, args->handle);
1501 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001502 ret = -ENOENT;
1503 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001504 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001505
Chris Wilson3236f572012-08-24 09:35:09 +01001506 /* Try to flush the object off the GPU without holding the lock.
1507 * We will repeat the flush holding the lock in the normal manner
1508 * to catch cases where we are gazumped.
1509 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001510 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001511 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001512 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001513 if (ret)
1514 goto unref;
1515
Chris Wilson43566de2015-01-02 16:29:29 +05301516 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001517 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301518 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001519 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001520
Daniel Vetter031b6982015-06-26 19:35:16 +02001521 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001522 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001523
Chris Wilson3236f572012-08-24 09:35:09 +01001524unref:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001525 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001526unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001527 mutex_unlock(&dev->struct_mutex);
1528 return ret;
1529}
1530
1531/**
1532 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001533 * @dev: drm device
1534 * @data: ioctl data blob
1535 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001536 */
1537int
1538i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001539 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001540{
1541 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001542 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001543 int ret = 0;
1544
Chris Wilson76c1dec2010-09-25 11:22:51 +01001545 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001546 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001547 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001548
Chris Wilson03ac0642016-07-20 13:31:51 +01001549 obj = i915_gem_object_lookup(file, args->handle);
1550 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001551 ret = -ENOENT;
1552 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001553 }
1554
Eric Anholt673a3942008-07-30 12:06:12 -07001555 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001556 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001557 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001558
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001559 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001560unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001561 mutex_unlock(&dev->struct_mutex);
1562 return ret;
1563}
1564
1565/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001566 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1567 * it is mapped to.
1568 * @dev: drm device
1569 * @data: ioctl data blob
1570 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001571 *
1572 * While the mapping holds a reference on the contents of the object, it doesn't
1573 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001574 *
1575 * IMPORTANT:
1576 *
1577 * DRM driver writers who look a this function as an example for how to do GEM
1578 * mmap support, please don't implement mmap support like here. The modern way
1579 * to implement DRM mmap support is with an mmap offset ioctl (like
1580 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1581 * That way debug tooling like valgrind will understand what's going on, hiding
1582 * the mmap call in a driver private ioctl will break that. The i915 driver only
1583 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001584 */
1585int
1586i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001587 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001588{
1589 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001590 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001591 unsigned long addr;
1592
Akash Goel1816f922015-01-02 16:29:30 +05301593 if (args->flags & ~(I915_MMAP_WC))
1594 return -EINVAL;
1595
Borislav Petkov568a58e2016-03-29 17:42:01 +02001596 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301597 return -ENODEV;
1598
Chris Wilson03ac0642016-07-20 13:31:51 +01001599 obj = i915_gem_object_lookup(file, args->handle);
1600 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001601 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001602
Daniel Vetter1286ff72012-05-10 15:25:09 +02001603 /* prime objects have no backing filp to GEM mmap
1604 * pages from.
1605 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001606 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001607 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001608 return -EINVAL;
1609 }
1610
Chris Wilson03ac0642016-07-20 13:31:51 +01001611 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001612 PROT_READ | PROT_WRITE, MAP_SHARED,
1613 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301614 if (args->flags & I915_MMAP_WC) {
1615 struct mm_struct *mm = current->mm;
1616 struct vm_area_struct *vma;
1617
Michal Hocko80a89a52016-05-23 16:26:11 -07001618 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001619 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001620 return -EINTR;
1621 }
Akash Goel1816f922015-01-02 16:29:30 +05301622 vma = find_vma(mm, addr);
1623 if (vma)
1624 vma->vm_page_prot =
1625 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1626 else
1627 addr = -ENOMEM;
1628 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001629
1630 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001631 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301632 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001633 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001634 if (IS_ERR((void *)addr))
1635 return addr;
1636
1637 args->addr_ptr = (uint64_t) addr;
1638
1639 return 0;
1640}
1641
Jesse Barnesde151cf2008-11-12 10:03:55 -08001642/**
1643 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001644 * @vma: VMA in question
1645 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001646 *
1647 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1648 * from userspace. The fault handler takes care of binding the object to
1649 * the GTT (if needed), allocating and programming a fence register (again,
1650 * only if needed based on whether the old reg is still valid or the object
1651 * is tiled) and inserting a new PTE into the faulting process.
1652 *
1653 * Note that the faulting process may involve evicting existing objects
1654 * from the GTT and/or fence registers to make room. So performance may
1655 * suffer if the GTT working set is large or there are few fence registers
1656 * left.
1657 */
1658int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1659{
Chris Wilson05394f32010-11-08 19:18:58 +00001660 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1661 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001662 struct drm_i915_private *dev_priv = to_i915(dev);
1663 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001664 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001665 pgoff_t page_offset;
1666 unsigned long pfn;
1667 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001668 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001669
Paulo Zanonif65c9162013-11-27 18:20:34 -02001670 intel_runtime_pm_get(dev_priv);
1671
Jesse Barnesde151cf2008-11-12 10:03:55 -08001672 /* We don't use vmf->pgoff since that has the fake offset */
1673 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1674 PAGE_SHIFT;
1675
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001676 ret = i915_mutex_lock_interruptible(dev);
1677 if (ret)
1678 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001679
Chris Wilsondb53a302011-02-03 11:57:46 +00001680 trace_i915_gem_object_fault(obj, page_offset, true, write);
1681
Chris Wilson6e4930f2014-02-07 18:37:06 -02001682 /* Try to flush the object off the GPU first without holding the lock.
1683 * Upon reacquiring the lock, we will perform our sanity checks and then
1684 * repeat the flush holding the lock in the normal manner to catch cases
1685 * where we are gazumped.
1686 */
1687 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1688 if (ret)
1689 goto unlock;
1690
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001691 /* Access to snoopable pages through the GTT is incoherent. */
1692 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001693 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001694 goto unlock;
1695 }
1696
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001697 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001698 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001699 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001700 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001701
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001702 memset(&view, 0, sizeof(view));
1703 view.type = I915_GGTT_VIEW_PARTIAL;
1704 view.params.partial.offset = rounddown(page_offset, chunk_size);
1705 view.params.partial.size =
1706 min_t(unsigned int,
1707 chunk_size,
1708 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1709 view.params.partial.offset);
1710 }
1711
1712 /* Now pin it into the GTT if needed */
1713 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001714 if (ret)
1715 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001716
Chris Wilsonc9839302012-11-20 10:45:17 +00001717 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1718 if (ret)
1719 goto unpin;
1720
1721 ret = i915_gem_object_get_fence(obj);
1722 if (ret)
1723 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001724
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001725 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001726 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001727 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001728 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001729
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001730 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1731 /* Overriding existing pages in partial view does not cause
1732 * us any trouble as TLBs are still valid because the fault
1733 * is due to userspace losing part of the mapping or never
1734 * having accessed it before (at this partials' range).
1735 */
1736 unsigned long base = vma->vm_start +
1737 (view.params.partial.offset << PAGE_SHIFT);
1738 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001739
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001740 for (i = 0; i < view.params.partial.size; i++) {
1741 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001742 if (ret)
1743 break;
1744 }
1745
1746 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001747 } else {
1748 if (!obj->fault_mappable) {
1749 unsigned long size = min_t(unsigned long,
1750 vma->vm_end - vma->vm_start,
1751 obj->base.size);
1752 int i;
1753
1754 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1755 ret = vm_insert_pfn(vma,
1756 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1757 pfn + i);
1758 if (ret)
1759 break;
1760 }
1761
1762 obj->fault_mappable = true;
1763 } else
1764 ret = vm_insert_pfn(vma,
1765 (unsigned long)vmf->virtual_address,
1766 pfn + page_offset);
1767 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001768unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001769 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001770unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001771 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001772out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001773 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001774 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001775 /*
1776 * We eat errors when the gpu is terminally wedged to avoid
1777 * userspace unduly crashing (gl has no provisions for mmaps to
1778 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1779 * and so needs to be reported.
1780 */
1781 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001782 ret = VM_FAULT_SIGBUS;
1783 break;
1784 }
Chris Wilson045e7692010-11-07 09:18:22 +00001785 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001786 /*
1787 * EAGAIN means the gpu is hung and we'll wait for the error
1788 * handler to reset everything when re-faulting in
1789 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001790 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001791 case 0:
1792 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001793 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001794 case -EBUSY:
1795 /*
1796 * EBUSY is ok: this just means that another thread
1797 * already did the job.
1798 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001799 ret = VM_FAULT_NOPAGE;
1800 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001801 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001802 ret = VM_FAULT_OOM;
1803 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001804 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001805 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001806 ret = VM_FAULT_SIGBUS;
1807 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001809 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001810 ret = VM_FAULT_SIGBUS;
1811 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001812 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001813
1814 intel_runtime_pm_put(dev_priv);
1815 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001816}
1817
1818/**
Chris Wilson901782b2009-07-10 08:18:50 +01001819 * i915_gem_release_mmap - remove physical page mappings
1820 * @obj: obj in question
1821 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001822 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001823 * relinquish ownership of the pages back to the system.
1824 *
1825 * It is vital that we remove the page mapping if we have mapped a tiled
1826 * object through the GTT and then lose the fence register due to
1827 * resource pressure. Similarly if the object has been moved out of the
1828 * aperture, than pages mapped into userspace must be revoked. Removing the
1829 * mapping will then trigger a page fault on the next user access, allowing
1830 * fixup by i915_gem_fault().
1831 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001832void
Chris Wilson05394f32010-11-08 19:18:58 +00001833i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001834{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001835 /* Serialisation between user GTT access and our code depends upon
1836 * revoking the CPU's PTE whilst the mutex is held. The next user
1837 * pagefault then has to wait until we release the mutex.
1838 */
1839 lockdep_assert_held(&obj->base.dev->struct_mutex);
1840
Chris Wilson6299f992010-11-24 12:23:44 +00001841 if (!obj->fault_mappable)
1842 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001843
David Herrmann6796cb12014-01-03 14:24:19 +01001844 drm_vma_node_unmap(&obj->base.vma_node,
1845 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001846
1847 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1848 * memory transactions from userspace before we return. The TLB
1849 * flushing implied above by changing the PTE above *should* be
1850 * sufficient, an extra barrier here just provides us with a bit
1851 * of paranoid documentation about our requirement to serialise
1852 * memory writes before touching registers / GSM.
1853 */
1854 wmb();
1855
Chris Wilson6299f992010-11-24 12:23:44 +00001856 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001857}
1858
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001859void
1860i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1861{
1862 struct drm_i915_gem_object *obj;
1863
1864 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1865 i915_gem_release_mmap(obj);
1866}
1867
Imre Deak0fa87792013-01-07 21:47:35 +02001868uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001869i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001870{
Chris Wilsone28f8712011-07-18 13:11:49 -07001871 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001872
1873 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001874 tiling_mode == I915_TILING_NONE)
1875 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001876
1877 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001878 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07001879 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001880 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001881 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001882
Chris Wilsone28f8712011-07-18 13:11:49 -07001883 while (gtt_size < size)
1884 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001885
Chris Wilsone28f8712011-07-18 13:11:49 -07001886 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001887}
1888
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889/**
1890 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001891 * @dev: drm device
1892 * @size: object size
1893 * @tiling_mode: tiling mode
1894 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001895 *
1896 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001897 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898 */
Imre Deakd865110c2013-01-07 21:47:33 +02001899uint32_t
1900i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1901 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001902{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903 /*
1904 * Minimum alignment is 4k (GTT page size), but might be greater
1905 * if a fence register is needed for the object.
1906 */
Imre Deakd865110c2013-01-07 21:47:33 +02001907 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001908 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001909 return 4096;
1910
1911 /*
1912 * Previous chips need to be aligned to the size of the smallest
1913 * fence register that can contain the object.
1914 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001915 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001916}
1917
Chris Wilsond8cb5082012-08-11 15:41:03 +01001918static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1919{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001920 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001921 int ret;
1922
Daniel Vetterda494d72012-12-20 15:11:16 +01001923 dev_priv->mm.shrinker_no_lock_stealing = true;
1924
Chris Wilsond8cb5082012-08-11 15:41:03 +01001925 ret = drm_gem_create_mmap_offset(&obj->base);
1926 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001927 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001928
1929 /* Badly fragmented mmap space? The only way we can recover
1930 * space is by destroying unwanted objects. We can't randomly release
1931 * mmap_offsets as userspace expects them to be persistent for the
1932 * lifetime of the objects. The closest we can is to release the
1933 * offsets on purgeable objects by truncating it and marking it purged,
1934 * which prevents userspace from ever using that object again.
1935 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001936 i915_gem_shrink(dev_priv,
1937 obj->base.size >> PAGE_SHIFT,
1938 I915_SHRINK_BOUND |
1939 I915_SHRINK_UNBOUND |
1940 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001941 ret = drm_gem_create_mmap_offset(&obj->base);
1942 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001943 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001944
1945 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001946 ret = drm_gem_create_mmap_offset(&obj->base);
1947out:
1948 dev_priv->mm.shrinker_no_lock_stealing = false;
1949
1950 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001951}
1952
1953static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1954{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001955 drm_gem_free_mmap_offset(&obj->base);
1956}
1957
Dave Airlieda6b51d2014-12-24 13:11:17 +10001958int
Dave Airlieff72145b2011-02-07 12:16:14 +10001959i915_gem_mmap_gtt(struct drm_file *file,
1960 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001961 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001962 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001963{
Chris Wilson05394f32010-11-08 19:18:58 +00001964 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001965 int ret;
1966
Chris Wilson76c1dec2010-09-25 11:22:51 +01001967 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001968 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001969 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001970
Chris Wilson03ac0642016-07-20 13:31:51 +01001971 obj = i915_gem_object_lookup(file, handle);
1972 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001973 ret = -ENOENT;
1974 goto unlock;
1975 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001976
Chris Wilson05394f32010-11-08 19:18:58 +00001977 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001978 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001979 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001980 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001981 }
1982
Chris Wilsond8cb5082012-08-11 15:41:03 +01001983 ret = i915_gem_object_create_mmap_offset(obj);
1984 if (ret)
1985 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001986
David Herrmann0de23972013-07-24 21:07:52 +02001987 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001988
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001989out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001990 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001991unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001992 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001993 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001994}
1995
Dave Airlieff72145b2011-02-07 12:16:14 +10001996/**
1997 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1998 * @dev: DRM device
1999 * @data: GTT mapping ioctl data
2000 * @file: GEM object info
2001 *
2002 * Simply returns the fake offset to userspace so it can mmap it.
2003 * The mmap call will end up in drm_gem_mmap(), which will set things
2004 * up so we can get faults in the handler above.
2005 *
2006 * The fault handler will take care of binding the object into the GTT
2007 * (since it may have been evicted to make room for something), allocating
2008 * a fence register, and mapping the appropriate aperture address into
2009 * userspace.
2010 */
2011int
2012i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2013 struct drm_file *file)
2014{
2015 struct drm_i915_gem_mmap_gtt *args = data;
2016
Dave Airlieda6b51d2014-12-24 13:11:17 +10002017 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002018}
2019
Daniel Vetter225067e2012-08-20 10:23:20 +02002020/* Immediately discard the backing storage */
2021static void
2022i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002023{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002024 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002025
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002026 if (obj->base.filp == NULL)
2027 return;
2028
Daniel Vetter225067e2012-08-20 10:23:20 +02002029 /* Our goal here is to return as much of the memory as
2030 * is possible back to the system as we are called from OOM.
2031 * To do this we must instruct the shmfs to drop all of its
2032 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002033 */
Chris Wilson55372522014-03-25 13:23:06 +00002034 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002035 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002036}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002037
Chris Wilson55372522014-03-25 13:23:06 +00002038/* Try to discard unwanted pages */
2039static void
2040i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002041{
Chris Wilson55372522014-03-25 13:23:06 +00002042 struct address_space *mapping;
2043
2044 switch (obj->madv) {
2045 case I915_MADV_DONTNEED:
2046 i915_gem_object_truncate(obj);
2047 case __I915_MADV_PURGED:
2048 return;
2049 }
2050
2051 if (obj->base.filp == NULL)
2052 return;
2053
2054 mapping = file_inode(obj->base.filp)->i_mapping,
2055 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002056}
2057
Chris Wilson5cdf5882010-09-27 15:51:07 +01002058static void
Chris Wilson05394f32010-11-08 19:18:58 +00002059i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002060{
Dave Gordon85d12252016-05-20 11:54:06 +01002061 struct sgt_iter sgt_iter;
2062 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002063 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002064
Chris Wilson05394f32010-11-08 19:18:58 +00002065 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002066
Chris Wilson6c085a72012-08-20 11:40:46 +02002067 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002068 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002069 /* In the event of a disaster, abandon all caches and
2070 * hope for the best.
2071 */
Chris Wilson2c225692013-08-09 12:26:45 +01002072 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002073 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2074 }
2075
Imre Deake2273302015-07-09 12:59:05 +03002076 i915_gem_gtt_finish_object(obj);
2077
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002078 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002079 i915_gem_object_save_bit_17_swizzle(obj);
2080
Chris Wilson05394f32010-11-08 19:18:58 +00002081 if (obj->madv == I915_MADV_DONTNEED)
2082 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002083
Dave Gordon85d12252016-05-20 11:54:06 +01002084 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002085 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002086 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002087
Chris Wilson05394f32010-11-08 19:18:58 +00002088 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002089 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002090
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002091 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002092 }
Chris Wilson05394f32010-11-08 19:18:58 +00002093 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002094
Chris Wilson9da3da62012-06-01 15:20:22 +01002095 sg_free_table(obj->pages);
2096 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002097}
2098
Chris Wilsondd624af2013-01-15 12:39:35 +00002099int
Chris Wilson37e680a2012-06-07 15:38:42 +01002100i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2101{
2102 const struct drm_i915_gem_object_ops *ops = obj->ops;
2103
Chris Wilson2f745ad2012-09-04 21:02:58 +01002104 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002105 return 0;
2106
Chris Wilsona5570172012-09-04 21:02:54 +01002107 if (obj->pages_pin_count)
2108 return -EBUSY;
2109
Ben Widawsky98438772013-07-31 17:00:12 -07002110 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002111
Chris Wilsona2165e32012-12-03 11:49:00 +00002112 /* ->put_pages might need to allocate memory for the bit17 swizzle
2113 * array, hence protect them from being reaped by removing them from gtt
2114 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002115 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002116
Chris Wilson0a798eb2016-04-08 12:11:11 +01002117 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002118 if (is_vmalloc_addr(obj->mapping))
2119 vunmap(obj->mapping);
2120 else
2121 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002122 obj->mapping = NULL;
2123 }
2124
Chris Wilson37e680a2012-06-07 15:38:42 +01002125 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002126 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002127
Chris Wilson55372522014-03-25 13:23:06 +00002128 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002129
2130 return 0;
2131}
2132
Chris Wilson37e680a2012-06-07 15:38:42 +01002133static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002134i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002135{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002136 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002137 int page_count, i;
2138 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002139 struct sg_table *st;
2140 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002141 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002142 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002143 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002144 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002145 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002146
Chris Wilson6c085a72012-08-20 11:40:46 +02002147 /* Assert that the object is not currently in any GPU domain. As it
2148 * wasn't in the GTT, there shouldn't be any way it could have been in
2149 * a GPU cache
2150 */
2151 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2152 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2153
Chris Wilson9da3da62012-06-01 15:20:22 +01002154 st = kmalloc(sizeof(*st), GFP_KERNEL);
2155 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002156 return -ENOMEM;
2157
Chris Wilson9da3da62012-06-01 15:20:22 +01002158 page_count = obj->base.size / PAGE_SIZE;
2159 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002160 kfree(st);
2161 return -ENOMEM;
2162 }
2163
2164 /* Get the list of pages out of our struct file. They'll be pinned
2165 * at this point until we release them.
2166 *
2167 * Fail silently without starting the shrinker
2168 */
Al Viro496ad9a2013-01-23 17:07:38 -05002169 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002170 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002171 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002172 sg = st->sgl;
2173 st->nents = 0;
2174 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002175 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2176 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002177 i915_gem_shrink(dev_priv,
2178 page_count,
2179 I915_SHRINK_BOUND |
2180 I915_SHRINK_UNBOUND |
2181 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002182 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2183 }
2184 if (IS_ERR(page)) {
2185 /* We've tried hard to allocate the memory by reaping
2186 * our own buffer, now let the real VM do its job and
2187 * go down in flames if truly OOM.
2188 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002189 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002190 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002191 if (IS_ERR(page)) {
2192 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002193 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002194 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002195 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002196#ifdef CONFIG_SWIOTLB
2197 if (swiotlb_nr_tbl()) {
2198 st->nents++;
2199 sg_set_page(sg, page, PAGE_SIZE, 0);
2200 sg = sg_next(sg);
2201 continue;
2202 }
2203#endif
Imre Deak90797e62013-02-18 19:28:03 +02002204 if (!i || page_to_pfn(page) != last_pfn + 1) {
2205 if (i)
2206 sg = sg_next(sg);
2207 st->nents++;
2208 sg_set_page(sg, page, PAGE_SIZE, 0);
2209 } else {
2210 sg->length += PAGE_SIZE;
2211 }
2212 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002213
2214 /* Check that the i965g/gm workaround works. */
2215 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002216 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002217#ifdef CONFIG_SWIOTLB
2218 if (!swiotlb_nr_tbl())
2219#endif
2220 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002221 obj->pages = st;
2222
Imre Deake2273302015-07-09 12:59:05 +03002223 ret = i915_gem_gtt_prepare_object(obj);
2224 if (ret)
2225 goto err_pages;
2226
Eric Anholt673a3942008-07-30 12:06:12 -07002227 if (i915_gem_object_needs_bit17_swizzle(obj))
2228 i915_gem_object_do_bit_17_swizzle(obj);
2229
Daniel Vetter656bfa32014-11-20 09:26:30 +01002230 if (obj->tiling_mode != I915_TILING_NONE &&
2231 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2232 i915_gem_object_pin_pages(obj);
2233
Eric Anholt673a3942008-07-30 12:06:12 -07002234 return 0;
2235
2236err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002237 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002238 for_each_sgt_page(page, sgt_iter, st)
2239 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002240 sg_free_table(st);
2241 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002242
2243 /* shmemfs first checks if there is enough memory to allocate the page
2244 * and reports ENOSPC should there be insufficient, along with the usual
2245 * ENOMEM for a genuine allocation failure.
2246 *
2247 * We use ENOSPC in our driver to mean that we have run out of aperture
2248 * space and so want to translate the error from shmemfs back to our
2249 * usual understanding of ENOMEM.
2250 */
Imre Deake2273302015-07-09 12:59:05 +03002251 if (ret == -ENOSPC)
2252 ret = -ENOMEM;
2253
2254 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002255}
2256
Chris Wilson37e680a2012-06-07 15:38:42 +01002257/* Ensure that the associated pages are gathered from the backing storage
2258 * and pinned into our object. i915_gem_object_get_pages() may be called
2259 * multiple times before they are released by a single call to
2260 * i915_gem_object_put_pages() - once the pages are no longer referenced
2261 * either as a result of memory pressure (reaping pages under the shrinker)
2262 * or as the object is itself released.
2263 */
2264int
2265i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2266{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002267 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002268 const struct drm_i915_gem_object_ops *ops = obj->ops;
2269 int ret;
2270
Chris Wilson2f745ad2012-09-04 21:02:58 +01002271 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002272 return 0;
2273
Chris Wilson43e28f02013-01-08 10:53:09 +00002274 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002275 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002276 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002277 }
2278
Chris Wilsona5570172012-09-04 21:02:54 +01002279 BUG_ON(obj->pages_pin_count);
2280
Chris Wilson37e680a2012-06-07 15:38:42 +01002281 ret = ops->get_pages(obj);
2282 if (ret)
2283 return ret;
2284
Ben Widawsky35c20a62013-05-31 11:28:48 -07002285 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002286
2287 obj->get_page.sg = obj->pages->sgl;
2288 obj->get_page.last = 0;
2289
Chris Wilson37e680a2012-06-07 15:38:42 +01002290 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002291}
2292
Dave Gordondd6034c2016-05-20 11:54:04 +01002293/* The 'mapping' part of i915_gem_object_pin_map() below */
2294static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2295{
2296 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2297 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002298 struct sgt_iter sgt_iter;
2299 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002300 struct page *stack_pages[32];
2301 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002302 unsigned long i = 0;
2303 void *addr;
2304
2305 /* A single page can always be kmapped */
2306 if (n_pages == 1)
2307 return kmap(sg_page(sgt->sgl));
2308
Dave Gordonb338fa42016-05-20 11:54:05 +01002309 if (n_pages > ARRAY_SIZE(stack_pages)) {
2310 /* Too big for stack -- allocate temporary array instead */
2311 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2312 if (!pages)
2313 return NULL;
2314 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002315
Dave Gordon85d12252016-05-20 11:54:06 +01002316 for_each_sgt_page(page, sgt_iter, sgt)
2317 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002318
2319 /* Check that we have the expected number of pages */
2320 GEM_BUG_ON(i != n_pages);
2321
2322 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2323
Dave Gordonb338fa42016-05-20 11:54:05 +01002324 if (pages != stack_pages)
2325 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002326
2327 return addr;
2328}
2329
2330/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002331void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2332{
2333 int ret;
2334
2335 lockdep_assert_held(&obj->base.dev->struct_mutex);
2336
2337 ret = i915_gem_object_get_pages(obj);
2338 if (ret)
2339 return ERR_PTR(ret);
2340
2341 i915_gem_object_pin_pages(obj);
2342
Dave Gordondd6034c2016-05-20 11:54:04 +01002343 if (!obj->mapping) {
2344 obj->mapping = i915_gem_object_map(obj);
2345 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002346 i915_gem_object_unpin_pages(obj);
2347 return ERR_PTR(-ENOMEM);
2348 }
2349 }
2350
2351 return obj->mapping;
2352}
2353
Ben Widawskye2d05a82013-09-24 09:57:58 -07002354void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002355 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002356{
Chris Wilsonb4716182015-04-27 13:41:17 +01002357 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002358 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002359
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002360 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002361
2362 /* Add a reference if we're newly entering the active list. */
2363 if (obj->active == 0)
Chris Wilson25dc5562016-07-20 13:31:52 +01002364 i915_gem_object_get(obj);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002365 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002366
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002367 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002368 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002369
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002370 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002371}
2372
Chris Wilsoncaea7472010-11-12 13:53:37 +00002373static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002374i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2375{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002376 GEM_BUG_ON(obj->last_write_req == NULL);
2377 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002378
2379 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002380 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002381}
2382
2383static void
2384i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002385{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002386 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002387
Chris Wilsond501b1d2016-04-13 17:35:02 +01002388 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2389 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002390
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002391 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002392 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2393
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002394 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002395 i915_gem_object_retire__write(obj);
2396
2397 obj->active &= ~(1 << ring);
2398 if (obj->active)
2399 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002400
Chris Wilson6c246952015-07-27 10:26:26 +01002401 /* Bump our place on the bound list to keep it roughly in LRU order
2402 * so that we don't steal from recently used but inactive objects
2403 * (unless we are forced to ofc!)
2404 */
2405 list_move_tail(&obj->global_list,
2406 &to_i915(obj->base.dev)->mm.bound_list);
2407
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002408 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2409 if (!list_empty(&vma->vm_link))
2410 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002411 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002412
John Harrison97b2a6a2014-11-24 18:49:26 +00002413 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002414 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002415}
2416
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002417static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002418{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002419 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002420
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002421 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002422 return true;
2423
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002424 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002425 if (ctx->hang_stats.ban_period_seconds &&
2426 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002427 DRM_DEBUG("context hanging too fast, banning!\n");
2428 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002429 }
2430
2431 return false;
2432}
2433
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002434static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002435 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002436{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002437 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002438
2439 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002440 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002441 hs->batch_active++;
2442 hs->guilty_ts = get_seconds();
2443 } else {
2444 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002445 }
2446}
2447
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002448struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002449i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002450{
Chris Wilson4db080f2013-12-04 11:37:09 +00002451 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002452
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002453 /* We are called by the error capture and reset at a random
2454 * point in time. In particular, note that neither is crucially
2455 * ordered with an interrupt. After a hang, the GPU is dead and we
2456 * assume that no more writes can happen (we waited long enough for
2457 * all writes that were in transaction to be flushed) - adding an
2458 * extra delay for a recent interrupt is pointless. Hence, we do
2459 * not need an engine->irq_seqno_barrier() before the seqno reads.
2460 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002461 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002462 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002463 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002464
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002465 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002466 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002467
2468 return NULL;
2469}
2470
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002471static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002472{
2473 struct drm_i915_gem_request *request;
2474 bool ring_hung;
2475
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002476 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002477 if (request == NULL)
2478 return;
2479
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002480 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002481
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002482 i915_set_reset_status(request->ctx, ring_hung);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002483 list_for_each_entry_continue(request, &engine->request_list, list)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002484 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002485}
2486
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002487static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002488{
Chris Wilson608c1a52015-09-03 13:01:40 +01002489 struct intel_ringbuffer *buffer;
2490
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002491 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002492 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002493
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002494 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002495 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002496 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002497
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002498 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002499 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002500
Chris Wilsonc4b09302016-07-20 09:21:10 +01002501 /* Mark all pending requests as complete so that any concurrent
2502 * (lockless) lookup doesn't try and wait upon the request as we
2503 * reset it.
2504 */
2505 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
2506
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002507 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002508 * Clear the execlists queue up before freeing the requests, as those
2509 * are the ones that keep the context and ringbuffer backing objects
2510 * pinned in place.
2511 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002512
Tomas Elf7de1691a2015-10-19 16:32:32 +01002513 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002514 /* Ensure irq handler finishes or is cancelled. */
2515 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002516
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002517 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002518 }
2519
2520 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002521 * We must free the requests after all the corresponding objects have
2522 * been moved off active lists. Which is the same order as the normal
2523 * retire_requests function does. This is important if object hold
2524 * implicit references on things like e.g. ppgtt address spaces through
2525 * the request.
2526 */
Chris Wilson05235c52016-07-20 09:21:08 +01002527 if (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002528 struct drm_i915_gem_request *request;
2529
Chris Wilson05235c52016-07-20 09:21:08 +01002530 request = list_last_entry(&engine->request_list,
2531 struct drm_i915_gem_request,
2532 list);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002533
Chris Wilson05235c52016-07-20 09:21:08 +01002534 i915_gem_request_retire_upto(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002535 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002536
2537 /* Having flushed all requests from all queues, we know that all
2538 * ringbuffers must now be empty. However, since we do not reclaim
2539 * all space when retiring the request (to prevent HEADs colliding
2540 * with rapid ringbuffer wraparound) the amount of available space
2541 * upon reset is less than when we start. Do one more pass over
2542 * all the ringbuffers to reset last_retired_head.
2543 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002544 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002545 buffer->last_retired_head = buffer->tail;
2546 intel_ring_update_space(buffer);
2547 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002548
Chris Wilsonb913b332016-07-13 09:10:31 +01002549 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002550}
2551
Chris Wilson069efc12010-09-30 16:53:18 +01002552void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002553{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002554 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002555 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002556
Chris Wilson4db080f2013-12-04 11:37:09 +00002557 /*
2558 * Before we free the objects from the requests, we need to inspect
2559 * them for finding the guilty party. As the requests only borrow
2560 * their reference to the objects, the inspection must be done first.
2561 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002562 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002563 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002564
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002565 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002566 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002567 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002568
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002569 i915_gem_context_reset(dev);
2570
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002571 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002572
2573 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002574}
2575
2576/**
2577 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002578 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07002579 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002580void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002581i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002582{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002583 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002584
Chris Wilson832a3aa2015-03-18 18:19:22 +00002585 /* Retire requests first as we use it above for the early return.
2586 * If we retire requests last, we may use a later seqno and so clear
2587 * the requests lists without clearing the active list, leading to
2588 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002589 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002590 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002591 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002592
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002593 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002594 struct drm_i915_gem_request,
2595 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002596
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002597 if (!i915_gem_request_completed(request))
Eric Anholt673a3942008-07-30 12:06:12 -07002598 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002599
Chris Wilson05235c52016-07-20 09:21:08 +01002600 i915_gem_request_retire_upto(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002601 }
2602
Chris Wilson832a3aa2015-03-18 18:19:22 +00002603 /* Move any buffers on the active list that are no longer referenced
2604 * by the ringbuffer to the flushing/inactive lists as appropriate,
2605 * before we free the context associated with the requests.
2606 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002607 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00002608 struct drm_i915_gem_object *obj;
2609
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002610 obj = list_first_entry(&engine->active_list,
2611 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002612 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002613
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002614 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002615 break;
2616
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002617 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002618 }
2619
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002620 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002621}
2622
Chris Wilson67d97da2016-07-04 08:08:31 +01002623void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002624{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002625 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002626
Chris Wilson91c8a322016-07-05 10:40:23 +01002627 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson67d97da2016-07-04 08:08:31 +01002628
2629 if (dev_priv->gt.active_engines == 0)
2630 return;
2631
2632 GEM_BUG_ON(!dev_priv->gt.awake);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002633
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002634 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002635 i915_gem_retire_requests_ring(engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002636 if (list_empty(&engine->request_list))
2637 dev_priv->gt.active_engines &= ~intel_engine_flag(engine);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002638 }
2639
Chris Wilson67d97da2016-07-04 08:08:31 +01002640 if (dev_priv->gt.active_engines == 0)
Chris Wilson1b51bce2016-07-04 08:08:32 +01002641 queue_delayed_work(dev_priv->wq,
2642 &dev_priv->gt.idle_work,
2643 msecs_to_jiffies(100));
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002644}
2645
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002646static void
Eric Anholt673a3942008-07-30 12:06:12 -07002647i915_gem_retire_work_handler(struct work_struct *work)
2648{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002649 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002650 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002651 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002652
Chris Wilson891b48c2010-09-29 12:26:37 +01002653 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002654 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002655 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002656 mutex_unlock(&dev->struct_mutex);
2657 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002658
2659 /* Keep the retire handler running until we are finally idle.
2660 * We do not need to do this test under locking as in the worst-case
2661 * we queue the retire worker once too often.
2662 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002663 if (READ_ONCE(dev_priv->gt.awake)) {
2664 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002665 queue_delayed_work(dev_priv->wq,
2666 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002667 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002668 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002669}
Chris Wilson891b48c2010-09-29 12:26:37 +01002670
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002671static void
2672i915_gem_idle_work_handler(struct work_struct *work)
2673{
2674 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002675 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002676 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002677 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002678 unsigned int stuck_engines;
2679 bool rearm_hangcheck;
2680
2681 if (!READ_ONCE(dev_priv->gt.awake))
2682 return;
2683
2684 if (READ_ONCE(dev_priv->gt.active_engines))
2685 return;
2686
2687 rearm_hangcheck =
2688 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2689
2690 if (!mutex_trylock(&dev->struct_mutex)) {
2691 /* Currently busy, come back later */
2692 mod_delayed_work(dev_priv->wq,
2693 &dev_priv->gt.idle_work,
2694 msecs_to_jiffies(50));
2695 goto out_rearm;
2696 }
2697
2698 if (dev_priv->gt.active_engines)
2699 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002700
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002701 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002702 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002703
Chris Wilson67d97da2016-07-04 08:08:31 +01002704 GEM_BUG_ON(!dev_priv->gt.awake);
2705 dev_priv->gt.awake = false;
2706 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002707
Chris Wilson2529d572016-07-24 10:10:20 +01002708 /* As we have disabled hangcheck, we need to unstick any waiters still
2709 * hanging around. However, as we may be racing against the interrupt
2710 * handler or the waiters themselves, we skip enabling the fake-irq.
2711 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002712 stuck_engines = intel_kick_waiters(dev_priv);
Chris Wilson2529d572016-07-24 10:10:20 +01002713 if (unlikely(stuck_engines))
2714 DRM_DEBUG_DRIVER("kicked stuck waiters (%x)...missed irq?\n",
2715 stuck_engines);
Chris Wilson35c94182015-04-07 16:20:37 +01002716
Chris Wilson67d97da2016-07-04 08:08:31 +01002717 if (INTEL_GEN(dev_priv) >= 6)
2718 gen6_rps_idle(dev_priv);
2719 intel_runtime_pm_put(dev_priv);
2720out_unlock:
2721 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002722
Chris Wilson67d97da2016-07-04 08:08:31 +01002723out_rearm:
2724 if (rearm_hangcheck) {
2725 GEM_BUG_ON(!dev_priv->gt.awake);
2726 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002727 }
Eric Anholt673a3942008-07-30 12:06:12 -07002728}
2729
Ben Widawsky5816d642012-04-11 11:18:19 -07002730/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002731 * Ensures that an object will eventually get non-busy by flushing any required
2732 * write domains, emitting any outstanding lazy request and retiring and
2733 * completed requests.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002734 * @obj: object to flush
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002735 */
2736static int
2737i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2738{
John Harrisona5ac0f92015-05-29 17:44:15 +01002739 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002740
Chris Wilsonb4716182015-04-27 13:41:17 +01002741 if (!obj->active)
2742 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002743
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002744 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002745 struct drm_i915_gem_request *req;
2746
2747 req = obj->last_read_req[i];
2748 if (req == NULL)
2749 continue;
2750
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002751 if (i915_gem_request_completed(req))
Chris Wilsonb4716182015-04-27 13:41:17 +01002752 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002753 }
2754
2755 return 0;
2756}
2757
2758/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002759 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002760 * @dev: drm device pointer
2761 * @data: ioctl data blob
2762 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002763 *
2764 * Returns 0 if successful, else an error is returned with the remaining time in
2765 * the timeout parameter.
2766 * -ETIME: object is still busy after timeout
2767 * -ERESTARTSYS: signal interrupted the wait
2768 * -ENONENT: object doesn't exist
2769 * Also possible, but rare:
2770 * -EAGAIN: GPU wedged
2771 * -ENOMEM: damn
2772 * -ENODEV: Internal IRQ fail
2773 * -E?: The add request failed
2774 *
2775 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2776 * non-zero timeout parameter the wait ioctl will wait for the given number of
2777 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2778 * without holding struct_mutex the object may become re-busied before this
2779 * function completes. A similar but shorter * race condition exists in the busy
2780 * ioctl
2781 */
2782int
2783i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2784{
2785 struct drm_i915_gem_wait *args = data;
2786 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002787 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002788 int i, n = 0;
2789 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002790
Daniel Vetter11b5d512014-09-29 15:31:26 +02002791 if (args->flags != 0)
2792 return -EINVAL;
2793
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002794 ret = i915_mutex_lock_interruptible(dev);
2795 if (ret)
2796 return ret;
2797
Chris Wilson03ac0642016-07-20 13:31:51 +01002798 obj = i915_gem_object_lookup(file, args->bo_handle);
2799 if (!obj) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002800 mutex_unlock(&dev->struct_mutex);
2801 return -ENOENT;
2802 }
2803
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002804 /* Need to make sure the object gets inactive eventually. */
2805 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002806 if (ret)
2807 goto out;
2808
Chris Wilsonb4716182015-04-27 13:41:17 +01002809 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00002810 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002811
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002812 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00002813 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002814 */
Chris Wilson762e4582015-03-04 18:09:26 +00002815 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002816 ret = -ETIME;
2817 goto out;
2818 }
2819
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002820 i915_gem_object_put(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01002821
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002822 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002823 if (obj->last_read_req[i] == NULL)
2824 continue;
2825
Chris Wilsone8a261e2016-07-20 13:31:49 +01002826 req[n++] = i915_gem_request_get(obj->last_read_req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002827 }
2828
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002829 mutex_unlock(&dev->struct_mutex);
2830
Chris Wilsonb4716182015-04-27 13:41:17 +01002831 for (i = 0; i < n; i++) {
2832 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01002833 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01002834 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00002835 to_rps_client(file));
Chris Wilsone8a261e2016-07-20 13:31:49 +01002836 i915_gem_request_put(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002837 }
John Harrisonff865882014-11-24 18:49:28 +00002838 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002839
2840out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002841 i915_gem_object_put(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002842 mutex_unlock(&dev->struct_mutex);
2843 return ret;
2844}
2845
Chris Wilsonb4716182015-04-27 13:41:17 +01002846static int
2847__i915_gem_object_sync(struct drm_i915_gem_object *obj,
2848 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01002849 struct drm_i915_gem_request *from_req,
2850 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01002851{
2852 struct intel_engine_cs *from;
2853 int ret;
2854
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002855 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002856 if (to == from)
2857 return 0;
2858
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002859 if (i915_gem_request_completed(from_req))
Chris Wilsonb4716182015-04-27 13:41:17 +01002860 return 0;
2861
Chris Wilson39df9192016-07-20 13:31:57 +01002862 if (!i915.semaphores) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01002863 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01002864 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01002865 i915->mm.interruptible,
2866 NULL,
Chris Wilson197be2a2016-07-20 09:21:13 +01002867 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002868 if (ret)
2869 return ret;
2870
John Harrison91af1272015-06-18 13:14:56 +01002871 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002872 } else {
2873 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01002874 u32 seqno = i915_gem_request_get_seqno(from_req);
2875
2876 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002877
2878 if (seqno <= from->semaphore.sync_seqno[idx])
2879 return 0;
2880
John Harrison91af1272015-06-18 13:14:56 +01002881 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00002882 struct drm_i915_gem_request *req;
2883
2884 req = i915_gem_request_alloc(to, NULL);
2885 if (IS_ERR(req))
2886 return PTR_ERR(req);
2887
2888 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01002889 }
2890
John Harrison599d9242015-05-29 17:44:04 +01002891 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
2892 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01002893 if (ret)
2894 return ret;
2895
2896 /* We use last_read_req because sync_to()
2897 * might have just caused seqno wrap under
2898 * the radar.
2899 */
2900 from->semaphore.sync_seqno[idx] =
2901 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
2902 }
2903
2904 return 0;
2905}
2906
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002907/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002908 * i915_gem_object_sync - sync an object to a ring.
2909 *
2910 * @obj: object which may be in use on another ring.
2911 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01002912 * @to_req: request we wish to use the object for. See below.
2913 * This will be allocated and returned if a request is
2914 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07002915 *
2916 * This code is meant to abstract object synchronization with the GPU.
2917 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01002918 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01002919 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01002920 * into a buffer at any time, but multiple readers. To ensure each has
2921 * a coherent view of memory, we must:
2922 *
2923 * - If there is an outstanding write request to the object, the new
2924 * request must wait for it to complete (either CPU or in hw, requests
2925 * on the same ring will be naturally ordered).
2926 *
2927 * - If we are a write request (pending_write_domain is set), the new
2928 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002929 *
John Harrison91af1272015-06-18 13:14:56 +01002930 * For CPU synchronisation (NULL to) no request is required. For syncing with
2931 * rings to_req must be non-NULL. However, a request does not have to be
2932 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
2933 * request will be allocated automatically and returned through *to_req. Note
2934 * that it is not guaranteed that commands will be emitted (because the system
2935 * might already be idle). Hence there is no need to create a request that
2936 * might never have any work submitted. Note further that if a request is
2937 * returned in *to_req, it is the responsibility of the caller to submit
2938 * that request (after potentially adding more work to it).
2939 *
Ben Widawsky5816d642012-04-11 11:18:19 -07002940 * Returns 0 if successful, else propagates up the lower layer error.
2941 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002942int
2943i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002944 struct intel_engine_cs *to,
2945 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07002946{
Chris Wilsonb4716182015-04-27 13:41:17 +01002947 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002948 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01002949 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07002950
Chris Wilsonb4716182015-04-27 13:41:17 +01002951 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07002952 return 0;
2953
Chris Wilsonb4716182015-04-27 13:41:17 +01002954 if (to == NULL)
2955 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07002956
Chris Wilsonb4716182015-04-27 13:41:17 +01002957 n = 0;
2958 if (readonly) {
2959 if (obj->last_write_req)
2960 req[n++] = obj->last_write_req;
2961 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002962 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01002963 if (obj->last_read_req[i])
2964 req[n++] = obj->last_read_req[i];
2965 }
2966 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01002967 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002968 if (ret)
2969 return ret;
2970 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002971
Chris Wilsonb4716182015-04-27 13:41:17 +01002972 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002973}
2974
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002975static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2976{
2977 u32 old_write_domain, old_read_domains;
2978
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002979 /* Force a pagefault for domain tracking on next user access */
2980 i915_gem_release_mmap(obj);
2981
Keith Packardb97c3d92011-06-24 21:02:59 -07002982 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2983 return;
2984
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002985 old_read_domains = obj->base.read_domains;
2986 old_write_domain = obj->base.write_domain;
2987
2988 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2989 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2990
2991 trace_i915_gem_object_change_domain(obj,
2992 old_read_domains,
2993 old_write_domain);
2994}
2995
Chris Wilson8ef85612016-04-28 09:56:39 +01002996static void __i915_vma_iounmap(struct i915_vma *vma)
2997{
2998 GEM_BUG_ON(vma->pin_count);
2999
3000 if (vma->iomap == NULL)
3001 return;
3002
3003 io_mapping_unmap(vma->iomap);
3004 vma->iomap = NULL;
3005}
3006
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003007static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003008{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003009 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003010 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson43e28f02013-01-08 10:53:09 +00003011 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003012
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003013 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003014 return 0;
3015
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003016 if (!drm_mm_node_allocated(&vma->node)) {
3017 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003018 return 0;
3019 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003020
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003021 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003022 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003023
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003024 BUG_ON(obj->pages == NULL);
3025
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003026 if (wait) {
3027 ret = i915_gem_object_wait_rendering(obj, false);
3028 if (ret)
3029 return ret;
3030 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003031
Chris Wilson596c5922016-02-26 11:03:20 +00003032 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003033 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003034
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003035 /* release the fence reg _after_ flushing */
3036 ret = i915_gem_object_put_fence(obj);
3037 if (ret)
3038 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003039
3040 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003041 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003042
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003043 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003044
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003045 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003046 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003047
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003048 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003049 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003050 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3051 obj->map_and_fenceable = false;
3052 } else if (vma->ggtt_view.pages) {
3053 sg_free_table(vma->ggtt_view.pages);
3054 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003055 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003056 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003057 }
Eric Anholt673a3942008-07-30 12:06:12 -07003058
Ben Widawsky2f633152013-07-17 12:19:03 -07003059 drm_mm_remove_node(&vma->node);
3060 i915_gem_vma_destroy(vma);
3061
3062 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003063 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003064 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003065 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003066
Chris Wilson70903c32013-12-04 09:59:09 +00003067 /* And finally now the object is completely decoupled from this vma,
3068 * we can drop its hold on the backing storage and allow it to be
3069 * reaped by the shrinker.
3070 */
3071 i915_gem_object_unpin_pages(obj);
3072
Chris Wilson88241782011-01-07 17:09:48 +00003073 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003074}
3075
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003076int i915_vma_unbind(struct i915_vma *vma)
3077{
3078 return __i915_vma_unbind(vma, true);
3079}
3080
3081int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3082{
3083 return __i915_vma_unbind(vma, false);
3084}
3085
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003086int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003087{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003088 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003089 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003090
Chris Wilson91c8a322016-07-05 10:40:23 +01003091 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003092
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003093 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01003094 if (engine->last_context == NULL)
3095 continue;
3096
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003097 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003098 if (ret)
3099 return ret;
3100 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003101
Chris Wilsonb4716182015-04-27 13:41:17 +01003102 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003103 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003104}
3105
Chris Wilson4144f9b2014-09-11 08:43:48 +01003106static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003107 unsigned long cache_level)
3108{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003109 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003110 struct drm_mm_node *other;
3111
Chris Wilson4144f9b2014-09-11 08:43:48 +01003112 /*
3113 * On some machines we have to be careful when putting differing types
3114 * of snoopable memory together to avoid the prefetcher crossing memory
3115 * domains and dying. During vm initialisation, we decide whether or not
3116 * these constraints apply and set the drm_mm.color_adjust
3117 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003118 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003119 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003120 return true;
3121
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003122 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003123 return true;
3124
3125 if (list_empty(&gtt_space->node_list))
3126 return true;
3127
3128 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3129 if (other->allocated && !other->hole_follows && other->color != cache_level)
3130 return false;
3131
3132 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3133 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3134 return false;
3135
3136 return true;
3137}
3138
Jesse Barnesde151cf2008-11-12 10:03:55 -08003139/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003140 * Finds free space in the GTT aperture and binds the object or a view of it
3141 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003142 * @obj: object to bind
3143 * @vm: address space to bind into
3144 * @ggtt_view: global gtt view if applicable
3145 * @alignment: requested alignment
3146 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07003147 */
Daniel Vetter262de142014-02-14 14:01:20 +01003148static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003149i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3150 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003151 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003152 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003153 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003154{
Chris Wilson05394f32010-11-08 19:18:58 +00003155 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003156 struct drm_i915_private *dev_priv = to_i915(dev);
3157 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003158 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003159 u32 search_flag, alloc_flag;
3160 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003161 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003162 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003163 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003164
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003165 if (i915_is_ggtt(vm)) {
3166 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003167
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003168 if (WARN_ON(!ggtt_view))
3169 return ERR_PTR(-EINVAL);
3170
3171 view_size = i915_ggtt_view_size(obj, ggtt_view);
3172
3173 fence_size = i915_gem_get_gtt_size(dev,
3174 view_size,
3175 obj->tiling_mode);
3176 fence_alignment = i915_gem_get_gtt_alignment(dev,
3177 view_size,
3178 obj->tiling_mode,
3179 true);
3180 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3181 view_size,
3182 obj->tiling_mode,
3183 false);
3184 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3185 } else {
3186 fence_size = i915_gem_get_gtt_size(dev,
3187 obj->base.size,
3188 obj->tiling_mode);
3189 fence_alignment = i915_gem_get_gtt_alignment(dev,
3190 obj->base.size,
3191 obj->tiling_mode,
3192 true);
3193 unfenced_alignment =
3194 i915_gem_get_gtt_alignment(dev,
3195 obj->base.size,
3196 obj->tiling_mode,
3197 false);
3198 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3199 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003200
Michel Thierry101b5062015-10-01 13:33:57 +01003201 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3202 end = vm->total;
3203 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003204 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003205 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003206 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003207
Eric Anholt673a3942008-07-30 12:06:12 -07003208 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003209 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003210 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003211 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003212 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3213 ggtt_view ? ggtt_view->type : 0,
3214 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003215 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003216 }
3217
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003218 /* If binding the object/GGTT view requires more space than the entire
3219 * aperture has, reject it early before evicting everything in a vain
3220 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003221 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003222 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003223 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003224 ggtt_view ? ggtt_view->type : 0,
3225 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003226 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003227 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003228 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003229 }
3230
Chris Wilson37e680a2012-06-07 15:38:42 +01003231 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003232 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003233 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003234
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003235 i915_gem_object_pin_pages(obj);
3236
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003237 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3238 i915_gem_obj_lookup_or_create_vma(obj, vm);
3239
Daniel Vetter262de142014-02-14 14:01:20 +01003240 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003241 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003242
Chris Wilson506a8e82015-12-08 11:55:07 +00003243 if (flags & PIN_OFFSET_FIXED) {
3244 uint64_t offset = flags & PIN_OFFSET_MASK;
3245
3246 if (offset & (alignment - 1) || offset + size > end) {
3247 ret = -EINVAL;
3248 goto err_free_vma;
3249 }
3250 vma->node.start = offset;
3251 vma->node.size = size;
3252 vma->node.color = obj->cache_level;
3253 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3254 if (ret) {
3255 ret = i915_gem_evict_for_vma(vma);
3256 if (ret == 0)
3257 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3258 }
3259 if (ret)
3260 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003261 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003262 if (flags & PIN_HIGH) {
3263 search_flag = DRM_MM_SEARCH_BELOW;
3264 alloc_flag = DRM_MM_CREATE_TOP;
3265 } else {
3266 search_flag = DRM_MM_SEARCH_DEFAULT;
3267 alloc_flag = DRM_MM_CREATE_DEFAULT;
3268 }
Michel Thierry101b5062015-10-01 13:33:57 +01003269
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003270search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003271 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3272 size, alignment,
3273 obj->cache_level,
3274 start, end,
3275 search_flag,
3276 alloc_flag);
3277 if (ret) {
3278 ret = i915_gem_evict_something(dev, vm, size, alignment,
3279 obj->cache_level,
3280 start, end,
3281 flags);
3282 if (ret == 0)
3283 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003284
Chris Wilson506a8e82015-12-08 11:55:07 +00003285 goto err_free_vma;
3286 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003287 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003288 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003289 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003290 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003291 }
3292
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003293 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003294 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003295 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003296 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003297
Ben Widawsky35c20a62013-05-31 11:28:48 -07003298 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003299 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003300
Daniel Vetter262de142014-02-14 14:01:20 +01003301 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003302
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003303err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003304 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003305err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003306 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003307 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003308err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003309 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003310 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003311}
3312
Chris Wilson000433b2013-08-08 14:41:09 +01003313bool
Chris Wilson2c225692013-08-09 12:26:45 +01003314i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3315 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003316{
Eric Anholt673a3942008-07-30 12:06:12 -07003317 /* If we don't have a page list set up, then we're not pinned
3318 * to GPU, and we can ignore the cache flush because it'll happen
3319 * again at bind time.
3320 */
Chris Wilson05394f32010-11-08 19:18:58 +00003321 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003322 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003323
Imre Deak769ce462013-02-13 21:56:05 +02003324 /*
3325 * Stolen memory is always coherent with the GPU as it is explicitly
3326 * marked as wc by the system, or the system is cache-coherent.
3327 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003328 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003329 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003330
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003331 /* If the GPU is snooping the contents of the CPU cache,
3332 * we do not need to manually clear the CPU cache lines. However,
3333 * the caches are only snooped when the render cache is
3334 * flushed/invalidated. As we always have to emit invalidations
3335 * and flushes when moving into and out of the RENDER domain, correct
3336 * snooping behaviour occurs naturally as the result of our domain
3337 * tracking.
3338 */
Chris Wilson0f719792015-01-13 13:32:52 +00003339 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3340 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003341 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003342 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003343
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003344 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003345 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003346 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003347
3348 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003349}
3350
3351/** Flushes the GTT write domain for the object if it's dirty. */
3352static void
Chris Wilson05394f32010-11-08 19:18:58 +00003353i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003354{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003355 uint32_t old_write_domain;
3356
Chris Wilson05394f32010-11-08 19:18:58 +00003357 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003358 return;
3359
Chris Wilson63256ec2011-01-04 18:42:07 +00003360 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003361 * to it immediately go to main memory as far as we know, so there's
3362 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003363 *
3364 * However, we do have to enforce the order so that all writes through
3365 * the GTT land before any writes to the device, such as updates to
3366 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003367 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003368 wmb();
3369
Chris Wilson05394f32010-11-08 19:18:58 +00003370 old_write_domain = obj->base.write_domain;
3371 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003372
Rodrigo Vivide152b62015-07-07 16:28:51 -07003373 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003374
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003375 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003376 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003377 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003378}
3379
3380/** Flushes the CPU write domain for the object if it's dirty. */
3381static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003382i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003383{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003384 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003385
Chris Wilson05394f32010-11-08 19:18:58 +00003386 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003387 return;
3388
Daniel Vettere62b59e2015-01-21 14:53:48 +01003389 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003390 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003391
Chris Wilson05394f32010-11-08 19:18:58 +00003392 old_write_domain = obj->base.write_domain;
3393 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003394
Rodrigo Vivide152b62015-07-07 16:28:51 -07003395 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003396
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003397 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003398 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003399 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003400}
3401
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003402/**
3403 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003404 * @obj: object to act on
3405 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003406 *
3407 * This function returns when the move is complete, including waiting on
3408 * flushes to occur.
3409 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003410int
Chris Wilson20217462010-11-23 15:26:33 +00003411i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003412{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003413 struct drm_device *dev = obj->base.dev;
3414 struct drm_i915_private *dev_priv = to_i915(dev);
3415 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003416 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303417 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003418 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003419
Chris Wilson0201f1e2012-07-20 12:41:01 +01003420 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003421 if (ret)
3422 return ret;
3423
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003424 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3425 return 0;
3426
Chris Wilson43566de2015-01-02 16:29:29 +05303427 /* Flush and acquire obj->pages so that we are coherent through
3428 * direct access in memory with previous cached writes through
3429 * shmemfs and that our cache domain tracking remains valid.
3430 * For example, if the obj->filp was moved to swap without us
3431 * being notified and releasing the pages, we would mistakenly
3432 * continue to assume that the obj remained out of the CPU cached
3433 * domain.
3434 */
3435 ret = i915_gem_object_get_pages(obj);
3436 if (ret)
3437 return ret;
3438
Daniel Vettere62b59e2015-01-21 14:53:48 +01003439 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003440
Chris Wilsond0a57782012-10-09 19:24:37 +01003441 /* Serialise direct access to this object with the barriers for
3442 * coherent writes from the GPU, by effectively invalidating the
3443 * GTT domain upon first access.
3444 */
3445 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3446 mb();
3447
Chris Wilson05394f32010-11-08 19:18:58 +00003448 old_write_domain = obj->base.write_domain;
3449 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003450
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003451 /* It should now be out of any other write domains, and we can update
3452 * the domain values for our changes.
3453 */
Chris Wilson05394f32010-11-08 19:18:58 +00003454 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3455 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003456 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003457 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3458 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3459 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003460 }
3461
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003462 trace_i915_gem_object_change_domain(obj,
3463 old_read_domains,
3464 old_write_domain);
3465
Chris Wilson8325a092012-04-24 15:52:35 +01003466 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303467 vma = i915_gem_obj_to_ggtt(obj);
3468 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003469 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003470 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003471
Eric Anholte47c68e2008-11-14 13:35:19 -08003472 return 0;
3473}
3474
Chris Wilsonef55f922015-10-09 14:11:27 +01003475/**
3476 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003477 * @obj: object to act on
3478 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003479 *
3480 * After this function returns, the object will be in the new cache-level
3481 * across all GTT and the contents of the backing storage will be coherent,
3482 * with respect to the new cache-level. In order to keep the backing storage
3483 * coherent for all users, we only allow a single cache level to be set
3484 * globally on the object and prevent it from being changed whilst the
3485 * hardware is reading from the object. That is if the object is currently
3486 * on the scanout it will be set to uncached (or equivalent display
3487 * cache coherency) and all non-MOCS GPU access will also be uncached so
3488 * that all direct access to the scanout remains coherent.
3489 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003490int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3491 enum i915_cache_level cache_level)
3492{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003493 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003494 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003495 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003496 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003497
3498 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003499 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003500
Chris Wilsonef55f922015-10-09 14:11:27 +01003501 /* Inspect the list of currently bound VMA and unbind any that would
3502 * be invalid given the new cache-level. This is principally to
3503 * catch the issue of the CS prefetch crossing page boundaries and
3504 * reading an invalid PTE on older architectures.
3505 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003506 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003507 if (!drm_mm_node_allocated(&vma->node))
3508 continue;
3509
3510 if (vma->pin_count) {
3511 DRM_DEBUG("can not change the cache level of pinned objects\n");
3512 return -EBUSY;
3513 }
3514
Chris Wilson4144f9b2014-09-11 08:43:48 +01003515 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003516 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003517 if (ret)
3518 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003519 } else
3520 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003521 }
3522
Chris Wilsonef55f922015-10-09 14:11:27 +01003523 /* We can reuse the existing drm_mm nodes but need to change the
3524 * cache-level on the PTE. We could simply unbind them all and
3525 * rebind with the correct cache-level on next use. However since
3526 * we already have a valid slot, dma mapping, pages etc, we may as
3527 * rewrite the PTE in the belief that doing so tramples upon less
3528 * state and so involves less work.
3529 */
3530 if (bound) {
3531 /* Before we change the PTE, the GPU must not be accessing it.
3532 * If we wait upon the object, we know that all the bound
3533 * VMA are no longer active.
3534 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003535 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003536 if (ret)
3537 return ret;
3538
Chris Wilsonef55f922015-10-09 14:11:27 +01003539 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3540 /* Access to snoopable pages through the GTT is
3541 * incoherent and on some machines causes a hard
3542 * lockup. Relinquish the CPU mmaping to force
3543 * userspace to refault in the pages and we can
3544 * then double check if the GTT mapping is still
3545 * valid for that pointer access.
3546 */
3547 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003548
Chris Wilsonef55f922015-10-09 14:11:27 +01003549 /* As we no longer need a fence for GTT access,
3550 * we can relinquish it now (and so prevent having
3551 * to steal a fence from someone else on the next
3552 * fence request). Note GPU activity would have
3553 * dropped the fence as all snoopable access is
3554 * supposed to be linear.
3555 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003556 ret = i915_gem_object_put_fence(obj);
3557 if (ret)
3558 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003559 } else {
3560 /* We either have incoherent backing store and
3561 * so no GTT access or the architecture is fully
3562 * coherent. In such cases, existing GTT mmaps
3563 * ignore the cache bit in the PTE and we can
3564 * rewrite it without confusing the GPU or having
3565 * to force userspace to fault back in its mmaps.
3566 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003567 }
3568
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003569 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003570 if (!drm_mm_node_allocated(&vma->node))
3571 continue;
3572
3573 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3574 if (ret)
3575 return ret;
3576 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003577 }
3578
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003579 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003580 vma->node.color = cache_level;
3581 obj->cache_level = cache_level;
3582
Ville Syrjäläed75a552015-08-11 19:47:10 +03003583out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003584 /* Flush the dirty CPU caches to the backing storage so that the
3585 * object is now coherent at its new cache level (with respect
3586 * to the access domain).
3587 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303588 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003589 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003590 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003591 }
3592
Chris Wilsone4ffd172011-04-04 09:44:39 +01003593 return 0;
3594}
3595
Ben Widawsky199adf42012-09-21 17:01:20 -07003596int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3597 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003598{
Ben Widawsky199adf42012-09-21 17:01:20 -07003599 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003600 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003601
Chris Wilson03ac0642016-07-20 13:31:51 +01003602 obj = i915_gem_object_lookup(file, args->handle);
3603 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003604 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003605
Chris Wilson651d7942013-08-08 14:41:10 +01003606 switch (obj->cache_level) {
3607 case I915_CACHE_LLC:
3608 case I915_CACHE_L3_LLC:
3609 args->caching = I915_CACHING_CACHED;
3610 break;
3611
Chris Wilson4257d3b2013-08-08 14:41:11 +01003612 case I915_CACHE_WT:
3613 args->caching = I915_CACHING_DISPLAY;
3614 break;
3615
Chris Wilson651d7942013-08-08 14:41:10 +01003616 default:
3617 args->caching = I915_CACHING_NONE;
3618 break;
3619 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003620
Chris Wilson34911fd2016-07-20 13:31:54 +01003621 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003622 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003623}
3624
Ben Widawsky199adf42012-09-21 17:01:20 -07003625int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3626 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003627{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003628 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003629 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003630 struct drm_i915_gem_object *obj;
3631 enum i915_cache_level level;
3632 int ret;
3633
Ben Widawsky199adf42012-09-21 17:01:20 -07003634 switch (args->caching) {
3635 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003636 level = I915_CACHE_NONE;
3637 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003638 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003639 /*
3640 * Due to a HW issue on BXT A stepping, GPU stores via a
3641 * snooped mapping may leave stale data in a corresponding CPU
3642 * cacheline, whereas normally such cachelines would get
3643 * invalidated.
3644 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003645 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003646 return -ENODEV;
3647
Chris Wilsone6994ae2012-07-10 10:27:08 +01003648 level = I915_CACHE_LLC;
3649 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003650 case I915_CACHING_DISPLAY:
3651 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3652 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003653 default:
3654 return -EINVAL;
3655 }
3656
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003657 intel_runtime_pm_get(dev_priv);
3658
Ben Widawsky3bc29132012-09-26 16:15:20 -07003659 ret = i915_mutex_lock_interruptible(dev);
3660 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003661 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003662
Chris Wilson03ac0642016-07-20 13:31:51 +01003663 obj = i915_gem_object_lookup(file, args->handle);
3664 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003665 ret = -ENOENT;
3666 goto unlock;
3667 }
3668
3669 ret = i915_gem_object_set_cache_level(obj, level);
3670
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003671 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003672unlock:
3673 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003674rpm_put:
3675 intel_runtime_pm_put(dev_priv);
3676
Chris Wilsone6994ae2012-07-10 10:27:08 +01003677 return ret;
3678}
3679
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003680/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003681 * Prepare buffer for display plane (scanout, cursors, etc).
3682 * Can be called from an uninterruptible phase (modesetting) and allows
3683 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003684 */
3685int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003686i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3687 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003688 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003689{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003690 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003691 int ret;
3692
Chris Wilsoncc98b412013-08-09 12:25:09 +01003693 /* Mark the pin_display early so that we account for the
3694 * display coherency whilst setting up the cache domains.
3695 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003696 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003697
Eric Anholta7ef0642011-03-29 16:59:54 -07003698 /* The display engine is not coherent with the LLC cache on gen6. As
3699 * a result, we make sure that the pinning that is about to occur is
3700 * done with uncached PTEs. This is lowest common denominator for all
3701 * chipsets.
3702 *
3703 * However for gen6+, we could do better by using the GFDT bit instead
3704 * of uncaching, which would allow us to flush all the LLC-cached data
3705 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3706 */
Chris Wilson651d7942013-08-08 14:41:10 +01003707 ret = i915_gem_object_set_cache_level(obj,
3708 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003709 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003710 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003711
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003712 /* As the user may map the buffer once pinned in the display plane
3713 * (e.g. libkms for the bootup splash), we have to ensure that we
3714 * always use map_and_fenceable for all scanout buffers.
3715 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003716 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3717 view->type == I915_GGTT_VIEW_NORMAL ?
3718 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003719 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003720 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003721
Daniel Vettere62b59e2015-01-21 14:53:48 +01003722 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003723
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003724 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003725 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003726
3727 /* It should now be out of any other write domains, and we can update
3728 * the domain values for our changes.
3729 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003730 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003731 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003732
3733 trace_i915_gem_object_change_domain(obj,
3734 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003735 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003736
3737 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003738
3739err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003740 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003741 return ret;
3742}
3743
3744void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003745i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3746 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003747{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003748 if (WARN_ON(obj->pin_display == 0))
3749 return;
3750
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003751 i915_gem_object_ggtt_unpin_view(obj, view);
3752
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003753 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003754}
3755
Eric Anholte47c68e2008-11-14 13:35:19 -08003756/**
3757 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003758 * @obj: object to act on
3759 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003760 *
3761 * This function returns when the move is complete, including waiting on
3762 * flushes to occur.
3763 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003764int
Chris Wilson919926a2010-11-12 13:42:53 +00003765i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003766{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003767 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003768 int ret;
3769
Chris Wilson0201f1e2012-07-20 12:41:01 +01003770 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003771 if (ret)
3772 return ret;
3773
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003774 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3775 return 0;
3776
Eric Anholte47c68e2008-11-14 13:35:19 -08003777 i915_gem_object_flush_gtt_write_domain(obj);
3778
Chris Wilson05394f32010-11-08 19:18:58 +00003779 old_write_domain = obj->base.write_domain;
3780 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003781
Eric Anholte47c68e2008-11-14 13:35:19 -08003782 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003783 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003784 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003785
Chris Wilson05394f32010-11-08 19:18:58 +00003786 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003787 }
3788
3789 /* It should now be out of any other write domains, and we can update
3790 * the domain values for our changes.
3791 */
Chris Wilson05394f32010-11-08 19:18:58 +00003792 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003793
3794 /* If we're writing through the CPU, then the GPU read domains will
3795 * need to be invalidated at next use.
3796 */
3797 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003798 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3799 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003800 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003801
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003802 trace_i915_gem_object_change_domain(obj,
3803 old_read_domains,
3804 old_write_domain);
3805
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003806 return 0;
3807}
3808
Eric Anholt673a3942008-07-30 12:06:12 -07003809/* Throttle our rendering by waiting until the ring has completed our requests
3810 * emitted over 20 msec ago.
3811 *
Eric Anholtb9624422009-06-03 07:27:35 +00003812 * Note that if we were to use the current jiffies each time around the loop,
3813 * we wouldn't escape the function with any frames outstanding if the time to
3814 * render a frame was over 20ms.
3815 *
Eric Anholt673a3942008-07-30 12:06:12 -07003816 * This should get us reasonable parallelism between CPU and GPU but also
3817 * relatively low latency when blocking on a particular request to finish.
3818 */
3819static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003820i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003821{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003822 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003823 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003824 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003825 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003826 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003827
Daniel Vetter308887a2012-11-14 17:14:06 +01003828 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3829 if (ret)
3830 return ret;
3831
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003832 /* ABI: return -EIO if already wedged */
3833 if (i915_terminally_wedged(&dev_priv->gpu_error))
3834 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003835
Chris Wilson1c255952010-09-26 11:03:27 +01003836 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003837 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003838 if (time_after_eq(request->emitted_jiffies, recent_enough))
3839 break;
3840
John Harrisonfcfa423c2015-05-29 17:44:12 +01003841 /*
3842 * Note that the request might not have been submitted yet.
3843 * In which case emitted_jiffies will be zero.
3844 */
3845 if (!request->emitted_jiffies)
3846 continue;
3847
John Harrison54fb2412014-11-24 18:49:27 +00003848 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003849 }
John Harrisonff865882014-11-24 18:49:28 +00003850 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003851 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003852 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003853
John Harrison54fb2412014-11-24 18:49:27 +00003854 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003855 return 0;
3856
Chris Wilson299259a2016-04-13 17:35:06 +01003857 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003858 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003859
Eric Anholt673a3942008-07-30 12:06:12 -07003860 return ret;
3861}
3862
Chris Wilsond23db882014-05-23 08:48:08 +02003863static bool
3864i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
3865{
3866 struct drm_i915_gem_object *obj = vma->obj;
3867
3868 if (alignment &&
3869 vma->node.start & (alignment - 1))
3870 return true;
3871
3872 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3873 return true;
3874
3875 if (flags & PIN_OFFSET_BIAS &&
3876 vma->node.start < (flags & PIN_OFFSET_MASK))
3877 return true;
3878
Chris Wilson506a8e82015-12-08 11:55:07 +00003879 if (flags & PIN_OFFSET_FIXED &&
3880 vma->node.start != (flags & PIN_OFFSET_MASK))
3881 return true;
3882
Chris Wilsond23db882014-05-23 08:48:08 +02003883 return false;
3884}
3885
Chris Wilsond0710ab2015-11-20 14:16:39 +00003886void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3887{
3888 struct drm_i915_gem_object *obj = vma->obj;
3889 bool mappable, fenceable;
3890 u32 fence_size, fence_alignment;
3891
3892 fence_size = i915_gem_get_gtt_size(obj->base.dev,
3893 obj->base.size,
3894 obj->tiling_mode);
3895 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
3896 obj->base.size,
3897 obj->tiling_mode,
3898 true);
3899
3900 fenceable = (vma->node.size == fence_size &&
3901 (vma->node.start & (fence_alignment - 1)) == 0);
3902
3903 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003904 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003905
3906 obj->map_and_fenceable = mappable && fenceable;
3907}
3908
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003909static int
3910i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
3911 struct i915_address_space *vm,
3912 const struct i915_ggtt_view *ggtt_view,
3913 uint32_t alignment,
3914 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003915{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003916 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003917 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00003918 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07003919 int ret;
3920
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003921 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
3922 return -ENODEV;
3923
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003924 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003925 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003926
Chris Wilsonc826c442014-10-31 13:53:53 +00003927 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
3928 return -EINVAL;
3929
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003930 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3931 return -EINVAL;
3932
3933 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
3934 i915_gem_obj_to_vma(obj, vm);
3935
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003936 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003937 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3938 return -EBUSY;
3939
Chris Wilsond23db882014-05-23 08:48:08 +02003940 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003941 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003942 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01003943 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003944 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003945 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01003946 upper_32_bits(vma->node.start),
3947 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003948 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003949 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00003950 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003951 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003952 if (ret)
3953 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003954
3955 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003956 }
3957 }
3958
Chris Wilsonef79e172014-10-31 13:53:52 +00003959 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003960 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003961 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
3962 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01003963 if (IS_ERR(vma))
3964 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07003965 } else {
3966 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003967 if (ret)
3968 return ret;
3969 }
Daniel Vetter74898d72012-02-15 23:50:22 +01003970
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003971 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
3972 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00003973 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003974 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
3975 }
Chris Wilsonef79e172014-10-31 13:53:52 +00003976
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003977 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07003978 return 0;
3979}
3980
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003981int
3982i915_gem_object_pin(struct drm_i915_gem_object *obj,
3983 struct i915_address_space *vm,
3984 uint32_t alignment,
3985 uint64_t flags)
3986{
3987 return i915_gem_object_do_pin(obj, vm,
3988 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
3989 alignment, flags);
3990}
3991
3992int
3993i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3994 const struct i915_ggtt_view *view,
3995 uint32_t alignment,
3996 uint64_t flags)
3997{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003998 struct drm_device *dev = obj->base.dev;
3999 struct drm_i915_private *dev_priv = to_i915(dev);
4000 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4001
Matthew Auldade7daa2016-03-24 15:54:20 +00004002 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004003
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004004 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004005 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004006}
4007
Eric Anholt673a3942008-07-30 12:06:12 -07004008void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004009i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4010 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004011{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004012 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004013
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004014 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004015 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004016
Chris Wilson30154652015-04-07 17:28:24 +01004017 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004018}
4019
4020int
Eric Anholt673a3942008-07-30 12:06:12 -07004021i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004022 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004023{
4024 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004025 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004026 int ret;
4027
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004028 ret = i915_mutex_lock_interruptible(dev);
4029 if (ret)
4030 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004031
Chris Wilson03ac0642016-07-20 13:31:51 +01004032 obj = i915_gem_object_lookup(file, args->handle);
4033 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004034 ret = -ENOENT;
4035 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004036 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004037
Chris Wilson0be555b2010-08-04 15:36:30 +01004038 /* Count all active objects as busy, even if they are currently not used
4039 * by the gpu. Users of this interface expect objects to eventually
4040 * become non-busy without any further actions, therefore emit any
4041 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004042 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004043 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004044 if (ret)
4045 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004046
Chris Wilson426960b2016-01-15 16:51:46 +00004047 args->busy = 0;
4048 if (obj->active) {
4049 int i;
4050
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004051 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004052 struct drm_i915_gem_request *req;
4053
4054 req = obj->last_read_req[i];
4055 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004056 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004057 }
4058 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004059 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004060 }
Eric Anholt673a3942008-07-30 12:06:12 -07004061
Chris Wilsonb4716182015-04-27 13:41:17 +01004062unref:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004063 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004064unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004065 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004066 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004067}
4068
4069int
4070i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4071 struct drm_file *file_priv)
4072{
Akshay Joshi0206e352011-08-16 15:34:10 -04004073 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004074}
4075
Chris Wilson3ef94da2009-09-14 16:50:29 +01004076int
4077i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4078 struct drm_file *file_priv)
4079{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004080 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004081 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004082 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004083 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004084
4085 switch (args->madv) {
4086 case I915_MADV_DONTNEED:
4087 case I915_MADV_WILLNEED:
4088 break;
4089 default:
4090 return -EINVAL;
4091 }
4092
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004093 ret = i915_mutex_lock_interruptible(dev);
4094 if (ret)
4095 return ret;
4096
Chris Wilson03ac0642016-07-20 13:31:51 +01004097 obj = i915_gem_object_lookup(file_priv, args->handle);
4098 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004099 ret = -ENOENT;
4100 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004101 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004102
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004103 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004104 ret = -EINVAL;
4105 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004106 }
4107
Daniel Vetter656bfa32014-11-20 09:26:30 +01004108 if (obj->pages &&
4109 obj->tiling_mode != I915_TILING_NONE &&
4110 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4111 if (obj->madv == I915_MADV_WILLNEED)
4112 i915_gem_object_unpin_pages(obj);
4113 if (args->madv == I915_MADV_WILLNEED)
4114 i915_gem_object_pin_pages(obj);
4115 }
4116
Chris Wilson05394f32010-11-08 19:18:58 +00004117 if (obj->madv != __I915_MADV_PURGED)
4118 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004119
Chris Wilson6c085a72012-08-20 11:40:46 +02004120 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004121 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004122 i915_gem_object_truncate(obj);
4123
Chris Wilson05394f32010-11-08 19:18:58 +00004124 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004125
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004126out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004127 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004128unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004129 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004130 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004131}
4132
Chris Wilson37e680a2012-06-07 15:38:42 +01004133void i915_gem_object_init(struct drm_i915_gem_object *obj,
4134 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004135{
Chris Wilsonb4716182015-04-27 13:41:17 +01004136 int i;
4137
Ben Widawsky35c20a62013-05-31 11:28:48 -07004138 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004139 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004140 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004141 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004142 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004143 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004144
Chris Wilson37e680a2012-06-07 15:38:42 +01004145 obj->ops = ops;
4146
Chris Wilson0327d6b2012-08-11 15:41:06 +01004147 obj->fence_reg = I915_FENCE_REG_NONE;
4148 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004149
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004150 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004151}
4152
Chris Wilson37e680a2012-06-07 15:38:42 +01004153static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004154 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004155 .get_pages = i915_gem_object_get_pages_gtt,
4156 .put_pages = i915_gem_object_put_pages_gtt,
4157};
4158
Dave Gordond37cd8a2016-04-22 19:14:32 +01004159struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004160 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004161{
Daniel Vetterc397b902010-04-09 19:05:07 +00004162 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004163 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004164 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004165 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004166
Chris Wilson42dcedd2012-11-15 11:32:30 +00004167 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004168 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004169 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004170
Chris Wilsonfe3db792016-04-25 13:32:13 +01004171 ret = drm_gem_object_init(dev, &obj->base, size);
4172 if (ret)
4173 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004174
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004175 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4176 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4177 /* 965gm cannot relocate objects above 4GiB. */
4178 mask &= ~__GFP_HIGHMEM;
4179 mask |= __GFP_DMA32;
4180 }
4181
Al Viro496ad9a2013-01-23 17:07:38 -05004182 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004183 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004184
Chris Wilson37e680a2012-06-07 15:38:42 +01004185 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004186
Daniel Vetterc397b902010-04-09 19:05:07 +00004187 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4188 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4189
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004190 if (HAS_LLC(dev)) {
4191 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004192 * cache) for about a 10% performance improvement
4193 * compared to uncached. Graphics requests other than
4194 * display scanout are coherent with the CPU in
4195 * accessing this cache. This means in this mode we
4196 * don't need to clflush on the CPU side, and on the
4197 * GPU side we only need to flush internal caches to
4198 * get data visible to the CPU.
4199 *
4200 * However, we maintain the display planes as UC, and so
4201 * need to rebind when first used as such.
4202 */
4203 obj->cache_level = I915_CACHE_LLC;
4204 } else
4205 obj->cache_level = I915_CACHE_NONE;
4206
Daniel Vetterd861e332013-07-24 23:25:03 +02004207 trace_i915_gem_object_create(obj);
4208
Chris Wilson05394f32010-11-08 19:18:58 +00004209 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004210
4211fail:
4212 i915_gem_object_free(obj);
4213
4214 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004215}
4216
Chris Wilson340fbd82014-05-22 09:16:52 +01004217static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4218{
4219 /* If we are the last user of the backing storage (be it shmemfs
4220 * pages or stolen etc), we know that the pages are going to be
4221 * immediately released. In this case, we can then skip copying
4222 * back the contents from the GPU.
4223 */
4224
4225 if (obj->madv != I915_MADV_WILLNEED)
4226 return false;
4227
4228 if (obj->base.filp == NULL)
4229 return true;
4230
4231 /* At first glance, this looks racy, but then again so would be
4232 * userspace racing mmap against close. However, the first external
4233 * reference to the filp can only be obtained through the
4234 * i915_gem_mmap_ioctl() which safeguards us against the user
4235 * acquiring such a reference whilst we are in the middle of
4236 * freeing the object.
4237 */
4238 return atomic_long_read(&obj->base.filp->f_count) == 1;
4239}
4240
Chris Wilson1488fc02012-04-24 15:47:31 +01004241void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004242{
Chris Wilson1488fc02012-04-24 15:47:31 +01004243 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004244 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004245 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004246 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004247
Paulo Zanonif65c9162013-11-27 18:20:34 -02004248 intel_runtime_pm_get(dev_priv);
4249
Chris Wilson26e12f82011-03-20 11:20:19 +00004250 trace_i915_gem_object_destroy(obj);
4251
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004252 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004253 int ret;
4254
4255 vma->pin_count = 0;
Chris Wilsonc13d87e2016-07-20 09:21:15 +01004256 ret = __i915_vma_unbind_no_wait(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004257 if (WARN_ON(ret == -ERESTARTSYS)) {
4258 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004259
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004260 was_interruptible = dev_priv->mm.interruptible;
4261 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004262
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004263 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004264
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004265 dev_priv->mm.interruptible = was_interruptible;
4266 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004267 }
4268
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004269 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4270 * before progressing. */
4271 if (obj->stolen)
4272 i915_gem_object_unpin_pages(obj);
4273
Daniel Vettera071fa02014-06-18 23:28:09 +02004274 WARN_ON(obj->frontbuffer_bits);
4275
Daniel Vetter656bfa32014-11-20 09:26:30 +01004276 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4277 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4278 obj->tiling_mode != I915_TILING_NONE)
4279 i915_gem_object_unpin_pages(obj);
4280
Ben Widawsky401c29f2013-05-31 11:28:47 -07004281 if (WARN_ON(obj->pages_pin_count))
4282 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004283 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004284 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004285 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004286
Chris Wilson9da3da62012-06-01 15:20:22 +01004287 BUG_ON(obj->pages);
4288
Chris Wilson2f745ad2012-09-04 21:02:58 +01004289 if (obj->base.import_attach)
4290 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004291
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004292 if (obj->ops->release)
4293 obj->ops->release(obj);
4294
Chris Wilson05394f32010-11-08 19:18:58 +00004295 drm_gem_object_release(&obj->base);
4296 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004297
Chris Wilson05394f32010-11-08 19:18:58 +00004298 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004299 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004300
4301 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004302}
4303
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004304struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4305 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004306{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004307 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004308 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004309 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4310 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004311 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004312 }
4313 return NULL;
4314}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004315
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004316struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4317 const struct i915_ggtt_view *view)
4318{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004319 struct i915_vma *vma;
4320
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004321 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004322
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004323 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004324 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004325 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004326 return NULL;
4327}
4328
Ben Widawsky2f633152013-07-17 12:19:03 -07004329void i915_gem_vma_destroy(struct i915_vma *vma)
4330{
4331 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004332
4333 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4334 if (!list_empty(&vma->exec_list))
4335 return;
4336
Chris Wilson596c5922016-02-26 11:03:20 +00004337 if (!vma->is_ggtt)
4338 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004339
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004340 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004341
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004342 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004343}
4344
Chris Wilsone3efda42014-04-09 09:19:41 +01004345static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004346i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004347{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004348 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004349 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004350
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004351 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004352 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004353}
4354
Jesse Barnes5669fca2009-02-17 15:13:31 -08004355int
Chris Wilson45c5f202013-10-16 11:50:01 +01004356i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004357{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004358 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004359 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004360
Chris Wilson54b4f682016-07-21 21:16:19 +01004361 intel_suspend_gt_powersave(dev_priv);
4362
Chris Wilson45c5f202013-10-16 11:50:01 +01004363 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004364
4365 /* We have to flush all the executing contexts to main memory so
4366 * that they can saved in the hibernation image. To ensure the last
4367 * context image is coherent, we have to switch away from it. That
4368 * leaves the dev_priv->kernel_context still active when
4369 * we actually suspend, and its image in memory may not match the GPU
4370 * state. Fortunately, the kernel_context is disposable and we do
4371 * not rely on its state.
4372 */
4373 ret = i915_gem_switch_to_kernel_context(dev_priv);
4374 if (ret)
4375 goto err;
4376
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004377 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004378 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004379 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004380
Chris Wilsonc0336662016-05-06 15:40:21 +01004381 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004382
Chris Wilson5ab57c72016-07-15 14:56:20 +01004383 /* Note that rather than stopping the engines, all we have to do
4384 * is assert that every RING_HEAD == RING_TAIL (all execution complete)
4385 * and similar for all logical context images (to ensure they are
4386 * all ready for hibernation).
4387 */
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004388 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004389 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004390 mutex_unlock(&dev->struct_mutex);
4391
Chris Wilson737b1502015-01-26 18:03:03 +02004392 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004393 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4394 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004395
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004396 /* Assert that we sucessfully flushed all the work and
4397 * reset the GPU back to its idle, low power state.
4398 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004399 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004400
Eric Anholt673a3942008-07-30 12:06:12 -07004401 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004402
4403err:
4404 mutex_unlock(&dev->struct_mutex);
4405 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004406}
4407
Chris Wilson5ab57c72016-07-15 14:56:20 +01004408void i915_gem_resume(struct drm_device *dev)
4409{
4410 struct drm_i915_private *dev_priv = to_i915(dev);
4411
4412 mutex_lock(&dev->struct_mutex);
4413 i915_gem_restore_gtt_mappings(dev);
4414
4415 /* As we didn't flush the kernel context before suspend, we cannot
4416 * guarantee that the context image is complete. So let's just reset
4417 * it and start again.
4418 */
4419 if (i915.enable_execlists)
4420 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4421
4422 mutex_unlock(&dev->struct_mutex);
4423}
4424
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004425void i915_gem_init_swizzling(struct drm_device *dev)
4426{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004427 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004428
Daniel Vetter11782b02012-01-31 16:47:55 +01004429 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004430 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4431 return;
4432
4433 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4434 DISP_TILE_SURFACE_SWIZZLING);
4435
Daniel Vetter11782b02012-01-31 16:47:55 +01004436 if (IS_GEN5(dev))
4437 return;
4438
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004439 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4440 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004441 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004442 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004443 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004444 else if (IS_GEN8(dev))
4445 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004446 else
4447 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004448}
Daniel Vettere21af882012-02-09 20:53:27 +01004449
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004450static void init_unused_ring(struct drm_device *dev, u32 base)
4451{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004452 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004453
4454 I915_WRITE(RING_CTL(base), 0);
4455 I915_WRITE(RING_HEAD(base), 0);
4456 I915_WRITE(RING_TAIL(base), 0);
4457 I915_WRITE(RING_START(base), 0);
4458}
4459
4460static void init_unused_rings(struct drm_device *dev)
4461{
4462 if (IS_I830(dev)) {
4463 init_unused_ring(dev, PRB1_BASE);
4464 init_unused_ring(dev, SRB0_BASE);
4465 init_unused_ring(dev, SRB1_BASE);
4466 init_unused_ring(dev, SRB2_BASE);
4467 init_unused_ring(dev, SRB3_BASE);
4468 } else if (IS_GEN2(dev)) {
4469 init_unused_ring(dev, SRB0_BASE);
4470 init_unused_ring(dev, SRB1_BASE);
4471 } else if (IS_GEN3(dev)) {
4472 init_unused_ring(dev, PRB1_BASE);
4473 init_unused_ring(dev, PRB2_BASE);
4474 }
4475}
4476
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004477int
4478i915_gem_init_hw(struct drm_device *dev)
4479{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004480 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004481 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004482 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004483
Chris Wilson5e4f5182015-02-13 14:35:59 +00004484 /* Double layer security blanket, see i915_gem_init() */
4485 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4486
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004487 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004488 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004489
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004490 if (IS_HASWELL(dev))
4491 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4492 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004493
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004494 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004495 if (IS_IVYBRIDGE(dev)) {
4496 u32 temp = I915_READ(GEN7_MSG_CTL);
4497 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4498 I915_WRITE(GEN7_MSG_CTL, temp);
4499 } else if (INTEL_INFO(dev)->gen >= 7) {
4500 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4501 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4502 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4503 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004504 }
4505
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004506 i915_gem_init_swizzling(dev);
4507
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004508 /*
4509 * At least 830 can leave some of the unused rings
4510 * "active" (ie. head != tail) after resume which
4511 * will prevent c3 entry. Makes sure all unused rings
4512 * are totally idle.
4513 */
4514 init_unused_rings(dev);
4515
Dave Gordoned54c1a2016-01-19 19:02:54 +00004516 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004517
John Harrison4ad2fd82015-06-18 13:11:20 +01004518 ret = i915_ppgtt_init_hw(dev);
4519 if (ret) {
4520 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4521 goto out;
4522 }
4523
4524 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004525 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004526 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004527 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004528 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004529 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004530
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004531 intel_mocs_init_l3cc_table(dev);
4532
Alex Dai33a732f2015-08-12 15:43:36 +01004533 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004534 ret = intel_guc_setup(dev);
4535 if (ret)
4536 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004537
Chris Wilson5e4f5182015-02-13 14:35:59 +00004538out:
4539 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004540 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004541}
4542
Chris Wilson39df9192016-07-20 13:31:57 +01004543bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4544{
4545 if (INTEL_INFO(dev_priv)->gen < 6)
4546 return false;
4547
4548 /* TODO: make semaphores and Execlists play nicely together */
4549 if (i915.enable_execlists)
4550 return false;
4551
4552 if (value >= 0)
4553 return value;
4554
4555#ifdef CONFIG_INTEL_IOMMU
4556 /* Enable semaphores on SNB when IO remapping is off */
4557 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4558 return false;
4559#endif
4560
4561 return true;
4562}
4563
Chris Wilson1070a422012-04-24 15:47:41 +01004564int i915_gem_init(struct drm_device *dev)
4565{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004566 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004567 int ret;
4568
Chris Wilson1070a422012-04-24 15:47:41 +01004569 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004570
Oscar Mateoa83014d2014-07-24 17:04:21 +01004571 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004572 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004573 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
4574 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004575 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004576 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004577 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4578 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004579 }
4580
Chris Wilson5e4f5182015-02-13 14:35:59 +00004581 /* This is just a security blanket to placate dragons.
4582 * On some systems, we very sporadically observe that the first TLBs
4583 * used by the CS may be stale, despite us poking the TLB reset. If
4584 * we hold the forcewake during initialisation these problems
4585 * just magically go away.
4586 */
4587 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4588
Chris Wilson72778cb2016-05-19 16:17:16 +01004589 i915_gem_init_userptr(dev_priv);
Joonas Lahtinend85489d2016-03-24 16:47:46 +02004590 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004591
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004592 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004593 if (ret)
4594 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004595
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004596 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004597 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004598 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004599
4600 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004601 if (ret == -EIO) {
4602 /* Allow ring initialisation to fail by marking the GPU as
4603 * wedged. But we only want to do this where the GPU is angry,
4604 * for all other failure, such as an allocation failure, bail.
4605 */
4606 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004607 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004608 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004609 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004610
4611out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004612 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004613 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004614
Chris Wilson60990322014-04-09 09:19:42 +01004615 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004616}
4617
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004618void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004619i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004620{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004621 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004622 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004623
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004624 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004625 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004626}
4627
Chris Wilson64193402010-10-24 12:38:05 +01004628static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004629init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004630{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004631 INIT_LIST_HEAD(&engine->active_list);
4632 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004633}
4634
Eric Anholt673a3942008-07-30 12:06:12 -07004635void
Imre Deak40ae4e12016-03-16 14:54:03 +02004636i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4637{
Chris Wilson91c8a322016-07-05 10:40:23 +01004638 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004639
4640 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4641 !IS_CHERRYVIEW(dev_priv))
4642 dev_priv->num_fence_regs = 32;
4643 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4644 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4645 dev_priv->num_fence_regs = 16;
4646 else
4647 dev_priv->num_fence_regs = 8;
4648
Chris Wilsonc0336662016-05-06 15:40:21 +01004649 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004650 dev_priv->num_fence_regs =
4651 I915_READ(vgtif_reg(avail_rs.fence_num));
4652
4653 /* Initialize fence registers to zero */
4654 i915_gem_restore_fences(dev);
4655
4656 i915_gem_detect_bit_6_swizzle(dev);
4657}
4658
4659void
Imre Deakd64aa092016-01-19 15:26:29 +02004660i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004661{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004662 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004663 int i;
4664
Chris Wilsonefab6d82015-04-07 16:20:57 +01004665 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004666 kmem_cache_create("i915_gem_object",
4667 sizeof(struct drm_i915_gem_object), 0,
4668 SLAB_HWCACHE_ALIGN,
4669 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004670 dev_priv->vmas =
4671 kmem_cache_create("i915_gem_vma",
4672 sizeof(struct i915_vma), 0,
4673 SLAB_HWCACHE_ALIGN,
4674 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004675 dev_priv->requests =
4676 kmem_cache_create("i915_gem_request",
4677 sizeof(struct drm_i915_gem_request), 0,
4678 SLAB_HWCACHE_ALIGN,
4679 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004680
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004681 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07004682 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004683 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4684 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004685 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004686 for (i = 0; i < I915_NUM_ENGINES; i++)
4687 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004688 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004689 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004690 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004691 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004692 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004693 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004694 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004695 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004696
Chris Wilson72bfa192010-12-19 11:42:05 +00004697 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4698
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004699 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004700
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004701 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004702
Chris Wilsonce453d82011-02-21 14:43:56 +00004703 dev_priv->mm.interruptible = true;
4704
Daniel Vetterf99d7062014-06-19 16:01:59 +02004705 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004706}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004707
Imre Deakd64aa092016-01-19 15:26:29 +02004708void i915_gem_load_cleanup(struct drm_device *dev)
4709{
4710 struct drm_i915_private *dev_priv = to_i915(dev);
4711
4712 kmem_cache_destroy(dev_priv->requests);
4713 kmem_cache_destroy(dev_priv->vmas);
4714 kmem_cache_destroy(dev_priv->objects);
4715}
4716
Chris Wilson461fb992016-05-14 07:26:33 +01004717int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4718{
4719 struct drm_i915_gem_object *obj;
4720
4721 /* Called just before we write the hibernation image.
4722 *
4723 * We need to update the domain tracking to reflect that the CPU
4724 * will be accessing all the pages to create and restore from the
4725 * hibernation, and so upon restoration those pages will be in the
4726 * CPU domain.
4727 *
4728 * To make sure the hibernation image contains the latest state,
4729 * we update that state just before writing out the image.
4730 */
4731
4732 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4733 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4734 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4735 }
4736
4737 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4738 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4739 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4740 }
4741
4742 return 0;
4743}
4744
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004745void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004746{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004747 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004748 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004749
4750 /* Clean up our request list when the client is going away, so that
4751 * later retire_requests won't dereference our soon-to-be-gone
4752 * file_priv.
4753 */
Chris Wilson1c255952010-09-26 11:03:27 +01004754 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004755 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004756 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004757 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004758
Chris Wilson2e1b8732015-04-27 13:41:22 +01004759 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004760 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004761 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004762 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004763 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004764}
4765
4766int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4767{
4768 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004769 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004770
4771 DRM_DEBUG_DRIVER("\n");
4772
4773 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4774 if (!file_priv)
4775 return -ENOMEM;
4776
4777 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004778 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004779 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004780 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004781
4782 spin_lock_init(&file_priv->mm.lock);
4783 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004784
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004785 file_priv->bsd_ring = -1;
4786
Ben Widawskye422b882013-12-06 14:10:58 -08004787 ret = i915_gem_context_open(dev, file);
4788 if (ret)
4789 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004790
Ben Widawskye422b882013-12-06 14:10:58 -08004791 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004792}
4793
Daniel Vetterb680c372014-09-19 18:27:27 +02004794/**
4795 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004796 * @old: current GEM buffer for the frontbuffer slots
4797 * @new: new GEM buffer for the frontbuffer slots
4798 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004799 *
4800 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4801 * from @old and setting them in @new. Both @old and @new can be NULL.
4802 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004803void i915_gem_track_fb(struct drm_i915_gem_object *old,
4804 struct drm_i915_gem_object *new,
4805 unsigned frontbuffer_bits)
4806{
4807 if (old) {
4808 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
4809 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
4810 old->frontbuffer_bits &= ~frontbuffer_bits;
4811 }
4812
4813 if (new) {
4814 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
4815 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
4816 new->frontbuffer_bits |= frontbuffer_bits;
4817 }
4818}
4819
Ben Widawskya70a3142013-07-31 16:59:56 -07004820/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01004821u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
4822 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004823{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004824 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07004825 struct i915_vma *vma;
4826
Daniel Vetter896ab1a2014-08-06 15:04:51 +02004827 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07004828
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004829 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004830 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004831 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4832 continue;
4833 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07004834 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07004835 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004836
Daniel Vetterf25748ea2014-06-17 22:34:38 +02004837 WARN(1, "%s vma for this object not found.\n",
4838 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07004839 return -1;
4840}
4841
Michel Thierry088e0df2015-08-07 17:40:17 +01004842u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
4843 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07004844{
4845 struct i915_vma *vma;
4846
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004847 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01004848 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004849 return vma->node.start;
4850
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00004851 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004852 return -1;
4853}
4854
4855bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4856 struct i915_address_space *vm)
4857{
4858 struct i915_vma *vma;
4859
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004860 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004861 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004862 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4863 continue;
4864 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
4865 return true;
4866 }
4867
4868 return false;
4869}
4870
4871bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004872 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004873{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004874 struct i915_vma *vma;
4875
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004876 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01004877 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004878 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004879 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004880 return true;
4881
4882 return false;
4883}
4884
4885bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4886{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004887 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004888
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004889 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004890 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004891 return true;
4892
4893 return false;
4894}
4895
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004896unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07004897{
Ben Widawskya70a3142013-07-31 16:59:56 -07004898 struct i915_vma *vma;
4899
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004900 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07004901
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004902 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00004903 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004904 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07004905 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004906 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01004907
Ben Widawskya70a3142013-07-31 16:59:56 -07004908 return 0;
4909}
4910
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004911bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004912{
4913 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004914 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004915 if (vma->pin_count > 0)
4916 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03004917
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004918 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07004919}
Dave Gordonea702992015-07-09 19:29:02 +01004920
Dave Gordon033908a2015-12-10 18:51:23 +00004921/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4922struct page *
4923i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4924{
4925 struct page *page;
4926
4927 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004928 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004929 return NULL;
4930
4931 page = i915_gem_object_get_page(obj, n);
4932 set_page_dirty(page);
4933 return page;
4934}
4935
Dave Gordonea702992015-07-09 19:29:02 +01004936/* Allocate a new GEM object and fill it with the supplied data */
4937struct drm_i915_gem_object *
4938i915_gem_object_create_from_data(struct drm_device *dev,
4939 const void *data, size_t size)
4940{
4941 struct drm_i915_gem_object *obj;
4942 struct sg_table *sg;
4943 size_t bytes;
4944 int ret;
4945
Dave Gordond37cd8a2016-04-22 19:14:32 +01004946 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004947 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004948 return obj;
4949
4950 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4951 if (ret)
4952 goto fail;
4953
4954 ret = i915_gem_object_get_pages(obj);
4955 if (ret)
4956 goto fail;
4957
4958 i915_gem_object_pin_pages(obj);
4959 sg = obj->pages;
4960 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004961 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004962 i915_gem_object_unpin_pages(obj);
4963
4964 if (WARN_ON(bytes != size)) {
4965 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4966 ret = -EFAULT;
4967 goto fail;
4968 }
4969
4970 return obj;
4971
4972fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004973 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004974 return ERR_PTR(ret);
4975}