blob: 2d72f96a9e2cf93d4f1dca3aad98e780bcfc5bca [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
2/*
3 Written 1998-2001 by Donald Becker.
4
5 Current Maintainer: Roger Luethi <rl@hellgate.ch>
6
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
13
14 This driver is designed for the VIA VT86C100A Rhine-I.
15 It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16 and management NIC 6105M).
17
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
21 Annapolis MD 21403
22
23
24 This driver contains some changes from the original Donald Becker
25 version. He may or may not be interested in bug reports on this
26 code. You can find his versions at:
27 http://www.scyld.com/network/via-rhine.html
Jeff Garzik03a8c662006-06-27 07:57:22 -040028 [link no longer provides useful info -jgarzik]
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30*/
31
Joe Perchesdf4511f2011-04-16 14:15:25 +000032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define DRV_NAME "via-rhine"
Roger Luethi207070f2013-09-21 14:24:11 +020035#define DRV_VERSION "1.5.1"
Roger Luethi38f49e82010-12-06 00:59:40 +000036#define DRV_RELDATE "2010-10-09"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Rusty Russelleb939922011-12-19 14:08:01 +000038#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/* A few user-configurable values.
41 These may be modified when a driver module is loaded. */
Francois Romieufc3e0f82012-01-07 22:39:37 +010042static int debug = 0;
43#define RHINE_MSG_DEFAULT \
44 (0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47 Setting to > 1518 effectively disables this feature. */
Joe Perches8e95a202009-12-03 07:58:21 +000048#if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49 defined(CONFIG_SPARC) || defined(__ia64__) || \
50 defined(__sh__) || defined(__mips__)
Dustin Marquessb47157f2007-08-10 14:05:15 -070051static int rx_copybreak = 1518;
52#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static int rx_copybreak;
Dustin Marquessb47157f2007-08-10 14:05:15 -070054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Roger Luethib933b4d2006-08-14 23:00:21 -070056/* Work-around for broken BIOSes: they are unable to get the chip back out of
57 power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
Rusty Russelleb939922011-12-19 14:08:01 +000058static bool avoid_D3;
Roger Luethib933b4d2006-08-14 23:00:21 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * In case you are looking for 'options[]' or 'full_duplex[]', they
62 * are gone. Use ethtool(8) instead.
63 */
64
65/* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66 The Rhine has a 64 element 8390-like hash table. */
67static const int multicast_filter_limit = 32;
68
69
70/* Operational parameters that are set at compile time. */
71
72/* Keep the ring sizes a power of two for compile efficiency.
73 The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74 Making the Tx ring too large decreases the effectiveness of channel
75 bonding and packet priority.
76 There are no ill effects from too-large receive rings. */
77#define TX_RING_SIZE 16
78#define TX_QUEUE_LEN 10 /* Limit ring entries actually used. */
Roger Luethi633949a2006-08-14 23:00:17 -070079#define RX_RING_SIZE 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* Operational parameters that usually are not changed. */
82
83/* Time in jiffies before concluding the transmitter is hung. */
84#define TX_TIMEOUT (2*HZ)
85
86#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
87
88#include <linux/module.h>
89#include <linux/moduleparam.h>
90#include <linux/kernel.h>
91#include <linux/string.h>
92#include <linux/timer.h>
93#include <linux/errno.h>
94#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <linux/interrupt.h>
96#include <linux/pci.h>
Alexey Charkov2d283862014-04-22 19:28:09 +040097#include <linux/of_address.h>
98#include <linux/of_device.h>
99#include <linux/of_irq.h>
100#include <linux/platform_device.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -0400101#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#include <linux/netdevice.h>
103#include <linux/etherdevice.h>
104#include <linux/skbuff.h>
105#include <linux/init.h>
106#include <linux/delay.h>
107#include <linux/mii.h>
108#include <linux/ethtool.h>
109#include <linux/crc32.h>
Roger Luethi38f49e82010-12-06 00:59:40 +0000110#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111#include <linux/bitops.h>
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800112#include <linux/workqueue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113#include <asm/processor.h> /* Processor type for cache alignment. */
114#include <asm/io.h>
115#include <asm/irq.h>
116#include <asm/uaccess.h>
Roger Luethie84df482007-03-06 19:57:37 +0100117#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119/* These identify the driver base version and may not be removed. */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500120static const char version[] =
Joe Perchesdf4511f2011-04-16 14:15:25 +0000121 "v1.10-LK" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
124MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
125MODULE_LICENSE("GPL");
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127module_param(debug, int, 0);
128module_param(rx_copybreak, int, 0);
Roger Luethib933b4d2006-08-14 23:00:21 -0700129module_param(avoid_D3, bool, 0);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100130MODULE_PARM_DESC(debug, "VIA Rhine debug message flags");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131MODULE_PARM_DESC(rx_copybreak, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
Roger Luethib933b4d2006-08-14 23:00:21 -0700132MODULE_PARM_DESC(avoid_D3, "Avoid power state D3 (work-around for broken BIOSes)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Roger Luethi38f49e82010-12-06 00:59:40 +0000134#define MCAM_SIZE 32
135#define VCAM_SIZE 32
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137/*
138 Theory of Operation
139
140I. Board Compatibility
141
142This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
143controller.
144
145II. Board-specific settings
146
147Boards with this chip are functional only in a bus-master PCI slot.
148
149Many operational settings are loaded from the EEPROM to the Config word at
150offset 0x78. For most of these settings, this driver assumes that they are
151correct.
152If this driver is compiled to use PCI memory space operations the EEPROM
153must be configured to enable memory ops.
154
155III. Driver operation
156
157IIIa. Ring buffers
158
159This driver uses two statically allocated fixed-size descriptor lists
160formed into rings by a branch from the final descriptor to the beginning of
161the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
162
163IIIb/c. Transmit/Receive Structure
164
165This driver attempts to use a zero-copy receive and transmit scheme.
166
167Alas, all data buffers are required to start on a 32 bit boundary, so
168the driver must often copy transmit packets into bounce buffers.
169
170The driver allocates full frame size skbuffs for the Rx ring buffers at
171open() time and passes the skb->data field to the chip as receive data
172buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
173a fresh skbuff is allocated and the frame is copied to the new skbuff.
174When the incoming frame is larger, the skbuff is passed directly up the
175protocol stack. Buffers consumed this way are replaced by newly allocated
176skbuffs in the last phase of rhine_rx().
177
178The RX_COPYBREAK value is chosen to trade-off the memory wasted by
179using a full-sized skbuff for small frames vs. the copying costs of larger
180frames. New boards are typically used in generously configured machines
181and the underfilled buffers have negligible impact compared to the benefit of
182a single allocation size, so the default value of zero results in never
183copying packets. When copying is done, the cost is usually mitigated by using
184a combined copy/checksum routine. Copying also preloads the cache, which is
185most useful with small frames.
186
187Since the VIA chips are only able to transfer data to buffers on 32 bit
188boundaries, the IP header at offset 14 in an ethernet frame isn't
189longword aligned for further processing. Copying these unaligned buffers
190has the beneficial effect of 16-byte aligning the IP header.
191
192IIId. Synchronization
193
194The driver runs as two independent, single-threaded flows of control. One
195is the send-packet routine, which enforces single-threaded use by the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800196netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
197which is single threaded by the hardware and interrupt handling software.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
199The send packet thread has partial control over the Tx ring. It locks the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800200netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
201the ring is not available it stops the transmit queue by
202calling netif_stop_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
204The interrupt handler has exclusive control over the Rx ring and records stats
205from the Tx ring. After reaping the stats, it marks the Tx queue entry as
206empty by incrementing the dirty_tx mark. If at least half of the entries in
207the Rx ring are available the transmit queue is woken up if it was stopped.
208
209IV. Notes
210
211IVb. References
212
213Preliminary VT86C100A manual from http://www.via.com.tw/
214http://www.scyld.com/expert/100mbps.html
215http://www.scyld.com/expert/NWay.html
216ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
217ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
218
219
220IVc. Errata
221
222The VT86C100A manual is not reliable information.
223The 3043 chip does not handle unaligned transmit or receive buffers, resulting
224in significant performance degradation for bounce buffer copies on transmit
225and unaligned IP headers on receive.
226The chip does not pad to minimum transmit length.
227
228*/
229
230
231/* This table drives the PCI probe routines. It's mostly boilerplate in all
232 of the drivers, and will likely be provided by some future kernel.
233 Note the matching code -- the first table entry matchs all 56** cards but
234 second only the 1234 card.
235*/
236
237enum rhine_revs {
238 VT86C100A = 0x00,
239 VTunknown0 = 0x20,
240 VT6102 = 0x40,
241 VT8231 = 0x50, /* Integrated MAC */
242 VT8233 = 0x60, /* Integrated MAC */
243 VT8235 = 0x74, /* Integrated MAC */
244 VT8237 = 0x78, /* Integrated MAC */
245 VTunknown1 = 0x7C,
246 VT6105 = 0x80,
247 VT6105_B0 = 0x83,
248 VT6105L = 0x8A,
249 VT6107 = 0x8C,
250 VTunknown2 = 0x8E,
251 VT6105M = 0x90, /* Management adapter */
252};
253
254enum rhine_quirks {
255 rqWOL = 0x0001, /* Wake-On-LAN support */
256 rqForceReset = 0x0002,
257 rq6patterns = 0x0040, /* 6 instead of 4 patterns for WOL */
258 rqStatusWBRace = 0x0080, /* Tx Status Writeback Error possible */
259 rqRhineI = 0x0100, /* See comment below */
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400260 rqIntPHY = 0x0200, /* Integrated PHY */
261 rqMgmt = 0x0400, /* Management adapter */
Alexey Charkov5b579e22014-05-03 16:40:53 +0400262 rqNeedEnMMIO = 0x0800, /* Whether the core needs to be
263 * switched from PIO mode to MMIO
264 * (only applies to PCI)
265 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266};
267/*
268 * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
269 * MMIO as well as for the collision counter and the Tx FIFO underflow
270 * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
271 */
272
273/* Beware of PCI posted writes */
274#define IOSYNC do { ioread8(ioaddr + StationAddr); } while (0)
275
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000276static DEFINE_PCI_DEVICE_TABLE(rhine_pci_tbl) = {
Jeff Garzik46009c82006-06-27 09:12:38 -0400277 { 0x1106, 0x3043, PCI_ANY_ID, PCI_ANY_ID, }, /* VT86C100A */
278 { 0x1106, 0x3065, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6102 */
279 { 0x1106, 0x3106, PCI_ANY_ID, PCI_ANY_ID, }, /* 6105{,L,LOM} */
280 { 0x1106, 0x3053, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6105M */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 { } /* terminate list */
282};
283MODULE_DEVICE_TABLE(pci, rhine_pci_tbl);
284
Alexey Charkov2d283862014-04-22 19:28:09 +0400285/* OpenFirmware identifiers for platform-bus devices
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400286 * The .data field is currently only used to store quirks
Alexey Charkov2d283862014-04-22 19:28:09 +0400287 */
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400288static u32 vt8500_quirks = rqWOL | rqForceReset | rq6patterns;
Alexey Charkov2d283862014-04-22 19:28:09 +0400289static struct of_device_id rhine_of_tbl[] = {
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400290 { .compatible = "via,vt8500-rhine", .data = &vt8500_quirks },
Alexey Charkov2d283862014-04-22 19:28:09 +0400291 { } /* terminate list */
292};
293MODULE_DEVICE_TABLE(of, rhine_of_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295/* Offsets to the device registers. */
296enum register_offsets {
297 StationAddr=0x00, RxConfig=0x06, TxConfig=0x07, ChipCmd=0x08,
Roger Luethi38f49e82010-12-06 00:59:40 +0000298 ChipCmd1=0x09, TQWake=0x0A,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 IntrStatus=0x0C, IntrEnable=0x0E,
300 MulticastFilter0=0x10, MulticastFilter1=0x14,
301 RxRingPtr=0x18, TxRingPtr=0x1C, GFIFOTest=0x54,
Roger Luethi38f49e82010-12-06 00:59:40 +0000302 MIIPhyAddr=0x6C, MIIStatus=0x6D, PCIBusConfig=0x6E, PCIBusConfig1=0x6F,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 MIICmd=0x70, MIIRegAddr=0x71, MIIData=0x72, MACRegEEcsr=0x74,
304 ConfigA=0x78, ConfigB=0x79, ConfigC=0x7A, ConfigD=0x7B,
305 RxMissed=0x7C, RxCRCErrs=0x7E, MiscCmd=0x81,
306 StickyHW=0x83, IntrStatus2=0x84,
Roger Luethi38f49e82010-12-06 00:59:40 +0000307 CamMask=0x88, CamCon=0x92, CamAddr=0x93,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 WOLcrSet=0xA0, PwcfgSet=0xA1, WOLcgSet=0xA3, WOLcrClr=0xA4,
309 WOLcrClr1=0xA6, WOLcgClr=0xA7,
310 PwrcsrSet=0xA8, PwrcsrSet1=0xA9, PwrcsrClr=0xAC, PwrcsrClr1=0xAD,
311};
312
313/* Bits in ConfigD */
314enum backoff_bits {
315 BackOptional=0x01, BackModify=0x02,
316 BackCaptureEffect=0x04, BackRandom=0x08
317};
318
Roger Luethi38f49e82010-12-06 00:59:40 +0000319/* Bits in the TxConfig (TCR) register */
320enum tcr_bits {
321 TCR_PQEN=0x01,
322 TCR_LB0=0x02, /* loopback[0] */
323 TCR_LB1=0x04, /* loopback[1] */
324 TCR_OFSET=0x08,
325 TCR_RTGOPT=0x10,
326 TCR_RTFT0=0x20,
327 TCR_RTFT1=0x40,
328 TCR_RTSF=0x80,
329};
330
331/* Bits in the CamCon (CAMC) register */
332enum camcon_bits {
333 CAMC_CAMEN=0x01,
334 CAMC_VCAMSL=0x02,
335 CAMC_CAMWR=0x04,
336 CAMC_CAMRD=0x08,
337};
338
339/* Bits in the PCIBusConfig1 (BCR1) register */
340enum bcr1_bits {
341 BCR1_POT0=0x01,
342 BCR1_POT1=0x02,
343 BCR1_POT2=0x04,
344 BCR1_CTFT0=0x08,
345 BCR1_CTFT1=0x10,
346 BCR1_CTSF=0x20,
347 BCR1_TXQNOBK=0x40, /* for VT6105 */
348 BCR1_VIDFR=0x80, /* for VT6105 */
349 BCR1_MED0=0x40, /* for VT6102 */
350 BCR1_MED1=0x80, /* for VT6102 */
351};
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353/* Registers we check that mmio and reg are the same. */
354static const int mmio_verify_registers[] = {
355 RxConfig, TxConfig, IntrEnable, ConfigA, ConfigB, ConfigC, ConfigD,
356 0
357};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359/* Bits in the interrupt status/mask registers. */
360enum intr_status_bits {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100361 IntrRxDone = 0x0001,
362 IntrTxDone = 0x0002,
363 IntrRxErr = 0x0004,
364 IntrTxError = 0x0008,
365 IntrRxEmpty = 0x0020,
366 IntrPCIErr = 0x0040,
367 IntrStatsMax = 0x0080,
368 IntrRxEarly = 0x0100,
369 IntrTxUnderrun = 0x0210,
370 IntrRxOverflow = 0x0400,
371 IntrRxDropped = 0x0800,
372 IntrRxNoBuf = 0x1000,
373 IntrTxAborted = 0x2000,
374 IntrLinkChange = 0x4000,
375 IntrRxWakeUp = 0x8000,
376 IntrTxDescRace = 0x080000, /* mapped from IntrStatus2 */
377 IntrNormalSummary = IntrRxDone | IntrTxDone,
378 IntrTxErrSummary = IntrTxDescRace | IntrTxAborted | IntrTxError |
379 IntrTxUnderrun,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380};
381
382/* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
383enum wol_bits {
384 WOLucast = 0x10,
385 WOLmagic = 0x20,
386 WOLbmcast = 0x30,
387 WOLlnkon = 0x40,
388 WOLlnkoff = 0x80,
389};
390
391/* The Rx and Tx buffer descriptors. */
392struct rx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400393 __le32 rx_status;
394 __le32 desc_length; /* Chain flag, Buffer/frame length */
395 __le32 addr;
396 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397};
398struct tx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400399 __le32 tx_status;
400 __le32 desc_length; /* Chain flag, Tx Config, Frame length */
401 __le32 addr;
402 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403};
404
405/* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
406#define TXDESC 0x00e08000
407
408enum rx_status_bits {
409 RxOK=0x8000, RxWholePkt=0x0300, RxErr=0x008F
410};
411
412/* Bits in *_desc.*_status */
413enum desc_status_bits {
414 DescOwn=0x80000000
415};
416
Roger Luethi38f49e82010-12-06 00:59:40 +0000417/* Bits in *_desc.*_length */
418enum desc_length_bits {
419 DescTag=0x00010000
420};
421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422/* Bits in ChipCmd. */
423enum chip_cmd_bits {
424 CmdInit=0x01, CmdStart=0x02, CmdStop=0x04, CmdRxOn=0x08,
425 CmdTxOn=0x10, Cmd1TxDemand=0x20, CmdRxDemand=0x40,
426 Cmd1EarlyRx=0x01, Cmd1EarlyTx=0x02, Cmd1FDuplex=0x04,
427 Cmd1NoTxPoll=0x08, Cmd1Reset=0x80,
428};
429
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000430struct rhine_stats {
431 u64 packets;
432 u64 bytes;
433 struct u64_stats_sync syncp;
434};
435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436struct rhine_private {
Roger Luethi38f49e82010-12-06 00:59:40 +0000437 /* Bit mask for configured VLAN ids */
438 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 /* Descriptor rings */
441 struct rx_desc *rx_ring;
442 struct tx_desc *tx_ring;
443 dma_addr_t rx_ring_dma;
444 dma_addr_t tx_ring_dma;
445
446 /* The addresses of receive-in-place skbuffs. */
447 struct sk_buff *rx_skbuff[RX_RING_SIZE];
448 dma_addr_t rx_skbuff_dma[RX_RING_SIZE];
449
450 /* The saved address of a sent-in-place packet/buffer, for later free(). */
451 struct sk_buff *tx_skbuff[TX_RING_SIZE];
452 dma_addr_t tx_skbuff_dma[TX_RING_SIZE];
453
Roger Luethi4be5de22006-04-04 20:49:16 +0200454 /* Tx bounce buffers (Rhine-I only) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 unsigned char *tx_buf[TX_RING_SIZE];
456 unsigned char *tx_bufs;
457 dma_addr_t tx_bufs_dma;
458
Alexey Charkovf7630d12014-04-22 19:28:08 +0400459 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 long pioaddr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700461 struct net_device *dev;
462 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 spinlock_t lock;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100464 struct mutex task_lock;
465 bool task_enable;
466 struct work_struct slow_event_task;
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800467 struct work_struct reset_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Francois Romieufc3e0f82012-01-07 22:39:37 +0100469 u32 msg_enable;
470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 /* Frequently used values: keep some adjacent for cache effect. */
472 u32 quirks;
473 struct rx_desc *rx_head_desc;
474 unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
475 unsigned int cur_tx, dirty_tx;
476 unsigned int rx_buf_sz; /* Based on MTU+slack. */
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000477 struct rhine_stats rx_stats;
478 struct rhine_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 u8 wolopts;
480
481 u8 tx_thresh, rx_thresh;
482
483 struct mii_if_info mii_if;
484 void __iomem *base;
485};
486
Roger Luethi38f49e82010-12-06 00:59:40 +0000487#define BYTE_REG_BITS_ON(x, p) do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
488#define WORD_REG_BITS_ON(x, p) do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
489#define DWORD_REG_BITS_ON(x, p) do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
490
491#define BYTE_REG_BITS_IS_ON(x, p) (ioread8((p)) & (x))
492#define WORD_REG_BITS_IS_ON(x, p) (ioread16((p)) & (x))
493#define DWORD_REG_BITS_IS_ON(x, p) (ioread32((p)) & (x))
494
495#define BYTE_REG_BITS_OFF(x, p) do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
496#define WORD_REG_BITS_OFF(x, p) do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
497#define DWORD_REG_BITS_OFF(x, p) do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
498
499#define BYTE_REG_BITS_SET(x, m, p) do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
500#define WORD_REG_BITS_SET(x, m, p) do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
501#define DWORD_REG_BITS_SET(x, m, p) do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
502
503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504static int mdio_read(struct net_device *dev, int phy_id, int location);
505static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
506static int rhine_open(struct net_device *dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800507static void rhine_reset_task(struct work_struct *work);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100508static void rhine_slow_event_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509static void rhine_tx_timeout(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000510static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
511 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100512static irqreturn_t rhine_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513static void rhine_tx(struct net_device *dev);
Roger Luethi633949a2006-08-14 23:00:17 -0700514static int rhine_rx(struct net_device *dev, int limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515static void rhine_set_rx_mode(struct net_device *dev);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000516static struct rtnl_link_stats64 *rhine_get_stats64(struct net_device *dev,
517 struct rtnl_link_stats64 *stats);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Jeff Garzik7282d492006-09-13 14:30:00 -0400519static const struct ethtool_ops netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520static int rhine_close(struct net_device *dev);
Patrick McHardy80d5c362013-04-19 02:04:28 +0000521static int rhine_vlan_rx_add_vid(struct net_device *dev,
522 __be16 proto, u16 vid);
523static int rhine_vlan_rx_kill_vid(struct net_device *dev,
524 __be16 proto, u16 vid);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100525static void rhine_restart_tx(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000527static void rhine_wait_bit(struct rhine_private *rp, u8 reg, u8 mask, bool low)
Francois Romieua384a332012-01-07 22:19:36 +0100528{
529 void __iomem *ioaddr = rp->base;
530 int i;
531
532 for (i = 0; i < 1024; i++) {
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000533 bool has_mask_bits = !!(ioread8(ioaddr + reg) & mask);
534
535 if (low ^ has_mask_bits)
Francois Romieua384a332012-01-07 22:19:36 +0100536 break;
537 udelay(10);
538 }
539 if (i > 64) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100540 netif_dbg(rp, hw, rp->dev, "%s bit wait (%02x/%02x) cycle "
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000541 "count: %04d\n", low ? "low" : "high", reg, mask, i);
Francois Romieua384a332012-01-07 22:19:36 +0100542 }
543}
544
545static void rhine_wait_bit_high(struct rhine_private *rp, u8 reg, u8 mask)
546{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000547 rhine_wait_bit(rp, reg, mask, false);
Francois Romieua384a332012-01-07 22:19:36 +0100548}
549
550static void rhine_wait_bit_low(struct rhine_private *rp, u8 reg, u8 mask)
551{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000552 rhine_wait_bit(rp, reg, mask, true);
Francois Romieua384a332012-01-07 22:19:36 +0100553}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Francois Romieua20a28b2011-12-30 14:53:58 +0100555static u32 rhine_get_events(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 void __iomem *ioaddr = rp->base;
558 u32 intr_status;
559
560 intr_status = ioread16(ioaddr + IntrStatus);
561 /* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
562 if (rp->quirks & rqStatusWBRace)
563 intr_status |= ioread8(ioaddr + IntrStatus2) << 16;
564 return intr_status;
565}
566
Francois Romieua20a28b2011-12-30 14:53:58 +0100567static void rhine_ack_events(struct rhine_private *rp, u32 mask)
568{
569 void __iomem *ioaddr = rp->base;
570
571 if (rp->quirks & rqStatusWBRace)
572 iowrite8(mask >> 16, ioaddr + IntrStatus2);
573 iowrite16(mask, ioaddr + IntrStatus);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100574 mmiowb();
Francois Romieua20a28b2011-12-30 14:53:58 +0100575}
576
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577/*
578 * Get power related registers into sane state.
579 * Notify user about past WOL event.
580 */
581static void rhine_power_init(struct net_device *dev)
582{
583 struct rhine_private *rp = netdev_priv(dev);
584 void __iomem *ioaddr = rp->base;
585 u16 wolstat;
586
587 if (rp->quirks & rqWOL) {
588 /* Make sure chip is in power state D0 */
589 iowrite8(ioread8(ioaddr + StickyHW) & 0xFC, ioaddr + StickyHW);
590
591 /* Disable "force PME-enable" */
592 iowrite8(0x80, ioaddr + WOLcgClr);
593
594 /* Clear power-event config bits (WOL) */
595 iowrite8(0xFF, ioaddr + WOLcrClr);
596 /* More recent cards can manage two additional patterns */
597 if (rp->quirks & rq6patterns)
598 iowrite8(0x03, ioaddr + WOLcrClr1);
599
600 /* Save power-event status bits */
601 wolstat = ioread8(ioaddr + PwrcsrSet);
602 if (rp->quirks & rq6patterns)
603 wolstat |= (ioread8(ioaddr + PwrcsrSet1) & 0x03) << 8;
604
605 /* Clear power-event status bits */
606 iowrite8(0xFF, ioaddr + PwrcsrClr);
607 if (rp->quirks & rq6patterns)
608 iowrite8(0x03, ioaddr + PwrcsrClr1);
609
610 if (wolstat) {
611 char *reason;
612 switch (wolstat) {
613 case WOLmagic:
614 reason = "Magic packet";
615 break;
616 case WOLlnkon:
617 reason = "Link went up";
618 break;
619 case WOLlnkoff:
620 reason = "Link went down";
621 break;
622 case WOLucast:
623 reason = "Unicast packet";
624 break;
625 case WOLbmcast:
626 reason = "Multicast/broadcast packet";
627 break;
628 default:
629 reason = "Unknown";
630 }
Joe Perchesdf4511f2011-04-16 14:15:25 +0000631 netdev_info(dev, "Woke system up. Reason: %s\n",
632 reason);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 }
634 }
635}
636
637static void rhine_chip_reset(struct net_device *dev)
638{
639 struct rhine_private *rp = netdev_priv(dev);
640 void __iomem *ioaddr = rp->base;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100641 u8 cmd1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
643 iowrite8(Cmd1Reset, ioaddr + ChipCmd1);
644 IOSYNC;
645
646 if (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000647 netdev_info(dev, "Reset not complete yet. Trying harder.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
649 /* Force reset */
650 if (rp->quirks & rqForceReset)
651 iowrite8(0x40, ioaddr + MiscCmd);
652
653 /* Reset can take somewhat longer (rare) */
Francois Romieua384a332012-01-07 22:19:36 +0100654 rhine_wait_bit_low(rp, ChipCmd1, Cmd1Reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 }
656
Francois Romieufc3e0f82012-01-07 22:39:37 +0100657 cmd1 = ioread8(ioaddr + ChipCmd1);
658 netif_info(rp, hw, dev, "Reset %s\n", (cmd1 & Cmd1Reset) ?
659 "failed" : "succeeded");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660}
661
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662static void enable_mmio(long pioaddr, u32 quirks)
663{
664 int n;
Alexey Charkov5b579e22014-05-03 16:40:53 +0400665
666 if (quirks & rqNeedEnMMIO) {
667 if (quirks & rqRhineI) {
668 /* More recent docs say that this bit is reserved */
669 n = inb(pioaddr + ConfigA) | 0x20;
670 outb(n, pioaddr + ConfigA);
671 } else {
672 n = inb(pioaddr + ConfigD) | 0x80;
673 outb(n, pioaddr + ConfigD);
674 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 }
676}
Alexey Charkov5b579e22014-05-03 16:40:53 +0400677
678static inline int verify_mmio(struct device *hwdev,
679 long pioaddr,
680 void __iomem *ioaddr,
681 u32 quirks)
682{
683 if (quirks & rqNeedEnMMIO) {
684 int i = 0;
685
686 /* Check that selected MMIO registers match the PIO ones */
687 while (mmio_verify_registers[i]) {
688 int reg = mmio_verify_registers[i++];
689 unsigned char a = inb(pioaddr+reg);
690 unsigned char b = readb(ioaddr+reg);
691
692 if (a != b) {
693 dev_err(hwdev,
694 "MMIO do not match PIO [%02x] (%02x != %02x)\n",
695 reg, a, b);
696 return -EIO;
697 }
698 }
699 }
700 return 0;
701}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
703/*
704 * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
705 * (plus 0x6C for Rhine-I/II)
706 */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500707static void rhine_reload_eeprom(long pioaddr, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708{
709 struct rhine_private *rp = netdev_priv(dev);
710 void __iomem *ioaddr = rp->base;
Francois Romieua384a332012-01-07 22:19:36 +0100711 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
713 outb(0x20, pioaddr + MACRegEEcsr);
Francois Romieua384a332012-01-07 22:19:36 +0100714 for (i = 0; i < 1024; i++) {
715 if (!(inb(pioaddr + MACRegEEcsr) & 0x20))
716 break;
717 }
718 if (i > 512)
719 pr_info("%4d cycles used @ %s:%d\n", i, __func__, __LINE__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 /*
722 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
723 * MMIO. If reloading EEPROM was done first this could be avoided, but
724 * it is not known if that still works with the "win98-reboot" problem.
725 */
726 enable_mmio(pioaddr, rp->quirks);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 /* Turn off EEPROM-controlled wake-up (magic packet) */
729 if (rp->quirks & rqWOL)
730 iowrite8(ioread8(ioaddr + ConfigA) & 0xFC, ioaddr + ConfigA);
731
732}
733
734#ifdef CONFIG_NET_POLL_CONTROLLER
735static void rhine_poll(struct net_device *dev)
736{
Francois Romieu05d334e2012-03-09 15:28:18 +0100737 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +0400738 const int irq = rp->irq;
Francois Romieu05d334e2012-03-09 15:28:18 +0100739
740 disable_irq(irq);
741 rhine_interrupt(irq, dev);
742 enable_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743}
744#endif
745
Francois Romieu269f3112011-12-30 14:43:54 +0100746static void rhine_kick_tx_threshold(struct rhine_private *rp)
747{
748 if (rp->tx_thresh < 0xe0) {
749 void __iomem *ioaddr = rp->base;
750
751 rp->tx_thresh += 0x20;
752 BYTE_REG_BITS_SET(rp->tx_thresh, 0x80, ioaddr + TxConfig);
753 }
754}
755
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100756static void rhine_tx_err(struct rhine_private *rp, u32 status)
757{
758 struct net_device *dev = rp->dev;
759
760 if (status & IntrTxAborted) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100761 netif_info(rp, tx_err, dev,
762 "Abort %08x, frame dropped\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100763 }
764
765 if (status & IntrTxUnderrun) {
766 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100767 netif_info(rp, tx_err ,dev, "Transmitter underrun, "
768 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100769 }
770
Francois Romieufc3e0f82012-01-07 22:39:37 +0100771 if (status & IntrTxDescRace)
772 netif_info(rp, tx_err, dev, "Tx descriptor write-back race\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100773
774 if ((status & IntrTxError) &&
775 (status & (IntrTxAborted | IntrTxUnderrun | IntrTxDescRace)) == 0) {
776 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100777 netif_info(rp, tx_err, dev, "Unspecified error. "
778 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100779 }
780
781 rhine_restart_tx(dev);
782}
783
784static void rhine_update_rx_crc_and_missed_errord(struct rhine_private *rp)
785{
786 void __iomem *ioaddr = rp->base;
787 struct net_device_stats *stats = &rp->dev->stats;
788
789 stats->rx_crc_errors += ioread16(ioaddr + RxCRCErrs);
790 stats->rx_missed_errors += ioread16(ioaddr + RxMissed);
791
792 /*
793 * Clears the "tally counters" for CRC errors and missed frames(?).
794 * It has been reported that some chips need a write of 0 to clear
795 * these, for others the counters are set to 1 when written to and
796 * instead cleared when read. So we clear them both ways ...
797 */
798 iowrite32(0, ioaddr + RxMissed);
799 ioread16(ioaddr + RxCRCErrs);
800 ioread16(ioaddr + RxMissed);
801}
802
803#define RHINE_EVENT_NAPI_RX (IntrRxDone | \
804 IntrRxErr | \
805 IntrRxEmpty | \
806 IntrRxOverflow | \
807 IntrRxDropped | \
808 IntrRxNoBuf | \
809 IntrRxWakeUp)
810
811#define RHINE_EVENT_NAPI_TX_ERR (IntrTxError | \
812 IntrTxAborted | \
813 IntrTxUnderrun | \
814 IntrTxDescRace)
815#define RHINE_EVENT_NAPI_TX (IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
816
817#define RHINE_EVENT_NAPI (RHINE_EVENT_NAPI_RX | \
818 RHINE_EVENT_NAPI_TX | \
819 IntrStatsMax)
820#define RHINE_EVENT_SLOW (IntrPCIErr | IntrLinkChange)
821#define RHINE_EVENT (RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
822
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700823static int rhine_napipoll(struct napi_struct *napi, int budget)
Roger Luethi633949a2006-08-14 23:00:17 -0700824{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700825 struct rhine_private *rp = container_of(napi, struct rhine_private, napi);
826 struct net_device *dev = rp->dev;
Roger Luethi633949a2006-08-14 23:00:17 -0700827 void __iomem *ioaddr = rp->base;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100828 u16 enable_mask = RHINE_EVENT & 0xffff;
829 int work_done = 0;
830 u32 status;
Roger Luethi633949a2006-08-14 23:00:17 -0700831
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100832 status = rhine_get_events(rp);
833 rhine_ack_events(rp, status & ~RHINE_EVENT_SLOW);
834
835 if (status & RHINE_EVENT_NAPI_RX)
836 work_done += rhine_rx(dev, budget);
837
838 if (status & RHINE_EVENT_NAPI_TX) {
839 if (status & RHINE_EVENT_NAPI_TX_ERR) {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100840 /* Avoid scavenging before Tx engine turned off */
Francois Romieua384a332012-01-07 22:19:36 +0100841 rhine_wait_bit_low(rp, ChipCmd, CmdTxOn);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100842 if (ioread8(ioaddr + ChipCmd) & CmdTxOn)
843 netif_warn(rp, tx_err, dev, "Tx still on\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100844 }
Francois Romieufc3e0f82012-01-07 22:39:37 +0100845
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100846 rhine_tx(dev);
847
848 if (status & RHINE_EVENT_NAPI_TX_ERR)
849 rhine_tx_err(rp, status);
850 }
851
852 if (status & IntrStatsMax) {
853 spin_lock(&rp->lock);
854 rhine_update_rx_crc_and_missed_errord(rp);
855 spin_unlock(&rp->lock);
856 }
857
858 if (status & RHINE_EVENT_SLOW) {
859 enable_mask &= ~RHINE_EVENT_SLOW;
860 schedule_work(&rp->slow_event_task);
861 }
Roger Luethi633949a2006-08-14 23:00:17 -0700862
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700863 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800864 napi_complete(napi);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100865 iowrite16(enable_mask, ioaddr + IntrEnable);
866 mmiowb();
Roger Luethi633949a2006-08-14 23:00:17 -0700867 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700868 return work_done;
Roger Luethi633949a2006-08-14 23:00:17 -0700869}
Roger Luethi633949a2006-08-14 23:00:17 -0700870
Bill Pemberton76e239e2012-12-03 09:23:48 -0500871static void rhine_hw_init(struct net_device *dev, long pioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872{
873 struct rhine_private *rp = netdev_priv(dev);
874
875 /* Reset the chip to erase previous misconfiguration. */
876 rhine_chip_reset(dev);
877
878 /* Rhine-I needs extra time to recuperate before EEPROM reload */
879 if (rp->quirks & rqRhineI)
880 msleep(5);
881
882 /* Reload EEPROM controlled bytes cleared by soft reset */
Alexey Charkov2d283862014-04-22 19:28:09 +0400883 if (dev_is_pci(dev->dev.parent))
884 rhine_reload_eeprom(pioaddr, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885}
886
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800887static const struct net_device_ops rhine_netdev_ops = {
888 .ndo_open = rhine_open,
889 .ndo_stop = rhine_close,
890 .ndo_start_xmit = rhine_start_tx,
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000891 .ndo_get_stats64 = rhine_get_stats64,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000892 .ndo_set_rx_mode = rhine_set_rx_mode,
Ben Hutchings635ecaa2009-07-09 17:59:01 +0000893 .ndo_change_mtu = eth_change_mtu,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800894 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +0000895 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800896 .ndo_do_ioctl = netdev_ioctl,
897 .ndo_tx_timeout = rhine_tx_timeout,
Roger Luethi38f49e82010-12-06 00:59:40 +0000898 .ndo_vlan_rx_add_vid = rhine_vlan_rx_add_vid,
899 .ndo_vlan_rx_kill_vid = rhine_vlan_rx_kill_vid,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800900#ifdef CONFIG_NET_POLL_CONTROLLER
901 .ndo_poll_controller = rhine_poll,
902#endif
903};
904
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400905static int rhine_init_one_common(struct device *hwdev, u32 quirks,
Alexey Charkov2d283862014-04-22 19:28:09 +0400906 long pioaddr, void __iomem *ioaddr, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907{
908 struct net_device *dev;
909 struct rhine_private *rp;
Alexey Charkov2d283862014-04-22 19:28:09 +0400910 int i, rc, phy_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 const char *name;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
913 /* this should always be supported */
Alexey Charkovf7630d12014-04-22 19:28:08 +0400914 rc = dma_set_mask(hwdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 if (rc) {
Alexey Charkovf7630d12014-04-22 19:28:08 +0400916 dev_err(hwdev, "32-bit DMA addresses not supported by the card!?\n");
Alexey Charkov2d283862014-04-22 19:28:09 +0400917 goto err_out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 }
919
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 dev = alloc_etherdev(sizeof(struct rhine_private));
921 if (!dev) {
922 rc = -ENOMEM;
Alexey Charkov2d283862014-04-22 19:28:09 +0400923 goto err_out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 }
Alexey Charkovf7630d12014-04-22 19:28:08 +0400925 SET_NETDEV_DEV(dev, hwdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926
927 rp = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700928 rp->dev = dev;
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400929 rp->quirks = quirks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 rp->pioaddr = pioaddr;
Alexey Charkov2d283862014-04-22 19:28:09 +0400931 rp->base = ioaddr;
932 rp->irq = irq;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100933 rp->msg_enable = netif_msg_init(debug, RHINE_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400935 phy_id = rp->quirks & rqIntPHY ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
John Stultz827da442013-10-07 15:51:58 -0700937 u64_stats_init(&rp->tx_stats.syncp);
938 u64_stats_init(&rp->rx_stats.syncp);
939
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 /* Get chip registers into a sane state */
941 rhine_power_init(dev);
942 rhine_hw_init(dev, pioaddr);
943
944 for (i = 0; i < 6; i++)
945 dev->dev_addr[i] = ioread8(ioaddr + StationAddr + i);
946
Joe Perches482e3fe2011-04-16 14:15:26 +0000947 if (!is_valid_ether_addr(dev->dev_addr)) {
948 /* Report it and use a random ethernet address instead */
949 netdev_err(dev, "Invalid MAC address: %pM\n", dev->dev_addr);
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000950 eth_hw_addr_random(dev);
Joe Perches482e3fe2011-04-16 14:15:26 +0000951 netdev_info(dev, "Using random MAC address: %pM\n",
952 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 }
954
955 /* For Rhine-I/II, phy_id is loaded from EEPROM */
956 if (!phy_id)
957 phy_id = ioread8(ioaddr + 0x6C);
958
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 spin_lock_init(&rp->lock);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100960 mutex_init(&rp->task_lock);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800961 INIT_WORK(&rp->reset_task, rhine_reset_task);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100962 INIT_WORK(&rp->slow_event_task, rhine_slow_event_task);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800963
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 rp->mii_if.dev = dev;
965 rp->mii_if.mdio_read = mdio_read;
966 rp->mii_if.mdio_write = mdio_write;
967 rp->mii_if.phy_id_mask = 0x1f;
968 rp->mii_if.reg_num_mask = 0x1f;
969
970 /* The chip-specific entries in the device structure. */
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800971 dev->netdev_ops = &rhine_netdev_ops;
wangweidonge76070f2014-03-17 15:52:17 +0800972 dev->ethtool_ops = &netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800974
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700975 netif_napi_add(dev, &rp->napi, rhine_napipoll, 64);
Francois Romieu32b0f532008-07-11 00:30:14 +0200976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 if (rp->quirks & rqRhineI)
978 dev->features |= NETIF_F_SG|NETIF_F_HW_CSUM;
979
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400980 if (rp->quirks & rqMgmt)
Patrick McHardyf6469682013-04-19 02:04:27 +0000981 dev->features |= NETIF_F_HW_VLAN_CTAG_TX |
982 NETIF_F_HW_VLAN_CTAG_RX |
983 NETIF_F_HW_VLAN_CTAG_FILTER;
Roger Luethi38f49e82010-12-06 00:59:40 +0000984
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 /* dev->name not defined before register_netdev()! */
986 rc = register_netdev(dev);
987 if (rc)
Alexey Charkov2d283862014-04-22 19:28:09 +0400988 goto err_out_free_netdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400990 if (rp->quirks & rqRhineI)
991 name = "Rhine";
992 else if (rp->quirks & rqStatusWBRace)
993 name = "Rhine II";
994 else if (rp->quirks & rqMgmt)
995 name = "Rhine III (Management Adapter)";
996 else
997 name = "Rhine III";
998
Joe Perchesdf4511f2011-04-16 14:15:25 +0000999 netdev_info(dev, "VIA %s at 0x%lx, %pM, IRQ %d\n",
Alexey Charkov2d283862014-04-22 19:28:09 +04001000 name, (long)ioaddr, dev->dev_addr, rp->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
Alexey Charkovf7630d12014-04-22 19:28:08 +04001002 dev_set_drvdata(hwdev, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003
1004 {
1005 u16 mii_cmd;
1006 int mii_status = mdio_read(dev, phy_id, 1);
1007 mii_cmd = mdio_read(dev, phy_id, MII_BMCR) & ~BMCR_ISOLATE;
1008 mdio_write(dev, phy_id, MII_BMCR, mii_cmd);
1009 if (mii_status != 0xffff && mii_status != 0x0000) {
1010 rp->mii_if.advertising = mdio_read(dev, phy_id, 4);
Joe Perchesdf4511f2011-04-16 14:15:25 +00001011 netdev_info(dev,
1012 "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1013 phy_id,
1014 mii_status, rp->mii_if.advertising,
1015 mdio_read(dev, phy_id, 5));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
1017 /* set IFF_RUNNING */
1018 if (mii_status & BMSR_LSTATUS)
1019 netif_carrier_on(dev);
1020 else
1021 netif_carrier_off(dev);
1022
1023 }
1024 }
1025 rp->mii_if.phy_id = phy_id;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001026 if (avoid_D3)
1027 netif_info(rp, probe, dev, "No D3 power state at shutdown\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029 return 0;
1030
Alexey Charkov2d283862014-04-22 19:28:09 +04001031err_out_free_netdev:
1032 free_netdev(dev);
1033err_out:
1034 return rc;
1035}
1036
1037static int rhine_init_one_pci(struct pci_dev *pdev,
1038 const struct pci_device_id *ent)
1039{
1040 struct device *hwdev = &pdev->dev;
Alexey Charkov5b579e22014-05-03 16:40:53 +04001041 int rc;
Alexey Charkov2d283862014-04-22 19:28:09 +04001042 long pioaddr, memaddr;
1043 void __iomem *ioaddr;
1044 int io_size = pdev->revision < VTunknown0 ? 128 : 256;
Alexey Charkov5b579e22014-05-03 16:40:53 +04001045
1046/* This driver was written to use PCI memory space. Some early versions
1047 * of the Rhine may only work correctly with I/O space accesses.
1048 * TODO: determine for which revisions this is true and assign the flag
1049 * in code as opposed to this Kconfig option (???)
1050 */
1051#ifdef CONFIG_VIA_RHINE_MMIO
1052 u32 quirks = rqNeedEnMMIO;
Alexey Charkov2d283862014-04-22 19:28:09 +04001053#else
Alexey Charkov5b579e22014-05-03 16:40:53 +04001054 u32 quirks = 0;
Alexey Charkov2d283862014-04-22 19:28:09 +04001055#endif
1056
1057/* when built into the kernel, we only print version if device is found */
1058#ifndef MODULE
1059 pr_info_once("%s\n", version);
1060#endif
1061
1062 rc = pci_enable_device(pdev);
1063 if (rc)
1064 goto err_out;
1065
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001066 if (pdev->revision < VTunknown0) {
Alexey Charkov5b579e22014-05-03 16:40:53 +04001067 quirks |= rqRhineI;
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001068 } else if (pdev->revision >= VT6102) {
Alexey Charkov5b579e22014-05-03 16:40:53 +04001069 quirks |= rqWOL | rqForceReset;
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001070 if (pdev->revision < VT6105) {
1071 quirks |= rqStatusWBRace;
1072 } else {
1073 quirks |= rqIntPHY;
1074 if (pdev->revision >= VT6105_B0)
1075 quirks |= rq6patterns;
1076 if (pdev->revision >= VT6105M)
1077 quirks |= rqMgmt;
1078 }
1079 }
1080
Alexey Charkov2d283862014-04-22 19:28:09 +04001081 /* sanity check */
1082 if ((pci_resource_len(pdev, 0) < io_size) ||
1083 (pci_resource_len(pdev, 1) < io_size)) {
1084 rc = -EIO;
1085 dev_err(hwdev, "Insufficient PCI resources, aborting\n");
1086 goto err_out_pci_disable;
1087 }
1088
1089 pioaddr = pci_resource_start(pdev, 0);
1090 memaddr = pci_resource_start(pdev, 1);
1091
1092 pci_set_master(pdev);
1093
1094 rc = pci_request_regions(pdev, DRV_NAME);
1095 if (rc)
1096 goto err_out_pci_disable;
1097
Alexey Charkov5b579e22014-05-03 16:40:53 +04001098 ioaddr = pci_iomap(pdev, (quirks & rqNeedEnMMIO ? 1 : 0), io_size);
Alexey Charkov2d283862014-04-22 19:28:09 +04001099 if (!ioaddr) {
1100 rc = -EIO;
1101 dev_err(hwdev,
1102 "ioremap failed for device %s, region 0x%X @ 0x%lX\n",
1103 dev_name(hwdev), io_size, memaddr);
1104 goto err_out_free_res;
1105 }
1106
Alexey Charkov2d283862014-04-22 19:28:09 +04001107 enable_mmio(pioaddr, quirks);
1108
Alexey Charkov5b579e22014-05-03 16:40:53 +04001109 rc = verify_mmio(hwdev, pioaddr, ioaddr, quirks);
1110 if (rc)
1111 goto err_out_unmap;
Alexey Charkov2d283862014-04-22 19:28:09 +04001112
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001113 rc = rhine_init_one_common(&pdev->dev, quirks,
Alexey Charkov2d283862014-04-22 19:28:09 +04001114 pioaddr, ioaddr, pdev->irq);
1115 if (!rc)
1116 return 0;
1117
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118err_out_unmap:
1119 pci_iounmap(pdev, ioaddr);
1120err_out_free_res:
1121 pci_release_regions(pdev);
Roger Luethiae996152014-03-18 18:14:01 +01001122err_out_pci_disable:
1123 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124err_out:
1125 return rc;
1126}
1127
Alexey Charkov2d283862014-04-22 19:28:09 +04001128static int rhine_init_one_platform(struct platform_device *pdev)
1129{
1130 const struct of_device_id *match;
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001131 const u32 *quirks;
Alexey Charkov2d283862014-04-22 19:28:09 +04001132 int irq;
1133 struct resource *res;
1134 void __iomem *ioaddr;
1135
1136 match = of_match_device(rhine_of_tbl, &pdev->dev);
1137 if (!match)
1138 return -EINVAL;
1139
1140 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1141 ioaddr = devm_ioremap_resource(&pdev->dev, res);
1142 if (IS_ERR(ioaddr))
1143 return PTR_ERR(ioaddr);
1144
1145 irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1146 if (!irq)
1147 return -EINVAL;
1148
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001149 quirks = match->data;
1150 if (!quirks)
Alexey Charkov2d283862014-04-22 19:28:09 +04001151 return -EINVAL;
1152
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001153 return rhine_init_one_common(&pdev->dev, *quirks,
Alexey Charkov2d283862014-04-22 19:28:09 +04001154 (long)ioaddr, ioaddr, irq);
1155}
1156
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157static int alloc_ring(struct net_device* dev)
1158{
1159 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001160 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 void *ring;
1162 dma_addr_t ring_dma;
1163
Alexey Charkovf7630d12014-04-22 19:28:08 +04001164 ring = dma_alloc_coherent(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001165 RX_RING_SIZE * sizeof(struct rx_desc) +
1166 TX_RING_SIZE * sizeof(struct tx_desc),
1167 &ring_dma,
1168 GFP_ATOMIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 if (!ring) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001170 netdev_err(dev, "Could not allocate DMA memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 return -ENOMEM;
1172 }
1173 if (rp->quirks & rqRhineI) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001174 rp->tx_bufs = dma_alloc_coherent(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001175 PKT_BUF_SZ * TX_RING_SIZE,
1176 &rp->tx_bufs_dma,
1177 GFP_ATOMIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 if (rp->tx_bufs == NULL) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001179 dma_free_coherent(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001180 RX_RING_SIZE * sizeof(struct rx_desc) +
1181 TX_RING_SIZE * sizeof(struct tx_desc),
1182 ring, ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 return -ENOMEM;
1184 }
1185 }
1186
1187 rp->rx_ring = ring;
1188 rp->tx_ring = ring + RX_RING_SIZE * sizeof(struct rx_desc);
1189 rp->rx_ring_dma = ring_dma;
1190 rp->tx_ring_dma = ring_dma + RX_RING_SIZE * sizeof(struct rx_desc);
1191
1192 return 0;
1193}
1194
1195static void free_ring(struct net_device* dev)
1196{
1197 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001198 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Alexey Charkovf7630d12014-04-22 19:28:08 +04001200 dma_free_coherent(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001201 RX_RING_SIZE * sizeof(struct rx_desc) +
1202 TX_RING_SIZE * sizeof(struct tx_desc),
1203 rp->rx_ring, rp->rx_ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 rp->tx_ring = NULL;
1205
1206 if (rp->tx_bufs)
Alexey Charkovf7630d12014-04-22 19:28:08 +04001207 dma_free_coherent(hwdev, PKT_BUF_SZ * TX_RING_SIZE,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001208 rp->tx_bufs, rp->tx_bufs_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
1210 rp->tx_bufs = NULL;
1211
1212}
1213
1214static void alloc_rbufs(struct net_device *dev)
1215{
1216 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001217 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 dma_addr_t next;
1219 int i;
1220
1221 rp->dirty_rx = rp->cur_rx = 0;
1222
1223 rp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1224 rp->rx_head_desc = &rp->rx_ring[0];
1225 next = rp->rx_ring_dma;
1226
1227 /* Init the ring entries */
1228 for (i = 0; i < RX_RING_SIZE; i++) {
1229 rp->rx_ring[i].rx_status = 0;
1230 rp->rx_ring[i].desc_length = cpu_to_le32(rp->rx_buf_sz);
1231 next += sizeof(struct rx_desc);
1232 rp->rx_ring[i].next_desc = cpu_to_le32(next);
1233 rp->rx_skbuff[i] = NULL;
1234 }
1235 /* Mark the last entry as wrapping the ring. */
1236 rp->rx_ring[i-1].next_desc = cpu_to_le32(rp->rx_ring_dma);
1237
1238 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1239 for (i = 0; i < RX_RING_SIZE; i++) {
Kevin Lob26b5552008-08-27 11:35:09 +08001240 struct sk_buff *skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 rp->rx_skbuff[i] = skb;
1242 if (skb == NULL)
1243 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
1245 rp->rx_skbuff_dma[i] =
Alexey Charkovf7630d12014-04-22 19:28:08 +04001246 dma_map_single(hwdev, skb->data, rp->rx_buf_sz,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001247 DMA_FROM_DEVICE);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001248 if (dma_mapping_error(hwdev, rp->rx_skbuff_dma[i])) {
Neil Horman9b4fe5f2013-07-12 13:35:33 -04001249 rp->rx_skbuff_dma[i] = 0;
1250 dev_kfree_skb(skb);
1251 break;
1252 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 rp->rx_ring[i].addr = cpu_to_le32(rp->rx_skbuff_dma[i]);
1254 rp->rx_ring[i].rx_status = cpu_to_le32(DescOwn);
1255 }
1256 rp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1257}
1258
1259static void free_rbufs(struct net_device* dev)
1260{
1261 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001262 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 int i;
1264
1265 /* Free all the skbuffs in the Rx queue. */
1266 for (i = 0; i < RX_RING_SIZE; i++) {
1267 rp->rx_ring[i].rx_status = 0;
1268 rp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1269 if (rp->rx_skbuff[i]) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001270 dma_unmap_single(hwdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 rp->rx_skbuff_dma[i],
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001272 rp->rx_buf_sz, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 dev_kfree_skb(rp->rx_skbuff[i]);
1274 }
1275 rp->rx_skbuff[i] = NULL;
1276 }
1277}
1278
1279static void alloc_tbufs(struct net_device* dev)
1280{
1281 struct rhine_private *rp = netdev_priv(dev);
1282 dma_addr_t next;
1283 int i;
1284
1285 rp->dirty_tx = rp->cur_tx = 0;
1286 next = rp->tx_ring_dma;
1287 for (i = 0; i < TX_RING_SIZE; i++) {
1288 rp->tx_skbuff[i] = NULL;
1289 rp->tx_ring[i].tx_status = 0;
1290 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1291 next += sizeof(struct tx_desc);
1292 rp->tx_ring[i].next_desc = cpu_to_le32(next);
Roger Luethi4be5de22006-04-04 20:49:16 +02001293 if (rp->quirks & rqRhineI)
1294 rp->tx_buf[i] = &rp->tx_bufs[i * PKT_BUF_SZ];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 }
1296 rp->tx_ring[i-1].next_desc = cpu_to_le32(rp->tx_ring_dma);
1297
1298}
1299
1300static void free_tbufs(struct net_device* dev)
1301{
1302 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001303 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 int i;
1305
1306 for (i = 0; i < TX_RING_SIZE; i++) {
1307 rp->tx_ring[i].tx_status = 0;
1308 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1309 rp->tx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1310 if (rp->tx_skbuff[i]) {
1311 if (rp->tx_skbuff_dma[i]) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001312 dma_unmap_single(hwdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 rp->tx_skbuff_dma[i],
1314 rp->tx_skbuff[i]->len,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001315 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 }
1317 dev_kfree_skb(rp->tx_skbuff[i]);
1318 }
1319 rp->tx_skbuff[i] = NULL;
1320 rp->tx_buf[i] = NULL;
1321 }
1322}
1323
1324static void rhine_check_media(struct net_device *dev, unsigned int init_media)
1325{
1326 struct rhine_private *rp = netdev_priv(dev);
1327 void __iomem *ioaddr = rp->base;
1328
Francois Romieufc3e0f82012-01-07 22:39:37 +01001329 mii_check_media(&rp->mii_if, netif_msg_link(rp), init_media);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
1331 if (rp->mii_if.full_duplex)
1332 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1FDuplex,
1333 ioaddr + ChipCmd1);
1334 else
1335 iowrite8(ioread8(ioaddr + ChipCmd1) & ~Cmd1FDuplex,
1336 ioaddr + ChipCmd1);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001337
1338 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1339 rp->mii_if.force_media, netif_carrier_ok(dev));
Roger Luethi00b428c2006-03-28 20:53:56 +02001340}
1341
1342/* Called after status of force_media possibly changed */
Adrian Bunk0761be42006-04-10 23:22:21 -07001343static void rhine_set_carrier(struct mii_if_info *mii)
Roger Luethi00b428c2006-03-28 20:53:56 +02001344{
Francois Romieufc3e0f82012-01-07 22:39:37 +01001345 struct net_device *dev = mii->dev;
1346 struct rhine_private *rp = netdev_priv(dev);
1347
Roger Luethi00b428c2006-03-28 20:53:56 +02001348 if (mii->force_media) {
1349 /* autoneg is off: Link is always assumed to be up */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001350 if (!netif_carrier_ok(dev))
1351 netif_carrier_on(dev);
François Cachereul17958432014-06-12 12:11:25 +02001352 }
1353
1354 rhine_check_media(dev, 0);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001355
1356 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1357 mii->force_media, netif_carrier_ok(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358}
1359
Roger Luethi38f49e82010-12-06 00:59:40 +00001360/**
1361 * rhine_set_cam - set CAM multicast filters
1362 * @ioaddr: register block of this Rhine
1363 * @idx: multicast CAM index [0..MCAM_SIZE-1]
1364 * @addr: multicast address (6 bytes)
1365 *
1366 * Load addresses into multicast filters.
1367 */
1368static void rhine_set_cam(void __iomem *ioaddr, int idx, u8 *addr)
1369{
1370 int i;
1371
1372 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1373 wmb();
1374
1375 /* Paranoid -- idx out of range should never happen */
1376 idx &= (MCAM_SIZE - 1);
1377
1378 iowrite8((u8) idx, ioaddr + CamAddr);
1379
1380 for (i = 0; i < 6; i++, addr++)
1381 iowrite8(*addr, ioaddr + MulticastFilter0 + i);
1382 udelay(10);
1383 wmb();
1384
1385 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1386 udelay(10);
1387
1388 iowrite8(0, ioaddr + CamCon);
1389}
1390
1391/**
1392 * rhine_set_vlan_cam - set CAM VLAN filters
1393 * @ioaddr: register block of this Rhine
1394 * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1395 * @addr: VLAN ID (2 bytes)
1396 *
1397 * Load addresses into VLAN filters.
1398 */
1399static void rhine_set_vlan_cam(void __iomem *ioaddr, int idx, u8 *addr)
1400{
1401 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1402 wmb();
1403
1404 /* Paranoid -- idx out of range should never happen */
1405 idx &= (VCAM_SIZE - 1);
1406
1407 iowrite8((u8) idx, ioaddr + CamAddr);
1408
1409 iowrite16(*((u16 *) addr), ioaddr + MulticastFilter0 + 6);
1410 udelay(10);
1411 wmb();
1412
1413 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1414 udelay(10);
1415
1416 iowrite8(0, ioaddr + CamCon);
1417}
1418
1419/**
1420 * rhine_set_cam_mask - set multicast CAM mask
1421 * @ioaddr: register block of this Rhine
1422 * @mask: multicast CAM mask
1423 *
1424 * Mask sets multicast filters active/inactive.
1425 */
1426static void rhine_set_cam_mask(void __iomem *ioaddr, u32 mask)
1427{
1428 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1429 wmb();
1430
1431 /* write mask */
1432 iowrite32(mask, ioaddr + CamMask);
1433
1434 /* disable CAMEN */
1435 iowrite8(0, ioaddr + CamCon);
1436}
1437
1438/**
1439 * rhine_set_vlan_cam_mask - set VLAN CAM mask
1440 * @ioaddr: register block of this Rhine
1441 * @mask: VLAN CAM mask
1442 *
1443 * Mask sets VLAN filters active/inactive.
1444 */
1445static void rhine_set_vlan_cam_mask(void __iomem *ioaddr, u32 mask)
1446{
1447 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1448 wmb();
1449
1450 /* write mask */
1451 iowrite32(mask, ioaddr + CamMask);
1452
1453 /* disable CAMEN */
1454 iowrite8(0, ioaddr + CamCon);
1455}
1456
1457/**
1458 * rhine_init_cam_filter - initialize CAM filters
1459 * @dev: network device
1460 *
1461 * Initialize (disable) hardware VLAN and multicast support on this
1462 * Rhine.
1463 */
1464static void rhine_init_cam_filter(struct net_device *dev)
1465{
1466 struct rhine_private *rp = netdev_priv(dev);
1467 void __iomem *ioaddr = rp->base;
1468
1469 /* Disable all CAMs */
1470 rhine_set_vlan_cam_mask(ioaddr, 0);
1471 rhine_set_cam_mask(ioaddr, 0);
1472
1473 /* disable hardware VLAN support */
1474 BYTE_REG_BITS_ON(TCR_PQEN, ioaddr + TxConfig);
1475 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
1476}
1477
1478/**
1479 * rhine_update_vcam - update VLAN CAM filters
1480 * @rp: rhine_private data of this Rhine
1481 *
1482 * Update VLAN CAM filters to match configuration change.
1483 */
1484static void rhine_update_vcam(struct net_device *dev)
1485{
1486 struct rhine_private *rp = netdev_priv(dev);
1487 void __iomem *ioaddr = rp->base;
1488 u16 vid;
1489 u32 vCAMmask = 0; /* 32 vCAMs (6105M and better) */
1490 unsigned int i = 0;
1491
1492 for_each_set_bit(vid, rp->active_vlans, VLAN_N_VID) {
1493 rhine_set_vlan_cam(ioaddr, i, (u8 *)&vid);
1494 vCAMmask |= 1 << i;
1495 if (++i >= VCAM_SIZE)
1496 break;
1497 }
1498 rhine_set_vlan_cam_mask(ioaddr, vCAMmask);
1499}
1500
Patrick McHardy80d5c362013-04-19 02:04:28 +00001501static int rhine_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001502{
1503 struct rhine_private *rp = netdev_priv(dev);
1504
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001505 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001506 set_bit(vid, rp->active_vlans);
1507 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001508 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001509 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001510}
1511
Patrick McHardy80d5c362013-04-19 02:04:28 +00001512static int rhine_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001513{
1514 struct rhine_private *rp = netdev_priv(dev);
1515
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001516 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001517 clear_bit(vid, rp->active_vlans);
1518 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001519 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001520 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001521}
1522
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523static void init_registers(struct net_device *dev)
1524{
1525 struct rhine_private *rp = netdev_priv(dev);
1526 void __iomem *ioaddr = rp->base;
1527 int i;
1528
1529 for (i = 0; i < 6; i++)
1530 iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
1531
1532 /* Initialize other registers. */
1533 iowrite16(0x0006, ioaddr + PCIBusConfig); /* Tune configuration??? */
1534 /* Configure initial FIFO thresholds. */
1535 iowrite8(0x20, ioaddr + TxConfig);
1536 rp->tx_thresh = 0x20;
1537 rp->rx_thresh = 0x60; /* Written in rhine_set_rx_mode(). */
1538
1539 iowrite32(rp->rx_ring_dma, ioaddr + RxRingPtr);
1540 iowrite32(rp->tx_ring_dma, ioaddr + TxRingPtr);
1541
1542 rhine_set_rx_mode(dev);
1543
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001544 if (rp->quirks & rqMgmt)
Roger Luethi38f49e82010-12-06 00:59:40 +00001545 rhine_init_cam_filter(dev);
1546
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001547 napi_enable(&rp->napi);
Stephen Hemmingerab197662006-08-14 23:00:18 -07001548
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001549 iowrite16(RHINE_EVENT & 0xffff, ioaddr + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
1551 iowrite16(CmdStart | CmdTxOn | CmdRxOn | (Cmd1NoTxPoll << 8),
1552 ioaddr + ChipCmd);
1553 rhine_check_media(dev, 1);
1554}
1555
1556/* Enable MII link status auto-polling (required for IntrLinkChange) */
Francois Romieua384a332012-01-07 22:19:36 +01001557static void rhine_enable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558{
Francois Romieua384a332012-01-07 22:19:36 +01001559 void __iomem *ioaddr = rp->base;
1560
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 iowrite8(0, ioaddr + MIICmd);
1562 iowrite8(MII_BMSR, ioaddr + MIIRegAddr);
1563 iowrite8(0x80, ioaddr + MIICmd);
1564
Francois Romieua384a332012-01-07 22:19:36 +01001565 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566
1567 iowrite8(MII_BMSR | 0x40, ioaddr + MIIRegAddr);
1568}
1569
1570/* Disable MII link status auto-polling (required for MDIO access) */
Francois Romieua384a332012-01-07 22:19:36 +01001571static void rhine_disable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572{
Francois Romieua384a332012-01-07 22:19:36 +01001573 void __iomem *ioaddr = rp->base;
1574
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 iowrite8(0, ioaddr + MIICmd);
1576
Francois Romieua384a332012-01-07 22:19:36 +01001577 if (rp->quirks & rqRhineI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 iowrite8(0x01, ioaddr + MIIRegAddr); // MII_BMSR
1579
John W. Linville38bb6b22006-05-19 10:51:21 -04001580 /* Can be called from ISR. Evil. */
1581 mdelay(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582
1583 /* 0x80 must be set immediately before turning it off */
1584 iowrite8(0x80, ioaddr + MIICmd);
1585
Francois Romieua384a332012-01-07 22:19:36 +01001586 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
1588 /* Heh. Now clear 0x80 again. */
1589 iowrite8(0, ioaddr + MIICmd);
1590 }
1591 else
Francois Romieua384a332012-01-07 22:19:36 +01001592 rhine_wait_bit_high(rp, MIIRegAddr, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593}
1594
1595/* Read and write over the MII Management Data I/O (MDIO) interface. */
1596
1597static int mdio_read(struct net_device *dev, int phy_id, int regnum)
1598{
1599 struct rhine_private *rp = netdev_priv(dev);
1600 void __iomem *ioaddr = rp->base;
1601 int result;
1602
Francois Romieua384a332012-01-07 22:19:36 +01001603 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
1605 /* rhine_disable_linkmon already cleared MIICmd */
1606 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1607 iowrite8(regnum, ioaddr + MIIRegAddr);
1608 iowrite8(0x40, ioaddr + MIICmd); /* Trigger read */
Francois Romieua384a332012-01-07 22:19:36 +01001609 rhine_wait_bit_low(rp, MIICmd, 0x40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 result = ioread16(ioaddr + MIIData);
1611
Francois Romieua384a332012-01-07 22:19:36 +01001612 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 return result;
1614}
1615
1616static void mdio_write(struct net_device *dev, int phy_id, int regnum, int value)
1617{
1618 struct rhine_private *rp = netdev_priv(dev);
1619 void __iomem *ioaddr = rp->base;
1620
Francois Romieua384a332012-01-07 22:19:36 +01001621 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622
1623 /* rhine_disable_linkmon already cleared MIICmd */
1624 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1625 iowrite8(regnum, ioaddr + MIIRegAddr);
1626 iowrite16(value, ioaddr + MIIData);
1627 iowrite8(0x20, ioaddr + MIICmd); /* Trigger write */
Francois Romieua384a332012-01-07 22:19:36 +01001628 rhine_wait_bit_low(rp, MIICmd, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
Francois Romieua384a332012-01-07 22:19:36 +01001630 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631}
1632
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001633static void rhine_task_disable(struct rhine_private *rp)
1634{
1635 mutex_lock(&rp->task_lock);
1636 rp->task_enable = false;
1637 mutex_unlock(&rp->task_lock);
1638
1639 cancel_work_sync(&rp->slow_event_task);
1640 cancel_work_sync(&rp->reset_task);
1641}
1642
1643static void rhine_task_enable(struct rhine_private *rp)
1644{
1645 mutex_lock(&rp->task_lock);
1646 rp->task_enable = true;
1647 mutex_unlock(&rp->task_lock);
1648}
1649
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650static int rhine_open(struct net_device *dev)
1651{
1652 struct rhine_private *rp = netdev_priv(dev);
1653 void __iomem *ioaddr = rp->base;
1654 int rc;
1655
Alexey Charkovf7630d12014-04-22 19:28:08 +04001656 rc = request_irq(rp->irq, rhine_interrupt, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 if (rc)
1658 return rc;
1659
Alexey Charkovf7630d12014-04-22 19:28:08 +04001660 netif_dbg(rp, ifup, dev, "%s() irq %d\n", __func__, rp->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
1662 rc = alloc_ring(dev);
1663 if (rc) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001664 free_irq(rp->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 return rc;
1666 }
1667 alloc_rbufs(dev);
1668 alloc_tbufs(dev);
1669 rhine_chip_reset(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001670 rhine_task_enable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 init_registers(dev);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001672
1673 netif_dbg(rp, ifup, dev, "%s() Done - status %04x MII status: %04x\n",
1674 __func__, ioread16(ioaddr + ChipCmd),
1675 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
1677 netif_start_queue(dev);
1678
1679 return 0;
1680}
1681
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001682static void rhine_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683{
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001684 struct rhine_private *rp = container_of(work, struct rhine_private,
1685 reset_task);
1686 struct net_device *dev = rp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001688 mutex_lock(&rp->task_lock);
1689
1690 if (!rp->task_enable)
1691 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001693 napi_disable(&rp->napi);
Richard Weinbergera9265922014-01-14 22:46:36 +01001694 netif_tx_disable(dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001695 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
1697 /* clear all descriptors */
1698 free_tbufs(dev);
1699 free_rbufs(dev);
1700 alloc_tbufs(dev);
1701 alloc_rbufs(dev);
1702
1703 /* Reinitialize the hardware. */
1704 rhine_chip_reset(dev);
1705 init_registers(dev);
1706
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001707 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001709 dev->trans_start = jiffies; /* prevent tx timeout */
Eric Dumazet553e2332009-05-27 10:34:50 +00001710 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 netif_wake_queue(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001712
1713out_unlock:
1714 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715}
1716
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001717static void rhine_tx_timeout(struct net_device *dev)
1718{
1719 struct rhine_private *rp = netdev_priv(dev);
1720 void __iomem *ioaddr = rp->base;
1721
Joe Perchesdf4511f2011-04-16 14:15:25 +00001722 netdev_warn(dev, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1723 ioread16(ioaddr + IntrStatus),
1724 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001725
1726 schedule_work(&rp->reset_task);
1727}
1728
Stephen Hemminger613573252009-08-31 19:50:58 +00001729static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
1730 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731{
1732 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001733 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 void __iomem *ioaddr = rp->base;
1735 unsigned entry;
1736
1737 /* Caution: the write order is important here, set the field
1738 with the "ownership" bits last. */
1739
1740 /* Calculate the next Tx descriptor entry. */
1741 entry = rp->cur_tx % TX_RING_SIZE;
1742
Herbert Xu5b057c62006-06-23 02:06:41 -07001743 if (skb_padto(skb, ETH_ZLEN))
Patrick McHardy6ed10652009-06-23 06:03:08 +00001744 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745
1746 rp->tx_skbuff[entry] = skb;
1747
1748 if ((rp->quirks & rqRhineI) &&
Patrick McHardy84fa7932006-08-29 16:44:56 -07001749 (((unsigned long)skb->data & 3) || skb_shinfo(skb)->nr_frags != 0 || skb->ip_summed == CHECKSUM_PARTIAL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 /* Must use alignment buffer. */
1751 if (skb->len > PKT_BUF_SZ) {
1752 /* packet too long, drop it */
Eric W. Biederman4b3afc62014-03-15 18:22:47 -07001753 dev_kfree_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 rp->tx_skbuff[entry] = NULL;
Eric Dumazet553e2332009-05-27 10:34:50 +00001755 dev->stats.tx_dropped++;
Patrick McHardy6ed10652009-06-23 06:03:08 +00001756 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 }
Craig Brind3e0d1672006-04-27 02:30:46 -07001758
1759 /* Padding is not copied and so must be redone. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 skb_copy_and_csum_dev(skb, rp->tx_buf[entry]);
Craig Brind3e0d1672006-04-27 02:30:46 -07001761 if (skb->len < ETH_ZLEN)
1762 memset(rp->tx_buf[entry] + skb->len, 0,
1763 ETH_ZLEN - skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 rp->tx_skbuff_dma[entry] = 0;
1765 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_bufs_dma +
1766 (rp->tx_buf[entry] -
1767 rp->tx_bufs));
1768 } else {
1769 rp->tx_skbuff_dma[entry] =
Alexey Charkovf7630d12014-04-22 19:28:08 +04001770 dma_map_single(hwdev, skb->data, skb->len,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001771 DMA_TO_DEVICE);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001772 if (dma_mapping_error(hwdev, rp->tx_skbuff_dma[entry])) {
Eric W. Biederman4b3afc62014-03-15 18:22:47 -07001773 dev_kfree_skb_any(skb);
Neil Horman9b4fe5f2013-07-12 13:35:33 -04001774 rp->tx_skbuff_dma[entry] = 0;
1775 dev->stats.tx_dropped++;
1776 return NETDEV_TX_OK;
1777 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_skbuff_dma[entry]);
1779 }
1780
1781 rp->tx_ring[entry].desc_length =
1782 cpu_to_le32(TXDESC | (skb->len >= ETH_ZLEN ? skb->len : ETH_ZLEN));
1783
Roger Luethi38f49e82010-12-06 00:59:40 +00001784 if (unlikely(vlan_tx_tag_present(skb))) {
Roger Luethi207070f2013-09-21 14:24:11 +02001785 u16 vid_pcp = vlan_tx_tag_get(skb);
1786
1787 /* drop CFI/DEI bit, register needs VID and PCP */
1788 vid_pcp = (vid_pcp & VLAN_VID_MASK) |
1789 ((vid_pcp & VLAN_PRIO_MASK) >> 1);
1790 rp->tx_ring[entry].tx_status = cpu_to_le32((vid_pcp) << 16);
Roger Luethi38f49e82010-12-06 00:59:40 +00001791 /* request tagging */
1792 rp->tx_ring[entry].desc_length |= cpu_to_le32(0x020000);
1793 }
1794 else
1795 rp->tx_ring[entry].tx_status = 0;
1796
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 /* lock eth irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 wmb();
Roger Luethi38f49e82010-12-06 00:59:40 +00001799 rp->tx_ring[entry].tx_status |= cpu_to_le32(DescOwn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 wmb();
1801
1802 rp->cur_tx++;
1803
1804 /* Non-x86 Todo: explicitly flush cache lines here. */
1805
Roger Luethi38f49e82010-12-06 00:59:40 +00001806 if (vlan_tx_tag_present(skb))
1807 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1808 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1809
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 /* Wake the potentially-idle transmit channel */
1811 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1812 ioaddr + ChipCmd1);
1813 IOSYNC;
1814
1815 if (rp->cur_tx == rp->dirty_tx + TX_QUEUE_LEN)
1816 netif_stop_queue(dev);
1817
Francois Romieufc3e0f82012-01-07 22:39:37 +01001818 netif_dbg(rp, tx_queued, dev, "Transmit frame #%d queued in slot %d\n",
1819 rp->cur_tx - 1, entry);
1820
Patrick McHardy6ed10652009-06-23 06:03:08 +00001821 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822}
1823
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001824static void rhine_irq_disable(struct rhine_private *rp)
1825{
1826 iowrite16(0x0000, rp->base + IntrEnable);
1827 mmiowb();
1828}
1829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830/* The interrupt handler does all of the Rx thread work and cleans up
1831 after the Tx thread. */
David Howells7d12e782006-10-05 14:55:46 +01001832static irqreturn_t rhine_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833{
1834 struct net_device *dev = dev_instance;
1835 struct rhine_private *rp = netdev_priv(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001836 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 int handled = 0;
1838
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001839 status = rhine_get_events(rp);
1840
Francois Romieufc3e0f82012-01-07 22:39:37 +01001841 netif_dbg(rp, intr, dev, "Interrupt, status %08x\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001842
1843 if (status & RHINE_EVENT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 handled = 1;
1845
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001846 rhine_irq_disable(rp);
1847 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 }
1849
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001850 if (status & ~(IntrLinkChange | IntrStatsMax | RHINE_EVENT_NAPI)) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001851 netif_err(rp, intr, dev, "Something Wicked happened! %08x\n",
1852 status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001853 }
1854
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 return IRQ_RETVAL(handled);
1856}
1857
1858/* This routine is logically part of the interrupt handler, but isolated
1859 for clarity. */
1860static void rhine_tx(struct net_device *dev)
1861{
1862 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001863 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 int txstatus = 0, entry = rp->dirty_tx % TX_RING_SIZE;
1865
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 /* find and cleanup dirty tx descriptors */
1867 while (rp->dirty_tx != rp->cur_tx) {
1868 txstatus = le32_to_cpu(rp->tx_ring[entry].tx_status);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001869 netif_dbg(rp, tx_done, dev, "Tx scavenge %d status %08x\n",
1870 entry, txstatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 if (txstatus & DescOwn)
1872 break;
1873 if (txstatus & 0x8000) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001874 netif_dbg(rp, tx_done, dev,
1875 "Transmit error, Tx status %08x\n", txstatus);
Eric Dumazet553e2332009-05-27 10:34:50 +00001876 dev->stats.tx_errors++;
1877 if (txstatus & 0x0400)
1878 dev->stats.tx_carrier_errors++;
1879 if (txstatus & 0x0200)
1880 dev->stats.tx_window_errors++;
1881 if (txstatus & 0x0100)
1882 dev->stats.tx_aborted_errors++;
1883 if (txstatus & 0x0080)
1884 dev->stats.tx_heartbeat_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 if (((rp->quirks & rqRhineI) && txstatus & 0x0002) ||
1886 (txstatus & 0x0800) || (txstatus & 0x1000)) {
Eric Dumazet553e2332009-05-27 10:34:50 +00001887 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 rp->tx_ring[entry].tx_status = cpu_to_le32(DescOwn);
1889 break; /* Keep the skb - we try again */
1890 }
1891 /* Transmitter restarted in 'abnormal' handler. */
1892 } else {
1893 if (rp->quirks & rqRhineI)
Eric Dumazet553e2332009-05-27 10:34:50 +00001894 dev->stats.collisions += (txstatus >> 3) & 0x0F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 else
Eric Dumazet553e2332009-05-27 10:34:50 +00001896 dev->stats.collisions += txstatus & 0x0F;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001897 netif_dbg(rp, tx_done, dev, "collisions: %1.1x:%1.1x\n",
1898 (txstatus >> 3) & 0xF, txstatus & 0xF);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00001899
1900 u64_stats_update_begin(&rp->tx_stats.syncp);
1901 rp->tx_stats.bytes += rp->tx_skbuff[entry]->len;
1902 rp->tx_stats.packets++;
1903 u64_stats_update_end(&rp->tx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 }
1905 /* Free the original skb. */
1906 if (rp->tx_skbuff_dma[entry]) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001907 dma_unmap_single(hwdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 rp->tx_skbuff_dma[entry],
1909 rp->tx_skbuff[entry]->len,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001910 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 }
Eric W. Biederman4b3afc62014-03-15 18:22:47 -07001912 dev_consume_skb_any(rp->tx_skbuff[entry]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 rp->tx_skbuff[entry] = NULL;
1914 entry = (++rp->dirty_tx) % TX_RING_SIZE;
1915 }
1916 if ((rp->cur_tx - rp->dirty_tx) < TX_QUEUE_LEN - 4)
1917 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918}
1919
Roger Luethi38f49e82010-12-06 00:59:40 +00001920/**
1921 * rhine_get_vlan_tci - extract TCI from Rx data buffer
1922 * @skb: pointer to sk_buff
1923 * @data_size: used data area of the buffer including CRC
1924 *
1925 * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
1926 * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
1927 * aligned following the CRC.
1928 */
1929static inline u16 rhine_get_vlan_tci(struct sk_buff *skb, int data_size)
1930{
1931 u8 *trailer = (u8 *)skb->data + ((data_size + 3) & ~3) + 2;
Harvey Harrison4562b2f2011-03-28 17:08:59 +00001932 return be16_to_cpup((__be16 *)trailer);
Roger Luethi38f49e82010-12-06 00:59:40 +00001933}
1934
Roger Luethi633949a2006-08-14 23:00:17 -07001935/* Process up to limit frames from receive ring */
1936static int rhine_rx(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937{
1938 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001939 struct device *hwdev = dev->dev.parent;
Roger Luethi633949a2006-08-14 23:00:17 -07001940 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941 int entry = rp->cur_rx % RX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942
Francois Romieufc3e0f82012-01-07 22:39:37 +01001943 netif_dbg(rp, rx_status, dev, "%s(), entry %d status %08x\n", __func__,
1944 entry, le32_to_cpu(rp->rx_head_desc->rx_status));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945
1946 /* If EOP is set on the next entry, it's a new packet. Send it up. */
Roger Luethi633949a2006-08-14 23:00:17 -07001947 for (count = 0; count < limit; ++count) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 struct rx_desc *desc = rp->rx_head_desc;
1949 u32 desc_status = le32_to_cpu(desc->rx_status);
Roger Luethi38f49e82010-12-06 00:59:40 +00001950 u32 desc_length = le32_to_cpu(desc->desc_length);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 int data_size = desc_status >> 16;
1952
Roger Luethi633949a2006-08-14 23:00:17 -07001953 if (desc_status & DescOwn)
1954 break;
1955
Francois Romieufc3e0f82012-01-07 22:39:37 +01001956 netif_dbg(rp, rx_status, dev, "%s() status %08x\n", __func__,
1957 desc_status);
Roger Luethi633949a2006-08-14 23:00:17 -07001958
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 if ((desc_status & (RxWholePkt | RxErr)) != RxWholePkt) {
1960 if ((desc_status & RxWholePkt) != RxWholePkt) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001961 netdev_warn(dev,
1962 "Oversized Ethernet frame spanned multiple buffers, "
1963 "entry %#x length %d status %08x!\n",
1964 entry, data_size,
1965 desc_status);
1966 netdev_warn(dev,
1967 "Oversized Ethernet frame %p vs %p\n",
1968 rp->rx_head_desc,
1969 &rp->rx_ring[entry]);
Eric Dumazet553e2332009-05-27 10:34:50 +00001970 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971 } else if (desc_status & RxErr) {
1972 /* There was a error. */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001973 netif_dbg(rp, rx_err, dev,
1974 "%s() Rx error %08x\n", __func__,
1975 desc_status);
Eric Dumazet553e2332009-05-27 10:34:50 +00001976 dev->stats.rx_errors++;
1977 if (desc_status & 0x0030)
1978 dev->stats.rx_length_errors++;
1979 if (desc_status & 0x0048)
1980 dev->stats.rx_fifo_errors++;
1981 if (desc_status & 0x0004)
1982 dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 if (desc_status & 0x0002) {
1984 /* this can also be updated outside the interrupt handler */
1985 spin_lock(&rp->lock);
Eric Dumazet553e2332009-05-27 10:34:50 +00001986 dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 spin_unlock(&rp->lock);
1988 }
1989 }
1990 } else {
Eric Dumazet89d71a62009-10-13 05:34:20 +00001991 struct sk_buff *skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 /* Length should omit the CRC */
1993 int pkt_len = data_size - 4;
Roger Luethi38f49e82010-12-06 00:59:40 +00001994 u16 vlan_tci = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995
1996 /* Check if the packet is long enough to accept without
1997 copying to a minimally-sized skbuff. */
Eric Dumazet89d71a62009-10-13 05:34:20 +00001998 if (pkt_len < rx_copybreak)
1999 skb = netdev_alloc_skb_ip_align(dev, pkt_len);
2000 if (skb) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04002001 dma_sync_single_for_cpu(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04002002 rp->rx_skbuff_dma[entry],
2003 rp->rx_buf_sz,
2004 DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005
David S. Miller8c7b7fa2007-07-10 22:08:12 -07002006 skb_copy_to_linear_data(skb,
David S. Miller689be432005-06-28 15:25:31 -07002007 rp->rx_skbuff[entry]->data,
David S. Miller8c7b7fa2007-07-10 22:08:12 -07002008 pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009 skb_put(skb, pkt_len);
Alexey Charkovf7630d12014-04-22 19:28:08 +04002010 dma_sync_single_for_device(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04002011 rp->rx_skbuff_dma[entry],
2012 rp->rx_buf_sz,
2013 DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 } else {
2015 skb = rp->rx_skbuff[entry];
2016 if (skb == NULL) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00002017 netdev_err(dev, "Inconsistent Rx descriptor chain\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 break;
2019 }
2020 rp->rx_skbuff[entry] = NULL;
2021 skb_put(skb, pkt_len);
Alexey Charkovf7630d12014-04-22 19:28:08 +04002022 dma_unmap_single(hwdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 rp->rx_skbuff_dma[entry],
2024 rp->rx_buf_sz,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04002025 DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002027
2028 if (unlikely(desc_length & DescTag))
2029 vlan_tci = rhine_get_vlan_tci(skb, data_size);
2030
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 skb->protocol = eth_type_trans(skb, dev);
Roger Luethi38f49e82010-12-06 00:59:40 +00002032
2033 if (unlikely(desc_length & DescTag))
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002034 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tci);
Roger Luethi633949a2006-08-14 23:00:17 -07002035 netif_receive_skb(skb);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002036
2037 u64_stats_update_begin(&rp->rx_stats.syncp);
2038 rp->rx_stats.bytes += pkt_len;
2039 rp->rx_stats.packets++;
2040 u64_stats_update_end(&rp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 }
2042 entry = (++rp->cur_rx) % RX_RING_SIZE;
2043 rp->rx_head_desc = &rp->rx_ring[entry];
2044 }
2045
2046 /* Refill the Rx ring buffers. */
2047 for (; rp->cur_rx - rp->dirty_rx > 0; rp->dirty_rx++) {
2048 struct sk_buff *skb;
2049 entry = rp->dirty_rx % RX_RING_SIZE;
2050 if (rp->rx_skbuff[entry] == NULL) {
Kevin Lob26b5552008-08-27 11:35:09 +08002051 skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 rp->rx_skbuff[entry] = skb;
2053 if (skb == NULL)
2054 break; /* Better luck next round. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 rp->rx_skbuff_dma[entry] =
Alexey Charkovf7630d12014-04-22 19:28:08 +04002056 dma_map_single(hwdev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 rp->rx_buf_sz,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04002058 DMA_FROM_DEVICE);
Alexey Charkovf7630d12014-04-22 19:28:08 +04002059 if (dma_mapping_error(hwdev,
2060 rp->rx_skbuff_dma[entry])) {
Neil Horman9b4fe5f2013-07-12 13:35:33 -04002061 dev_kfree_skb(skb);
2062 rp->rx_skbuff_dma[entry] = 0;
2063 break;
2064 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 rp->rx_ring[entry].addr = cpu_to_le32(rp->rx_skbuff_dma[entry]);
2066 }
2067 rp->rx_ring[entry].rx_status = cpu_to_le32(DescOwn);
2068 }
Roger Luethi633949a2006-08-14 23:00:17 -07002069
2070 return count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071}
2072
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073static void rhine_restart_tx(struct net_device *dev) {
2074 struct rhine_private *rp = netdev_priv(dev);
2075 void __iomem *ioaddr = rp->base;
2076 int entry = rp->dirty_tx % TX_RING_SIZE;
2077 u32 intr_status;
2078
2079 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002080 * If new errors occurred, we need to sort them out before doing Tx.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 * In that case the ISR will be back here RSN anyway.
2082 */
Francois Romieua20a28b2011-12-30 14:53:58 +01002083 intr_status = rhine_get_events(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084
2085 if ((intr_status & IntrTxErrSummary) == 0) {
2086
2087 /* We know better than the chip where it should continue. */
2088 iowrite32(rp->tx_ring_dma + entry * sizeof(struct tx_desc),
2089 ioaddr + TxRingPtr);
2090
2091 iowrite8(ioread8(ioaddr + ChipCmd) | CmdTxOn,
2092 ioaddr + ChipCmd);
Roger Luethi38f49e82010-12-06 00:59:40 +00002093
2094 if (rp->tx_ring[entry].desc_length & cpu_to_le32(0x020000))
2095 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
2096 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
2097
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
2099 ioaddr + ChipCmd1);
2100 IOSYNC;
2101 }
2102 else {
2103 /* This should never happen */
Francois Romieufc3e0f82012-01-07 22:39:37 +01002104 netif_warn(rp, tx_err, dev, "another error occurred %08x\n",
2105 intr_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 }
2107
2108}
2109
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002110static void rhine_slow_event_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111{
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002112 struct rhine_private *rp =
2113 container_of(work, struct rhine_private, slow_event_task);
2114 struct net_device *dev = rp->dev;
2115 u32 intr_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002117 mutex_lock(&rp->task_lock);
2118
2119 if (!rp->task_enable)
2120 goto out_unlock;
2121
2122 intr_status = rhine_get_events(rp);
2123 rhine_ack_events(rp, intr_status & RHINE_EVENT_SLOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124
2125 if (intr_status & IntrLinkChange)
John W. Linville38bb6b22006-05-19 10:51:21 -04002126 rhine_check_media(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127
Francois Romieufc3e0f82012-01-07 22:39:37 +01002128 if (intr_status & IntrPCIErr)
2129 netif_warn(rp, hw, dev, "PCI error\n");
2130
David S. Miller559bcac2013-01-29 22:58:04 -05002131 iowrite16(RHINE_EVENT & 0xffff, rp->base + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002133out_unlock:
2134 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135}
2136
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002137static struct rtnl_link_stats64 *
2138rhine_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139{
2140 struct rhine_private *rp = netdev_priv(dev);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002141 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002143 spin_lock_bh(&rp->lock);
2144 rhine_update_rx_crc_and_missed_errord(rp);
2145 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002147 netdev_stats_to_stats64(stats, &dev->stats);
2148
2149 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07002150 start = u64_stats_fetch_begin_irq(&rp->rx_stats.syncp);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002151 stats->rx_packets = rp->rx_stats.packets;
2152 stats->rx_bytes = rp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07002153 } while (u64_stats_fetch_retry_irq(&rp->rx_stats.syncp, start));
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002154
2155 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07002156 start = u64_stats_fetch_begin_irq(&rp->tx_stats.syncp);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002157 stats->tx_packets = rp->tx_stats.packets;
2158 stats->tx_bytes = rp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07002159 } while (u64_stats_fetch_retry_irq(&rp->tx_stats.syncp, start));
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002160
2161 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162}
2163
2164static void rhine_set_rx_mode(struct net_device *dev)
2165{
2166 struct rhine_private *rp = netdev_priv(dev);
2167 void __iomem *ioaddr = rp->base;
2168 u32 mc_filter[2]; /* Multicast hash filter */
Roger Luethi38f49e82010-12-06 00:59:40 +00002169 u8 rx_mode = 0x0C; /* Note: 0x02=accept runt, 0x01=accept errs */
2170 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171
2172 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 rx_mode = 0x1C;
2174 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2175 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002176 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00002177 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 /* Too many to match, or accept all multicasts. */
2179 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2180 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Alexey Charkovca8b6e02014-04-30 22:21:09 +04002181 } else if (rp->quirks & rqMgmt) {
Roger Luethi38f49e82010-12-06 00:59:40 +00002182 int i = 0;
2183 u32 mCAMmask = 0; /* 32 mCAMs (6105M and better) */
2184 netdev_for_each_mc_addr(ha, dev) {
2185 if (i == MCAM_SIZE)
2186 break;
2187 rhine_set_cam(ioaddr, i, ha->addr);
2188 mCAMmask |= 1 << i;
2189 i++;
2190 }
2191 rhine_set_cam_mask(ioaddr, mCAMmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193 memset(mc_filter, 0, sizeof(mc_filter));
Jiri Pirko22bedad32010-04-01 21:22:57 +00002194 netdev_for_each_mc_addr(ha, dev) {
2195 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196
2197 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2198 }
2199 iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
2200 iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002202 /* enable/disable VLAN receive filtering */
Alexey Charkovca8b6e02014-04-30 22:21:09 +04002203 if (rp->quirks & rqMgmt) {
Roger Luethi38f49e82010-12-06 00:59:40 +00002204 if (dev->flags & IFF_PROMISC)
2205 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2206 else
2207 BYTE_REG_BITS_ON(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2208 }
2209 BYTE_REG_BITS_ON(rx_mode, ioaddr + RxConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210}
2211
2212static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2213{
Alexey Charkovf7630d12014-04-22 19:28:08 +04002214 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215
Rick Jones23020ab2011-11-09 09:58:07 +00002216 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2217 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Alexey Charkovf7630d12014-04-22 19:28:08 +04002218 strlcpy(info->bus_info, dev_name(hwdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219}
2220
2221static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2222{
2223 struct rhine_private *rp = netdev_priv(dev);
2224 int rc;
2225
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002226 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 rc = mii_ethtool_gset(&rp->mii_if, cmd);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002228 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229
2230 return rc;
2231}
2232
2233static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2234{
2235 struct rhine_private *rp = netdev_priv(dev);
2236 int rc;
2237
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002238 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 rc = mii_ethtool_sset(&rp->mii_if, cmd);
Roger Luethi00b428c2006-03-28 20:53:56 +02002240 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002241 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242
2243 return rc;
2244}
2245
2246static int netdev_nway_reset(struct net_device *dev)
2247{
2248 struct rhine_private *rp = netdev_priv(dev);
2249
2250 return mii_nway_restart(&rp->mii_if);
2251}
2252
2253static u32 netdev_get_link(struct net_device *dev)
2254{
2255 struct rhine_private *rp = netdev_priv(dev);
2256
2257 return mii_link_ok(&rp->mii_if);
2258}
2259
2260static u32 netdev_get_msglevel(struct net_device *dev)
2261{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002262 struct rhine_private *rp = netdev_priv(dev);
2263
2264 return rp->msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265}
2266
2267static void netdev_set_msglevel(struct net_device *dev, u32 value)
2268{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002269 struct rhine_private *rp = netdev_priv(dev);
2270
2271 rp->msg_enable = value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272}
2273
2274static void rhine_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2275{
2276 struct rhine_private *rp = netdev_priv(dev);
2277
2278 if (!(rp->quirks & rqWOL))
2279 return;
2280
2281 spin_lock_irq(&rp->lock);
2282 wol->supported = WAKE_PHY | WAKE_MAGIC |
2283 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2284 wol->wolopts = rp->wolopts;
2285 spin_unlock_irq(&rp->lock);
2286}
2287
2288static int rhine_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2289{
2290 struct rhine_private *rp = netdev_priv(dev);
2291 u32 support = WAKE_PHY | WAKE_MAGIC |
2292 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2293
2294 if (!(rp->quirks & rqWOL))
2295 return -EINVAL;
2296
2297 if (wol->wolopts & ~support)
2298 return -EINVAL;
2299
2300 spin_lock_irq(&rp->lock);
2301 rp->wolopts = wol->wolopts;
2302 spin_unlock_irq(&rp->lock);
2303
2304 return 0;
2305}
2306
Jeff Garzik7282d492006-09-13 14:30:00 -04002307static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308 .get_drvinfo = netdev_get_drvinfo,
2309 .get_settings = netdev_get_settings,
2310 .set_settings = netdev_set_settings,
2311 .nway_reset = netdev_nway_reset,
2312 .get_link = netdev_get_link,
2313 .get_msglevel = netdev_get_msglevel,
2314 .set_msglevel = netdev_set_msglevel,
2315 .get_wol = rhine_get_wol,
2316 .set_wol = rhine_set_wol,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317};
2318
2319static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2320{
2321 struct rhine_private *rp = netdev_priv(dev);
2322 int rc;
2323
2324 if (!netif_running(dev))
2325 return -EINVAL;
2326
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002327 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328 rc = generic_mii_ioctl(&rp->mii_if, if_mii(rq), cmd, NULL);
Roger Luethi00b428c2006-03-28 20:53:56 +02002329 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002330 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331
2332 return rc;
2333}
2334
2335static int rhine_close(struct net_device *dev)
2336{
2337 struct rhine_private *rp = netdev_priv(dev);
2338 void __iomem *ioaddr = rp->base;
2339
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002340 rhine_task_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002341 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08002342 netif_stop_queue(dev);
2343
Francois Romieufc3e0f82012-01-07 22:39:37 +01002344 netif_dbg(rp, ifdown, dev, "Shutting down ethercard, status was %04x\n",
2345 ioread16(ioaddr + ChipCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346
2347 /* Switch to loopback mode to avoid hardware races. */
2348 iowrite8(rp->tx_thresh | 0x02, ioaddr + TxConfig);
2349
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002350 rhine_irq_disable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351
2352 /* Stop the chip's Tx and Rx processes. */
2353 iowrite16(CmdStop, ioaddr + ChipCmd);
2354
Alexey Charkovf7630d12014-04-22 19:28:08 +04002355 free_irq(rp->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 free_rbufs(dev);
2357 free_tbufs(dev);
2358 free_ring(dev);
2359
2360 return 0;
2361}
2362
2363
Alexey Charkov2d283862014-04-22 19:28:09 +04002364static void rhine_remove_one_pci(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365{
2366 struct net_device *dev = pci_get_drvdata(pdev);
2367 struct rhine_private *rp = netdev_priv(dev);
2368
2369 unregister_netdev(dev);
2370
2371 pci_iounmap(pdev, rp->base);
2372 pci_release_regions(pdev);
2373
2374 free_netdev(dev);
2375 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376}
2377
Alexey Charkov2d283862014-04-22 19:28:09 +04002378static int rhine_remove_one_platform(struct platform_device *pdev)
2379{
2380 struct net_device *dev = platform_get_drvdata(pdev);
2381 struct rhine_private *rp = netdev_priv(dev);
2382
2383 unregister_netdev(dev);
2384
2385 iounmap(rp->base);
2386
2387 free_netdev(dev);
2388
2389 return 0;
2390}
2391
2392static void rhine_shutdown_pci(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 struct net_device *dev = pci_get_drvdata(pdev);
2395 struct rhine_private *rp = netdev_priv(dev);
2396 void __iomem *ioaddr = rp->base;
2397
2398 if (!(rp->quirks & rqWOL))
2399 return; /* Nothing to do for non-WOL adapters */
2400
2401 rhine_power_init(dev);
2402
2403 /* Make sure we use pattern 0, 1 and not 4, 5 */
2404 if (rp->quirks & rq6patterns)
Laura Garciaf11cf252008-02-23 18:56:35 +01002405 iowrite8(0x04, ioaddr + WOLcgClr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002407 spin_lock(&rp->lock);
2408
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 if (rp->wolopts & WAKE_MAGIC) {
2410 iowrite8(WOLmagic, ioaddr + WOLcrSet);
2411 /*
2412 * Turn EEPROM-controlled wake-up back on -- some hardware may
2413 * not cooperate otherwise.
2414 */
2415 iowrite8(ioread8(ioaddr + ConfigA) | 0x03, ioaddr + ConfigA);
2416 }
2417
2418 if (rp->wolopts & (WAKE_BCAST|WAKE_MCAST))
2419 iowrite8(WOLbmcast, ioaddr + WOLcgSet);
2420
2421 if (rp->wolopts & WAKE_PHY)
2422 iowrite8(WOLlnkon | WOLlnkoff, ioaddr + WOLcrSet);
2423
2424 if (rp->wolopts & WAKE_UCAST)
2425 iowrite8(WOLucast, ioaddr + WOLcrSet);
2426
2427 if (rp->wolopts) {
2428 /* Enable legacy WOL (for old motherboards) */
2429 iowrite8(0x01, ioaddr + PwcfgSet);
2430 iowrite8(ioread8(ioaddr + StickyHW) | 0x04, ioaddr + StickyHW);
2431 }
2432
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002433 spin_unlock(&rp->lock);
2434
Francois Romieue92b9b32012-01-07 22:58:27 +01002435 if (system_state == SYSTEM_POWER_OFF && !avoid_D3) {
Roger Luethib933b4d2006-08-14 23:00:21 -07002436 iowrite8(ioread8(ioaddr + StickyHW) | 0x03, ioaddr + StickyHW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437
Francois Romieue92b9b32012-01-07 22:58:27 +01002438 pci_wake_from_d3(pdev, true);
2439 pci_set_power_state(pdev, PCI_D3hot);
2440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441}
2442
Francois Romieue92b9b32012-01-07 22:58:27 +01002443#ifdef CONFIG_PM_SLEEP
2444static int rhine_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445{
Alexey Charkovf7630d12014-04-22 19:28:08 +04002446 struct net_device *dev = dev_get_drvdata(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448
2449 if (!netif_running(dev))
2450 return 0;
2451
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002452 rhine_task_disable(rp);
2453 rhine_irq_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002454 napi_disable(&rp->napi);
Francois Romieu32b0f532008-07-11 00:30:14 +02002455
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 netif_device_detach(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457
Alexey Charkovf7630d12014-04-22 19:28:08 +04002458 if (dev_is_pci(device))
Alexey Charkov2d283862014-04-22 19:28:09 +04002459 rhine_shutdown_pci(to_pci_dev(device));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 return 0;
2462}
2463
Francois Romieue92b9b32012-01-07 22:58:27 +01002464static int rhine_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465{
Alexey Charkovf7630d12014-04-22 19:28:08 +04002466 struct net_device *dev = dev_get_drvdata(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468
2469 if (!netif_running(dev))
2470 return 0;
2471
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 enable_mmio(rp->pioaddr, rp->quirks);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473 rhine_power_init(dev);
2474 free_tbufs(dev);
2475 free_rbufs(dev);
2476 alloc_tbufs(dev);
2477 alloc_rbufs(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002478 rhine_task_enable(rp);
2479 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 init_registers(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002481 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482
2483 netif_device_attach(dev);
2484
2485 return 0;
2486}
Francois Romieue92b9b32012-01-07 22:58:27 +01002487
2488static SIMPLE_DEV_PM_OPS(rhine_pm_ops, rhine_suspend, rhine_resume);
2489#define RHINE_PM_OPS (&rhine_pm_ops)
2490
2491#else
2492
2493#define RHINE_PM_OPS NULL
2494
2495#endif /* !CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496
Alexey Charkov2d283862014-04-22 19:28:09 +04002497static struct pci_driver rhine_driver_pci = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 .name = DRV_NAME,
2499 .id_table = rhine_pci_tbl,
Alexey Charkov2d283862014-04-22 19:28:09 +04002500 .probe = rhine_init_one_pci,
2501 .remove = rhine_remove_one_pci,
2502 .shutdown = rhine_shutdown_pci,
Francois Romieue92b9b32012-01-07 22:58:27 +01002503 .driver.pm = RHINE_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504};
2505
Alexey Charkov2d283862014-04-22 19:28:09 +04002506static struct platform_driver rhine_driver_platform = {
2507 .probe = rhine_init_one_platform,
2508 .remove = rhine_remove_one_platform,
2509 .driver = {
2510 .name = DRV_NAME,
2511 .owner = THIS_MODULE,
2512 .of_match_table = rhine_of_tbl,
2513 .pm = RHINE_PM_OPS,
2514 }
2515};
2516
Sachin Kamat77273ea2013-08-07 16:08:16 +05302517static struct dmi_system_id rhine_dmi_table[] __initdata = {
Roger Luethie84df482007-03-06 19:57:37 +01002518 {
2519 .ident = "EPIA-M",
2520 .matches = {
2521 DMI_MATCH(DMI_BIOS_VENDOR, "Award Software International, Inc."),
2522 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2523 },
2524 },
2525 {
2526 .ident = "KV7",
2527 .matches = {
2528 DMI_MATCH(DMI_BIOS_VENDOR, "Phoenix Technologies, LTD"),
2529 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2530 },
2531 },
2532 { NULL }
2533};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534
2535static int __init rhine_init(void)
2536{
Alexey Charkov2d283862014-04-22 19:28:09 +04002537 int ret_pci, ret_platform;
2538
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539/* when a module, this is printed whether or not devices are found in probe */
2540#ifdef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +00002541 pr_info("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542#endif
Roger Luethie84df482007-03-06 19:57:37 +01002543 if (dmi_check_system(rhine_dmi_table)) {
2544 /* these BIOSes fail at PXE boot if chip is in D3 */
Rusty Russelleb939922011-12-19 14:08:01 +00002545 avoid_D3 = true;
Joe Perchesdf4511f2011-04-16 14:15:25 +00002546 pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
Roger Luethie84df482007-03-06 19:57:37 +01002547 }
2548 else if (avoid_D3)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002549 pr_info("avoid_D3 set\n");
Roger Luethie84df482007-03-06 19:57:37 +01002550
Alexey Charkov2d283862014-04-22 19:28:09 +04002551 ret_pci = pci_register_driver(&rhine_driver_pci);
2552 ret_platform = platform_driver_register(&rhine_driver_platform);
2553 if ((ret_pci < 0) && (ret_platform < 0))
2554 return ret_pci;
2555
2556 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557}
2558
2559
2560static void __exit rhine_cleanup(void)
2561{
Alexey Charkov2d283862014-04-22 19:28:09 +04002562 platform_driver_unregister(&rhine_driver_platform);
2563 pci_unregister_driver(&rhine_driver_pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564}
2565
2566
2567module_init(rhine_init);
2568module_exit(rhine_cleanup);