blob: c0e98cf3514fa1fec0031984f735b02ca054af3c [file] [log] [blame]
Chander Kashyap34dcedf2013-06-19 00:29:35 +09001/*
2 * SAMSUNG EXYNOS5420 SoC device tree source
3 *
4 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
8 * EXYNOS5420 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Andrzej Hajda1dd4e592014-02-26 09:53:30 +090016#include <dt-bindings/clock/exynos5420.h>
Chander Kashyap34dcedf2013-06-19 00:29:35 +090017#include "exynos5.dtsi"
Padmavathi Venna0bd03f62013-08-19 04:56:33 +090018#include "exynos5420-pinctrl.dtsi"
Andrew Bresticker35e82772013-08-19 04:58:38 +090019
Tushar Behera602408e2014-03-21 04:31:30 +090020#include <dt-bindings/clock/exynos-audss-clk.h>
Andrew Bresticker35e82772013-08-19 04:58:38 +090021
Chander Kashyap34dcedf2013-06-19 00:29:35 +090022/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090023 compatible = "samsung,exynos5420", "samsung,exynos5";
Chander Kashyap34dcedf2013-06-19 00:29:35 +090024
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090025 aliases {
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +090026 mshc0 = &mmc_0;
27 mshc1 = &mmc_1;
28 mshc2 = &mmc_2;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090029 pinctrl0 = &pinctrl_0;
30 pinctrl1 = &pinctrl_1;
31 pinctrl2 = &pinctrl_2;
32 pinctrl3 = &pinctrl_3;
33 pinctrl4 = &pinctrl_4;
Andrew Brestickerf49e3472013-10-08 06:49:46 +090034 i2c0 = &i2c_0;
35 i2c1 = &i2c_1;
36 i2c2 = &i2c_2;
37 i2c3 = &i2c_3;
Sachin Kamat1a9110d2013-12-12 07:01:11 +090038 i2c4 = &hsi2c_4;
39 i2c5 = &hsi2c_5;
40 i2c6 = &hsi2c_6;
41 i2c7 = &hsi2c_7;
42 i2c8 = &hsi2c_8;
43 i2c9 = &hsi2c_9;
44 i2c10 = &hsi2c_10;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +090045 gsc0 = &gsc_0;
46 gsc1 = &gsc_1;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +090047 spi0 = &spi_0;
48 spi1 = &spi_1;
49 spi2 = &spi_2;
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +090050 usbdrdphy0 = &usbdrd_phy0;
51 usbdrdphy1 = &usbdrd_phy1;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090052 };
53
Chander Kashyap34dcedf2013-06-19 00:29:35 +090054 cpus {
55 #address-cells = <1>;
56 #size-cells = <0>;
57
58 cpu0: cpu@0 {
59 device_type = "cpu";
60 compatible = "arm,cortex-a15";
61 reg = <0x0>;
62 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090063 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090064 };
65
66 cpu1: cpu@1 {
67 device_type = "cpu";
68 compatible = "arm,cortex-a15";
69 reg = <0x1>;
70 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090071 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090072 };
73
74 cpu2: cpu@2 {
75 device_type = "cpu";
76 compatible = "arm,cortex-a15";
77 reg = <0x2>;
78 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090079 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090080 };
81
82 cpu3: cpu@3 {
83 device_type = "cpu";
84 compatible = "arm,cortex-a15";
85 reg = <0x3>;
86 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090087 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090088 };
Chander Kashyap1c0e0852013-12-02 07:49:59 +090089
90 cpu4: cpu@100 {
91 device_type = "cpu";
92 compatible = "arm,cortex-a7";
93 reg = <0x100>;
94 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090095 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +090096 };
97
98 cpu5: cpu@101 {
99 device_type = "cpu";
100 compatible = "arm,cortex-a7";
101 reg = <0x101>;
102 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900103 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900104 };
105
106 cpu6: cpu@102 {
107 device_type = "cpu";
108 compatible = "arm,cortex-a7";
109 reg = <0x102>;
110 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900111 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900112 };
113
114 cpu7: cpu@103 {
115 device_type = "cpu";
116 compatible = "arm,cortex-a7";
117 reg = <0x103>;
118 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900119 cci-control-port = <&cci_control0>;
120 };
121 };
122
Abhilash Kesavan25217fef2015-01-10 08:41:36 +0530123 cci: cci@10d20000 {
Andrew Bresticker5b566422014-05-16 04:23:26 +0900124 compatible = "arm,cci-400";
125 #address-cells = <1>;
126 #size-cells = <1>;
127 reg = <0x10d20000 0x1000>;
128 ranges = <0x0 0x10d20000 0x6000>;
129
130 cci_control0: slave-if@4000 {
131 compatible = "arm,cci-400-ctrl-if";
132 interface-type = "ace";
133 reg = <0x4000 0x1000>;
134 };
135 cci_control1: slave-if@5000 {
136 compatible = "arm,cci-400-ctrl-if";
137 interface-type = "ace";
138 reg = <0x5000 0x1000>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900139 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900140 };
141
Sachin Kamatb3205de2014-05-13 07:13:44 +0900142 sysram@02020000 {
143 compatible = "mmio-sram";
144 reg = <0x02020000 0x54000>;
145 #address-cells = <1>;
146 #size-cells = <1>;
147 ranges = <0 0x02020000 0x54000>;
148
149 smp-sysram@0 {
150 compatible = "samsung,exynos4210-sysram";
151 reg = <0x0 0x1000>;
152 };
153
154 smp-sysram@53000 {
155 compatible = "samsung,exynos4210-sysram-ns";
156 reg = <0x53000 0x1000>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900157 };
158 };
159
160 clock: clock-controller@10010000 {
161 compatible = "samsung,exynos5420-clock";
162 reg = <0x10010000 0x30000>;
163 #clock-cells = <1>;
164 };
165
166 clock_audss: audss-clock-controller@3810000 {
167 compatible = "samsung,exynos5420-audss-clock";
168 reg = <0x03810000 0x0C>;
169 #clock-cells = <1>;
Tushar Beherabe0b4202014-07-08 08:31:41 +0900170 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MAU_EPLL>,
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900171 <&clock CLK_SCLK_MAUDIO0>, <&clock CLK_SCLK_MAUPCM0>;
Andrew Bresticker59d711e2013-09-25 14:12:52 -0700172 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
Andrew Bresticker35e82772013-08-19 04:58:38 +0900173 };
174
Arun Kumar K8e371a92014-05-09 06:06:24 +0900175 mfc: codec@11000000 {
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900176 compatible = "samsung,mfc-v7";
177 reg = <0x11000000 0x10000>;
178 interrupts = <0 96 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900179 clocks = <&clock CLK_MFC>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900180 clock-names = "mfc";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900181 power-domains = <&mfc_pd>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900182 };
183
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900184 mmc_0: mmc@12200000 {
185 compatible = "samsung,exynos5420-dw-mshc-smu";
186 interrupts = <0 75 0>;
187 #address-cells = <1>;
188 #size-cells = <0>;
189 reg = <0x12200000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900190 clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900191 clock-names = "biu", "ciu";
192 fifo-depth = <0x40>;
193 status = "disabled";
194 };
195
196 mmc_1: mmc@12210000 {
197 compatible = "samsung,exynos5420-dw-mshc-smu";
198 interrupts = <0 76 0>;
199 #address-cells = <1>;
200 #size-cells = <0>;
201 reg = <0x12210000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900202 clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900203 clock-names = "biu", "ciu";
204 fifo-depth = <0x40>;
205 status = "disabled";
206 };
207
208 mmc_2: mmc@12220000 {
209 compatible = "samsung,exynos5420-dw-mshc";
210 interrupts = <0 77 0>;
211 #address-cells = <1>;
212 #size-cells = <0>;
213 reg = <0x12220000 0x1000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900214 clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900215 clock-names = "biu", "ciu";
216 fifo-depth = <0x40>;
217 status = "disabled";
218 };
219
Arun Kumar K8e371a92014-05-09 06:06:24 +0900220 mct: mct@101C0000 {
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900221 compatible = "samsung,exynos4210-mct";
222 reg = <0x101C0000 0x800>;
223 interrupt-controller;
224 #interrups-cells = <1>;
225 interrupt-parent = <&mct_map>;
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900226 interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>,
227 <8>, <9>, <10>, <11>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900228 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900229 clock-names = "fin_pll", "mct";
230
231 mct_map: mct-map {
232 #interrupt-cells = <1>;
233 #address-cells = <0>;
234 #size-cells = <0>;
235 interrupt-map = <0 &combiner 23 3>,
236 <1 &combiner 23 4>,
237 <2 &combiner 25 2>,
238 <3 &combiner 25 3>,
239 <4 &gic 0 120 0>,
240 <5 &gic 0 121 0>,
241 <6 &gic 0 122 0>,
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900242 <7 &gic 0 123 0>,
243 <8 &gic 0 128 0>,
244 <9 &gic 0 129 0>,
245 <10 &gic 0 130 0>,
246 <11 &gic 0 131 0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900247 };
248 };
249
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900250 gsc_pd: power-domain@10044000 {
251 compatible = "samsung,exynos4210-pd";
252 reg = <0x10044000 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900253 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900254 };
255
256 isp_pd: power-domain@10044020 {
257 compatible = "samsung,exynos4210-pd";
258 reg = <0x10044020 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900259 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900260 };
261
262 mfc_pd: power-domain@10044060 {
263 compatible = "samsung,exynos4210-pd";
264 reg = <0x10044060 0x20>;
Arun Kumar Kcacaeb82014-07-11 08:04:03 +0900265 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_SW_ACLK333>,
266 <&clock CLK_MOUT_USER_ACLK333>;
267 clock-names = "oscclk", "pclk0", "clk0";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900268 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900269 };
270
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900271 msc_pd: power-domain@10044120 {
272 compatible = "samsung,exynos4210-pd";
273 reg = <0x10044120 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900274 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900275 };
276
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900277 disp_pd: power-domain@100440C0 {
278 compatible = "samsung,exynos4210-pd";
279 reg = <0x100440C0 0x20>;
280 #power-domain-cells = <0>;
281 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_SW_ACLK200>,
282 <&clock CLK_MOUT_USER_ACLK200_DISP1>,
283 <&clock CLK_MOUT_SW_ACLK300>,
284 <&clock CLK_MOUT_USER_ACLK300_DISP1>,
285 <&clock CLK_MOUT_SW_ACLK400>,
286 <&clock CLK_MOUT_USER_ACLK400_DISP1>;
287 clock-names = "oscclk", "pclk0", "clk0",
288 "pclk1", "clk1", "pclk2", "clk2";
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900289 };
290
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +0900291 pinctrl_0: pinctrl@13400000 {
292 compatible = "samsung,exynos5420-pinctrl";
293 reg = <0x13400000 0x1000>;
294 interrupts = <0 45 0>;
295
296 wakeup-interrupt-controller {
297 compatible = "samsung,exynos4210-wakeup-eint";
298 interrupt-parent = <&gic>;
299 interrupts = <0 32 0>;
300 };
301 };
302
303 pinctrl_1: pinctrl@13410000 {
304 compatible = "samsung,exynos5420-pinctrl";
305 reg = <0x13410000 0x1000>;
306 interrupts = <0 78 0>;
307 };
308
309 pinctrl_2: pinctrl@14000000 {
310 compatible = "samsung,exynos5420-pinctrl";
311 reg = <0x14000000 0x1000>;
312 interrupts = <0 46 0>;
313 };
314
315 pinctrl_3: pinctrl@14010000 {
316 compatible = "samsung,exynos5420-pinctrl";
317 reg = <0x14010000 0x1000>;
318 interrupts = <0 50 0>;
319 };
320
321 pinctrl_4: pinctrl@03860000 {
322 compatible = "samsung,exynos5420-pinctrl";
323 reg = <0x03860000 0x1000>;
324 interrupts = <0 47 0>;
325 };
326
Arun Kumar K8e371a92014-05-09 06:06:24 +0900327 rtc: rtc@101E0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900328 clocks = <&clock CLK_RTC>;
Vikas Sajjana81951d2013-08-26 02:28:05 +0900329 clock-names = "rtc";
Sachin Kamat451c4022014-02-24 08:47:28 +0900330 status = "disabled";
Vikas Sajjana81951d2013-08-26 02:28:05 +0900331 };
332
Padmavathi Vennae3188532013-12-19 02:32:41 +0900333 amba {
334 #address-cells = <1>;
335 #size-cells = <1>;
336 compatible = "arm,amba-bus";
337 interrupt-parent = <&gic>;
338 ranges;
339
Sachin Kamat6dd2f1c2014-02-24 08:47:28 +0900340 adma: adma@03880000 {
341 compatible = "arm,pl330", "arm,primecell";
342 reg = <0x03880000 0x1000>;
343 interrupts = <0 110 0>;
344 clocks = <&clock_audss EXYNOS_ADMA>;
345 clock-names = "apb_pclk";
346 #dma-cells = <1>;
347 #dma-channels = <6>;
348 #dma-requests = <16>;
349 };
350
Padmavathi Vennae3188532013-12-19 02:32:41 +0900351 pdma0: pdma@121A0000 {
352 compatible = "arm,pl330", "arm,primecell";
353 reg = <0x121A0000 0x1000>;
354 interrupts = <0 34 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900355 clocks = <&clock CLK_PDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900356 clock-names = "apb_pclk";
357 #dma-cells = <1>;
358 #dma-channels = <8>;
359 #dma-requests = <32>;
360 };
361
362 pdma1: pdma@121B0000 {
363 compatible = "arm,pl330", "arm,primecell";
364 reg = <0x121B0000 0x1000>;
365 interrupts = <0 35 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900366 clocks = <&clock CLK_PDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900367 clock-names = "apb_pclk";
368 #dma-cells = <1>;
369 #dma-channels = <8>;
370 #dma-requests = <32>;
371 };
372
373 mdma0: mdma@10800000 {
374 compatible = "arm,pl330", "arm,primecell";
375 reg = <0x10800000 0x1000>;
376 interrupts = <0 33 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900377 clocks = <&clock CLK_MDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900378 clock-names = "apb_pclk";
379 #dma-cells = <1>;
380 #dma-channels = <8>;
381 #dma-requests = <1>;
382 };
383
384 mdma1: mdma@11C10000 {
385 compatible = "arm,pl330", "arm,primecell";
386 reg = <0x11C10000 0x1000>;
387 interrupts = <0 124 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900388 clocks = <&clock CLK_MDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900389 clock-names = "apb_pclk";
390 #dma-cells = <1>;
391 #dma-channels = <8>;
392 #dma-requests = <1>;
Seungwon Jeone6015c12014-05-09 07:02:33 +0900393 /*
394 * MDMA1 can support both secure and non-secure
395 * AXI transactions. When this is enabled in the kernel
396 * for boards that run in secure mode, we are getting
397 * imprecise external aborts causing the kernel to oops.
398 */
399 status = "disabled";
Padmavathi Vennae3188532013-12-19 02:32:41 +0900400 };
401 };
402
Sachin Kamat98bcb542014-02-24 08:47:28 +0900403 i2s0: i2s@03830000 {
404 compatible = "samsung,exynos5420-i2s";
405 reg = <0x03830000 0x100>;
406 dmas = <&adma 0
407 &adma 2
408 &adma 1>;
409 dma-names = "tx", "rx", "tx-sec";
410 clocks = <&clock_audss EXYNOS_I2S_BUS>,
411 <&clock_audss EXYNOS_I2S_BUS>,
412 <&clock_audss EXYNOS_SCLK_I2S>;
413 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
414 samsung,idma-addr = <0x03000000>;
415 pinctrl-names = "default";
416 pinctrl-0 = <&i2s0_bus>;
417 status = "disabled";
418 };
419
420 i2s1: i2s@12D60000 {
421 compatible = "samsung,exynos5420-i2s";
422 reg = <0x12D60000 0x100>;
423 dmas = <&pdma1 12
424 &pdma1 11>;
425 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900426 clocks = <&clock CLK_I2S1>, <&clock CLK_SCLK_I2S1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900427 clock-names = "iis", "i2s_opclk0";
428 pinctrl-names = "default";
429 pinctrl-0 = <&i2s1_bus>;
430 status = "disabled";
431 };
432
433 i2s2: i2s@12D70000 {
434 compatible = "samsung,exynos5420-i2s";
435 reg = <0x12D70000 0x100>;
436 dmas = <&pdma0 12
437 &pdma0 11>;
438 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900439 clocks = <&clock CLK_I2S2>, <&clock CLK_SCLK_I2S2>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900440 clock-names = "iis", "i2s_opclk0";
441 pinctrl-names = "default";
442 pinctrl-0 = <&i2s2_bus>;
443 status = "disabled";
444 };
445
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900446 spi_0: spi@12d20000 {
447 compatible = "samsung,exynos4210-spi";
448 reg = <0x12d20000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900449 interrupts = <0 68 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900450 dmas = <&pdma0 5
451 &pdma0 4>;
452 dma-names = "tx", "rx";
453 #address-cells = <1>;
454 #size-cells = <0>;
455 pinctrl-names = "default";
456 pinctrl-0 = <&spi0_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900457 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900458 clock-names = "spi", "spi_busclk0";
459 status = "disabled";
460 };
461
462 spi_1: spi@12d30000 {
463 compatible = "samsung,exynos4210-spi";
464 reg = <0x12d30000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900465 interrupts = <0 69 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900466 dmas = <&pdma1 5
467 &pdma1 4>;
468 dma-names = "tx", "rx";
469 #address-cells = <1>;
470 #size-cells = <0>;
471 pinctrl-names = "default";
472 pinctrl-0 = <&spi1_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900473 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900474 clock-names = "spi", "spi_busclk0";
475 status = "disabled";
476 };
477
478 spi_2: spi@12d40000 {
479 compatible = "samsung,exynos4210-spi";
480 reg = <0x12d40000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900481 interrupts = <0 70 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900482 dmas = <&pdma0 7
483 &pdma0 6>;
484 dma-names = "tx", "rx";
485 #address-cells = <1>;
486 #size-cells = <0>;
487 pinctrl-names = "default";
488 pinctrl-0 = <&spi2_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900489 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900490 clock-names = "spi", "spi_busclk0";
491 status = "disabled";
492 };
493
Arun Kumar K8e371a92014-05-09 06:06:24 +0900494 uart_0: serial@12C00000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900495 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900496 clock-names = "uart", "clk_uart_baud0";
497 };
498
Arun Kumar K8e371a92014-05-09 06:06:24 +0900499 uart_1: serial@12C10000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900500 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900501 clock-names = "uart", "clk_uart_baud0";
502 };
503
Arun Kumar K8e371a92014-05-09 06:06:24 +0900504 uart_2: serial@12C20000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900505 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900506 clock-names = "uart", "clk_uart_baud0";
507 };
508
Arun Kumar K8e371a92014-05-09 06:06:24 +0900509 uart_3: serial@12C30000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900510 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900511 clock-names = "uart", "clk_uart_baud0";
512 };
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900513
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900514 pwm: pwm@12dd0000 {
515 compatible = "samsung,exynos4210-pwm";
516 reg = <0x12dd0000 0x100>;
517 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
518 #pwm-cells = <3>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900519 clocks = <&clock CLK_PWM>;
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900520 clock-names = "timers";
521 };
522
Vikas Sajjan1339d332013-08-14 17:15:06 +0900523 dp_phy: video-phy@10040728 {
Vivek Gautame93e5452015-01-09 01:08:48 +0900524 compatible = "samsung,exynos5420-dp-video-phy";
525 samsung,pmu-syscon = <&pmu_system_controller>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900526 #phy-cells = <0>;
527 };
528
Arun Kumar K8e371a92014-05-09 06:06:24 +0900529 dp: dp-controller@145B0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900530 clocks = <&clock CLK_DP1>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900531 clock-names = "dp";
532 phys = <&dp_phy>;
533 phy-names = "dp";
534 };
535
YoungJun Chodc9ec8c2014-07-17 18:01:28 +0900536 mipi_phy: video-phy@10040714 {
537 compatible = "samsung,s5pv210-mipi-video-phy";
538 reg = <0x10040714 12>;
539 #phy-cells = <1>;
540 };
541
YoungJun Cho5a8da522014-07-17 18:01:29 +0900542 dsi@14500000 {
543 compatible = "samsung,exynos5410-mipi-dsi";
544 reg = <0x14500000 0x10000>;
545 interrupts = <0 82 0>;
YoungJun Cho5a8da522014-07-17 18:01:29 +0900546 phys = <&mipi_phy 1>;
547 phy-names = "dsim";
548 clocks = <&clock CLK_DSIM1>, <&clock CLK_SCLK_MIPI1>;
549 clock-names = "bus_clk", "pll_clk";
550 #address-cells = <1>;
551 #size-cells = <0>;
552 status = "disabled";
553 };
554
Arun Kumar K8e371a92014-05-09 06:06:24 +0900555 fimd: fimd@14400000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900556 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900557 clock-names = "sclk_fimd", "fimd";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900558 power-domains = <&disp_pd>;
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900559 };
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900560
561 adc: adc@12D10000 {
562 compatible = "samsung,exynos-adc-v2";
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100563 reg = <0x12D10000 0x100>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900564 interrupts = <0 106 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900565 clocks = <&clock CLK_TSADC>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900566 clock-names = "adc";
567 #io-channel-cells = <1>;
568 io-channel-ranges;
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100569 samsung,syscon-phandle = <&pmu_system_controller>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900570 status = "disabled";
571 };
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900572
573 i2c_0: i2c@12C60000 {
574 compatible = "samsung,s3c2440-i2c";
575 reg = <0x12C60000 0x100>;
576 interrupts = <0 56 0>;
577 #address-cells = <1>;
578 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900579 clocks = <&clock CLK_I2C0>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900580 clock-names = "i2c";
581 pinctrl-names = "default";
582 pinctrl-0 = <&i2c0_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900583 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900584 status = "disabled";
585 };
586
587 i2c_1: i2c@12C70000 {
588 compatible = "samsung,s3c2440-i2c";
589 reg = <0x12C70000 0x100>;
590 interrupts = <0 57 0>;
591 #address-cells = <1>;
592 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900593 clocks = <&clock CLK_I2C1>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900594 clock-names = "i2c";
595 pinctrl-names = "default";
596 pinctrl-0 = <&i2c1_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900597 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900598 status = "disabled";
599 };
600
601 i2c_2: i2c@12C80000 {
602 compatible = "samsung,s3c2440-i2c";
603 reg = <0x12C80000 0x100>;
604 interrupts = <0 58 0>;
605 #address-cells = <1>;
606 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900607 clocks = <&clock CLK_I2C2>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900608 clock-names = "i2c";
609 pinctrl-names = "default";
610 pinctrl-0 = <&i2c2_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900611 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900612 status = "disabled";
613 };
614
615 i2c_3: i2c@12C90000 {
616 compatible = "samsung,s3c2440-i2c";
617 reg = <0x12C90000 0x100>;
618 interrupts = <0 59 0>;
619 #address-cells = <1>;
620 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900621 clocks = <&clock CLK_I2C3>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900622 clock-names = "i2c";
623 pinctrl-names = "default";
624 pinctrl-0 = <&i2c3_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900625 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900626 status = "disabled";
627 };
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900628
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900629 hsi2c_4: i2c@12CA0000 {
630 compatible = "samsung,exynos5-hsi2c";
631 reg = <0x12CA0000 0x1000>;
632 interrupts = <0 60 0>;
633 #address-cells = <1>;
634 #size-cells = <0>;
635 pinctrl-names = "default";
636 pinctrl-0 = <&i2c4_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530637 clocks = <&clock CLK_USI0>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900638 clock-names = "hsi2c";
639 status = "disabled";
640 };
641
642 hsi2c_5: i2c@12CB0000 {
643 compatible = "samsung,exynos5-hsi2c";
644 reg = <0x12CB0000 0x1000>;
645 interrupts = <0 61 0>;
646 #address-cells = <1>;
647 #size-cells = <0>;
648 pinctrl-names = "default";
649 pinctrl-0 = <&i2c5_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530650 clocks = <&clock CLK_USI1>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900651 clock-names = "hsi2c";
652 status = "disabled";
653 };
654
655 hsi2c_6: i2c@12CC0000 {
656 compatible = "samsung,exynos5-hsi2c";
657 reg = <0x12CC0000 0x1000>;
658 interrupts = <0 62 0>;
659 #address-cells = <1>;
660 #size-cells = <0>;
661 pinctrl-names = "default";
662 pinctrl-0 = <&i2c6_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530663 clocks = <&clock CLK_USI2>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900664 clock-names = "hsi2c";
665 status = "disabled";
666 };
667
668 hsi2c_7: i2c@12CD0000 {
669 compatible = "samsung,exynos5-hsi2c";
670 reg = <0x12CD0000 0x1000>;
671 interrupts = <0 63 0>;
672 #address-cells = <1>;
673 #size-cells = <0>;
674 pinctrl-names = "default";
675 pinctrl-0 = <&i2c7_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530676 clocks = <&clock CLK_USI3>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900677 clock-names = "hsi2c";
678 status = "disabled";
679 };
680
681 hsi2c_8: i2c@12E00000 {
682 compatible = "samsung,exynos5-hsi2c";
683 reg = <0x12E00000 0x1000>;
684 interrupts = <0 87 0>;
685 #address-cells = <1>;
686 #size-cells = <0>;
687 pinctrl-names = "default";
688 pinctrl-0 = <&i2c8_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530689 clocks = <&clock CLK_USI4>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900690 clock-names = "hsi2c";
691 status = "disabled";
692 };
693
694 hsi2c_9: i2c@12E10000 {
695 compatible = "samsung,exynos5-hsi2c";
696 reg = <0x12E10000 0x1000>;
697 interrupts = <0 88 0>;
698 #address-cells = <1>;
699 #size-cells = <0>;
700 pinctrl-names = "default";
701 pinctrl-0 = <&i2c9_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530702 clocks = <&clock CLK_USI5>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900703 clock-names = "hsi2c";
704 status = "disabled";
705 };
706
707 hsi2c_10: i2c@12E20000 {
708 compatible = "samsung,exynos5-hsi2c";
709 reg = <0x12E20000 0x1000>;
710 interrupts = <0 203 0>;
711 #address-cells = <1>;
712 #size-cells = <0>;
713 pinctrl-names = "default";
714 pinctrl-0 = <&i2c10_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530715 clocks = <&clock CLK_USI6>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900716 clock-names = "hsi2c";
717 status = "disabled";
718 };
719
Arun Kumar K8e371a92014-05-09 06:06:24 +0900720 hdmi: hdmi@14530000 {
Rahul Sharma2963c552014-05-16 05:23:16 +0900721 compatible = "samsung,exynos5420-hdmi";
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900722 reg = <0x14530000 0x70000>;
723 interrupts = <0 95 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900724 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
725 <&clock CLK_DOUT_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
726 <&clock CLK_MOUT_HDMI>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900727 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
728 "sclk_hdmiphy", "mout_hdmi";
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900729 phy = <&hdmiphy>;
Rahul Sharma3a7e5dd2014-05-23 02:45:45 +0900730 samsung,syscon-phandle = <&pmu_system_controller>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900731 status = "disabled";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900732 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900733 };
734
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900735 hdmiphy: hdmiphy@145D0000 {
736 reg = <0x145D0000 0x20>;
737 };
738
Arun Kumar K8e371a92014-05-09 06:06:24 +0900739 mixer: mixer@14450000 {
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900740 compatible = "samsung,exynos5420-mixer";
741 reg = <0x14450000 0x10000>;
742 interrupts = <0 94 0>;
Marek Szyprowskic950ea62015-02-04 23:44:16 +0900743 clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
744 <&clock CLK_SCLK_HDMI>;
745 clock-names = "mixer", "hdmi", "sclk_hdmi";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900746 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900747 };
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900748
749 gsc_0: video-scaler@13e00000 {
750 compatible = "samsung,exynos5-gsc";
751 reg = <0x13e00000 0x1000>;
752 interrupts = <0 85 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900753 clocks = <&clock CLK_GSCL0>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900754 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900755 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900756 };
757
758 gsc_1: video-scaler@13e10000 {
759 compatible = "samsung,exynos5-gsc";
760 reg = <0x13e10000 0x1000>;
761 interrupts = <0 86 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900762 clocks = <&clock CLK_GSCL1>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900763 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900764 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900765 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900766
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900767 pmu_system_controller: system-controller@10040000 {
768 compatible = "samsung,exynos5420-pmu", "syscon";
769 reg = <0x10040000 0x5000>;
Tomasz Figad19bb392014-06-24 18:08:27 +0200770 clock-names = "clkout16";
771 clocks = <&clock CLK_FIN_PLL>;
772 #clock-cells = <1>;
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900773 };
774
Vivek Gautamdfbbdbf2014-05-22 07:49:13 +0900775 sysreg_system_controller: syscon@10050000 {
776 compatible = "samsung,exynos5-sysreg", "syscon";
777 reg = <0x10050000 0x5000>;
778 };
779
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900780 tmu_cpu0: tmu@10060000 {
781 compatible = "samsung,exynos5420-tmu";
782 reg = <0x10060000 0x100>;
783 interrupts = <0 65 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900784 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900785 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900786 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900787 };
788
789 tmu_cpu1: tmu@10064000 {
790 compatible = "samsung,exynos5420-tmu";
791 reg = <0x10064000 0x100>;
792 interrupts = <0 183 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900793 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900794 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900795 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900796 };
797
798 tmu_cpu2: tmu@10068000 {
799 compatible = "samsung,exynos5420-tmu-ext-triminfo";
800 reg = <0x10068000 0x100>, <0x1006c000 0x4>;
801 interrupts = <0 184 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900802 clocks = <&clock CLK_TMU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900803 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900804 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900805 };
806
807 tmu_cpu3: tmu@1006c000 {
808 compatible = "samsung,exynos5420-tmu-ext-triminfo";
809 reg = <0x1006c000 0x100>, <0x100a0000 0x4>;
810 interrupts = <0 185 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900811 clocks = <&clock CLK_TMU>, <&clock CLK_TMU_GPU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900812 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900813 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900814 };
815
816 tmu_gpu: tmu@100a0000 {
817 compatible = "samsung,exynos5420-tmu-ext-triminfo";
818 reg = <0x100a0000 0x100>, <0x10068000 0x4>;
819 interrupts = <0 215 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900820 clocks = <&clock CLK_TMU_GPU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900821 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900822 #include "exynos4412-tmu-sensor-conf.dtsi"
823 };
824
825 thermal-zones {
826 cpu0_thermal: cpu0-thermal {
827 thermal-sensors = <&tmu_cpu0>;
828 #include "exynos5420-trip-points.dtsi"
829 };
830 cpu1_thermal: cpu1-thermal {
831 thermal-sensors = <&tmu_cpu1>;
832 #include "exynos5420-trip-points.dtsi"
833 };
834 cpu2_thermal: cpu2-thermal {
835 thermal-sensors = <&tmu_cpu2>;
836 #include "exynos5420-trip-points.dtsi"
837 };
838 cpu3_thermal: cpu3-thermal {
839 thermal-sensors = <&tmu_cpu3>;
840 #include "exynos5420-trip-points.dtsi"
841 };
842 gpu_thermal: gpu-thermal {
843 thermal-sensors = <&tmu_gpu>;
844 #include "exynos5420-trip-points.dtsi"
845 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900846 };
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900847
Arun Kumar K8e371a92014-05-09 06:06:24 +0900848 watchdog: watchdog@101D0000 {
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900849 compatible = "samsung,exynos5420-wdt";
850 reg = <0x101D0000 0x100>;
851 interrupts = <0 42 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900852 clocks = <&clock CLK_WDT>;
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900853 clock-names = "watchdog";
854 samsung,syscon-phandle = <&pmu_system_controller>;
855 };
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900856
Arun Kumar K8e371a92014-05-09 06:06:24 +0900857 sss: sss@10830000 {
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900858 compatible = "samsung,exynos4210-secss";
859 reg = <0x10830000 0x10000>;
860 interrupts = <0 112 0>;
Beomho Seoab3a1582014-05-23 02:38:48 +0900861 clocks = <&clock CLK_SSS>;
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900862 clock-names = "secss";
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900863 };
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900864
Vivek Gautamf0702672014-05-16 06:38:01 +0900865 usbdrd3_0: usb@12000000 {
866 compatible = "samsung,exynos5250-dwusb3";
867 clocks = <&clock CLK_USBD300>;
868 clock-names = "usbdrd30";
869 #address-cells = <1>;
870 #size-cells = <1>;
871 ranges;
872
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900873 usbdrd_dwc3_0: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900874 compatible = "snps,dwc3";
875 reg = <0x12000000 0x10000>;
876 interrupts = <0 72 0>;
877 phys = <&usbdrd_phy0 0>, <&usbdrd_phy0 1>;
878 phy-names = "usb2-phy", "usb3-phy";
879 };
880 };
881
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900882 usbdrd_phy0: phy@12100000 {
883 compatible = "samsung,exynos5420-usbdrd-phy";
884 reg = <0x12100000 0x100>;
885 clocks = <&clock CLK_USBD300>, <&clock CLK_SCLK_USBPHY300>;
886 clock-names = "phy", "ref";
887 samsung,pmu-syscon = <&pmu_system_controller>;
888 #phy-cells = <1>;
889 };
890
Vivek Gautamf0702672014-05-16 06:38:01 +0900891 usbdrd3_1: usb@12400000 {
892 compatible = "samsung,exynos5250-dwusb3";
893 clocks = <&clock CLK_USBD301>;
894 clock-names = "usbdrd30";
895 #address-cells = <1>;
896 #size-cells = <1>;
897 ranges;
898
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900899 usbdrd_dwc3_1: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900900 compatible = "snps,dwc3";
901 reg = <0x12400000 0x10000>;
902 interrupts = <0 73 0>;
903 phys = <&usbdrd_phy1 0>, <&usbdrd_phy1 1>;
904 phy-names = "usb2-phy", "usb3-phy";
905 };
906 };
907
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900908 usbdrd_phy1: phy@12500000 {
909 compatible = "samsung,exynos5420-usbdrd-phy";
910 reg = <0x12500000 0x100>;
911 clocks = <&clock CLK_USBD301>, <&clock CLK_SCLK_USBPHY301>;
912 clock-names = "phy", "ref";
913 samsung,pmu-syscon = <&pmu_system_controller>;
914 #phy-cells = <1>;
915 };
Vivek Gautam8d535262014-05-22 07:50:52 +0900916
Vivek Gautam6674fd92014-05-22 07:51:59 +0900917 usbhost2: usb@12110000 {
918 compatible = "samsung,exynos4210-ehci";
919 reg = <0x12110000 0x100>;
920 interrupts = <0 71 0>;
921
922 clocks = <&clock CLK_USBH20>;
923 clock-names = "usbhost";
924 #address-cells = <1>;
925 #size-cells = <0>;
926 port@0 {
927 reg = <0>;
928 phys = <&usb2_phy 1>;
929 };
930 };
931
932 usbhost1: usb@12120000 {
933 compatible = "samsung,exynos4210-ohci";
934 reg = <0x12120000 0x100>;
935 interrupts = <0 71 0>;
936
937 clocks = <&clock CLK_USBH20>;
938 clock-names = "usbhost";
939 #address-cells = <1>;
940 #size-cells = <0>;
941 port@0 {
942 reg = <0>;
943 phys = <&usb2_phy 1>;
944 };
945 };
946
Vivek Gautam8d535262014-05-22 07:50:52 +0900947 usb2_phy: phy@12130000 {
948 compatible = "samsung,exynos5250-usb2-phy";
949 reg = <0x12130000 0x100>;
950 clocks = <&clock CLK_USBH20>, <&clock CLK_SCLK_USBPHY300>;
951 clock-names = "phy", "ref";
952 #phy-cells = <1>;
953 samsung,sysreg-phandle = <&sysreg_system_controller>;
954 samsung,pmureg-phandle = <&pmu_system_controller>;
955 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900956};